blob: 790ba917e12d83d92d42e9e12e584467bd9da54d [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
20#include <drm/drm_plane_helper.h>
21
22#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040023#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080024#include <linux/platform_device.h>
25#include <linux/clk.h>
26#include <linux/of.h>
27#include <linux/of_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/component.h>
30
31#include <linux/reset.h>
32#include <linux/delay.h>
33
34#include "rockchip_drm_drv.h"
35#include "rockchip_drm_gem.h"
36#include "rockchip_drm_fb.h"
Yakir Yang5182c1a2016-07-24 14:57:44 +080037#include "rockchip_drm_psr.h"
Mark Yao2048e322014-08-22 18:36:26 +080038#include "rockchip_drm_vop.h"
39
Mark Yaod49463e2016-04-20 14:18:15 +080040#define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
41 vop_mask_write(x, off, mask, shift, v, write_mask, true)
42
43#define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
44 vop_mask_write(x, off, mask, shift, v, write_mask, false)
Mark Yao2048e322014-08-22 18:36:26 +080045
46#define REG_SET(x, base, reg, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080047 __REG_SET_##mode(x, base + reg.offset, \
48 reg.mask, reg.shift, v, reg.write_mask)
John Keepingc7647f82016-01-12 18:05:18 +000049#define REG_SET_MASK(x, base, reg, mask, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080050 __REG_SET_##mode(x, base + reg.offset, \
51 mask, reg.shift, v, reg.write_mask)
Mark Yao2048e322014-08-22 18:36:26 +080052
53#define VOP_WIN_SET(x, win, name, v) \
54 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080055#define VOP_SCL_SET(x, win, name, v) \
56 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080057#define VOP_SCL_SET_EXT(x, win, name, v) \
58 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080059#define VOP_CTRL_SET(x, name, v) \
60 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
61
Mark Yaodbb3d942015-12-15 08:36:55 +080062#define VOP_INTR_GET(vop, name) \
63 vop_read_reg(vop, 0, &vop->data->ctrl->name)
64
John Keepingc7647f82016-01-12 18:05:18 +000065#define VOP_INTR_SET(vop, name, mask, v) \
66 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
Mark Yaodbb3d942015-12-15 08:36:55 +080067#define VOP_INTR_SET_TYPE(vop, name, type, v) \
68 do { \
John Keepingc7647f82016-01-12 18:05:18 +000069 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080070 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000071 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080072 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000073 mask |= 1 << i; \
74 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080075 } \
John Keepingc7647f82016-01-12 18:05:18 +000076 VOP_INTR_SET(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080077 } while (0)
78#define VOP_INTR_GET_TYPE(vop, name, type) \
79 vop_get_intr_type(vop, &vop->data->intr->name, type)
80
Mark Yao2048e322014-08-22 18:36:26 +080081#define VOP_WIN_GET(x, win, name) \
82 vop_read_reg(x, win->base, &win->phy->name)
83
84#define VOP_WIN_GET_YRGBADDR(vop, win) \
85 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
86
87#define to_vop(x) container_of(x, struct vop, crtc)
88#define to_vop_win(x) container_of(x, struct vop_win, base)
Mark Yao63ebb9f2015-11-30 18:22:42 +080089#define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
Mark Yao2048e322014-08-22 18:36:26 +080090
Mark Yao63ebb9f2015-11-30 18:22:42 +080091struct vop_plane_state {
92 struct drm_plane_state base;
93 int format;
Mark Yao2048e322014-08-22 18:36:26 +080094 dma_addr_t yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +080095 bool enable;
Mark Yao2048e322014-08-22 18:36:26 +080096};
97
98struct vop_win {
99 struct drm_plane base;
100 const struct vop_win_data *data;
101 struct vop *vop;
102
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200103 /* protected by dev->event_lock */
104 bool enable;
105 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +0800106};
107
108struct vop {
109 struct drm_crtc crtc;
110 struct device *dev;
111 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800112 bool is_enabled;
Sean Paul5b680402016-08-10 16:24:39 -0400113 bool vblank_active;
Mark Yao2048e322014-08-22 18:36:26 +0800114
Mark Yao2048e322014-08-22 18:36:26 +0800115 /* mutex vsync_ work */
116 struct mutex vsync_mutex;
117 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800118 struct completion dsp_hold_completion;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800119 struct completion wait_update_complete;
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200120
121 /* protected by dev->event_lock */
Mark Yao63ebb9f2015-11-30 18:22:42 +0800122 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800123
Yakir Yang69c34e42016-07-24 14:57:40 +0800124 struct completion line_flag_completion;
125
Mark Yao2048e322014-08-22 18:36:26 +0800126 const struct vop_data *data;
127
128 uint32_t *regsbak;
129 void __iomem *regs;
130
131 /* physical map length of vop register */
132 uint32_t len;
133
134 /* one time only one process allowed to config the register */
135 spinlock_t reg_lock;
136 /* lock vop irq reg */
137 spinlock_t irq_lock;
138
139 unsigned int irq;
140
141 /* vop AHP clk */
142 struct clk *hclk;
143 /* vop dclk */
144 struct clk *dclk;
145 /* vop share memory frequency */
146 struct clk *aclk;
147
148 /* vop dclk reset */
149 struct reset_control *dclk_rst;
150
Mark Yao2048e322014-08-22 18:36:26 +0800151 struct vop_win win[];
152};
153
Mark Yao2048e322014-08-22 18:36:26 +0800154static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
155{
156 writel(v, vop->regs + offset);
157 vop->regsbak[offset >> 2] = v;
158}
159
160static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
161{
162 return readl(vop->regs + offset);
163}
164
165static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
166 const struct vop_reg *reg)
167{
168 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
169}
170
Mark Yao2048e322014-08-22 18:36:26 +0800171static inline void vop_mask_write(struct vop *vop, uint32_t offset,
Mark Yaod49463e2016-04-20 14:18:15 +0800172 uint32_t mask, uint32_t shift, uint32_t v,
173 bool write_mask, bool relaxed)
Mark Yao2048e322014-08-22 18:36:26 +0800174{
Mark Yaod49463e2016-04-20 14:18:15 +0800175 if (!mask)
176 return;
177
178 if (write_mask) {
179 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
180 } else {
Mark Yao2048e322014-08-22 18:36:26 +0800181 uint32_t cached_val = vop->regsbak[offset >> 2];
182
Mark Yaod49463e2016-04-20 14:18:15 +0800183 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
184 vop->regsbak[offset >> 2] = v;
Mark Yao2048e322014-08-22 18:36:26 +0800185 }
Mark Yao2048e322014-08-22 18:36:26 +0800186
Mark Yaod49463e2016-04-20 14:18:15 +0800187 if (relaxed)
188 writel_relaxed(v, vop->regs + offset);
189 else
190 writel(v, vop->regs + offset);
Mark Yao2048e322014-08-22 18:36:26 +0800191}
192
Mark Yaodbb3d942015-12-15 08:36:55 +0800193static inline uint32_t vop_get_intr_type(struct vop *vop,
194 const struct vop_reg *reg, int type)
195{
196 uint32_t i, ret = 0;
197 uint32_t regs = vop_read_reg(vop, 0, reg);
198
199 for (i = 0; i < vop->data->intr->nintrs; i++) {
200 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
201 ret |= vop->data->intr->intrs[i];
202 }
203
204 return ret;
205}
206
Mark Yao0cf33fe2015-12-14 18:14:36 +0800207static inline void vop_cfg_done(struct vop *vop)
208{
209 VOP_CTRL_SET(vop, cfg_done, 1);
210}
211
Tomasz Figa85a359f2015-05-11 19:55:39 +0900212static bool has_rb_swapped(uint32_t format)
213{
214 switch (format) {
215 case DRM_FORMAT_XBGR8888:
216 case DRM_FORMAT_ABGR8888:
217 case DRM_FORMAT_BGR888:
218 case DRM_FORMAT_BGR565:
219 return true;
220 default:
221 return false;
222 }
223}
224
Mark Yao2048e322014-08-22 18:36:26 +0800225static enum vop_data_format vop_convert_format(uint32_t format)
226{
227 switch (format) {
228 case DRM_FORMAT_XRGB8888:
229 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900230 case DRM_FORMAT_XBGR8888:
231 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800232 return VOP_FMT_ARGB8888;
233 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900234 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800235 return VOP_FMT_RGB888;
236 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900237 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800238 return VOP_FMT_RGB565;
239 case DRM_FORMAT_NV12:
240 return VOP_FMT_YUV420SP;
241 case DRM_FORMAT_NV16:
242 return VOP_FMT_YUV422SP;
243 case DRM_FORMAT_NV24:
244 return VOP_FMT_YUV444SP;
245 default:
246 DRM_ERROR("unsupport format[%08x]\n", format);
247 return -EINVAL;
248 }
249}
250
Mark Yao84c7f8c2015-07-20 16:16:49 +0800251static bool is_yuv_support(uint32_t format)
252{
253 switch (format) {
254 case DRM_FORMAT_NV12:
255 case DRM_FORMAT_NV16:
256 case DRM_FORMAT_NV24:
257 return true;
258 default:
259 return false;
260 }
261}
262
Mark Yao2048e322014-08-22 18:36:26 +0800263static bool is_alpha_support(uint32_t format)
264{
265 switch (format) {
266 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900267 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800268 return true;
269 default:
270 return false;
271 }
272}
273
Mark Yao4c156c22015-06-26 17:14:46 +0800274static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
275 uint32_t dst, bool is_horizontal,
276 int vsu_mode, int *vskiplines)
277{
278 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
279
280 if (is_horizontal) {
281 if (mode == SCALE_UP)
282 val = GET_SCL_FT_BIC(src, dst);
283 else if (mode == SCALE_DOWN)
284 val = GET_SCL_FT_BILI_DN(src, dst);
285 } else {
286 if (mode == SCALE_UP) {
287 if (vsu_mode == SCALE_UP_BIL)
288 val = GET_SCL_FT_BILI_UP(src, dst);
289 else
290 val = GET_SCL_FT_BIC(src, dst);
291 } else if (mode == SCALE_DOWN) {
292 if (vskiplines) {
293 *vskiplines = scl_get_vskiplines(src, dst);
294 val = scl_get_bili_dn_vskip(src, dst,
295 *vskiplines);
296 } else {
297 val = GET_SCL_FT_BILI_DN(src, dst);
298 }
299 }
300 }
301
302 return val;
303}
304
305static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
306 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
307 uint32_t dst_h, uint32_t pixel_format)
308{
309 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
310 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
311 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
312 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
313 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
314 bool is_yuv = is_yuv_support(pixel_format);
315 uint16_t cbcr_src_w = src_w / hsub;
316 uint16_t cbcr_src_h = src_h / vsub;
317 uint16_t vsu_mode;
318 uint16_t lb_mode;
319 uint32_t val;
Mark Yao2db00cf2016-04-29 15:39:53 +0800320 int vskiplines = 0;
Mark Yao4c156c22015-06-26 17:14:46 +0800321
322 if (dst_w > 3840) {
323 DRM_ERROR("Maximum destination width (3840) exceeded\n");
324 return;
325 }
326
Mark Yao1194fff2015-12-15 09:08:43 +0800327 if (!win->phy->scl->ext) {
328 VOP_SCL_SET(vop, win, scale_yrgb_x,
329 scl_cal_scale2(src_w, dst_w));
330 VOP_SCL_SET(vop, win, scale_yrgb_y,
331 scl_cal_scale2(src_h, dst_h));
332 if (is_yuv) {
333 VOP_SCL_SET(vop, win, scale_cbcr_x,
Mark Yaoee8662f2016-06-06 15:58:46 +0800334 scl_cal_scale2(cbcr_src_w, dst_w));
Mark Yao1194fff2015-12-15 09:08:43 +0800335 VOP_SCL_SET(vop, win, scale_cbcr_y,
Mark Yaoee8662f2016-06-06 15:58:46 +0800336 scl_cal_scale2(cbcr_src_h, dst_h));
Mark Yao1194fff2015-12-15 09:08:43 +0800337 }
338 return;
339 }
340
Mark Yao4c156c22015-06-26 17:14:46 +0800341 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
342 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
343
344 if (is_yuv) {
345 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
346 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
347 if (cbcr_hor_scl_mode == SCALE_DOWN)
348 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
349 else
350 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
351 } else {
352 if (yrgb_hor_scl_mode == SCALE_DOWN)
353 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
354 else
355 lb_mode = scl_vop_cal_lb_mode(src_w, false);
356 }
357
Mark Yao1194fff2015-12-15 09:08:43 +0800358 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800359 if (lb_mode == LB_RGB_3840X2) {
360 if (yrgb_ver_scl_mode != SCALE_NONE) {
361 DRM_ERROR("ERROR : not allow yrgb ver scale\n");
362 return;
363 }
364 if (cbcr_ver_scl_mode != SCALE_NONE) {
365 DRM_ERROR("ERROR : not allow cbcr ver scale\n");
366 return;
367 }
368 vsu_mode = SCALE_UP_BIL;
369 } else if (lb_mode == LB_RGB_2560X4) {
370 vsu_mode = SCALE_UP_BIL;
371 } else {
372 vsu_mode = SCALE_UP_BIC;
373 }
374
375 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
376 true, 0, NULL);
377 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
378 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
379 false, vsu_mode, &vskiplines);
380 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
381
Mark Yao1194fff2015-12-15 09:08:43 +0800382 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
383 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800384
Mark Yao1194fff2015-12-15 09:08:43 +0800385 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
386 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
387 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
388 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
389 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800390 if (is_yuv) {
391 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
392 dst_w, true, 0, NULL);
393 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
394 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
395 dst_h, false, vsu_mode, &vskiplines);
396 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
397
Mark Yao1194fff2015-12-15 09:08:43 +0800398 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
399 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
400 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
401 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
402 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
403 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
404 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800405 }
406}
407
Mark Yao10672192015-02-04 13:10:31 +0800408static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
409{
410 unsigned long flags;
411
412 if (WARN_ON(!vop->is_enabled))
413 return;
414
415 spin_lock_irqsave(&vop->irq_lock, flags);
416
Mark Yaodbb3d942015-12-15 08:36:55 +0800417 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800418
419 spin_unlock_irqrestore(&vop->irq_lock, flags);
420}
421
422static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
423{
424 unsigned long flags;
425
426 if (WARN_ON(!vop->is_enabled))
427 return;
428
429 spin_lock_irqsave(&vop->irq_lock, flags);
430
Mark Yaodbb3d942015-12-15 08:36:55 +0800431 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800432
433 spin_unlock_irqrestore(&vop->irq_lock, flags);
434}
435
Yakir Yang69c34e42016-07-24 14:57:40 +0800436/*
437 * (1) each frame starts at the start of the Vsync pulse which is signaled by
438 * the "FRAME_SYNC" interrupt.
439 * (2) the active data region of each frame ends at dsp_vact_end
440 * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
441 * to get "LINE_FLAG" interrupt at the end of the active on screen data.
442 *
443 * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
444 * Interrupts
445 * LINE_FLAG -------------------------------+
446 * FRAME_SYNC ----+ |
447 * | |
448 * v v
449 * | Vsync | Vbp | Vactive | Vfp |
450 * ^ ^ ^ ^
451 * | | | |
452 * | | | |
453 * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
454 * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
455 * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
456 * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
457 */
458static bool vop_line_flag_irq_is_enabled(struct vop *vop)
459{
460 uint32_t line_flag_irq;
461 unsigned long flags;
462
463 spin_lock_irqsave(&vop->irq_lock, flags);
464
465 line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
466
467 spin_unlock_irqrestore(&vop->irq_lock, flags);
468
469 return !!line_flag_irq;
470}
471
472static void vop_line_flag_irq_enable(struct vop *vop, int line_num)
473{
474 unsigned long flags;
475
476 if (WARN_ON(!vop->is_enabled))
477 return;
478
479 spin_lock_irqsave(&vop->irq_lock, flags);
480
481 VOP_CTRL_SET(vop, line_flag_num[0], line_num);
482 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
483
484 spin_unlock_irqrestore(&vop->irq_lock, flags);
485}
486
487static void vop_line_flag_irq_disable(struct vop *vop)
488{
489 unsigned long flags;
490
491 if (WARN_ON(!vop->is_enabled))
492 return;
493
494 spin_lock_irqsave(&vop->irq_lock, flags);
495
496 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
497
498 spin_unlock_irqrestore(&vop->irq_lock, flags);
499}
500
Mark Yao63ebb9f2015-11-30 18:22:42 +0800501static void vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800502{
503 struct vop *vop = to_vop(crtc);
504 int ret;
505
Mark Yao5d82d1a2015-04-01 13:48:53 +0800506 ret = pm_runtime_get_sync(vop->dev);
507 if (ret < 0) {
508 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
509 return;
510 }
511
Mark Yao2048e322014-08-22 18:36:26 +0800512 ret = clk_enable(vop->hclk);
513 if (ret < 0) {
514 dev_err(vop->dev, "failed to enable hclk - %d\n", ret);
515 return;
516 }
517
518 ret = clk_enable(vop->dclk);
519 if (ret < 0) {
520 dev_err(vop->dev, "failed to enable dclk - %d\n", ret);
521 goto err_disable_hclk;
522 }
523
524 ret = clk_enable(vop->aclk);
525 if (ret < 0) {
526 dev_err(vop->dev, "failed to enable aclk - %d\n", ret);
527 goto err_disable_dclk;
528 }
529
530 /*
531 * Slave iommu shares power, irq and clock with vop. It was associated
532 * automatically with this master device via common driver code.
533 * Now that we have enabled the clock we attach it to the shared drm
534 * mapping.
535 */
536 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
537 if (ret) {
538 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
539 goto err_disable_aclk;
540 }
541
Mark Yao77faa162015-07-20 16:25:20 +0800542 memcpy(vop->regs, vop->regsbak, vop->len);
Mark Yao52ab7892015-01-22 18:29:57 +0800543 /*
544 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
545 */
546 vop->is_enabled = true;
547
Mark Yao2048e322014-08-22 18:36:26 +0800548 spin_lock(&vop->reg_lock);
549
550 VOP_CTRL_SET(vop, standby, 0);
551
552 spin_unlock(&vop->reg_lock);
553
554 enable_irq(vop->irq);
555
Mark Yaob5f7b752015-11-23 15:21:08 +0800556 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800557
558 return;
559
560err_disable_aclk:
561 clk_disable(vop->aclk);
562err_disable_dclk:
563 clk_disable(vop->dclk);
564err_disable_hclk:
565 clk_disable(vop->hclk);
566}
567
Mark Yao0ad36752015-11-09 11:33:16 +0800568static void vop_crtc_disable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800569{
570 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100571 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800572
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200573 WARN_ON(vop->event);
574
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100575 /*
576 * We need to make sure that all windows are disabled before we
577 * disable that crtc. Otherwise we might try to scan from a destroyed
578 * buffer later.
579 */
580 for (i = 0; i < vop->data->win_size; i++) {
581 struct vop_win *vop_win = &vop->win[i];
582 const struct vop_win_data *win = vop_win->data;
583
584 spin_lock(&vop->reg_lock);
585 VOP_WIN_SET(vop, win, enable, 0);
586 spin_unlock(&vop->reg_lock);
587 }
588
Mark Yaob5f7b752015-11-23 15:21:08 +0800589 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800590
Mark Yao2048e322014-08-22 18:36:26 +0800591 /*
Mark Yao10672192015-02-04 13:10:31 +0800592 * Vop standby will take effect at end of current frame,
593 * if dsp hold valid irq happen, it means standby complete.
594 *
595 * we must wait standby complete when we want to disable aclk,
596 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800597 */
Mark Yao10672192015-02-04 13:10:31 +0800598 reinit_completion(&vop->dsp_hold_completion);
599 vop_dsp_hold_valid_irq_enable(vop);
600
Mark Yao2048e322014-08-22 18:36:26 +0800601 spin_lock(&vop->reg_lock);
602
603 VOP_CTRL_SET(vop, standby, 1);
604
605 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800606
Mark Yao10672192015-02-04 13:10:31 +0800607 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800608
Mark Yao10672192015-02-04 13:10:31 +0800609 vop_dsp_hold_valid_irq_disable(vop);
610
611 disable_irq(vop->irq);
612
613 vop->is_enabled = false;
614
615 /*
616 * vop standby complete, so iommu detach is safe.
617 */
Mark Yao2048e322014-08-22 18:36:26 +0800618 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
619
Mark Yao10672192015-02-04 13:10:31 +0800620 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800621 clk_disable(vop->aclk);
622 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800623 pm_runtime_put(vop->dev);
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200624
625 if (crtc->state->event && !crtc->state->active) {
626 spin_lock_irq(&crtc->dev->event_lock);
627 drm_crtc_send_vblank_event(crtc, crtc->state->event);
628 spin_unlock_irq(&crtc->dev->event_lock);
629
630 crtc->state->event = NULL;
631 }
Mark Yao2048e322014-08-22 18:36:26 +0800632}
633
Mark Yao63ebb9f2015-11-30 18:22:42 +0800634static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800635{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800636 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800637}
638
Mark Yao44d02372016-04-29 11:37:20 +0800639static int vop_plane_prepare_fb(struct drm_plane *plane,
640 const struct drm_plane_state *new_state)
641{
642 if (plane->state->fb)
643 drm_framebuffer_reference(plane->state->fb);
644
645 return 0;
646}
647
648static void vop_plane_cleanup_fb(struct drm_plane *plane,
649 const struct drm_plane_state *old_state)
650{
651 if (old_state->fb)
652 drm_framebuffer_unreference(old_state->fb);
653}
654
Mark Yao63ebb9f2015-11-30 18:22:42 +0800655static int vop_plane_atomic_check(struct drm_plane *plane,
656 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800657{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800658 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000659 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800660 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800661 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800662 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800663 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800664 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800665 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800666 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
667 DRM_PLANE_HELPER_NO_SCALING;
668 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
669 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800670
Mark Yao63ebb9f2015-11-30 18:22:42 +0800671 if (!crtc || !fb)
672 goto out_disable;
John Keeping92915da2016-03-04 11:04:03 +0000673
674 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
675 if (WARN_ON(!crtc_state))
676 return -EINVAL;
677
Mark Yao63ebb9f2015-11-30 18:22:42 +0800678 clip.x1 = 0;
679 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000680 clip.x2 = crtc_state->adjusted_mode.hdisplay;
681 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800682
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300683 ret = drm_plane_helper_check_state(state, &clip,
684 min_scale, max_scale,
685 true, true);
Mark Yao2048e322014-08-22 18:36:26 +0800686 if (ret)
687 return ret;
688
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300689 if (!state->visible)
Mark Yao63ebb9f2015-11-30 18:22:42 +0800690 goto out_disable;
Mark Yao2048e322014-08-22 18:36:26 +0800691
Mark Yao63ebb9f2015-11-30 18:22:42 +0800692 vop_plane_state->format = vop_convert_format(fb->pixel_format);
693 if (vop_plane_state->format < 0)
694 return vop_plane_state->format;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800695
Mark Yao63ebb9f2015-11-30 18:22:42 +0800696 /*
697 * Src.x1 can be odd when do clip, but yuv plane start point
698 * need align with 2 pixel.
699 */
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300700 if (is_yuv_support(fb->pixel_format) && ((state->src.x1 >> 16) % 2))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800701 return -EINVAL;
702
703 vop_plane_state->enable = true;
704
705 return 0;
706
707out_disable:
708 vop_plane_state->enable = false;
709 return 0;
710}
711
712static void vop_plane_atomic_disable(struct drm_plane *plane,
713 struct drm_plane_state *old_state)
714{
715 struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
716 struct vop_win *vop_win = to_vop_win(plane);
717 const struct vop_win_data *win = vop_win->data;
718 struct vop *vop = to_vop(old_state->crtc);
719
720 if (!old_state->crtc)
721 return;
722
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200723 spin_lock_irq(&plane->dev->event_lock);
724 vop_win->enable = false;
725 vop_win->yrgb_mst = 0;
726 spin_unlock_irq(&plane->dev->event_lock);
727
Mark Yao63ebb9f2015-11-30 18:22:42 +0800728 spin_lock(&vop->reg_lock);
729
730 VOP_WIN_SET(vop, win, enable, 0);
731
732 spin_unlock(&vop->reg_lock);
733
734 vop_plane_state->enable = false;
735}
736
737static void vop_plane_atomic_update(struct drm_plane *plane,
738 struct drm_plane_state *old_state)
739{
740 struct drm_plane_state *state = plane->state;
741 struct drm_crtc *crtc = state->crtc;
742 struct vop_win *vop_win = to_vop_win(plane);
743 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
744 const struct vop_win_data *win = vop_win->data;
745 struct vop *vop = to_vop(state->crtc);
746 struct drm_framebuffer *fb = state->fb;
747 unsigned int actual_w, actual_h;
748 unsigned int dsp_stx, dsp_sty;
749 uint32_t act_info, dsp_info, dsp_st;
Ville Syrjäläac920282016-07-26 19:07:01 +0300750 struct drm_rect *src = &state->src;
751 struct drm_rect *dest = &state->dst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800752 struct drm_gem_object *obj, *uv_obj;
753 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
754 unsigned long offset;
755 dma_addr_t dma_addr;
756 uint32_t val;
757 bool rb_swap;
758
759 /*
760 * can't update plane when vop is disabled.
761 */
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200762 if (WARN_ON(!crtc))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800763 return;
764
765 if (WARN_ON(!vop->is_enabled))
766 return;
767
768 if (!vop_plane_state->enable) {
769 vop_plane_atomic_disable(plane, old_state);
770 return;
771 }
Mark Yao2048e322014-08-22 18:36:26 +0800772
773 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800774 rk_obj = to_rockchip_obj(obj);
775
Mark Yao63ebb9f2015-11-30 18:22:42 +0800776 actual_w = drm_rect_width(src) >> 16;
777 actual_h = drm_rect_height(src) >> 16;
778 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800779
Mark Yao63ebb9f2015-11-30 18:22:42 +0800780 dsp_info = (drm_rect_height(dest) - 1) << 16;
781 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800782
Mark Yao63ebb9f2015-11-30 18:22:42 +0800783 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
784 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
785 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800786
Mark Yao63ebb9f2015-11-30 18:22:42 +0800787 offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
788 offset += (src->y1 >> 16) * fb->pitches[0];
789 vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
Mark Yao2048e322014-08-22 18:36:26 +0800790
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200791 spin_lock_irq(&plane->dev->event_lock);
792 vop_win->enable = true;
793 vop_win->yrgb_mst = vop_plane_state->yrgb_mst;
794 spin_unlock_irq(&plane->dev->event_lock);
795
Mark Yao63ebb9f2015-11-30 18:22:42 +0800796 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800797
Mark Yao63ebb9f2015-11-30 18:22:42 +0800798 VOP_WIN_SET(vop, win, format, vop_plane_state->format);
799 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
800 VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
801 if (is_yuv_support(fb->pixel_format)) {
Mark Yao84c7f8c2015-07-20 16:16:49 +0800802 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
803 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
804 int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
805
806 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800807 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800808
Mark Yao63ebb9f2015-11-30 18:22:42 +0800809 offset = (src->x1 >> 16) * bpp / hsub;
810 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800811
Mark Yao63ebb9f2015-11-30 18:22:42 +0800812 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
813 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
814 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800815 }
Mark Yao4c156c22015-06-26 17:14:46 +0800816
817 if (win->phy->scl)
818 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800819 drm_rect_width(dest), drm_rect_height(dest),
Mark Yao4c156c22015-06-26 17:14:46 +0800820 fb->pixel_format);
821
Mark Yao63ebb9f2015-11-30 18:22:42 +0800822 VOP_WIN_SET(vop, win, act_info, act_info);
823 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
824 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800825
Mark Yao63ebb9f2015-11-30 18:22:42 +0800826 rb_swap = has_rb_swapped(fb->pixel_format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900827 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800828
Mark Yao63ebb9f2015-11-30 18:22:42 +0800829 if (is_alpha_support(fb->pixel_format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800830 VOP_WIN_SET(vop, win, dst_alpha_ctl,
831 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
832 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
833 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
834 SRC_BLEND_M0(ALPHA_PER_PIX) |
835 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
836 SRC_FACTOR_M0(ALPHA_ONE);
837 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
838 } else {
839 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
840 }
841
842 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800843 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800844}
845
Mark Yao63ebb9f2015-11-30 18:22:42 +0800846static const struct drm_plane_helper_funcs plane_helper_funcs = {
Mark Yao44d02372016-04-29 11:37:20 +0800847 .prepare_fb = vop_plane_prepare_fb,
848 .cleanup_fb = vop_plane_cleanup_fb,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800849 .atomic_check = vop_plane_atomic_check,
850 .atomic_update = vop_plane_atomic_update,
851 .atomic_disable = vop_plane_atomic_disable,
852};
853
John Keeping8ff490a2016-05-10 17:03:56 +0100854static void vop_atomic_plane_reset(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800855{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800856 struct vop_plane_state *vop_plane_state =
857 to_vop_plane_state(plane->state);
858
859 if (plane->state && plane->state->fb)
860 drm_framebuffer_unreference(plane->state->fb);
861
862 kfree(vop_plane_state);
863 vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
864 if (!vop_plane_state)
865 return;
866
867 plane->state = &vop_plane_state->base;
868 plane->state->plane = plane;
Mark Yao2048e322014-08-22 18:36:26 +0800869}
870
John Keeping8ff490a2016-05-10 17:03:56 +0100871static struct drm_plane_state *
Mark Yao63ebb9f2015-11-30 18:22:42 +0800872vop_atomic_plane_duplicate_state(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800873{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800874 struct vop_plane_state *old_vop_plane_state;
875 struct vop_plane_state *vop_plane_state;
Mark Yao2048e322014-08-22 18:36:26 +0800876
Mark Yao63ebb9f2015-11-30 18:22:42 +0800877 if (WARN_ON(!plane->state))
878 return NULL;
Mark Yao2048e322014-08-22 18:36:26 +0800879
Mark Yao63ebb9f2015-11-30 18:22:42 +0800880 old_vop_plane_state = to_vop_plane_state(plane->state);
881 vop_plane_state = kmemdup(old_vop_plane_state,
882 sizeof(*vop_plane_state), GFP_KERNEL);
883 if (!vop_plane_state)
884 return NULL;
885
886 __drm_atomic_helper_plane_duplicate_state(plane,
887 &vop_plane_state->base);
888
889 return &vop_plane_state->base;
Mark Yao2048e322014-08-22 18:36:26 +0800890}
891
Mark Yao63ebb9f2015-11-30 18:22:42 +0800892static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
893 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800894{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800895 struct vop_plane_state *vop_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800896
Daniel Vetter2f701692016-05-09 16:34:10 +0200897 __drm_atomic_helper_plane_destroy_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800898
Mark Yao63ebb9f2015-11-30 18:22:42 +0800899 kfree(vop_state);
Mark Yao2048e322014-08-22 18:36:26 +0800900}
901
902static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800903 .update_plane = drm_atomic_helper_update_plane,
904 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800905 .destroy = vop_plane_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800906 .reset = vop_atomic_plane_reset,
907 .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
908 .atomic_destroy_state = vop_atomic_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800909};
910
Mark Yao2048e322014-08-22 18:36:26 +0800911static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
912{
913 struct vop *vop = to_vop(crtc);
914 unsigned long flags;
915
Mark Yao63ebb9f2015-11-30 18:22:42 +0800916 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800917 return -EPERM;
918
919 spin_lock_irqsave(&vop->irq_lock, flags);
920
Mark Yaodbb3d942015-12-15 08:36:55 +0800921 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800922
923 spin_unlock_irqrestore(&vop->irq_lock, flags);
924
Yakir Yang5182c1a2016-07-24 14:57:44 +0800925 rockchip_drm_psr_disable(&vop->crtc);
926
Mark Yao2048e322014-08-22 18:36:26 +0800927 return 0;
928}
929
930static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
931{
932 struct vop *vop = to_vop(crtc);
933 unsigned long flags;
934
Mark Yao63ebb9f2015-11-30 18:22:42 +0800935 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800936 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800937
Mark Yao2048e322014-08-22 18:36:26 +0800938 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800939
940 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
941
Mark Yao2048e322014-08-22 18:36:26 +0800942 spin_unlock_irqrestore(&vop->irq_lock, flags);
Yakir Yang5182c1a2016-07-24 14:57:44 +0800943
944 rockchip_drm_psr_enable(&vop->crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800945}
946
Mark Yao63ebb9f2015-11-30 18:22:42 +0800947static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
948{
949 struct vop *vop = to_vop(crtc);
950
951 reinit_completion(&vop->wait_update_complete);
952 WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
953}
954
Mark Yao2048e322014-08-22 18:36:26 +0800955static const struct rockchip_crtc_funcs private_crtc_funcs = {
956 .enable_vblank = vop_crtc_enable_vblank,
957 .disable_vblank = vop_crtc_disable_vblank,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800958 .wait_for_update = vop_crtc_wait_for_update,
Mark Yao2048e322014-08-22 18:36:26 +0800959};
960
Mark Yao2048e322014-08-22 18:36:26 +0800961static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
962 const struct drm_display_mode *mode,
963 struct drm_display_mode *adjusted_mode)
964{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800965 struct vop *vop = to_vop(crtc);
966
Chris Zhongb59b8de2016-01-06 12:03:53 +0800967 adjusted_mode->clock =
968 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
969
Mark Yao2048e322014-08-22 18:36:26 +0800970 return true;
971}
972
Mark Yao63ebb9f2015-11-30 18:22:42 +0800973static void vop_crtc_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800974{
975 struct vop *vop = to_vop(crtc);
Mark Yao4e257d92016-04-20 10:41:42 +0800976 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800977 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800978 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
979 u16 hdisplay = adjusted_mode->hdisplay;
980 u16 htotal = adjusted_mode->htotal;
981 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
982 u16 hact_end = hact_st + hdisplay;
983 u16 vdisplay = adjusted_mode->vdisplay;
984 u16 vtotal = adjusted_mode->vtotal;
985 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
986 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
987 u16 vact_end = vact_st + vdisplay;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800988 uint32_t pin_pol, val;
Mark Yao2048e322014-08-22 18:36:26 +0800989
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200990 WARN_ON(vop->event);
991
Mark Yao63ebb9f2015-11-30 18:22:42 +0800992 vop_enable(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800993 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800994 * If dclk rate is zero, mean that scanout is stop,
995 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800996 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800997 if (clk_get_rate(vop->dclk)) {
998 /*
999 * Rk3288 vop timing register is immediately, when configure
1000 * display timing on display time, may cause tearing.
1001 *
1002 * Vop standby will take effect at end of current frame,
1003 * if dsp hold valid irq happen, it means standby complete.
1004 *
1005 * mode set:
1006 * standby and wait complete --> |----
1007 * | display time
1008 * |----
1009 * |---> dsp hold irq
1010 * configure display timing --> |
1011 * standby exit |
1012 * | new frame start.
1013 */
1014
1015 reinit_completion(&vop->dsp_hold_completion);
1016 vop_dsp_hold_valid_irq_enable(vop);
1017
1018 spin_lock(&vop->reg_lock);
1019
1020 VOP_CTRL_SET(vop, standby, 1);
1021
1022 spin_unlock(&vop->reg_lock);
1023
1024 wait_for_completion(&vop->dsp_hold_completion);
1025
1026 vop_dsp_hold_valid_irq_disable(vop);
1027 }
Mark Yao2048e322014-08-22 18:36:26 +08001028
Mark Yao0a63bfd2016-04-20 14:18:16 +08001029 pin_pol = 0x8;
1030 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
1031 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
1032 VOP_CTRL_SET(vop, pin_pol, pin_pol);
1033
Mark Yao4e257d92016-04-20 10:41:42 +08001034 switch (s->output_type) {
1035 case DRM_MODE_CONNECTOR_LVDS:
1036 VOP_CTRL_SET(vop, rgb_en, 1);
Mark Yao0a63bfd2016-04-20 14:18:16 +08001037 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001038 break;
1039 case DRM_MODE_CONNECTOR_eDP:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001040 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001041 VOP_CTRL_SET(vop, edp_en, 1);
1042 break;
1043 case DRM_MODE_CONNECTOR_HDMIA:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001044 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001045 VOP_CTRL_SET(vop, hdmi_en, 1);
1046 break;
1047 case DRM_MODE_CONNECTOR_DSI:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001048 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001049 VOP_CTRL_SET(vop, mipi_en, 1);
1050 break;
1051 default:
1052 DRM_ERROR("unsupport connector_type[%d]\n", s->output_type);
1053 }
1054 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +08001055
1056 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
1057 val = hact_st << 16;
1058 val |= hact_end;
1059 VOP_CTRL_SET(vop, hact_st_end, val);
1060 VOP_CTRL_SET(vop, hpost_st_end, val);
1061
1062 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
1063 val = vact_st << 16;
1064 val |= vact_end;
1065 VOP_CTRL_SET(vop, vact_st_end, val);
1066 VOP_CTRL_SET(vop, vpost_st_end, val);
1067
Mark Yao2048e322014-08-22 18:36:26 +08001068 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +08001069
1070 VOP_CTRL_SET(vop, standby, 0);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001071}
Mark Yao2048e322014-08-22 18:36:26 +08001072
Mark Yao63ebb9f2015-11-30 18:22:42 +08001073static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1074 struct drm_crtc_state *old_crtc_state)
1075{
1076 struct vop *vop = to_vop(crtc);
1077
1078 if (WARN_ON(!vop->is_enabled))
1079 return;
1080
1081 spin_lock(&vop->reg_lock);
1082
1083 vop_cfg_done(vop);
1084
1085 spin_unlock(&vop->reg_lock);
1086}
1087
1088static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1089 struct drm_crtc_state *old_crtc_state)
1090{
1091 struct vop *vop = to_vop(crtc);
1092
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001093 spin_lock_irq(&crtc->dev->event_lock);
Sean Paul5b680402016-08-10 16:24:39 -04001094 vop->vblank_active = true;
1095 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1096 WARN_ON(vop->event);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001097
Sean Paul5b680402016-08-10 16:24:39 -04001098 if (crtc->state->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001099 vop->event = crtc->state->event;
1100 crtc->state->event = NULL;
1101 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001102 spin_unlock_irq(&crtc->dev->event_lock);
Mark Yao2048e322014-08-22 18:36:26 +08001103}
1104
Mark Yao2048e322014-08-22 18:36:26 +08001105static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao0ad36752015-11-09 11:33:16 +08001106 .enable = vop_crtc_enable,
1107 .disable = vop_crtc_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001108 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001109 .atomic_flush = vop_crtc_atomic_flush,
1110 .atomic_begin = vop_crtc_atomic_begin,
Mark Yao2048e322014-08-22 18:36:26 +08001111};
1112
Mark Yao2048e322014-08-22 18:36:26 +08001113static void vop_crtc_destroy(struct drm_crtc *crtc)
1114{
1115 drm_crtc_cleanup(crtc);
1116}
1117
John Keepingdc0b4082016-07-14 16:29:15 +01001118static void vop_crtc_reset(struct drm_crtc *crtc)
1119{
1120 if (crtc->state)
1121 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1122 kfree(crtc->state);
1123
1124 crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1125 if (crtc->state)
1126 crtc->state->crtc = crtc;
1127}
1128
Mark Yao4e257d92016-04-20 10:41:42 +08001129static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1130{
1131 struct rockchip_crtc_state *rockchip_state;
1132
1133 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1134 if (!rockchip_state)
1135 return NULL;
1136
1137 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1138 return &rockchip_state->base;
1139}
1140
1141static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1142 struct drm_crtc_state *state)
1143{
1144 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1145
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001146 __drm_atomic_helper_crtc_destroy_state(&s->base);
Mark Yao4e257d92016-04-20 10:41:42 +08001147 kfree(s);
1148}
1149
Mark Yao2048e322014-08-22 18:36:26 +08001150static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001151 .set_config = drm_atomic_helper_set_config,
1152 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001153 .destroy = vop_crtc_destroy,
John Keepingdc0b4082016-07-14 16:29:15 +01001154 .reset = vop_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001155 .atomic_duplicate_state = vop_crtc_duplicate_state,
1156 .atomic_destroy_state = vop_crtc_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +08001157};
1158
Mark Yao63ebb9f2015-11-30 18:22:42 +08001159static bool vop_win_pending_is_complete(struct vop_win *vop_win)
Mark Yao2048e322014-08-22 18:36:26 +08001160{
Mark Yao63ebb9f2015-11-30 18:22:42 +08001161 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +08001162
Daniel Vetter4f9d39a2016-06-08 14:19:11 +02001163 if (!vop_win->enable)
Mark Yao63ebb9f2015-11-30 18:22:42 +08001164 return VOP_WIN_GET(vop_win->vop, vop_win->data, enable) == 0;
Mark Yao2048e322014-08-22 18:36:26 +08001165
Mark Yao63ebb9f2015-11-30 18:22:42 +08001166 yrgb_mst = VOP_WIN_GET_YRGBADDR(vop_win->vop, vop_win->data);
Mark Yao2048e322014-08-22 18:36:26 +08001167
Daniel Vetter4f9d39a2016-06-08 14:19:11 +02001168 return yrgb_mst == vop_win->yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001169}
Mark Yao2048e322014-08-22 18:36:26 +08001170
Mark Yao63ebb9f2015-11-30 18:22:42 +08001171static void vop_handle_vblank(struct vop *vop)
1172{
1173 struct drm_device *drm = vop->drm_dev;
1174 struct drm_crtc *crtc = &vop->crtc;
1175 unsigned long flags;
1176 int i;
Mark Yao2048e322014-08-22 18:36:26 +08001177
Mark Yao63ebb9f2015-11-30 18:22:42 +08001178 for (i = 0; i < vop->data->win_size; i++) {
1179 if (!vop_win_pending_is_complete(&vop->win[i]))
1180 return;
Mark Yao2048e322014-08-22 18:36:26 +08001181 }
1182
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001183 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001184 if (vop->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001185 drm_crtc_send_vblank_event(crtc, vop->event);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001186 vop->event = NULL;
Mark Yao2048e322014-08-22 18:36:26 +08001187
Mark Yao2048e322014-08-22 18:36:26 +08001188 }
Sean Paul5b680402016-08-10 16:24:39 -04001189 if (vop->vblank_active) {
1190 vop->vblank_active = false;
1191 drm_crtc_vblank_put(crtc);
1192 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001193 spin_unlock_irqrestore(&drm->event_lock, flags);
1194
Mark Yao63ebb9f2015-11-30 18:22:42 +08001195 if (!completion_done(&vop->wait_update_complete))
1196 complete(&vop->wait_update_complete);
Mark Yao2048e322014-08-22 18:36:26 +08001197}
1198
1199static irqreturn_t vop_isr(int irq, void *data)
1200{
1201 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001202 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001203 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001204 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001205 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001206
1207 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001208 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001209 * must hold irq_lock to avoid a race with enable/disable_vblank().
1210 */
1211 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001212
1213 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001214 /* Clear all active interrupt sources */
1215 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001216 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1217
Mark Yao2048e322014-08-22 18:36:26 +08001218 spin_unlock_irqrestore(&vop->irq_lock, flags);
1219
1220 /* This is expected for vop iommu irqs, since the irq is shared */
1221 if (!active_irqs)
1222 return IRQ_NONE;
1223
Mark Yao10672192015-02-04 13:10:31 +08001224 if (active_irqs & DSP_HOLD_VALID_INTR) {
1225 complete(&vop->dsp_hold_completion);
1226 active_irqs &= ~DSP_HOLD_VALID_INTR;
1227 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001228 }
1229
Yakir Yang69c34e42016-07-24 14:57:40 +08001230 if (active_irqs & LINE_FLAG_INTR) {
1231 complete(&vop->line_flag_completion);
1232 active_irqs &= ~LINE_FLAG_INTR;
1233 ret = IRQ_HANDLED;
1234 }
1235
Mark Yao10672192015-02-04 13:10:31 +08001236 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001237 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001238 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001239 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001240 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001241 }
Mark Yao2048e322014-08-22 18:36:26 +08001242
Mark Yao10672192015-02-04 13:10:31 +08001243 /* Unhandled irqs are spurious. */
1244 if (active_irqs)
1245 DRM_ERROR("Unknown VOP IRQs: %#02x\n", active_irqs);
1246
1247 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001248}
1249
1250static int vop_create_crtc(struct vop *vop)
1251{
1252 const struct vop_data *vop_data = vop->data;
1253 struct device *dev = vop->dev;
1254 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001255 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001256 struct drm_crtc *crtc = &vop->crtc;
1257 struct device_node *port;
1258 int ret;
1259 int i;
1260
1261 /*
1262 * Create drm_plane for primary and cursor planes first, since we need
1263 * to pass them to drm_crtc_init_with_planes, which sets the
1264 * "possible_crtcs" to the newly initialized crtc.
1265 */
1266 for (i = 0; i < vop_data->win_size; i++) {
1267 struct vop_win *vop_win = &vop->win[i];
1268 const struct vop_win_data *win_data = vop_win->data;
1269
1270 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1271 win_data->type != DRM_PLANE_TYPE_CURSOR)
1272 continue;
1273
1274 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1275 0, &vop_plane_funcs,
1276 win_data->phy->data_formats,
1277 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001278 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001279 if (ret) {
1280 DRM_ERROR("failed to initialize plane\n");
1281 goto err_cleanup_planes;
1282 }
1283
1284 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001285 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001286 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1287 primary = plane;
1288 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1289 cursor = plane;
1290 }
1291
1292 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001293 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001294 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001295 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001296
1297 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1298
1299 /*
1300 * Create drm_planes for overlay windows with possible_crtcs restricted
1301 * to the newly created crtc.
1302 */
1303 for (i = 0; i < vop_data->win_size; i++) {
1304 struct vop_win *vop_win = &vop->win[i];
1305 const struct vop_win_data *win_data = vop_win->data;
1306 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1307
1308 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1309 continue;
1310
1311 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1312 possible_crtcs,
1313 &vop_plane_funcs,
1314 win_data->phy->data_formats,
1315 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001316 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001317 if (ret) {
1318 DRM_ERROR("failed to initialize overlay plane\n");
1319 goto err_cleanup_crtc;
1320 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001321 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001322 }
1323
1324 port = of_get_child_by_name(dev->of_node, "port");
1325 if (!port) {
1326 DRM_ERROR("no port node found in %s\n",
1327 dev->of_node->full_name);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001328 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001329 goto err_cleanup_crtc;
1330 }
1331
Mark Yao10672192015-02-04 13:10:31 +08001332 init_completion(&vop->dsp_hold_completion);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001333 init_completion(&vop->wait_update_complete);
Yakir Yang69c34e42016-07-24 14:57:40 +08001334 init_completion(&vop->line_flag_completion);
Mark Yao2048e322014-08-22 18:36:26 +08001335 crtc->port = port;
Mark Yaob5f7b752015-11-23 15:21:08 +08001336 rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001337
1338 return 0;
1339
1340err_cleanup_crtc:
1341 drm_crtc_cleanup(crtc);
1342err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001343 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1344 head)
Mark Yao2048e322014-08-22 18:36:26 +08001345 drm_plane_cleanup(plane);
1346 return ret;
1347}
1348
1349static void vop_destroy_crtc(struct vop *vop)
1350{
1351 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001352 struct drm_device *drm_dev = vop->drm_dev;
1353 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001354
Mark Yaob5f7b752015-11-23 15:21:08 +08001355 rockchip_unregister_crtc_funcs(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001356 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001357
1358 /*
1359 * We need to cleanup the planes now. Why?
1360 *
1361 * The planes are "&vop->win[i].base". That means the memory is
1362 * all part of the big "struct vop" chunk of memory. That memory
1363 * was devm allocated and associated with this component. We need to
1364 * free it ourselves before vop_unbind() finishes.
1365 */
1366 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1367 head)
1368 vop_plane_destroy(plane);
1369
1370 /*
1371 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1372 * references the CRTC.
1373 */
Mark Yao2048e322014-08-22 18:36:26 +08001374 drm_crtc_cleanup(crtc);
1375}
1376
1377static int vop_initial(struct vop *vop)
1378{
1379 const struct vop_data *vop_data = vop->data;
1380 const struct vop_reg_data *init_table = vop_data->init_table;
1381 struct reset_control *ahb_rst;
1382 int i, ret;
1383
1384 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1385 if (IS_ERR(vop->hclk)) {
1386 dev_err(vop->dev, "failed to get hclk source\n");
1387 return PTR_ERR(vop->hclk);
1388 }
1389 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1390 if (IS_ERR(vop->aclk)) {
1391 dev_err(vop->dev, "failed to get aclk source\n");
1392 return PTR_ERR(vop->aclk);
1393 }
1394 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1395 if (IS_ERR(vop->dclk)) {
1396 dev_err(vop->dev, "failed to get dclk source\n");
1397 return PTR_ERR(vop->dclk);
1398 }
1399
Mark Yao2048e322014-08-22 18:36:26 +08001400 ret = clk_prepare(vop->dclk);
1401 if (ret < 0) {
1402 dev_err(vop->dev, "failed to prepare dclk\n");
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001403 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001404 }
1405
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001406 /* Enable both the hclk and aclk to setup the vop */
1407 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001408 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001409 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001410 goto err_unprepare_dclk;
1411 }
1412
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001413 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001414 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001415 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1416 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001417 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001418
Mark Yao2048e322014-08-22 18:36:26 +08001419 /*
1420 * do hclk_reset, reset all vop registers.
1421 */
1422 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1423 if (IS_ERR(ahb_rst)) {
1424 dev_err(vop->dev, "failed to get ahb reset\n");
1425 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001426 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001427 }
1428 reset_control_assert(ahb_rst);
1429 usleep_range(10, 20);
1430 reset_control_deassert(ahb_rst);
1431
1432 memcpy(vop->regsbak, vop->regs, vop->len);
1433
1434 for (i = 0; i < vop_data->table_size; i++)
1435 vop_writel(vop, init_table[i].offset, init_table[i].value);
1436
1437 for (i = 0; i < vop_data->win_size; i++) {
1438 const struct vop_win_data *win = &vop_data->win[i];
1439
1440 VOP_WIN_SET(vop, win, enable, 0);
1441 }
1442
1443 vop_cfg_done(vop);
1444
1445 /*
1446 * do dclk_reset, let all config take affect.
1447 */
1448 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1449 if (IS_ERR(vop->dclk_rst)) {
1450 dev_err(vop->dev, "failed to get dclk reset\n");
1451 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001452 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001453 }
1454 reset_control_assert(vop->dclk_rst);
1455 usleep_range(10, 20);
1456 reset_control_deassert(vop->dclk_rst);
1457
1458 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001459 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001460
Mark Yao31e980c2015-01-22 14:37:56 +08001461 vop->is_enabled = false;
Sean Paul5b680402016-08-10 16:24:39 -04001462 vop->vblank_active = false;
Mark Yao2048e322014-08-22 18:36:26 +08001463
1464 return 0;
1465
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001466err_disable_aclk:
1467 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001468err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001469 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001470err_unprepare_dclk:
1471 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001472 return ret;
1473}
1474
1475/*
1476 * Initialize the vop->win array elements.
1477 */
1478static void vop_win_init(struct vop *vop)
1479{
1480 const struct vop_data *vop_data = vop->data;
1481 unsigned int i;
1482
1483 for (i = 0; i < vop_data->win_size; i++) {
1484 struct vop_win *vop_win = &vop->win[i];
1485 const struct vop_win_data *win_data = &vop_data->win[i];
1486
1487 vop_win->data = win_data;
1488 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001489 }
1490}
1491
Yakir Yang69c34e42016-07-24 14:57:40 +08001492/**
1493 * rockchip_drm_wait_line_flag - acqiure the give line flag event
1494 * @crtc: CRTC to enable line flag
1495 * @line_num: interested line number
1496 * @mstimeout: millisecond for timeout
1497 *
1498 * Driver would hold here until the interested line flag interrupt have
1499 * happened or timeout to wait.
1500 *
1501 * Returns:
1502 * Zero on success, negative errno on failure.
1503 */
1504int rockchip_drm_wait_line_flag(struct drm_crtc *crtc, unsigned int line_num,
1505 unsigned int mstimeout)
1506{
1507 struct vop *vop = to_vop(crtc);
1508 unsigned long jiffies_left;
1509
1510 if (!crtc || !vop->is_enabled)
1511 return -ENODEV;
1512
1513 if (line_num > crtc->mode.vtotal || mstimeout <= 0)
1514 return -EINVAL;
1515
1516 if (vop_line_flag_irq_is_enabled(vop))
1517 return -EBUSY;
1518
1519 reinit_completion(&vop->line_flag_completion);
1520 vop_line_flag_irq_enable(vop, line_num);
1521
1522 jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1523 msecs_to_jiffies(mstimeout));
1524 vop_line_flag_irq_disable(vop);
1525
1526 if (jiffies_left == 0) {
1527 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1528 return -ETIMEDOUT;
1529 }
1530
1531 return 0;
1532}
1533EXPORT_SYMBOL(rockchip_drm_wait_line_flag);
1534
Mark Yao2048e322014-08-22 18:36:26 +08001535static int vop_bind(struct device *dev, struct device *master, void *data)
1536{
1537 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001538 const struct vop_data *vop_data;
1539 struct drm_device *drm_dev = data;
1540 struct vop *vop;
1541 struct resource *res;
1542 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001543 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001544
Mark Yaoa67719d2015-12-15 08:58:26 +08001545 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001546 if (!vop_data)
1547 return -ENODEV;
1548
1549 /* Allocate vop struct and its vop_win array */
1550 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1551 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1552 if (!vop)
1553 return -ENOMEM;
1554
1555 vop->dev = dev;
1556 vop->data = vop_data;
1557 vop->drm_dev = drm_dev;
1558 dev_set_drvdata(dev, vop);
1559
1560 vop_win_init(vop);
1561
1562 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1563 vop->len = resource_size(res);
1564 vop->regs = devm_ioremap_resource(dev, res);
1565 if (IS_ERR(vop->regs))
1566 return PTR_ERR(vop->regs);
1567
1568 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1569 if (!vop->regsbak)
1570 return -ENOMEM;
1571
1572 ret = vop_initial(vop);
1573 if (ret < 0) {
1574 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1575 return ret;
1576 }
1577
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001578 irq = platform_get_irq(pdev, 0);
1579 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001580 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001581 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001582 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001583 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001584
1585 spin_lock_init(&vop->reg_lock);
1586 spin_lock_init(&vop->irq_lock);
1587
1588 mutex_init(&vop->vsync_mutex);
1589
Mark Yao63ebb9f2015-11-30 18:22:42 +08001590 ret = devm_request_irq(dev, vop->irq, vop_isr,
1591 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001592 if (ret)
1593 return ret;
1594
1595 /* IRQ is initially disabled; it gets enabled in power_on */
1596 disable_irq(vop->irq);
1597
1598 ret = vop_create_crtc(vop);
1599 if (ret)
1600 return ret;
1601
1602 pm_runtime_enable(&pdev->dev);
Yakir Yang5182c1a2016-07-24 14:57:44 +08001603
Mark Yao2048e322014-08-22 18:36:26 +08001604 return 0;
1605}
1606
1607static void vop_unbind(struct device *dev, struct device *master, void *data)
1608{
1609 struct vop *vop = dev_get_drvdata(dev);
1610
1611 pm_runtime_disable(dev);
1612 vop_destroy_crtc(vop);
1613}
1614
Mark Yaoa67719d2015-12-15 08:58:26 +08001615const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001616 .bind = vop_bind,
1617 .unbind = vop_unbind,
1618};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001619EXPORT_SYMBOL_GPL(vop_component_ops);