blob: 90dd9280894f3ca344f0f857dcbb9894d9a58422 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053060#include <asm/trace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070076#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
90#ifdef CONFIG_U3_DART
91extern unsigned long dart_tablebase;
92#endif /* CONFIG_U3_DART */
93
Paul Mackerras799d6042005-11-10 13:37:51 +110094static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100096EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110097
David Gibson8e561e72007-06-13 14:52:56 +100098struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110099unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -0700100unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000101EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100103EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100104int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000106#ifdef CONFIG_SPARSEMEM_VMEMMAP
107int mmu_vmemmap_psize = MMU_PAGE_4K;
108#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000109int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100111EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000112int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100113u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000114EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000115#ifdef CONFIG_PPC_64K_PAGES
116int mmu_ci_restrictions;
117#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#ifdef CONFIG_DEBUG_PAGEALLOC
119static u8 *linear_map_hash_slots;
120static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000121static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000122#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100128/* Pre-POWER4 CPUs (4k pages only)
129 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000130static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530162unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000163{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530164 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000165
166 /* _PAGE_EXEC -> NOEXEC */
167 if ((pteflags & _PAGE_EXEC) == 0)
168 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530169 /*
170 * PP bits:
Paul Mackerras1ec3f932016-02-22 13:41:12 +1100171 * Linux uses slb key 0 for kernel and 1 for user.
172 * kernel areas are mapped with PP=00
173 * and there is no kernel RO (_PAGE_KERNEL_RO).
174 * User area is mapped with PP=0x2 for read/write
175 * or PP=0x3 for read-only (including writeable but clean pages).
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176 */
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530177 if (pteflags & _PAGE_USER) {
178 rflags |= 0x2;
179 if (!((pteflags & _PAGE_RW) && (pteflags & _PAGE_DIRTY)))
180 rflags |= 0x1;
181 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530182 /*
183 * Always add "C" bit for perf. Memory coherence is always enabled
184 */
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530185 rflags |= HPTE_R_C | HPTE_R_M;
186 /*
187 * Add in WIG bits
188 */
189 if (pteflags & _PAGE_WRITETHRU)
190 rflags |= HPTE_R_W;
191 if (pteflags & _PAGE_NO_CACHE)
192 rflags |= HPTE_R_I;
193 if (pteflags & _PAGE_GUARDED)
194 rflags |= HPTE_R_G;
195
196 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000197}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100198
199int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000200 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000201 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100203 unsigned long vaddr, paddr;
204 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100205 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100207 shift = mmu_psize_defs[psize].shift;
208 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000210 prot = htab_convert_pte_flags(prot);
211
212 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
213 vstart, vend, pstart, prot, psize, ssize);
214
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100215 for (vaddr = vstart, paddr = pstart; vaddr < vend;
216 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000217 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000218 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000219 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000220 unsigned long tprot = prot;
221
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000222 /*
223 * If we hit a bad address return error.
224 */
225 if (!vsid)
226 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000227 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000228 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000229 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Alexander Grafb18db0b2014-04-29 12:17:26 +0200231 /* Make kvm guest trampolines executable */
232 if (overlaps_kvm_tmp(vaddr, vaddr + step))
233 tprot &= ~HPTE_R_N;
234
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530235 /*
236 * If relocatable, check if it overlaps interrupt vectors that
237 * are copied down to real 0. For relocatable kernel
238 * (e.g. kdump case) we copy interrupt vectors down to real
239 * address 0. Mark that region as executable. This is
240 * because on p8 system with relocation on exception feature
241 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
242 * in order to execute the interrupt handlers in virtual
243 * mode the vector region need to be marked as executable.
244 */
245 if ((PHYSICAL_START > MEMORY_START) &&
246 overlaps_interrupt_vector_text(vaddr, vaddr + step))
247 tprot &= ~HPTE_R_N;
248
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000249 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
251
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000252 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000253 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000254 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000255
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100256 if (ret < 0)
257 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000258#ifdef CONFIG_DEBUG_PAGEALLOC
259 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
260 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
261#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100263 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
Li Zhonged5694a2014-06-11 16:23:37 +0800266int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100267 int psize, int ssize)
268{
269 unsigned long vaddr;
270 unsigned int step, shift;
David Gibson27828f92016-02-09 13:32:41 +1000271 int rc;
272 int ret = 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100273
274 shift = mmu_psize_defs[psize].shift;
275 step = 1 << shift;
276
David Gibsonabd0a0e2016-02-09 13:32:40 +1000277 if (!ppc_md.hpte_removebolted)
278 return -ENODEV;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100279
David Gibson27828f92016-02-09 13:32:41 +1000280 for (vaddr = vstart; vaddr < vend; vaddr += step) {
281 rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
282 if (rc == -ENOENT) {
283 ret = -ENOENT;
284 continue;
285 }
286 if (rc < 0)
287 return rc;
288 }
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100289
David Gibson27828f92016-02-09 13:32:41 +1000290 return ret;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100291}
292
Paul Mackerras1189be62007-10-11 20:37:10 +1000293static int __init htab_dt_scan_seg_sizes(unsigned long node,
294 const char *uname, int depth,
295 void *data)
296{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500297 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
298 const __be32 *prop;
299 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000300
301 /* We are scanning "cpu" nodes only */
302 if (type == NULL || strcmp(type, "cpu") != 0)
303 return 0;
304
Anton Blanchard12f04f22013-09-23 12:04:36 +1000305 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000306 if (prop == NULL)
307 return 0;
308 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000309 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000310 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000311 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000312 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000313 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000314 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000315 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000316 return 0;
317}
318
319static void __init htab_init_seg_sizes(void)
320{
321 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
322}
323
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000324static int __init get_idx_from_shift(unsigned int shift)
325{
326 int idx = -1;
327
328 switch (shift) {
329 case 0xc:
330 idx = MMU_PAGE_4K;
331 break;
332 case 0x10:
333 idx = MMU_PAGE_64K;
334 break;
335 case 0x14:
336 idx = MMU_PAGE_1M;
337 break;
338 case 0x18:
339 idx = MMU_PAGE_16M;
340 break;
341 case 0x22:
342 idx = MMU_PAGE_16G;
343 break;
344 }
345 return idx;
346}
347
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100348static int __init htab_dt_scan_page_sizes(unsigned long node,
349 const char *uname, int depth,
350 void *data)
351{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500352 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
353 const __be32 *prop;
354 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100355
356 /* We are scanning "cpu" nodes only */
357 if (type == NULL || strcmp(type, "cpu") != 0)
358 return 0;
359
Anton Blanchard12f04f22013-09-23 12:04:36 +1000360 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000361 if (!prop)
362 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100363
Michael Ellerman9e349922014-08-07 17:26:33 +1000364 pr_info("Page sizes from device-tree:\n");
365 size /= 4;
366 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
367 while(size > 0) {
368 unsigned int base_shift = be32_to_cpu(prop[0]);
369 unsigned int slbenc = be32_to_cpu(prop[1]);
370 unsigned int lpnum = be32_to_cpu(prop[2]);
371 struct mmu_psize_def *def;
372 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000373
Michael Ellerman9e349922014-08-07 17:26:33 +1000374 size -= 3; prop += 3;
375 base_idx = get_idx_from_shift(base_shift);
376 if (base_idx < 0) {
377 /* skip the pte encoding also */
378 prop += lpnum * 2; size -= lpnum * 2;
379 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100380 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000381 def = &mmu_psize_defs[base_idx];
382 if (base_idx == MMU_PAGE_16M)
383 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
384
385 def->shift = base_shift;
386 if (base_shift <= 23)
387 def->avpnm = 0;
388 else
389 def->avpnm = (1 << (base_shift - 23)) - 1;
390 def->sllp = slbenc;
391 /*
392 * We don't know for sure what's up with tlbiel, so
393 * for now we only set it for 4K and 64K pages
394 */
395 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
396 def->tlbiel = 1;
397 else
398 def->tlbiel = 0;
399
400 while (size > 0 && lpnum) {
401 unsigned int shift = be32_to_cpu(prop[0]);
402 int penc = be32_to_cpu(prop[1]);
403
404 prop += 2; size -= 2;
405 lpnum--;
406
407 idx = get_idx_from_shift(shift);
408 if (idx < 0)
409 continue;
410
411 if (penc == -1)
412 pr_err("Invalid penc for base_shift=%d "
413 "shift=%d\n", base_shift, shift);
414
415 def->penc[idx] = penc;
416 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
417 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
418 base_shift, shift, def->sllp,
419 def->avpnm, def->tlbiel, def->penc[idx]);
420 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100421 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000422
423 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100424}
425
Tony Breedse16a9c02008-07-31 13:51:42 +1000426#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700427/* Scan for 16G memory blocks that have been set aside for huge pages
428 * and reserve those blocks for 16G huge pages.
429 */
430static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
431 const char *uname, int depth,
432 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500433 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
434 const __be64 *addr_prop;
435 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700436 unsigned int expected_pages;
437 long unsigned int phys_addr;
438 long unsigned int block_size;
439
440 /* We are scanning "memory" nodes only */
441 if (type == NULL || strcmp(type, "memory") != 0)
442 return 0;
443
444 /* This property is the log base 2 of the number of virtual pages that
445 * will represent this memory block. */
446 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
447 if (page_count_prop == NULL)
448 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000449 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700450 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
451 if (addr_prop == NULL)
452 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000453 phys_addr = be64_to_cpu(addr_prop[0]);
454 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700455 if (block_size != (16 * GB))
456 return 0;
457 printk(KERN_INFO "Huge page(16GB) memory: "
458 "addr = 0x%lX size = 0x%lX pages = %d\n",
459 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000460 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
461 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000462 add_gpage(phys_addr, block_size, expected_pages);
463 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700464 return 0;
465}
Tony Breedse16a9c02008-07-31 13:51:42 +1000466#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700467
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000468static void mmu_psize_set_default_penc(void)
469{
470 int bpsize, apsize;
471 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
472 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
473 mmu_psize_defs[bpsize].penc[apsize] = -1;
474}
475
Alexander Graf9048e642014-04-01 15:46:05 +0200476#ifdef CONFIG_PPC_64K_PAGES
477
478static bool might_have_hea(void)
479{
480 /*
481 * The HEA ethernet adapter requires awareness of the
482 * GX bus. Without that awareness we can easily assume
483 * we will never see an HEA ethernet device.
484 */
485#ifdef CONFIG_IBMEBUS
486 return !cpu_has_feature(CPU_FTR_ARCH_207S);
487#else
488 return false;
489#endif
490}
491
492#endif /* #ifdef CONFIG_PPC_64K_PAGES */
493
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100494static void __init htab_init_page_sizes(void)
495{
496 int rc;
497
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000498 /* se the invalid penc to -1 */
499 mmu_psize_set_default_penc();
500
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100501 /* Default to 4K pages only */
502 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
503 sizeof(mmu_psize_defaults_old));
504
505 /*
506 * Try to find the available page sizes in the device-tree
507 */
508 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
509 if (rc != 0) /* Found */
510 goto found;
511
512 /*
513 * Not in the device-tree, let's fallback on known size
514 * list for 16M capable GP & GR
515 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000516 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100517 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
518 sizeof(mmu_psize_defaults_gp));
519 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000520#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100521 /*
522 * Pick a size for the linear mapping. Currently, we only support
523 * 16M, 1M and 4K which is the default
524 */
525 if (mmu_psize_defs[MMU_PAGE_16M].shift)
526 mmu_linear_psize = MMU_PAGE_16M;
527 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
528 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000529#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100530
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000531#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100532 /*
533 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000534 * 64K for user mappings and vmalloc if supported by the processor.
535 * We only use 64k for ioremap if the processor
536 * (and firmware) support cache-inhibited large pages.
537 * If not, we use 4k and set mmu_ci_restrictions so that
538 * hash_page knows to switch processes that use cache-inhibited
539 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100540 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000541 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100542 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000543 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000544 if (mmu_linear_psize == MMU_PAGE_4K)
545 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000546 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100547 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200548 * When running on pSeries using 64k pages for ioremap
549 * would stop us accessing the HEA ethernet. So if we
550 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100551 */
Alexander Graf9048e642014-04-01 15:46:05 +0200552 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100553 mmu_io_psize = MMU_PAGE_64K;
554 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000555 mmu_ci_restrictions = 1;
556 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000557#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100558
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000559#ifdef CONFIG_SPARSEMEM_VMEMMAP
560 /* We try to use 16M pages for vmemmap if that is supported
561 * and we have at least 1G of RAM at boot
562 */
563 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000564 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000565 mmu_vmemmap_psize = MMU_PAGE_16M;
566 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
567 mmu_vmemmap_psize = MMU_PAGE_64K;
568 else
569 mmu_vmemmap_psize = MMU_PAGE_4K;
570#endif /* CONFIG_SPARSEMEM_VMEMMAP */
571
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000572 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000573 "virtual = %d, io = %d"
574#ifdef CONFIG_SPARSEMEM_VMEMMAP
575 ", vmemmap = %d"
576#endif
577 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100578 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000579 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000580 mmu_psize_defs[mmu_io_psize].shift
581#ifdef CONFIG_SPARSEMEM_VMEMMAP
582 ,mmu_psize_defs[mmu_vmemmap_psize].shift
583#endif
584 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100585
586#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700587 /* Reserve 16G huge page memory sections for huge pages */
588 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100589#endif /* CONFIG_HUGETLB_PAGE */
590}
591
592static int __init htab_dt_scan_pftsize(unsigned long node,
593 const char *uname, int depth,
594 void *data)
595{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500596 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
597 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100598
599 /* We are scanning "cpu" nodes only */
600 if (type == NULL || strcmp(type, "cpu") != 0)
601 return 0;
602
Anton Blanchard12f04f22013-09-23 12:04:36 +1000603 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100604 if (prop != NULL) {
605 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000606 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100607 return 1;
608 }
609 return 0;
610}
611
David Gibson5c3c7ed2016-02-09 13:32:43 +1000612unsigned htab_shift_for_mem_size(unsigned long mem_size)
613{
614 unsigned memshift = __ilog2(mem_size);
615 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
616 unsigned pteg_shift;
617
618 /* round mem_size up to next power of 2 */
619 if ((1UL << memshift) < mem_size)
620 memshift += 1;
621
622 /* aim for 2 pages / pteg */
623 pteg_shift = memshift - (pshift + 1);
624
625 /*
626 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
627 * size permitted by the architecture.
628 */
629 return max(pteg_shift + 7, 18U);
630}
631
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100632static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000633{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100634 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100635 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100636 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000637 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100638 if (ppc64_pft_size == 0)
639 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000640 if (ppc64_pft_size)
641 return 1UL << ppc64_pft_size;
642
David Gibson5c3c7ed2016-02-09 13:32:43 +1000643 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000644}
645
Mike Kravetz54b79242005-11-07 16:25:48 -0800646#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000647int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800648{
David Gibson1dace6c2016-02-09 13:32:42 +1000649 int rc = htab_bolt_mapping(start, end, __pa(start),
650 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
651 mmu_kernel_ssize);
652
653 if (rc < 0) {
654 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
655 mmu_kernel_ssize);
656 BUG_ON(rc2 && (rc2 != -ENOENT));
657 }
658 return rc;
Mike Kravetz54b79242005-11-07 16:25:48 -0800659}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100660
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100661int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100662{
David Gibsonabd0a0e2016-02-09 13:32:40 +1000663 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
664 mmu_kernel_ssize);
665 WARN_ON(rc < 0);
666 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100667}
Mike Kravetz54b79242005-11-07 16:25:48 -0800668#endif /* CONFIG_MEMORY_HOTPLUG */
669
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000670static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
Michael Ellerman337a7122006-02-21 17:22:55 +1100672 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000674 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100675 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000676 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 DBG(" -> htab_initialize()\n");
679
Paul Mackerras1189be62007-10-11 20:37:10 +1000680 /* Initialize segment sizes */
681 htab_init_seg_sizes();
682
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100683 /* Initialize page sizes */
684 htab_init_page_sizes();
685
Matt Evans44ae3ab2011-04-06 19:48:50 +0000686 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000687 mmu_kernel_ssize = MMU_SEGSIZE_1T;
688 mmu_highuser_ssize = MMU_SEGSIZE_1T;
689 printk(KERN_INFO "Using 1TB segments\n");
690 }
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 /*
693 * Calculate the required size of the htab. We want the number of
694 * PTEGs to equal one half the number of real pages.
695 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100696 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 pteg_count = htab_size_bytes >> 7;
698
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 htab_hash_mask = pteg_count - 1;
700
Michael Ellerman57cfb812006-03-21 20:45:59 +1100701 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 /* Using a hypervisor which owns the htab */
703 htab_address = NULL;
704 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000705#ifdef CONFIG_FA_DUMP
706 /*
707 * If firmware assisted dump is active firmware preserves
708 * the contents of htab along with entire partition memory.
709 * Clear the htab if firmware assisted dump is active so
710 * that we dont end up using old mappings.
711 */
712 if (is_fadump_active() && ppc_md.hpte_clear_all)
713 ppc_md.hpte_clear_all();
714#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 } else {
716 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100717 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100718 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100720 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100721 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100722 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700723 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100724
Yinghai Lu95f72d12010-07-12 14:36:09 +1000725 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
727 DBG("Hash table allocated at %lx, size: %lx\n", table,
728 htab_size_bytes);
729
Michael Ellerman70267a72012-07-25 21:19:50 +0000730 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
732 /* htab absolute addr + encoded htabsize */
733 _SDR1 = table + __ilog2(pteg_count) - 11;
734
735 /* Initialize the HPT with no entries */
736 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100737
738 /* Set SDR1 */
739 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 }
741
David Gibsonf5ea64d2008-10-12 17:54:24 +0000742 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000744#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000745 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
746 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700747 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000748 memset(linear_map_hash_slots, 0, linear_map_hash_count);
749#endif /* CONFIG_DEBUG_PAGEALLOC */
750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 /* On U3 based machines, we need to reserve the DART area and
752 * _NOT_ map it to avoid cache paradoxes as it's remapped non
753 * cacheable later on
754 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000757 for_each_memblock(memory, reg) {
758 base = (unsigned long)__va(reg->base);
759 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Sachin P. Sant5c339912009-12-13 21:15:12 +0000761 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000762 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
764#ifdef CONFIG_U3_DART
765 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000766 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100767 * will fit within a single 16Mb page.
768 * The DART space is assumed to be a full 16Mb region even if
769 * we only use 2Mb of that space. We will use more of it later
770 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 */
772 DBG("DART base: %lx\n", dart_tablebase);
773
774 if (dart_tablebase != 0 && dart_tablebase >= base
775 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100776 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100778 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000779 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000780 mmu_linear_psize,
781 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100782 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100783 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100784 base + size,
785 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000786 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000787 mmu_linear_psize,
788 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 continue;
790 }
791#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100792 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000793 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700794 }
795 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
797 /*
798 * If we have a memory_limit and we've allocated TCEs then we need to
799 * explicitly map the TCE area at the top of RAM. We also cope with the
800 * case that the TCEs start below memory_limit.
801 * tce_alloc_start/end are 16MB aligned so the mapping should work
802 * for either 4K or 16MB pages.
803 */
804 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600805 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
806 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 if (base + size >= tce_alloc_start)
809 tce_alloc_start = base + size + 1;
810
Michael Ellermancaf80e52006-03-21 20:45:51 +1100811 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000812 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000813 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 }
815
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 DBG(" <- htab_initialize()\n");
818}
819#undef KB
820#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000822void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100823{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000824 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000825 * of memory. Has to be done before SLB initialization as this is
826 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000827 */
828 htab_initialize();
829
Michael Ellerman376af592014-07-10 12:29:19 +1000830 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000831 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000832}
833
834#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400835void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000836{
837 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100838 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100839 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000840
Michael Ellerman376af592014-07-10 12:29:19 +1000841 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000842 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100843}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000844#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100845
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846/*
847 * Called by asm hashtable.S for doing lazy icache flush
848 */
849unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
850{
851 struct page *page;
852
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100853 if (!pfn_valid(pte_pfn(pte)))
854 return pp;
855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 page = pte_page(pte);
857
858 /* page is dirty */
859 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
860 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000861 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 set_bit(PG_arch_1, &page->flags);
863 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100864 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 }
866 return pp;
867}
868
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000869#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000870static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000871{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000872 u64 lpsizes;
873 unsigned char *hpsizes;
874 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000875
876 if (addr < SLICE_LOW_TOP) {
Michael Neuling2fc251a2015-12-11 09:34:42 +1100877 lpsizes = get_paca()->mm_ctx_low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000878 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000879 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000880 }
Michael Neuling2fc251a2015-12-11 09:34:42 +1100881 hpsizes = get_paca()->mm_ctx_high_slices_psize;
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000882 index = GET_HIGH_SLICE_INDEX(addr);
883 mask_index = index & 0x1;
884 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000885}
886
887#else
888unsigned int get_paca_psize(unsigned long addr)
889{
Michael Ellermanc33e54f2016-01-09 08:25:01 +1100890 return get_paca()->mm_ctx_user_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000891}
892#endif
893
Paul Mackerras721151d2007-04-03 21:24:02 +1000894/*
895 * Demote a segment to using 4k pages.
896 * For now this makes the whole process use 4k pages.
897 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000898#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100899void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000900{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000901 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000902 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000903 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +1100904 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +1100905 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Michael Neulingc395465da62015-10-28 15:54:06 +1100906
907 copy_mm_to_paca(&mm->context);
Paul Mackerrasfa282372008-01-24 08:35:13 +1100908 slb_flush_and_rebolt();
909 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000910}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000911#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000912
Paul Mackerrasfa282372008-01-24 08:35:13 +1100913#ifdef CONFIG_PPC_SUBPAGE_PROT
914/*
915 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
916 * Userspace sets the subpage permissions using the subpage_prot system call.
917 *
918 * Result is 0: full permissions, _PAGE_RW: read-only,
919 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
920 */
David Gibsond28513b2009-11-26 18:56:04 +0000921static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100922{
David Gibsond28513b2009-11-26 18:56:04 +0000923 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100924 u32 spp = 0;
925 u32 **sbpm, *sbpp;
926
927 if (ea >= spt->maxaddr)
928 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000929 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100930 /* addresses below 4GB use spt->low_prot */
931 sbpm = spt->low_prot;
932 } else {
933 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
934 if (!sbpm)
935 return 0;
936 }
937 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
938 if (!sbpp)
939 return 0;
940 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
941
942 /* extract 2-bit bitfield for this 4k subpage */
943 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
944
945 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
946 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
947 return spp;
948}
949
950#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000951static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100952{
953 return 0;
954}
955#endif
956
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000957void hash_failure_debug(unsigned long ea, unsigned long access,
958 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000959 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000960{
961 if (!printk_ratelimit())
962 return;
963 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
964 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000965 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
966 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000967}
968
Michael Ellerman09567e72014-05-28 18:21:17 +1000969static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
970 int psize, bool user_region)
971{
972 if (user_region) {
973 if (psize != get_paca_psize(ea)) {
Michael Neulingc395465da62015-10-28 15:54:06 +1100974 copy_mm_to_paca(&mm->context);
Michael Ellerman09567e72014-05-28 18:21:17 +1000975 slb_flush_and_rebolt();
976 }
977 } else if (get_paca()->vmalloc_sllp !=
978 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
979 get_paca()->vmalloc_sllp =
980 mmu_psize_defs[mmu_vmalloc_psize].sllp;
981 slb_vmalloc_update();
982 }
983}
984
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985/* Result code is:
986 * 0 - handled
987 * 1 - normal page fault
988 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100989 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530991int hash_page_mm(struct mm_struct *mm, unsigned long ea,
992 unsigned long access, unsigned long trap,
993 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530995 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +0000996 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +0000997 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +00001000 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +00001001 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301002 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001003 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001005 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1006 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +05301007 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -07001008
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001009 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 switch (REGION_ID(ea)) {
1011 case USER_REGION_ID:
1012 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001013 if (! mm) {
1014 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001015 rc = 1;
1016 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001017 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001018 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001019 ssize = user_segment_size(ea);
1020 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001023 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001024 if (ea < VMALLOC_END)
1025 psize = mmu_vmalloc_psize;
1026 else
1027 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001028 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 default:
1031 /* Not a valid range
1032 * Send the problem up to do_page_fault
1033 */
Li Zhongba12eed2013-05-13 16:16:41 +00001034 rc = 1;
1035 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001037 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001039 /* Bad address. */
1040 if (!vsid) {
1041 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001042 rc = 1;
1043 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001044 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001045 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001047 if (pgdir == NULL) {
1048 rc = 1;
1049 goto bail;
1050 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001052 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001053 tmp = cpumask_of(smp_processor_id());
1054 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301055 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001057#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001058 /* If we use 4K pages and our psize is not 4K, then we might
1059 * be hitting a special driver mapping, and need to align the
1060 * address before we fetch the PTE.
1061 *
1062 * It could also be a hugepage mapping, in which case this is
1063 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001064 */
1065 if (psize != MMU_PAGE_4K)
1066 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1067#endif /* CONFIG_PPC_64K_PAGES */
1068
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001069 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301070 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001071 if (ptep == NULL || !pte_present(*ptep)) {
1072 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001073 rc = 1;
1074 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001075 }
1076
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001077 /* Add _PAGE_PRESENT to the required access perm */
1078 access |= _PAGE_PRESENT;
1079
1080 /* Pre-check access permissions (will be re-checked atomically
1081 * in __hash_page_XX but this pre-check is a fast path
1082 */
1083 if (access & ~pte_val(*ptep)) {
1084 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001085 rc = 1;
1086 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001087 }
1088
Li Zhongba12eed2013-05-13 16:16:41 +00001089 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301090 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301091 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301092 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301093#ifdef CONFIG_HUGETLB_PAGE
1094 else
1095 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301096 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301097#else
1098 else {
1099 /*
1100 * if we have hugeshift, and is not transhuge with
1101 * hugetlb disabled, something is really wrong.
1102 */
1103 rc = 1;
1104 WARN_ON(1);
1105 }
1106#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001107 if (current->mm == mm)
1108 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001109
Li Zhongba12eed2013-05-13 16:16:41 +00001110 goto bail;
1111 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001112
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001113#ifndef CONFIG_PPC_64K_PAGES
1114 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1115#else
1116 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1117 pte_val(*(ptep + PTRS_PER_PTE)));
1118#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001119 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001120#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001121 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001122 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001123 demote_segment_4k(mm, ea);
1124 psize = MMU_PAGE_4K;
1125 }
1126
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001127 /* If this PTE is non-cacheable and we have restrictions on
1128 * using non cacheable large pages, then we switch to 4k
1129 */
1130 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1131 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1132 if (user_region) {
1133 demote_segment_4k(mm, ea);
1134 psize = MMU_PAGE_4K;
1135 } else if (ea < VMALLOC_END) {
1136 /*
1137 * some driver did a non-cacheable mapping
1138 * in vmalloc space, so switch vmalloc
1139 * to 4k pages
1140 */
1141 printk(KERN_ALERT "Reducing vmalloc segment "
1142 "to 4kB pages because of "
1143 "non-cacheable mapping\n");
1144 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001145 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001146 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001147 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001148
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301149#endif /* CONFIG_PPC_64K_PAGES */
1150
Ian Munsiea1dca3462014-10-08 19:54:58 +11001151 if (current->mm == mm)
1152 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001153
Michael Ellerman73b341e2015-08-07 16:19:47 +10001154#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001155 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301156 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1157 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001158 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001159#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001160 {
David Gibsona1128f82009-12-16 14:29:56 +00001161 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001162 if (access & spp)
1163 rc = -2;
1164 else
1165 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301166 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001167 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001168
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001169 /* Dump some info in case of hash insertion failure, they should
1170 * never happen so it is really useful to know if/when they do
1171 */
1172 if (rc == -1)
1173 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001174 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001175#ifndef CONFIG_PPC_64K_PAGES
1176 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1177#else
1178 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1179 pte_val(*(ptep + PTRS_PER_PTE)));
1180#endif
1181 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001182
1183bail:
1184 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001185 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001187EXPORT_SYMBOL_GPL(hash_page_mm);
1188
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301189int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1190 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001191{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301192 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001193 struct mm_struct *mm = current->mm;
1194
1195 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1196 mm = &init_mm;
1197
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301198 if (dsisr & DSISR_NOHPTE)
1199 flags |= HPTE_NOHPTE_UPDATE;
1200
1201 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001202}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001203EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301205int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1206 unsigned long dsisr)
1207{
1208 unsigned long access = _PAGE_PRESENT;
1209 unsigned long flags = 0;
1210 struct mm_struct *mm = current->mm;
1211
1212 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1213 mm = &init_mm;
1214
1215 if (dsisr & DSISR_NOHPTE)
1216 flags |= HPTE_NOHPTE_UPDATE;
1217
1218 if (dsisr & DSISR_ISSTORE)
1219 access |= _PAGE_RW;
1220 /*
1221 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
1222 * accessing a userspace segment (even from the kernel). We assume
1223 * kernel addresses always have the high bit set.
1224 */
1225 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
1226 access |= _PAGE_USER;
1227
1228 if (trap == 0x400)
1229 access |= _PAGE_EXEC;
1230
1231 return hash_page_mm(mm, ea, access, trap, flags);
1232}
1233
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001234void hash_preload(struct mm_struct *mm, unsigned long ea,
1235 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301237 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001238 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001239 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001240 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001241 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301242 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001244 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1245
1246#ifdef CONFIG_PPC_MM_SLICES
1247 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001248 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001249 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001250#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001251
1252 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1253 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1254
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001255 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001256 pgdir = mm->pgd;
1257 if (pgdir == NULL)
1258 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301259
1260 /* Get VSID */
1261 ssize = user_segment_size(ea);
1262 vsid = get_vsid(mm->context.id, ea, ssize);
1263 if (!vsid)
1264 return;
1265 /*
1266 * Hash doesn't like irqs. Walking linux page table with irq disabled
1267 * saves us from holding multiple locks.
1268 */
1269 local_irq_save(flags);
1270
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301271 /*
1272 * THP pages use update_mmu_cache_pmd. We don't do
1273 * hash preload there. Hence can ignore THP here
1274 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301275 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001276 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301277 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001278
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301279 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001280#ifdef CONFIG_PPC_64K_PAGES
1281 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1282 * a 64K kernel), then we don't preload, hash_page() will take
1283 * care of it once we actually try to access the page.
1284 * That way we don't have to duplicate all of the logic for segment
1285 * page size demotion here
1286 */
1287 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301288 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001289#endif /* CONFIG_PPC_64K_PAGES */
1290
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001291 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001292 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301293 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001294
1295 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001296#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001297 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301298 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1299 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001301#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301302 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1303 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001304
1305 /* Dump some info in case of hash insertion failure, they should
1306 * never happen so it is really useful to know if/when they do
1307 */
1308 if (rc == -1)
1309 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001310 mm->context.user_psize,
1311 mm->context.user_psize,
1312 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301313out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001314 local_irq_restore(flags);
1315}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001317/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1318 * do not forget to update the assembly call site !
1319 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001320void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301321 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001322{
1323 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301324 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001325
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001326 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1327 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1328 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001329 hidx = __rpte_to_hidx(pte, index);
1330 if (hidx & _PTEIDX_SECONDARY)
1331 hash = ~hash;
1332 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1333 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001334 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301335 /*
1336 * We use same base page size and actual psize, because we don't
1337 * use these functions for hugepage
1338 */
1339 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001340 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001341
1342#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1343 /* Transactions are not aborted by tlbiel, only tlbie.
1344 * Without, syncing a page back to a block device w/ PIO could pick up
1345 * transactional data (bad!) so we force an abort here. Before the
1346 * sync the page will be made read-only, which will flush_hash_page.
1347 * BIG ISSUE here: if the kernel uses a page from userspace without
1348 * unmapping it first, it may see the speculated version.
1349 */
1350 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001351 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001352 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1353 tm_enable();
1354 tm_abort(TM_CAUSE_TLBI);
1355 }
1356#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357}
1358
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301359#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1360void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301361 pmd_t *pmdp, unsigned int psize, int ssize,
1362 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301363{
1364 int i, max_hpte_count, valid;
1365 unsigned long s_addr;
1366 unsigned char *hpte_slot_array;
1367 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301368 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301369
1370 s_addr = addr & HPAGE_PMD_MASK;
1371 hpte_slot_array = get_hpte_slot_array(pmdp);
1372 /*
1373 * IF we try to do a HUGE PTE update after a withdraw is done.
1374 * we will find the below NULL. This happens when we do
1375 * split_huge_page_pmd
1376 */
1377 if (!hpte_slot_array)
1378 return;
1379
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301380 if (ppc_md.hugepage_invalidate) {
1381 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1382 psize, ssize, local);
1383 goto tm_abort;
1384 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301385 /*
1386 * No bluk hpte removal support, invalidate each entry
1387 */
1388 shift = mmu_psize_defs[psize].shift;
1389 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1390 for (i = 0; i < max_hpte_count; i++) {
1391 /*
1392 * 8 bits per each hpte entries
1393 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1394 */
1395 valid = hpte_valid(hpte_slot_array, i);
1396 if (!valid)
1397 continue;
1398 hidx = hpte_hash_index(hpte_slot_array, i);
1399
1400 /* get the vpn */
1401 addr = s_addr + (i * (1ul << shift));
1402 vpn = hpt_vpn(addr, vsid, ssize);
1403 hash = hpt_hash(vpn, shift, ssize);
1404 if (hidx & _PTEIDX_SECONDARY)
1405 hash = ~hash;
1406
1407 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1408 slot += hidx & _PTEIDX_GROUP_IX;
1409 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301410 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301411 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301412tm_abort:
1413#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1414 /* Transactions are not aborted by tlbiel, only tlbie.
1415 * Without, syncing a page back to a block device w/ PIO could pick up
1416 * transactional data (bad!) so we force an abort here. Before the
1417 * sync the page will be made read-only, which will flush_hash_page.
1418 * BIG ISSUE here: if the kernel uses a page from userspace without
1419 * unmapping it first, it may see the speculated version.
1420 */
1421 if (local && cpu_has_feature(CPU_FTR_TM) &&
1422 current->thread.regs &&
1423 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1424 tm_enable();
1425 tm_abort(TM_CAUSE_TLBI);
1426 }
1427#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301428 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301429}
1430#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1431
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001432void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001434 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001435 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001436 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001438 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001439 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
1441 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001442 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001443 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 }
1445}
1446
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447/*
1448 * low_hash_fault is called when we the low level hash code failed
1449 * to instert a PTE due to an hypervisor error
1450 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001451void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452{
Li Zhongba12eed2013-05-13 16:16:41 +00001453 enum ctx_state prev_state = exception_enter();
1454
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001456#ifdef CONFIG_PPC_SUBPAGE_PROT
1457 if (rc == -2)
1458 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1459 else
1460#endif
1461 _exception(SIGBUS, regs, BUS_ADRERR, address);
1462 } else
1463 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001464
1465 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001467
Li Zhongb170bd32013-04-15 16:53:19 +00001468long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1469 unsigned long pa, unsigned long rflags,
1470 unsigned long vflags, int psize, int ssize)
1471{
1472 unsigned long hpte_group;
1473 long slot;
1474
1475repeat:
1476 hpte_group = ((hash & htab_hash_mask) *
1477 HPTES_PER_GROUP) & ~0x7UL;
1478
1479 /* Insert into the hash table, primary slot */
1480 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001481 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001482
1483 /* Primary is full, try the secondary */
1484 if (unlikely(slot == -1)) {
1485 hpte_group = ((~hash & htab_hash_mask) *
1486 HPTES_PER_GROUP) & ~0x7UL;
1487 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1488 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001489 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001490 if (slot == -1) {
1491 if (mftb() & 0x1)
1492 hpte_group = ((hash & htab_hash_mask) *
1493 HPTES_PER_GROUP)&~0x7UL;
1494
1495 ppc_md.hpte_remove(hpte_group);
1496 goto repeat;
1497 }
1498 }
1499
1500 return slot;
1501}
1502
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001503#ifdef CONFIG_DEBUG_PAGEALLOC
1504static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1505{
Li Zhong016af592013-04-15 16:53:20 +00001506 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001507 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001508 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001509 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001510 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001511
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001512 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001513
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001514 /* Don't create HPTE entries for bad address */
1515 if (!vsid)
1516 return;
Li Zhong016af592013-04-15 16:53:20 +00001517
1518 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1519 HPTE_V_BOLTED,
1520 mmu_linear_psize, mmu_kernel_ssize);
1521
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001522 BUG_ON (ret < 0);
1523 spin_lock(&linear_map_hash_lock);
1524 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1525 linear_map_hash_slots[lmi] = ret | 0x80;
1526 spin_unlock(&linear_map_hash_lock);
1527}
1528
1529static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1530{
Paul Mackerras1189be62007-10-11 20:37:10 +10001531 unsigned long hash, hidx, slot;
1532 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001533 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001534
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001535 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001536 spin_lock(&linear_map_hash_lock);
1537 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1538 hidx = linear_map_hash_slots[lmi] & 0x7f;
1539 linear_map_hash_slots[lmi] = 0;
1540 spin_unlock(&linear_map_hash_lock);
1541 if (hidx & _PTEIDX_SECONDARY)
1542 hash = ~hash;
1543 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1544 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301545 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1546 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001547}
1548
Joonsoo Kim031bc572014-12-12 16:55:52 -08001549void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001550{
1551 unsigned long flags, vaddr, lmi;
1552 int i;
1553
1554 local_irq_save(flags);
1555 for (i = 0; i < numpages; i++, page++) {
1556 vaddr = (unsigned long)page_address(page);
1557 lmi = __pa(vaddr) >> PAGE_SHIFT;
1558 if (lmi >= linear_map_hash_count)
1559 continue;
1560 if (enable)
1561 kernel_map_linear_page(vaddr, lmi);
1562 else
1563 kernel_unmap_linear_page(vaddr, lmi);
1564 }
1565 local_irq_restore(flags);
1566}
1567#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001568
1569void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1570 phys_addr_t first_memblock_size)
1571{
1572 /* We don't currently support the first MEMBLOCK not mapping 0
1573 * physical on those processors
1574 */
1575 BUG_ON(first_memblock_base != 0);
1576
1577 /* On LPAR systems, the first entry is our RMA region,
1578 * non-LPAR 64-bit hash MMU systems don't have a limitation
1579 * on real mode access, but using the first entry works well
1580 * enough. We also clamp it to 1G to avoid some funky things
1581 * such as RTAS bugs etc...
1582 */
1583 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1584
1585 /* Finally limit subsequent allocations */
1586 memblock_set_current_limit(ppc64_rma_size);
1587}