blob: 1111aa4e7c1ed0720517629d0a383b8039a19628 [file] [log] [blame]
Greg Kroah-Hartmane2be04c2017-11-01 15:09:13 +01001/* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) */
Eli Cohene126ba92013-07-07 17:25:49 +03002/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03003 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Leon Romanovsky3085e292016-09-22 17:31:11 +030034#ifndef MLX5_ABI_USER_H
35#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030036
37#include <linux/types.h>
Dmitry V. Levin812755d2017-02-24 03:28:13 +030038#include <linux/if_ether.h> /* For ETH_ALEN. */
Eli Cohene126ba92013-07-07 17:25:49 +030039
40enum {
41 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
42 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +030043 MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +020044 MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
Moni Shouab4aaa1f2018-01-02 16:19:31 +020045 MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
46 MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
Eli Cohene126ba92013-07-07 17:25:49 +030047};
48
49enum {
50 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
51};
52
Yishai Hadas79b20a62016-05-23 15:20:50 +030053enum {
54 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
55};
56
Eli Cohene126ba92013-07-07 17:25:49 +030057/* Increment this value if any changes that break userspace ABI
58 * compatibility are made.
59 */
60#define MLX5_IB_UVERBS_ABI_VERSION 1
61
62/* Make sure that all structs defined in this file remain laid out so
63 * that they pack the same way on 32-bit and 64-bit architectures (to
64 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
65 * In particular do not use pointer types -- pass pointers in __u64
66 * instead.
67 */
68
69struct mlx5_ib_alloc_ucontext_req {
Eli Cohen2f5ff262017-01-03 23:55:21 +020070 __u32 total_num_bfregs;
71 __u32 num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +030072};
73
Eli Cohen30aa60b2017-01-03 23:55:27 +020074enum mlx5_lib_caps {
Dmitry V. Levin812755d2017-02-24 03:28:13 +030075 MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
Eli Cohen30aa60b2017-01-03 23:55:27 +020076};
77
Eli Cohen78c0f982014-01-30 13:49:48 +020078struct mlx5_ib_alloc_ucontext_req_v2 {
Eli Cohen2f5ff262017-01-03 23:55:21 +020079 __u32 total_num_bfregs;
80 __u32 num_low_latency_bfregs;
Eli Cohen78c0f982014-01-30 13:49:48 +020081 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020082 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020083 __u8 max_cqe_version;
84 __u8 reserved0;
85 __u16 reserved1;
86 __u32 reserved2;
Eli Cohen30aa60b2017-01-03 23:55:27 +020087 __u64 lib_caps;
Matan Barakb368d7c2015-12-15 20:30:12 +020088};
89
90enum mlx5_ib_alloc_ucontext_resp_mask {
91 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Eli Cohen78c0f982014-01-30 13:49:48 +020092};
93
Bodong Wang402ca532016-06-17 15:02:20 +030094enum mlx5_user_cmds_supp_uhw {
95 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
Moni Shoua6ad279c52016-11-23 08:23:23 +020096 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
Bodong Wang402ca532016-06-17 15:02:20 +030097};
98
Or Gerlitz78984892016-11-30 20:33:33 +020099/* The eth_min_inline response value is set to off-by-one vs the FW
100 * returned value to allow user-space to deal with older kernels.
101 */
102enum mlx5_user_inline_mode {
103 MLX5_USER_INLINE_MODE_NA,
104 MLX5_USER_INLINE_MODE_NONE,
105 MLX5_USER_INLINE_MODE_L2,
106 MLX5_USER_INLINE_MODE_IP,
107 MLX5_USER_INLINE_MODE_TCP_UDP,
108};
109
Eli Cohene126ba92013-07-07 17:25:49 +0300110struct mlx5_ib_alloc_ucontext_resp {
111 __u32 qp_tab_size;
112 __u32 bf_reg_size;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200113 __u32 tot_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300114 __u32 cache_line_size;
115 __u16 max_sq_desc_sz;
116 __u16 max_rq_desc_sz;
117 __u32 max_send_wqebb;
118 __u32 max_recv_wr;
119 __u32 max_srq_recv_wr;
120 __u16 num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +0200121 __u16 reserved1;
122 __u32 comp_mask;
123 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200124 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300125 __u8 cmds_supp_uhw;
Or Gerlitz78984892016-11-30 20:33:33 +0200126 __u8 eth_min_inline;
Feras Daoud5c99eae2018-01-16 20:08:41 +0200127 __u8 clock_info_versions;
Matan Barakb368d7c2015-12-15 20:30:12 +0200128 __u64 hca_core_clock_offset;
Eli Cohen30aa60b2017-01-03 23:55:27 +0200129 __u32 log_uar_size;
130 __u32 num_uars_per_page;
Yishai Hadas31a78a52017-12-24 16:31:34 +0200131 __u32 num_dyn_bfregs;
132 __u32 reserved3;
Eli Cohene126ba92013-07-07 17:25:49 +0300133};
134
135struct mlx5_ib_alloc_pd_resp {
136 __u32 pdn;
137};
138
Bodong Wang402ca532016-06-17 15:02:20 +0300139struct mlx5_ib_tso_caps {
140 __u32 max_tso; /* Maximum tso payload size in bytes */
141
142 /* Corresponding bit will be set if qp type from
143 * 'enum ib_qp_type' is supported, e.g.
144 * supported_qpts |= 1 << IB_QPT_UD
145 */
146 __u32 supported_qpts;
147};
148
Yishai Hadas31f69a82016-08-28 11:28:45 +0300149struct mlx5_ib_rss_caps {
150 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
151 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
152 __u8 reserved[7];
153};
154
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200155enum mlx5_ib_cqe_comp_res_format {
156 MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
157 MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
158 MLX5_IB_CQE_RES_RESERVED = 1 << 2,
159};
160
161struct mlx5_ib_cqe_comp_caps {
162 __u32 max_num;
163 __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
164};
165
Bodong Wangd9491672016-12-01 13:43:13 +0200166struct mlx5_packet_pacing_caps {
167 __u32 qp_rate_limit_min;
168 __u32 qp_rate_limit_max; /* In kpbs */
169
170 /* Corresponding bit will be set if qp type from
171 * 'enum ib_qp_type' is supported, e.g.
172 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
173 */
174 __u32 supported_qpts;
175 __u32 reserved;
176};
177
Bodong Wang795b6092017-08-17 15:52:34 +0300178enum mlx5_ib_mpw_caps {
179 MPW_RESERVED = 1 << 0,
180 MLX5_IB_ALLOW_MPW = 1 << 1,
Bodong Wang050da902017-08-17 15:52:35 +0300181 MLX5_IB_SUPPORT_EMPW = 1 << 2,
Bodong Wang795b6092017-08-17 15:52:34 +0300182};
183
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300184enum mlx5_ib_sw_parsing_offloads {
185 MLX5_IB_SW_PARSING = 1 << 0,
186 MLX5_IB_SW_PARSING_CSUM = 1 << 1,
187 MLX5_IB_SW_PARSING_LSO = 1 << 2,
188};
189
190struct mlx5_ib_sw_parsing_caps {
191 __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
192
193 /* Corresponding bit will be set if qp type from
194 * 'enum ib_qp_type' is supported, e.g.
195 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
196 */
197 __u32 supported_qpts;
198};
199
Noa Osherovichb4f34592017-10-17 18:01:12 +0300200struct mlx5_ib_striding_rq_caps {
201 __u32 min_single_stride_log_num_of_bytes;
202 __u32 max_single_stride_log_num_of_bytes;
203 __u32 min_single_wqe_log_num_of_strides;
204 __u32 max_single_wqe_log_num_of_strides;
205
206 /* Corresponding bit will be set if qp type from
207 * 'enum ib_qp_type' is supported, e.g.
208 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
209 */
210 __u32 supported_qpts;
Noa Osherovichf17966f2017-11-02 15:22:28 +0200211 __u32 reserved;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300212};
213
Guy Levide57f2a2017-10-19 08:25:52 +0300214enum mlx5_ib_query_dev_resp_flags {
215 /* Support 128B CQE compression */
216 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
Guy Levi7a0c8f42017-10-19 08:25:53 +0300217 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
Guy Levide57f2a2017-10-19 08:25:52 +0300218};
219
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300220enum mlx5_ib_tunnel_offloads {
221 MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
222 MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
223 MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2
224};
225
Bodong Wang402ca532016-06-17 15:02:20 +0300226struct mlx5_ib_query_device_resp {
227 __u32 comp_mask;
228 __u32 response_length;
229 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300230 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200231 struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
Bodong Wangd9491672016-12-01 13:43:13 +0200232 struct mlx5_packet_pacing_caps packet_pacing_caps;
Bodong Wang191ded42016-10-31 12:15:21 +0200233 __u32 mlx5_ib_support_multi_pkt_send_wqes;
Guy Levide57f2a2017-10-19 08:25:52 +0300234 __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300235 struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300236 struct mlx5_ib_striding_rq_caps striding_rq_caps;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300237 __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
238 __u32 reserved;
Bodong Wang402ca532016-06-17 15:02:20 +0300239};
240
Guy Levi7a0c8f42017-10-19 08:25:53 +0300241enum mlx5_ib_create_cq_flags {
242 MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
Eli Cohene126ba92013-07-07 17:25:49 +0300243};
244
245struct mlx5_ib_create_cq {
246 __u64 buf_addr;
247 __u64 db_addr;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200248 __u32 cqe_size;
Bodong Wang1cbe6fc2016-10-31 12:16:45 +0200249 __u8 cqe_comp_en;
250 __u8 cqe_comp_res_format;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300251 __u16 flags;
Eli Cohene126ba92013-07-07 17:25:49 +0300252};
253
254struct mlx5_ib_create_cq_resp {
255 __u32 cqn;
256 __u32 reserved;
257};
258
259struct mlx5_ib_resize_cq {
260 __u64 buf_addr;
261 __u16 cqe_size;
262 __u16 reserved0;
263 __u32 reserved1;
264};
265
266struct mlx5_ib_create_srq {
267 __u64 buf_addr;
268 __u64 db_addr;
269 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200270 __u32 reserved0; /* explicit padding (optional on i386) */
271 __u32 uidx;
272 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300273};
274
275struct mlx5_ib_create_srq_resp {
276 __u32 srqn;
277 __u32 reserved;
278};
279
280struct mlx5_ib_create_qp {
281 __u64 buf_addr;
282 __u64 db_addr;
283 __u32 sq_wqe_count;
284 __u32 rq_wqe_count;
285 __u32 rq_wqe_shift;
286 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200287 __u32 uidx;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200288 __u32 bfreg_index;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200289 union {
290 __u64 sq_buf_addr;
291 __u64 access_key;
292 };
Eli Cohene126ba92013-07-07 17:25:49 +0300293};
294
Yishai Hadas28d61372016-05-23 15:20:56 +0300295/* RX Hash function flags */
296enum mlx5_rx_hash_function_flags {
297 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
298};
299
300/*
301 * RX Hash flags, these flags allows to set which incoming packet's field should
302 * participates in RX Hash. Each flag represent certain packet's field,
303 * when the flag is set the field that is represented by the flag will
304 * participate in RX Hash calculation.
305 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
306 * and *TCP and *UDP flags can't be enabled together on the same QP.
307*/
308enum mlx5_rx_hash_fields {
309 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
310 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
311 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
312 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
313 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
314 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
315 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300316 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
317 /* Save bits for future fields */
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200318 MLX5_RX_HASH_INNER = (1UL << 31),
Yishai Hadas28d61372016-05-23 15:20:56 +0300319};
320
321struct mlx5_ib_create_qp_rss {
322 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
323 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
324 __u8 rx_key_len; /* valid only for Toeplitz */
325 __u8 reserved[6];
326 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
327 __u32 comp_mask;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300328 __u32 flags;
Yishai Hadas28d61372016-05-23 15:20:56 +0300329};
330
Eli Cohene126ba92013-07-07 17:25:49 +0300331struct mlx5_ib_create_qp_resp {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200332 __u32 bfreg_index;
Eli Cohene126ba92013-07-07 17:25:49 +0300333};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200334
Matan Barakd2370e02016-02-29 18:05:30 +0200335struct mlx5_ib_alloc_mw {
336 __u32 comp_mask;
337 __u8 num_klms;
338 __u8 reserved1;
339 __u16 reserved2;
340};
341
Noa Osherovichccc87082017-10-17 18:01:13 +0300342enum mlx5_ib_create_wq_mask {
343 MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
344};
345
Yishai Hadas79b20a62016-05-23 15:20:50 +0300346struct mlx5_ib_create_wq {
347 __u64 buf_addr;
348 __u64 db_addr;
349 __u32 rq_wqe_count;
350 __u32 rq_wqe_shift;
351 __u32 user_index;
352 __u32 flags;
353 __u32 comp_mask;
Noa Osherovichccc87082017-10-17 18:01:13 +0300354 __u32 single_stride_log_num_of_bytes;
355 __u32 single_wqe_log_num_of_strides;
356 __u32 two_byte_shift_en;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300357};
358
Moni Shoua5097e712016-11-23 08:23:25 +0200359struct mlx5_ib_create_ah_resp {
360 __u32 response_length;
361 __u8 dmac[ETH_ALEN];
362 __u8 reserved[6];
363};
364
Moni Shoua776a3902018-01-02 16:19:33 +0200365struct mlx5_ib_modify_qp_resp {
366 __u32 response_length;
367 __u32 dctn;
368};
369
Yishai Hadas79b20a62016-05-23 15:20:50 +0300370struct mlx5_ib_create_wq_resp {
371 __u32 response_length;
372 __u32 reserved;
373};
374
Yishai Hadasc5f90922016-05-23 15:20:53 +0300375struct mlx5_ib_create_rwq_ind_tbl_resp {
376 __u32 response_length;
377 __u32 reserved;
378};
379
Yishai Hadas79b20a62016-05-23 15:20:50 +0300380struct mlx5_ib_modify_wq {
381 __u32 comp_mask;
382 __u32 reserved;
383};
Feras Daoud24d33d22018-01-16 20:08:40 +0200384
385struct mlx5_ib_clock_info {
386 __u32 sign;
387 __u32 resv;
388 __u64 nsec;
389 __u64 cycles;
390 __u64 frac;
391 __u32 mult;
392 __u32 shift;
393 __u64 mask;
394 __u64 overflow_period;
395};
396
Feras Daoud5c99eae2018-01-16 20:08:41 +0200397enum mlx5_ib_mmap_cmd {
398 MLX5_IB_MMAP_REGULAR_PAGE = 0,
399 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
400 MLX5_IB_MMAP_WC_PAGE = 2,
401 MLX5_IB_MMAP_NC_PAGE = 3,
402 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
403 MLX5_IB_MMAP_CORE_CLOCK = 5,
404 MLX5_IB_MMAP_ALLOC_WC = 6,
405 MLX5_IB_MMAP_CLOCK_INFO = 7,
406};
407
Feras Daoud24d33d22018-01-16 20:08:40 +0200408enum {
409 MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
410};
Feras Daoud5c99eae2018-01-16 20:08:41 +0200411
412/* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
413enum {
414 MLX5_IB_CLOCK_INFO_V1 = 0,
415};
Leon Romanovsky3085e292016-09-22 17:31:11 +0300416#endif /* MLX5_ABI_USER_H */