blob: 1cb014b571ab93d2479f4456de93e6c4c672f1c4 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
35#include "radeon_drm.h"
36#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Jerome Glisse721604a2012-01-05 22:11:05 -050049void radeon_bo_clear_va(struct radeon_bo *bo)
50{
51 struct radeon_bo_va *bo_va, *tmp;
52
53 list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
54 /* remove from all vm address space */
Jerome Glissee43b5ec2012-08-06 12:32:21 -040055 radeon_vm_bo_rmv(bo->rdev, bo_va->vm, bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050056 }
57}
58
Jerome Glisse4c788672009-11-20 14:29:23 +010059static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060{
Jerome Glisse4c788672009-11-20 14:29:23 +010061 struct radeon_bo *bo;
62
63 bo = container_of(tbo, struct radeon_bo, tbo);
64 mutex_lock(&bo->rdev->gem.mutex);
65 list_del_init(&bo->list);
66 mutex_unlock(&bo->rdev->gem.mutex);
67 radeon_bo_clear_surface_reg(bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050068 radeon_bo_clear_va(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010069 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010070 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071}
72
Jerome Glissed03d8582009-12-14 21:02:09 +010073bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
74{
75 if (bo->destroy == &radeon_ttm_bo_destroy)
76 return true;
77 return false;
78}
79
Jerome Glisse312ea8d2009-12-07 15:52:58 +010080void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
81{
82 u32 c = 0;
83
84 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050085 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010086 rbo->placement.placement = rbo->placements;
87 rbo->placement.busy_placement = rbo->placements;
88 if (domain & RADEON_GEM_DOMAIN_VRAM)
89 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
90 TTM_PL_FLAG_VRAM;
91 if (domain & RADEON_GEM_DOMAIN_GTT)
92 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
93 if (domain & RADEON_GEM_DOMAIN_CPU)
94 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010095 if (!c)
96 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010097 rbo->placement.num_placement = c;
98 rbo->placement.num_busy_placement = c;
99}
100
Daniel Vetter441921d2011-02-18 17:59:16 +0100101int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -0500102 unsigned long size, int byte_align, bool kernel, u32 domain,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400103 struct sg_table *sg, struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104{
Jerome Glisse4c788672009-11-20 14:29:23 +0100105 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500107 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
108 unsigned long max_size = 0;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500109 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110 int r;
111
Daniel Vetter441921d2011-02-18 17:59:16 +0100112 size = ALIGN(size, PAGE_SIZE);
113
Ilija Hadzic949c4a32012-05-15 16:40:10 -0400114 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200115 if (kernel) {
116 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400117 } else if (sg) {
118 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 } else {
120 type = ttm_bo_type_device;
121 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100122 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100123
Jerome Glisse93225b02010-12-03 16:38:19 -0500124 /* maximun bo size is the minimun btw visible vram and gtt size */
125 max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
126 if ((page_align << PAGE_SHIFT) >= max_size) {
127 printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
128 __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
129 return -ENOMEM;
130 }
131
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500132 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
133 sizeof(struct radeon_bo));
134
Jerome Glisse4c788672009-11-20 14:29:23 +0100135 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
136 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100138 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
139 if (unlikely(r)) {
140 kfree(bo);
141 return r;
142 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100143 bo->rdev = rdev;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100144 bo->gem_base.driver_private = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100145 bo->surface_reg = -1;
146 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500147 INIT_LIST_HEAD(&bo->va);
Jerome Glissed1c78712012-07-12 18:23:05 -0400148
149retry:
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100150 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100151 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200152 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100153 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500154 &bo->placement, page_align, 0, !kernel, NULL,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400155 acc_size, sg, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200156 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157 if (unlikely(r != 0)) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000158 if (r != -ERESTARTSYS) {
159 if (domain == RADEON_GEM_DOMAIN_VRAM) {
160 domain |= RADEON_GEM_DOMAIN_GTT;
161 goto retry;
162 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100163 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100164 "object_init failed for (%lu, 0x%08X)\n",
165 size, domain);
Michel Dänzere376573f2010-07-08 12:43:28 +1000166 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167 return r;
168 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100170
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000171 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100172
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173 return 0;
174}
175
Jerome Glisse4c788672009-11-20 14:29:23 +0100176int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177{
Jerome Glisse4c788672009-11-20 14:29:23 +0100178 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179 int r;
180
Jerome Glisse4c788672009-11-20 14:29:23 +0100181 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100183 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 return 0;
186 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100187 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 if (r) {
189 return r;
190 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100191 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100193 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100195 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 return 0;
197}
198
Jerome Glisse4c788672009-11-20 14:29:23 +0100199void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200{
Jerome Glisse4c788672009-11-20 14:29:23 +0100201 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100203 bo->kptr = NULL;
204 radeon_bo_check_tiling(bo, 0, 0);
205 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206}
207
Jerome Glisse4c788672009-11-20 14:29:23 +0100208void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209{
Jerome Glisse4c788672009-11-20 14:29:23 +0100210 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000211 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212
Jerome Glisse4c788672009-11-20 14:29:23 +0100213 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000215 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100216 tbo = &((*bo)->tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200217 down_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100218 ttm_bo_unref(&tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200219 up_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100220 if (tbo == NULL)
221 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222}
223
Michel Dänzerc4353012012-03-14 17:12:41 +0100224int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
225 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100227 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228
Jerome Glisse4c788672009-11-20 14:29:23 +0100229 if (bo->pin_count) {
230 bo->pin_count++;
231 if (gpu_addr)
232 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200233
234 if (max_offset != 0) {
235 u64 domain_start;
236
237 if (domain == RADEON_GEM_DOMAIN_VRAM)
238 domain_start = bo->rdev->mc.vram_start;
239 else
240 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200241 WARN_ON_ONCE(max_offset <
242 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200243 }
244
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245 return 0;
246 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100247 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000248 if (domain == RADEON_GEM_DOMAIN_VRAM) {
249 /* force to pin into visible video ram */
250 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
251 }
Michel Dänzerc4353012012-03-14 17:12:41 +0100252 if (max_offset) {
253 u64 lpfn = max_offset >> PAGE_SHIFT;
254
255 if (!bo->placement.lpfn)
256 bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
257
258 if (lpfn < bo->placement.lpfn)
259 bo->placement.lpfn = lpfn;
260 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100261 for (i = 0; i < bo->placement.num_placement; i++)
262 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000263 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100264 if (likely(r == 0)) {
265 bo->pin_count = 1;
266 if (gpu_addr != NULL)
267 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100269 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100270 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271 return r;
272}
273
Michel Dänzerc4353012012-03-14 17:12:41 +0100274int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
275{
276 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
277}
278
Jerome Glisse4c788672009-11-20 14:29:23 +0100279int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100281 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282
Jerome Glisse4c788672009-11-20 14:29:23 +0100283 if (!bo->pin_count) {
284 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
285 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100287 bo->pin_count--;
288 if (bo->pin_count)
289 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100290 for (i = 0; i < bo->placement.num_placement; i++)
291 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000292 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100293 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100294 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100295 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296}
297
Jerome Glisse4c788672009-11-20 14:29:23 +0100298int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299{
Dave Airlied796d842010-01-25 13:08:08 +1000300 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
301 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500302 if (rdev->mc.igp_sideport_enabled == false)
303 /* Useless to evict on IGP chips */
304 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 }
306 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
307}
308
Jerome Glisse4c788672009-11-20 14:29:23 +0100309void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310{
Jerome Glisse4c788672009-11-20 14:29:23 +0100311 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312
313 if (list_empty(&rdev->gem.objects)) {
314 return;
315 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100316 dev_err(rdev->dev, "Userspace still has active objects !\n");
317 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100319 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100320 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
321 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100322 mutex_lock(&bo->rdev->gem.mutex);
323 list_del_init(&bo->list);
324 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000325 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100326 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200327 mutex_unlock(&rdev->ddev->struct_mutex);
328 }
329}
330
Jerome Glisse4c788672009-11-20 14:29:23 +0100331int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332{
Jerome Glissea4d68272009-09-11 13:00:43 +0200333 /* Add an MTRR for the VRAM */
334 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
335 MTRR_TYPE_WRCOMB, 1);
336 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
337 rdev->mc.mc_vram_size >> 20,
338 (unsigned long long)rdev->mc.aper_size >> 20);
339 DRM_INFO("RAM width %dbits %cDR\n",
340 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 return radeon_ttm_init(rdev);
342}
343
Jerome Glisse4c788672009-11-20 14:29:23 +0100344void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345{
346 radeon_ttm_fini(rdev);
347}
348
Jerome Glisse4c788672009-11-20 14:29:23 +0100349void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
350 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351{
352 if (lobj->wdomain) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000353 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000355 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 }
357}
358
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100359int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360{
Jerome Glisse4c788672009-11-20 14:29:23 +0100361 struct radeon_bo_list *lobj;
362 struct radeon_bo *bo;
Michel Dänzere376573f2010-07-08 12:43:28 +1000363 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364 int r;
365
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000366 r = ttm_eu_reserve_buffers(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 return r;
369 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000370 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100371 bo = lobj->bo;
372 if (!bo->pin_count) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000373 domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
374
375 retry:
376 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100377 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000378 true, false, false);
Michel Dänzere376573f2010-07-08 12:43:28 +1000379 if (unlikely(r)) {
380 if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
381 domain |= RADEON_GEM_DOMAIN_GTT;
382 goto retry;
383 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384 return r;
Michel Dänzere376573f2010-07-08 12:43:28 +1000385 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100387 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
388 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389 }
390 return 0;
391}
392
Jerome Glisse4c788672009-11-20 14:29:23 +0100393int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394 struct vm_area_struct *vma)
395{
Jerome Glisse4c788672009-11-20 14:29:23 +0100396 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200397}
398
Dave Airlie550e2d92009-12-09 14:15:38 +1000399int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200400{
Jerome Glisse4c788672009-11-20 14:29:23 +0100401 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000402 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000404 int steal;
405 int i;
406
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 BUG_ON(!atomic_read(&bo->tbo.reserved));
408
409 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000410 return 0;
411
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 if (bo->surface_reg >= 0) {
413 reg = &rdev->surface_regs[bo->surface_reg];
414 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000415 goto out;
416 }
417
418 steal = -1;
419 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
420
421 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100422 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000423 break;
424
Jerome Glisse4c788672009-11-20 14:29:23 +0100425 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000426 if (old_object->pin_count == 0)
427 steal = i;
428 }
429
430 /* if we are all out */
431 if (i == RADEON_GEM_MAX_SURFACES) {
432 if (steal == -1)
433 return -ENOMEM;
434 /* find someone with a surface reg and nuke their BO */
435 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000437 /* blow away the mapping */
438 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100439 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000440 old_object->surface_reg = -1;
441 i = steal;
442 }
443
Jerome Glisse4c788672009-11-20 14:29:23 +0100444 bo->surface_reg = i;
445 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000446
447out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100448 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000449 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100450 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000451 return 0;
452}
453
Jerome Glisse4c788672009-11-20 14:29:23 +0100454static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000455{
Jerome Glisse4c788672009-11-20 14:29:23 +0100456 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000457 struct radeon_surface_reg *reg;
458
Jerome Glisse4c788672009-11-20 14:29:23 +0100459 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000460 return;
461
Jerome Glisse4c788672009-11-20 14:29:23 +0100462 reg = &rdev->surface_regs[bo->surface_reg];
463 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000464
Jerome Glisse4c788672009-11-20 14:29:23 +0100465 reg->bo = NULL;
466 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000467}
468
Jerome Glisse4c788672009-11-20 14:29:23 +0100469int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
470 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000471{
Jerome Glisse285484e2011-12-16 17:03:42 -0500472 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100473 int r;
474
Jerome Glisse285484e2011-12-16 17:03:42 -0500475 if (rdev->family >= CHIP_CEDAR) {
476 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
477
478 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
479 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
480 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
481 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
482 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
483 switch (bankw) {
484 case 0:
485 case 1:
486 case 2:
487 case 4:
488 case 8:
489 break;
490 default:
491 return -EINVAL;
492 }
493 switch (bankh) {
494 case 0:
495 case 1:
496 case 2:
497 case 4:
498 case 8:
499 break;
500 default:
501 return -EINVAL;
502 }
503 switch (mtaspect) {
504 case 0:
505 case 1:
506 case 2:
507 case 4:
508 case 8:
509 break;
510 default:
511 return -EINVAL;
512 }
513 if (tilesplit > 6) {
514 return -EINVAL;
515 }
516 if (stilesplit > 6) {
517 return -EINVAL;
518 }
519 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100520 r = radeon_bo_reserve(bo, false);
521 if (unlikely(r != 0))
522 return r;
523 bo->tiling_flags = tiling_flags;
524 bo->pitch = pitch;
525 radeon_bo_unreserve(bo);
526 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000527}
528
Jerome Glisse4c788672009-11-20 14:29:23 +0100529void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
530 uint32_t *tiling_flags,
531 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000532{
Jerome Glisse4c788672009-11-20 14:29:23 +0100533 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000534 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100535 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000536 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100537 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000538}
539
Jerome Glisse4c788672009-11-20 14:29:23 +0100540int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
541 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000542{
Jerome Glisse4c788672009-11-20 14:29:23 +0100543 BUG_ON(!atomic_read(&bo->tbo.reserved));
544
545 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000546 return 0;
547
548 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100549 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000550 return 0;
551 }
552
Jerome Glisse4c788672009-11-20 14:29:23 +0100553 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000554 if (!has_moved)
555 return 0;
556
Jerome Glisse4c788672009-11-20 14:29:23 +0100557 if (bo->surface_reg >= 0)
558 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000559 return 0;
560 }
561
Jerome Glisse4c788672009-11-20 14:29:23 +0100562 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000563 return 0;
564
Jerome Glisse4c788672009-11-20 14:29:23 +0100565 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000566}
567
568void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100569 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000570{
Jerome Glissed03d8582009-12-14 21:02:09 +0100571 struct radeon_bo *rbo;
572 if (!radeon_ttm_bo_is_radeon_bo(bo))
573 return;
574 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100575 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500576 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Dave Airliee024e112009-06-24 09:48:08 +1000577}
578
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200579int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000580{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200581 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100582 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200583 unsigned long offset, size;
584 int r;
585
Jerome Glissed03d8582009-12-14 21:02:09 +0100586 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200587 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100588 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100589 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200590 rdev = rbo->rdev;
591 if (bo->mem.mem_type == TTM_PL_VRAM) {
592 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000593 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200594 if ((offset + size) > rdev->mc.visible_vram_size) {
595 /* hurrah the memory is not visible ! */
596 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
597 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
598 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
599 if (unlikely(r != 0))
600 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000601 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200602 /* this should not happen */
603 if ((offset + size) > rdev->mc.visible_vram_size)
604 return -EINVAL;
605 }
606 }
607 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000608}
Andi Kleence580fa2011-10-13 16:08:47 -0700609
Dave Airlie83f30d02011-10-27 18:15:10 +0200610int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700611{
612 int r;
613
614 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
615 if (unlikely(r != 0))
616 return r;
617 spin_lock(&bo->tbo.bdev->fence_lock);
618 if (mem_type)
619 *mem_type = bo->tbo.mem.mem_type;
620 if (bo->tbo.sync_obj)
Dave Airlie1717c0e2011-10-27 18:28:37 +0200621 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700622 spin_unlock(&bo->tbo.bdev->fence_lock);
623 ttm_bo_unreserve(&bo->tbo);
624 return r;
625}
626
627
628/**
629 * radeon_bo_reserve - reserve bo
630 * @bo: bo structure
631 * @no_wait: don't sleep while trying to reserve (return -EBUSY)
632 *
633 * Returns:
634 * -EBUSY: buffer is busy and @no_wait is true
635 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
636 * a signal. Release all buffer reservations and return to user-space.
637 */
638int radeon_bo_reserve(struct radeon_bo *bo, bool no_wait)
639{
640 int r;
641
642 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
643 if (unlikely(r != 0)) {
644 if (r != -ERESTARTSYS)
645 dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
646 return r;
647 }
648 return 0;
649}
Jerome Glisse721604a2012-01-05 22:11:05 -0500650
651/* object have to be reserved */
652struct radeon_bo_va *radeon_bo_va(struct radeon_bo *rbo, struct radeon_vm *vm)
653{
654 struct radeon_bo_va *bo_va;
655
656 list_for_each_entry(bo_va, &rbo->va, bo_list) {
657 if (bo_va->vm == vm) {
658 return bo_va;
659 }
660 }
661 return NULL;
662}