blob: 2cd725c0573e75924b3afc49603b7d9b6ba0df16 [file] [log] [blame]
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
Zhi Wange4734052016-05-01 07:42:16 -040022 *
23 * Authors:
24 * Zhi Wang <zhi.a.wang@intel.com>
25 *
26 * Contributors:
27 * Ping Gao <ping.a.gao@intel.com>
28 * Tina Zhang <tina.zhang@intel.com>
29 * Chanbin Du <changbin.du@intel.com>
30 * Min He <min.he@intel.com>
31 * Bing Niu <bing.niu@intel.com>
32 * Zhenyu Wang <zhenyuw@linux.intel.com>
33 *
Zhi Wang28c4c6c2016-05-01 05:22:47 -040034 */
35
36#ifndef _GVT_SCHEDULER_H_
37#define _GVT_SCHEDULER_H_
38
39struct intel_gvt_workload_scheduler {
Zhi Wange4734052016-05-01 07:42:16 -040040 struct intel_vgpu *current_vgpu;
41 struct intel_vgpu *next_vgpu;
42 struct intel_vgpu_workload *current_workload[I915_NUM_ENGINES];
43 bool need_reschedule;
44
45 wait_queue_head_t workload_complete_wq;
46 struct task_struct *thread[I915_NUM_ENGINES];
47 wait_queue_head_t waitq[I915_NUM_ENGINES];
Zhi Wang4b639602016-05-01 17:09:58 -040048
49 void *sched_data;
50 struct intel_gvt_sched_policy_ops *sched_ops;
Zhi Wang28c4c6c2016-05-01 05:22:47 -040051};
52
Zhi Wangbe1da702016-05-03 18:26:57 -040053#define INDIRECT_CTX_ADDR_MASK 0xffffffc0
54#define INDIRECT_CTX_SIZE_MASK 0x3f
55struct shadow_indirect_ctx {
56 struct drm_i915_gem_object *obj;
57 unsigned long guest_gma;
58 unsigned long shadow_gma;
59 void *shadow_va;
60 uint32_t size;
61};
62
63#define PER_CTX_ADDR_MASK 0xfffff000
64struct shadow_per_ctx {
65 unsigned long guest_gma;
66 unsigned long shadow_gma;
67};
68
69struct intel_shadow_wa_ctx {
Zhi Wangbe1da702016-05-03 18:26:57 -040070 struct shadow_indirect_ctx indirect_ctx;
71 struct shadow_per_ctx per_ctx;
72
73};
74
Zhi Wang28c4c6c2016-05-01 05:22:47 -040075struct intel_vgpu_workload {
76 struct intel_vgpu *vgpu;
77 int ring_id;
78 struct drm_i915_gem_request *req;
79 /* if this workload has been dispatched to i915? */
80 bool dispatched;
81 int status;
82
83 struct intel_vgpu_mm *shadow_mm;
84
85 /* different submission model may need different handler */
86 int (*prepare)(struct intel_vgpu_workload *);
87 int (*complete)(struct intel_vgpu_workload *);
88 struct list_head list;
89
Zhi Wangbe1da702016-05-03 18:26:57 -040090 DECLARE_BITMAP(pending_events, INTEL_GVT_EVENT_MAX);
91 void *shadow_ring_buffer_va;
92
Zhi Wang28c4c6c2016-05-01 05:22:47 -040093 /* execlist context information */
94 struct execlist_ctx_descriptor_format ctx_desc;
95 struct execlist_ring_context *ring_context;
Zhi Wangbe1da702016-05-03 18:26:57 -040096 unsigned long rb_head, rb_tail, rb_ctl, rb_start, rb_len;
Zhi Wange4734052016-05-01 07:42:16 -040097 bool restore_inhibit;
Zhi Wang28c4c6c2016-05-01 05:22:47 -040098 struct intel_vgpu_elsp_dwords elsp_dwords;
99 bool emulate_schedule_in;
100 atomic_t shadow_ctx_active;
101 wait_queue_head_t shadow_ctx_status_wq;
102 u64 ring_context_gpa;
Zhi Wangbe1da702016-05-03 18:26:57 -0400103
104 /* shadow batch buffer */
105 struct list_head shadow_bb;
106 struct intel_shadow_wa_ctx wa_ctx;
107};
108
109/* Intel shadow batch buffer is a i915 gem object */
110struct intel_shadow_bb_entry {
111 struct list_head list;
112 struct drm_i915_gem_object *obj;
113 void *va;
114 unsigned long len;
Chris Wilson62f0a112017-01-06 19:58:16 +0000115 u32 *bb_start_cmd_va;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400116};
117
118#define workload_q_head(vgpu, ring_id) \
119 (&(vgpu->workload_q_head[ring_id]))
120
Zhi Wange4734052016-05-01 07:42:16 -0400121#define queue_workload(workload) do { \
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400122 list_add_tail(&workload->list, \
Zhi Wange4734052016-05-01 07:42:16 -0400123 workload_q_head(workload->vgpu, workload->ring_id)); \
124 wake_up(&workload->vgpu->gvt-> \
125 scheduler.waitq[workload->ring_id]); \
126} while (0)
127
128int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt);
129
130void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt);
131
132void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu);
133
134int intel_vgpu_init_gvt_context(struct intel_vgpu *vgpu);
135
136void intel_vgpu_clean_gvt_context(struct intel_vgpu *vgpu);
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400137
138#endif