blob: 8facc0045f95ea1e098217dec819b54e586339f9 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Daniel Vetter4feb7652014-11-24 11:21:52 +010099 if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700123 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800124 int pin_count = 0;
125
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200126 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %x %x %x%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100127 &obj->base,
128 get_pin_flag(obj),
129 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700130 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800131 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 obj->base.read_domains,
133 obj->base.write_domain,
John Harrison97b2a6a2014-11-24 18:49:26 +0000134 i915_gem_request_get_seqno(obj->last_read_req),
135 i915_gem_request_get_seqno(obj->last_write_req),
136 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100137 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100138 obj->dirty ? " dirty" : "",
139 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
140 if (obj->base.name)
141 seq_printf(m, " (name: %d)", obj->base.name);
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300142 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800143 if (vma->pin_count > 0)
144 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300145 }
146 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100147 if (obj->pin_display)
148 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100149 if (obj->fence_reg != I915_FENCE_REG_NONE)
150 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700151 list_for_each_entry(vma, &obj->vma_list, vma_link) {
152 if (!i915_is_ggtt(vma->vm))
153 seq_puts(m, " (pp");
154 else
155 seq_puts(m, " (g");
Thierry Reding440fd522015-01-23 09:05:06 +0100156 seq_printf(m, "gtt offset: %08llx, size: %08llx, type: %u)",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000157 vma->node.start, vma->node.size,
158 vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100161 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
John Harrison41c52412014-11-24 18:49:43 +0000171 if (obj->last_read_req != NULL)
172 seq_printf(m, " (%s)",
173 i915_gem_request_get_ring(obj->last_read_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200174 if (obj->frontbuffer_bits)
175 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100176}
177
Oscar Mateo273497e2014-05-22 14:13:37 +0100178static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700179{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100180 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700181 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
182 seq_putc(m, ' ');
183}
184
Ben Gamari433e12f2009-02-17 20:08:51 -0500185static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500186{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100187 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500188 uintptr_t list = (uintptr_t) node->info_ent->data;
189 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500190 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700191 struct drm_i915_private *dev_priv = dev->dev_private;
192 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700193 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100194 size_t total_obj_size, total_gtt_size;
195 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100196
197 ret = mutex_lock_interruptible(&dev->struct_mutex);
198 if (ret)
199 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500200
Ben Widawskyca191b12013-07-31 17:00:14 -0700201 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500202 switch (list) {
203 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100204 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700205 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500206 break;
207 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100208 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700209 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500210 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500211 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100212 mutex_unlock(&dev->struct_mutex);
213 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500214 }
215
Chris Wilson8f2480f2010-09-26 11:44:19 +0100216 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700217 list_for_each_entry(vma, head, mm_list) {
218 seq_printf(m, " ");
219 describe_obj(m, vma->obj);
220 seq_printf(m, "\n");
221 total_obj_size += vma->obj->base.size;
222 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100223 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500224 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100225 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700226
Chris Wilson8f2480f2010-09-26 11:44:19 +0100227 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
228 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500229 return 0;
230}
231
Chris Wilson6d2b88852013-08-07 18:30:54 +0100232static int obj_rank_by_stolen(void *priv,
233 struct list_head *A, struct list_head *B)
234{
235 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200236 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100237 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200238 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100239
240 return a->stolen->start - b->stolen->start;
241}
242
243static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
244{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100245 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246 struct drm_device *dev = node->minor->dev;
247 struct drm_i915_private *dev_priv = dev->dev_private;
248 struct drm_i915_gem_object *obj;
249 size_t total_obj_size, total_gtt_size;
250 LIST_HEAD(stolen);
251 int count, ret;
252
253 ret = mutex_lock_interruptible(&dev->struct_mutex);
254 if (ret)
255 return ret;
256
257 total_obj_size = total_gtt_size = count = 0;
258 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
259 if (obj->stolen == NULL)
260 continue;
261
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263
264 total_obj_size += obj->base.size;
265 total_gtt_size += i915_gem_obj_ggtt_size(obj);
266 count++;
267 }
268 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
269 if (obj->stolen == NULL)
270 continue;
271
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200272 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100273
274 total_obj_size += obj->base.size;
275 count++;
276 }
277 list_sort(NULL, &stolen, obj_rank_by_stolen);
278 seq_puts(m, "Stolen:\n");
279 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200280 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100281 seq_puts(m, " ");
282 describe_obj(m, obj);
283 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200284 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100285 }
286 mutex_unlock(&dev->struct_mutex);
287
288 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
289 count, total_obj_size, total_gtt_size);
290 return 0;
291}
292
Chris Wilson6299f992010-11-24 12:23:44 +0000293#define count_objects(list, member) do { \
294 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700295 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000296 ++count; \
297 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700298 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000299 ++mappable_count; \
300 } \
301 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400302} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000303
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100304struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000305 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100306 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000307 size_t total, unbound;
308 size_t global, shared;
309 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100310};
311
312static int per_file_stats(int id, void *ptr, void *data)
313{
314 struct drm_i915_gem_object *obj = ptr;
315 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000316 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317
318 stats->count++;
319 stats->total += obj->base.size;
320
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000321 if (obj->base.name || obj->base.dma_buf)
322 stats->shared += obj->base.size;
323
Chris Wilson6313c202014-03-19 13:45:45 +0000324 if (USES_FULL_PPGTT(obj->base.dev)) {
325 list_for_each_entry(vma, &obj->vma_list, vma_link) {
326 struct i915_hw_ppgtt *ppgtt;
327
328 if (!drm_mm_node_allocated(&vma->node))
329 continue;
330
331 if (i915_is_ggtt(vma->vm)) {
332 stats->global += obj->base.size;
333 continue;
334 }
335
336 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200337 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000338 continue;
339
John Harrison41c52412014-11-24 18:49:43 +0000340 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000341 stats->active += obj->base.size;
342 else
343 stats->inactive += obj->base.size;
344
345 return 0;
346 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100347 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000348 if (i915_gem_obj_ggtt_bound(obj)) {
349 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000350 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000351 stats->active += obj->base.size;
352 else
353 stats->inactive += obj->base.size;
354 return 0;
355 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100356 }
357
Chris Wilson6313c202014-03-19 13:45:45 +0000358 if (!list_empty(&obj->global_list))
359 stats->unbound += obj->base.size;
360
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100361 return 0;
362}
363
Brad Volkin493018d2014-12-11 12:13:08 -0800364#define print_file_stats(m, name, stats) \
365 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
366 name, \
367 stats.count, \
368 stats.total, \
369 stats.active, \
370 stats.inactive, \
371 stats.global, \
372 stats.shared, \
373 stats.unbound)
374
375static void print_batch_pool_stats(struct seq_file *m,
376 struct drm_i915_private *dev_priv)
377{
378 struct drm_i915_gem_object *obj;
379 struct file_stats stats;
380
381 memset(&stats, 0, sizeof(stats));
382
383 list_for_each_entry(obj,
384 &dev_priv->mm.batch_pool.cache_list,
385 batch_pool_list)
386 per_file_stats(0, obj, &stats);
387
388 print_file_stats(m, "batch pool", stats);
389}
390
Ben Widawskyca191b12013-07-31 17:00:14 -0700391#define count_vmas(list, member) do { \
392 list_for_each_entry(vma, list, member) { \
393 size += i915_gem_obj_ggtt_size(vma->obj); \
394 ++count; \
395 if (vma->obj->map_and_fenceable) { \
396 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
397 ++mappable_count; \
398 } \
399 } \
400} while (0)
401
402static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100403{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100404 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100405 struct drm_device *dev = node->minor->dev;
406 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200407 u32 count, mappable_count, purgeable_count;
408 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000409 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700410 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100411 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700412 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100413 int ret;
414
415 ret = mutex_lock_interruptible(&dev->struct_mutex);
416 if (ret)
417 return ret;
418
Chris Wilson6299f992010-11-24 12:23:44 +0000419 seq_printf(m, "%u objects, %zu bytes\n",
420 dev_priv->mm.object_count,
421 dev_priv->mm.object_memory);
422
423 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700424 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000425 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
426 count, mappable_count, size, mappable_size);
427
428 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700429 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000430 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
431 count, mappable_count, size, mappable_size);
432
433 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700434 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000435 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
436 count, mappable_count, size, mappable_size);
437
Chris Wilsonb7abb712012-08-20 11:33:30 +0200438 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700439 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200440 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200441 if (obj->madv == I915_MADV_DONTNEED)
442 purgeable_size += obj->base.size, ++purgeable_count;
443 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200444 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
445
Chris Wilson6299f992010-11-24 12:23:44 +0000446 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700447 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000448 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700449 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000450 ++count;
451 }
452 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700453 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000454 ++mappable_count;
455 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200456 if (obj->madv == I915_MADV_DONTNEED) {
457 purgeable_size += obj->base.size;
458 ++purgeable_count;
459 }
Chris Wilson6299f992010-11-24 12:23:44 +0000460 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200461 seq_printf(m, "%u purgeable objects, %zu bytes\n",
462 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000463 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
464 mappable_count, mappable_size);
465 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
466 count, size);
467
Ben Widawsky93d18792013-01-17 12:45:17 -0800468 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700469 dev_priv->gtt.base.total,
470 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100471
Damien Lespiau267f0c92013-06-24 22:59:48 +0100472 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800473 print_batch_pool_stats(m, dev_priv);
474
475 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100476 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
477 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900478 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100479
480 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000481 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100482 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100483 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100484 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900485 /*
486 * Although we have a valid reference on file->pid, that does
487 * not guarantee that the task_struct who called get_pid() is
488 * still alive (e.g. get_pid(current) => fork() => exit()).
489 * Therefore, we need to protect this ->comm access using RCU.
490 */
491 rcu_read_lock();
492 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800493 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900494 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100495 }
496
Chris Wilson73aa8082010-09-30 11:46:12 +0100497 mutex_unlock(&dev->struct_mutex);
498
499 return 0;
500}
501
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100502static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000503{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100504 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000505 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100506 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000507 struct drm_i915_private *dev_priv = dev->dev_private;
508 struct drm_i915_gem_object *obj;
509 size_t total_obj_size, total_gtt_size;
510 int count, ret;
511
512 ret = mutex_lock_interruptible(&dev->struct_mutex);
513 if (ret)
514 return ret;
515
516 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700517 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800518 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100519 continue;
520
Damien Lespiau267f0c92013-06-24 22:59:48 +0100521 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000522 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100523 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000524 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700525 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000526 count++;
527 }
528
529 mutex_unlock(&dev->struct_mutex);
530
531 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
532 count, total_obj_size, total_gtt_size);
533
534 return 0;
535}
536
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100537static int i915_gem_pageflip_info(struct seq_file *m, void *data)
538{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100539 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100540 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100541 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200543 int ret;
544
545 ret = mutex_lock_interruptible(&dev->struct_mutex);
546 if (ret)
547 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100548
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100549 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800550 const char pipe = pipe_name(crtc->pipe);
551 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100552 struct intel_unpin_work *work;
553
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200554 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 work = crtc->unpin_work;
556 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800557 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100558 pipe, plane);
559 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100560 u32 addr;
561
Chris Wilsone7d841c2012-12-03 11:36:30 +0000562 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800563 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100564 pipe, plane);
565 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800566 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100567 pipe, plane);
568 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100569 if (work->flip_queued_req) {
570 struct intel_engine_cs *ring =
571 i915_gem_request_get_ring(work->flip_queued_req);
572
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200573 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100574 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000575 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100576 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100577 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000578 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100579 } else
580 seq_printf(m, "Flip not associated with any ring\n");
581 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
582 work->flip_queued_vblank,
583 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100584 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100585 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100586 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100587 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100588 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000589 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100590
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100591 if (INTEL_INFO(dev)->gen >= 4)
592 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
593 else
594 addr = I915_READ(DSPADDR(crtc->plane));
595 seq_printf(m, "Current scanout address 0x%08x\n", addr);
596
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100597 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100598 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
599 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100600 }
601 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200602 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100603 }
604
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200605 mutex_unlock(&dev->struct_mutex);
606
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100607 return 0;
608}
609
Brad Volkin493018d2014-12-11 12:13:08 -0800610static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
611{
612 struct drm_info_node *node = m->private;
613 struct drm_device *dev = node->minor->dev;
614 struct drm_i915_private *dev_priv = dev->dev_private;
615 struct drm_i915_gem_object *obj;
616 int count = 0;
617 int ret;
618
619 ret = mutex_lock_interruptible(&dev->struct_mutex);
620 if (ret)
621 return ret;
622
623 seq_puts(m, "cache:\n");
624 list_for_each_entry(obj,
625 &dev_priv->mm.batch_pool.cache_list,
626 batch_pool_list) {
627 seq_puts(m, " ");
628 describe_obj(m, obj);
629 seq_putc(m, '\n');
630 count++;
631 }
632
633 seq_printf(m, "total: %d\n", count);
634
635 mutex_unlock(&dev->struct_mutex);
636
637 return 0;
638}
639
Ben Gamari20172632009-02-17 20:08:50 -0500640static int i915_gem_request_info(struct seq_file *m, void *data)
641{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100642 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500643 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300644 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100645 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500646 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100647 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100648
649 ret = mutex_lock_interruptible(&dev->struct_mutex);
650 if (ret)
651 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500652
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100653 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100654 for_each_ring(ring, dev_priv, i) {
655 if (list_empty(&ring->request_list))
656 continue;
657
658 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100659 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100660 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100661 list) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200662 seq_printf(m, " %x @ %d\n",
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100663 gem_request->seqno,
664 (int) (jiffies - gem_request->emitted_jiffies));
665 }
666 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500667 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100668 mutex_unlock(&dev->struct_mutex);
669
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100670 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100671 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100672
Ben Gamari20172632009-02-17 20:08:50 -0500673 return 0;
674}
675
Chris Wilsonb2223492010-10-27 15:27:33 +0100676static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100677 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100678{
679 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200680 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100681 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100682 }
683}
684
Ben Gamari20172632009-02-17 20:08:50 -0500685static int i915_gem_seqno_info(struct seq_file *m, void *data)
686{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100687 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500688 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100690 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000691 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100692
693 ret = mutex_lock_interruptible(&dev->struct_mutex);
694 if (ret)
695 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200696 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500697
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100698 for_each_ring(ring, dev_priv, i)
699 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100700
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200701 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100702 mutex_unlock(&dev->struct_mutex);
703
Ben Gamari20172632009-02-17 20:08:50 -0500704 return 0;
705}
706
707
708static int i915_interrupt_info(struct seq_file *m, void *data)
709{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100710 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500711 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300712 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100713 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800714 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100715
716 ret = mutex_lock_interruptible(&dev->struct_mutex);
717 if (ret)
718 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200719 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500720
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300721 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300722 seq_printf(m, "Master Interrupt Control:\t%08x\n",
723 I915_READ(GEN8_MASTER_IRQ));
724
725 seq_printf(m, "Display IER:\t%08x\n",
726 I915_READ(VLV_IER));
727 seq_printf(m, "Display IIR:\t%08x\n",
728 I915_READ(VLV_IIR));
729 seq_printf(m, "Display IIR_RW:\t%08x\n",
730 I915_READ(VLV_IIR_RW));
731 seq_printf(m, "Display IMR:\t%08x\n",
732 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100733 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300734 seq_printf(m, "Pipe %c stat:\t%08x\n",
735 pipe_name(pipe),
736 I915_READ(PIPESTAT(pipe)));
737
738 seq_printf(m, "Port hotplug:\t%08x\n",
739 I915_READ(PORT_HOTPLUG_EN));
740 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
741 I915_READ(VLV_DPFLIPSTAT));
742 seq_printf(m, "DPINVGTT:\t%08x\n",
743 I915_READ(DPINVGTT));
744
745 for (i = 0; i < 4; i++) {
746 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
747 i, I915_READ(GEN8_GT_IMR(i)));
748 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
749 i, I915_READ(GEN8_GT_IIR(i)));
750 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
751 i, I915_READ(GEN8_GT_IER(i)));
752 }
753
754 seq_printf(m, "PCU interrupt mask:\t%08x\n",
755 I915_READ(GEN8_PCU_IMR));
756 seq_printf(m, "PCU interrupt identity:\t%08x\n",
757 I915_READ(GEN8_PCU_IIR));
758 seq_printf(m, "PCU interrupt enable:\t%08x\n",
759 I915_READ(GEN8_PCU_IER));
760 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700761 seq_printf(m, "Master Interrupt Control:\t%08x\n",
762 I915_READ(GEN8_MASTER_IRQ));
763
764 for (i = 0; i < 4; i++) {
765 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
766 i, I915_READ(GEN8_GT_IMR(i)));
767 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
768 i, I915_READ(GEN8_GT_IIR(i)));
769 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
770 i, I915_READ(GEN8_GT_IER(i)));
771 }
772
Damien Lespiau055e3932014-08-18 13:49:10 +0100773 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200774 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300775 POWER_DOMAIN_PIPE(pipe))) {
776 seq_printf(m, "Pipe %c power disabled\n",
777 pipe_name(pipe));
778 continue;
779 }
Ben Widawskya123f152013-11-02 21:07:10 -0700780 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000781 pipe_name(pipe),
782 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700783 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000784 pipe_name(pipe),
785 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700786 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000787 pipe_name(pipe),
788 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700789 }
790
791 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
792 I915_READ(GEN8_DE_PORT_IMR));
793 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
794 I915_READ(GEN8_DE_PORT_IIR));
795 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
796 I915_READ(GEN8_DE_PORT_IER));
797
798 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
799 I915_READ(GEN8_DE_MISC_IMR));
800 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
801 I915_READ(GEN8_DE_MISC_IIR));
802 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
803 I915_READ(GEN8_DE_MISC_IER));
804
805 seq_printf(m, "PCU interrupt mask:\t%08x\n",
806 I915_READ(GEN8_PCU_IMR));
807 seq_printf(m, "PCU interrupt identity:\t%08x\n",
808 I915_READ(GEN8_PCU_IIR));
809 seq_printf(m, "PCU interrupt enable:\t%08x\n",
810 I915_READ(GEN8_PCU_IER));
811 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700812 seq_printf(m, "Display IER:\t%08x\n",
813 I915_READ(VLV_IER));
814 seq_printf(m, "Display IIR:\t%08x\n",
815 I915_READ(VLV_IIR));
816 seq_printf(m, "Display IIR_RW:\t%08x\n",
817 I915_READ(VLV_IIR_RW));
818 seq_printf(m, "Display IMR:\t%08x\n",
819 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100820 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700821 seq_printf(m, "Pipe %c stat:\t%08x\n",
822 pipe_name(pipe),
823 I915_READ(PIPESTAT(pipe)));
824
825 seq_printf(m, "Master IER:\t%08x\n",
826 I915_READ(VLV_MASTER_IER));
827
828 seq_printf(m, "Render IER:\t%08x\n",
829 I915_READ(GTIER));
830 seq_printf(m, "Render IIR:\t%08x\n",
831 I915_READ(GTIIR));
832 seq_printf(m, "Render IMR:\t%08x\n",
833 I915_READ(GTIMR));
834
835 seq_printf(m, "PM IER:\t\t%08x\n",
836 I915_READ(GEN6_PMIER));
837 seq_printf(m, "PM IIR:\t\t%08x\n",
838 I915_READ(GEN6_PMIIR));
839 seq_printf(m, "PM IMR:\t\t%08x\n",
840 I915_READ(GEN6_PMIMR));
841
842 seq_printf(m, "Port hotplug:\t%08x\n",
843 I915_READ(PORT_HOTPLUG_EN));
844 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
845 I915_READ(VLV_DPFLIPSTAT));
846 seq_printf(m, "DPINVGTT:\t%08x\n",
847 I915_READ(DPINVGTT));
848
849 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800850 seq_printf(m, "Interrupt enable: %08x\n",
851 I915_READ(IER));
852 seq_printf(m, "Interrupt identity: %08x\n",
853 I915_READ(IIR));
854 seq_printf(m, "Interrupt mask: %08x\n",
855 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100856 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800857 seq_printf(m, "Pipe %c stat: %08x\n",
858 pipe_name(pipe),
859 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800860 } else {
861 seq_printf(m, "North Display Interrupt enable: %08x\n",
862 I915_READ(DEIER));
863 seq_printf(m, "North Display Interrupt identity: %08x\n",
864 I915_READ(DEIIR));
865 seq_printf(m, "North Display Interrupt mask: %08x\n",
866 I915_READ(DEIMR));
867 seq_printf(m, "South Display Interrupt enable: %08x\n",
868 I915_READ(SDEIER));
869 seq_printf(m, "South Display Interrupt identity: %08x\n",
870 I915_READ(SDEIIR));
871 seq_printf(m, "South Display Interrupt mask: %08x\n",
872 I915_READ(SDEIMR));
873 seq_printf(m, "Graphics Interrupt enable: %08x\n",
874 I915_READ(GTIER));
875 seq_printf(m, "Graphics Interrupt identity: %08x\n",
876 I915_READ(GTIIR));
877 seq_printf(m, "Graphics Interrupt mask: %08x\n",
878 I915_READ(GTIMR));
879 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100880 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700881 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100882 seq_printf(m,
883 "Graphics Interrupt mask (%s): %08x\n",
884 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000885 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100886 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000887 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200888 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100889 mutex_unlock(&dev->struct_mutex);
890
Ben Gamari20172632009-02-17 20:08:50 -0500891 return 0;
892}
893
Chris Wilsona6172a82009-02-11 14:26:38 +0000894static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
895{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100896 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000897 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300898 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100899 int i, ret;
900
901 ret = mutex_lock_interruptible(&dev->struct_mutex);
902 if (ret)
903 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000904
905 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
906 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
907 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000908 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000909
Chris Wilson6c085a72012-08-20 11:40:46 +0200910 seq_printf(m, "Fence %d, pin count = %d, object = ",
911 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100912 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100913 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100914 else
Chris Wilson05394f32010-11-08 19:18:58 +0000915 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100916 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000917 }
918
Chris Wilson05394f32010-11-08 19:18:58 +0000919 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000920 return 0;
921}
922
Ben Gamari20172632009-02-17 20:08:50 -0500923static int i915_hws_info(struct seq_file *m, void *data)
924{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100925 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500926 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300927 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100928 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100929 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100930 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500931
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000932 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100933 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500934 if (hws == NULL)
935 return 0;
936
937 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
938 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
939 i * 4,
940 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
941 }
942 return 0;
943}
944
Daniel Vetterd5442302012-04-27 15:17:40 +0200945static ssize_t
946i915_error_state_write(struct file *filp,
947 const char __user *ubuf,
948 size_t cnt,
949 loff_t *ppos)
950{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300951 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200952 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200953 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200954
955 DRM_DEBUG_DRIVER("Resetting error state\n");
956
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200957 ret = mutex_lock_interruptible(&dev->struct_mutex);
958 if (ret)
959 return ret;
960
Daniel Vetterd5442302012-04-27 15:17:40 +0200961 i915_destroy_error_state(dev);
962 mutex_unlock(&dev->struct_mutex);
963
964 return cnt;
965}
966
967static int i915_error_state_open(struct inode *inode, struct file *file)
968{
969 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200970 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200971
972 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
973 if (!error_priv)
974 return -ENOMEM;
975
976 error_priv->dev = dev;
977
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300978 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200979
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300980 file->private_data = error_priv;
981
982 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200983}
984
985static int i915_error_state_release(struct inode *inode, struct file *file)
986{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300987 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200988
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300989 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200990 kfree(error_priv);
991
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300992 return 0;
993}
994
995static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
996 size_t count, loff_t *pos)
997{
998 struct i915_error_state_file_priv *error_priv = file->private_data;
999 struct drm_i915_error_state_buf error_str;
1000 loff_t tmp_pos = 0;
1001 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001002 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001003
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001004 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001005 if (ret)
1006 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001007
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001008 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001009 if (ret)
1010 goto out;
1011
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001012 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1013 error_str.buf,
1014 error_str.bytes);
1015
1016 if (ret_count < 0)
1017 ret = ret_count;
1018 else
1019 *pos = error_str.start + ret_count;
1020out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001021 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001022 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001023}
1024
1025static const struct file_operations i915_error_state_fops = {
1026 .owner = THIS_MODULE,
1027 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001028 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001029 .write = i915_error_state_write,
1030 .llseek = default_llseek,
1031 .release = i915_error_state_release,
1032};
1033
Kees Cook647416f2013-03-10 14:10:06 -07001034static int
1035i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001036{
Kees Cook647416f2013-03-10 14:10:06 -07001037 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001038 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001039 int ret;
1040
1041 ret = mutex_lock_interruptible(&dev->struct_mutex);
1042 if (ret)
1043 return ret;
1044
Kees Cook647416f2013-03-10 14:10:06 -07001045 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001046 mutex_unlock(&dev->struct_mutex);
1047
Kees Cook647416f2013-03-10 14:10:06 -07001048 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001049}
1050
Kees Cook647416f2013-03-10 14:10:06 -07001051static int
1052i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001053{
Kees Cook647416f2013-03-10 14:10:06 -07001054 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001055 int ret;
1056
Mika Kuoppala40633212012-12-04 15:12:00 +02001057 ret = mutex_lock_interruptible(&dev->struct_mutex);
1058 if (ret)
1059 return ret;
1060
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001061 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001062 mutex_unlock(&dev->struct_mutex);
1063
Kees Cook647416f2013-03-10 14:10:06 -07001064 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001065}
1066
Kees Cook647416f2013-03-10 14:10:06 -07001067DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1068 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001069 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001070
Deepak Sadb4bd12014-03-31 11:30:02 +05301071static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001072{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001073 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001074 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001075 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001076 int ret = 0;
1077
1078 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001079
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001080 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1081
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001082 if (IS_GEN5(dev)) {
1083 u16 rgvswctl = I915_READ16(MEMSWCTL);
1084 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1085
1086 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1087 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1088 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1089 MEMSTAT_VID_SHIFT);
1090 seq_printf(m, "Current P-state: %d\n",
1091 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001092 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
Akash Goel60260a52015-03-06 11:07:21 +05301093 IS_BROADWELL(dev) || IS_GEN9(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001094 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1095 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1096 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001097 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001098 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001099 u32 rpupei, rpcurup, rpprevup;
1100 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001101 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001102 int max_freq;
1103
1104 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001105 ret = mutex_lock_interruptible(&dev->struct_mutex);
1106 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001107 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001108
Mika Kuoppala59bad942015-01-16 11:34:40 +02001109 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001110
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001111 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301112 if (IS_GEN9(dev))
1113 reqf >>= 23;
1114 else {
1115 reqf &= ~GEN6_TURBO_DISABLE;
1116 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1117 reqf >>= 24;
1118 else
1119 reqf >>= 25;
1120 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001121 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001122
Chris Wilson0d8f9492014-03-27 09:06:14 +00001123 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1124 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1125 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1126
Jesse Barnesccab5c82011-01-18 15:49:25 -08001127 rpstat = I915_READ(GEN6_RPSTAT1);
1128 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1129 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1130 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1131 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1132 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1133 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301134 if (IS_GEN9(dev))
1135 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1136 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001137 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1138 else
1139 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001140 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001141
Mika Kuoppala59bad942015-01-16 11:34:40 +02001142 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001143 mutex_unlock(&dev->struct_mutex);
1144
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001145 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1146 pm_ier = I915_READ(GEN6_PMIER);
1147 pm_imr = I915_READ(GEN6_PMIMR);
1148 pm_isr = I915_READ(GEN6_PMISR);
1149 pm_iir = I915_READ(GEN6_PMIIR);
1150 pm_mask = I915_READ(GEN6_PMINTRMSK);
1151 } else {
1152 pm_ier = I915_READ(GEN8_GT_IER(2));
1153 pm_imr = I915_READ(GEN8_GT_IMR(2));
1154 pm_isr = I915_READ(GEN8_GT_ISR(2));
1155 pm_iir = I915_READ(GEN8_GT_IIR(2));
1156 pm_mask = I915_READ(GEN6_PMINTRMSK);
1157 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001158 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001159 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001160 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001161 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301162 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001163 seq_printf(m, "Render p-state VID: %d\n",
1164 gt_perf_status & 0xff);
1165 seq_printf(m, "Render p-state limit: %d\n",
1166 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001167 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1168 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1169 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1170 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001171 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001172 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001173 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1174 GEN6_CURICONT_MASK);
1175 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1176 GEN6_CURBSYTAVG_MASK);
1177 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1178 GEN6_CURBSYTAVG_MASK);
1179 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1180 GEN6_CURIAVG_MASK);
1181 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1182 GEN6_CURBSYTAVG_MASK);
1183 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1184 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001185
1186 max_freq = (rp_state_cap & 0xff0000) >> 16;
Akash Goel60260a52015-03-06 11:07:21 +05301187 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001188 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001189 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001190
1191 max_freq = (rp_state_cap & 0xff00) >> 8;
Akash Goel60260a52015-03-06 11:07:21 +05301192 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001193 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001194 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001195
1196 max_freq = rp_state_cap & 0xff;
Akash Goel60260a52015-03-06 11:07:21 +05301197 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001199 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001200
1201 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001202 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001203
1204 seq_printf(m, "Idle freq: %d MHz\n",
1205 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001206 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001207 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001208
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001209 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001210 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001211 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1212 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1213
Jesse Barnes0a073b82013-04-17 15:54:58 -07001214 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001215 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001216
Jesse Barnes0a073b82013-04-17 15:54:58 -07001217 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001218 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001219
Chris Wilsonaed242f2015-03-18 09:48:21 +00001220 seq_printf(m, "idle GPU freq: %d MHz\n",
1221 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1222
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001223 seq_printf(m,
1224 "efficient (RPe) frequency: %d MHz\n",
1225 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001226
1227 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001228 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001229 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001231 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001232 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001233
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001234out:
1235 intel_runtime_pm_put(dev_priv);
1236 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001237}
1238
Chris Wilsonf6544492015-01-26 18:03:04 +02001239static int i915_hangcheck_info(struct seq_file *m, void *unused)
1240{
1241 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001242 struct drm_device *dev = node->minor->dev;
1243 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf6544492015-01-26 18:03:04 +02001244 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001245 u64 acthd[I915_NUM_RINGS];
1246 u32 seqno[I915_NUM_RINGS];
Chris Wilsonf6544492015-01-26 18:03:04 +02001247 int i;
1248
1249 if (!i915.enable_hangcheck) {
1250 seq_printf(m, "Hangcheck disabled\n");
1251 return 0;
1252 }
1253
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001254 intel_runtime_pm_get(dev_priv);
1255
1256 for_each_ring(ring, dev_priv, i) {
1257 seqno[i] = ring->get_seqno(ring, false);
1258 acthd[i] = intel_ring_get_active_head(ring);
1259 }
1260
1261 intel_runtime_pm_put(dev_priv);
1262
Chris Wilsonf6544492015-01-26 18:03:04 +02001263 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1264 seq_printf(m, "Hangcheck active, fires in %dms\n",
1265 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1266 jiffies));
1267 } else
1268 seq_printf(m, "Hangcheck inactive\n");
1269
1270 for_each_ring(ring, dev_priv, i) {
1271 seq_printf(m, "%s:\n", ring->name);
1272 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001273 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001274 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1275 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001276 (long long)acthd[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001277 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1278 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001279 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1280 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Chris Wilsonf6544492015-01-26 18:03:04 +02001281 }
1282
1283 return 0;
1284}
1285
Ben Widawsky4d855292011-12-12 19:34:16 -08001286static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001287{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001288 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001289 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001290 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001291 u32 rgvmodectl, rstdbyctl;
1292 u16 crstandvid;
1293 int ret;
1294
1295 ret = mutex_lock_interruptible(&dev->struct_mutex);
1296 if (ret)
1297 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001298 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001299
1300 rgvmodectl = I915_READ(MEMMODECTL);
1301 rstdbyctl = I915_READ(RSTDBYCTL);
1302 crstandvid = I915_READ16(CRSTANDVID);
1303
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001304 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001305 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001306
1307 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1308 "yes" : "no");
1309 seq_printf(m, "Boost freq: %d\n",
1310 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1311 MEMMODE_BOOST_FREQ_SHIFT);
1312 seq_printf(m, "HW control enabled: %s\n",
1313 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1314 seq_printf(m, "SW control enabled: %s\n",
1315 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1316 seq_printf(m, "Gated voltage change: %s\n",
1317 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1318 seq_printf(m, "Starting frequency: P%d\n",
1319 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001320 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001321 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001322 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1323 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1324 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1325 seq_printf(m, "Render standby enabled: %s\n",
1326 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001327 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001328 switch (rstdbyctl & RSX_STATUS_MASK) {
1329 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001330 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001331 break;
1332 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001333 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001334 break;
1335 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001336 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001337 break;
1338 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001339 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001340 break;
1341 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001342 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001343 break;
1344 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001345 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001346 break;
1347 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001348 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001349 break;
1350 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001351
1352 return 0;
1353}
1354
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001355static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001356{
1357 struct drm_info_node *node = m->private;
1358 struct drm_device *dev = node->minor->dev;
1359 struct drm_i915_private *dev_priv = dev->dev_private;
1360 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001361 int i;
1362
1363 spin_lock_irq(&dev_priv->uncore.lock);
1364 for_each_fw_domain(fw_domain, dev_priv, i) {
1365 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001366 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001367 fw_domain->wake_count);
1368 }
1369 spin_unlock_irq(&dev_priv->uncore.lock);
1370
1371 return 0;
1372}
1373
Deepak S669ab5a2014-01-10 15:18:26 +05301374static int vlv_drpc_info(struct seq_file *m)
1375{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001376 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301377 struct drm_device *dev = node->minor->dev;
1378 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001379 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301380
Imre Deakd46c0512014-04-14 20:24:27 +03001381 intel_runtime_pm_get(dev_priv);
1382
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001383 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301384 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1385 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1386
Imre Deakd46c0512014-04-14 20:24:27 +03001387 intel_runtime_pm_put(dev_priv);
1388
Deepak S669ab5a2014-01-10 15:18:26 +05301389 seq_printf(m, "Video Turbo Mode: %s\n",
1390 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1391 seq_printf(m, "Turbo enabled: %s\n",
1392 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1393 seq_printf(m, "HW control enabled: %s\n",
1394 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1395 seq_printf(m, "SW control enabled: %s\n",
1396 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1397 GEN6_RP_MEDIA_SW_MODE));
1398 seq_printf(m, "RC6 Enabled: %s\n",
1399 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1400 GEN6_RC_CTL_EI_MODE(1))));
1401 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001402 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301403 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001404 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301405
Imre Deak9cc19be2014-04-14 20:24:24 +03001406 seq_printf(m, "Render RC6 residency since boot: %u\n",
1407 I915_READ(VLV_GT_RENDER_RC6));
1408 seq_printf(m, "Media RC6 residency since boot: %u\n",
1409 I915_READ(VLV_GT_MEDIA_RC6));
1410
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001411 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301412}
1413
Ben Widawsky4d855292011-12-12 19:34:16 -08001414static int gen6_drpc_info(struct seq_file *m)
1415{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001416 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001417 struct drm_device *dev = node->minor->dev;
1418 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001419 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001420 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001421 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001422
1423 ret = mutex_lock_interruptible(&dev->struct_mutex);
1424 if (ret)
1425 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001426 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001427
Chris Wilson907b28c2013-07-19 20:36:52 +01001428 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001429 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001430 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001431
1432 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001433 seq_puts(m, "RC information inaccurate because somebody "
1434 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001435 } else {
1436 /* NB: we cannot use forcewake, else we read the wrong values */
1437 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1438 udelay(10);
1439 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1440 }
1441
1442 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001443 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001444
1445 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1446 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1447 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001448 mutex_lock(&dev_priv->rps.hw_lock);
1449 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1450 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001451
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001452 intel_runtime_pm_put(dev_priv);
1453
Ben Widawsky4d855292011-12-12 19:34:16 -08001454 seq_printf(m, "Video Turbo Mode: %s\n",
1455 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1456 seq_printf(m, "HW control enabled: %s\n",
1457 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1458 seq_printf(m, "SW control enabled: %s\n",
1459 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1460 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001461 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001462 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1463 seq_printf(m, "RC6 Enabled: %s\n",
1464 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1465 seq_printf(m, "Deep RC6 Enabled: %s\n",
1466 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1467 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1468 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001469 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001470 switch (gt_core_status & GEN6_RCn_MASK) {
1471 case GEN6_RC0:
1472 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001473 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001474 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001475 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001476 break;
1477 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001478 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001479 break;
1480 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001481 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001482 break;
1483 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001484 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001485 break;
1486 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001487 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001488 break;
1489 }
1490
1491 seq_printf(m, "Core Power Down: %s\n",
1492 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001493
1494 /* Not exactly sure what this is */
1495 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1496 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1497 seq_printf(m, "RC6 residency since boot: %u\n",
1498 I915_READ(GEN6_GT_GFX_RC6));
1499 seq_printf(m, "RC6+ residency since boot: %u\n",
1500 I915_READ(GEN6_GT_GFX_RC6p));
1501 seq_printf(m, "RC6++ residency since boot: %u\n",
1502 I915_READ(GEN6_GT_GFX_RC6pp));
1503
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001504 seq_printf(m, "RC6 voltage: %dmV\n",
1505 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1506 seq_printf(m, "RC6+ voltage: %dmV\n",
1507 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1508 seq_printf(m, "RC6++ voltage: %dmV\n",
1509 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001510 return 0;
1511}
1512
1513static int i915_drpc_info(struct seq_file *m, void *unused)
1514{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001515 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001516 struct drm_device *dev = node->minor->dev;
1517
Deepak S669ab5a2014-01-10 15:18:26 +05301518 if (IS_VALLEYVIEW(dev))
1519 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001520 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001521 return gen6_drpc_info(m);
1522 else
1523 return ironlake_drpc_info(m);
1524}
1525
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001526static int i915_fbc_status(struct seq_file *m, void *unused)
1527{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001528 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001529 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001530 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001531
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001532 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001533 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001534 return 0;
1535 }
1536
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001537 intel_runtime_pm_get(dev_priv);
1538
Adam Jacksonee5382a2010-04-23 11:17:39 -04001539 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001540 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001541 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001542 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001543 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001544 case FBC_OK:
1545 seq_puts(m, "FBC actived, but currently disabled in hardware");
1546 break;
1547 case FBC_UNSUPPORTED:
1548 seq_puts(m, "unsupported by this chipset");
1549 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001550 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001551 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001552 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001553 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001554 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001555 break;
1556 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001557 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001558 break;
1559 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001560 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001561 break;
1562 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001563 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001564 break;
1565 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001566 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001567 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001568 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001569 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001570 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001571 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001572 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001573 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001574 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001575 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001576 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001577 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001578 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001579 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001580 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001581 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001582
1583 intel_runtime_pm_put(dev_priv);
1584
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001585 return 0;
1586}
1587
Rodrigo Vivida46f932014-08-01 02:04:45 -07001588static int i915_fbc_fc_get(void *data, u64 *val)
1589{
1590 struct drm_device *dev = data;
1591 struct drm_i915_private *dev_priv = dev->dev_private;
1592
1593 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1594 return -ENODEV;
1595
1596 drm_modeset_lock_all(dev);
1597 *val = dev_priv->fbc.false_color;
1598 drm_modeset_unlock_all(dev);
1599
1600 return 0;
1601}
1602
1603static int i915_fbc_fc_set(void *data, u64 val)
1604{
1605 struct drm_device *dev = data;
1606 struct drm_i915_private *dev_priv = dev->dev_private;
1607 u32 reg;
1608
1609 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1610 return -ENODEV;
1611
1612 drm_modeset_lock_all(dev);
1613
1614 reg = I915_READ(ILK_DPFC_CONTROL);
1615 dev_priv->fbc.false_color = val;
1616
1617 I915_WRITE(ILK_DPFC_CONTROL, val ?
1618 (reg | FBC_CTL_FALSE_COLOR) :
1619 (reg & ~FBC_CTL_FALSE_COLOR));
1620
1621 drm_modeset_unlock_all(dev);
1622 return 0;
1623}
1624
1625DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1626 i915_fbc_fc_get, i915_fbc_fc_set,
1627 "%llu\n");
1628
Paulo Zanoni92d44622013-05-31 16:33:24 -03001629static int i915_ips_status(struct seq_file *m, void *unused)
1630{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001631 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001632 struct drm_device *dev = node->minor->dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634
Damien Lespiauf5adf942013-06-24 18:29:34 +01001635 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001636 seq_puts(m, "not supported\n");
1637 return 0;
1638 }
1639
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001640 intel_runtime_pm_get(dev_priv);
1641
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001642 seq_printf(m, "Enabled by kernel parameter: %s\n",
1643 yesno(i915.enable_ips));
1644
1645 if (INTEL_INFO(dev)->gen >= 8) {
1646 seq_puts(m, "Currently: unknown\n");
1647 } else {
1648 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1649 seq_puts(m, "Currently: enabled\n");
1650 else
1651 seq_puts(m, "Currently: disabled\n");
1652 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001653
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001654 intel_runtime_pm_put(dev_priv);
1655
Paulo Zanoni92d44622013-05-31 16:33:24 -03001656 return 0;
1657}
1658
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001659static int i915_sr_status(struct seq_file *m, void *unused)
1660{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001661 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001662 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001663 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001664 bool sr_enabled = false;
1665
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001666 intel_runtime_pm_get(dev_priv);
1667
Yuanhan Liu13982612010-12-15 15:42:31 +08001668 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001669 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001670 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001671 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1672 else if (IS_I915GM(dev))
1673 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1674 else if (IS_PINEVIEW(dev))
1675 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1676
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001677 intel_runtime_pm_put(dev_priv);
1678
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001679 seq_printf(m, "self-refresh: %s\n",
1680 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001681
1682 return 0;
1683}
1684
Jesse Barnes7648fa92010-05-20 14:28:11 -07001685static int i915_emon_status(struct seq_file *m, void *unused)
1686{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001687 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001688 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001689 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001690 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001691 int ret;
1692
Chris Wilson582be6b2012-04-30 19:35:02 +01001693 if (!IS_GEN5(dev))
1694 return -ENODEV;
1695
Chris Wilsonde227ef2010-07-03 07:58:38 +01001696 ret = mutex_lock_interruptible(&dev->struct_mutex);
1697 if (ret)
1698 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001699
1700 temp = i915_mch_val(dev_priv);
1701 chipset = i915_chipset_val(dev_priv);
1702 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001703 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001704
1705 seq_printf(m, "GMCH temp: %ld\n", temp);
1706 seq_printf(m, "Chipset power: %ld\n", chipset);
1707 seq_printf(m, "GFX power: %ld\n", gfx);
1708 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1709
1710 return 0;
1711}
1712
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001713static int i915_ring_freq_table(struct seq_file *m, void *unused)
1714{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001715 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001716 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001717 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001718 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001719 int gpu_freq, ia_freq;
1720
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001721 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001722 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001723 return 0;
1724 }
1725
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001726 intel_runtime_pm_get(dev_priv);
1727
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001728 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1729
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001730 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001731 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001732 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001733
Damien Lespiau267f0c92013-06-24 22:59:48 +01001734 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001735
Ben Widawskyb39fb292014-03-19 18:31:11 -07001736 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1737 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001738 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001739 ia_freq = gpu_freq;
1740 sandybridge_pcode_read(dev_priv,
1741 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1742 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001743 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001744 intel_gpu_freq(dev_priv, gpu_freq),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001745 ((ia_freq >> 0) & 0xff) * 100,
1746 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001747 }
1748
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001749 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001750
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001751out:
1752 intel_runtime_pm_put(dev_priv);
1753 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001754}
1755
Chris Wilson44834a62010-08-19 16:09:23 +01001756static int i915_opregion(struct seq_file *m, void *unused)
1757{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001758 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001759 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001761 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001762 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001763 int ret;
1764
Daniel Vetter0d38f002012-04-21 22:49:10 +02001765 if (data == NULL)
1766 return -ENOMEM;
1767
Chris Wilson44834a62010-08-19 16:09:23 +01001768 ret = mutex_lock_interruptible(&dev->struct_mutex);
1769 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001770 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001771
Daniel Vetter0d38f002012-04-21 22:49:10 +02001772 if (opregion->header) {
1773 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1774 seq_write(m, data, OPREGION_SIZE);
1775 }
Chris Wilson44834a62010-08-19 16:09:23 +01001776
1777 mutex_unlock(&dev->struct_mutex);
1778
Daniel Vetter0d38f002012-04-21 22:49:10 +02001779out:
1780 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001781 return 0;
1782}
1783
Chris Wilson37811fc2010-08-25 22:45:57 +01001784static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1785{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001786 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001787 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001788 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001789 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001790
Daniel Vetter4520f532013-10-09 09:18:51 +02001791#ifdef CONFIG_DRM_I915_FBDEV
1792 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001793
1794 ifbdev = dev_priv->fbdev;
1795 fb = to_intel_framebuffer(ifbdev->helper.fb);
1796
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001797 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001798 fb->base.width,
1799 fb->base.height,
1800 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001801 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001802 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001803 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001804 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001805 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001806#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001807
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001808 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001809 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001810 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001811 continue;
1812
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001813 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001814 fb->base.width,
1815 fb->base.height,
1816 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001817 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001818 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001819 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001820 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001821 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001822 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001823 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001824
1825 return 0;
1826}
1827
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001828static void describe_ctx_ringbuf(struct seq_file *m,
1829 struct intel_ringbuffer *ringbuf)
1830{
1831 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1832 ringbuf->space, ringbuf->head, ringbuf->tail,
1833 ringbuf->last_retired_head);
1834}
1835
Ben Widawskye76d3632011-03-19 18:14:29 -07001836static int i915_context_status(struct seq_file *m, void *unused)
1837{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001838 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001839 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001840 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001841 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001842 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001843 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001844
Daniel Vetterf3d28872014-05-29 23:23:08 +02001845 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001846 if (ret)
1847 return ret;
1848
Ben Widawskya33afea2013-09-17 21:12:45 -07001849 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001850 if (!i915.enable_execlists &&
1851 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001852 continue;
1853
Ben Widawskya33afea2013-09-17 21:12:45 -07001854 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001855 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001856 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001857 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001858 seq_printf(m, "(default context %s) ",
1859 ring->name);
1860 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001861
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001862 if (i915.enable_execlists) {
1863 seq_putc(m, '\n');
1864 for_each_ring(ring, dev_priv, i) {
1865 struct drm_i915_gem_object *ctx_obj =
1866 ctx->engine[i].state;
1867 struct intel_ringbuffer *ringbuf =
1868 ctx->engine[i].ringbuf;
1869
1870 seq_printf(m, "%s: ", ring->name);
1871 if (ctx_obj)
1872 describe_obj(m, ctx_obj);
1873 if (ringbuf)
1874 describe_ctx_ringbuf(m, ringbuf);
1875 seq_putc(m, '\n');
1876 }
1877 } else {
1878 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1879 }
1880
Ben Widawskya33afea2013-09-17 21:12:45 -07001881 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001882 }
1883
Daniel Vetterf3d28872014-05-29 23:23:08 +02001884 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001885
1886 return 0;
1887}
1888
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001889static void i915_dump_lrc_obj(struct seq_file *m,
1890 struct intel_engine_cs *ring,
1891 struct drm_i915_gem_object *ctx_obj)
1892{
1893 struct page *page;
1894 uint32_t *reg_state;
1895 int j;
1896 unsigned long ggtt_offset = 0;
1897
1898 if (ctx_obj == NULL) {
1899 seq_printf(m, "Context on %s with no gem object\n",
1900 ring->name);
1901 return;
1902 }
1903
1904 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1905 intel_execlists_ctx_id(ctx_obj));
1906
1907 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1908 seq_puts(m, "\tNot bound in GGTT\n");
1909 else
1910 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1911
1912 if (i915_gem_object_get_pages(ctx_obj)) {
1913 seq_puts(m, "\tFailed to get pages for context object\n");
1914 return;
1915 }
1916
1917 page = i915_gem_object_get_page(ctx_obj, 1);
1918 if (!WARN_ON(page == NULL)) {
1919 reg_state = kmap_atomic(page);
1920
1921 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1922 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1923 ggtt_offset + 4096 + (j * 4),
1924 reg_state[j], reg_state[j + 1],
1925 reg_state[j + 2], reg_state[j + 3]);
1926 }
1927 kunmap_atomic(reg_state);
1928 }
1929
1930 seq_putc(m, '\n');
1931}
1932
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001933static int i915_dump_lrc(struct seq_file *m, void *unused)
1934{
1935 struct drm_info_node *node = (struct drm_info_node *) m->private;
1936 struct drm_device *dev = node->minor->dev;
1937 struct drm_i915_private *dev_priv = dev->dev_private;
1938 struct intel_engine_cs *ring;
1939 struct intel_context *ctx;
1940 int ret, i;
1941
1942 if (!i915.enable_execlists) {
1943 seq_printf(m, "Logical Ring Contexts are disabled\n");
1944 return 0;
1945 }
1946
1947 ret = mutex_lock_interruptible(&dev->struct_mutex);
1948 if (ret)
1949 return ret;
1950
1951 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1952 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001953 if (ring->default_context != ctx)
1954 i915_dump_lrc_obj(m, ring,
1955 ctx->engine[i].state);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001956 }
1957 }
1958
1959 mutex_unlock(&dev->struct_mutex);
1960
1961 return 0;
1962}
1963
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001964static int i915_execlists(struct seq_file *m, void *data)
1965{
1966 struct drm_info_node *node = (struct drm_info_node *)m->private;
1967 struct drm_device *dev = node->minor->dev;
1968 struct drm_i915_private *dev_priv = dev->dev_private;
1969 struct intel_engine_cs *ring;
1970 u32 status_pointer;
1971 u8 read_pointer;
1972 u8 write_pointer;
1973 u32 status;
1974 u32 ctx_id;
1975 struct list_head *cursor;
1976 int ring_id, i;
1977 int ret;
1978
1979 if (!i915.enable_execlists) {
1980 seq_puts(m, "Logical Ring Contexts are disabled\n");
1981 return 0;
1982 }
1983
1984 ret = mutex_lock_interruptible(&dev->struct_mutex);
1985 if (ret)
1986 return ret;
1987
Michel Thierryfc0412e2014-10-16 16:13:38 +01001988 intel_runtime_pm_get(dev_priv);
1989
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001990 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00001991 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001992 int count = 0;
1993 unsigned long flags;
1994
1995 seq_printf(m, "%s\n", ring->name);
1996
1997 status = I915_READ(RING_EXECLIST_STATUS(ring));
1998 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1999 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2000 status, ctx_id);
2001
2002 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2003 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2004
2005 read_pointer = ring->next_context_status_buffer;
2006 write_pointer = status_pointer & 0x07;
2007 if (read_pointer > write_pointer)
2008 write_pointer += 6;
2009 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2010 read_pointer, write_pointer);
2011
2012 for (i = 0; i < 6; i++) {
2013 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2014 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2015
2016 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2017 i, status, ctx_id);
2018 }
2019
2020 spin_lock_irqsave(&ring->execlist_lock, flags);
2021 list_for_each(cursor, &ring->execlist_queue)
2022 count++;
2023 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002024 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002025 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2026
2027 seq_printf(m, "\t%d requests in queue\n", count);
2028 if (head_req) {
2029 struct drm_i915_gem_object *ctx_obj;
2030
Nick Hoath6d3d8272015-01-15 13:10:39 +00002031 ctx_obj = head_req->ctx->engine[ring_id].state;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002032 seq_printf(m, "\tHead request id: %u\n",
2033 intel_execlists_ctx_id(ctx_obj));
2034 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002035 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002036 }
2037
2038 seq_putc(m, '\n');
2039 }
2040
Michel Thierryfc0412e2014-10-16 16:13:38 +01002041 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002042 mutex_unlock(&dev->struct_mutex);
2043
2044 return 0;
2045}
2046
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002047static const char *swizzle_string(unsigned swizzle)
2048{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002049 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002050 case I915_BIT_6_SWIZZLE_NONE:
2051 return "none";
2052 case I915_BIT_6_SWIZZLE_9:
2053 return "bit9";
2054 case I915_BIT_6_SWIZZLE_9_10:
2055 return "bit9/bit10";
2056 case I915_BIT_6_SWIZZLE_9_11:
2057 return "bit9/bit11";
2058 case I915_BIT_6_SWIZZLE_9_10_11:
2059 return "bit9/bit10/bit11";
2060 case I915_BIT_6_SWIZZLE_9_17:
2061 return "bit9/bit17";
2062 case I915_BIT_6_SWIZZLE_9_10_17:
2063 return "bit9/bit10/bit17";
2064 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002065 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002066 }
2067
2068 return "bug";
2069}
2070
2071static int i915_swizzle_info(struct seq_file *m, void *data)
2072{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002073 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002074 struct drm_device *dev = node->minor->dev;
2075 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002076 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002077
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002078 ret = mutex_lock_interruptible(&dev->struct_mutex);
2079 if (ret)
2080 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002081 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002082
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002083 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2084 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2085 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2086 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2087
2088 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2089 seq_printf(m, "DDC = 0x%08x\n",
2090 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002091 seq_printf(m, "DDC2 = 0x%08x\n",
2092 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002093 seq_printf(m, "C0DRB3 = 0x%04x\n",
2094 I915_READ16(C0DRB3));
2095 seq_printf(m, "C1DRB3 = 0x%04x\n",
2096 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002097 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002098 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2099 I915_READ(MAD_DIMM_C0));
2100 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2101 I915_READ(MAD_DIMM_C1));
2102 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2103 I915_READ(MAD_DIMM_C2));
2104 seq_printf(m, "TILECTL = 0x%08x\n",
2105 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002106 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002107 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2108 I915_READ(GAMTARBMODE));
2109 else
2110 seq_printf(m, "ARB_MODE = 0x%08x\n",
2111 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002112 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2113 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002114 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002115
2116 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2117 seq_puts(m, "L-shaped memory detected\n");
2118
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002119 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002120 mutex_unlock(&dev->struct_mutex);
2121
2122 return 0;
2123}
2124
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002125static int per_file_ctx(int id, void *ptr, void *data)
2126{
Oscar Mateo273497e2014-05-22 14:13:37 +01002127 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002128 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002129 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2130
2131 if (!ppgtt) {
2132 seq_printf(m, " no ppgtt for context %d\n",
2133 ctx->user_handle);
2134 return 0;
2135 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002136
Oscar Mateof83d6512014-05-22 14:13:38 +01002137 if (i915_gem_context_is_default(ctx))
2138 seq_puts(m, " default context:\n");
2139 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002140 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002141 ppgtt->debug_dump(ppgtt, m);
2142
2143 return 0;
2144}
2145
Ben Widawsky77df6772013-11-02 21:07:30 -07002146static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002147{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002148 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002149 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002150 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2151 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002152
Ben Widawsky77df6772013-11-02 21:07:30 -07002153 if (!ppgtt)
2154 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002155
Ben Widawsky77df6772013-11-02 21:07:30 -07002156 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08002157 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07002158 for_each_ring(ring, dev_priv, unused) {
2159 seq_printf(m, "%s\n", ring->name);
2160 for (i = 0; i < 4; i++) {
2161 u32 offset = 0x270 + i * 8;
2162 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2163 pdp <<= 32;
2164 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002165 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002166 }
2167 }
2168}
2169
2170static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2171{
2172 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002173 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002174 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002175 int i;
2176
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002177 if (INTEL_INFO(dev)->gen == 6)
2178 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2179
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002180 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002181 seq_printf(m, "%s\n", ring->name);
2182 if (INTEL_INFO(dev)->gen == 7)
2183 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2184 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2185 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2186 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2187 }
2188 if (dev_priv->mm.aliasing_ppgtt) {
2189 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2190
Damien Lespiau267f0c92013-06-24 22:59:48 +01002191 seq_puts(m, "aliasing PPGTT:\n");
Ben Widawsky7324cc02015-02-24 16:22:35 +00002192 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002193
Ben Widawsky87d60b62013-12-06 14:11:29 -08002194 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002195 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002196
2197 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2198 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002199
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002200 seq_printf(m, "proc: %s\n",
2201 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002202 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002203 }
2204 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002205}
2206
2207static int i915_ppgtt_info(struct seq_file *m, void *data)
2208{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002209 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002210 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002211 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002212
2213 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2214 if (ret)
2215 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002216 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002217
2218 if (INTEL_INFO(dev)->gen >= 8)
2219 gen8_ppgtt_info(m, dev);
2220 else if (INTEL_INFO(dev)->gen >= 6)
2221 gen6_ppgtt_info(m, dev);
2222
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002223 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002224 mutex_unlock(&dev->struct_mutex);
2225
2226 return 0;
2227}
2228
Ben Widawsky63573eb2013-07-04 11:02:07 -07002229static int i915_llc(struct seq_file *m, void *data)
2230{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002231 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002232 struct drm_device *dev = node->minor->dev;
2233 struct drm_i915_private *dev_priv = dev->dev_private;
2234
2235 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2236 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2237 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2238
2239 return 0;
2240}
2241
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002242static int i915_edp_psr_status(struct seq_file *m, void *data)
2243{
2244 struct drm_info_node *node = m->private;
2245 struct drm_device *dev = node->minor->dev;
2246 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002247 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002248 u32 stat[3];
2249 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002250 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002251
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002252 if (!HAS_PSR(dev)) {
2253 seq_puts(m, "PSR not supported\n");
2254 return 0;
2255 }
2256
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002257 intel_runtime_pm_get(dev_priv);
2258
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002259 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002260 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2261 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002262 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002263 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002264 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2265 dev_priv->psr.busy_frontbuffer_bits);
2266 seq_printf(m, "Re-enable work scheduled: %s\n",
2267 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002268
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002269 if (HAS_DDI(dev))
2270 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2271 else {
2272 for_each_pipe(dev_priv, pipe) {
2273 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2274 VLV_EDP_PSR_CURR_STATE_MASK;
2275 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2276 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2277 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002278 }
2279 }
2280 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002281
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002282 if (!HAS_DDI(dev))
2283 for_each_pipe(dev_priv, pipe) {
2284 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2285 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2286 seq_printf(m, " pipe %c", pipe_name(pipe));
2287 }
2288 seq_puts(m, "\n");
2289
Rodrigo Vivifb495812015-01-12 10:14:33 -08002290 seq_printf(m, "Link standby: %s\n",
2291 yesno((bool)dev_priv->psr.link_standby));
2292
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002293 /* CHV PSR has no kind of performance counter */
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002294 if (HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002295 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2296 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002297
2298 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2299 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002300 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002301
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002302 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002303 return 0;
2304}
2305
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002306static int i915_sink_crc(struct seq_file *m, void *data)
2307{
2308 struct drm_info_node *node = m->private;
2309 struct drm_device *dev = node->minor->dev;
2310 struct intel_encoder *encoder;
2311 struct intel_connector *connector;
2312 struct intel_dp *intel_dp = NULL;
2313 int ret;
2314 u8 crc[6];
2315
2316 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002317 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002318
2319 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2320 continue;
2321
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002322 if (!connector->base.encoder)
2323 continue;
2324
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002325 encoder = to_intel_encoder(connector->base.encoder);
2326 if (encoder->type != INTEL_OUTPUT_EDP)
2327 continue;
2328
2329 intel_dp = enc_to_intel_dp(&encoder->base);
2330
2331 ret = intel_dp_sink_crc(intel_dp, crc);
2332 if (ret)
2333 goto out;
2334
2335 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2336 crc[0], crc[1], crc[2],
2337 crc[3], crc[4], crc[5]);
2338 goto out;
2339 }
2340 ret = -ENODEV;
2341out:
2342 drm_modeset_unlock_all(dev);
2343 return ret;
2344}
2345
Jesse Barnesec013e72013-08-20 10:29:23 +01002346static int i915_energy_uJ(struct seq_file *m, void *data)
2347{
2348 struct drm_info_node *node = m->private;
2349 struct drm_device *dev = node->minor->dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 u64 power;
2352 u32 units;
2353
2354 if (INTEL_INFO(dev)->gen < 6)
2355 return -ENODEV;
2356
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002357 intel_runtime_pm_get(dev_priv);
2358
Jesse Barnesec013e72013-08-20 10:29:23 +01002359 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2360 power = (power & 0x1f00) >> 8;
2361 units = 1000000 / (1 << power); /* convert to uJ */
2362 power = I915_READ(MCH_SECP_NRG_STTS);
2363 power *= units;
2364
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002365 intel_runtime_pm_put(dev_priv);
2366
Jesse Barnesec013e72013-08-20 10:29:23 +01002367 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002368
2369 return 0;
2370}
2371
2372static int i915_pc8_status(struct seq_file *m, void *unused)
2373{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002374 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002375 struct drm_device *dev = node->minor->dev;
2376 struct drm_i915_private *dev_priv = dev->dev_private;
2377
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002378 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002379 seq_puts(m, "not supported\n");
2380 return 0;
2381 }
2382
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002383 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002384 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002385 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002386
Jesse Barnesec013e72013-08-20 10:29:23 +01002387 return 0;
2388}
2389
Imre Deak1da51582013-11-25 17:15:35 +02002390static const char *power_domain_str(enum intel_display_power_domain domain)
2391{
2392 switch (domain) {
2393 case POWER_DOMAIN_PIPE_A:
2394 return "PIPE_A";
2395 case POWER_DOMAIN_PIPE_B:
2396 return "PIPE_B";
2397 case POWER_DOMAIN_PIPE_C:
2398 return "PIPE_C";
2399 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2400 return "PIPE_A_PANEL_FITTER";
2401 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2402 return "PIPE_B_PANEL_FITTER";
2403 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2404 return "PIPE_C_PANEL_FITTER";
2405 case POWER_DOMAIN_TRANSCODER_A:
2406 return "TRANSCODER_A";
2407 case POWER_DOMAIN_TRANSCODER_B:
2408 return "TRANSCODER_B";
2409 case POWER_DOMAIN_TRANSCODER_C:
2410 return "TRANSCODER_C";
2411 case POWER_DOMAIN_TRANSCODER_EDP:
2412 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002413 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2414 return "PORT_DDI_A_2_LANES";
2415 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2416 return "PORT_DDI_A_4_LANES";
2417 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2418 return "PORT_DDI_B_2_LANES";
2419 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2420 return "PORT_DDI_B_4_LANES";
2421 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2422 return "PORT_DDI_C_2_LANES";
2423 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2424 return "PORT_DDI_C_4_LANES";
2425 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2426 return "PORT_DDI_D_2_LANES";
2427 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2428 return "PORT_DDI_D_4_LANES";
2429 case POWER_DOMAIN_PORT_DSI:
2430 return "PORT_DSI";
2431 case POWER_DOMAIN_PORT_CRT:
2432 return "PORT_CRT";
2433 case POWER_DOMAIN_PORT_OTHER:
2434 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002435 case POWER_DOMAIN_VGA:
2436 return "VGA";
2437 case POWER_DOMAIN_AUDIO:
2438 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002439 case POWER_DOMAIN_PLLS:
2440 return "PLLS";
Satheeshakrishna M14071212015-01-16 15:57:51 +00002441 case POWER_DOMAIN_AUX_A:
2442 return "AUX_A";
2443 case POWER_DOMAIN_AUX_B:
2444 return "AUX_B";
2445 case POWER_DOMAIN_AUX_C:
2446 return "AUX_C";
2447 case POWER_DOMAIN_AUX_D:
2448 return "AUX_D";
Imre Deak1da51582013-11-25 17:15:35 +02002449 case POWER_DOMAIN_INIT:
2450 return "INIT";
2451 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002452 MISSING_CASE(domain);
Imre Deak1da51582013-11-25 17:15:35 +02002453 return "?";
2454 }
2455}
2456
2457static int i915_power_domain_info(struct seq_file *m, void *unused)
2458{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002459 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002460 struct drm_device *dev = node->minor->dev;
2461 struct drm_i915_private *dev_priv = dev->dev_private;
2462 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2463 int i;
2464
2465 mutex_lock(&power_domains->lock);
2466
2467 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2468 for (i = 0; i < power_domains->power_well_count; i++) {
2469 struct i915_power_well *power_well;
2470 enum intel_display_power_domain power_domain;
2471
2472 power_well = &power_domains->power_wells[i];
2473 seq_printf(m, "%-25s %d\n", power_well->name,
2474 power_well->count);
2475
2476 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2477 power_domain++) {
2478 if (!(BIT(power_domain) & power_well->domains))
2479 continue;
2480
2481 seq_printf(m, " %-23s %d\n",
2482 power_domain_str(power_domain),
2483 power_domains->domain_use_count[power_domain]);
2484 }
2485 }
2486
2487 mutex_unlock(&power_domains->lock);
2488
2489 return 0;
2490}
2491
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002492static void intel_seq_print_mode(struct seq_file *m, int tabs,
2493 struct drm_display_mode *mode)
2494{
2495 int i;
2496
2497 for (i = 0; i < tabs; i++)
2498 seq_putc(m, '\t');
2499
2500 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2501 mode->base.id, mode->name,
2502 mode->vrefresh, mode->clock,
2503 mode->hdisplay, mode->hsync_start,
2504 mode->hsync_end, mode->htotal,
2505 mode->vdisplay, mode->vsync_start,
2506 mode->vsync_end, mode->vtotal,
2507 mode->type, mode->flags);
2508}
2509
2510static void intel_encoder_info(struct seq_file *m,
2511 struct intel_crtc *intel_crtc,
2512 struct intel_encoder *intel_encoder)
2513{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002514 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002515 struct drm_device *dev = node->minor->dev;
2516 struct drm_crtc *crtc = &intel_crtc->base;
2517 struct intel_connector *intel_connector;
2518 struct drm_encoder *encoder;
2519
2520 encoder = &intel_encoder->base;
2521 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002522 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002523 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2524 struct drm_connector *connector = &intel_connector->base;
2525 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2526 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002527 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002528 drm_get_connector_status_name(connector->status));
2529 if (connector->status == connector_status_connected) {
2530 struct drm_display_mode *mode = &crtc->mode;
2531 seq_printf(m, ", mode:\n");
2532 intel_seq_print_mode(m, 2, mode);
2533 } else {
2534 seq_putc(m, '\n');
2535 }
2536 }
2537}
2538
2539static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2540{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002541 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002542 struct drm_device *dev = node->minor->dev;
2543 struct drm_crtc *crtc = &intel_crtc->base;
2544 struct intel_encoder *intel_encoder;
2545
Matt Roper5aa8a932014-06-16 10:12:55 -07002546 if (crtc->primary->fb)
2547 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2548 crtc->primary->fb->base.id, crtc->x, crtc->y,
2549 crtc->primary->fb->width, crtc->primary->fb->height);
2550 else
2551 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002552 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2553 intel_encoder_info(m, intel_crtc, intel_encoder);
2554}
2555
2556static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2557{
2558 struct drm_display_mode *mode = panel->fixed_mode;
2559
2560 seq_printf(m, "\tfixed mode:\n");
2561 intel_seq_print_mode(m, 2, mode);
2562}
2563
2564static void intel_dp_info(struct seq_file *m,
2565 struct intel_connector *intel_connector)
2566{
2567 struct intel_encoder *intel_encoder = intel_connector->encoder;
2568 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2569
2570 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2571 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2572 "no");
2573 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2574 intel_panel_info(m, &intel_connector->panel);
2575}
2576
2577static void intel_hdmi_info(struct seq_file *m,
2578 struct intel_connector *intel_connector)
2579{
2580 struct intel_encoder *intel_encoder = intel_connector->encoder;
2581 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2582
2583 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2584 "no");
2585}
2586
2587static void intel_lvds_info(struct seq_file *m,
2588 struct intel_connector *intel_connector)
2589{
2590 intel_panel_info(m, &intel_connector->panel);
2591}
2592
2593static void intel_connector_info(struct seq_file *m,
2594 struct drm_connector *connector)
2595{
2596 struct intel_connector *intel_connector = to_intel_connector(connector);
2597 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002598 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002599
2600 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002601 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002602 drm_get_connector_status_name(connector->status));
2603 if (connector->status == connector_status_connected) {
2604 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2605 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2606 connector->display_info.width_mm,
2607 connector->display_info.height_mm);
2608 seq_printf(m, "\tsubpixel order: %s\n",
2609 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2610 seq_printf(m, "\tCEA rev: %d\n",
2611 connector->display_info.cea_rev);
2612 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002613 if (intel_encoder) {
2614 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2615 intel_encoder->type == INTEL_OUTPUT_EDP)
2616 intel_dp_info(m, intel_connector);
2617 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2618 intel_hdmi_info(m, intel_connector);
2619 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2620 intel_lvds_info(m, intel_connector);
2621 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002622
Jesse Barnesf103fc72014-02-20 12:39:57 -08002623 seq_printf(m, "\tmodes:\n");
2624 list_for_each_entry(mode, &connector->modes, head)
2625 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002626}
2627
Chris Wilson065f2ec2014-03-12 09:13:13 +00002628static bool cursor_active(struct drm_device *dev, int pipe)
2629{
2630 struct drm_i915_private *dev_priv = dev->dev_private;
2631 u32 state;
2632
2633 if (IS_845G(dev) || IS_I865G(dev))
2634 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002635 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002636 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002637
2638 return state;
2639}
2640
2641static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2642{
2643 struct drm_i915_private *dev_priv = dev->dev_private;
2644 u32 pos;
2645
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002646 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002647
2648 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2649 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2650 *x = -*x;
2651
2652 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2653 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2654 *y = -*y;
2655
2656 return cursor_active(dev, pipe);
2657}
2658
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002659static int i915_display_info(struct seq_file *m, void *unused)
2660{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002661 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002662 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002663 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002664 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002665 struct drm_connector *connector;
2666
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002667 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002668 drm_modeset_lock_all(dev);
2669 seq_printf(m, "CRTC info\n");
2670 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002671 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002672 bool active;
2673 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002674
Chris Wilson57127ef2014-07-04 08:20:11 +01002675 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002676 crtc->base.base.id, pipe_name(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002677 yesno(crtc->active), crtc->config->pipe_src_w,
2678 crtc->config->pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002679 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002680 intel_crtc_info(m, crtc);
2681
Paulo Zanonia23dc652014-04-01 14:55:11 -03002682 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002683 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002684 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08002685 x, y, crtc->base.cursor->state->crtc_w,
2686 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01002687 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002688 }
Daniel Vettercace8412014-05-22 17:56:31 +02002689
2690 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2691 yesno(!crtc->cpu_fifo_underrun_disabled),
2692 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002693 }
2694
2695 seq_printf(m, "\n");
2696 seq_printf(m, "Connector info\n");
2697 seq_printf(m, "--------------\n");
2698 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2699 intel_connector_info(m, connector);
2700 }
2701 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002702 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002703
2704 return 0;
2705}
2706
Ben Widawskye04934c2014-06-30 09:53:42 -07002707static int i915_semaphore_status(struct seq_file *m, void *unused)
2708{
2709 struct drm_info_node *node = (struct drm_info_node *) m->private;
2710 struct drm_device *dev = node->minor->dev;
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_engine_cs *ring;
2713 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2714 int i, j, ret;
2715
2716 if (!i915_semaphore_is_enabled(dev)) {
2717 seq_puts(m, "Semaphores are disabled\n");
2718 return 0;
2719 }
2720
2721 ret = mutex_lock_interruptible(&dev->struct_mutex);
2722 if (ret)
2723 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002724 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002725
2726 if (IS_BROADWELL(dev)) {
2727 struct page *page;
2728 uint64_t *seqno;
2729
2730 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2731
2732 seqno = (uint64_t *)kmap_atomic(page);
2733 for_each_ring(ring, dev_priv, i) {
2734 uint64_t offset;
2735
2736 seq_printf(m, "%s\n", ring->name);
2737
2738 seq_puts(m, " Last signal:");
2739 for (j = 0; j < num_rings; j++) {
2740 offset = i * I915_NUM_RINGS + j;
2741 seq_printf(m, "0x%08llx (0x%02llx) ",
2742 seqno[offset], offset * 8);
2743 }
2744 seq_putc(m, '\n');
2745
2746 seq_puts(m, " Last wait: ");
2747 for (j = 0; j < num_rings; j++) {
2748 offset = i + (j * I915_NUM_RINGS);
2749 seq_printf(m, "0x%08llx (0x%02llx) ",
2750 seqno[offset], offset * 8);
2751 }
2752 seq_putc(m, '\n');
2753
2754 }
2755 kunmap_atomic(seqno);
2756 } else {
2757 seq_puts(m, " Last signal:");
2758 for_each_ring(ring, dev_priv, i)
2759 for (j = 0; j < num_rings; j++)
2760 seq_printf(m, "0x%08x\n",
2761 I915_READ(ring->semaphore.mbox.signal[j]));
2762 seq_putc(m, '\n');
2763 }
2764
2765 seq_puts(m, "\nSync seqno:\n");
2766 for_each_ring(ring, dev_priv, i) {
2767 for (j = 0; j < num_rings; j++) {
2768 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2769 }
2770 seq_putc(m, '\n');
2771 }
2772 seq_putc(m, '\n');
2773
Paulo Zanoni03872062014-07-09 14:31:57 -03002774 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002775 mutex_unlock(&dev->struct_mutex);
2776 return 0;
2777}
2778
Daniel Vetter728e29d2014-06-25 22:01:53 +03002779static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2780{
2781 struct drm_info_node *node = (struct drm_info_node *) m->private;
2782 struct drm_device *dev = node->minor->dev;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 int i;
2785
2786 drm_modeset_lock_all(dev);
2787 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2788 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2789
2790 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002791 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002792 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002793 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002794 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2795 seq_printf(m, " dpll_md: 0x%08x\n",
2796 pll->config.hw_state.dpll_md);
2797 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2798 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2799 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002800 }
2801 drm_modeset_unlock_all(dev);
2802
2803 return 0;
2804}
2805
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002806static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002807{
2808 int i;
2809 int ret;
2810 struct drm_info_node *node = (struct drm_info_node *) m->private;
2811 struct drm_device *dev = node->minor->dev;
2812 struct drm_i915_private *dev_priv = dev->dev_private;
2813
Arun Siluvery888b5992014-08-26 14:44:51 +01002814 ret = mutex_lock_interruptible(&dev->struct_mutex);
2815 if (ret)
2816 return ret;
2817
2818 intel_runtime_pm_get(dev_priv);
2819
Mika Kuoppala72253422014-10-07 17:21:26 +03002820 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2821 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002822 u32 addr, mask, value, read;
2823 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002824
Mika Kuoppala72253422014-10-07 17:21:26 +03002825 addr = dev_priv->workarounds.reg[i].addr;
2826 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002827 value = dev_priv->workarounds.reg[i].value;
2828 read = I915_READ(addr);
2829 ok = (value & mask) == (read & mask);
2830 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2831 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002832 }
2833
2834 intel_runtime_pm_put(dev_priv);
2835 mutex_unlock(&dev->struct_mutex);
2836
2837 return 0;
2838}
2839
Damien Lespiauc5511e42014-11-04 17:06:51 +00002840static int i915_ddb_info(struct seq_file *m, void *unused)
2841{
2842 struct drm_info_node *node = m->private;
2843 struct drm_device *dev = node->minor->dev;
2844 struct drm_i915_private *dev_priv = dev->dev_private;
2845 struct skl_ddb_allocation *ddb;
2846 struct skl_ddb_entry *entry;
2847 enum pipe pipe;
2848 int plane;
2849
Damien Lespiau2fcffe12014-12-03 17:33:24 +00002850 if (INTEL_INFO(dev)->gen < 9)
2851 return 0;
2852
Damien Lespiauc5511e42014-11-04 17:06:51 +00002853 drm_modeset_lock_all(dev);
2854
2855 ddb = &dev_priv->wm.skl_hw.ddb;
2856
2857 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2858
2859 for_each_pipe(dev_priv, pipe) {
2860 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2861
Damien Lespiaudd740782015-02-28 14:54:08 +00002862 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00002863 entry = &ddb->plane[pipe][plane];
2864 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2865 entry->start, entry->end,
2866 skl_ddb_entry_size(entry));
2867 }
2868
2869 entry = &ddb->cursor[pipe];
2870 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2871 entry->end, skl_ddb_entry_size(entry));
2872 }
2873
2874 drm_modeset_unlock_all(dev);
2875
2876 return 0;
2877}
2878
Vandana Kannana54746e2015-03-03 20:53:10 +05302879static void drrs_status_per_crtc(struct seq_file *m,
2880 struct drm_device *dev, struct intel_crtc *intel_crtc)
2881{
2882 struct intel_encoder *intel_encoder;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 struct i915_drrs *drrs = &dev_priv->drrs;
2885 int vrefresh = 0;
2886
2887 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
2888 /* Encoder connected on this CRTC */
2889 switch (intel_encoder->type) {
2890 case INTEL_OUTPUT_EDP:
2891 seq_puts(m, "eDP:\n");
2892 break;
2893 case INTEL_OUTPUT_DSI:
2894 seq_puts(m, "DSI:\n");
2895 break;
2896 case INTEL_OUTPUT_HDMI:
2897 seq_puts(m, "HDMI:\n");
2898 break;
2899 case INTEL_OUTPUT_DISPLAYPORT:
2900 seq_puts(m, "DP:\n");
2901 break;
2902 default:
2903 seq_printf(m, "Other encoder (id=%d).\n",
2904 intel_encoder->type);
2905 return;
2906 }
2907 }
2908
2909 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
2910 seq_puts(m, "\tVBT: DRRS_type: Static");
2911 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
2912 seq_puts(m, "\tVBT: DRRS_type: Seamless");
2913 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
2914 seq_puts(m, "\tVBT: DRRS_type: None");
2915 else
2916 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
2917
2918 seq_puts(m, "\n\n");
2919
2920 if (intel_crtc->config->has_drrs) {
2921 struct intel_panel *panel;
2922
2923 mutex_lock(&drrs->mutex);
2924 /* DRRS Supported */
2925 seq_puts(m, "\tDRRS Supported: Yes\n");
2926
2927 /* disable_drrs() will make drrs->dp NULL */
2928 if (!drrs->dp) {
2929 seq_puts(m, "Idleness DRRS: Disabled");
2930 mutex_unlock(&drrs->mutex);
2931 return;
2932 }
2933
2934 panel = &drrs->dp->attached_connector->panel;
2935 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
2936 drrs->busy_frontbuffer_bits);
2937
2938 seq_puts(m, "\n\t\t");
2939 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
2940 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
2941 vrefresh = panel->fixed_mode->vrefresh;
2942 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
2943 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
2944 vrefresh = panel->downclock_mode->vrefresh;
2945 } else {
2946 seq_printf(m, "DRRS_State: Unknown(%d)\n",
2947 drrs->refresh_rate_type);
2948 mutex_unlock(&drrs->mutex);
2949 return;
2950 }
2951 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
2952
2953 seq_puts(m, "\n\t\t");
2954 mutex_unlock(&drrs->mutex);
2955 } else {
2956 /* DRRS not supported. Print the VBT parameter*/
2957 seq_puts(m, "\tDRRS Supported : No");
2958 }
2959 seq_puts(m, "\n");
2960}
2961
2962static int i915_drrs_status(struct seq_file *m, void *unused)
2963{
2964 struct drm_info_node *node = m->private;
2965 struct drm_device *dev = node->minor->dev;
2966 struct intel_crtc *intel_crtc;
2967 int active_crtc_cnt = 0;
2968
2969 for_each_intel_crtc(dev, intel_crtc) {
2970 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
2971
2972 if (intel_crtc->active) {
2973 active_crtc_cnt++;
2974 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
2975
2976 drrs_status_per_crtc(m, dev, intel_crtc);
2977 }
2978
2979 drm_modeset_unlock(&intel_crtc->base.mutex);
2980 }
2981
2982 if (!active_crtc_cnt)
2983 seq_puts(m, "No active crtc found\n");
2984
2985 return 0;
2986}
2987
Damien Lespiau07144422013-10-15 18:55:40 +01002988struct pipe_crc_info {
2989 const char *name;
2990 struct drm_device *dev;
2991 enum pipe pipe;
2992};
2993
Dave Airlie11bed952014-05-12 15:22:27 +10002994static int i915_dp_mst_info(struct seq_file *m, void *unused)
2995{
2996 struct drm_info_node *node = (struct drm_info_node *) m->private;
2997 struct drm_device *dev = node->minor->dev;
2998 struct drm_encoder *encoder;
2999 struct intel_encoder *intel_encoder;
3000 struct intel_digital_port *intel_dig_port;
3001 drm_modeset_lock_all(dev);
3002 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3003 intel_encoder = to_intel_encoder(encoder);
3004 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3005 continue;
3006 intel_dig_port = enc_to_dig_port(encoder);
3007 if (!intel_dig_port->dp.can_mst)
3008 continue;
3009
3010 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3011 }
3012 drm_modeset_unlock_all(dev);
3013 return 0;
3014}
3015
Damien Lespiau07144422013-10-15 18:55:40 +01003016static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003017{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003018 struct pipe_crc_info *info = inode->i_private;
3019 struct drm_i915_private *dev_priv = info->dev->dev_private;
3020 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3021
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003022 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3023 return -ENODEV;
3024
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003025 spin_lock_irq(&pipe_crc->lock);
3026
3027 if (pipe_crc->opened) {
3028 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003029 return -EBUSY; /* already open */
3030 }
3031
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003032 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003033 filep->private_data = inode->i_private;
3034
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003035 spin_unlock_irq(&pipe_crc->lock);
3036
Damien Lespiau07144422013-10-15 18:55:40 +01003037 return 0;
3038}
3039
3040static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3041{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003042 struct pipe_crc_info *info = inode->i_private;
3043 struct drm_i915_private *dev_priv = info->dev->dev_private;
3044 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3045
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003046 spin_lock_irq(&pipe_crc->lock);
3047 pipe_crc->opened = false;
3048 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003049
Damien Lespiau07144422013-10-15 18:55:40 +01003050 return 0;
3051}
3052
3053/* (6 fields, 8 chars each, space separated (5) + '\n') */
3054#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3055/* account for \'0' */
3056#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3057
3058static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3059{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003060 assert_spin_locked(&pipe_crc->lock);
3061 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3062 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003063}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003064
Damien Lespiau07144422013-10-15 18:55:40 +01003065static ssize_t
3066i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3067 loff_t *pos)
3068{
3069 struct pipe_crc_info *info = filep->private_data;
3070 struct drm_device *dev = info->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3073 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003074 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003075 ssize_t bytes_read;
3076
3077 /*
3078 * Don't allow user space to provide buffers not big enough to hold
3079 * a line of data.
3080 */
3081 if (count < PIPE_CRC_LINE_LEN)
3082 return -EINVAL;
3083
3084 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3085 return 0;
3086
3087 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003088 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003089 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003090 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003091
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003092 if (filep->f_flags & O_NONBLOCK) {
3093 spin_unlock_irq(&pipe_crc->lock);
3094 return -EAGAIN;
3095 }
3096
3097 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3098 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3099 if (ret) {
3100 spin_unlock_irq(&pipe_crc->lock);
3101 return ret;
3102 }
Damien Lespiau07144422013-10-15 18:55:40 +01003103 }
3104
3105 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003106 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003107
Damien Lespiau07144422013-10-15 18:55:40 +01003108 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003109 while (n_entries > 0) {
3110 struct intel_pipe_crc_entry *entry =
3111 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003112 int ret;
3113
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003114 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3115 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3116 break;
3117
3118 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3119 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3120
Damien Lespiau07144422013-10-15 18:55:40 +01003121 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3122 "%8u %8x %8x %8x %8x %8x\n",
3123 entry->frame, entry->crc[0],
3124 entry->crc[1], entry->crc[2],
3125 entry->crc[3], entry->crc[4]);
3126
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003127 spin_unlock_irq(&pipe_crc->lock);
3128
3129 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003130 if (ret == PIPE_CRC_LINE_LEN)
3131 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003132
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003133 user_buf += PIPE_CRC_LINE_LEN;
3134 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003135
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003136 spin_lock_irq(&pipe_crc->lock);
3137 }
3138
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003139 spin_unlock_irq(&pipe_crc->lock);
3140
Damien Lespiau07144422013-10-15 18:55:40 +01003141 return bytes_read;
3142}
3143
3144static const struct file_operations i915_pipe_crc_fops = {
3145 .owner = THIS_MODULE,
3146 .open = i915_pipe_crc_open,
3147 .read = i915_pipe_crc_read,
3148 .release = i915_pipe_crc_release,
3149};
3150
3151static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3152 {
3153 .name = "i915_pipe_A_crc",
3154 .pipe = PIPE_A,
3155 },
3156 {
3157 .name = "i915_pipe_B_crc",
3158 .pipe = PIPE_B,
3159 },
3160 {
3161 .name = "i915_pipe_C_crc",
3162 .pipe = PIPE_C,
3163 },
3164};
3165
3166static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3167 enum pipe pipe)
3168{
3169 struct drm_device *dev = minor->dev;
3170 struct dentry *ent;
3171 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3172
3173 info->dev = dev;
3174 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3175 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003176 if (!ent)
3177 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003178
3179 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003180}
3181
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003182static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003183 "none",
3184 "plane1",
3185 "plane2",
3186 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003187 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003188 "TV",
3189 "DP-B",
3190 "DP-C",
3191 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003192 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003193};
3194
3195static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3196{
3197 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3198 return pipe_crc_sources[source];
3199}
3200
Damien Lespiaubd9db022013-10-15 18:55:36 +01003201static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003202{
3203 struct drm_device *dev = m->private;
3204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 int i;
3206
3207 for (i = 0; i < I915_MAX_PIPES; i++)
3208 seq_printf(m, "%c %s\n", pipe_name(i),
3209 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3210
3211 return 0;
3212}
3213
Damien Lespiaubd9db022013-10-15 18:55:36 +01003214static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003215{
3216 struct drm_device *dev = inode->i_private;
3217
Damien Lespiaubd9db022013-10-15 18:55:36 +01003218 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003219}
3220
Daniel Vetter46a19182013-11-01 10:50:20 +01003221static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003222 uint32_t *val)
3223{
Daniel Vetter46a19182013-11-01 10:50:20 +01003224 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3225 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3226
3227 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003228 case INTEL_PIPE_CRC_SOURCE_PIPE:
3229 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3230 break;
3231 case INTEL_PIPE_CRC_SOURCE_NONE:
3232 *val = 0;
3233 break;
3234 default:
3235 return -EINVAL;
3236 }
3237
3238 return 0;
3239}
3240
Daniel Vetter46a19182013-11-01 10:50:20 +01003241static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3242 enum intel_pipe_crc_source *source)
3243{
3244 struct intel_encoder *encoder;
3245 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003246 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003247 int ret = 0;
3248
3249 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3250
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003251 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003252 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003253 if (!encoder->base.crtc)
3254 continue;
3255
3256 crtc = to_intel_crtc(encoder->base.crtc);
3257
3258 if (crtc->pipe != pipe)
3259 continue;
3260
3261 switch (encoder->type) {
3262 case INTEL_OUTPUT_TVOUT:
3263 *source = INTEL_PIPE_CRC_SOURCE_TV;
3264 break;
3265 case INTEL_OUTPUT_DISPLAYPORT:
3266 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003267 dig_port = enc_to_dig_port(&encoder->base);
3268 switch (dig_port->port) {
3269 case PORT_B:
3270 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3271 break;
3272 case PORT_C:
3273 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3274 break;
3275 case PORT_D:
3276 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3277 break;
3278 default:
3279 WARN(1, "nonexisting DP port %c\n",
3280 port_name(dig_port->port));
3281 break;
3282 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003283 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003284 default:
3285 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003286 }
3287 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003288 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003289
3290 return ret;
3291}
3292
3293static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3294 enum pipe pipe,
3295 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003296 uint32_t *val)
3297{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003298 struct drm_i915_private *dev_priv = dev->dev_private;
3299 bool need_stable_symbols = false;
3300
Daniel Vetter46a19182013-11-01 10:50:20 +01003301 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3302 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3303 if (ret)
3304 return ret;
3305 }
3306
3307 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003308 case INTEL_PIPE_CRC_SOURCE_PIPE:
3309 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3310 break;
3311 case INTEL_PIPE_CRC_SOURCE_DP_B:
3312 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003313 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003314 break;
3315 case INTEL_PIPE_CRC_SOURCE_DP_C:
3316 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003317 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003318 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003319 case INTEL_PIPE_CRC_SOURCE_DP_D:
3320 if (!IS_CHERRYVIEW(dev))
3321 return -EINVAL;
3322 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3323 need_stable_symbols = true;
3324 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003325 case INTEL_PIPE_CRC_SOURCE_NONE:
3326 *val = 0;
3327 break;
3328 default:
3329 return -EINVAL;
3330 }
3331
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003332 /*
3333 * When the pipe CRC tap point is after the transcoders we need
3334 * to tweak symbol-level features to produce a deterministic series of
3335 * symbols for a given frame. We need to reset those features only once
3336 * a frame (instead of every nth symbol):
3337 * - DC-balance: used to ensure a better clock recovery from the data
3338 * link (SDVO)
3339 * - DisplayPort scrambling: used for EMI reduction
3340 */
3341 if (need_stable_symbols) {
3342 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3343
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003344 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003345 switch (pipe) {
3346 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003347 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003348 break;
3349 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003350 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003351 break;
3352 case PIPE_C:
3353 tmp |= PIPE_C_SCRAMBLE_RESET;
3354 break;
3355 default:
3356 return -EINVAL;
3357 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003358 I915_WRITE(PORT_DFT2_G4X, tmp);
3359 }
3360
Daniel Vetter7ac01292013-10-18 16:37:06 +02003361 return 0;
3362}
3363
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003364static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003365 enum pipe pipe,
3366 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003367 uint32_t *val)
3368{
Daniel Vetter84093602013-11-01 10:50:21 +01003369 struct drm_i915_private *dev_priv = dev->dev_private;
3370 bool need_stable_symbols = false;
3371
Daniel Vetter46a19182013-11-01 10:50:20 +01003372 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3373 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3374 if (ret)
3375 return ret;
3376 }
3377
3378 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003379 case INTEL_PIPE_CRC_SOURCE_PIPE:
3380 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3381 break;
3382 case INTEL_PIPE_CRC_SOURCE_TV:
3383 if (!SUPPORTS_TV(dev))
3384 return -EINVAL;
3385 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3386 break;
3387 case INTEL_PIPE_CRC_SOURCE_DP_B:
3388 if (!IS_G4X(dev))
3389 return -EINVAL;
3390 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003391 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003392 break;
3393 case INTEL_PIPE_CRC_SOURCE_DP_C:
3394 if (!IS_G4X(dev))
3395 return -EINVAL;
3396 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003397 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003398 break;
3399 case INTEL_PIPE_CRC_SOURCE_DP_D:
3400 if (!IS_G4X(dev))
3401 return -EINVAL;
3402 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003403 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003404 break;
3405 case INTEL_PIPE_CRC_SOURCE_NONE:
3406 *val = 0;
3407 break;
3408 default:
3409 return -EINVAL;
3410 }
3411
Daniel Vetter84093602013-11-01 10:50:21 +01003412 /*
3413 * When the pipe CRC tap point is after the transcoders we need
3414 * to tweak symbol-level features to produce a deterministic series of
3415 * symbols for a given frame. We need to reset those features only once
3416 * a frame (instead of every nth symbol):
3417 * - DC-balance: used to ensure a better clock recovery from the data
3418 * link (SDVO)
3419 * - DisplayPort scrambling: used for EMI reduction
3420 */
3421 if (need_stable_symbols) {
3422 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3423
3424 WARN_ON(!IS_G4X(dev));
3425
3426 I915_WRITE(PORT_DFT_I9XX,
3427 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3428
3429 if (pipe == PIPE_A)
3430 tmp |= PIPE_A_SCRAMBLE_RESET;
3431 else
3432 tmp |= PIPE_B_SCRAMBLE_RESET;
3433
3434 I915_WRITE(PORT_DFT2_G4X, tmp);
3435 }
3436
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003437 return 0;
3438}
3439
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003440static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3441 enum pipe pipe)
3442{
3443 struct drm_i915_private *dev_priv = dev->dev_private;
3444 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3445
Ville Syrjäläeb736672014-12-09 21:28:28 +02003446 switch (pipe) {
3447 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003448 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003449 break;
3450 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003451 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003452 break;
3453 case PIPE_C:
3454 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3455 break;
3456 default:
3457 return;
3458 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003459 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3460 tmp &= ~DC_BALANCE_RESET_VLV;
3461 I915_WRITE(PORT_DFT2_G4X, tmp);
3462
3463}
3464
Daniel Vetter84093602013-11-01 10:50:21 +01003465static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3466 enum pipe pipe)
3467{
3468 struct drm_i915_private *dev_priv = dev->dev_private;
3469 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3470
3471 if (pipe == PIPE_A)
3472 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3473 else
3474 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3475 I915_WRITE(PORT_DFT2_G4X, tmp);
3476
3477 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3478 I915_WRITE(PORT_DFT_I9XX,
3479 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3480 }
3481}
3482
Daniel Vetter46a19182013-11-01 10:50:20 +01003483static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003484 uint32_t *val)
3485{
Daniel Vetter46a19182013-11-01 10:50:20 +01003486 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3487 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3488
3489 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003490 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3491 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3492 break;
3493 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3494 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3495 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003496 case INTEL_PIPE_CRC_SOURCE_PIPE:
3497 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3498 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003499 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003500 *val = 0;
3501 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003502 default:
3503 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003504 }
3505
3506 return 0;
3507}
3508
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003509static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3510{
3511 struct drm_i915_private *dev_priv = dev->dev_private;
3512 struct intel_crtc *crtc =
3513 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3514
3515 drm_modeset_lock_all(dev);
3516 /*
3517 * If we use the eDP transcoder we need to make sure that we don't
3518 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3519 * relevant on hsw with pipe A when using the always-on power well
3520 * routing.
3521 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003522 if (crtc->config->cpu_transcoder == TRANSCODER_EDP &&
3523 !crtc->config->pch_pfit.enabled) {
3524 crtc->config->pch_pfit.force_thru = true;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003525
3526 intel_display_power_get(dev_priv,
3527 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3528
3529 dev_priv->display.crtc_disable(&crtc->base);
3530 dev_priv->display.crtc_enable(&crtc->base);
3531 }
3532 drm_modeset_unlock_all(dev);
3533}
3534
3535static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3536{
3537 struct drm_i915_private *dev_priv = dev->dev_private;
3538 struct intel_crtc *crtc =
3539 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3540
3541 drm_modeset_lock_all(dev);
3542 /*
3543 * If we use the eDP transcoder we need to make sure that we don't
3544 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3545 * relevant on hsw with pipe A when using the always-on power well
3546 * routing.
3547 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003548 if (crtc->config->pch_pfit.force_thru) {
3549 crtc->config->pch_pfit.force_thru = false;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003550
3551 dev_priv->display.crtc_disable(&crtc->base);
3552 dev_priv->display.crtc_enable(&crtc->base);
3553
3554 intel_display_power_put(dev_priv,
3555 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3556 }
3557 drm_modeset_unlock_all(dev);
3558}
3559
3560static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3561 enum pipe pipe,
3562 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003563 uint32_t *val)
3564{
Daniel Vetter46a19182013-11-01 10:50:20 +01003565 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3566 *source = INTEL_PIPE_CRC_SOURCE_PF;
3567
3568 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003569 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3570 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3571 break;
3572 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3573 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3574 break;
3575 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003576 if (IS_HASWELL(dev) && pipe == PIPE_A)
3577 hsw_trans_edp_pipe_A_crc_wa(dev);
3578
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003579 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3580 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003581 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003582 *val = 0;
3583 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003584 default:
3585 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003586 }
3587
3588 return 0;
3589}
3590
Daniel Vetter926321d2013-10-16 13:30:34 +02003591static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3592 enum intel_pipe_crc_source source)
3593{
3594 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003595 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003596 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3597 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003598 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003599 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003600
Damien Lespiaucc3da172013-10-15 18:55:31 +01003601 if (pipe_crc->source == source)
3602 return 0;
3603
Damien Lespiauae676fc2013-10-15 18:55:32 +01003604 /* forbid changing the source without going back to 'none' */
3605 if (pipe_crc->source && source)
3606 return -EINVAL;
3607
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003608 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3609 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3610 return -EIO;
3611 }
3612
Daniel Vetter52f843f2013-10-21 17:26:38 +02003613 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003614 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003615 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003616 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003617 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003618 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003619 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003620 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003621 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003622 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003623
3624 if (ret != 0)
3625 return ret;
3626
Damien Lespiau4b584362013-10-15 18:55:33 +01003627 /* none -> real source transition */
3628 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003629 struct intel_pipe_crc_entry *entries;
3630
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003631 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3632 pipe_name(pipe), pipe_crc_source_name(source));
3633
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02003634 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3635 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003636 GFP_KERNEL);
3637 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003638 return -ENOMEM;
3639
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003640 /*
3641 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3642 * enabled and disabled dynamically based on package C states,
3643 * user space can't make reliable use of the CRCs, so let's just
3644 * completely disable it.
3645 */
3646 hsw_disable_ips(crtc);
3647
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003648 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01003649 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003650 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003651 pipe_crc->head = 0;
3652 pipe_crc->tail = 0;
3653 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003654 }
3655
Damien Lespiaucc3da172013-10-15 18:55:31 +01003656 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003657
Daniel Vetter926321d2013-10-16 13:30:34 +02003658 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3659 POSTING_READ(PIPE_CRC_CTL(pipe));
3660
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003661 /* real source -> none transition */
3662 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003663 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003664 struct intel_crtc *crtc =
3665 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003666
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003667 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3668 pipe_name(pipe));
3669
Daniel Vettera33d7102014-06-06 08:22:08 +02003670 drm_modeset_lock(&crtc->base.mutex, NULL);
3671 if (crtc->active)
3672 intel_wait_for_vblank(dev, pipe);
3673 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003674
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003675 spin_lock_irq(&pipe_crc->lock);
3676 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003677 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003678 pipe_crc->head = 0;
3679 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003680 spin_unlock_irq(&pipe_crc->lock);
3681
3682 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003683
3684 if (IS_G4X(dev))
3685 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003686 else if (IS_VALLEYVIEW(dev))
3687 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003688 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3689 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003690
3691 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003692 }
3693
Daniel Vetter926321d2013-10-16 13:30:34 +02003694 return 0;
3695}
3696
3697/*
3698 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003699 * command: wsp* object wsp+ name wsp+ source wsp*
3700 * object: 'pipe'
3701 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003702 * source: (none | plane1 | plane2 | pf)
3703 * wsp: (#0x20 | #0x9 | #0xA)+
3704 *
3705 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003706 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3707 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003708 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003709static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003710{
3711 int n_words = 0;
3712
3713 while (*buf) {
3714 char *end;
3715
3716 /* skip leading white space */
3717 buf = skip_spaces(buf);
3718 if (!*buf)
3719 break; /* end of buffer */
3720
3721 /* find end of word */
3722 for (end = buf; *end && !isspace(*end); end++)
3723 ;
3724
3725 if (n_words == max_words) {
3726 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3727 max_words);
3728 return -EINVAL; /* ran out of words[] before bytes */
3729 }
3730
3731 if (*end)
3732 *end++ = '\0';
3733 words[n_words++] = buf;
3734 buf = end;
3735 }
3736
3737 return n_words;
3738}
3739
Damien Lespiaub94dec82013-10-15 18:55:35 +01003740enum intel_pipe_crc_object {
3741 PIPE_CRC_OBJECT_PIPE,
3742};
3743
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003744static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003745 "pipe",
3746};
3747
3748static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003749display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003750{
3751 int i;
3752
3753 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3754 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003755 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003756 return 0;
3757 }
3758
3759 return -EINVAL;
3760}
3761
Damien Lespiaubd9db022013-10-15 18:55:36 +01003762static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003763{
3764 const char name = buf[0];
3765
3766 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3767 return -EINVAL;
3768
3769 *pipe = name - 'A';
3770
3771 return 0;
3772}
3773
3774static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003775display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003776{
3777 int i;
3778
3779 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3780 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003781 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003782 return 0;
3783 }
3784
3785 return -EINVAL;
3786}
3787
Damien Lespiaubd9db022013-10-15 18:55:36 +01003788static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003789{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003790#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003791 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003792 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003793 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003794 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003795 enum intel_pipe_crc_source source;
3796
Damien Lespiaubd9db022013-10-15 18:55:36 +01003797 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003798 if (n_words != N_WORDS) {
3799 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3800 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003801 return -EINVAL;
3802 }
3803
Damien Lespiaubd9db022013-10-15 18:55:36 +01003804 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003805 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003806 return -EINVAL;
3807 }
3808
Damien Lespiaubd9db022013-10-15 18:55:36 +01003809 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003810 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3811 return -EINVAL;
3812 }
3813
Damien Lespiaubd9db022013-10-15 18:55:36 +01003814 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003815 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003816 return -EINVAL;
3817 }
3818
3819 return pipe_crc_set_source(dev, pipe, source);
3820}
3821
Damien Lespiaubd9db022013-10-15 18:55:36 +01003822static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3823 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003824{
3825 struct seq_file *m = file->private_data;
3826 struct drm_device *dev = m->private;
3827 char *tmpbuf;
3828 int ret;
3829
3830 if (len == 0)
3831 return 0;
3832
3833 if (len > PAGE_SIZE - 1) {
3834 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3835 PAGE_SIZE);
3836 return -E2BIG;
3837 }
3838
3839 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3840 if (!tmpbuf)
3841 return -ENOMEM;
3842
3843 if (copy_from_user(tmpbuf, ubuf, len)) {
3844 ret = -EFAULT;
3845 goto out;
3846 }
3847 tmpbuf[len] = '\0';
3848
Damien Lespiaubd9db022013-10-15 18:55:36 +01003849 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003850
3851out:
3852 kfree(tmpbuf);
3853 if (ret < 0)
3854 return ret;
3855
3856 *offp += len;
3857 return len;
3858}
3859
Damien Lespiaubd9db022013-10-15 18:55:36 +01003860static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003861 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003862 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003863 .read = seq_read,
3864 .llseek = seq_lseek,
3865 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003866 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003867};
3868
Damien Lespiau97e94b22014-11-04 17:06:50 +00003869static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003870{
3871 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003872 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003873 int level;
3874
3875 drm_modeset_lock_all(dev);
3876
3877 for (level = 0; level < num_levels; level++) {
3878 unsigned int latency = wm[level];
3879
Damien Lespiau97e94b22014-11-04 17:06:50 +00003880 /*
3881 * - WM1+ latency values in 0.5us units
3882 * - latencies are in us on gen9
3883 */
3884 if (INTEL_INFO(dev)->gen >= 9)
3885 latency *= 10;
3886 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003887 latency *= 5;
3888
3889 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003890 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003891 }
3892
3893 drm_modeset_unlock_all(dev);
3894}
3895
3896static int pri_wm_latency_show(struct seq_file *m, void *data)
3897{
3898 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003899 struct drm_i915_private *dev_priv = dev->dev_private;
3900 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003901
Damien Lespiau97e94b22014-11-04 17:06:50 +00003902 if (INTEL_INFO(dev)->gen >= 9)
3903 latencies = dev_priv->wm.skl_latency;
3904 else
3905 latencies = to_i915(dev)->wm.pri_latency;
3906
3907 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003908
3909 return 0;
3910}
3911
3912static int spr_wm_latency_show(struct seq_file *m, void *data)
3913{
3914 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003917
Damien Lespiau97e94b22014-11-04 17:06:50 +00003918 if (INTEL_INFO(dev)->gen >= 9)
3919 latencies = dev_priv->wm.skl_latency;
3920 else
3921 latencies = to_i915(dev)->wm.spr_latency;
3922
3923 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003924
3925 return 0;
3926}
3927
3928static int cur_wm_latency_show(struct seq_file *m, void *data)
3929{
3930 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003931 struct drm_i915_private *dev_priv = dev->dev_private;
3932 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003933
Damien Lespiau97e94b22014-11-04 17:06:50 +00003934 if (INTEL_INFO(dev)->gen >= 9)
3935 latencies = dev_priv->wm.skl_latency;
3936 else
3937 latencies = to_i915(dev)->wm.cur_latency;
3938
3939 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003940
3941 return 0;
3942}
3943
3944static int pri_wm_latency_open(struct inode *inode, struct file *file)
3945{
3946 struct drm_device *dev = inode->i_private;
3947
Sonika Jindal9ad02572014-07-21 15:23:39 +05303948 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003949 return -ENODEV;
3950
3951 return single_open(file, pri_wm_latency_show, dev);
3952}
3953
3954static int spr_wm_latency_open(struct inode *inode, struct file *file)
3955{
3956 struct drm_device *dev = inode->i_private;
3957
Sonika Jindal9ad02572014-07-21 15:23:39 +05303958 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003959 return -ENODEV;
3960
3961 return single_open(file, spr_wm_latency_show, dev);
3962}
3963
3964static int cur_wm_latency_open(struct inode *inode, struct file *file)
3965{
3966 struct drm_device *dev = inode->i_private;
3967
Sonika Jindal9ad02572014-07-21 15:23:39 +05303968 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003969 return -ENODEV;
3970
3971 return single_open(file, cur_wm_latency_show, dev);
3972}
3973
3974static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003975 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003976{
3977 struct seq_file *m = file->private_data;
3978 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003979 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003980 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003981 int level;
3982 int ret;
3983 char tmp[32];
3984
3985 if (len >= sizeof(tmp))
3986 return -EINVAL;
3987
3988 if (copy_from_user(tmp, ubuf, len))
3989 return -EFAULT;
3990
3991 tmp[len] = '\0';
3992
Damien Lespiau97e94b22014-11-04 17:06:50 +00003993 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3994 &new[0], &new[1], &new[2], &new[3],
3995 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003996 if (ret != num_levels)
3997 return -EINVAL;
3998
3999 drm_modeset_lock_all(dev);
4000
4001 for (level = 0; level < num_levels; level++)
4002 wm[level] = new[level];
4003
4004 drm_modeset_unlock_all(dev);
4005
4006 return len;
4007}
4008
4009
4010static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4011 size_t len, loff_t *offp)
4012{
4013 struct seq_file *m = file->private_data;
4014 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004015 struct drm_i915_private *dev_priv = dev->dev_private;
4016 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004017
Damien Lespiau97e94b22014-11-04 17:06:50 +00004018 if (INTEL_INFO(dev)->gen >= 9)
4019 latencies = dev_priv->wm.skl_latency;
4020 else
4021 latencies = to_i915(dev)->wm.pri_latency;
4022
4023 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004024}
4025
4026static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4027 size_t len, loff_t *offp)
4028{
4029 struct seq_file *m = file->private_data;
4030 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004031 struct drm_i915_private *dev_priv = dev->dev_private;
4032 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004033
Damien Lespiau97e94b22014-11-04 17:06:50 +00004034 if (INTEL_INFO(dev)->gen >= 9)
4035 latencies = dev_priv->wm.skl_latency;
4036 else
4037 latencies = to_i915(dev)->wm.spr_latency;
4038
4039 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004040}
4041
4042static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4043 size_t len, loff_t *offp)
4044{
4045 struct seq_file *m = file->private_data;
4046 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004047 struct drm_i915_private *dev_priv = dev->dev_private;
4048 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004049
Damien Lespiau97e94b22014-11-04 17:06:50 +00004050 if (INTEL_INFO(dev)->gen >= 9)
4051 latencies = dev_priv->wm.skl_latency;
4052 else
4053 latencies = to_i915(dev)->wm.cur_latency;
4054
4055 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004056}
4057
4058static const struct file_operations i915_pri_wm_latency_fops = {
4059 .owner = THIS_MODULE,
4060 .open = pri_wm_latency_open,
4061 .read = seq_read,
4062 .llseek = seq_lseek,
4063 .release = single_release,
4064 .write = pri_wm_latency_write
4065};
4066
4067static const struct file_operations i915_spr_wm_latency_fops = {
4068 .owner = THIS_MODULE,
4069 .open = spr_wm_latency_open,
4070 .read = seq_read,
4071 .llseek = seq_lseek,
4072 .release = single_release,
4073 .write = spr_wm_latency_write
4074};
4075
4076static const struct file_operations i915_cur_wm_latency_fops = {
4077 .owner = THIS_MODULE,
4078 .open = cur_wm_latency_open,
4079 .read = seq_read,
4080 .llseek = seq_lseek,
4081 .release = single_release,
4082 .write = cur_wm_latency_write
4083};
4084
Kees Cook647416f2013-03-10 14:10:06 -07004085static int
4086i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004087{
Kees Cook647416f2013-03-10 14:10:06 -07004088 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004089 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004090
Kees Cook647416f2013-03-10 14:10:06 -07004091 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004092
Kees Cook647416f2013-03-10 14:10:06 -07004093 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004094}
4095
Kees Cook647416f2013-03-10 14:10:06 -07004096static int
4097i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004098{
Kees Cook647416f2013-03-10 14:10:06 -07004099 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004100 struct drm_i915_private *dev_priv = dev->dev_private;
4101
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004102 /*
4103 * There is no safeguard against this debugfs entry colliding
4104 * with the hangcheck calling same i915_handle_error() in
4105 * parallel, causing an explosion. For now we assume that the
4106 * test harness is responsible enough not to inject gpu hangs
4107 * while it is writing to 'i915_wedged'
4108 */
4109
4110 if (i915_reset_in_progress(&dev_priv->gpu_error))
4111 return -EAGAIN;
4112
Imre Deakd46c0512014-04-14 20:24:27 +03004113 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004114
Mika Kuoppala58174462014-02-25 17:11:26 +02004115 i915_handle_error(dev, val,
4116 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004117
4118 intel_runtime_pm_put(dev_priv);
4119
Kees Cook647416f2013-03-10 14:10:06 -07004120 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004121}
4122
Kees Cook647416f2013-03-10 14:10:06 -07004123DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4124 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004125 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004126
Kees Cook647416f2013-03-10 14:10:06 -07004127static int
4128i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004129{
Kees Cook647416f2013-03-10 14:10:06 -07004130 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004132
Kees Cook647416f2013-03-10 14:10:06 -07004133 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004134
Kees Cook647416f2013-03-10 14:10:06 -07004135 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004136}
4137
Kees Cook647416f2013-03-10 14:10:06 -07004138static int
4139i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004140{
Kees Cook647416f2013-03-10 14:10:06 -07004141 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004142 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004143 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004144
Kees Cook647416f2013-03-10 14:10:06 -07004145 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004146
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004147 ret = mutex_lock_interruptible(&dev->struct_mutex);
4148 if (ret)
4149 return ret;
4150
Daniel Vetter99584db2012-11-14 17:14:04 +01004151 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004152 mutex_unlock(&dev->struct_mutex);
4153
Kees Cook647416f2013-03-10 14:10:06 -07004154 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004155}
4156
Kees Cook647416f2013-03-10 14:10:06 -07004157DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4158 i915_ring_stop_get, i915_ring_stop_set,
4159 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004160
Chris Wilson094f9a52013-09-25 17:34:55 +01004161static int
4162i915_ring_missed_irq_get(void *data, u64 *val)
4163{
4164 struct drm_device *dev = data;
4165 struct drm_i915_private *dev_priv = dev->dev_private;
4166
4167 *val = dev_priv->gpu_error.missed_irq_rings;
4168 return 0;
4169}
4170
4171static int
4172i915_ring_missed_irq_set(void *data, u64 val)
4173{
4174 struct drm_device *dev = data;
4175 struct drm_i915_private *dev_priv = dev->dev_private;
4176 int ret;
4177
4178 /* Lock against concurrent debugfs callers */
4179 ret = mutex_lock_interruptible(&dev->struct_mutex);
4180 if (ret)
4181 return ret;
4182 dev_priv->gpu_error.missed_irq_rings = val;
4183 mutex_unlock(&dev->struct_mutex);
4184
4185 return 0;
4186}
4187
4188DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4189 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4190 "0x%08llx\n");
4191
4192static int
4193i915_ring_test_irq_get(void *data, u64 *val)
4194{
4195 struct drm_device *dev = data;
4196 struct drm_i915_private *dev_priv = dev->dev_private;
4197
4198 *val = dev_priv->gpu_error.test_irq_rings;
4199
4200 return 0;
4201}
4202
4203static int
4204i915_ring_test_irq_set(void *data, u64 val)
4205{
4206 struct drm_device *dev = data;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 int ret;
4209
4210 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4211
4212 /* Lock against concurrent debugfs callers */
4213 ret = mutex_lock_interruptible(&dev->struct_mutex);
4214 if (ret)
4215 return ret;
4216
4217 dev_priv->gpu_error.test_irq_rings = val;
4218 mutex_unlock(&dev->struct_mutex);
4219
4220 return 0;
4221}
4222
4223DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4224 i915_ring_test_irq_get, i915_ring_test_irq_set,
4225 "0x%08llx\n");
4226
Chris Wilsondd624af2013-01-15 12:39:35 +00004227#define DROP_UNBOUND 0x1
4228#define DROP_BOUND 0x2
4229#define DROP_RETIRE 0x4
4230#define DROP_ACTIVE 0x8
4231#define DROP_ALL (DROP_UNBOUND | \
4232 DROP_BOUND | \
4233 DROP_RETIRE | \
4234 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004235static int
4236i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004237{
Kees Cook647416f2013-03-10 14:10:06 -07004238 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004239
Kees Cook647416f2013-03-10 14:10:06 -07004240 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004241}
4242
Kees Cook647416f2013-03-10 14:10:06 -07004243static int
4244i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004245{
Kees Cook647416f2013-03-10 14:10:06 -07004246 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004247 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004248 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004249
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004250 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004251
4252 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4253 * on ioctls on -EAGAIN. */
4254 ret = mutex_lock_interruptible(&dev->struct_mutex);
4255 if (ret)
4256 return ret;
4257
4258 if (val & DROP_ACTIVE) {
4259 ret = i915_gpu_idle(dev);
4260 if (ret)
4261 goto unlock;
4262 }
4263
4264 if (val & (DROP_RETIRE | DROP_ACTIVE))
4265 i915_gem_retire_requests(dev);
4266
Chris Wilson21ab4e72014-09-09 11:16:08 +01004267 if (val & DROP_BOUND)
4268 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004269
Chris Wilson21ab4e72014-09-09 11:16:08 +01004270 if (val & DROP_UNBOUND)
4271 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004272
4273unlock:
4274 mutex_unlock(&dev->struct_mutex);
4275
Kees Cook647416f2013-03-10 14:10:06 -07004276 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004277}
4278
Kees Cook647416f2013-03-10 14:10:06 -07004279DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4280 i915_drop_caches_get, i915_drop_caches_set,
4281 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004282
Kees Cook647416f2013-03-10 14:10:06 -07004283static int
4284i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004285{
Kees Cook647416f2013-03-10 14:10:06 -07004286 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004287 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004288 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004289
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004290 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004291 return -ENODEV;
4292
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004293 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4294
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004295 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004296 if (ret)
4297 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004298
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004299 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004300 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004301
Kees Cook647416f2013-03-10 14:10:06 -07004302 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004303}
4304
Kees Cook647416f2013-03-10 14:10:06 -07004305static int
4306i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004307{
Kees Cook647416f2013-03-10 14:10:06 -07004308 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004309 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304310 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004311 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004312
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004313 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004314 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004315
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004316 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4317
Kees Cook647416f2013-03-10 14:10:06 -07004318 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004319
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004320 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004321 if (ret)
4322 return ret;
4323
Jesse Barnes358733e2011-07-27 11:53:01 -07004324 /*
4325 * Turbo will still be enabled, but won't go above the set value.
4326 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304327 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004328
Akash Goelbc4d91f2015-02-26 16:09:47 +05304329 hw_max = dev_priv->rps.max_freq;
4330 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004331
Ben Widawskyb39fb292014-03-19 18:31:11 -07004332 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004333 mutex_unlock(&dev_priv->rps.hw_lock);
4334 return -EINVAL;
4335 }
4336
Ben Widawskyb39fb292014-03-19 18:31:11 -07004337 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004338
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004339 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004340
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004341 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004342
Kees Cook647416f2013-03-10 14:10:06 -07004343 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004344}
4345
Kees Cook647416f2013-03-10 14:10:06 -07004346DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4347 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004348 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004349
Kees Cook647416f2013-03-10 14:10:06 -07004350static int
4351i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004352{
Kees Cook647416f2013-03-10 14:10:06 -07004353 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004354 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004355 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004356
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004357 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004358 return -ENODEV;
4359
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004360 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4361
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004362 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004363 if (ret)
4364 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004365
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004366 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004367 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004368
Kees Cook647416f2013-03-10 14:10:06 -07004369 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004370}
4371
Kees Cook647416f2013-03-10 14:10:06 -07004372static int
4373i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004374{
Kees Cook647416f2013-03-10 14:10:06 -07004375 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004376 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304377 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004378 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004379
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004380 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004381 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004382
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004383 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4384
Kees Cook647416f2013-03-10 14:10:06 -07004385 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004386
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004387 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004388 if (ret)
4389 return ret;
4390
Jesse Barnes1523c312012-05-25 12:34:54 -07004391 /*
4392 * Turbo will still be enabled, but won't go below the set value.
4393 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304394 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004395
Akash Goelbc4d91f2015-02-26 16:09:47 +05304396 hw_max = dev_priv->rps.max_freq;
4397 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004398
Ben Widawskyb39fb292014-03-19 18:31:11 -07004399 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004400 mutex_unlock(&dev_priv->rps.hw_lock);
4401 return -EINVAL;
4402 }
4403
Ben Widawskyb39fb292014-03-19 18:31:11 -07004404 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004405
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004406 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004407
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004408 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004409
Kees Cook647416f2013-03-10 14:10:06 -07004410 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004411}
4412
Kees Cook647416f2013-03-10 14:10:06 -07004413DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4414 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004415 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004416
Kees Cook647416f2013-03-10 14:10:06 -07004417static int
4418i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004419{
Kees Cook647416f2013-03-10 14:10:06 -07004420 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004421 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004422 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004423 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004424
Daniel Vetter004777c2012-08-09 15:07:01 +02004425 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4426 return -ENODEV;
4427
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004428 ret = mutex_lock_interruptible(&dev->struct_mutex);
4429 if (ret)
4430 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004431 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004432
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004433 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004434
4435 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004436 mutex_unlock(&dev_priv->dev->struct_mutex);
4437
Kees Cook647416f2013-03-10 14:10:06 -07004438 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004439
Kees Cook647416f2013-03-10 14:10:06 -07004440 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004441}
4442
Kees Cook647416f2013-03-10 14:10:06 -07004443static int
4444i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004445{
Kees Cook647416f2013-03-10 14:10:06 -07004446 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004447 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004448 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004449
Daniel Vetter004777c2012-08-09 15:07:01 +02004450 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4451 return -ENODEV;
4452
Kees Cook647416f2013-03-10 14:10:06 -07004453 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004454 return -EINVAL;
4455
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004456 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004457 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004458
4459 /* Update the cache sharing policy here as well */
4460 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4461 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4462 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4463 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4464
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004465 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004466 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004467}
4468
Kees Cook647416f2013-03-10 14:10:06 -07004469DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4470 i915_cache_sharing_get, i915_cache_sharing_set,
4471 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004472
Jeff McGee5d395252015-04-03 18:13:17 -07004473struct sseu_dev_status {
4474 unsigned int slice_total;
4475 unsigned int subslice_total;
4476 unsigned int subslice_per_slice;
4477 unsigned int eu_total;
4478 unsigned int eu_per_subslice;
4479};
4480
4481static void cherryview_sseu_device_status(struct drm_device *dev,
4482 struct sseu_dev_status *stat)
4483{
4484 struct drm_i915_private *dev_priv = dev->dev_private;
4485 const int ss_max = 2;
4486 int ss;
4487 u32 sig1[ss_max], sig2[ss_max];
4488
4489 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4490 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4491 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4492 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4493
4494 for (ss = 0; ss < ss_max; ss++) {
4495 unsigned int eu_cnt;
4496
4497 if (sig1[ss] & CHV_SS_PG_ENABLE)
4498 /* skip disabled subslice */
4499 continue;
4500
4501 stat->slice_total = 1;
4502 stat->subslice_per_slice++;
4503 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4504 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4505 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4506 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4507 stat->eu_total += eu_cnt;
4508 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4509 }
4510 stat->subslice_total = stat->subslice_per_slice;
4511}
4512
4513static void gen9_sseu_device_status(struct drm_device *dev,
4514 struct sseu_dev_status *stat)
4515{
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 const int s_max = 3, ss_max = 4;
4518 int s, ss;
4519 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4520
4521 s_reg[0] = I915_READ(GEN9_SLICE0_PGCTL_ACK);
4522 s_reg[1] = I915_READ(GEN9_SLICE1_PGCTL_ACK);
4523 s_reg[2] = I915_READ(GEN9_SLICE2_PGCTL_ACK);
4524 eu_reg[0] = I915_READ(GEN9_SLICE0_SS01_EU_PGCTL_ACK);
4525 eu_reg[1] = I915_READ(GEN9_SLICE0_SS23_EU_PGCTL_ACK);
4526 eu_reg[2] = I915_READ(GEN9_SLICE1_SS01_EU_PGCTL_ACK);
4527 eu_reg[3] = I915_READ(GEN9_SLICE1_SS23_EU_PGCTL_ACK);
4528 eu_reg[4] = I915_READ(GEN9_SLICE2_SS01_EU_PGCTL_ACK);
4529 eu_reg[5] = I915_READ(GEN9_SLICE2_SS23_EU_PGCTL_ACK);
4530 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4531 GEN9_PGCTL_SSA_EU19_ACK |
4532 GEN9_PGCTL_SSA_EU210_ACK |
4533 GEN9_PGCTL_SSA_EU311_ACK;
4534 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4535 GEN9_PGCTL_SSB_EU19_ACK |
4536 GEN9_PGCTL_SSB_EU210_ACK |
4537 GEN9_PGCTL_SSB_EU311_ACK;
4538
4539 for (s = 0; s < s_max; s++) {
4540 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4541 /* skip disabled slice */
4542 continue;
4543
4544 stat->slice_total++;
4545 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
4546 stat->subslice_total += stat->subslice_per_slice;
4547 for (ss = 0; ss < ss_max; ss++) {
4548 unsigned int eu_cnt;
4549
4550 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4551 eu_mask[ss%2]);
4552 stat->eu_total += eu_cnt;
4553 stat->eu_per_subslice = max(stat->eu_per_subslice,
4554 eu_cnt);
4555 }
4556 }
4557}
4558
Jeff McGee38732182015-02-13 10:27:54 -06004559static int i915_sseu_status(struct seq_file *m, void *unused)
4560{
4561 struct drm_info_node *node = (struct drm_info_node *) m->private;
4562 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07004563 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06004564
Jeff McGee5575f032015-02-27 10:22:32 -08004565 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
Jeff McGee38732182015-02-13 10:27:54 -06004566 return -ENODEV;
4567
4568 seq_puts(m, "SSEU Device Info\n");
4569 seq_printf(m, " Available Slice Total: %u\n",
4570 INTEL_INFO(dev)->slice_total);
4571 seq_printf(m, " Available Subslice Total: %u\n",
4572 INTEL_INFO(dev)->subslice_total);
4573 seq_printf(m, " Available Subslice Per Slice: %u\n",
4574 INTEL_INFO(dev)->subslice_per_slice);
4575 seq_printf(m, " Available EU Total: %u\n",
4576 INTEL_INFO(dev)->eu_total);
4577 seq_printf(m, " Available EU Per Subslice: %u\n",
4578 INTEL_INFO(dev)->eu_per_subslice);
4579 seq_printf(m, " Has Slice Power Gating: %s\n",
4580 yesno(INTEL_INFO(dev)->has_slice_pg));
4581 seq_printf(m, " Has Subslice Power Gating: %s\n",
4582 yesno(INTEL_INFO(dev)->has_subslice_pg));
4583 seq_printf(m, " Has EU Power Gating: %s\n",
4584 yesno(INTEL_INFO(dev)->has_eu_pg));
4585
Jeff McGee7f992ab2015-02-13 10:27:55 -06004586 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07004587 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08004588 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07004589 cherryview_sseu_device_status(dev, &stat);
Jeff McGee5575f032015-02-27 10:22:32 -08004590 } else if (IS_SKYLAKE(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07004591 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004592 }
Jeff McGee5d395252015-04-03 18:13:17 -07004593 seq_printf(m, " Enabled Slice Total: %u\n",
4594 stat.slice_total);
4595 seq_printf(m, " Enabled Subslice Total: %u\n",
4596 stat.subslice_total);
4597 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4598 stat.subslice_per_slice);
4599 seq_printf(m, " Enabled EU Total: %u\n",
4600 stat.eu_total);
4601 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4602 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004603
Jeff McGee38732182015-02-13 10:27:54 -06004604 return 0;
4605}
4606
Ben Widawsky6d794d42011-04-25 11:25:56 -07004607static int i915_forcewake_open(struct inode *inode, struct file *file)
4608{
4609 struct drm_device *dev = inode->i_private;
4610 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004611
Daniel Vetter075edca2012-01-24 09:44:28 +01004612 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004613 return 0;
4614
Chris Wilson6daccb02015-01-16 11:34:35 +02004615 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004616 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004617
4618 return 0;
4619}
4620
Ben Widawskyc43b5632012-04-16 14:07:40 -07004621static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004622{
4623 struct drm_device *dev = inode->i_private;
4624 struct drm_i915_private *dev_priv = dev->dev_private;
4625
Daniel Vetter075edca2012-01-24 09:44:28 +01004626 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004627 return 0;
4628
Mika Kuoppala59bad942015-01-16 11:34:40 +02004629 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004630 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004631
4632 return 0;
4633}
4634
4635static const struct file_operations i915_forcewake_fops = {
4636 .owner = THIS_MODULE,
4637 .open = i915_forcewake_open,
4638 .release = i915_forcewake_release,
4639};
4640
4641static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4642{
4643 struct drm_device *dev = minor->dev;
4644 struct dentry *ent;
4645
4646 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004647 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004648 root, dev,
4649 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004650 if (!ent)
4651 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004652
Ben Widawsky8eb57292011-05-11 15:10:58 -07004653 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004654}
4655
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004656static int i915_debugfs_create(struct dentry *root,
4657 struct drm_minor *minor,
4658 const char *name,
4659 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004660{
4661 struct drm_device *dev = minor->dev;
4662 struct dentry *ent;
4663
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004664 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004665 S_IRUGO | S_IWUSR,
4666 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004667 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004668 if (!ent)
4669 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004670
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004671 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004672}
4673
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004674static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004675 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004676 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004677 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004678 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004679 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004680 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004681 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004682 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004683 {"i915_gem_request", i915_gem_request_info, 0},
4684 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004685 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004686 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004687 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4688 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4689 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07004690 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08004691 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304692 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004693 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004694 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004695 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004696 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004697 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004698 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004699 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004700 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004701 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004702 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004703 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01004704 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004705 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004706 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004707 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004708 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004709 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004710 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004711 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03004712 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004713 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004714 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004715 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004716 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004717 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004718 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004719 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004720 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304721 {"i915_drrs_status", i915_drrs_status, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004722};
Ben Gamari27c202a2009-07-01 22:26:52 -04004723#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004724
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004725static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004726 const char *name;
4727 const struct file_operations *fops;
4728} i915_debugfs_files[] = {
4729 {"i915_wedged", &i915_wedged_fops},
4730 {"i915_max_freq", &i915_max_freq_fops},
4731 {"i915_min_freq", &i915_min_freq_fops},
4732 {"i915_cache_sharing", &i915_cache_sharing_fops},
4733 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004734 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4735 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004736 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4737 {"i915_error_state", &i915_error_state_fops},
4738 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004739 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004740 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4741 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4742 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004743 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004744};
4745
Damien Lespiau07144422013-10-15 18:55:40 +01004746void intel_display_crc_init(struct drm_device *dev)
4747{
4748 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01004749 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01004750
Damien Lespiau055e3932014-08-18 13:49:10 +01004751 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01004752 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01004753
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004754 pipe_crc->opened = false;
4755 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01004756 init_waitqueue_head(&pipe_crc->wq);
4757 }
4758}
4759
Ben Gamari27c202a2009-07-01 22:26:52 -04004760int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004761{
Daniel Vetter34b96742013-07-04 20:49:44 +02004762 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004763
Ben Widawsky6d794d42011-04-25 11:25:56 -07004764 ret = i915_forcewake_create(minor->debugfs_root, minor);
4765 if (ret)
4766 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004767
Damien Lespiau07144422013-10-15 18:55:40 +01004768 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4769 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4770 if (ret)
4771 return ret;
4772 }
4773
Daniel Vetter34b96742013-07-04 20:49:44 +02004774 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4775 ret = i915_debugfs_create(minor->debugfs_root, minor,
4776 i915_debugfs_files[i].name,
4777 i915_debugfs_files[i].fops);
4778 if (ret)
4779 return ret;
4780 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004781
Ben Gamari27c202a2009-07-01 22:26:52 -04004782 return drm_debugfs_create_files(i915_debugfs_list,
4783 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004784 minor->debugfs_root, minor);
4785}
4786
Ben Gamari27c202a2009-07-01 22:26:52 -04004787void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004788{
Daniel Vetter34b96742013-07-04 20:49:44 +02004789 int i;
4790
Ben Gamari27c202a2009-07-01 22:26:52 -04004791 drm_debugfs_remove_files(i915_debugfs_list,
4792 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004793
Ben Widawsky6d794d42011-04-25 11:25:56 -07004794 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4795 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004796
Daniel Vettere309a992013-10-16 22:55:51 +02004797 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01004798 struct drm_info_list *info_list =
4799 (struct drm_info_list *)&i915_pipe_crc_data[i];
4800
4801 drm_debugfs_remove_files(info_list, 1, minor);
4802 }
4803
Daniel Vetter34b96742013-07-04 20:49:44 +02004804 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4805 struct drm_info_list *info_list =
4806 (struct drm_info_list *) i915_debugfs_files[i].fops;
4807
4808 drm_debugfs_remove_files(info_list, 1, minor);
4809 }
Ben Gamari20172632009-02-17 20:08:50 -05004810}