blob: d7f9f1e6ae60c66c88e7ede6dacd6e654f878326 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080054#include "amdgpu_ttm.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040055#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020056#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020057#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020058#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050059#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040060#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040061#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050062#include "amdgpu_uvd.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040063
Alex Deucherb80d8472015-08-16 22:55:02 -040064#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080065#include "amdgpu_virt.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040066
Alex Deucher97b2e202015-04-20 16:51:00 -040067/*
68 * Modules parameters.
69 */
70extern int amdgpu_modeset;
71extern int amdgpu_vram_limit;
72extern int amdgpu_gart_size;
Marek Olšák95844d22016-08-17 23:49:27 +020073extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040074extern int amdgpu_benchmarking;
75extern int amdgpu_testing;
76extern int amdgpu_audio;
77extern int amdgpu_disp_priority;
78extern int amdgpu_hw_i2c;
79extern int amdgpu_pcie_gen2;
80extern int amdgpu_msi;
81extern int amdgpu_lockup_timeout;
82extern int amdgpu_dpm;
83extern int amdgpu_smc_load_fw;
84extern int amdgpu_aspm;
85extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040086extern unsigned amdgpu_ip_block_mask;
87extern int amdgpu_bapm;
88extern int amdgpu_deep_color;
89extern int amdgpu_vm_size;
90extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020091extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020092extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080093extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080094extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +080095extern int amdgpu_no_evict;
96extern int amdgpu_direct_gma_size;
Alex Deuchercd474ba2016-02-04 10:21:23 -050097extern unsigned amdgpu_pcie_gen_cap;
98extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020099extern unsigned amdgpu_cg_mask;
100extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200101extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800102extern char *amdgpu_virtual_display;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800103extern unsigned amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200104extern int amdgpu_vram_page_split;
Alex Deucher97b2e202015-04-20 16:51:00 -0400105
Chunming Zhou4b559c92015-07-21 15:53:04 +0800106#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400107#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
108#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
109/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
110#define AMDGPU_IB_POOL_SIZE 16
111#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
112#define AMDGPUFB_CONN_LIMIT 4
113#define AMDGPU_BIOS_NUM_SCRATCH 8
114
Jammy Zhou36f523a2015-09-01 12:54:27 +0800115/* max number of IP instances */
116#define AMDGPU_MAX_SDMA_INSTANCES 2
117
Alex Deucher97b2e202015-04-20 16:51:00 -0400118/* hardcode that limit for now */
119#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
120
121/* hard reset data */
122#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
123
124/* reset flags */
125#define AMDGPU_RESET_GFX (1 << 0)
126#define AMDGPU_RESET_COMPUTE (1 << 1)
127#define AMDGPU_RESET_DMA (1 << 2)
128#define AMDGPU_RESET_CP (1 << 3)
129#define AMDGPU_RESET_GRBM (1 << 4)
130#define AMDGPU_RESET_DMA1 (1 << 5)
131#define AMDGPU_RESET_RLC (1 << 6)
132#define AMDGPU_RESET_SEM (1 << 7)
133#define AMDGPU_RESET_IH (1 << 8)
134#define AMDGPU_RESET_VMC (1 << 9)
135#define AMDGPU_RESET_MC (1 << 10)
136#define AMDGPU_RESET_DISPLAY (1 << 11)
137#define AMDGPU_RESET_UVD (1 << 12)
138#define AMDGPU_RESET_VCE (1 << 13)
139#define AMDGPU_RESET_VCE1 (1 << 14)
140
Alex Deucher97b2e202015-04-20 16:51:00 -0400141/* GFX current status */
142#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
143#define AMDGPU_GFX_SAFE_MODE 0x00000001L
144#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
145#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
146#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
147
148/* max cursor sizes (in pixels) */
149#define CIK_CURSOR_WIDTH 128
150#define CIK_CURSOR_HEIGHT 128
151
152struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400153struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400154struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800155struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400156struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400157struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400158
159enum amdgpu_cp_irq {
160 AMDGPU_CP_IRQ_GFX_EOP = 0,
161 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
162 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
163 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
164 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
165 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
166 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
167 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
168 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
169
170 AMDGPU_CP_IRQ_LAST
171};
172
173enum amdgpu_sdma_irq {
174 AMDGPU_SDMA_IRQ_TRAP0 = 0,
175 AMDGPU_SDMA_IRQ_TRAP1,
176
177 AMDGPU_SDMA_IRQ_LAST
178};
179
180enum amdgpu_thermal_irq {
181 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
182 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
183
184 AMDGPU_THERMAL_IRQ_LAST
185};
186
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800187enum amdgpu_kiq_irq {
188 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
189 AMDGPU_CP_KIQ_IRQ_LAST
190};
191
Alex Deucher97b2e202015-04-20 16:51:00 -0400192int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400193 enum amd_ip_block_type block_type,
194 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400195int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400196 enum amd_ip_block_type block_type,
197 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800198void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400199int amdgpu_wait_for_idle(struct amdgpu_device *adev,
200 enum amd_ip_block_type block_type);
201bool amdgpu_is_idle(struct amdgpu_device *adev,
202 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400203
Alex Deuchera1255102016-10-13 17:41:13 -0400204#define AMDGPU_MAX_IP_NUM 16
205
206struct amdgpu_ip_block_status {
207 bool valid;
208 bool sw;
209 bool hw;
210 bool late_initialized;
211 bool hang;
212};
213
Alex Deucher97b2e202015-04-20 16:51:00 -0400214struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400215 const enum amd_ip_block_type type;
216 const u32 major;
217 const u32 minor;
218 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400219 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400220};
221
Alex Deuchera1255102016-10-13 17:41:13 -0400222struct amdgpu_ip_block {
223 struct amdgpu_ip_block_status status;
224 const struct amdgpu_ip_block_version *version;
225};
226
Alex Deucher97b2e202015-04-20 16:51:00 -0400227int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400228 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400229 u32 major, u32 minor);
230
Alex Deuchera1255102016-10-13 17:41:13 -0400231struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
232 enum amd_ip_block_type type);
233
234int amdgpu_ip_block_add(struct amdgpu_device *adev,
235 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400236
237/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
238struct amdgpu_buffer_funcs {
239 /* maximum bytes in a single operation */
240 uint32_t copy_max_bytes;
241
242 /* number of dw to reserve per operation */
243 unsigned copy_num_dw;
244
245 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800246 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400247 /* src addr in bytes */
248 uint64_t src_offset,
249 /* dst addr in bytes */
250 uint64_t dst_offset,
251 /* number of byte to transfer */
252 uint32_t byte_count);
253
254 /* maximum bytes in a single operation */
255 uint32_t fill_max_bytes;
256
257 /* number of dw to reserve per operation */
258 unsigned fill_num_dw;
259
260 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800261 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400262 /* value to write to memory */
263 uint32_t src_data,
264 /* dst addr in bytes */
265 uint64_t dst_offset,
266 /* number of byte to fill */
267 uint32_t byte_count);
268};
269
270/* provided by hw blocks that can write ptes, e.g., sdma */
271struct amdgpu_vm_pte_funcs {
272 /* copy pte entries from GART */
273 void (*copy_pte)(struct amdgpu_ib *ib,
274 uint64_t pe, uint64_t src,
275 unsigned count);
276 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200277 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
278 uint64_t value, unsigned count,
279 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400280 /* for linear pte/pde updates without addr mapping */
281 void (*set_pte_pde)(struct amdgpu_ib *ib,
282 uint64_t pe,
283 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800284 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400285};
286
287/* provided by the gmc block */
288struct amdgpu_gart_funcs {
289 /* flush the vm tlb via mmio */
290 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
291 uint32_t vmid);
292 /* write pte/pde updates using the cpu */
293 int (*set_pte_pde)(struct amdgpu_device *adev,
294 void *cpu_pt_addr, /* cpu addr of page table */
295 uint32_t gpu_page_idx, /* pte/pde to update */
296 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800297 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100298 /* enable/disable PRT support */
299 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500300 /* set pte flags based per asic */
301 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
302 uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400303};
304
305/* provided by the ih block */
306struct amdgpu_ih_funcs {
307 /* ring read/write ptr handling, called from interrupt context */
308 u32 (*get_wptr)(struct amdgpu_device *adev);
309 void (*decode_iv)(struct amdgpu_device *adev,
310 struct amdgpu_iv_entry *entry);
311 void (*set_rptr)(struct amdgpu_device *adev);
312};
313
Alex Deucher97b2e202015-04-20 16:51:00 -0400314/*
315 * BIOS.
316 */
317bool amdgpu_get_bios(struct amdgpu_device *adev);
318bool amdgpu_read_bios(struct amdgpu_device *adev);
319
320/*
321 * Dummy page
322 */
323struct amdgpu_dummy_page {
324 struct page *page;
325 dma_addr_t addr;
326};
327int amdgpu_dummy_page_init(struct amdgpu_device *adev);
328void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
329
330
331/*
332 * Clocks
333 */
334
335#define AMDGPU_MAX_PPLL 3
336
337struct amdgpu_clock {
338 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
339 struct amdgpu_pll spll;
340 struct amdgpu_pll mpll;
341 /* 10 Khz units */
342 uint32_t default_mclk;
343 uint32_t default_sclk;
344 uint32_t default_dispclk;
345 uint32_t current_dispclk;
346 uint32_t dp_extclk;
347 uint32_t max_pixel_clock;
348};
349
350/*
Flora Cuic632d792016-08-02 11:32:41 +0800351 * BO.
Alex Deucher97b2e202015-04-20 16:51:00 -0400352 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400353struct amdgpu_bo_list_entry {
354 struct amdgpu_bo *robj;
355 struct ttm_validate_buffer tv;
356 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400357 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100358 struct page **user_pages;
359 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400360};
361
362struct amdgpu_bo_va_mapping {
363 struct list_head list;
364 struct interval_tree_node it;
365 uint64_t offset;
Christian König268c3002017-01-18 14:49:43 +0100366 uint64_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400367};
368
369/* bo virtual addresses in a specific vm */
370struct amdgpu_bo_va {
371 /* protected by bo being reserved */
372 struct list_head bo_list;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100373 struct dma_fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400374 unsigned ref_count;
375
Christian König7fc11952015-07-30 11:53:42 +0200376 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400377 struct list_head vm_status;
378
Christian König7fc11952015-07-30 11:53:42 +0200379 /* mappings for this bo_va */
380 struct list_head invalids;
381 struct list_head valids;
382
Alex Deucher97b2e202015-04-20 16:51:00 -0400383 /* constant after initialization */
384 struct amdgpu_vm *vm;
385 struct amdgpu_bo *bo;
386};
387
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800388#define AMDGPU_GEM_DOMAIN_MAX 0x3
389
Alex Deucher97b2e202015-04-20 16:51:00 -0400390struct amdgpu_bo {
Alex Deucher97b2e202015-04-20 16:51:00 -0400391 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100392 u32 prefered_domains;
393 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800394 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400395 struct ttm_placement placement;
396 struct ttm_buffer_object tbo;
397 struct ttm_bo_kmap_obj kmap;
398 u64 flags;
399 unsigned pin_count;
400 void *kptr;
401 u64 tiling_flags;
402 u64 metadata_flags;
403 void *metadata;
404 u32 metadata_size;
Mario Kleiner8e94a462016-11-09 02:25:15 +0100405 unsigned prime_shared_count;
Alex Deucher97b2e202015-04-20 16:51:00 -0400406 /* list of all virtual address to which this bo
407 * is associated to
408 */
409 struct list_head va;
410 /* Constant after initialization */
Alex Deucher97b2e202015-04-20 16:51:00 -0400411 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100412 struct amdgpu_bo *parent;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800413 struct amdgpu_bo *shadow;
Alex Deucher97b2e202015-04-20 16:51:00 -0400414
415 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400416 struct amdgpu_mn *mn;
417 struct list_head mn_list;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800418 struct list_head shadow_list;
Alex Deucher97b2e202015-04-20 16:51:00 -0400419};
420#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
421
422void amdgpu_gem_object_free(struct drm_gem_object *obj);
423int amdgpu_gem_object_open(struct drm_gem_object *obj,
424 struct drm_file *file_priv);
425void amdgpu_gem_object_close(struct drm_gem_object *obj,
426 struct drm_file *file_priv);
427unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
428struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200429struct drm_gem_object *
430amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
431 struct dma_buf_attachment *attach,
432 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400433struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
434 struct drm_gem_object *gobj,
435 int flags);
436int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
437void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
438struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
439void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
440void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
441int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
442
443/* sub-allocation manager, it has to be protected by another lock.
444 * By conception this is an helper for other part of the driver
445 * like the indirect buffer or semaphore, which both have their
446 * locking.
447 *
448 * Principe is simple, we keep a list of sub allocation in offset
449 * order (first entry has offset == 0, last entry has the highest
450 * offset).
451 *
452 * When allocating new object we first check if there is room at
453 * the end total_size - (last_object_offset + last_object_size) >=
454 * alloc_size. If so we allocate new object there.
455 *
456 * When there is not enough room at the end, we start waiting for
457 * each sub object until we reach object_offset+object_size >=
458 * alloc_size, this object then become the sub object we return.
459 *
460 * Alignment can't be bigger than page size.
461 *
462 * Hole are not considered for allocation to keep things simple.
463 * Assumption is that there won't be hole (all object on same
464 * alignment).
465 */
Christian König6ba60b82016-03-11 14:50:08 +0100466
467#define AMDGPU_SA_NUM_FENCE_LISTS 32
468
Alex Deucher97b2e202015-04-20 16:51:00 -0400469struct amdgpu_sa_manager {
470 wait_queue_head_t wq;
471 struct amdgpu_bo *bo;
472 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100473 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400474 struct list_head olist;
475 unsigned size;
476 uint64_t gpu_addr;
477 void *cpu_ptr;
478 uint32_t domain;
479 uint32_t align;
480};
481
Alex Deucher97b2e202015-04-20 16:51:00 -0400482/* sub-allocation buffer */
483struct amdgpu_sa_bo {
484 struct list_head olist;
485 struct list_head flist;
486 struct amdgpu_sa_manager *manager;
487 unsigned soffset;
488 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100489 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400490};
491
492/*
493 * GEM objects.
494 */
Christian König418aa0c2016-02-15 16:59:57 +0100495void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400496int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
497 int alignment, u32 initial_domain,
498 u64 flags, bool kernel,
499 struct drm_gem_object **obj);
500
501int amdgpu_mode_dumb_create(struct drm_file *file_priv,
502 struct drm_device *dev,
503 struct drm_mode_create_dumb *args);
504int amdgpu_mode_dumb_mmap(struct drm_file *filp,
505 struct drm_device *dev,
506 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800507int amdgpu_fence_slab_init(void);
508void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400509
510/*
511 * GART structures, functions & helpers
512 */
513struct amdgpu_mc;
514
515#define AMDGPU_GPU_PAGE_SIZE 4096
516#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
517#define AMDGPU_GPU_PAGE_SHIFT 12
518#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
519
520struct amdgpu_gart {
521 dma_addr_t table_addr;
522 struct amdgpu_bo *robj;
523 void *ptr;
524 unsigned num_gpu_pages;
525 unsigned num_cpu_pages;
526 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200527#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400528 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200529#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400530 bool ready;
Alex Xie4b98e0c2017-02-14 12:31:36 -0500531
532 /* Asic default pte flags */
533 uint64_t gart_pte_flags;
534
Alex Deucher97b2e202015-04-20 16:51:00 -0400535 const struct amdgpu_gart_funcs *gart_funcs;
536};
537
538int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
539void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
540int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
541void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
542int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
543void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
544int amdgpu_gart_init(struct amdgpu_device *adev);
545void amdgpu_gart_fini(struct amdgpu_device *adev);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400546void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400547 int pages);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400548int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400549 int pages, struct page **pagelist,
Chunming Zhou6b777602016-09-21 16:19:19 +0800550 dma_addr_t *dma_addr, uint64_t flags);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800551int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400552
553/*
554 * GPU MC structures, functions & helpers
555 */
556struct amdgpu_mc {
557 resource_size_t aper_size;
558 resource_size_t aper_base;
559 resource_size_t agp_base;
560 /* for some chips with <= 32MB we need to lie
561 * about vram size near mc fb location */
562 u64 mc_vram_size;
563 u64 visible_vram_size;
564 u64 gtt_size;
565 u64 gtt_start;
566 u64 gtt_end;
567 u64 vram_start;
568 u64 vram_end;
569 unsigned vram_width;
570 u64 real_vram_size;
571 int vram_mtrr;
572 u64 gtt_base_align;
573 u64 mc_mask;
574 const struct firmware *fw; /* MC firmware */
575 uint32_t fw_version;
576 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800577 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800578 uint32_t srbm_soft_reset;
579 struct amdgpu_mode_mc_save save;
Christian Königf7c35ab2017-01-27 11:56:05 +0100580 bool prt_warning;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800581 /* apertures */
582 u64 shared_aperture_start;
583 u64 shared_aperture_end;
584 u64 private_aperture_start;
585 u64 private_aperture_end;
Alex Deucher97b2e202015-04-20 16:51:00 -0400586};
587
588/*
589 * GPU doorbell structures, functions & helpers
590 */
591typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
592{
593 AMDGPU_DOORBELL_KIQ = 0x000,
594 AMDGPU_DOORBELL_HIQ = 0x001,
595 AMDGPU_DOORBELL_DIQ = 0x002,
596 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
597 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
598 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
599 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
600 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
601 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
602 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
603 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
604 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
605 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
606 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
607 AMDGPU_DOORBELL_IH = 0x1E8,
608 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
609 AMDGPU_DOORBELL_INVALID = 0xFFFF
610} AMDGPU_DOORBELL_ASSIGNMENT;
611
612struct amdgpu_doorbell {
613 /* doorbell mmio */
614 resource_size_t base;
615 resource_size_t size;
616 u32 __iomem *ptr;
617 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
618};
619
620void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
621 phys_addr_t *aperture_base,
622 size_t *aperture_size,
623 size_t *start_offset);
624
625/*
626 * IRQS.
627 */
628
629struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900630 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400631 struct work_struct unpin_work;
632 struct amdgpu_device *adev;
633 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900634 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400635 uint64_t base;
636 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200637 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100638 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200639 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100640 struct dma_fence **shared;
641 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400642 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400643};
644
645
646/*
647 * CP & rings.
648 */
649
650struct amdgpu_ib {
651 struct amdgpu_sa_bo *sa_bo;
652 uint32_t length_dw;
653 uint64_t gpu_addr;
654 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800655 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400656};
657
Nils Wallménius62250a92016-04-10 16:30:00 +0200658extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800659
Christian König50838c82016-02-03 13:44:52 +0100660int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800661 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100662int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
663 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800664
Christian Königa5fb4ec2016-06-29 15:10:31 +0200665void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100666void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100667int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100668 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100669 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100670
Alex Deucher97b2e202015-04-20 16:51:00 -0400671/*
672 * context related structures
673 */
674
Christian König21c16bf2015-07-07 17:24:49 +0200675struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200676 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100677 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200678 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200679};
680
Alex Deucher97b2e202015-04-20 16:51:00 -0400681struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400682 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800683 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400684 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200685 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100686 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200687 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800688 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400689};
690
691struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400692 struct amdgpu_device *adev;
693 struct mutex lock;
694 /* protected by lock */
695 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400696};
697
Alex Deucher0b492a42015-08-16 22:48:26 -0400698struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
699int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
700
Christian König21c16bf2015-07-07 17:24:49 +0200701uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100702 struct dma_fence *fence);
703struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200704 struct amdgpu_ring *ring, uint64_t seq);
705
Alex Deucher0b492a42015-08-16 22:48:26 -0400706int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
707 struct drm_file *filp);
708
Christian Königefd4ccb2015-08-04 16:20:31 +0200709void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
710void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400711
Alex Deucher97b2e202015-04-20 16:51:00 -0400712/*
713 * file private structure
714 */
715
716struct amdgpu_fpriv {
717 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800718 struct amdgpu_bo_va *prt_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400719 struct mutex bo_list_lock;
720 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400721 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400722};
723
724/*
725 * residency list
726 */
727
728struct amdgpu_bo_list {
729 struct mutex lock;
730 struct amdgpu_bo *gds_obj;
731 struct amdgpu_bo *gws_obj;
732 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100733 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400734 unsigned num_entries;
735 struct amdgpu_bo_list_entry *array;
736};
737
738struct amdgpu_bo_list *
739amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100740void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
741 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400742void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
743void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
744
745/*
746 * GFX stuff
747 */
748#include "clearstate_defs.h"
749
Alex Deucher79e54122016-04-08 15:45:13 -0400750struct amdgpu_rlc_funcs {
751 void (*enter_safe_mode)(struct amdgpu_device *adev);
752 void (*exit_safe_mode)(struct amdgpu_device *adev);
753};
754
Alex Deucher97b2e202015-04-20 16:51:00 -0400755struct amdgpu_rlc {
756 /* for power gating */
757 struct amdgpu_bo *save_restore_obj;
758 uint64_t save_restore_gpu_addr;
759 volatile uint32_t *sr_ptr;
760 const u32 *reg_list;
761 u32 reg_list_size;
762 /* for clear state */
763 struct amdgpu_bo *clear_state_obj;
764 uint64_t clear_state_gpu_addr;
765 volatile uint32_t *cs_ptr;
766 const struct cs_section_def *cs_data;
767 u32 clear_state_size;
768 /* for cp tables */
769 struct amdgpu_bo *cp_table_obj;
770 uint64_t cp_table_gpu_addr;
771 volatile uint32_t *cp_table_ptr;
772 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400773
774 /* safe mode for updating CG/PG state */
775 bool in_safe_mode;
776 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400777
778 /* for firmware data */
779 u32 save_and_restore_offset;
780 u32 clear_state_descriptor_offset;
781 u32 avail_scratch_ram_locations;
782 u32 reg_restore_list_size;
783 u32 reg_list_format_start;
784 u32 reg_list_format_separate_start;
785 u32 starting_offsets_start;
786 u32 reg_list_format_size_bytes;
787 u32 reg_list_size_bytes;
788
789 u32 *register_list_format;
790 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400791};
792
793struct amdgpu_mec {
794 struct amdgpu_bo *hpd_eop_obj;
795 u64 hpd_eop_gpu_addr;
796 u32 num_pipe;
797 u32 num_mec;
798 u32 num_queue;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800799 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400800};
801
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800802struct amdgpu_kiq {
803 u64 eop_gpu_addr;
804 struct amdgpu_bo *eop_obj;
805 struct amdgpu_ring ring;
806 struct amdgpu_irq_src irq;
807};
808
Alex Deucher97b2e202015-04-20 16:51:00 -0400809/*
810 * GPU scratch registers structures, functions & helpers
811 */
812struct amdgpu_scratch {
813 unsigned num_reg;
814 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100815 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400816};
817
818/*
819 * GFX configurations
820 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400821#define AMDGPU_GFX_MAX_SE 4
822#define AMDGPU_GFX_MAX_SH_PER_SE 2
823
824struct amdgpu_rb_config {
825 uint32_t rb_backend_disable;
826 uint32_t user_rb_backend_disable;
827 uint32_t raster_config;
828 uint32_t raster_config_1;
829};
830
Junwei Zhangea323f82017-02-21 10:32:37 +0800831struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400832 unsigned max_shader_engines;
833 unsigned max_tile_pipes;
834 unsigned max_cu_per_sh;
835 unsigned max_sh_per_se;
836 unsigned max_backends_per_se;
837 unsigned max_texture_channel_caches;
838 unsigned max_gprs;
839 unsigned max_gs_threads;
840 unsigned max_hw_contexts;
841 unsigned sc_prim_fifo_size_frontend;
842 unsigned sc_prim_fifo_size_backend;
843 unsigned sc_hiz_tile_fifo_size;
844 unsigned sc_earlyz_tile_fifo_size;
845
846 unsigned num_tile_pipes;
847 unsigned backend_enable_mask;
848 unsigned mem_max_burst_length_bytes;
849 unsigned mem_row_size_in_kb;
850 unsigned shader_engine_tile_size;
851 unsigned num_gpus;
852 unsigned multi_gpu_tile_size;
853 unsigned mc_arb_ramcfg;
854 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500855 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400856
857 uint32_t tile_mode_array[32];
858 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400859
860 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800861
862 /* gfx configure feature */
863 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400864};
865
Alex Deucher7dae69a2016-05-03 16:25:53 -0400866struct amdgpu_cu_info {
867 uint32_t number; /* total active CU number */
868 uint32_t ao_cu_mask;
869 uint32_t bitmap[4][4];
870};
871
Alex Deucherb95e31f2016-07-07 15:01:42 -0400872struct amdgpu_gfx_funcs {
873 /* get the gpu clock counter */
874 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400875 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400876 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500877 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
878 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400879};
880
Alex Deucher97b2e202015-04-20 16:51:00 -0400881struct amdgpu_gfx {
882 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +0800883 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -0400884 struct amdgpu_rlc rlc;
885 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800886 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400887 struct amdgpu_scratch scratch;
888 const struct firmware *me_fw; /* ME firmware */
889 uint32_t me_fw_version;
890 const struct firmware *pfp_fw; /* PFP firmware */
891 uint32_t pfp_fw_version;
892 const struct firmware *ce_fw; /* CE firmware */
893 uint32_t ce_fw_version;
894 const struct firmware *rlc_fw; /* RLC firmware */
895 uint32_t rlc_fw_version;
896 const struct firmware *mec_fw; /* MEC firmware */
897 uint32_t mec_fw_version;
898 const struct firmware *mec2_fw; /* MEC2 firmware */
899 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800900 uint32_t me_feature_version;
901 uint32_t ce_feature_version;
902 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800903 uint32_t rlc_feature_version;
904 uint32_t mec_feature_version;
905 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -0400906 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
907 unsigned num_gfx_rings;
908 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
909 unsigned num_compute_rings;
910 struct amdgpu_irq_src eop_irq;
911 struct amdgpu_irq_src priv_reg_irq;
912 struct amdgpu_irq_src priv_inst_irq;
913 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -0400914 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +0800915 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -0400916 unsigned ce_ram_size;
917 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -0400918 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +0800919
920 /* reset mask */
921 uint32_t grbm_soft_reset;
922 uint32_t srbm_soft_reset;
Monk Liu223049c2017-01-26 15:32:16 +0800923 bool in_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400924};
925
Christian Königb07c60c2016-01-31 12:29:04 +0100926int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -0400927 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +0200928void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100929 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +0100930int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +0800931 struct amdgpu_ib *ibs, struct amdgpu_job *job,
932 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400933int amdgpu_ib_pool_init(struct amdgpu_device *adev);
934void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
935int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400936
937/*
938 * CS.
939 */
940struct amdgpu_cs_chunk {
941 uint32_t chunk_id;
942 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +0200943 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -0400944};
945
946struct amdgpu_cs_parser {
947 struct amdgpu_device *adev;
948 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +0200949 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +0100950
Alex Deucher97b2e202015-04-20 16:51:00 -0400951 /* chunks */
952 unsigned nchunks;
953 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -0400954
Christian König50838c82016-02-03 13:44:52 +0100955 /* scheduler job object */
956 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400957
Christian Königc3cca412015-12-15 14:41:33 +0100958 /* buffer objects */
959 struct ww_acquire_ctx ticket;
960 struct amdgpu_bo_list *bo_list;
961 struct amdgpu_bo_list_entry vm_pd;
962 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100963 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +0100964 uint64_t bytes_moved_threshold;
965 uint64_t bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200966 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -0400967
968 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +0100969 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -0400970};
971
Monk Liu753ad492016-08-26 13:28:28 +0800972#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
973#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
974#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
Monk Liu7e6bf802017-01-17 10:55:42 +0800975#define AMDGPU_VM_DOMAIN (1 << 3) /* bit set means in virtual memory context */
Monk Liu753ad492016-08-26 13:28:28 +0800976
Chunming Zhoubb977d32015-08-18 15:16:40 +0800977struct amdgpu_job {
978 struct amd_sched_job base;
979 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +0200980 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100981 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +0100982 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800983 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100984 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +0800985 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800986 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +0100987 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +0800988 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +0800989 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +0200990 unsigned vm_id;
991 uint64_t vm_pd_addr;
992 uint32_t gds_base, gds_size;
993 uint32_t gws_base, gws_size;
994 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +0200995
996 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +0200997 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +0200998 uint64_t uf_sequence;
999
Chunming Zhoubb977d32015-08-18 15:16:40 +08001000};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001001#define to_amdgpu_job(sched_job) \
1002 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001003
Christian König7270f832016-01-31 11:00:41 +01001004static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1005 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001006{
Christian König50838c82016-02-03 13:44:52 +01001007 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001008}
1009
Christian König7270f832016-01-31 11:00:41 +01001010static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1011 uint32_t ib_idx, int idx,
1012 uint32_t value)
1013{
Christian König50838c82016-02-03 13:44:52 +01001014 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001015}
1016
Alex Deucher97b2e202015-04-20 16:51:00 -04001017/*
1018 * Writeback
1019 */
1020#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1021
1022struct amdgpu_wb {
1023 struct amdgpu_bo *wb_obj;
1024 volatile uint32_t *wb;
1025 uint64_t gpu_addr;
1026 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1027 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1028};
1029
1030int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1031void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
Ken Wang70142852016-03-18 15:08:49 +08001032int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
1033void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
Alex Deucher97b2e202015-04-20 16:51:00 -04001034
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001035void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1036
Alex Deucher97b2e202015-04-20 16:51:00 -04001037/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001038 * VCE
1039 */
1040#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001041#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1042
Alex Deucher6a585772015-07-10 14:16:24 -04001043#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1044#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1045
Alex Deucher97b2e202015-04-20 16:51:00 -04001046struct amdgpu_vce {
1047 struct amdgpu_bo *vcpu_bo;
1048 uint64_t gpu_addr;
1049 unsigned fw_version;
1050 unsigned fb_version;
1051 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1052 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001053 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001054 struct delayed_work idle_work;
Christian Königebff4852016-07-20 16:53:36 +02001055 struct mutex idle_mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001056 const struct firmware *fw; /* VCE firmware */
1057 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1058 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001059 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001060 struct amd_sched_entity entity;
Chunming Zhou115933a2016-07-18 17:38:50 +08001061 uint32_t srbm_soft_reset;
Alex Deucher75c65482016-08-24 16:56:21 -04001062 unsigned num_rings;
Alex Deucher97b2e202015-04-20 16:51:00 -04001063};
1064
1065/*
1066 * SDMA
1067 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001068struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001069 /* SDMA firmware */
1070 const struct firmware *fw;
1071 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001072 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001073
1074 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001075 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001076};
1077
Alex Deucherc113ea12015-10-08 16:30:37 -04001078struct amdgpu_sdma {
1079 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001080#ifdef CONFIG_DRM_AMDGPU_SI
1081 //SI DMA has a difference trap irq number for the second engine
1082 struct amdgpu_irq_src trap_irq_1;
1083#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001084 struct amdgpu_irq_src trap_irq;
1085 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001086 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001087 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001088};
1089
Alex Deucher97b2e202015-04-20 16:51:00 -04001090/*
1091 * Firmware
1092 */
1093struct amdgpu_firmware {
1094 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1095 bool smu_load;
1096 struct amdgpu_bo *fw_buf;
1097 unsigned int fw_size;
1098};
1099
1100/*
1101 * Benchmarking
1102 */
1103void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1104
1105
1106/*
1107 * Testing
1108 */
1109void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001110
1111/*
1112 * MMU Notifier
1113 */
1114#if defined(CONFIG_MMU_NOTIFIER)
1115int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1116void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1117#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001118static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001119{
1120 return -ENODEV;
1121}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001122static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001123#endif
1124
1125/*
1126 * Debugfs
1127 */
1128struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001129 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001130 unsigned num_files;
1131};
1132
1133int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001134 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001135 unsigned nfiles);
1136int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1137
1138#if defined(CONFIG_DEBUG_FS)
1139int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001140#endif
1141
Huang Rui50ab2532016-06-12 15:51:09 +08001142int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1143
Alex Deucher97b2e202015-04-20 16:51:00 -04001144/*
1145 * amdgpu smumgr functions
1146 */
1147struct amdgpu_smumgr_funcs {
1148 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1149 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1150 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1151};
1152
1153/*
1154 * amdgpu smumgr
1155 */
1156struct amdgpu_smumgr {
1157 struct amdgpu_bo *toc_buf;
1158 struct amdgpu_bo *smu_buf;
1159 /* asic priv smu data */
1160 void *priv;
1161 spinlock_t smu_lock;
1162 /* smumgr functions */
1163 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1164 /* ucode loading complete flag */
1165 uint32_t fw_flags;
1166};
1167
1168/*
1169 * ASIC specific register table accessible by UMD
1170 */
1171struct amdgpu_allowed_register_entry {
1172 uint32_t reg_offset;
1173 bool untouched;
1174 bool grbm_indexed;
1175};
1176
Alex Deucher97b2e202015-04-20 16:51:00 -04001177/*
1178 * ASIC specific functions.
1179 */
1180struct amdgpu_asic_funcs {
1181 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001182 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1183 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001184 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1185 u32 sh_num, u32 reg_offset, u32 *value);
1186 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1187 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001188 /* get the reference clock */
1189 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001190 /* MM block clocks */
1191 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1192 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001193 /* static power management */
1194 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1195 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001196 /* get config memsize register */
1197 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001198};
1199
1200/*
1201 * IOCTL.
1202 */
1203int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1204 struct drm_file *filp);
1205int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1206 struct drm_file *filp);
1207
1208int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1209 struct drm_file *filp);
1210int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1211 struct drm_file *filp);
1212int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1213 struct drm_file *filp);
1214int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1215 struct drm_file *filp);
1216int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1217 struct drm_file *filp);
1218int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1219 struct drm_file *filp);
1220int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1221int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001222int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1223 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001224
1225int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1226 struct drm_file *filp);
1227
1228/* VRAM scratch page for HDP bug, default vram page */
1229struct amdgpu_vram_scratch {
1230 struct amdgpu_bo *robj;
1231 volatile uint32_t *ptr;
1232 u64 gpu_addr;
1233};
1234
1235/*
1236 * ACPI
1237 */
1238struct amdgpu_atif_notification_cfg {
1239 bool enabled;
1240 int command_code;
1241};
1242
1243struct amdgpu_atif_notifications {
1244 bool display_switch;
1245 bool expansion_mode_change;
1246 bool thermal_state;
1247 bool forced_power_state;
1248 bool system_power_state;
1249 bool display_conf_change;
1250 bool px_gfx_switch;
1251 bool brightness_change;
1252 bool dgpu_display_event;
1253};
1254
1255struct amdgpu_atif_functions {
1256 bool system_params;
1257 bool sbios_requests;
1258 bool select_active_disp;
1259 bool lid_state;
1260 bool get_tv_standard;
1261 bool set_tv_standard;
1262 bool get_panel_expansion_mode;
1263 bool set_panel_expansion_mode;
1264 bool temperature_change;
1265 bool graphics_device_types;
1266};
1267
1268struct amdgpu_atif {
1269 struct amdgpu_atif_notifications notifications;
1270 struct amdgpu_atif_functions functions;
1271 struct amdgpu_atif_notification_cfg notification_cfg;
1272 struct amdgpu_encoder *encoder_for_bl;
1273};
1274
1275struct amdgpu_atcs_functions {
1276 bool get_ext_state;
1277 bool pcie_perf_req;
1278 bool pcie_dev_rdy;
1279 bool pcie_bus_width;
1280};
1281
1282struct amdgpu_atcs {
1283 struct amdgpu_atcs_functions functions;
1284};
1285
Alex Deucher97b2e202015-04-20 16:51:00 -04001286/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001287 * CGS
1288 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001289struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1290void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001291
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001292/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001293 * Core structure, functions and helpers.
1294 */
1295typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1296typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1297
1298typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1299typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1300
1301struct amdgpu_device {
1302 struct device *dev;
1303 struct drm_device *ddev;
1304 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001305
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001306#ifdef CONFIG_DRM_AMD_ACP
1307 struct amdgpu_acp acp;
1308#endif
1309
Alex Deucher97b2e202015-04-20 16:51:00 -04001310 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001311 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001312 uint32_t family;
1313 uint32_t rev_id;
1314 uint32_t external_rev_id;
1315 unsigned long flags;
1316 int usec_timeout;
1317 const struct amdgpu_asic_funcs *asic_funcs;
1318 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001319 bool need_dma32;
1320 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001321 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001322 struct notifier_block acpi_nb;
1323 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1324 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001325 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001326#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001327 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001328#endif
1329 struct amdgpu_atif atif;
1330 struct amdgpu_atcs atcs;
1331 struct mutex srbm_mutex;
1332 /* GRBM index mutex. Protects concurrent access to GRBM index */
1333 struct mutex grbm_idx_mutex;
1334 struct dev_pm_domain vga_pm_domain;
1335 bool have_disp_power_ref;
1336
1337 /* BIOS */
1338 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001339 uint32_t bios_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001340 struct amdgpu_bo *stollen_vga_memory;
1341 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1342
1343 /* Register/doorbell mmio */
1344 resource_size_t rmmio_base;
1345 resource_size_t rmmio_size;
1346 void __iomem *rmmio;
1347 /* protects concurrent MM_INDEX/DATA based register access */
1348 spinlock_t mmio_idx_lock;
1349 /* protects concurrent SMC based register access */
1350 spinlock_t smc_idx_lock;
1351 amdgpu_rreg_t smc_rreg;
1352 amdgpu_wreg_t smc_wreg;
1353 /* protects concurrent PCIE register access */
1354 spinlock_t pcie_idx_lock;
1355 amdgpu_rreg_t pcie_rreg;
1356 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001357 amdgpu_rreg_t pciep_rreg;
1358 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001359 /* protects concurrent UVD register access */
1360 spinlock_t uvd_ctx_idx_lock;
1361 amdgpu_rreg_t uvd_ctx_rreg;
1362 amdgpu_wreg_t uvd_ctx_wreg;
1363 /* protects concurrent DIDT register access */
1364 spinlock_t didt_idx_lock;
1365 amdgpu_rreg_t didt_rreg;
1366 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001367 /* protects concurrent gc_cac register access */
1368 spinlock_t gc_cac_idx_lock;
1369 amdgpu_rreg_t gc_cac_rreg;
1370 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001371 /* protects concurrent ENDPOINT (audio) register access */
1372 spinlock_t audio_endpt_idx_lock;
1373 amdgpu_block_rreg_t audio_endpt_rreg;
1374 amdgpu_block_wreg_t audio_endpt_wreg;
1375 void __iomem *rio_mem;
1376 resource_size_t rio_mem_size;
1377 struct amdgpu_doorbell doorbell;
1378
1379 /* clock/pll info */
1380 struct amdgpu_clock clock;
1381
1382 /* MC */
1383 struct amdgpu_mc mc;
1384 struct amdgpu_gart gart;
1385 struct amdgpu_dummy_page dummy_page;
1386 struct amdgpu_vm_manager vm_manager;
1387
1388 /* memory management */
1389 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001390 struct amdgpu_vram_scratch vram_scratch;
1391 struct amdgpu_wb wb;
1392 atomic64_t vram_usage;
1393 atomic64_t vram_vis_usage;
1394 atomic64_t gtt_usage;
1395 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001396 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02001397 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001398
Marek Olšák95844d22016-08-17 23:49:27 +02001399 /* data for buffer migration throttling */
1400 struct {
1401 spinlock_t lock;
1402 s64 last_update_us;
1403 s64 accum_us; /* accumulated microseconds */
1404 u32 log2_max_MBps;
1405 } mm_stats;
1406
Alex Deucher97b2e202015-04-20 16:51:00 -04001407 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001408 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001409 struct amdgpu_mode_info mode_info;
1410 struct work_struct hotplug_work;
1411 struct amdgpu_irq_src crtc_irq;
1412 struct amdgpu_irq_src pageflip_irq;
1413 struct amdgpu_irq_src hpd_irq;
1414
1415 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001416 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001417 unsigned num_rings;
1418 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1419 bool ib_pool_ready;
1420 struct amdgpu_sa_manager ring_tmp_bo;
1421
1422 /* interrupts */
1423 struct amdgpu_irq irq;
1424
Alex Deucher1f7371b2015-12-02 17:46:21 -05001425 /* powerplay */
1426 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001427 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001428 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001429
Alex Deucher97b2e202015-04-20 16:51:00 -04001430 /* dpm */
1431 struct amdgpu_pm pm;
1432 u32 cg_flags;
1433 u32 pg_flags;
1434
1435 /* amdgpu smumgr */
1436 struct amdgpu_smumgr smu;
1437
1438 /* gfx */
1439 struct amdgpu_gfx gfx;
1440
1441 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001442 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001443
1444 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04001445 struct amdgpu_uvd uvd;
1446
1447 /* vce */
1448 struct amdgpu_vce vce;
1449
1450 /* firmwares */
1451 struct amdgpu_firmware firmware;
1452
1453 /* GDS */
1454 struct amdgpu_gds gds;
1455
Alex Deuchera1255102016-10-13 17:41:13 -04001456 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001457 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001458 struct mutex mn_lock;
1459 DECLARE_HASHTABLE(mn_hash, 7);
1460
1461 /* tracking pinned memory */
1462 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001463 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001464 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001465
1466 /* amdkfd interface */
1467 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001468
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001469 struct amdgpu_virt virt;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001470
1471 /* link all shadow bo */
1472 struct list_head shadow_list;
1473 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001474 /* link all gtt */
1475 spinlock_t gtt_list_lock;
1476 struct list_head gtt_list;
1477
Jim Quc836fec2017-02-10 15:59:59 +08001478 /* record hw reset is performed */
1479 bool has_hw_reset;
1480
Alex Deucher97b2e202015-04-20 16:51:00 -04001481};
1482
Christian Königa7d64de2016-09-15 14:58:48 +02001483static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1484{
1485 return container_of(bdev, struct amdgpu_device, mman.bdev);
1486}
1487
Alex Deucher97b2e202015-04-20 16:51:00 -04001488bool amdgpu_device_is_px(struct drm_device *dev);
1489int amdgpu_device_init(struct amdgpu_device *adev,
1490 struct drm_device *ddev,
1491 struct pci_dev *pdev,
1492 uint32_t flags);
1493void amdgpu_device_fini(struct amdgpu_device *adev);
1494int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1495
1496uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001497 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001498void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001499 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001500u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1501void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1502
1503u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1504void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001505u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1506void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001507
1508/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001509 * Registers read & write functions.
1510 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001511
1512#define AMDGPU_REGS_IDX (1<<0)
1513#define AMDGPU_REGS_NO_KIQ (1<<1)
1514
1515#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1516#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1517
1518#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1519#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1520#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1521#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1522#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001523#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1524#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1525#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1526#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001527#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1528#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001529#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1530#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1531#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1532#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1533#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1534#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001535#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1536#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001537#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1538#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1539#define WREG32_P(reg, val, mask) \
1540 do { \
1541 uint32_t tmp_ = RREG32(reg); \
1542 tmp_ &= (mask); \
1543 tmp_ |= ((val) & ~(mask)); \
1544 WREG32(reg, tmp_); \
1545 } while (0)
1546#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1547#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1548#define WREG32_PLL_P(reg, val, mask) \
1549 do { \
1550 uint32_t tmp_ = RREG32_PLL(reg); \
1551 tmp_ &= (mask); \
1552 tmp_ |= ((val) & ~(mask)); \
1553 WREG32_PLL(reg, tmp_); \
1554 } while (0)
1555#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1556#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1557#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1558
1559#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1560#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001561#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1562#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001563
1564#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1565#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1566
1567#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1568 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1569 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1570
1571#define REG_GET_FIELD(value, reg, field) \
1572 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1573
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001574#define WREG32_FIELD(reg, field, val) \
1575 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1576
Alex Deucher97b2e202015-04-20 16:51:00 -04001577/*
1578 * BIOS helpers.
1579 */
1580#define RBIOS8(i) (adev->bios[i])
1581#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1582#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1583
1584/*
1585 * RING helpers.
1586 */
1587static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
1588{
1589 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08001590 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Ken Wang536fbf92016-03-12 09:32:30 +08001591 ring->ring[ring->wptr++ & ring->buf_mask] = v;
Alex Deucher97b2e202015-04-20 16:51:00 -04001592 ring->wptr &= ring->ptr_mask;
1593 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04001594}
1595
Monk Liu0a8e1472017-01-17 10:52:33 +08001596static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
1597{
1598 unsigned occupied, chunk1, chunk2;
1599 void *dst;
1600
1601 if (ring->count_dw < count_dw) {
1602 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
1603 } else {
1604 occupied = ring->wptr & ring->ptr_mask;
1605 dst = (void *)&ring->ring[occupied];
1606 chunk1 = ring->ptr_mask + 1 - occupied;
1607 chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
1608 chunk2 = count_dw - chunk1;
1609 chunk1 <<= 2;
1610 chunk2 <<= 2;
1611
1612 if (chunk1)
1613 memcpy(dst, src, chunk1);
1614
1615 if (chunk2) {
1616 src += chunk1;
1617 dst = (void *)ring->ring;
1618 memcpy(dst, src, chunk2);
1619 }
1620
1621 ring->wptr += count_dw;
1622 ring->wptr &= ring->ptr_mask;
1623 ring->count_dw -= count_dw;
1624 }
1625}
1626
Alex Deucherc113ea12015-10-08 16:30:37 -04001627static inline struct amdgpu_sdma_instance *
1628amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001629{
1630 struct amdgpu_device *adev = ring->adev;
1631 int i;
1632
Alex Deucherc113ea12015-10-08 16:30:37 -04001633 for (i = 0; i < adev->sdma.num_instances; i++)
1634 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001635 break;
1636
1637 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001638 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001639 else
1640 return NULL;
1641}
1642
Alex Deucher97b2e202015-04-20 16:51:00 -04001643/*
1644 * ASICs macro.
1645 */
1646#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1647#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001648#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1649#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1650#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001651#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1652#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1653#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001654#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001655#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001656#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001657#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001658#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1659#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
1660#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001661#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001662#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001663#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001664#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1665#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001666#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001667#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1668#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1669#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001670#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001671#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001672#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001673#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001674#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001675#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001676#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001677#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001678#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001679#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1680#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Christian König9e5d53092016-01-31 12:20:55 +01001681#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001682#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1683#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001684#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
1685#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1686#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
1687#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
1688#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1689#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001690#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1691#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1692#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1693#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1694#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1695#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001696#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001697#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1698#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1699#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
1700#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
1701#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001702#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001703#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001704#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001705#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001706#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
1707
1708/* Common functions */
1709int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001710bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001711void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001712bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001713void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001714
Alex Deucher97b2e202015-04-20 16:51:00 -04001715int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
1716int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
1717 u32 ip_instance, u32 ring,
1718 struct amdgpu_ring **out_ring);
Samuel Pitoisetfad06122017-02-09 11:33:37 +01001719void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001720void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001721bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01001722int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04001723int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1724 uint32_t flags);
1725bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01001726struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01001727bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1728 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01001729bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1730 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001731bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
Chunming Zhou6b777602016-09-21 16:19:19 +08001732uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001733 struct ttm_mem_reg *mem);
1734void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
1735void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
1736void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b02016-09-15 21:43:26 +08001737int amdgpu_ttm_init(struct amdgpu_device *adev);
1738void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001739void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1740 const u32 *registers,
1741 const u32 array_size);
1742
1743bool amdgpu_device_is_px(struct drm_device *dev);
1744/* atpx handler */
1745#if defined(CONFIG_VGA_SWITCHEROO)
1746void amdgpu_register_atpx_handler(void);
1747void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001748bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001749bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001750bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001751#else
1752static inline void amdgpu_register_atpx_handler(void) {}
1753static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001754static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001755static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001756static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001757#endif
1758
1759/*
1760 * KMS
1761 */
1762extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001763extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001764
1765int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001766void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001767void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1768int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1769void amdgpu_driver_postclose_kms(struct drm_device *dev,
1770 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001771int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001772int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1773int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001774u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1775int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1776void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1777int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04001778 int *max_error,
1779 struct timeval *vblank_time,
1780 unsigned flags);
1781long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1782 unsigned long arg);
1783
1784/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001785 * functions used by amdgpu_encoder.c
1786 */
1787struct amdgpu_afmt_acr {
1788 u32 clock;
1789
1790 int n_32khz;
1791 int cts_32khz;
1792
1793 int n_44_1khz;
1794 int cts_44_1khz;
1795
1796 int n_48khz;
1797 int cts_48khz;
1798
1799};
1800
1801struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1802
1803/* amdgpu_acpi.c */
1804#if defined(CONFIG_ACPI)
1805int amdgpu_acpi_init(struct amdgpu_device *adev);
1806void amdgpu_acpi_fini(struct amdgpu_device *adev);
1807bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1808int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1809 u8 perf_req, bool advertise);
1810int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1811#else
1812static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1813static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1814#endif
1815
1816struct amdgpu_bo_va_mapping *
1817amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1818 uint64_t addr, struct amdgpu_bo **bo);
Christian Königc855e252016-09-05 17:00:57 +02001819int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
Alex Deucher97b2e202015-04-20 16:51:00 -04001820
1821#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001822#endif