blob: 74c32b06efa1ec284aac3fbf2f7f627a55002ead [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
John W. Linville819d7722008-01-17 16:57:10 -050027#include <linux/types.h>
28
Michael Buesch424047e2008-01-09 16:13:56 +010029#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020030#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010031#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010032#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010033
Rafał Miłeckif8187b52010-01-15 12:34:21 +010034struct nphy_txgains {
35 u16 txgm[2];
36 u16 pga[2];
37 u16 pad[2];
38 u16 ipa[2];
39};
40
41struct nphy_iqcal_params {
42 u16 txgm;
43 u16 pga;
44 u16 pad;
45 u16 ipa;
46 u16 cal_gain;
47 u16 ncorr[5];
48};
49
50struct nphy_iq_est {
51 s32 iq0_prod;
52 u32 i0_pwr;
53 u32 q0_pwr;
54 s32 iq1_prod;
55 u32 i1_pwr;
56 u32 q1_pwr;
57};
Michael Buesch424047e2008-01-09 16:13:56 +010058
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010059enum b43_nphy_rf_sequence {
60 B43_RFSEQ_RX2TX,
61 B43_RFSEQ_TX2RX,
62 B43_RFSEQ_RESET2RX,
63 B43_RFSEQ_UPDATE_GAINH,
64 B43_RFSEQ_UPDATE_GAINL,
65 B43_RFSEQ_UPDATE_GAINU,
66};
67
Rafał Miłecki9501fef2010-01-30 20:18:07 +010068static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
69 u8 *events, u8 *delays, u8 length);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010070static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
71 enum b43_nphy_rf_sequence seq);
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +010072static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
73 u16 value, u8 core, bool off);
74static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
75 u16 value, u8 core);
Rafał Miłecki5e7ee092010-10-06 07:50:06 +020076static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
77 unsigned int new_channel);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010078
Rafał Miłecki902db912010-02-27 13:03:37 +010079static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
80{
81 return !chanspec->channel && !chanspec->sideband &&
82 !chanspec->b_width && !chanspec->b_freq;
83}
84
85static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
86 struct b43_chanspec *chanspec2)
87{
88 return (chanspec1->channel == chanspec2->channel &&
89 chanspec1->sideband == chanspec2->sideband &&
90 chanspec1->b_width == chanspec2->b_width &&
91 chanspec1->b_freq == chanspec2->b_freq);
92}
93
Michael Buesch53a6e232008-01-13 21:23:44 +010094void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
95{//TODO
96}
97
Michael Buesch18c8ade2008-08-28 19:33:40 +020098static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010099{//TODO
100}
101
Michael Buesch18c8ade2008-08-28 19:33:40 +0200102static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
103 bool ignore_tssi)
104{//TODO
105 return B43_TXPWR_RES_DONE;
106}
107
Michael Bueschd1591312008-01-14 00:05:57 +0100108static void b43_chantab_radio_upload(struct b43_wldev *dev,
Rafał Miłeckif19ebe72010-03-29 00:53:15 +0200109 const struct b43_nphy_channeltab_entry_rev2 *e)
Michael Bueschd1591312008-01-14 00:05:57 +0100110{
Rafał Miłeckie5255ccc2010-02-27 13:03:35 +0100111 b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
112 b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
113 b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
114 b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
115 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
116
117 b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
118 b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
119 b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
120 b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
121 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
122
123 b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
124 b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
125 b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
126 b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
127 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
128
129 b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
130 b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
131 b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
132 b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
133 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
134
135 b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
136 b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
137 b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
138 b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
139 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
140
141 b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
142 b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
Michael Bueschd1591312008-01-14 00:05:57 +0100143}
144
145static void b43_chantab_phy_upload(struct b43_wldev *dev,
Rafał Miłeckib15b3032010-03-29 00:53:13 +0200146 const struct b43_phy_n_sfo_cfg *e)
Michael Bueschd1591312008-01-14 00:05:57 +0100147{
148 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
149 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
150 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
151 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
152 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
153 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
154}
155
156static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
157{
158 //TODO
159}
160
Rafał Miłecki7955de02010-02-27 13:03:39 +0100161
162/* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
163static void b43_radio_2055_setup(struct b43_wldev *dev,
Rafał Miłeckif19ebe72010-03-29 00:53:15 +0200164 const struct b43_nphy_channeltab_entry_rev2 *e)
Rafał Miłecki7955de02010-02-27 13:03:39 +0100165{
166 B43_WARN_ON(dev->phy.rev >= 3);
167
168 b43_chantab_radio_upload(dev, e);
169 udelay(50);
Rafał Miłeckie58b1252010-03-29 00:53:16 +0200170 b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
171 b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
Rafał Miłecki7955de02010-02-27 13:03:39 +0100172 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
Rafał Miłeckie58b1252010-03-29 00:53:16 +0200173 b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
Rafał Miłecki7955de02010-02-27 13:03:39 +0100174 udelay(300);
175}
176
Michael Buesch53a6e232008-01-13 21:23:44 +0100177static void b43_radio_init2055_pre(struct b43_wldev *dev)
178{
179 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
180 ~B43_NPHY_RFCTL_CMD_PORFORCE);
181 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
182 B43_NPHY_RFCTL_CMD_CHIP0PU |
183 B43_NPHY_RFCTL_CMD_OEPORFORCE);
184 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
185 B43_NPHY_RFCTL_CMD_PORFORCE);
186}
187
188static void b43_radio_init2055_post(struct b43_wldev *dev)
189{
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100190 struct b43_phy_n *nphy = dev->phy.n;
Michael Buesch53a6e232008-01-13 21:23:44 +0100191 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
192 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
193 int i;
194 u16 val;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100195 bool workaround = false;
196
197 if (sprom->revision < 4)
198 workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
199 binfo->type != 0x46D ||
200 binfo->rev < 0x41);
201 else
202 workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
Michael Buesch53a6e232008-01-13 21:23:44 +0100203
204 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100205 if (workaround) {
206 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
207 b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
Michael Buesch53a6e232008-01-13 21:23:44 +0100208 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100209 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
210 b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
Michael Buesch53a6e232008-01-13 21:23:44 +0100211 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
Michael Buesch53a6e232008-01-13 21:23:44 +0100212 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
Michael Buesch53a6e232008-01-13 21:23:44 +0100213 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
214 msleep(1);
215 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100216 for (i = 0; i < 200; i++) {
217 val = b43_radio_read(dev, B2055_CAL_COUT2);
218 if (val & 0x80) {
219 i = 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100220 break;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100221 }
Michael Buesch53a6e232008-01-13 21:23:44 +0100222 udelay(10);
223 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100224 if (i)
225 b43err(dev->wl, "radio post init timeout\n");
Michael Buesch53a6e232008-01-13 21:23:44 +0100226 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
Rafał Miłecki5e7ee092010-10-06 07:50:06 +0200227 b43_nphy_op_switch_channel(dev, dev->phy.channel);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100228 b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
229 b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
230 b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
231 b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
232 b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
233 b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
234 if (!nphy->gain_boost) {
235 b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
236 b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
237 } else {
238 b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
239 b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
240 }
241 udelay(2);
Michael Buesch53a6e232008-01-13 21:23:44 +0100242}
243
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +0100244/*
245 * Initialize a Broadcom 2055 N-radio
246 * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
247 */
Michael Buesch53a6e232008-01-13 21:23:44 +0100248static void b43_radio_init2055(struct b43_wldev *dev)
249{
250 b43_radio_init2055_pre(dev);
251 if (b43_status(dev) < B43_STAT_INITIALIZED)
252 b2055_upload_inittab(dev, 0, 1);
253 else
254 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
255 b43_radio_init2055_post(dev);
256}
257
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100258/*
Rafał Miłeckid817f4e2010-03-29 00:53:12 +0200259 * Initialize a Broadcom 2056 N-radio
260 * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
261 */
262static void b43_radio_init2056(struct b43_wldev *dev)
263{
264 /* TODO */
265}
266
267
268/*
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100269 * Upload the N-PHY tables.
270 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
271 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100272static void b43_nphy_tables_init(struct b43_wldev *dev)
273{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100274 if (dev->phy.rev < 3)
275 b43_nphy_rev0_1_2_tables_init(dev);
276 else
277 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100278}
279
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100280/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
281static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
282{
283 struct b43_phy_n *nphy = dev->phy.n;
284 enum ieee80211_band band;
285 u16 tmp;
286
287 if (!enable) {
288 nphy->rfctrl_intc1_save = b43_phy_read(dev,
289 B43_NPHY_RFCTL_INTC1);
290 nphy->rfctrl_intc2_save = b43_phy_read(dev,
291 B43_NPHY_RFCTL_INTC2);
292 band = b43_current_band(dev->wl);
293 if (dev->phy.rev >= 3) {
294 if (band == IEEE80211_BAND_5GHZ)
295 tmp = 0x600;
296 else
297 tmp = 0x480;
298 } else {
299 if (band == IEEE80211_BAND_5GHZ)
300 tmp = 0x180;
301 else
302 tmp = 0x120;
303 }
304 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
305 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
306 } else {
307 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
308 nphy->rfctrl_intc1_save);
309 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
310 nphy->rfctrl_intc2_save);
311 }
312}
313
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100314/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
315static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
316{
317 struct b43_phy_n *nphy = dev->phy.n;
318 u16 tmp;
319 enum ieee80211_band band = b43_current_band(dev->wl);
320 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
321 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
322
323 if (dev->phy.rev >= 3) {
324 if (ipa) {
325 tmp = 4;
326 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
327 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
328 }
329
330 tmp = 1;
331 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
332 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
333 }
334}
335
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100336/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
337static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
338{
339 u32 tmslow;
340
341 if (dev->phy.type != B43_PHYTYPE_N)
342 return;
343
344 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
345 if (force)
346 tmslow |= SSB_TMSLOW_FGC;
347 else
348 tmslow &= ~SSB_TMSLOW_FGC;
349 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
350}
351
352/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100353static void b43_nphy_reset_cca(struct b43_wldev *dev)
354{
355 u16 bbcfg;
356
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100357 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100358 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100359 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
360 udelay(1);
361 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
362 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100363 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100364}
365
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100366/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
367static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
368{
369 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
370
371 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
372 if (preamble == 1)
373 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
374 else
375 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
376
377 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
378}
379
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100380/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
381static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
382{
383 struct b43_phy_n *nphy = dev->phy.n;
384
385 bool override = false;
386 u16 chain = 0x33;
387
388 if (nphy->txrx_chain == 0) {
389 chain = 0x11;
390 override = true;
391 } else if (nphy->txrx_chain == 1) {
392 chain = 0x22;
393 override = true;
394 }
395
396 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
397 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
398 chain);
399
400 if (override)
401 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
402 B43_NPHY_RFSEQMODE_CAOVER);
403 else
404 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
405 ~B43_NPHY_RFSEQMODE_CAOVER);
406}
407
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100408/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
409static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
410 u16 samps, u8 time, bool wait)
411{
412 int i;
413 u16 tmp;
414
415 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
416 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
417 if (wait)
418 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
419 else
420 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
421
422 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
423
424 for (i = 1000; i; i--) {
425 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
426 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
427 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
428 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
429 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
430 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
431 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
432 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
433
434 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
435 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
436 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
437 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
438 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
439 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
440 return;
441 }
442 udelay(10);
443 }
444 memset(est, 0, sizeof(*est));
445}
446
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100447/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
448static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
449 struct b43_phy_n_iq_comp *pcomp)
450{
451 if (write) {
452 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
453 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
454 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
455 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
456 } else {
457 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
458 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
459 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
460 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
461 }
462}
463
Rafał Miłecki026816f2010-01-17 13:03:28 +0100464/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
465static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
466{
467 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
468
469 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
470 if (core == 0) {
471 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
472 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
473 } else {
474 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
475 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
476 }
477 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
478 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
479 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
480 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
481 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
482 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
483 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
484 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
485}
486
487/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
488static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
489{
490 u8 rxval, txval;
491 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
492
493 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
494 if (core == 0) {
495 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
496 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
497 } else {
498 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
499 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
500 }
501 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
502 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
503 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
504 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
505 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
506 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
507 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
508 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
509
510 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
511 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
512
Larry Fingeracd82aa2010-07-21 11:48:05 -0500513 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
514 ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
Rafał Miłecki026816f2010-01-17 13:03:28 +0100515 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
516 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
517 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
518 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
519 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
520 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
521 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
522
523 if (core == 0) {
524 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
525 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
526 } else {
527 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
528 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
529 }
530
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100531 b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
532 b43_nphy_rf_control_override(dev, 8, 0, 3, false);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100533 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100534
535 if (core == 0) {
536 rxval = 1;
537 txval = 8;
538 } else {
539 rxval = 4;
540 txval = 2;
541 }
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100542 b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
543 b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
Rafał Miłecki026816f2010-01-17 13:03:28 +0100544}
545
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100546/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
547static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
548{
549 int i;
550 s32 iq;
551 u32 ii;
552 u32 qq;
553 int iq_nbits, qq_nbits;
554 int arsh, brsh;
555 u16 tmp, a, b;
556
557 struct nphy_iq_est est;
558 struct b43_phy_n_iq_comp old;
559 struct b43_phy_n_iq_comp new = { };
560 bool error = false;
561
562 if (mask == 0)
563 return;
564
565 b43_nphy_rx_iq_coeffs(dev, false, &old);
566 b43_nphy_rx_iq_coeffs(dev, true, &new);
567 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
568 new = old;
569
570 for (i = 0; i < 2; i++) {
571 if (i == 0 && (mask & 1)) {
572 iq = est.iq0_prod;
573 ii = est.i0_pwr;
574 qq = est.q0_pwr;
575 } else if (i == 1 && (mask & 2)) {
576 iq = est.iq1_prod;
577 ii = est.i1_pwr;
578 qq = est.q1_pwr;
579 } else {
580 B43_WARN_ON(1);
581 continue;
582 }
583
584 if (ii + qq < 2) {
585 error = true;
586 break;
587 }
588
589 iq_nbits = fls(abs(iq));
590 qq_nbits = fls(qq);
591
592 arsh = iq_nbits - 20;
593 if (arsh >= 0) {
594 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
595 tmp = ii >> arsh;
596 } else {
597 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
598 tmp = ii << -arsh;
599 }
600 if (tmp == 0) {
601 error = true;
602 break;
603 }
604 a /= tmp;
605
606 brsh = qq_nbits - 11;
607 if (brsh >= 0) {
608 b = (qq << (31 - qq_nbits));
609 tmp = ii >> brsh;
610 } else {
611 b = (qq << (31 - qq_nbits));
612 tmp = ii << -brsh;
613 }
614 if (tmp == 0) {
615 error = true;
616 break;
617 }
618 b = int_sqrt(b / tmp - a * a) - (1 << 10);
619
620 if (i == 0 && (mask & 0x1)) {
621 if (dev->phy.rev >= 3) {
622 new.a0 = a & 0x3FF;
623 new.b0 = b & 0x3FF;
624 } else {
625 new.a0 = b & 0x3FF;
626 new.b0 = a & 0x3FF;
627 }
628 } else if (i == 1 && (mask & 0x2)) {
629 if (dev->phy.rev >= 3) {
630 new.a1 = a & 0x3FF;
631 new.b1 = b & 0x3FF;
632 } else {
633 new.a1 = b & 0x3FF;
634 new.b1 = a & 0x3FF;
635 }
636 }
637 }
638
639 if (error)
640 new = old;
641
642 b43_nphy_rx_iq_coeffs(dev, true, &new);
643}
644
Rafał Miłecki09146402010-01-15 15:17:10 +0100645/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
646static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
647{
648 u16 array[4];
649 int i;
650
651 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
652 for (i = 0; i < 4; i++)
653 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
654
655 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
656 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
657 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
658 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
659}
660
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100661/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
662static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
663{
664 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
665 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
666}
667
668/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
669static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
670{
671 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
672 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
673}
674
Rafał Miłecki8987a9e2010-02-27 13:03:33 +0100675/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
676static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
677{
678 if (dev->phy.rev >= 3) {
679 if (!init)
680 return;
681 if (0 /* FIXME */) {
682 b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
683 b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
684 b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
685 b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
686 }
687 } else {
688 b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
689 b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
690
691 ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
692 0xFC00);
693 b43_write32(dev, B43_MMIO_MACCTL,
694 b43_read32(dev, B43_MMIO_MACCTL) &
695 ~B43_MACCTL_GPOUTSMSK);
696 b43_write16(dev, B43_MMIO_GPIO_MASK,
697 b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
698 b43_write16(dev, B43_MMIO_GPIO_CONTROL,
699 b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
700
701 if (init) {
702 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
703 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
704 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
705 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
706 }
707 }
708}
709
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100710/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
711static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
712{
713 u16 tmp;
714
715 if (dev->dev->id.revision == 16)
716 b43_mac_suspend(dev);
717
718 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
719 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
720 B43_NPHY_CLASSCTL_WAITEDEN);
721 tmp &= ~mask;
722 tmp |= (val & mask);
723 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
724
725 if (dev->dev->id.revision == 16)
726 b43_mac_enable(dev);
727
728 return tmp;
729}
730
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100731/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
732static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
733{
734 struct b43_phy *phy = &dev->phy;
735 struct b43_phy_n *nphy = phy->n;
736
737 if (enable) {
738 u16 clip[] = { 0xFFFF, 0xFFFF };
739 if (nphy->deaf_count++ == 0) {
740 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
741 b43_nphy_classifier(dev, 0x7, 0);
742 b43_nphy_read_clip_detection(dev, nphy->clip_state);
743 b43_nphy_write_clip_detection(dev, clip);
744 }
745 b43_nphy_reset_cca(dev);
746 } else {
747 if (--nphy->deaf_count == 0) {
748 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
749 b43_nphy_write_clip_detection(dev, nphy->clip_state);
750 }
751 }
752}
753
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100754/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
755static void b43_nphy_stop_playback(struct b43_wldev *dev)
756{
757 struct b43_phy_n *nphy = dev->phy.n;
758 u16 tmp;
759
760 if (nphy->hang_avoid)
761 b43_nphy_stay_in_carrier_search(dev, 1);
762
763 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
764 if (tmp & 0x1)
765 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
766 else if (tmp & 0x2)
Larry Fingeracd82aa2010-07-21 11:48:05 -0500767 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100768
769 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
770
771 if (nphy->bb_mult_save & 0x80000000) {
772 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100773 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100774 nphy->bb_mult_save = 0;
775 }
776
777 if (nphy->hang_avoid)
778 b43_nphy_stay_in_carrier_search(dev, 0);
779}
780
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100781/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
782static void b43_nphy_spur_workaround(struct b43_wldev *dev)
783{
784 struct b43_phy_n *nphy = dev->phy.n;
785
Rafał Miłecki902db912010-02-27 13:03:37 +0100786 u8 channel = nphy->radio_chanspec.channel;
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100787 int tone[2] = { 57, 58 };
788 u32 noise[2] = { 0x3FF, 0x3FF };
789
790 B43_WARN_ON(dev->phy.rev < 3);
791
792 if (nphy->hang_avoid)
793 b43_nphy_stay_in_carrier_search(dev, 1);
794
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100795 if (nphy->gband_spurwar_en) {
796 /* TODO: N PHY Adjust Analog Pfbw (7) */
797 if (channel == 11 && dev->phy.is_40mhz)
798 ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
799 else
800 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
801 /* TODO: N PHY Adjust CRS Min Power (0x1E) */
802 }
803
804 if (nphy->aband_spurwar_en) {
805 if (channel == 54) {
806 tone[0] = 0x20;
807 noise[0] = 0x25F;
808 } else if (channel == 38 || channel == 102 || channel == 118) {
809 if (0 /* FIXME */) {
810 tone[0] = 0x20;
811 noise[0] = 0x21F;
812 } else {
813 tone[0] = 0;
814 noise[0] = 0;
815 }
816 } else if (channel == 134) {
817 tone[0] = 0x20;
818 noise[0] = 0x21F;
819 } else if (channel == 151) {
820 tone[0] = 0x10;
821 noise[0] = 0x23F;
822 } else if (channel == 153 || channel == 161) {
823 tone[0] = 0x30;
824 noise[0] = 0x23F;
825 } else {
826 tone[0] = 0;
827 noise[0] = 0;
828 }
829
830 if (!tone[0] && !noise[0])
831 ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
832 else
833 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
834 }
835
836 if (nphy->hang_avoid)
837 b43_nphy_stay_in_carrier_search(dev, 0);
838}
839
Rafał Miłeckid24019a2010-02-27 13:03:38 +0100840/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
841static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
842{
843 struct b43_phy_n *nphy = dev->phy.n;
844
845 u8 i;
846 s16 tmp;
847 u16 data[4];
848 s16 gain[2];
849 u16 minmax[2];
850 u16 lna_gain[4] = { -2, 10, 19, 25 };
851
852 if (nphy->hang_avoid)
853 b43_nphy_stay_in_carrier_search(dev, 1);
854
855 if (nphy->gain_boost) {
856 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
857 gain[0] = 6;
858 gain[1] = 6;
859 } else {
860 tmp = 40370 - 315 * nphy->radio_chanspec.channel;
861 gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
862 tmp = 23242 - 224 * nphy->radio_chanspec.channel;
863 gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
864 }
865 } else {
866 gain[0] = 0;
867 gain[1] = 0;
868 }
869
870 for (i = 0; i < 2; i++) {
871 if (nphy->elna_gain_config) {
872 data[0] = 19 + gain[i];
873 data[1] = 25 + gain[i];
874 data[2] = 25 + gain[i];
875 data[3] = 25 + gain[i];
876 } else {
877 data[0] = lna_gain[0] + gain[i];
878 data[1] = lna_gain[1] + gain[i];
879 data[2] = lna_gain[2] + gain[i];
880 data[3] = lna_gain[3] + gain[i];
881 }
882 b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
883
884 minmax[i] = 23 + gain[i];
885 }
886
887 b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
888 minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
889 b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
890 minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
891
892 if (nphy->hang_avoid)
893 b43_nphy_stay_in_carrier_search(dev, 0);
894}
895
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100896/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
Gábor Stefanike723ef32010-08-16 22:39:15 +0200897static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100898{
899 struct b43_phy_n *nphy = dev->phy.n;
900 u8 i, j;
901 u8 code;
902
903 /* TODO: for PHY >= 3
904 s8 *lna1_gain, *lna2_gain;
905 u8 *gain_db, *gain_bits;
906 u16 *rfseq_init;
907 u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
908 u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
909 */
910
911 u8 rfseq_events[3] = { 6, 8, 7 };
912 u8 rfseq_delays[3] = { 10, 30, 1 };
913
914 if (dev->phy.rev >= 3) {
915 /* TODO */
916 } else {
917 /* Set Clip 2 detect */
918 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
919 B43_NPHY_C1_CGAINI_CL2DETECT);
920 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
921 B43_NPHY_C2_CGAINI_CL2DETECT);
922
923 /* Set narrowband clip threshold */
924 b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
925 b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
926
927 if (!dev->phy.is_40mhz) {
928 /* Set dwell lengths */
929 b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
930 b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
931 b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
932 b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
933 }
934
935 /* Set wideband clip 2 threshold */
936 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
937 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
938 21);
939 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
940 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
941 21);
942
943 if (!dev->phy.is_40mhz) {
944 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
945 ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
946 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
947 ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
948 b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
949 ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
950 b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
951 ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
952 }
953
954 b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
955
956 if (nphy->gain_boost) {
957 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
958 dev->phy.is_40mhz)
959 code = 4;
960 else
961 code = 5;
962 } else {
963 code = dev->phy.is_40mhz ? 6 : 7;
964 }
965
966 /* Set HPVGA2 index */
967 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
968 ~B43_NPHY_C1_INITGAIN_HPVGA2,
969 code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
970 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
971 ~B43_NPHY_C2_INITGAIN_HPVGA2,
972 code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
973
974 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
975 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
976 (code << 8 | 0x7C));
977 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
978 (code << 8 | 0x7C));
979
Rafał Miłeckid24019a2010-02-27 13:03:38 +0100980 b43_nphy_adjust_lna_gain_table(dev);
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100981
982 if (nphy->elna_gain_config) {
983 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
984 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
985 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
986 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
987 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
988
989 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
990 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
991 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
992 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
993 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
994
995 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
996 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
997 (code << 8 | 0x74));
998 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
999 (code << 8 | 0x74));
1000 }
1001
1002 if (dev->phy.rev == 2) {
1003 for (i = 0; i < 4; i++) {
1004 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1005 (0x0400 * i) + 0x0020);
1006 for (j = 0; j < 21; j++)
1007 b43_phy_write(dev,
1008 B43_NPHY_TABLE_DATALO, 3 * j);
1009 }
1010
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001011 b43_nphy_set_rf_sequence(dev, 5,
1012 rfseq_events, rfseq_delays, 3);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001013 b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
Larry Fingeracd82aa2010-07-21 11:48:05 -05001014 ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001015 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
1016
1017 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
1018 b43_phy_maskset(dev, B43_PHY_N(0xC5D),
1019 0xFF80, 4);
1020 }
1021 }
1022}
1023
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001024/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
1025static void b43_nphy_workarounds(struct b43_wldev *dev)
1026{
1027 struct ssb_bus *bus = dev->dev->bus;
1028 struct b43_phy *phy = &dev->phy;
1029 struct b43_phy_n *nphy = phy->n;
1030
1031 u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
1032 u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
1033
1034 u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
1035 u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
1036
1037 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
1038 b43_nphy_classifier(dev, 1, 0);
1039 else
1040 b43_nphy_classifier(dev, 1, 1);
1041
1042 if (nphy->hang_avoid)
1043 b43_nphy_stay_in_carrier_search(dev, 1);
1044
1045 b43_phy_set(dev, B43_NPHY_IQFLIP,
1046 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
1047
1048 if (dev->phy.rev >= 3) {
1049 /* TODO */
1050 } else {
1051 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
1052 nphy->band5g_pwrgain) {
1053 b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
1054 b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
1055 } else {
1056 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
1057 b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
1058 }
1059
1060 /* TODO: convert to b43_ntab_write? */
1061 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
1062 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
1063 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
1064 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
1065 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
1066 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
1067 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
1068 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
1069
1070 if (dev->phy.rev < 2) {
1071 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
1072 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
1073 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
1074 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
1075 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
1076 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
1077 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
1078 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
1079 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
1080 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
1081 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
1082 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
1083 }
1084
1085 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
1086 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
1087 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
1088 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
1089
1090 if (bus->sprom.boardflags2_lo & 0x100 &&
1091 bus->boardinfo.type == 0x8B) {
1092 delays1[0] = 0x1;
1093 delays1[5] = 0x14;
1094 }
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001095 b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
1096 b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001097
Gábor Stefanike723ef32010-08-16 22:39:15 +02001098 b43_nphy_gain_ctrl_workarounds(dev);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001099
1100 if (dev->phy.rev < 2) {
1101 if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
Gábor Stefanike7f45d32010-08-16 22:39:14 +02001102 b43_hf_write(dev, b43_hf_read(dev) |
1103 B43_HF_MLADVW);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001104 } else if (dev->phy.rev == 2) {
1105 b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
1106 b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
1107 }
1108
1109 if (dev->phy.rev < 2)
1110 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
1111 ~B43_NPHY_SCRAM_SIGCTL_SCM);
1112
1113 /* Set phase track alpha and beta */
1114 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
1115 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
1116 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
1117 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
1118 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
1119 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
1120
1121 b43_phy_mask(dev, B43_NPHY_PIL_DW1,
Larry Fingeracd82aa2010-07-21 11:48:05 -05001122 ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001123 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
1124 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
1125 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
1126
1127 if (dev->phy.rev == 2)
1128 b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
1129 B43_NPHY_FINERX2_CGC_DECGC);
1130 }
1131
1132 if (nphy->hang_avoid)
1133 b43_nphy_stay_in_carrier_search(dev, 0);
1134}
1135
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001136/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
1137static int b43_nphy_load_samples(struct b43_wldev *dev,
1138 struct b43_c32 *samples, u16 len) {
1139 struct b43_phy_n *nphy = dev->phy.n;
1140 u16 i;
1141 u32 *data;
1142
1143 data = kzalloc(len * sizeof(u32), GFP_KERNEL);
1144 if (!data) {
1145 b43err(dev->wl, "allocation for samples loading failed\n");
1146 return -ENOMEM;
1147 }
1148 if (nphy->hang_avoid)
1149 b43_nphy_stay_in_carrier_search(dev, 1);
1150
1151 for (i = 0; i < len; i++) {
1152 data[i] = (samples[i].i & 0x3FF << 10);
1153 data[i] |= samples[i].q & 0x3FF;
1154 }
1155 b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
1156
1157 kfree(data);
1158 if (nphy->hang_avoid)
1159 b43_nphy_stay_in_carrier_search(dev, 0);
1160 return 0;
1161}
1162
Rafał Miłecki59af0992010-01-22 01:53:16 +01001163/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
1164static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
1165 bool test)
1166{
1167 int i;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001168 u16 bw, len, rot, angle;
Larry Fingerda860472010-01-26 16:42:02 -06001169 struct b43_c32 *samples;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001170
Rafał Miłecki59af0992010-01-22 01:53:16 +01001171
1172 bw = (dev->phy.is_40mhz) ? 40 : 20;
1173 len = bw << 3;
1174
1175 if (test) {
1176 if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
1177 bw = 82;
1178 else
1179 bw = 80;
1180
1181 if (dev->phy.is_40mhz)
1182 bw <<= 1;
1183
1184 len = bw << 1;
1185 }
1186
Larry Fingerda860472010-01-26 16:42:02 -06001187 samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
Rafał Miłecki40bd5202010-02-04 13:11:54 +01001188 if (!samples) {
1189 b43err(dev->wl, "allocation for samples generation failed\n");
1190 return 0;
1191 }
Rafał Miłecki59af0992010-01-22 01:53:16 +01001192 rot = (((freq * 36) / bw) << 16) / 100;
1193 angle = 0;
1194
Rafał Miłeckif2982182010-01-25 19:00:01 +01001195 for (i = 0; i < len; i++) {
1196 samples[i] = b43_cordic(angle);
1197 angle += rot;
1198 samples[i].q = CORDIC_CONVERT(samples[i].q * max);
1199 samples[i].i = CORDIC_CONVERT(samples[i].i * max);
Rafał Miłecki59af0992010-01-22 01:53:16 +01001200 }
1201
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001202 i = b43_nphy_load_samples(dev, samples, len);
Rafał Miłeckif2982182010-01-25 19:00:01 +01001203 kfree(samples);
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001204 return (i < 0) ? 0 : len;
Rafał Miłecki59af0992010-01-22 01:53:16 +01001205}
1206
Rafał Miłecki10a79872010-01-22 01:53:14 +01001207/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
1208static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
1209 u16 wait, bool iqmode, bool dac_test)
1210{
1211 struct b43_phy_n *nphy = dev->phy.n;
1212 int i;
1213 u16 seq_mode;
1214 u32 tmp;
1215
1216 if (nphy->hang_avoid)
1217 b43_nphy_stay_in_carrier_search(dev, true);
1218
1219 if ((nphy->bb_mult_save & 0x80000000) == 0) {
1220 tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
1221 nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
1222 }
1223
1224 if (!dev->phy.is_40mhz)
1225 tmp = 0x6464;
1226 else
1227 tmp = 0x4747;
1228 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
1229
1230 if (nphy->hang_avoid)
1231 b43_nphy_stay_in_carrier_search(dev, false);
1232
1233 b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
1234
1235 if (loops != 0xFFFF)
1236 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
1237 else
1238 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
1239
1240 b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
1241
1242 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
1243
1244 b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
1245 if (iqmode) {
1246 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
1247 b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
1248 } else {
1249 if (dac_test)
1250 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
1251 else
1252 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
1253 }
1254 for (i = 0; i < 100; i++) {
1255 if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
1256 i = 0;
1257 break;
1258 }
1259 udelay(10);
1260 }
1261 if (i)
1262 b43err(dev->wl, "run samples timeout\n");
1263
1264 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
1265}
1266
Rafał Miłecki59af0992010-01-22 01:53:16 +01001267/*
1268 * Transmits a known value for LO calibration
1269 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
1270 */
1271static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
1272 bool iqmode, bool dac_test)
1273{
1274 u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
1275 if (samp == 0)
1276 return -1;
1277 b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
1278 return 0;
1279}
1280
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001281/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
1282static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
1283{
1284 struct b43_phy_n *nphy = dev->phy.n;
1285 int i, j;
1286 u32 tmp;
1287 u32 cur_real, cur_imag, real_part, imag_part;
1288
1289 u16 buffer[7];
1290
1291 if (nphy->hang_avoid)
1292 b43_nphy_stay_in_carrier_search(dev, true);
1293
Rafał Miłecki91458342010-01-18 00:21:35 +01001294 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001295
1296 for (i = 0; i < 2; i++) {
1297 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
1298 (buffer[i * 2 + 1] & 0x3FF);
1299 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1300 (((i + 26) << 10) | 320));
1301 for (j = 0; j < 128; j++) {
1302 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1303 ((tmp >> 16) & 0xFFFF));
1304 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1305 (tmp & 0xFFFF));
1306 }
1307 }
1308
1309 for (i = 0; i < 2; i++) {
1310 tmp = buffer[5 + i];
1311 real_part = (tmp >> 8) & 0xFF;
1312 imag_part = (tmp & 0xFF);
1313 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1314 (((i + 26) << 10) | 448));
1315
1316 if (dev->phy.rev >= 3) {
1317 cur_real = real_part;
1318 cur_imag = imag_part;
1319 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
1320 }
1321
1322 for (j = 0; j < 128; j++) {
1323 if (dev->phy.rev < 3) {
1324 cur_real = (real_part * loscale[j] + 128) >> 8;
1325 cur_imag = (imag_part * loscale[j] + 128) >> 8;
1326 tmp = ((cur_real & 0xFF) << 8) |
1327 (cur_imag & 0xFF);
1328 }
1329 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1330 ((tmp >> 16) & 0xFFFF));
1331 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1332 (tmp & 0xFFFF));
1333 }
1334 }
1335
1336 if (dev->phy.rev >= 3) {
1337 b43_shm_write16(dev, B43_SHM_SHARED,
1338 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
1339 b43_shm_write16(dev, B43_SHM_SHARED,
1340 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
1341 }
1342
1343 if (nphy->hang_avoid)
1344 b43_nphy_stay_in_carrier_search(dev, false);
1345}
1346
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001347/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
1348static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
1349 u8 *events, u8 *delays, u8 length)
1350{
1351 struct b43_phy_n *nphy = dev->phy.n;
1352 u8 i;
1353 u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
1354 u16 offset1 = cmd << 4;
1355 u16 offset2 = offset1 + 0x80;
1356
1357 if (nphy->hang_avoid)
1358 b43_nphy_stay_in_carrier_search(dev, true);
1359
1360 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
1361 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
1362
1363 for (i = length; i < 16; i++) {
1364 b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
1365 b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
1366 }
1367
1368 if (nphy->hang_avoid)
1369 b43_nphy_stay_in_carrier_search(dev, false);
1370}
1371
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01001372/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +01001373static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
1374 enum b43_nphy_rf_sequence seq)
1375{
1376 static const u16 trigger[] = {
1377 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
1378 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
1379 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
1380 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
1381 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
1382 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
1383 };
1384 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001385 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001386
1387 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
1388
1389 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
1390 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
1391 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
1392 for (i = 0; i < 200; i++) {
1393 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
1394 goto ok;
1395 msleep(1);
1396 }
1397 b43err(dev->wl, "RF sequence status timeout\n");
1398ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001399 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001400}
1401
Rafał Miłecki75377b22010-01-22 01:53:13 +01001402/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1403static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
1404 u16 value, u8 core, bool off)
1405{
1406 int i;
1407 u8 index = fls(field);
1408 u8 addr, en_addr, val_addr;
1409 /* we expect only one bit set */
Rafał Miłecki3ed0fac2010-01-25 18:59:58 +01001410 B43_WARN_ON(field & (~(1 << (index - 1))));
Rafał Miłecki75377b22010-01-22 01:53:13 +01001411
1412 if (dev->phy.rev >= 3) {
1413 const struct nphy_rf_control_override_rev3 *rf_ctrl;
1414 for (i = 0; i < 2; i++) {
1415 if (index == 0 || index == 16) {
1416 b43err(dev->wl,
1417 "Unsupported RF Ctrl Override call\n");
1418 return;
1419 }
1420
1421 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
1422 en_addr = B43_PHY_N((i == 0) ?
1423 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
1424 val_addr = B43_PHY_N((i == 0) ?
1425 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
1426
1427 if (off) {
1428 b43_phy_mask(dev, en_addr, ~(field));
1429 b43_phy_mask(dev, val_addr,
1430 ~(rf_ctrl->val_mask));
1431 } else {
1432 if (core == 0 || ((1 << core) & i) != 0) {
1433 b43_phy_set(dev, en_addr, field);
1434 b43_phy_maskset(dev, val_addr,
1435 ~(rf_ctrl->val_mask),
1436 (value << rf_ctrl->val_shift));
1437 }
1438 }
1439 }
1440 } else {
1441 const struct nphy_rf_control_override_rev2 *rf_ctrl;
1442 if (off) {
1443 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
1444 value = 0;
1445 } else {
1446 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
1447 }
1448
1449 for (i = 0; i < 2; i++) {
1450 if (index <= 1 || index == 16) {
1451 b43err(dev->wl,
1452 "Unsupported RF Ctrl Override call\n");
1453 return;
1454 }
1455
1456 if (index == 2 || index == 10 ||
1457 (index >= 13 && index <= 15)) {
1458 core = 1;
1459 }
1460
1461 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
1462 addr = B43_PHY_N((i == 0) ?
1463 rf_ctrl->addr0 : rf_ctrl->addr1);
1464
1465 if ((core & (1 << i)) != 0)
1466 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
1467 (value << rf_ctrl->shift));
1468
1469 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
1470 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1471 B43_NPHY_RFCTL_CMD_START);
1472 udelay(1);
1473 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
1474 }
1475 }
1476}
1477
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01001478/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
1479static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
1480 u16 value, u8 core)
1481{
1482 u8 i, j;
1483 u16 reg, tmp, val;
1484
1485 B43_WARN_ON(dev->phy.rev < 3);
1486 B43_WARN_ON(field > 4);
1487
1488 for (i = 0; i < 2; i++) {
1489 if ((core == 1 && i == 1) || (core == 2 && !i))
1490 continue;
1491
1492 reg = (i == 0) ?
1493 B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
1494 b43_phy_mask(dev, reg, 0xFBFF);
1495
1496 switch (field) {
1497 case 0:
1498 b43_phy_write(dev, reg, 0);
1499 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
1500 break;
1501 case 1:
1502 if (!i) {
1503 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
1504 0xFC3F, (value << 6));
1505 b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
1506 0xFFFE, 1);
1507 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1508 B43_NPHY_RFCTL_CMD_START);
1509 for (j = 0; j < 100; j++) {
1510 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
1511 j = 0;
1512 break;
1513 }
1514 udelay(10);
1515 }
1516 if (j)
1517 b43err(dev->wl,
1518 "intc override timeout\n");
1519 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
1520 0xFFFE);
1521 } else {
1522 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
1523 0xFC3F, (value << 6));
1524 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1525 0xFFFE, 1);
1526 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1527 B43_NPHY_RFCTL_CMD_RXTX);
1528 for (j = 0; j < 100; j++) {
1529 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
1530 j = 0;
1531 break;
1532 }
1533 udelay(10);
1534 }
1535 if (j)
1536 b43err(dev->wl,
1537 "intc override timeout\n");
1538 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
1539 0xFFFE);
1540 }
1541 break;
1542 case 2:
1543 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1544 tmp = 0x0020;
1545 val = value << 5;
1546 } else {
1547 tmp = 0x0010;
1548 val = value << 4;
1549 }
1550 b43_phy_maskset(dev, reg, ~tmp, val);
1551 break;
1552 case 3:
1553 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1554 tmp = 0x0001;
1555 val = value;
1556 } else {
1557 tmp = 0x0004;
1558 val = value << 2;
1559 }
1560 b43_phy_maskset(dev, reg, ~tmp, val);
1561 break;
1562 case 4:
1563 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1564 tmp = 0x0002;
1565 val = value << 1;
1566 } else {
1567 tmp = 0x0008;
1568 val = value << 3;
1569 }
1570 b43_phy_maskset(dev, reg, ~tmp, val);
1571 break;
1572 }
1573 }
1574}
1575
Michael Buesch95b66ba2008-01-18 01:09:25 +01001576static void b43_nphy_bphy_init(struct b43_wldev *dev)
1577{
1578 unsigned int i;
1579 u16 val;
1580
1581 val = 0x1E1F;
1582 for (i = 0; i < 14; i++) {
1583 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
1584 val -= 0x202;
1585 }
1586 val = 0x3E3F;
1587 for (i = 0; i < 16; i++) {
1588 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
1589 val -= 0x202;
1590 }
1591 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
1592}
1593
Rafał Miłecki3c956272010-01-15 14:38:32 +01001594/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1595static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1596 s8 offset, u8 core, u8 rail, u8 type)
1597{
1598 u16 tmp;
1599 bool core1or5 = (core == 1) || (core == 5);
1600 bool core2or5 = (core == 2) || (core == 5);
1601
1602 offset = clamp_val(offset, -32, 31);
1603 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1604
1605 if (core1or5 && (rail == 0) && (type == 2))
1606 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1607 if (core1or5 && (rail == 1) && (type == 2))
1608 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1609 if (core2or5 && (rail == 0) && (type == 2))
1610 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1611 if (core2or5 && (rail == 1) && (type == 2))
1612 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1613 if (core1or5 && (rail == 0) && (type == 0))
1614 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1615 if (core1or5 && (rail == 1) && (type == 0))
1616 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1617 if (core2or5 && (rail == 0) && (type == 0))
1618 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1619 if (core2or5 && (rail == 1) && (type == 0))
1620 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1621 if (core1or5 && (rail == 0) && (type == 1))
1622 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1623 if (core1or5 && (rail == 1) && (type == 1))
1624 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1625 if (core2or5 && (rail == 0) && (type == 1))
1626 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1627 if (core2or5 && (rail == 1) && (type == 1))
1628 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1629 if (core1or5 && (rail == 0) && (type == 6))
1630 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1631 if (core1or5 && (rail == 1) && (type == 6))
1632 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1633 if (core2or5 && (rail == 0) && (type == 6))
1634 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1635 if (core2or5 && (rail == 1) && (type == 6))
1636 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1637 if (core1or5 && (rail == 0) && (type == 3))
1638 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1639 if (core1or5 && (rail == 1) && (type == 3))
1640 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1641 if (core2or5 && (rail == 0) && (type == 3))
1642 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1643 if (core2or5 && (rail == 1) && (type == 3))
1644 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1645 if (core1or5 && (type == 4))
1646 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1647 if (core2or5 && (type == 4))
1648 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1649 if (core1or5 && (type == 5))
1650 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1651 if (core2or5 && (type == 5))
1652 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1653}
1654
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001655static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
Rafał Miłecki3c956272010-01-15 14:38:32 +01001656{
1657 u16 val;
1658
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001659 if (type < 3)
1660 val = 0;
1661 else if (type == 6)
1662 val = 1;
1663 else if (type == 3)
1664 val = 2;
1665 else
1666 val = 3;
Rafał Miłecki3c956272010-01-15 14:38:32 +01001667
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001668 val = (val << 12) | (val << 14);
1669 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1670 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001671
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001672 if (type < 3) {
1673 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1674 (type + 1) << 4);
1675 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1676 (type + 1) << 4);
1677 }
1678
1679 /* TODO use some definitions */
1680 if (code == 0) {
1681 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001682 if (type < 3) {
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001683 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
1684 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
1685 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
1686 udelay(20);
1687 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001688 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001689 } else {
1690 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1691 0x3000);
1692 if (type < 3) {
1693 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1694 0xFEC7, 0x0180);
1695 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1696 0xEFDC, (code << 1 | 0x1021));
1697 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
1698 udelay(20);
1699 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001700 }
1701 }
1702}
1703
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001704static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1705{
Rafał Miłecki6e3b15a2010-01-30 20:18:04 +01001706 struct b43_phy_n *nphy = dev->phy.n;
1707 u8 i;
1708 u16 reg, val;
1709
1710 if (code == 0) {
1711 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
1712 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
1713 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
1714 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
1715 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
1716 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
1717 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
1718 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
1719 } else {
1720 for (i = 0; i < 2; i++) {
1721 if ((code == 1 && i == 1) || (code == 2 && !i))
1722 continue;
1723
1724 reg = (i == 0) ?
1725 B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
1726 b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
1727
1728 if (type < 3) {
1729 reg = (i == 0) ?
1730 B43_NPHY_AFECTL_C1 :
1731 B43_NPHY_AFECTL_C2;
1732 b43_phy_maskset(dev, reg, 0xFCFF, 0);
1733
1734 reg = (i == 0) ?
1735 B43_NPHY_RFCTL_LUT_TRSW_UP1 :
1736 B43_NPHY_RFCTL_LUT_TRSW_UP2;
1737 b43_phy_maskset(dev, reg, 0xFFC3, 0);
1738
1739 if (type == 0)
1740 val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
1741 else if (type == 1)
1742 val = 16;
1743 else
1744 val = 32;
1745 b43_phy_set(dev, reg, val);
1746
1747 reg = (i == 0) ?
1748 B43_NPHY_TXF_40CO_B1S0 :
1749 B43_NPHY_TXF_40CO_B32S1;
1750 b43_phy_set(dev, reg, 0x0020);
1751 } else {
1752 if (type == 6)
1753 val = 0x0100;
1754 else if (type == 3)
1755 val = 0x0200;
1756 else
1757 val = 0x0300;
1758
1759 reg = (i == 0) ?
1760 B43_NPHY_AFECTL_C1 :
1761 B43_NPHY_AFECTL_C2;
1762
1763 b43_phy_maskset(dev, reg, 0xFCFF, val);
1764 b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
1765
1766 if (type != 3 && type != 6) {
1767 enum ieee80211_band band =
1768 b43_current_band(dev->wl);
1769
1770 if ((nphy->ipa2g_on &&
1771 band == IEEE80211_BAND_2GHZ) ||
1772 (nphy->ipa5g_on &&
1773 band == IEEE80211_BAND_5GHZ))
1774 val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
1775 else
1776 val = 0x11;
1777 reg = (i == 0) ? 0x2000 : 0x3000;
1778 reg |= B2055_PADDRV;
1779 b43_radio_write16(dev, reg, val);
1780
1781 reg = (i == 0) ?
1782 B43_NPHY_AFECTL_OVER1 :
1783 B43_NPHY_AFECTL_OVER;
1784 b43_phy_set(dev, reg, 0x0200);
1785 }
1786 }
1787 }
1788 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001789}
1790
1791/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1792static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1793{
1794 if (dev->phy.rev >= 3)
1795 b43_nphy_rev3_rssi_select(dev, code, type);
1796 else
1797 b43_nphy_rev2_rssi_select(dev, code, type);
1798}
1799
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001800/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1801static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1802{
1803 int i;
1804 for (i = 0; i < 2; i++) {
1805 if (type == 2) {
1806 if (i == 0) {
1807 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1808 0xFC, buf[0]);
1809 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1810 0xFC, buf[1]);
1811 } else {
1812 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1813 0xFC, buf[2 * i]);
1814 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1815 0xFC, buf[2 * i + 1]);
1816 }
1817 } else {
1818 if (i == 0)
1819 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1820 0xF3, buf[0] << 2);
1821 else
1822 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1823 0xF3, buf[2 * i + 1] << 2);
1824 }
1825 }
1826}
1827
1828/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1829static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1830 u8 nsamp)
1831{
1832 int i;
1833 int out;
1834 u16 save_regs_phy[9];
1835 u16 s[2];
1836
1837 if (dev->phy.rev >= 3) {
1838 save_regs_phy[0] = b43_phy_read(dev,
1839 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1840 save_regs_phy[1] = b43_phy_read(dev,
1841 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1842 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1843 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1844 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1845 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1846 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1847 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1848 }
1849
1850 b43_nphy_rssi_select(dev, 5, type);
1851
1852 if (dev->phy.rev < 2) {
1853 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1854 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1855 }
1856
1857 for (i = 0; i < 4; i++)
1858 buf[i] = 0;
1859
1860 for (i = 0; i < nsamp; i++) {
1861 if (dev->phy.rev < 2) {
1862 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1863 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1864 } else {
1865 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1866 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1867 }
1868
1869 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1870 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1871 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1872 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1873 }
1874 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1875 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1876
1877 if (dev->phy.rev < 2)
1878 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1879
1880 if (dev->phy.rev >= 3) {
1881 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1882 save_regs_phy[0]);
1883 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1884 save_regs_phy[1]);
1885 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1886 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1887 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1888 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1889 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1890 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1891 }
1892
1893 return out;
1894}
1895
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001896/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1897static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001898{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001899 int i, j;
1900 u8 state[4];
1901 u8 code, val;
1902 u16 class, override;
1903 u8 regs_save_radio[2];
1904 u16 regs_save_phy[2];
1905 s8 offset[4];
1906
1907 u16 clip_state[2];
1908 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1909 s32 results_min[4] = { };
1910 u8 vcm_final[4] = { };
1911 s32 results[4][4] = { };
1912 s32 miniq[4][2] = { };
1913
1914 if (type == 2) {
1915 code = 0;
1916 val = 6;
1917 } else if (type < 2) {
1918 code = 25;
1919 val = 4;
1920 } else {
1921 B43_WARN_ON(1);
1922 return;
1923 }
1924
1925 class = b43_nphy_classifier(dev, 0, 0);
1926 b43_nphy_classifier(dev, 7, 4);
1927 b43_nphy_read_clip_detection(dev, clip_state);
1928 b43_nphy_write_clip_detection(dev, clip_off);
1929
1930 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1931 override = 0x140;
1932 else
1933 override = 0x110;
1934
1935 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1936 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1937 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1938 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1939
1940 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1941 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1942 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1943 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1944
1945 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1946 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1947 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1948 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1949 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1950 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1951
1952 b43_nphy_rssi_select(dev, 5, type);
1953 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1954 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1955
1956 for (i = 0; i < 4; i++) {
1957 u8 tmp[4];
1958 for (j = 0; j < 4; j++)
1959 tmp[j] = i;
1960 if (type != 1)
1961 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1962 b43_nphy_poll_rssi(dev, type, results[i], 8);
1963 if (type < 2)
1964 for (j = 0; j < 2; j++)
1965 miniq[i][j] = min(results[i][2 * j],
1966 results[i][2 * j + 1]);
1967 }
1968
1969 for (i = 0; i < 4; i++) {
1970 s32 mind = 40;
1971 u8 minvcm = 0;
1972 s32 minpoll = 249;
1973 s32 curr;
1974 for (j = 0; j < 4; j++) {
1975 if (type == 2)
1976 curr = abs(results[j][i]);
1977 else
1978 curr = abs(miniq[j][i / 2] - code * 8);
1979
1980 if (curr < mind) {
1981 mind = curr;
1982 minvcm = j;
1983 }
1984
1985 if (results[j][i] < minpoll)
1986 minpoll = results[j][i];
1987 }
1988 results_min[i] = minpoll;
1989 vcm_final[i] = minvcm;
1990 }
1991
1992 if (type != 1)
1993 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1994
1995 for (i = 0; i < 4; i++) {
1996 offset[i] = (code * 8) - results[vcm_final[i]][i];
1997
1998 if (offset[i] < 0)
1999 offset[i] = -((abs(offset[i]) + 4) / 8);
2000 else
2001 offset[i] = (offset[i] + 4) / 8;
2002
2003 if (results_min[i] == 248)
2004 offset[i] = code - 32;
2005
2006 if (i % 2 == 0)
2007 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
2008 type);
2009 else
2010 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
2011 type);
2012 }
2013
2014 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
2015 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
2016
2017 switch (state[2]) {
2018 case 1:
2019 b43_nphy_rssi_select(dev, 1, 2);
2020 break;
2021 case 4:
2022 b43_nphy_rssi_select(dev, 1, 0);
2023 break;
2024 case 2:
2025 b43_nphy_rssi_select(dev, 1, 1);
2026 break;
2027 default:
2028 b43_nphy_rssi_select(dev, 1, 1);
2029 break;
2030 }
2031
2032 switch (state[3]) {
2033 case 1:
2034 b43_nphy_rssi_select(dev, 2, 2);
2035 break;
2036 case 4:
2037 b43_nphy_rssi_select(dev, 2, 0);
2038 break;
2039 default:
2040 b43_nphy_rssi_select(dev, 2, 1);
2041 break;
2042 }
2043
2044 b43_nphy_rssi_select(dev, 0, type);
2045
2046 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
2047 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
2048 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
2049 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
2050
2051 b43_nphy_classifier(dev, 7, class);
2052 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002053}
2054
2055/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
2056static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
2057{
2058 /* TODO */
2059}
2060
2061/*
2062 * RSSI Calibration
2063 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
2064 */
2065static void b43_nphy_rssi_cal(struct b43_wldev *dev)
2066{
2067 if (dev->phy.rev >= 3) {
2068 b43_nphy_rev3_rssi_cal(dev);
2069 } else {
2070 b43_nphy_rev2_rssi_cal(dev, 2);
2071 b43_nphy_rev2_rssi_cal(dev, 0);
2072 b43_nphy_rev2_rssi_cal(dev, 1);
2073 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002074}
2075
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002076/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01002077 * Restore RSSI Calibration
2078 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
2079 */
2080static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
2081{
2082 struct b43_phy_n *nphy = dev->phy.n;
2083
2084 u16 *rssical_radio_regs = NULL;
2085 u16 *rssical_phy_regs = NULL;
2086
2087 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki902db912010-02-27 13:03:37 +01002088 if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
Rafał Miłecki42e15472010-01-15 15:06:47 +01002089 return;
2090 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
2091 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
2092 } else {
Rafał Miłecki902db912010-02-27 13:03:37 +01002093 if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
Rafał Miłecki42e15472010-01-15 15:06:47 +01002094 return;
2095 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
2096 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
2097 }
2098
2099 /* TODO use some definitions */
2100 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
2101 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
2102
2103 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
2104 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
2105 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
2106 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
2107
2108 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
2109 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
2110 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
2111 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
2112
2113 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
2114 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
2115 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
2116 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
2117}
2118
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002119/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
2120static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
2121{
2122 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2123 if (dev->phy.rev >= 6) {
2124 /* TODO If the chip is 47162
2125 return txpwrctrl_tx_gain_ipa_rev5 */
2126 return txpwrctrl_tx_gain_ipa_rev6;
2127 } else if (dev->phy.rev >= 5) {
2128 return txpwrctrl_tx_gain_ipa_rev5;
2129 } else {
2130 return txpwrctrl_tx_gain_ipa;
2131 }
2132 } else {
2133 return txpwrctrl_tx_gain_ipa_5g;
2134 }
2135}
2136
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002137/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
2138static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
2139{
2140 struct b43_phy_n *nphy = dev->phy.n;
2141 u16 *save = nphy->tx_rx_cal_radio_saveregs;
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002142 u16 tmp;
2143 u8 offset, i;
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002144
2145 if (dev->phy.rev >= 3) {
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002146 for (i = 0; i < 2; i++) {
2147 tmp = (i == 0) ? 0x2000 : 0x3000;
2148 offset = i * 11;
2149
2150 save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
2151 save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
2152 save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
2153 save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
2154 save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
2155 save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
2156 save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
2157 save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
2158 save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
2159 save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
2160 save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
2161
2162 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2163 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
2164 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2165 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2166 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2167 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2168 if (nphy->ipa5g_on) {
2169 b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
2170 b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
2171 } else {
2172 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2173 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
2174 }
2175 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2176 } else {
2177 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
2178 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2179 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2180 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2181 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2182 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
2183 if (nphy->ipa2g_on) {
2184 b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
2185 b43_radio_write16(dev, tmp | B2055_XOCTL2,
2186 (dev->phy.rev < 5) ? 0x11 : 0x01);
2187 } else {
2188 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2189 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2190 }
2191 }
2192 b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
2193 b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
2194 b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
2195 }
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002196 } else {
2197 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
2198 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
2199
2200 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
2201 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
2202
2203 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
2204 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
2205
2206 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
2207 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
2208
2209 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
2210 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
2211
2212 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
2213 B43_NPHY_BANDCTL_5GHZ)) {
2214 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
2215 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
2216 } else {
2217 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
2218 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
2219 }
2220
2221 if (dev->phy.rev < 2) {
2222 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
2223 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
2224 } else {
2225 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
2226 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
2227 }
2228 }
2229}
2230
Rafał Miłeckie9762492010-01-15 16:08:25 +01002231/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
2232static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
2233 struct nphy_txgains target,
2234 struct nphy_iqcal_params *params)
2235{
2236 int i, j, indx;
2237 u16 gain;
2238
2239 if (dev->phy.rev >= 3) {
2240 params->txgm = target.txgm[core];
2241 params->pga = target.pga[core];
2242 params->pad = target.pad[core];
2243 params->ipa = target.ipa[core];
2244 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
2245 (params->pad << 4) | (params->ipa);
2246 for (j = 0; j < 5; j++)
2247 params->ncorr[j] = 0x79;
2248 } else {
2249 gain = (target.pad[core]) | (target.pga[core] << 4) |
2250 (target.txgm[core] << 8);
2251
2252 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
2253 1 : 0;
2254 for (i = 0; i < 9; i++)
2255 if (tbl_iqcal_gainparams[indx][i][0] == gain)
2256 break;
2257 i = min(i, 8);
2258
2259 params->txgm = tbl_iqcal_gainparams[indx][i][1];
2260 params->pga = tbl_iqcal_gainparams[indx][i][2];
2261 params->pad = tbl_iqcal_gainparams[indx][i][3];
2262 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
2263 (params->pad << 2);
2264 for (j = 0; j < 4; j++)
2265 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
2266 }
2267}
2268
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002269/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
2270static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
2271{
2272 struct b43_phy_n *nphy = dev->phy.n;
2273 int i;
2274 u16 scale, entry;
2275
2276 u16 tmp = nphy->txcal_bbmult;
2277 if (core == 0)
2278 tmp >>= 8;
2279 tmp &= 0xff;
2280
2281 for (i = 0; i < 18; i++) {
2282 scale = (ladder_lo[i].percent * tmp) / 100;
2283 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002284 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002285
2286 scale = (ladder_iq[i].percent * tmp) / 100;
2287 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002288 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002289 }
2290}
2291
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002292/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
2293static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
2294{
2295 int i;
2296 for (i = 0; i < 15; i++)
2297 b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
2298 tbl_tx_filter_coef_rev4[2][i]);
2299}
2300
2301/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
2302static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
2303{
2304 int i, j;
2305 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
2306 u16 offset[] = { 0x186, 0x195, 0x2C5 };
2307
2308 for (i = 0; i < 3; i++)
2309 for (j = 0; j < 15; j++)
2310 b43_phy_write(dev, B43_PHY_N(offset[i] + j),
2311 tbl_tx_filter_coef_rev4[i][j]);
2312
2313 if (dev->phy.is_40mhz) {
2314 for (j = 0; j < 15; j++)
2315 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2316 tbl_tx_filter_coef_rev4[3][j]);
2317 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2318 for (j = 0; j < 15; j++)
2319 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2320 tbl_tx_filter_coef_rev4[5][j]);
2321 }
2322
2323 if (dev->phy.channel == 14)
2324 for (j = 0; j < 15; j++)
2325 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2326 tbl_tx_filter_coef_rev4[6][j]);
2327}
2328
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002329/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
2330static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
2331{
2332 struct b43_phy_n *nphy = dev->phy.n;
2333
2334 u16 curr_gain[2];
2335 struct nphy_txgains target;
2336 const u32 *table = NULL;
2337
2338 if (nphy->txpwrctrl == 0) {
2339 int i;
2340
2341 if (nphy->hang_avoid)
2342 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01002343 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002344 if (nphy->hang_avoid)
2345 b43_nphy_stay_in_carrier_search(dev, false);
2346
2347 for (i = 0; i < 2; ++i) {
2348 if (dev->phy.rev >= 3) {
2349 target.ipa[i] = curr_gain[i] & 0x000F;
2350 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
2351 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
2352 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
2353 } else {
2354 target.ipa[i] = curr_gain[i] & 0x0003;
2355 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
2356 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
2357 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
2358 }
2359 }
2360 } else {
2361 int i;
2362 u16 index[2];
2363 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
2364 B43_NPHY_TXPCTL_STAT_BIDX) >>
2365 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2366 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
2367 B43_NPHY_TXPCTL_STAT_BIDX) >>
2368 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2369
2370 for (i = 0; i < 2; ++i) {
2371 if (dev->phy.rev >= 3) {
2372 enum ieee80211_band band =
2373 b43_current_band(dev->wl);
2374
2375 if ((nphy->ipa2g_on &&
2376 band == IEEE80211_BAND_2GHZ) ||
2377 (nphy->ipa5g_on &&
2378 band == IEEE80211_BAND_5GHZ)) {
2379 table = b43_nphy_get_ipa_gain_table(dev);
2380 } else {
2381 if (band == IEEE80211_BAND_5GHZ) {
2382 if (dev->phy.rev == 3)
2383 table = b43_ntab_tx_gain_rev3_5ghz;
2384 else if (dev->phy.rev == 4)
2385 table = b43_ntab_tx_gain_rev4_5ghz;
2386 else
2387 table = b43_ntab_tx_gain_rev5plus_5ghz;
2388 } else {
2389 table = b43_ntab_tx_gain_rev3plus_2ghz;
2390 }
2391 }
2392
2393 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
2394 target.pad[i] = (table[index[i]] >> 20) & 0xF;
2395 target.pga[i] = (table[index[i]] >> 24) & 0xF;
2396 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
2397 } else {
2398 table = b43_ntab_tx_gain_rev0_1_2;
2399
2400 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
2401 target.pad[i] = (table[index[i]] >> 18) & 0x3;
2402 target.pga[i] = (table[index[i]] >> 20) & 0x7;
2403 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
2404 }
2405 }
2406 }
2407
2408 return target;
2409}
2410
Rafał Miłeckie53de672010-01-17 13:03:32 +01002411/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
2412static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
2413{
2414 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2415
2416 if (dev->phy.rev >= 3) {
2417 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
2418 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
2419 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
2420 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
2421 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002422 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
2423 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002424 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
2425 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
2426 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
2427 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
2428 b43_nphy_reset_cca(dev);
2429 } else {
2430 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
2431 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
2432 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002433 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
2434 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002435 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
2436 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
2437 }
2438}
2439
2440/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
2441static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
2442{
2443 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2444 u16 tmp;
2445
2446 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2447 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2448 if (dev->phy.rev >= 3) {
2449 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
2450 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
2451
2452 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
2453 regs[2] = tmp;
2454 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
2455
2456 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2457 regs[3] = tmp;
2458 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
2459
2460 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Larry Fingeracd82aa2010-07-21 11:48:05 -05002461 b43_phy_mask(dev, B43_NPHY_BBCFG,
2462 ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002463
Rafał Miłeckic643a662010-01-18 00:21:27 +01002464 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002465 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002466 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002467
2468 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002469 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002470 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002471 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2472 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2473
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01002474 b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
2475 b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
2476 b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002477
2478 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
2479 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
2480 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
2481 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
2482 } else {
2483 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
2484 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
2485 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2486 regs[2] = tmp;
2487 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002488 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002489 regs[3] = tmp;
2490 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002491 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002492 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002493 regs[4] = tmp;
2494 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002495 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002496 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2497 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2498 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
2499 tmp = 0x0180;
2500 else
2501 tmp = 0x0120;
2502 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
2503 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
2504 }
2505}
2506
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01002507/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
2508static void b43_nphy_save_cal(struct b43_wldev *dev)
2509{
2510 struct b43_phy_n *nphy = dev->phy.n;
2511
2512 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2513 u16 *txcal_radio_regs = NULL;
Rafał Miłecki902db912010-02-27 13:03:37 +01002514 struct b43_chanspec *iqcal_chanspec;
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01002515 u16 *table = NULL;
2516
2517 if (nphy->hang_avoid)
2518 b43_nphy_stay_in_carrier_search(dev, 1);
2519
2520 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2521 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2522 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2523 iqcal_chanspec = &nphy->iqcal_chanspec_2G;
2524 table = nphy->cal_cache.txcal_coeffs_2G;
2525 } else {
2526 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2527 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2528 iqcal_chanspec = &nphy->iqcal_chanspec_5G;
2529 table = nphy->cal_cache.txcal_coeffs_5G;
2530 }
2531
2532 b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
2533 /* TODO use some definitions */
2534 if (dev->phy.rev >= 3) {
2535 txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
2536 txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
2537 txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
2538 txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
2539 txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
2540 txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
2541 txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
2542 txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
2543 } else {
2544 txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
2545 txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
2546 txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
2547 txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
2548 }
2549 *iqcal_chanspec = nphy->radio_chanspec;
2550 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
2551
2552 if (nphy->hang_avoid)
2553 b43_nphy_stay_in_carrier_search(dev, 0);
2554}
2555
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002556/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
2557static void b43_nphy_restore_cal(struct b43_wldev *dev)
2558{
2559 struct b43_phy_n *nphy = dev->phy.n;
2560
2561 u16 coef[4];
2562 u16 *loft = NULL;
2563 u16 *table = NULL;
2564
2565 int i;
2566 u16 *txcal_radio_regs = NULL;
2567 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2568
2569 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki902db912010-02-27 13:03:37 +01002570 if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002571 return;
2572 table = nphy->cal_cache.txcal_coeffs_2G;
2573 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
2574 } else {
Rafał Miłecki902db912010-02-27 13:03:37 +01002575 if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002576 return;
2577 table = nphy->cal_cache.txcal_coeffs_5G;
2578 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
2579 }
2580
Rafał Miłecki2581b142010-01-18 00:21:21 +01002581 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002582
2583 for (i = 0; i < 4; i++) {
2584 if (dev->phy.rev >= 3)
2585 table[i] = coef[i];
2586 else
2587 coef[i] = 0;
2588 }
2589
Rafał Miłecki2581b142010-01-18 00:21:21 +01002590 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
2591 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
2592 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002593
2594 if (dev->phy.rev < 2)
2595 b43_nphy_tx_iq_workaround(dev);
2596
2597 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2598 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2599 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2600 } else {
2601 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2602 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2603 }
2604
2605 /* TODO use some definitions */
2606 if (dev->phy.rev >= 3) {
2607 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
2608 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
2609 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
2610 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
2611 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
2612 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
2613 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
2614 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
2615 } else {
2616 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
2617 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
2618 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
2619 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
2620 }
2621 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
2622}
2623
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002624/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
2625static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
2626 struct nphy_txgains target,
2627 bool full, bool mphase)
2628{
2629 struct b43_phy_n *nphy = dev->phy.n;
2630 int i;
2631 int error = 0;
2632 int freq;
2633 bool avoid = false;
2634 u8 length;
2635 u16 tmp, core, type, count, max, numb, last, cmd;
2636 const u16 *table;
2637 bool phy6or5x;
2638
2639 u16 buffer[11];
2640 u16 diq_start = 0;
2641 u16 save[2];
2642 u16 gain[2];
2643 struct nphy_iqcal_params params[2];
2644 bool updated[2] = { };
2645
2646 b43_nphy_stay_in_carrier_search(dev, true);
2647
2648 if (dev->phy.rev >= 4) {
2649 avoid = nphy->hang_avoid;
2650 nphy->hang_avoid = 0;
2651 }
2652
Rafał Miłecki91458342010-01-18 00:21:35 +01002653 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002654
2655 for (i = 0; i < 2; i++) {
2656 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
2657 gain[i] = params[i].cal_gain;
2658 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002659
2660 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002661
2662 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002663 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002664
2665 phy6or5x = dev->phy.rev >= 6 ||
2666 (dev->phy.rev == 5 && nphy->ipa2g_on &&
2667 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
2668 if (phy6or5x) {
Rafał Miłecki38bb9022010-01-30 20:18:05 +01002669 if (dev->phy.is_40mhz) {
2670 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2671 tbl_tx_iqlo_cal_loft_ladder_40);
2672 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2673 tbl_tx_iqlo_cal_iqimb_ladder_40);
2674 } else {
2675 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2676 tbl_tx_iqlo_cal_loft_ladder_20);
2677 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2678 tbl_tx_iqlo_cal_iqimb_ladder_20);
2679 }
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002680 }
2681
2682 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
2683
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01002684 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002685 freq = 2500;
2686 else
2687 freq = 5000;
2688
2689 if (nphy->mphase_cal_phase_id > 2)
Rafał Miłecki10a79872010-01-22 01:53:14 +01002690 b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
2691 0xFFFF, 0, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002692 else
Rafał Miłecki59af0992010-01-22 01:53:16 +01002693 error = b43_nphy_tx_tone(dev, freq, 250, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002694
2695 if (error == 0) {
2696 if (nphy->mphase_cal_phase_id > 2) {
2697 table = nphy->mphase_txcal_bestcoeffs;
2698 length = 11;
2699 if (dev->phy.rev < 3)
2700 length -= 2;
2701 } else {
2702 if (!full && nphy->txiqlocal_coeffsvalid) {
2703 table = nphy->txiqlocal_bestc;
2704 length = 11;
2705 if (dev->phy.rev < 3)
2706 length -= 2;
2707 } else {
2708 full = true;
2709 if (dev->phy.rev >= 3) {
2710 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
2711 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
2712 } else {
2713 table = tbl_tx_iqlo_cal_startcoefs;
2714 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
2715 }
2716 }
2717 }
2718
Rafał Miłecki2581b142010-01-18 00:21:21 +01002719 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002720
2721 if (full) {
2722 if (dev->phy.rev >= 3)
2723 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
2724 else
2725 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
2726 } else {
2727 if (dev->phy.rev >= 3)
2728 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
2729 else
2730 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
2731 }
2732
2733 if (mphase) {
2734 count = nphy->mphase_txcal_cmdidx;
2735 numb = min(max,
2736 (u16)(count + nphy->mphase_txcal_numcmds));
2737 } else {
2738 count = 0;
2739 numb = max;
2740 }
2741
2742 for (; count < numb; count++) {
2743 if (full) {
2744 if (dev->phy.rev >= 3)
2745 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
2746 else
2747 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
2748 } else {
2749 if (dev->phy.rev >= 3)
2750 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
2751 else
2752 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
2753 }
2754
2755 core = (cmd & 0x3000) >> 12;
2756 type = (cmd & 0x0F00) >> 8;
2757
2758 if (phy6or5x && updated[core] == 0) {
2759 b43_nphy_update_tx_cal_ladder(dev, core);
2760 updated[core] = 1;
2761 }
2762
2763 tmp = (params[core].ncorr[type] << 8) | 0x66;
2764 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
2765
2766 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01002767 buffer[0] = b43_ntab_read(dev,
2768 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002769 diq_start = buffer[0];
2770 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002771 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
2772 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002773 }
2774
2775 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
2776 for (i = 0; i < 2000; i++) {
2777 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
2778 if (tmp & 0xC000)
2779 break;
2780 udelay(10);
2781 }
2782
Rafał Miłecki91458342010-01-18 00:21:35 +01002783 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2784 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002785 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
2786 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002787
2788 if (type == 1 || type == 3 || type == 4)
2789 buffer[0] = diq_start;
2790 }
2791
2792 if (mphase)
2793 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
2794
2795 last = (dev->phy.rev < 3) ? 6 : 7;
2796
2797 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002798 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01002799 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002800 if (dev->phy.rev < 3) {
2801 buffer[0] = 0;
2802 buffer[1] = 0;
2803 buffer[2] = 0;
2804 buffer[3] = 0;
2805 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002806 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2807 buffer);
Rafał Miłeckibc53e512010-04-01 23:11:10 +02002808 b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
Rafał Miłecki2581b142010-01-18 00:21:21 +01002809 buffer);
2810 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2811 buffer);
2812 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2813 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002814 length = 11;
2815 if (dev->phy.rev < 3)
2816 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002817 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2818 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002819 nphy->txiqlocal_coeffsvalid = true;
Rafał Miłecki902db912010-02-27 13:03:37 +01002820 nphy->txiqlocal_chanspec = nphy->radio_chanspec;
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002821 } else {
2822 length = 11;
2823 if (dev->phy.rev < 3)
2824 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002825 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2826 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002827 }
2828
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002829 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002830 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
2831 }
2832
Rafał Miłeckie53de672010-01-17 13:03:32 +01002833 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002834 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002835
2836 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
2837 b43_nphy_tx_iq_workaround(dev);
2838
2839 if (dev->phy.rev >= 4)
2840 nphy->hang_avoid = avoid;
2841
2842 b43_nphy_stay_in_carrier_search(dev, false);
2843
2844 return error;
2845}
2846
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002847/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
2848static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
2849{
2850 struct b43_phy_n *nphy = dev->phy.n;
2851 u8 i;
2852 u16 buffer[7];
2853 bool equal = true;
2854
Rafał Miłecki902db912010-02-27 13:03:37 +01002855 if (!nphy->txiqlocal_coeffsvalid ||
2856 b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002857 return;
2858
2859 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
2860 for (i = 0; i < 4; i++) {
2861 if (buffer[i] != nphy->txiqlocal_bestc[i]) {
2862 equal = false;
2863 break;
2864 }
2865 }
2866
2867 if (!equal) {
2868 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
2869 nphy->txiqlocal_bestc);
2870 for (i = 0; i < 4; i++)
2871 buffer[i] = 0;
2872 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2873 buffer);
2874 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2875 &nphy->txiqlocal_bestc[5]);
2876 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2877 &nphy->txiqlocal_bestc[5]);
2878 }
2879}
2880
Rafał Miłecki15931e32010-01-15 16:20:56 +01002881/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2882static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
2883 struct nphy_txgains target, u8 type, bool debug)
2884{
2885 struct b43_phy_n *nphy = dev->phy.n;
2886 int i, j, index;
2887 u8 rfctl[2];
2888 u8 afectl_core;
2889 u16 tmp[6];
2890 u16 cur_hpf1, cur_hpf2, cur_lna;
2891 u32 real, imag;
2892 enum ieee80211_band band;
2893
2894 u8 use;
2895 u16 cur_hpf;
2896 u16 lna[3] = { 3, 3, 1 };
2897 u16 hpf1[3] = { 7, 2, 0 };
2898 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002899 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01002900 u16 gain_save[2];
2901 u16 cal_gain[2];
2902 struct nphy_iqcal_params cal_params[2];
2903 struct nphy_iq_est est;
2904 int ret = 0;
2905 bool playtone = true;
2906 int desired = 13;
2907
2908 b43_nphy_stay_in_carrier_search(dev, 1);
2909
2910 if (dev->phy.rev < 2)
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002911 b43_nphy_reapply_tx_cal_coeffs(dev);
Rafał Miłecki91458342010-01-18 00:21:35 +01002912 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002913 for (i = 0; i < 2; i++) {
2914 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2915 cal_gain[i] = cal_params[i].cal_gain;
2916 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002917 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002918
2919 for (i = 0; i < 2; i++) {
2920 if (i == 0) {
2921 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2922 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2923 afectl_core = B43_NPHY_AFECTL_C1;
2924 } else {
2925 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2926 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2927 afectl_core = B43_NPHY_AFECTL_C2;
2928 }
2929
2930 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2931 tmp[2] = b43_phy_read(dev, afectl_core);
2932 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2933 tmp[4] = b43_phy_read(dev, rfctl[0]);
2934 tmp[5] = b43_phy_read(dev, rfctl[1]);
2935
2936 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
Larry Fingeracd82aa2010-07-21 11:48:05 -05002937 ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
Rafał Miłecki15931e32010-01-15 16:20:56 +01002938 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2939 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2940 (1 - i));
2941 b43_phy_set(dev, afectl_core, 0x0006);
2942 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2943
2944 band = b43_current_band(dev->wl);
2945
2946 if (nphy->rxcalparams & 0xFF000000) {
2947 if (band == IEEE80211_BAND_5GHZ)
2948 b43_phy_write(dev, rfctl[0], 0x140);
2949 else
2950 b43_phy_write(dev, rfctl[0], 0x110);
2951 } else {
2952 if (band == IEEE80211_BAND_5GHZ)
2953 b43_phy_write(dev, rfctl[0], 0x180);
2954 else
2955 b43_phy_write(dev, rfctl[0], 0x120);
2956 }
2957
2958 if (band == IEEE80211_BAND_5GHZ)
2959 b43_phy_write(dev, rfctl[1], 0x148);
2960 else
2961 b43_phy_write(dev, rfctl[1], 0x114);
2962
2963 if (nphy->rxcalparams & 0x10000) {
2964 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2965 (i + 1));
2966 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2967 (2 - i));
2968 }
2969
2970 for (j = 0; i < 4; j++) {
2971 if (j < 3) {
2972 cur_lna = lna[j];
2973 cur_hpf1 = hpf1[j];
2974 cur_hpf2 = hpf2[j];
2975 } else {
2976 if (power[1] > 10000) {
2977 use = 1;
2978 cur_hpf = cur_hpf1;
2979 index = 2;
2980 } else {
2981 if (power[0] > 10000) {
2982 use = 1;
2983 cur_hpf = cur_hpf1;
2984 index = 1;
2985 } else {
2986 index = 0;
2987 use = 2;
2988 cur_hpf = cur_hpf2;
2989 }
2990 }
2991 cur_lna = lna[index];
2992 cur_hpf1 = hpf1[index];
2993 cur_hpf2 = hpf2[index];
2994 cur_hpf += desired - hweight32(power[index]);
2995 cur_hpf = clamp_val(cur_hpf, 0, 10);
2996 if (use == 1)
2997 cur_hpf1 = cur_hpf;
2998 else
2999 cur_hpf2 = cur_hpf;
3000 }
3001
3002 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
3003 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01003004 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
3005 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01003006 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01003007 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003008
3009 if (playtone) {
Rafał Miłecki59af0992010-01-22 01:53:16 +01003010 ret = b43_nphy_tx_tone(dev, 4000,
3011 (nphy->rxcalparams & 0xFFFF),
3012 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003013 playtone = false;
3014 } else {
Rafał Miłecki10a79872010-01-22 01:53:14 +01003015 b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
3016 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003017 }
3018
3019 if (ret == 0) {
3020 if (j < 3) {
3021 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
3022 false);
3023 if (i == 0) {
3024 real = est.i0_pwr;
3025 imag = est.q0_pwr;
3026 } else {
3027 real = est.i1_pwr;
3028 imag = est.q1_pwr;
3029 }
3030 power[i] = ((real + imag) / 1024) + 1;
3031 } else {
3032 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
3033 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01003034 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003035 }
3036
3037 if (ret != 0)
3038 break;
3039 }
3040
3041 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
3042 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
3043 b43_phy_write(dev, rfctl[1], tmp[5]);
3044 b43_phy_write(dev, rfctl[0], tmp[4]);
3045 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
3046 b43_phy_write(dev, afectl_core, tmp[2]);
3047 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
3048
3049 if (ret != 0)
3050 break;
3051 }
3052
Rafał Miłecki75377b22010-01-22 01:53:13 +01003053 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01003054 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01003055 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003056
3057 b43_nphy_stay_in_carrier_search(dev, 0);
3058
3059 return ret;
3060}
3061
3062static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
3063 struct nphy_txgains target, u8 type, bool debug)
3064{
3065 return -1;
3066}
3067
3068/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
3069static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
3070 struct nphy_txgains target, u8 type, bool debug)
3071{
3072 if (dev->phy.rev >= 3)
3073 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
3074 else
3075 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
3076}
3077
Gábor Stefanikd2730b22010-08-16 22:39:16 +02003078/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
3079static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
3080{
3081 u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
3082 if (on)
3083 tmslow |= SSB_TMSLOW_PHYCLK;
3084 else
3085 tmslow &= ~SSB_TMSLOW_PHYCLK;
3086 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
3087}
3088
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003089/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
3090static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
3091{
3092 struct b43_phy *phy = &dev->phy;
3093 struct b43_phy_n *nphy = phy->n;
3094 u16 buf[16];
3095
Rafał Miłecki049fbfe2010-08-22 21:47:32 +02003096 nphy->phyrxchain = mask;
3097
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003098 if (0 /* FIXME clk */)
3099 return;
3100
3101 b43_mac_suspend(dev);
3102
3103 if (nphy->hang_avoid)
3104 b43_nphy_stay_in_carrier_search(dev, true);
3105
3106 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
3107 (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
3108
Rafał Miłecki049fbfe2010-08-22 21:47:32 +02003109 if ((mask & 0x3) != 0x3) {
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003110 b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
3111 if (dev->phy.rev >= 3) {
3112 /* TODO */
3113 }
3114 } else {
3115 b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
3116 if (dev->phy.rev >= 3) {
3117 /* TODO */
3118 }
3119 }
3120
3121 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
3122
3123 if (nphy->hang_avoid)
3124 b43_nphy_stay_in_carrier_search(dev, false);
3125
3126 b43_mac_enable(dev);
3127}
3128
Rafał Miłecki42e15472010-01-15 15:06:47 +01003129/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003130 * Init N-PHY
3131 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
3132 */
Michael Buesch424047e2008-01-09 16:13:56 +01003133int b43_phy_initn(struct b43_wldev *dev)
3134{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003135 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003136 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003137 struct b43_phy_n *nphy = phy->n;
3138 u8 tx_pwr_state;
3139 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003140 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003141 enum ieee80211_band tmp2;
3142 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01003143
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003144 u16 clip[2];
3145 bool do_cal = false;
3146
3147 if ((dev->phy.rev >= 3) &&
3148 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
3149 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
3150 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
3151 }
3152 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003153 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003154 nphy->crsminpwr_adjusted = false;
3155 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003156
3157 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003158 if (dev->phy.rev >= 3) {
3159 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
3160 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3161 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
3162 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
3163 } else {
3164 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3165 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003166 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
3167 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003168 if (dev->phy.rev < 6) {
3169 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
3170 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
3171 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003172 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
3173 ~(B43_NPHY_RFSEQMODE_CAOVER |
3174 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003175 if (dev->phy.rev >= 3)
3176 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003177 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
3178
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003179 if (dev->phy.rev <= 2) {
3180 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
3181 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
3182 ~B43_NPHY_BPHY_CTL3_SCALE,
3183 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
3184 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003185 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
3186 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
3187
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003188 if (bus->sprom.boardflags2_lo & 0x100 ||
3189 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
3190 bus->boardinfo.type == 0x8B))
3191 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
3192 else
3193 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
3194 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
3195 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
3196 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003197
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01003198 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01003199 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003200
3201 if (phy->rev < 2) {
3202 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
3203 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
3204 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003205
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003206 tmp2 = b43_current_band(dev->wl);
3207 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
3208 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
3209 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
3210 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
3211 nphy->papd_epsilon_offset[0] << 7);
3212 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
3213 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
3214 nphy->papd_epsilon_offset[1] << 7);
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003215 b43_nphy_int_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003216 } else if (phy->rev >= 5) {
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003217 b43_nphy_ext_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003218 }
3219
3220 b43_nphy_workarounds(dev);
3221
3222 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01003223 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003224 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
3225 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
3226 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01003227 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003228
Gábor Stefanikd2730b22010-08-16 22:39:16 +02003229 b43_nphy_mac_phy_clock_set(dev, true);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003230
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003231 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003232 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
3233 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003234 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003235
Rafał Miłeckibbec3982010-01-15 14:31:39 +01003236 b43_nphy_classifier(dev, 0, 0);
3237 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003238 tx_pwr_state = nphy->txpwrctrl;
3239 /* TODO N PHY TX power control with argument 0
3240 (turning off power control) */
3241 /* TODO Fix the TX Power Settings */
3242 /* TODO N PHY TX Power Control Idle TSSI */
3243 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01003244
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003245 if (phy->rev >= 3) {
3246 /* TODO */
3247 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01003248 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
3249 b43_ntab_tx_gain_rev0_1_2);
3250 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
3251 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003252 }
3253
3254 if (nphy->phyrxchain != 3)
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003255 b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003256 if (nphy->mphase_cal_phase_id > 0)
3257 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
3258
3259 do_rssi_cal = false;
3260 if (phy->rev >= 3) {
3261 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki902db912010-02-27 13:03:37 +01003262 do_rssi_cal =
3263 b43_empty_chanspec(&nphy->rssical_chanspec_2G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003264 else
Rafał Miłecki902db912010-02-27 13:03:37 +01003265 do_rssi_cal =
3266 b43_empty_chanspec(&nphy->rssical_chanspec_5G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003267
3268 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003269 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003270 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01003271 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003272 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003273 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003274 }
3275
3276 if (!((nphy->measure_hold & 0x6) != 0)) {
3277 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki902db912010-02-27 13:03:37 +01003278 do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003279 else
Rafał Miłecki902db912010-02-27 13:03:37 +01003280 do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003281
3282 if (nphy->mute)
3283 do_cal = false;
3284
3285 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003286 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003287
3288 if (nphy->antsel_type == 2)
Rafał Miłecki8987a9e2010-02-27 13:03:33 +01003289 b43_nphy_superswitch_init(dev, true);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003290 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01003291 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003292 if (phy->rev >= 3) {
3293 nphy->cal_orig_pwr_idx[0] =
3294 nphy->txpwrindex[0].index_internal;
3295 nphy->cal_orig_pwr_idx[1] =
3296 nphy->txpwrindex[1].index_internal;
3297 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003298 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003299 }
3300 }
3301 }
3302 }
3303
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003304 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
3305 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01003306 b43_nphy_save_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003307 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01003308 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003309 } else {
3310 b43_nphy_restore_cal(dev);
3311 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003312
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01003313 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003314 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
3315 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
3316 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
3317 if (phy->rev >= 3 && phy->rev <= 6)
3318 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01003319 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01003320 if (phy->rev >= 3)
3321 b43_nphy_spur_workaround(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003322
3323 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01003324 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01003325}
Michael Bueschef1a6282008-08-27 18:53:02 +02003326
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003327/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
3328static void b43_nphy_chanspec_setup(struct b43_wldev *dev,
Rafał Miłeckib15b3032010-03-29 00:53:13 +02003329 const struct b43_phy_n_sfo_cfg *e,
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003330 struct b43_chanspec chanspec)
3331{
3332 struct b43_phy *phy = &dev->phy;
3333 struct b43_phy_n *nphy = dev->phy.n;
3334
3335 u16 tmp;
3336 u32 tmp32;
3337
3338 tmp = b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
3339 if (chanspec.b_freq == 1 && tmp == 0) {
3340 tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
3341 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
3342 b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
3343 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
3344 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
3345 } else if (chanspec.b_freq == 1) {
3346 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
3347 tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
3348 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
Larry Fingeracd82aa2010-07-21 11:48:05 -05003349 b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003350 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
3351 }
3352
3353 b43_chantab_phy_upload(dev, e);
3354
3355 tmp = chanspec.channel;
3356 if (chanspec.b_freq == 1)
3357 tmp |= 0x0100;
3358 if (chanspec.b_width == 3)
3359 tmp |= 0x0200;
3360 b43_shm_write16(dev, B43_SHM_SHARED, 0xA0, tmp);
3361
3362 if (nphy->radio_chanspec.channel == 14) {
3363 b43_nphy_classifier(dev, 2, 0);
3364 b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
3365 } else {
3366 b43_nphy_classifier(dev, 2, 2);
3367 if (chanspec.b_freq == 2)
3368 b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
3369 }
3370
3371 if (nphy->txpwrctrl)
3372 b43_nphy_tx_power_fix(dev);
3373
3374 if (dev->phy.rev < 3)
3375 b43_nphy_adjust_lna_gain_table(dev);
3376
3377 b43_nphy_tx_lp_fbw(dev);
3378
3379 if (dev->phy.rev >= 3 && 0) {
3380 /* TODO */
3381 }
3382
3383 b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
3384
3385 if (phy->rev >= 3)
3386 b43_nphy_spur_workaround(dev);
3387}
3388
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003389/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
3390static int b43_nphy_set_chanspec(struct b43_wldev *dev,
3391 struct b43_chanspec chanspec)
3392{
3393 struct b43_phy_n *nphy = dev->phy.n;
3394
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003395 const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
3396 const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003397
3398 u8 tmp;
3399 u8 channel = chanspec.channel;
3400
3401 if (dev->phy.rev >= 3) {
3402 /* TODO */
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003403 tabent_r3 = NULL;
3404 if (!tabent_r3)
3405 return -ESRCH;
Rafał Miłeckiffd2d9b2010-03-29 00:53:14 +02003406 } else {
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003407 tabent_r2 = b43_nphy_get_chantabent_rev2(dev, channel);
3408 if (!tabent_r2)
Rafał Miłeckiffd2d9b2010-03-29 00:53:14 +02003409 return -ESRCH;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003410 }
3411
3412 nphy->radio_chanspec = chanspec;
3413
3414 if (chanspec.b_width != nphy->b_width)
3415 ; /* TODO: BMAC BW Set (chanspec.b_width) */
3416
3417 /* TODO: use defines */
3418 if (chanspec.b_width == 3) {
3419 if (chanspec.sideband == 2)
3420 b43_phy_set(dev, B43_NPHY_RXCTL,
3421 B43_NPHY_RXCTL_BSELU20);
3422 else
3423 b43_phy_mask(dev, B43_NPHY_RXCTL,
3424 ~B43_NPHY_RXCTL_BSELU20);
3425 }
3426
3427 if (dev->phy.rev >= 3) {
3428 tmp = (chanspec.b_freq == 1) ? 4 : 0;
3429 b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003430 /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
3431 b43_nphy_chanspec_setup(dev, &(tabent_r3->phy_regs), chanspec);
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003432 } else {
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003433 tmp = (chanspec.b_freq == 1) ? 0x0020 : 0x0050;
3434 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003435 b43_radio_2055_setup(dev, tabent_r2);
3436 b43_nphy_chanspec_setup(dev, &(tabent_r2->phy_regs), chanspec);
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003437 }
3438
3439 return 0;
3440}
3441
Michael Bueschef1a6282008-08-27 18:53:02 +02003442static int b43_nphy_op_allocate(struct b43_wldev *dev)
3443{
3444 struct b43_phy_n *nphy;
3445
3446 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
3447 if (!nphy)
3448 return -ENOMEM;
3449 dev->phy.n = nphy;
3450
Michael Bueschef1a6282008-08-27 18:53:02 +02003451 return 0;
3452}
3453
Michael Bueschfb111372008-09-02 13:00:34 +02003454static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
3455{
3456 struct b43_phy *phy = &dev->phy;
3457 struct b43_phy_n *nphy = phy->n;
3458
3459 memset(nphy, 0, sizeof(*nphy));
3460
3461 //TODO init struct b43_phy_n
3462}
3463
3464static void b43_nphy_op_free(struct b43_wldev *dev)
3465{
3466 struct b43_phy *phy = &dev->phy;
3467 struct b43_phy_n *nphy = phy->n;
3468
3469 kfree(nphy);
3470 phy->n = NULL;
3471}
3472
Michael Bueschef1a6282008-08-27 18:53:02 +02003473static int b43_nphy_op_init(struct b43_wldev *dev)
3474{
Michael Bueschfb111372008-09-02 13:00:34 +02003475 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003476}
3477
3478static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
3479{
3480#if B43_DEBUG
3481 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
3482 /* OFDM registers are onnly available on A/G-PHYs */
3483 b43err(dev->wl, "Invalid OFDM PHY access at "
3484 "0x%04X on N-PHY\n", offset);
3485 dump_stack();
3486 }
3487 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
3488 /* Ext-G registers are only available on G-PHYs */
3489 b43err(dev->wl, "Invalid EXT-G PHY access at "
3490 "0x%04X on N-PHY\n", offset);
3491 dump_stack();
3492 }
3493#endif /* B43_DEBUG */
3494}
3495
3496static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
3497{
3498 check_phyreg(dev, reg);
3499 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3500 return b43_read16(dev, B43_MMIO_PHY_DATA);
3501}
3502
3503static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
3504{
3505 check_phyreg(dev, reg);
3506 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3507 b43_write16(dev, B43_MMIO_PHY_DATA, value);
3508}
3509
3510static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
3511{
3512 /* Register 1 is a 32-bit register. */
3513 B43_WARN_ON(reg == 1);
3514 /* N-PHY needs 0x100 for read access */
3515 reg |= 0x100;
3516
3517 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3518 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
3519}
3520
3521static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
3522{
3523 /* Register 1 is a 32-bit register. */
3524 B43_WARN_ON(reg == 1);
3525
3526 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3527 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
3528}
3529
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003530/* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
Michael Bueschef1a6282008-08-27 18:53:02 +02003531static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02003532 bool blocked)
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003533{
Rafał Miłeckid817f4e2010-03-29 00:53:12 +02003534 struct b43_phy_n *nphy = dev->phy.n;
3535
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003536 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
3537 b43err(dev->wl, "MAC not suspended\n");
3538
3539 if (blocked) {
3540 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
3541 ~B43_NPHY_RFCTL_CMD_CHIP0PU);
3542 if (dev->phy.rev >= 3) {
3543 b43_radio_mask(dev, 0x09, ~0x2);
3544
3545 b43_radio_write(dev, 0x204D, 0);
3546 b43_radio_write(dev, 0x2053, 0);
3547 b43_radio_write(dev, 0x2058, 0);
3548 b43_radio_write(dev, 0x205E, 0);
3549 b43_radio_mask(dev, 0x2062, ~0xF0);
3550 b43_radio_write(dev, 0x2064, 0);
3551
3552 b43_radio_write(dev, 0x304D, 0);
3553 b43_radio_write(dev, 0x3053, 0);
3554 b43_radio_write(dev, 0x3058, 0);
3555 b43_radio_write(dev, 0x305E, 0);
3556 b43_radio_mask(dev, 0x3062, ~0xF0);
3557 b43_radio_write(dev, 0x3064, 0);
3558 }
3559 } else {
3560 if (dev->phy.rev >= 3) {
Rafał Miłeckid817f4e2010-03-29 00:53:12 +02003561 b43_radio_init2056(dev);
Rafał Miłecki5e7ee092010-10-06 07:50:06 +02003562 b43_nphy_op_switch_channel(dev, dev->phy.channel);
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003563 } else {
3564 b43_radio_init2055(dev);
3565 }
3566 }
Michael Bueschef1a6282008-08-27 18:53:02 +02003567}
3568
Michael Bueschcb24f572008-09-03 12:12:20 +02003569static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
3570{
3571 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
3572 on ? 0 : 0x7FFF);
3573}
3574
Michael Bueschef1a6282008-08-27 18:53:02 +02003575static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
3576 unsigned int new_channel)
3577{
Rafał Miłecki5e7ee092010-10-06 07:50:06 +02003578 struct b43_phy_n *nphy = dev->phy.n;
3579 struct b43_chanspec chanspec;
3580
Michael Bueschef1a6282008-08-27 18:53:02 +02003581 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
3582 if ((new_channel < 1) || (new_channel > 14))
3583 return -EINVAL;
3584 } else {
3585 if (new_channel > 200)
3586 return -EINVAL;
3587 }
3588
Rafał Miłecki5e7ee092010-10-06 07:50:06 +02003589 chanspec = nphy->radio_chanspec;
3590 chanspec.channel = new_channel;
3591
3592 return b43_nphy_set_chanspec(dev, chanspec);
Michael Bueschef1a6282008-08-27 18:53:02 +02003593}
3594
3595static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
3596{
3597 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3598 return 1;
3599 return 36;
3600}
3601
Michael Bueschef1a6282008-08-27 18:53:02 +02003602const struct b43_phy_operations b43_phyops_n = {
3603 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02003604 .free = b43_nphy_op_free,
3605 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02003606 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02003607 .phy_read = b43_nphy_op_read,
3608 .phy_write = b43_nphy_op_write,
3609 .radio_read = b43_nphy_op_radio_read,
3610 .radio_write = b43_nphy_op_radio_write,
3611 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02003612 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02003613 .switch_channel = b43_nphy_op_switch_channel,
3614 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02003615 .recalc_txpower = b43_nphy_op_recalc_txpower,
3616 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02003617};