blob: 2c2022d1605905c0bea4415e44ad2fde47c88df2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61#ifdef DEBUG
62#define DBG(fmt...) udbg_printf(fmt)
63#else
64#define DBG(fmt...)
65#endif
66
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110067#ifdef DEBUG_LOW
68#define DBG_LOW(fmt...) udbg_printf(fmt)
69#else
70#define DBG_LOW(fmt...)
71#endif
72
73#define KB (1024)
74#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070075#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/*
78 * Note: pte --> Linux PTE
79 * HPTE --> PowerPC Hashed Page Table Entry
80 *
81 * Execution context:
82 * htab_initialize is called with the MMU off (of course), but
83 * the kernel has been copied down to zero so it can directly
84 * reference global data. At this point it is very difficult
85 * to print debug info.
86 *
87 */
88
89#ifdef CONFIG_U3_DART
90extern unsigned long dart_tablebase;
91#endif /* CONFIG_U3_DART */
92
Paul Mackerras799d6042005-11-10 13:37:51 +110093static unsigned long _SDR1;
94struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100095EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110096
David Gibson8e561e72007-06-13 14:52:56 +100097struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110098unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070099unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000100EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100101int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100102EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100103int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000104int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000105#ifdef CONFIG_SPARSEMEM_VMEMMAP
106int mmu_vmemmap_psize = MMU_PAGE_4K;
107#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000108int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000109int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100110EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000111int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100112u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000113EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000114#ifdef CONFIG_PPC_64K_PAGES
115int mmu_ci_restrictions;
116#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000117#ifdef CONFIG_DEBUG_PAGEALLOC
118static u8 *linear_map_hash_slots;
119static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000120static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000121#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100123/* There are definitions of page sizes arrays to be used when none
124 * is provided by the firmware.
125 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100127/* Pre-POWER4 CPUs (4k pages only)
128 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000129static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100130 [MMU_PAGE_4K] = {
131 .shift = 12,
132 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000133 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100134 .avpnm = 0,
135 .tlbiel = 0,
136 },
137};
138
139/* POWER4, GPUL, POWER5
140 *
141 * Support for 16Mb large pages
142 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000143static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100144 [MMU_PAGE_4K] = {
145 .shift = 12,
146 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000147 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100148 .avpnm = 0,
149 .tlbiel = 1,
150 },
151 [MMU_PAGE_16M] = {
152 .shift = 24,
153 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000154 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
155 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100156 .avpnm = 0x1UL,
157 .tlbiel = 0,
158 },
159};
160
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000161static unsigned long htab_convert_pte_flags(unsigned long pteflags)
162{
163 unsigned long rflags = pteflags & 0x1fa;
164
165 /* _PAGE_EXEC -> NOEXEC */
166 if ((pteflags & _PAGE_EXEC) == 0)
167 rflags |= HPTE_R_N;
168
169 /* PP bits. PAGE_USER is already PP bit 0x2, so we only
170 * need to add in 0x1 if it's a read-only user page
171 */
172 if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
173 (pteflags & _PAGE_DIRTY)))
174 rflags |= 1;
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530175 /*
176 * Always add "C" bit for perf. Memory coherence is always enabled
177 */
178 return rflags | HPTE_R_C | HPTE_R_M;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000179}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100180
181int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000182 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000183 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100185 unsigned long vaddr, paddr;
186 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100187 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100189 shift = mmu_psize_defs[psize].shift;
190 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000192 prot = htab_convert_pte_flags(prot);
193
194 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
195 vstart, vend, pstart, prot, psize, ssize);
196
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100197 for (vaddr = vstart, paddr = pstart; vaddr < vend;
198 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000199 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000200 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000201 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000202 unsigned long tprot = prot;
203
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000204 /*
205 * If we hit a bad address return error.
206 */
207 if (!vsid)
208 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000209 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000210 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000211 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
Alexander Grafb18db0b2014-04-29 12:17:26 +0200213 /* Make kvm guest trampolines executable */
214 if (overlaps_kvm_tmp(vaddr, vaddr + step))
215 tprot &= ~HPTE_R_N;
216
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530217 /*
218 * If relocatable, check if it overlaps interrupt vectors that
219 * are copied down to real 0. For relocatable kernel
220 * (e.g. kdump case) we copy interrupt vectors down to real
221 * address 0. Mark that region as executable. This is
222 * because on p8 system with relocation on exception feature
223 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
224 * in order to execute the interrupt handlers in virtual
225 * mode the vector region need to be marked as executable.
226 */
227 if ((PHYSICAL_START > MEMORY_START) &&
228 overlaps_interrupt_vector_text(vaddr, vaddr + step))
229 tprot &= ~HPTE_R_N;
230
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000231 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
233
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000234 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000235 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000236 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000237
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100238 if (ret < 0)
239 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000240#ifdef CONFIG_DEBUG_PAGEALLOC
241 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
242 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
243#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100245 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246}
247
Stephen Rothwellae86f002008-03-27 16:08:57 +1100248#ifdef CONFIG_MEMORY_HOTPLUG
Li Zhonged5694a2014-06-11 16:23:37 +0800249int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100250 int psize, int ssize)
251{
252 unsigned long vaddr;
253 unsigned int step, shift;
254
255 shift = mmu_psize_defs[psize].shift;
256 step = 1 << shift;
257
258 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100259 printk(KERN_WARNING "Platform doesn't implement "
260 "hpte_removebolted\n");
261 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100262 }
263
264 for (vaddr = vstart; vaddr < vend; vaddr += step)
265 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100266
267 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100268}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100269#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100270
Paul Mackerras1189be62007-10-11 20:37:10 +1000271static int __init htab_dt_scan_seg_sizes(unsigned long node,
272 const char *uname, int depth,
273 void *data)
274{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500275 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
276 const __be32 *prop;
277 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000278
279 /* We are scanning "cpu" nodes only */
280 if (type == NULL || strcmp(type, "cpu") != 0)
281 return 0;
282
Anton Blanchard12f04f22013-09-23 12:04:36 +1000283 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000284 if (prop == NULL)
285 return 0;
286 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000287 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000288 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000289 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000290 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000291 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000292 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000293 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000294 return 0;
295}
296
297static void __init htab_init_seg_sizes(void)
298{
299 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
300}
301
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000302static int __init get_idx_from_shift(unsigned int shift)
303{
304 int idx = -1;
305
306 switch (shift) {
307 case 0xc:
308 idx = MMU_PAGE_4K;
309 break;
310 case 0x10:
311 idx = MMU_PAGE_64K;
312 break;
313 case 0x14:
314 idx = MMU_PAGE_1M;
315 break;
316 case 0x18:
317 idx = MMU_PAGE_16M;
318 break;
319 case 0x22:
320 idx = MMU_PAGE_16G;
321 break;
322 }
323 return idx;
324}
325
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100326static int __init htab_dt_scan_page_sizes(unsigned long node,
327 const char *uname, int depth,
328 void *data)
329{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500330 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
331 const __be32 *prop;
332 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100333
334 /* We are scanning "cpu" nodes only */
335 if (type == NULL || strcmp(type, "cpu") != 0)
336 return 0;
337
Anton Blanchard12f04f22013-09-23 12:04:36 +1000338 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000339 if (!prop)
340 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100341
Michael Ellerman9e349922014-08-07 17:26:33 +1000342 pr_info("Page sizes from device-tree:\n");
343 size /= 4;
344 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
345 while(size > 0) {
346 unsigned int base_shift = be32_to_cpu(prop[0]);
347 unsigned int slbenc = be32_to_cpu(prop[1]);
348 unsigned int lpnum = be32_to_cpu(prop[2]);
349 struct mmu_psize_def *def;
350 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000351
Michael Ellerman9e349922014-08-07 17:26:33 +1000352 size -= 3; prop += 3;
353 base_idx = get_idx_from_shift(base_shift);
354 if (base_idx < 0) {
355 /* skip the pte encoding also */
356 prop += lpnum * 2; size -= lpnum * 2;
357 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100358 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000359 def = &mmu_psize_defs[base_idx];
360 if (base_idx == MMU_PAGE_16M)
361 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
362
363 def->shift = base_shift;
364 if (base_shift <= 23)
365 def->avpnm = 0;
366 else
367 def->avpnm = (1 << (base_shift - 23)) - 1;
368 def->sllp = slbenc;
369 /*
370 * We don't know for sure what's up with tlbiel, so
371 * for now we only set it for 4K and 64K pages
372 */
373 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
374 def->tlbiel = 1;
375 else
376 def->tlbiel = 0;
377
378 while (size > 0 && lpnum) {
379 unsigned int shift = be32_to_cpu(prop[0]);
380 int penc = be32_to_cpu(prop[1]);
381
382 prop += 2; size -= 2;
383 lpnum--;
384
385 idx = get_idx_from_shift(shift);
386 if (idx < 0)
387 continue;
388
389 if (penc == -1)
390 pr_err("Invalid penc for base_shift=%d "
391 "shift=%d\n", base_shift, shift);
392
393 def->penc[idx] = penc;
394 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
395 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
396 base_shift, shift, def->sllp,
397 def->avpnm, def->tlbiel, def->penc[idx]);
398 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100399 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000400
401 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100402}
403
Tony Breedse16a9c02008-07-31 13:51:42 +1000404#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700405/* Scan for 16G memory blocks that have been set aside for huge pages
406 * and reserve those blocks for 16G huge pages.
407 */
408static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
409 const char *uname, int depth,
410 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500411 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
412 const __be64 *addr_prop;
413 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700414 unsigned int expected_pages;
415 long unsigned int phys_addr;
416 long unsigned int block_size;
417
418 /* We are scanning "memory" nodes only */
419 if (type == NULL || strcmp(type, "memory") != 0)
420 return 0;
421
422 /* This property is the log base 2 of the number of virtual pages that
423 * will represent this memory block. */
424 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
425 if (page_count_prop == NULL)
426 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000427 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700428 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
429 if (addr_prop == NULL)
430 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000431 phys_addr = be64_to_cpu(addr_prop[0]);
432 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700433 if (block_size != (16 * GB))
434 return 0;
435 printk(KERN_INFO "Huge page(16GB) memory: "
436 "addr = 0x%lX size = 0x%lX pages = %d\n",
437 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000438 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
439 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000440 add_gpage(phys_addr, block_size, expected_pages);
441 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700442 return 0;
443}
Tony Breedse16a9c02008-07-31 13:51:42 +1000444#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700445
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000446static void mmu_psize_set_default_penc(void)
447{
448 int bpsize, apsize;
449 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
450 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
451 mmu_psize_defs[bpsize].penc[apsize] = -1;
452}
453
Alexander Graf9048e642014-04-01 15:46:05 +0200454#ifdef CONFIG_PPC_64K_PAGES
455
456static bool might_have_hea(void)
457{
458 /*
459 * The HEA ethernet adapter requires awareness of the
460 * GX bus. Without that awareness we can easily assume
461 * we will never see an HEA ethernet device.
462 */
463#ifdef CONFIG_IBMEBUS
464 return !cpu_has_feature(CPU_FTR_ARCH_207S);
465#else
466 return false;
467#endif
468}
469
470#endif /* #ifdef CONFIG_PPC_64K_PAGES */
471
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100472static void __init htab_init_page_sizes(void)
473{
474 int rc;
475
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000476 /* se the invalid penc to -1 */
477 mmu_psize_set_default_penc();
478
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100479 /* Default to 4K pages only */
480 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
481 sizeof(mmu_psize_defaults_old));
482
483 /*
484 * Try to find the available page sizes in the device-tree
485 */
486 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
487 if (rc != 0) /* Found */
488 goto found;
489
490 /*
491 * Not in the device-tree, let's fallback on known size
492 * list for 16M capable GP & GR
493 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000494 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100495 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
496 sizeof(mmu_psize_defaults_gp));
497 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000498#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100499 /*
500 * Pick a size for the linear mapping. Currently, we only support
501 * 16M, 1M and 4K which is the default
502 */
503 if (mmu_psize_defs[MMU_PAGE_16M].shift)
504 mmu_linear_psize = MMU_PAGE_16M;
505 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
506 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000507#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100508
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000509#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100510 /*
511 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000512 * 64K for user mappings and vmalloc if supported by the processor.
513 * We only use 64k for ioremap if the processor
514 * (and firmware) support cache-inhibited large pages.
515 * If not, we use 4k and set mmu_ci_restrictions so that
516 * hash_page knows to switch processes that use cache-inhibited
517 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100518 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000519 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100520 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000521 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000522 if (mmu_linear_psize == MMU_PAGE_4K)
523 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000524 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100525 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200526 * When running on pSeries using 64k pages for ioremap
527 * would stop us accessing the HEA ethernet. So if we
528 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100529 */
Alexander Graf9048e642014-04-01 15:46:05 +0200530 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100531 mmu_io_psize = MMU_PAGE_64K;
532 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000533 mmu_ci_restrictions = 1;
534 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000535#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100536
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000537#ifdef CONFIG_SPARSEMEM_VMEMMAP
538 /* We try to use 16M pages for vmemmap if that is supported
539 * and we have at least 1G of RAM at boot
540 */
541 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000542 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000543 mmu_vmemmap_psize = MMU_PAGE_16M;
544 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
545 mmu_vmemmap_psize = MMU_PAGE_64K;
546 else
547 mmu_vmemmap_psize = MMU_PAGE_4K;
548#endif /* CONFIG_SPARSEMEM_VMEMMAP */
549
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000550 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000551 "virtual = %d, io = %d"
552#ifdef CONFIG_SPARSEMEM_VMEMMAP
553 ", vmemmap = %d"
554#endif
555 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100556 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000557 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000558 mmu_psize_defs[mmu_io_psize].shift
559#ifdef CONFIG_SPARSEMEM_VMEMMAP
560 ,mmu_psize_defs[mmu_vmemmap_psize].shift
561#endif
562 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100563
564#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700565 /* Reserve 16G huge page memory sections for huge pages */
566 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100567#endif /* CONFIG_HUGETLB_PAGE */
568}
569
570static int __init htab_dt_scan_pftsize(unsigned long node,
571 const char *uname, int depth,
572 void *data)
573{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500574 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
575 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100576
577 /* We are scanning "cpu" nodes only */
578 if (type == NULL || strcmp(type, "cpu") != 0)
579 return 0;
580
Anton Blanchard12f04f22013-09-23 12:04:36 +1000581 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100582 if (prop != NULL) {
583 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000584 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100585 return 1;
586 }
587 return 0;
588}
589
590static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000591{
Anton Blanchard13870b62009-02-13 11:57:30 +0000592 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000593
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100594 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100595 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100596 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000597 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100598 if (ppc64_pft_size == 0)
599 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000600 if (ppc64_pft_size)
601 return 1UL << ppc64_pft_size;
602
603 /* round mem_size up to next power of 2 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000604 mem_size = memblock_phys_mem_size();
Paul Mackerras799d6042005-11-10 13:37:51 +1100605 rnd_mem_size = 1UL << __ilog2(mem_size);
606 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000607 rnd_mem_size <<= 1;
608
609 /* # pages / 2 */
Anton Blanchard13870b62009-02-13 11:57:30 +0000610 psize = mmu_psize_defs[mmu_virtual_psize].shift;
611 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000612
613 return pteg_count << 7;
614}
615
Mike Kravetz54b79242005-11-07 16:25:48 -0800616#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000617int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800618{
Anton Blancharda1194092011-08-10 20:44:24 +0000619 return htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000620 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Anton Blancharda1194092011-08-10 20:44:24 +0000621 mmu_kernel_ssize);
Mike Kravetz54b79242005-11-07 16:25:48 -0800622}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100623
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100624int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100625{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100626 return htab_remove_mapping(start, end, mmu_linear_psize,
627 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100628}
Mike Kravetz54b79242005-11-07 16:25:48 -0800629#endif /* CONFIG_MEMORY_HOTPLUG */
630
Anton Blanchardb86206e2014-03-10 09:44:22 +1100631extern u32 htab_call_hpte_insert1[];
632extern u32 htab_call_hpte_insert2[];
633extern u32 htab_call_hpte_remove[];
634extern u32 htab_call_hpte_updatepp[];
635extern u32 ht64_call_hpte_insert1[];
636extern u32 ht64_call_hpte_insert2[];
637extern u32 ht64_call_hpte_remove[];
638extern u32 ht64_call_hpte_updatepp[];
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000639
640static void __init htab_finish_init(void)
641{
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000642#ifdef CONFIG_PPC_HAS_HASH_64K
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000643 patch_branch(ht64_call_hpte_insert1,
Anton Blanchard26f92062014-03-10 09:40:26 +1100644 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000645 BRANCH_SET_LINK);
646 patch_branch(ht64_call_hpte_insert2,
Anton Blanchard26f92062014-03-10 09:40:26 +1100647 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000648 BRANCH_SET_LINK);
649 patch_branch(ht64_call_hpte_remove,
Anton Blanchard26f92062014-03-10 09:40:26 +1100650 ppc_function_entry(ppc_md.hpte_remove),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000651 BRANCH_SET_LINK);
652 patch_branch(ht64_call_hpte_updatepp,
Anton Blanchard26f92062014-03-10 09:40:26 +1100653 ppc_function_entry(ppc_md.hpte_updatepp),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000654 BRANCH_SET_LINK);
Jon Tollefson5b825832007-05-17 04:43:02 +1000655#endif /* CONFIG_PPC_HAS_HASH_64K */
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000656
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000657 patch_branch(htab_call_hpte_insert1,
Anton Blanchard26f92062014-03-10 09:40:26 +1100658 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000659 BRANCH_SET_LINK);
660 patch_branch(htab_call_hpte_insert2,
Anton Blanchard26f92062014-03-10 09:40:26 +1100661 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000662 BRANCH_SET_LINK);
663 patch_branch(htab_call_hpte_remove,
Anton Blanchard26f92062014-03-10 09:40:26 +1100664 ppc_function_entry(ppc_md.hpte_remove),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000665 BRANCH_SET_LINK);
666 patch_branch(htab_call_hpte_updatepp,
Anton Blanchard26f92062014-03-10 09:40:26 +1100667 ppc_function_entry(ppc_md.hpte_updatepp),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000668 BRANCH_SET_LINK);
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000669}
670
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000671static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672{
Michael Ellerman337a7122006-02-21 17:22:55 +1100673 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000675 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100676 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000677 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 DBG(" -> htab_initialize()\n");
680
Paul Mackerras1189be62007-10-11 20:37:10 +1000681 /* Initialize segment sizes */
682 htab_init_seg_sizes();
683
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100684 /* Initialize page sizes */
685 htab_init_page_sizes();
686
Matt Evans44ae3ab2011-04-06 19:48:50 +0000687 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000688 mmu_kernel_ssize = MMU_SEGSIZE_1T;
689 mmu_highuser_ssize = MMU_SEGSIZE_1T;
690 printk(KERN_INFO "Using 1TB segments\n");
691 }
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 /*
694 * Calculate the required size of the htab. We want the number of
695 * PTEGs to equal one half the number of real pages.
696 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100697 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 pteg_count = htab_size_bytes >> 7;
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 htab_hash_mask = pteg_count - 1;
701
Michael Ellerman57cfb812006-03-21 20:45:59 +1100702 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 /* Using a hypervisor which owns the htab */
704 htab_address = NULL;
705 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000706#ifdef CONFIG_FA_DUMP
707 /*
708 * If firmware assisted dump is active firmware preserves
709 * the contents of htab along with entire partition memory.
710 * Clear the htab if firmware assisted dump is active so
711 * that we dont end up using old mappings.
712 */
713 if (is_fadump_active() && ppc_md.hpte_clear_all)
714 ppc_md.hpte_clear_all();
715#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 } else {
717 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100718 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100719 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100721 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100722 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100723 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700724 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100725
Yinghai Lu95f72d12010-07-12 14:36:09 +1000726 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 DBG("Hash table allocated at %lx, size: %lx\n", table,
729 htab_size_bytes);
730
Michael Ellerman70267a72012-07-25 21:19:50 +0000731 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
733 /* htab absolute addr + encoded htabsize */
734 _SDR1 = table + __ilog2(pteg_count) - 11;
735
736 /* Initialize the HPT with no entries */
737 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100738
739 /* Set SDR1 */
740 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 }
742
David Gibsonf5ea64d2008-10-12 17:54:24 +0000743 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000745#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000746 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
747 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700748 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000749 memset(linear_map_hash_slots, 0, linear_map_hash_count);
750#endif /* CONFIG_DEBUG_PAGEALLOC */
751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /* On U3 based machines, we need to reserve the DART area and
753 * _NOT_ map it to avoid cache paradoxes as it's remapped non
754 * cacheable later on
755 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
757 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000758 for_each_memblock(memory, reg) {
759 base = (unsigned long)__va(reg->base);
760 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Sachin P. Sant5c339912009-12-13 21:15:12 +0000762 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000763 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765#ifdef CONFIG_U3_DART
766 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000767 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100768 * will fit within a single 16Mb page.
769 * The DART space is assumed to be a full 16Mb region even if
770 * we only use 2Mb of that space. We will use more of it later
771 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 */
773 DBG("DART base: %lx\n", dart_tablebase);
774
775 if (dart_tablebase != 0 && dart_tablebase >= base
776 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100777 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100779 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000780 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000781 mmu_linear_psize,
782 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100783 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100784 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100785 base + size,
786 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000787 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000788 mmu_linear_psize,
789 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 continue;
791 }
792#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100793 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000794 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700795 }
796 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798 /*
799 * If we have a memory_limit and we've allocated TCEs then we need to
800 * explicitly map the TCE area at the top of RAM. We also cope with the
801 * case that the TCEs start below memory_limit.
802 * tce_alloc_start/end are 16MB aligned so the mapping should work
803 * for either 4K or 16MB pages.
804 */
805 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600806 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
807 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
809 if (base + size >= tce_alloc_start)
810 tce_alloc_start = base + size + 1;
811
Michael Ellermancaf80e52006-03-21 20:45:51 +1100812 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000813 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000814 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
816
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000817 htab_finish_init();
818
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 DBG(" <- htab_initialize()\n");
820}
821#undef KB
822#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000824void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100825{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000826 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000827 * of memory. Has to be done before SLB initialization as this is
828 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000829 */
830 htab_initialize();
831
Michael Ellerman376af592014-07-10 12:29:19 +1000832 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000833 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000834}
835
836#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400837void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000838{
839 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100840 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100841 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000842
Michael Ellerman376af592014-07-10 12:29:19 +1000843 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000844 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100845}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000846#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100847
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848/*
849 * Called by asm hashtable.S for doing lazy icache flush
850 */
851unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
852{
853 struct page *page;
854
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100855 if (!pfn_valid(pte_pfn(pte)))
856 return pp;
857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 page = pte_page(pte);
859
860 /* page is dirty */
861 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
862 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000863 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 set_bit(PG_arch_1, &page->flags);
865 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100866 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 }
868 return pp;
869}
870
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000871#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000872static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000873{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000874 u64 lpsizes;
875 unsigned char *hpsizes;
876 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000877
878 if (addr < SLICE_LOW_TOP) {
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000879 lpsizes = get_paca()->context.low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000880 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000881 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000882 }
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000883 hpsizes = get_paca()->context.high_slices_psize;
884 index = GET_HIGH_SLICE_INDEX(addr);
885 mask_index = index & 0x1;
886 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000887}
888
889#else
890unsigned int get_paca_psize(unsigned long addr)
891{
892 return get_paca()->context.user_psize;
893}
894#endif
895
Paul Mackerras721151d2007-04-03 21:24:02 +1000896/*
897 * Demote a segment to using 4k pages.
898 * For now this makes the whole process use 4k pages.
899 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000900#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100901void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000902{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000903 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000904 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000905 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +1100906 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +1100907 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100908 get_paca()->context = mm->context;
909 slb_flush_and_rebolt();
910 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000911}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000912#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000913
Paul Mackerrasfa282372008-01-24 08:35:13 +1100914#ifdef CONFIG_PPC_SUBPAGE_PROT
915/*
916 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
917 * Userspace sets the subpage permissions using the subpage_prot system call.
918 *
919 * Result is 0: full permissions, _PAGE_RW: read-only,
920 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
921 */
David Gibsond28513b2009-11-26 18:56:04 +0000922static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100923{
David Gibsond28513b2009-11-26 18:56:04 +0000924 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100925 u32 spp = 0;
926 u32 **sbpm, *sbpp;
927
928 if (ea >= spt->maxaddr)
929 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000930 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100931 /* addresses below 4GB use spt->low_prot */
932 sbpm = spt->low_prot;
933 } else {
934 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
935 if (!sbpm)
936 return 0;
937 }
938 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
939 if (!sbpp)
940 return 0;
941 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
942
943 /* extract 2-bit bitfield for this 4k subpage */
944 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
945
946 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
947 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
948 return spp;
949}
950
951#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000952static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100953{
954 return 0;
955}
956#endif
957
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000958void hash_failure_debug(unsigned long ea, unsigned long access,
959 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000960 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000961{
962 if (!printk_ratelimit())
963 return;
964 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
965 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000966 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
967 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000968}
969
Michael Ellerman09567e72014-05-28 18:21:17 +1000970static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
971 int psize, bool user_region)
972{
973 if (user_region) {
974 if (psize != get_paca_psize(ea)) {
975 get_paca()->context = mm->context;
976 slb_flush_and_rebolt();
977 }
978 } else if (get_paca()->vmalloc_sllp !=
979 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
980 get_paca()->vmalloc_sllp =
981 mmu_psize_defs[mmu_vmalloc_psize].sllp;
982 slb_vmalloc_update();
983 }
984}
985
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986/* Result code is:
987 * 0 - handled
988 * 1 - normal page fault
989 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100990 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530992int hash_page_mm(struct mm_struct *mm, unsigned long ea,
993 unsigned long access, unsigned long trap,
994 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
Li Zhongba12eed2013-05-13 16:16:41 +0000996 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +0000997 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +00001000 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +00001001 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301002 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001003 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001005 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1006 ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -07001007
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001008 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 switch (REGION_ID(ea)) {
1010 case USER_REGION_ID:
1011 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001012 if (! mm) {
1013 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001014 rc = 1;
1015 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001016 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001017 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001018 ssize = user_segment_size(ea);
1019 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001022 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001023 if (ea < VMALLOC_END)
1024 psize = mmu_vmalloc_psize;
1025 else
1026 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001027 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 default:
1030 /* Not a valid range
1031 * Send the problem up to do_page_fault
1032 */
Li Zhongba12eed2013-05-13 16:16:41 +00001033 rc = 1;
1034 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001036 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001038 /* Bad address. */
1039 if (!vsid) {
1040 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001041 rc = 1;
1042 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001043 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001044 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001046 if (pgdir == NULL) {
1047 rc = 1;
1048 goto bail;
1049 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001051 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001052 tmp = cpumask_of(smp_processor_id());
1053 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301054 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001056#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001057 /* If we use 4K pages and our psize is not 4K, then we might
1058 * be hitting a special driver mapping, and need to align the
1059 * address before we fetch the PTE.
1060 *
1061 * It could also be a hugepage mapping, in which case this is
1062 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001063 */
1064 if (psize != MMU_PAGE_4K)
1065 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1066#endif /* CONFIG_PPC_64K_PAGES */
1067
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001068 /* Get PTE and page size from page tables */
David Gibsona4fe3ce2009-10-26 19:24:31 +00001069 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001070 if (ptep == NULL || !pte_present(*ptep)) {
1071 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001072 rc = 1;
1073 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001074 }
1075
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001076 /* Add _PAGE_PRESENT to the required access perm */
1077 access |= _PAGE_PRESENT;
1078
1079 /* Pre-check access permissions (will be re-checked atomically
1080 * in __hash_page_XX but this pre-check is a fast path
1081 */
1082 if (access & ~pte_val(*ptep)) {
1083 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001084 rc = 1;
1085 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001086 }
1087
Li Zhongba12eed2013-05-13 16:16:41 +00001088 if (hugeshift) {
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301089 if (pmd_trans_huge(*(pmd_t *)ptep))
1090 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301091 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301092#ifdef CONFIG_HUGETLB_PAGE
1093 else
1094 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301095 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301096#else
1097 else {
1098 /*
1099 * if we have hugeshift, and is not transhuge with
1100 * hugetlb disabled, something is really wrong.
1101 */
1102 rc = 1;
1103 WARN_ON(1);
1104 }
1105#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001106 if (current->mm == mm)
1107 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001108
Li Zhongba12eed2013-05-13 16:16:41 +00001109 goto bail;
1110 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001111
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001112#ifndef CONFIG_PPC_64K_PAGES
1113 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1114#else
1115 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1116 pte_val(*(ptep + PTRS_PER_PTE)));
1117#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001118 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001119#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001120 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001121 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001122 demote_segment_4k(mm, ea);
1123 psize = MMU_PAGE_4K;
1124 }
1125
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001126 /* If this PTE is non-cacheable and we have restrictions on
1127 * using non cacheable large pages, then we switch to 4k
1128 */
1129 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1130 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1131 if (user_region) {
1132 demote_segment_4k(mm, ea);
1133 psize = MMU_PAGE_4K;
1134 } else if (ea < VMALLOC_END) {
1135 /*
1136 * some driver did a non-cacheable mapping
1137 * in vmalloc space, so switch vmalloc
1138 * to 4k pages
1139 */
1140 printk(KERN_ALERT "Reducing vmalloc segment "
1141 "to 4kB pages because of "
1142 "non-cacheable mapping\n");
1143 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001144 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001145 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001146 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001147
Ian Munsiea1dca3462014-10-08 19:54:58 +11001148 if (current->mm == mm)
1149 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001150#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001151
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001152#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001153 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301154 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1155 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001156 else
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001157#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001158 {
David Gibsona1128f82009-12-16 14:29:56 +00001159 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001160 if (access & spp)
1161 rc = -2;
1162 else
1163 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301164 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001165 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001166
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001167 /* Dump some info in case of hash insertion failure, they should
1168 * never happen so it is really useful to know if/when they do
1169 */
1170 if (rc == -1)
1171 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001172 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001173#ifndef CONFIG_PPC_64K_PAGES
1174 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1175#else
1176 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1177 pte_val(*(ptep + PTRS_PER_PTE)));
1178#endif
1179 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001180
1181bail:
1182 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001183 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001185EXPORT_SYMBOL_GPL(hash_page_mm);
1186
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301187int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1188 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001189{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301190 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001191 struct mm_struct *mm = current->mm;
1192
1193 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1194 mm = &init_mm;
1195
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301196 if (dsisr & DSISR_NOHPTE)
1197 flags |= HPTE_NOHPTE_UPDATE;
1198
1199 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001200}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001201EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001203void hash_preload(struct mm_struct *mm, unsigned long ea,
1204 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301206 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001207 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001208 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001209 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001210 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301211 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001213 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1214
1215#ifdef CONFIG_PPC_MM_SLICES
1216 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001217 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001218 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001219#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001220
1221 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1222 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1223
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001224 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001225 pgdir = mm->pgd;
1226 if (pgdir == NULL)
1227 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301228
1229 /* Get VSID */
1230 ssize = user_segment_size(ea);
1231 vsid = get_vsid(mm->context.id, ea, ssize);
1232 if (!vsid)
1233 return;
1234 /*
1235 * Hash doesn't like irqs. Walking linux page table with irq disabled
1236 * saves us from holding multiple locks.
1237 */
1238 local_irq_save(flags);
1239
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301240 /*
1241 * THP pages use update_mmu_cache_pmd. We don't do
1242 * hash preload there. Hence can ignore THP here
1243 */
1244 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001245 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301246 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001247
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301248 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001249#ifdef CONFIG_PPC_64K_PAGES
1250 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1251 * a 64K kernel), then we don't preload, hash_page() will take
1252 * care of it once we actually try to access the page.
1253 * That way we don't have to duplicate all of the logic for segment
1254 * page size demotion here
1255 */
1256 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301257 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001258#endif /* CONFIG_PPC_64K_PAGES */
1259
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001260 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001261 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301262 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001263
1264 /* Hash it in */
1265#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001266 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301267 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1268 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 else
Jon Tollefson5b825832007-05-17 04:43:02 +10001270#endif /* CONFIG_PPC_HAS_HASH_64K */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301271 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1272 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001273
1274 /* Dump some info in case of hash insertion failure, they should
1275 * never happen so it is really useful to know if/when they do
1276 */
1277 if (rc == -1)
1278 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001279 mm->context.user_psize,
1280 mm->context.user_psize,
1281 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301282out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001283 local_irq_restore(flags);
1284}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001286/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1287 * do not forget to update the assembly call site !
1288 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001289void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301290 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001291{
1292 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301293 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001294
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001295 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1296 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1297 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001298 hidx = __rpte_to_hidx(pte, index);
1299 if (hidx & _PTEIDX_SECONDARY)
1300 hash = ~hash;
1301 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1302 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001303 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301304 /*
1305 * We use same base page size and actual psize, because we don't
1306 * use these functions for hugepage
1307 */
1308 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001309 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001310
1311#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1312 /* Transactions are not aborted by tlbiel, only tlbie.
1313 * Without, syncing a page back to a block device w/ PIO could pick up
1314 * transactional data (bad!) so we force an abort here. Before the
1315 * sync the page will be made read-only, which will flush_hash_page.
1316 * BIG ISSUE here: if the kernel uses a page from userspace without
1317 * unmapping it first, it may see the speculated version.
1318 */
1319 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001320 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001321 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1322 tm_enable();
1323 tm_abort(TM_CAUSE_TLBI);
1324 }
1325#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326}
1327
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301328#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1329void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301330 pmd_t *pmdp, unsigned int psize, int ssize,
1331 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301332{
1333 int i, max_hpte_count, valid;
1334 unsigned long s_addr;
1335 unsigned char *hpte_slot_array;
1336 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301337 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301338
1339 s_addr = addr & HPAGE_PMD_MASK;
1340 hpte_slot_array = get_hpte_slot_array(pmdp);
1341 /*
1342 * IF we try to do a HUGE PTE update after a withdraw is done.
1343 * we will find the below NULL. This happens when we do
1344 * split_huge_page_pmd
1345 */
1346 if (!hpte_slot_array)
1347 return;
1348
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301349 if (ppc_md.hugepage_invalidate) {
1350 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1351 psize, ssize, local);
1352 goto tm_abort;
1353 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301354 /*
1355 * No bluk hpte removal support, invalidate each entry
1356 */
1357 shift = mmu_psize_defs[psize].shift;
1358 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1359 for (i = 0; i < max_hpte_count; i++) {
1360 /*
1361 * 8 bits per each hpte entries
1362 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1363 */
1364 valid = hpte_valid(hpte_slot_array, i);
1365 if (!valid)
1366 continue;
1367 hidx = hpte_hash_index(hpte_slot_array, i);
1368
1369 /* get the vpn */
1370 addr = s_addr + (i * (1ul << shift));
1371 vpn = hpt_vpn(addr, vsid, ssize);
1372 hash = hpt_hash(vpn, shift, ssize);
1373 if (hidx & _PTEIDX_SECONDARY)
1374 hash = ~hash;
1375
1376 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1377 slot += hidx & _PTEIDX_GROUP_IX;
1378 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301379 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301380 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301381tm_abort:
1382#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1383 /* Transactions are not aborted by tlbiel, only tlbie.
1384 * Without, syncing a page back to a block device w/ PIO could pick up
1385 * transactional data (bad!) so we force an abort here. Before the
1386 * sync the page will be made read-only, which will flush_hash_page.
1387 * BIG ISSUE here: if the kernel uses a page from userspace without
1388 * unmapping it first, it may see the speculated version.
1389 */
1390 if (local && cpu_has_feature(CPU_FTR_TM) &&
1391 current->thread.regs &&
1392 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1393 tm_enable();
1394 tm_abort(TM_CAUSE_TLBI);
1395 }
1396#endif
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301397}
1398#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1399
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001400void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001402 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001403 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001404 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001406 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001407 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
1409 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001410 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001411 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 }
1413}
1414
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415/*
1416 * low_hash_fault is called when we the low level hash code failed
1417 * to instert a PTE due to an hypervisor error
1418 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001419void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420{
Li Zhongba12eed2013-05-13 16:16:41 +00001421 enum ctx_state prev_state = exception_enter();
1422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001424#ifdef CONFIG_PPC_SUBPAGE_PROT
1425 if (rc == -2)
1426 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1427 else
1428#endif
1429 _exception(SIGBUS, regs, BUS_ADRERR, address);
1430 } else
1431 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001432
1433 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001435
Li Zhongb170bd32013-04-15 16:53:19 +00001436long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1437 unsigned long pa, unsigned long rflags,
1438 unsigned long vflags, int psize, int ssize)
1439{
1440 unsigned long hpte_group;
1441 long slot;
1442
1443repeat:
1444 hpte_group = ((hash & htab_hash_mask) *
1445 HPTES_PER_GROUP) & ~0x7UL;
1446
1447 /* Insert into the hash table, primary slot */
1448 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001449 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001450
1451 /* Primary is full, try the secondary */
1452 if (unlikely(slot == -1)) {
1453 hpte_group = ((~hash & htab_hash_mask) *
1454 HPTES_PER_GROUP) & ~0x7UL;
1455 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1456 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001457 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001458 if (slot == -1) {
1459 if (mftb() & 0x1)
1460 hpte_group = ((hash & htab_hash_mask) *
1461 HPTES_PER_GROUP)&~0x7UL;
1462
1463 ppc_md.hpte_remove(hpte_group);
1464 goto repeat;
1465 }
1466 }
1467
1468 return slot;
1469}
1470
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001471#ifdef CONFIG_DEBUG_PAGEALLOC
1472static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1473{
Li Zhong016af592013-04-15 16:53:20 +00001474 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001475 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001476 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +10001477 unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
Li Zhong016af592013-04-15 16:53:20 +00001478 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001479
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001480 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001481
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001482 /* Don't create HPTE entries for bad address */
1483 if (!vsid)
1484 return;
Li Zhong016af592013-04-15 16:53:20 +00001485
1486 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1487 HPTE_V_BOLTED,
1488 mmu_linear_psize, mmu_kernel_ssize);
1489
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001490 BUG_ON (ret < 0);
1491 spin_lock(&linear_map_hash_lock);
1492 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1493 linear_map_hash_slots[lmi] = ret | 0x80;
1494 spin_unlock(&linear_map_hash_lock);
1495}
1496
1497static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1498{
Paul Mackerras1189be62007-10-11 20:37:10 +10001499 unsigned long hash, hidx, slot;
1500 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001501 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001502
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001503 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001504 spin_lock(&linear_map_hash_lock);
1505 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1506 hidx = linear_map_hash_slots[lmi] & 0x7f;
1507 linear_map_hash_slots[lmi] = 0;
1508 spin_unlock(&linear_map_hash_lock);
1509 if (hidx & _PTEIDX_SECONDARY)
1510 hash = ~hash;
1511 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1512 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301513 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1514 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001515}
1516
Joonsoo Kim031bc572014-12-12 16:55:52 -08001517void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001518{
1519 unsigned long flags, vaddr, lmi;
1520 int i;
1521
1522 local_irq_save(flags);
1523 for (i = 0; i < numpages; i++, page++) {
1524 vaddr = (unsigned long)page_address(page);
1525 lmi = __pa(vaddr) >> PAGE_SHIFT;
1526 if (lmi >= linear_map_hash_count)
1527 continue;
1528 if (enable)
1529 kernel_map_linear_page(vaddr, lmi);
1530 else
1531 kernel_unmap_linear_page(vaddr, lmi);
1532 }
1533 local_irq_restore(flags);
1534}
1535#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001536
1537void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1538 phys_addr_t first_memblock_size)
1539{
1540 /* We don't currently support the first MEMBLOCK not mapping 0
1541 * physical on those processors
1542 */
1543 BUG_ON(first_memblock_base != 0);
1544
1545 /* On LPAR systems, the first entry is our RMA region,
1546 * non-LPAR 64-bit hash MMU systems don't have a limitation
1547 * on real mode access, but using the first entry works well
1548 * enough. We also clamp it to 1G to avoid some funky things
1549 * such as RTAS bugs etc...
1550 */
1551 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1552
1553 /* Finally limit subsequent allocations */
1554 memblock_set_current_limit(ppc64_rma_size);
1555}