blob: 02d741ef99ad107a3760d38d529c3fc2722a6311 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01006#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +01007#include "i915_gem_timeline.h"
Chris Wilsonf97fbf92017-02-13 17:15:14 +00008#include "i915_selftest.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07009
10#define I915_CMD_HASH_ORDER 9
11
Oscar Mateo47122742014-07-24 17:04:28 +010012/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
13 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
14 * to give some inclination as to some of the magic values used in the various
15 * workarounds!
16 */
17#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010018#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010019
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020020/*
21 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
22 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
23 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
24 *
25 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
26 * cacheline, the Head Pointer must not be greater than the Tail
27 * Pointer."
28 */
29#define I915_RING_FREE_SPACE 64
30
Chris Wilson57e88532016-08-15 10:48:57 +010031struct intel_hw_status_page {
32 struct i915_vma *vma;
33 u32 *page_addr;
34 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035};
36
Dave Gordonbbdc070a2016-07-20 18:16:05 +010037#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
38#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080039
Dave Gordonbbdc070a2016-07-20 18:16:05 +010040#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
41#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080042
Dave Gordonbbdc070a2016-07-20 18:16:05 +010043#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
44#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080045
Dave Gordonbbdc070a2016-07-20 18:16:05 +010046#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
47#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080048
Dave Gordonbbdc070a2016-07-20 18:16:05 +010049#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
50#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020051
Dave Gordonbbdc070a2016-07-20 18:16:05 +010052#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
53#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053054
Ben Widawsky3e789982014-06-30 09:53:37 -070055/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
56 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
57 */
Chris Wilson8c126722016-04-07 07:29:14 +010058#define gen8_semaphore_seqno_size sizeof(uint64_t)
59#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
60 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070061#define GEN8_SIGNAL_OFFSET(__ring, to) \
Chris Wilson51d545d2016-08-15 10:49:02 +010062 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010063 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070064#define GEN8_WAIT_OFFSET(__ring, from) \
Chris Wilson51d545d2016-08-15 10:49:02 +010065 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010066 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070067
Chris Wilson7e37f882016-08-02 22:50:21 +010068enum intel_engine_hangcheck_action {
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020069 ENGINE_IDLE = 0,
70 ENGINE_WAIT,
71 ENGINE_ACTIVE_SEQNO,
72 ENGINE_ACTIVE_HEAD,
73 ENGINE_ACTIVE_SUBUNITS,
74 ENGINE_WAIT_KICK,
75 ENGINE_DEAD,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030076};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030077
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020078static inline const char *
79hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
80{
81 switch (a) {
82 case ENGINE_IDLE:
83 return "idle";
84 case ENGINE_WAIT:
85 return "wait";
86 case ENGINE_ACTIVE_SEQNO:
87 return "active seqno";
88 case ENGINE_ACTIVE_HEAD:
89 return "active head";
90 case ENGINE_ACTIVE_SUBUNITS:
91 return "active subunits";
92 case ENGINE_WAIT_KICK:
93 return "wait kick";
94 case ENGINE_DEAD:
95 return "dead";
96 }
97
98 return "unknown";
99}
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +0200100
Ben Widawskyf9e61372016-09-20 16:54:33 +0300101#define I915_MAX_SLICES 3
102#define I915_MAX_SUBSLICES 3
103
104#define instdone_slice_mask(dev_priv__) \
105 (INTEL_GEN(dev_priv__) == 7 ? \
106 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
107
108#define instdone_subslice_mask(dev_priv__) \
109 (INTEL_GEN(dev_priv__) == 7 ? \
110 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
111
112#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
113 for ((slice__) = 0, (subslice__) = 0; \
114 (slice__) < I915_MAX_SLICES; \
115 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
116 (slice__) += ((subslice__) == 0)) \
117 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
118 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
119
Ben Widawskyd6369512016-09-20 16:54:32 +0300120struct intel_instdone {
121 u32 instdone;
122 /* The following exist only in the RCS engine */
123 u32 slice_common;
Ben Widawskyf9e61372016-09-20 16:54:33 +0300124 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
125 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
Ben Widawskyd6369512016-09-20 16:54:32 +0300126};
127
Chris Wilson7e37f882016-08-02 22:50:21 +0100128struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +0000129 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300130 u32 seqno;
Chris Wilson7e37f882016-08-02 22:50:21 +0100131 enum intel_engine_hangcheck_action action;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200132 unsigned long action_timestamp;
Chris Wilson4be17382014-06-06 10:22:29 +0100133 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +0300134 struct intel_instdone instdone;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200135 bool stalled;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300136};
137
Chris Wilson7e37f882016-08-02 22:50:21 +0100138struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000139 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +0100140 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100141
Chris Wilson675d9ad2016-08-04 07:52:36 +0100142 struct list_head request_list;
143
Oscar Mateo8ee14972014-05-22 14:13:34 +0100144 u32 head;
145 u32 tail;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100146 u32 emit;
Chris Wilsoneca56a32017-02-06 17:05:01 +0000147
Oscar Mateo8ee14972014-05-22 14:13:34 +0100148 int space;
149 int size;
150 int effective_size;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100151};
152
Chris Wilsone2efd132016-05-24 14:53:34 +0100153struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800154struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000155
Arun Siluvery17ee9502015-06-19 19:07:01 +0100156/*
157 * we use a single page to load ctx workarounds so all of these
158 * values are referred in terms of dwords
159 *
160 * struct i915_wa_ctx_bb:
161 * offset: specifies batch starting position, also helpful in case
162 * if we want to have multiple batches at different offsets based on
163 * some criteria. It is not a requirement at the moment but provides
164 * an option for future use.
165 * size: size of the batch in DWORDS
166 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100167struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100168 struct i915_wa_ctx_bb {
169 u32 offset;
170 u32 size;
171 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100172 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100173};
174
Chris Wilsonc81d4612016-07-01 17:23:25 +0100175struct drm_i915_gem_request;
Chris Wilson4e50f082016-10-28 13:58:31 +0100176struct intel_render_state;
Chris Wilsonc81d4612016-07-01 17:23:25 +0100177
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000178/*
179 * Engine IDs definitions.
180 * Keep instances of the same type engine together.
181 */
182enum intel_engine_id {
183 RCS = 0,
184 BCS,
185 VCS,
186 VCS2,
187#define _VCS(n) (VCS + (n))
188 VECS
189};
190
Oscar Mateo6e516142017-04-10 07:34:31 -0700191#define INTEL_ENGINE_CS_MAX_NAME 8
192
Chris Wilsonc0336662016-05-06 15:40:21 +0100193struct intel_engine_cs {
194 struct drm_i915_private *i915;
Oscar Mateo6e516142017-04-10 07:34:31 -0700195 char name[INTEL_ENGINE_CS_MAX_NAME];
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000196 enum intel_engine_id id;
Chris Wilson1d39f282017-04-11 13:43:06 +0100197 unsigned int uabi_id;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000198 unsigned int hw_id;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300199 unsigned int guc_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700200
201 u8 class;
202 u8 instance;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300203 u32 context_size;
204 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100205 unsigned int irq_shift;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300206
Chris Wilson7e37f882016-08-02 22:50:21 +0100207 struct intel_ring *buffer;
Chris Wilson73cb9702016-10-28 13:58:46 +0100208 struct intel_timeline *timeline;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800209
Chris Wilson4e50f082016-10-28 13:58:31 +0100210 struct intel_render_state *render_state;
211
Chris Wilson2246bea2017-02-17 15:13:00 +0000212 atomic_t irq_count;
Chris Wilson538b2572017-01-24 15:18:05 +0000213 unsigned long irq_posted;
214#define ENGINE_IRQ_BREADCRUMB 0
Chris Wilsonf7470262017-01-24 15:20:21 +0000215#define ENGINE_IRQ_EXECLIST 1
Chris Wilson538b2572017-01-24 15:18:05 +0000216
Chris Wilson688e6c72016-07-01 17:23:15 +0100217 /* Rather than have every client wait upon all user interrupts,
218 * with the herd waking after every interrupt and each doing the
219 * heavyweight seqno dance, we delegate the task (of being the
220 * bottom-half of the user interrupt) to the first client. After
221 * every interrupt, we wake up one client, who does the heavyweight
222 * coherent seqno read and either goes back to sleep (if incomplete),
223 * or wakes up all the completed clients in parallel, before then
224 * transferring the bottom-half status to the next client in the queue.
225 *
226 * Compared to walking the entire list of waiters in a single dedicated
227 * bottom-half, we reduce the latency of the first waiter by avoiding
228 * a context switch, but incur additional coherent seqno reads when
229 * following the chain of request breadcrumbs. Since it is most likely
230 * that we have a single client waiting on each seqno, then reducing
231 * the overhead of waking that client is much preferred.
232 */
233 struct intel_breadcrumbs {
Chris Wilson61d3dc72017-03-03 19:08:24 +0000234 spinlock_t irq_lock; /* protects irq_*; irqsafe */
235 struct intel_wait *irq_wait; /* oldest waiter by retirement */
236
237 spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
Chris Wilson688e6c72016-07-01 17:23:15 +0100238 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100239 struct rb_root signals; /* sorted by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100240 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsoncced5e22017-02-23 07:44:15 +0000241 struct drm_i915_gem_request __rcu *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100242 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100243 struct timer_list hangcheck; /* detect missed interrupts */
244
Chris Wilson2246bea2017-02-17 15:13:00 +0000245 unsigned int hangcheck_interrupts;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100246
Chris Wilson67b807a82017-02-27 20:58:50 +0000247 bool irq_armed : 1;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100248 bool irq_enabled : 1;
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000249 I915_SELFTEST_DECLARE(bool mock : 1);
Chris Wilson688e6c72016-07-01 17:23:15 +0100250 } breadcrumbs;
251
Chris Wilson06fbca72015-04-07 16:20:36 +0100252 /*
253 * A pool of objects to use as shadow copies of client batch buffers
254 * when the command parser is enabled. Prevents the client from
255 * modifying the batch contents after software parsing.
256 */
257 struct i915_gem_batch_pool batch_pool;
258
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800259 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100260 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100261 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800262
Chris Wilson61ff75a2016-07-01 17:23:28 +0100263 u32 irq_keep_mask; /* always keep these interrupts */
264 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100265 void (*irq_enable)(struct intel_engine_cs *engine);
266 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800267
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100268 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100269 void (*reset_hw)(struct intel_engine_cs *engine,
270 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800271
Chris Wilsonff44ad52017-03-16 17:13:03 +0000272 void (*set_default_submission)(struct intel_engine_cs *engine);
273
Chris Wilsone8a9c582016-12-18 15:37:20 +0000274 int (*context_pin)(struct intel_engine_cs *engine,
275 struct i915_gem_context *ctx);
276 void (*context_unpin)(struct intel_engine_cs *engine,
277 struct i915_gem_context *ctx);
Chris Wilsonf73e7392016-12-18 15:37:24 +0000278 int (*request_alloc)(struct drm_i915_gem_request *req);
John Harrison87531812015-05-29 17:43:44 +0100279 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100280
Chris Wilsonddd66c52016-08-02 22:50:31 +0100281 int (*emit_flush)(struct drm_i915_gem_request *request,
282 u32 mode);
283#define EMIT_INVALIDATE BIT(0)
284#define EMIT_FLUSH BIT(1)
285#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
286 int (*emit_bb_start)(struct drm_i915_gem_request *req,
287 u64 offset, u32 length,
288 unsigned int dispatch_flags);
289#define I915_DISPATCH_SECURE BIT(0)
290#define I915_DISPATCH_PINNED BIT(1)
291#define I915_DISPATCH_RS BIT(2)
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100292 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000293 u32 *cs);
Chris Wilson98f29e82016-10-28 13:58:51 +0100294 int emit_breadcrumb_sz;
Chris Wilson5590af32016-09-09 14:11:54 +0100295
296 /* Pass the request to the hardware queue (e.g. directly into
297 * the legacy ringbuffer or to the end of an execlist).
298 *
299 * This is called from an atomic context with irqs disabled; must
300 * be irq safe.
301 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100302 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100303
Chris Wilson0de91362016-11-14 20:41:01 +0000304 /* Call when the priority on a request has changed and it and its
305 * dependencies may need rescheduling. Note the request itself may
306 * not be ready to run!
307 *
308 * Called under the struct_mutex.
309 */
310 void (*schedule)(struct drm_i915_gem_request *request,
311 int priority);
312
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100313 /* Some chipsets are not quite as coherent as advertised and need
314 * an expensive kick to force a true read of the up-to-date seqno.
315 * However, the up-to-date seqno is not always required and the last
316 * seen value is good enough. Note that the seqno will always be
317 * monotonic, even if not coherent.
318 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100319 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100320 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700321
Ben Widawsky3e789982014-06-30 09:53:37 -0700322 /* GEN8 signal/wait table - never trust comments!
323 * signal to signal to signal to signal to signal to
324 * RCS VCS BCS VECS VCS2
325 * --------------------------------------------------------------------
326 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
327 * |-------------------------------------------------------------------
328 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
329 * |-------------------------------------------------------------------
330 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
331 * |-------------------------------------------------------------------
332 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
333 * |-------------------------------------------------------------------
334 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
335 * |-------------------------------------------------------------------
336 *
337 * Generalization:
338 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
339 * ie. transpose of g(x, y)
340 *
341 * sync from sync from sync from sync from sync from
342 * RCS VCS BCS VECS VCS2
343 * --------------------------------------------------------------------
344 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
345 * |-------------------------------------------------------------------
346 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
347 * |-------------------------------------------------------------------
348 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
349 * |-------------------------------------------------------------------
350 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
351 * |-------------------------------------------------------------------
352 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
353 * |-------------------------------------------------------------------
354 *
355 * Generalization:
356 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
357 * ie. transpose of f(x, y)
358 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700359 struct {
Ben Widawsky3e789982014-06-30 09:53:37 -0700360 union {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100361#define GEN6_SEMAPHORE_LAST VECS_HW
362#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
363#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700364 struct {
365 /* our mbox written by others */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100366 u32 wait[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700367 /* mboxes this ring signals to */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100368 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700369 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000370 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700371 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700372
373 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100374 int (*sync_to)(struct drm_i915_gem_request *req,
375 struct drm_i915_gem_request *signal);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000376 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700377 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700378
Oscar Mateo4da46e12014-07-24 17:04:27 +0100379 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100380 struct tasklet_struct irq_tasklet;
Chris Wilson70c2a242016-09-09 14:11:46 +0100381 struct execlist_port {
382 struct drm_i915_gem_request *request;
383 unsigned int count;
Chris Wilsonae9a0432017-02-07 10:23:19 +0000384 GEM_DEBUG_DECL(u32 context_id);
Chris Wilson70c2a242016-09-09 14:11:46 +0100385 } execlist_port[2];
Chris Wilson20311bd2016-11-14 20:41:03 +0000386 struct rb_root execlist_queue;
387 struct rb_node *execlist_first;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100388 unsigned int fw_domains;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100389
Chris Wilsone8a9c582016-12-18 15:37:20 +0000390 /* Contexts are pinned whilst they are active on the GPU. The last
391 * context executed remains active whilst the GPU is idle - the
392 * switch away and write to the context object only occurs on the
393 * next execution. Contexts are only unpinned on retirement of the
394 * following request ensuring that we can always write to the object
395 * on the context switch even after idling. Across suspend, we switch
396 * to the kernel context and trash it as the save may not happen
397 * before the hardware is powered down.
398 */
399 struct i915_gem_context *last_retired_context;
400
401 /* We track the current MI_SET_CONTEXT in order to eliminate
402 * redudant context switches. This presumes that requests are not
403 * reordered! Or when they are the tracking is updated along with
404 * the emission of individual requests into the legacy command
405 * stream (ring).
406 */
407 struct i915_gem_context *legacy_active_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700408
Changbin Du3fc03062017-03-13 10:47:11 +0800409 /* status_notifier: list of callbacks for context-switch changes */
410 struct atomic_notifier_head context_status_notifier;
411
Chris Wilson7e37f882016-08-02 22:50:21 +0100412 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300413
Brad Volkin44e895a2014-05-10 14:10:43 -0700414 bool needs_cmd_parser;
415
Brad Volkin351e3db2014-02-18 10:15:46 -0800416 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700417 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100418 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800419 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700420 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800421
422 /*
423 * Table of registers allowed in commands that read/write registers.
424 */
Jordan Justen361b0272016-03-06 23:30:27 -0800425 const struct drm_i915_reg_table *reg_tables;
426 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800427
428 /*
429 * Returns the bitmask for the length field of the specified command.
430 * Return 0 for an unrecognized/invalid command.
431 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100432 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800433 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100434 * If not, it calls this function to determine the per-engine length
435 * field encoding for the command (i.e. different opcode ranges use
436 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800437 */
438 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800439};
440
Chris Wilson59ce1312017-03-24 16:35:40 +0000441static inline unsigned int
Chris Wilson67d97da2016-07-04 08:08:31 +0100442intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100443{
Chris Wilson59ce1312017-03-24 16:35:40 +0000444 return BIT(engine->id);
Daniel Vetter96154f22011-12-14 13:57:00 +0100445}
446
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000447static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100448intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200450 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100451 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452}
453
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200454static inline void
Chris Wilson9a29dd82017-03-24 16:35:38 +0000455intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200456{
Chris Wilson9a29dd82017-03-24 16:35:38 +0000457 /* Writing into the status page should be done sparingly. Since
458 * we do when we are uncertain of the device state, we take a bit
459 * of extra paranoia to try and ensure that the HWS takes the value
460 * we give and that it doesn't end up trapped inside the CPU!
461 */
462 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
463 mb();
464 clflush(&engine->status_page.page_addr[reg]);
465 engine->status_page.page_addr[reg] = value;
466 clflush(&engine->status_page.page_addr[reg]);
467 mb();
468 } else {
469 WRITE_ONCE(engine->status_page.page_addr[reg], value);
470 }
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200471}
472
Jani Nikulae2828912016-01-18 09:19:47 +0200473/*
Chris Wilson311bd682011-01-13 19:06:50 +0000474 * Reads a dword out of the status page, which is written to from the command
475 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
476 * MI_STORE_DATA_IMM.
477 *
478 * The following dwords have a reserved meaning:
479 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
480 * 0x04: ring 0 head pointer
481 * 0x05: ring 1 head pointer (915-class)
482 * 0x06: ring 2 head pointer (915-class)
483 * 0x10-0x1b: Context status DWords (GM45)
484 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000485 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000486 *
Thomas Danielb07da532015-02-18 11:48:21 +0000487 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000488 */
Thomas Danielb07da532015-02-18 11:48:21 +0000489#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200490#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000491#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700492#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000493
Chris Wilson7e37f882016-08-02 22:50:21 +0100494struct intel_ring *
495intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsond822bb12017-04-03 12:34:25 +0100496int intel_ring_pin(struct intel_ring *ring,
497 struct drm_i915_private *i915,
498 unsigned int offset_bias);
Chris Wilsone6ba9992017-04-25 14:00:49 +0100499void intel_ring_reset(struct intel_ring *ring, u32 tail);
500void intel_ring_update_space(struct intel_ring *ring);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100501void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100502void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100503
Chris Wilson7e37f882016-08-02 22:50:21 +0100504void intel_engine_stop(struct intel_engine_cs *engine);
505void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700506
Chris Wilson821ed7d2016-09-09 14:11:53 +0100507void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
508
John Harrisonbba09b12015-05-29 17:44:06 +0100509int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100510
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000511u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req, int n);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100512
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000513static inline void
514intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilson09246732013-08-10 22:16:32 +0100515{
Chris Wilson8f942012016-08-02 22:50:30 +0100516 /* Dummy function.
517 *
518 * This serves as a placeholder in the code so that the reader
519 * can compare against the preceding intel_ring_begin() and
520 * check that the number of dwords emitted matches the space
521 * reserved for the command packet (i.e. the value passed to
522 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100523 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100524 GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs);
Chris Wilson8f942012016-08-02 22:50:30 +0100525}
526
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000527static inline u32
Chris Wilson450362d2017-03-27 14:00:07 +0100528intel_ring_wrap(const struct intel_ring *ring, u32 pos)
529{
530 return pos & (ring->size - 1);
531}
532
533static inline u32
534intel_ring_offset(const struct drm_i915_gem_request *req, void *addr)
Chris Wilson8f942012016-08-02 22:50:30 +0100535{
536 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000537 u32 offset = addr - req->ring->vaddr;
538 GEM_BUG_ON(offset > req->ring->size);
Chris Wilson450362d2017-03-27 14:00:07 +0100539 return intel_ring_wrap(req->ring, offset);
Chris Wilson09246732013-08-10 22:16:32 +0100540}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100541
Chris Wilsoned1501d2017-03-27 14:14:12 +0100542static inline void
543assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail)
544{
545 /* We could combine these into a single tail operation, but keeping
546 * them as seperate tests will help identify the cause should one
547 * ever fire.
548 */
549 GEM_BUG_ON(!IS_ALIGNED(tail, 8));
550 GEM_BUG_ON(tail >= ring->size);
551}
552
Chris Wilsone6ba9992017-04-25 14:00:49 +0100553static inline unsigned int
554intel_ring_set_tail(struct intel_ring *ring, unsigned int tail)
555{
556 /* Whilst writes to the tail are strictly order, there is no
557 * serialisation between readers and the writers. The tail may be
558 * read by i915_gem_request_retire() just as it is being updated
559 * by execlists, as although the breadcrumb is complete, the context
560 * switch hasn't been seen.
561 */
562 assert_ring_tail_valid(ring, tail);
563 ring->tail = tail;
564 return tail;
565}
Chris Wilson09246732013-08-10 22:16:32 +0100566
Chris Wilson73cb9702016-10-28 13:58:46 +0100567void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800568
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100569void intel_engine_setup_common(struct intel_engine_cs *engine);
570int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100571int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100572void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100573
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100574int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
575int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100576int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
577int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578
Chris Wilson7e37f882016-08-02 22:50:21 +0100579u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b365952016-10-04 21:11:31 +0100580u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
581
Chris Wilson1b7744e2016-07-01 17:23:17 +0100582static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
583{
584 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
585}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200586
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000587static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
588{
589 /* We are only peeking at the tail of the submit queue (and not the
590 * queue itself) in order to gain a hint as to the current active
591 * state of the engine. Callers are not expected to be taking
592 * engine->timeline->lock, nor are they expected to be concerned
593 * wtih serialising this hint with anything, so document it as
594 * a hint and nothing more.
595 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000596 return READ_ONCE(engine->timeline->seqno);
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000597}
598
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000599int init_workarounds_ring(struct intel_engine_cs *engine);
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +0000600int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
Michel Thierry771b9a52014-11-11 16:47:33 +0000601
Chris Wilson0e704472016-10-12 10:05:17 +0100602void intel_engine_get_instdone(struct intel_engine_cs *engine,
603 struct intel_instdone *instdone);
604
John Harrison29b1b412015-06-18 13:10:09 +0100605/*
606 * Arbitrary size for largest possible 'add request' sequence. The code paths
607 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100608 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
609 * we need to allocate double the largest single packet within that emission
610 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100611 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100612#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100613
Chris Wilsona58c01a2016-04-29 13:18:21 +0100614static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
615{
Chris Wilson57e88532016-08-15 10:48:57 +0100616 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100617}
618
Chris Wilson688e6c72016-07-01 17:23:15 +0100619/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100620int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
621
Chris Wilson56299fb2017-02-27 20:58:48 +0000622static inline void intel_wait_init(struct intel_wait *wait,
623 struct drm_i915_gem_request *rq)
Chris Wilson754c9fd2017-02-23 07:44:14 +0000624{
625 wait->tsk = current;
Chris Wilson56299fb2017-02-27 20:58:48 +0000626 wait->request = rq;
Chris Wilson754c9fd2017-02-23 07:44:14 +0000627}
628
629static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
Chris Wilson688e6c72016-07-01 17:23:15 +0100630{
631 wait->tsk = current;
632 wait->seqno = seqno;
633}
634
Chris Wilson754c9fd2017-02-23 07:44:14 +0000635static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
636{
637 return wait->seqno;
638}
639
640static inline bool
641intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
642{
643 wait->seqno = seqno;
644 return intel_wait_has_seqno(wait);
645}
646
647static inline bool
648intel_wait_update_request(struct intel_wait *wait,
649 const struct drm_i915_gem_request *rq)
650{
651 return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
652}
653
654static inline bool
655intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
656{
657 return wait->seqno == seqno;
658}
659
660static inline bool
661intel_wait_check_request(const struct intel_wait *wait,
662 const struct drm_i915_gem_request *rq)
663{
664 return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
665}
666
Chris Wilson688e6c72016-07-01 17:23:15 +0100667static inline bool intel_wait_complete(const struct intel_wait *wait)
668{
669 return RB_EMPTY_NODE(&wait->node);
670}
671
672bool intel_engine_add_wait(struct intel_engine_cs *engine,
673 struct intel_wait *wait);
674void intel_engine_remove_wait(struct intel_engine_cs *engine,
675 struct intel_wait *wait);
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100676void intel_engine_enable_signaling(struct drm_i915_gem_request *request,
677 bool wakeup);
Chris Wilson9eb143b2017-02-23 07:44:16 +0000678void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100679
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100680static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100681{
Chris Wilson61d3dc72017-03-03 19:08:24 +0000682 return READ_ONCE(engine->breadcrumbs.irq_wait);
Chris Wilson688e6c72016-07-01 17:23:15 +0100683}
684
Chris Wilson8d769ea2017-02-27 20:58:47 +0000685unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
686#define ENGINE_WAKEUP_WAITER BIT(0)
Chris Wilson67b807a82017-02-27 20:58:50 +0000687#define ENGINE_WAKEUP_ASLEEP BIT(1)
688
689void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
690void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100691
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100692void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100693void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson9b6586a2017-02-23 07:44:08 +0000694bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100695
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000696static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
697{
698 memset(batch, 0, 6 * sizeof(u32));
699
700 batch[0] = GFX_OP_PIPE_CONTROL(6);
701 batch[1] = flags;
702 batch[2] = offset;
703
704 return batch + 6;
705}
706
Chris Wilson54003672017-03-03 12:19:46 +0000707bool intel_engine_is_idle(struct intel_engine_cs *engine);
Chris Wilson05425242017-03-03 12:19:47 +0000708bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
Chris Wilson54003672017-03-03 12:19:46 +0000709
Chris Wilsonff44ad52017-03-16 17:13:03 +0000710void intel_engines_reset_default_submission(struct drm_i915_private *i915);
711
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800712#endif /* _INTEL_RINGBUFFER_H_ */