Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_drv.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 20 | #include <linux/wait.h> |
| 21 | |
| 22 | #include <drm/drm_atomic.h> |
Laurent Pinchart | cef77d4 | 2015-03-05 21:50:00 +0200 | [diff] [blame] | 23 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 24 | #include <drm/drm_crtc_helper.h> |
| 25 | #include <drm/drm_fb_helper.h> |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 26 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 27 | #include "omap_dmm_tiler.h" |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 28 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 29 | |
| 30 | #define DRIVER_NAME MODULE_NAME |
| 31 | #define DRIVER_DESC "OMAP DRM" |
| 32 | #define DRIVER_DATE "20110917" |
| 33 | #define DRIVER_MAJOR 1 |
| 34 | #define DRIVER_MINOR 0 |
| 35 | #define DRIVER_PATCHLEVEL 0 |
| 36 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 37 | static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS; |
| 38 | |
| 39 | MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs"); |
| 40 | module_param(num_crtc, int, 0600); |
| 41 | |
| 42 | /* |
| 43 | * mode config funcs |
| 44 | */ |
| 45 | |
| 46 | /* Notes about mapping DSS and DRM entities: |
| 47 | * CRTC: overlay |
| 48 | * encoder: manager.. with some extension to allow one primary CRTC |
| 49 | * and zero or more video CRTC's to be mapped to one encoder? |
| 50 | * connector: dssdev.. manager can be attached/detached from different |
| 51 | * devices |
| 52 | */ |
| 53 | |
| 54 | static void omap_fb_output_poll_changed(struct drm_device *dev) |
| 55 | { |
| 56 | struct omap_drm_private *priv = dev->dev_private; |
| 57 | DBG("dev=%p", dev); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 58 | if (priv->fbdev) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 59 | drm_fb_helper_hotplug_event(priv->fbdev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 60 | } |
| 61 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 62 | struct omap_atomic_state_commit { |
| 63 | struct work_struct work; |
| 64 | struct drm_device *dev; |
| 65 | struct drm_atomic_state *state; |
| 66 | u32 crtcs; |
| 67 | }; |
| 68 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 69 | static void omap_atomic_wait_for_completion(struct drm_device *dev, |
| 70 | struct drm_atomic_state *old_state) |
| 71 | { |
| 72 | struct drm_crtc_state *old_crtc_state; |
| 73 | struct drm_crtc *crtc; |
| 74 | unsigned int i; |
| 75 | int ret; |
| 76 | |
| 77 | for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) { |
| 78 | if (!crtc->state->enable) |
| 79 | continue; |
| 80 | |
| 81 | ret = omap_crtc_wait_pending(crtc); |
| 82 | |
| 83 | if (!ret) |
| 84 | dev_warn(dev->dev, |
| 85 | "atomic complete timeout (pipe %u)!\n", i); |
| 86 | } |
| 87 | } |
| 88 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 89 | static void omap_atomic_complete(struct omap_atomic_state_commit *commit) |
| 90 | { |
| 91 | struct drm_device *dev = commit->dev; |
| 92 | struct omap_drm_private *priv = dev->dev_private; |
| 93 | struct drm_atomic_state *old_state = commit->state; |
| 94 | |
| 95 | /* Apply the atomic update. */ |
Laurent Pinchart | 69fb7c8 | 2015-05-28 02:09:56 +0300 | [diff] [blame] | 96 | dispc_runtime_get(); |
| 97 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 98 | drm_atomic_helper_commit_modeset_disables(dev, old_state); |
Daniel Vetter | aef9dbb | 2015-09-08 12:02:07 +0200 | [diff] [blame] | 99 | drm_atomic_helper_commit_planes(dev, old_state, false); |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 100 | drm_atomic_helper_commit_modeset_enables(dev, old_state); |
| 101 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 102 | omap_atomic_wait_for_completion(dev, old_state); |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 103 | |
| 104 | drm_atomic_helper_cleanup_planes(dev, old_state); |
| 105 | |
Laurent Pinchart | 69fb7c8 | 2015-05-28 02:09:56 +0300 | [diff] [blame] | 106 | dispc_runtime_put(); |
| 107 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 108 | drm_atomic_state_free(old_state); |
| 109 | |
| 110 | /* Complete the commit, wake up any waiter. */ |
| 111 | spin_lock(&priv->commit.lock); |
| 112 | priv->commit.pending &= ~commit->crtcs; |
| 113 | spin_unlock(&priv->commit.lock); |
| 114 | |
| 115 | wake_up_all(&priv->commit.wait); |
| 116 | |
| 117 | kfree(commit); |
| 118 | } |
| 119 | |
| 120 | static void omap_atomic_work(struct work_struct *work) |
| 121 | { |
| 122 | struct omap_atomic_state_commit *commit = |
| 123 | container_of(work, struct omap_atomic_state_commit, work); |
| 124 | |
| 125 | omap_atomic_complete(commit); |
| 126 | } |
| 127 | |
| 128 | static bool omap_atomic_is_pending(struct omap_drm_private *priv, |
| 129 | struct omap_atomic_state_commit *commit) |
| 130 | { |
| 131 | bool pending; |
| 132 | |
| 133 | spin_lock(&priv->commit.lock); |
| 134 | pending = priv->commit.pending & commit->crtcs; |
| 135 | spin_unlock(&priv->commit.lock); |
| 136 | |
| 137 | return pending; |
| 138 | } |
| 139 | |
| 140 | static int omap_atomic_commit(struct drm_device *dev, |
| 141 | struct drm_atomic_state *state, bool async) |
| 142 | { |
| 143 | struct omap_drm_private *priv = dev->dev_private; |
| 144 | struct omap_atomic_state_commit *commit; |
| 145 | unsigned int i; |
| 146 | int ret; |
| 147 | |
| 148 | ret = drm_atomic_helper_prepare_planes(dev, state); |
| 149 | if (ret) |
| 150 | return ret; |
| 151 | |
| 152 | /* Allocate the commit object. */ |
| 153 | commit = kzalloc(sizeof(*commit), GFP_KERNEL); |
| 154 | if (commit == NULL) { |
| 155 | ret = -ENOMEM; |
| 156 | goto error; |
| 157 | } |
| 158 | |
| 159 | INIT_WORK(&commit->work, omap_atomic_work); |
| 160 | commit->dev = dev; |
| 161 | commit->state = state; |
| 162 | |
| 163 | /* Wait until all affected CRTCs have completed previous commits and |
| 164 | * mark them as pending. |
| 165 | */ |
| 166 | for (i = 0; i < dev->mode_config.num_crtc; ++i) { |
| 167 | if (state->crtcs[i]) |
| 168 | commit->crtcs |= 1 << drm_crtc_index(state->crtcs[i]); |
| 169 | } |
| 170 | |
| 171 | wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit)); |
| 172 | |
| 173 | spin_lock(&priv->commit.lock); |
| 174 | priv->commit.pending |= commit->crtcs; |
| 175 | spin_unlock(&priv->commit.lock); |
| 176 | |
| 177 | /* Swap the state, this is the point of no return. */ |
| 178 | drm_atomic_helper_swap_state(dev, state); |
| 179 | |
| 180 | if (async) |
| 181 | schedule_work(&commit->work); |
| 182 | else |
| 183 | omap_atomic_complete(commit); |
| 184 | |
| 185 | return 0; |
| 186 | |
| 187 | error: |
| 188 | drm_atomic_helper_cleanup_planes(dev, state); |
| 189 | return ret; |
| 190 | } |
| 191 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 192 | static const struct drm_mode_config_funcs omap_mode_config_funcs = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 193 | .fb_create = omap_framebuffer_create, |
| 194 | .output_poll_changed = omap_fb_output_poll_changed, |
Laurent Pinchart | cef77d4 | 2015-03-05 21:50:00 +0200 | [diff] [blame] | 195 | .atomic_check = drm_atomic_helper_check, |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 196 | .atomic_commit = omap_atomic_commit, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 197 | }; |
| 198 | |
| 199 | static int get_connector_type(struct omap_dss_device *dssdev) |
| 200 | { |
| 201 | switch (dssdev->type) { |
| 202 | case OMAP_DISPLAY_TYPE_HDMI: |
| 203 | return DRM_MODE_CONNECTOR_HDMIA; |
Tomi Valkeinen | 4635c17 | 2013-05-14 14:14:15 +0300 | [diff] [blame] | 204 | case OMAP_DISPLAY_TYPE_DVI: |
| 205 | return DRM_MODE_CONNECTOR_DVID; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 206 | default: |
| 207 | return DRM_MODE_CONNECTOR_Unknown; |
| 208 | } |
| 209 | } |
| 210 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 211 | static bool channel_used(struct drm_device *dev, enum omap_channel channel) |
| 212 | { |
| 213 | struct omap_drm_private *priv = dev->dev_private; |
| 214 | int i; |
| 215 | |
| 216 | for (i = 0; i < priv->num_crtcs; i++) { |
| 217 | struct drm_crtc *crtc = priv->crtcs[i]; |
| 218 | |
| 219 | if (omap_crtc_channel(crtc) == channel) |
| 220 | return true; |
| 221 | } |
| 222 | |
| 223 | return false; |
| 224 | } |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 225 | static void omap_disconnect_dssdevs(void) |
| 226 | { |
| 227 | struct omap_dss_device *dssdev = NULL; |
| 228 | |
| 229 | for_each_dss_dev(dssdev) |
| 230 | dssdev->driver->disconnect(dssdev); |
| 231 | } |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 232 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 233 | static int omap_connect_dssdevs(void) |
| 234 | { |
| 235 | int r; |
| 236 | struct omap_dss_device *dssdev = NULL; |
| 237 | bool no_displays = true; |
| 238 | |
| 239 | for_each_dss_dev(dssdev) { |
| 240 | r = dssdev->driver->connect(dssdev); |
| 241 | if (r == -EPROBE_DEFER) { |
| 242 | omap_dss_put_device(dssdev); |
| 243 | goto cleanup; |
| 244 | } else if (r) { |
| 245 | dev_warn(dssdev->dev, "could not connect display: %s\n", |
| 246 | dssdev->name); |
| 247 | } else { |
| 248 | no_displays = false; |
| 249 | } |
| 250 | } |
| 251 | |
| 252 | if (no_displays) |
| 253 | return -EPROBE_DEFER; |
| 254 | |
| 255 | return 0; |
| 256 | |
| 257 | cleanup: |
| 258 | /* |
| 259 | * if we are deferring probe, we disconnect the devices we previously |
| 260 | * connected |
| 261 | */ |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 262 | omap_disconnect_dssdevs(); |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 263 | |
| 264 | return r; |
| 265 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 266 | |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 267 | static int omap_modeset_create_crtc(struct drm_device *dev, int id, |
| 268 | enum omap_channel channel) |
| 269 | { |
| 270 | struct omap_drm_private *priv = dev->dev_private; |
| 271 | struct drm_plane *plane; |
| 272 | struct drm_crtc *crtc; |
| 273 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 274 | plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY); |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 275 | if (IS_ERR(plane)) |
| 276 | return PTR_ERR(plane); |
| 277 | |
| 278 | crtc = omap_crtc_init(dev, plane, channel, id); |
| 279 | |
| 280 | BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs)); |
| 281 | priv->crtcs[id] = crtc; |
| 282 | priv->num_crtcs++; |
| 283 | |
| 284 | priv->planes[id] = plane; |
| 285 | priv->num_planes++; |
| 286 | |
| 287 | return 0; |
| 288 | } |
| 289 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 290 | static int omap_modeset_init_properties(struct drm_device *dev) |
| 291 | { |
| 292 | struct omap_drm_private *priv = dev->dev_private; |
| 293 | |
| 294 | if (priv->has_dmm) { |
| 295 | dev->mode_config.rotation_property = |
| 296 | drm_mode_create_rotation_property(dev, |
| 297 | BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) | |
| 298 | BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) | |
| 299 | BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y)); |
| 300 | if (!dev->mode_config.rotation_property) |
| 301 | return -ENOMEM; |
| 302 | } |
| 303 | |
| 304 | priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3); |
| 305 | if (!priv->zorder_prop) |
| 306 | return -ENOMEM; |
| 307 | |
| 308 | return 0; |
| 309 | } |
| 310 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 311 | static int omap_modeset_init(struct drm_device *dev) |
| 312 | { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 313 | struct omap_drm_private *priv = dev->dev_private; |
| 314 | struct omap_dss_device *dssdev = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 315 | int num_ovls = dss_feat_get_num_ovls(); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 316 | int num_mgrs = dss_feat_get_num_mgrs(); |
| 317 | int num_crtcs; |
| 318 | int i, id = 0; |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 319 | int ret; |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 320 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 321 | drm_mode_config_init(dev); |
| 322 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 323 | omap_drm_irq_install(dev); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 324 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 325 | ret = omap_modeset_init_properties(dev); |
| 326 | if (ret < 0) |
| 327 | return ret; |
| 328 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 329 | /* |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 330 | * We usually don't want to create a CRTC for each manager, at least |
| 331 | * not until we have a way to expose private planes to userspace. |
| 332 | * Otherwise there would not be enough video pipes left for drm planes. |
| 333 | * We use the num_crtc argument to limit the number of crtcs we create. |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 334 | */ |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 335 | num_crtcs = min3(num_crtc, num_mgrs, num_ovls); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 336 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 337 | dssdev = NULL; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 338 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 339 | for_each_dss_dev(dssdev) { |
| 340 | struct drm_connector *connector; |
| 341 | struct drm_encoder *encoder; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 342 | enum omap_channel channel; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 343 | struct omap_overlay_manager *mgr; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 344 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 345 | if (!omapdss_device_is_connected(dssdev)) |
Archit Taneja | 581382e | 2013-03-26 19:15:18 +0530 | [diff] [blame] | 346 | continue; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 347 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 348 | encoder = omap_encoder_init(dev, dssdev); |
| 349 | |
| 350 | if (!encoder) { |
| 351 | dev_err(dev->dev, "could not create encoder: %s\n", |
| 352 | dssdev->name); |
| 353 | return -ENOMEM; |
| 354 | } |
| 355 | |
| 356 | connector = omap_connector_init(dev, |
| 357 | get_connector_type(dssdev), dssdev, encoder); |
| 358 | |
| 359 | if (!connector) { |
| 360 | dev_err(dev->dev, "could not create connector: %s\n", |
| 361 | dssdev->name); |
| 362 | return -ENOMEM; |
| 363 | } |
| 364 | |
| 365 | BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders)); |
| 366 | BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors)); |
| 367 | |
| 368 | priv->encoders[priv->num_encoders++] = encoder; |
| 369 | priv->connectors[priv->num_connectors++] = connector; |
| 370 | |
| 371 | drm_mode_connector_attach_encoder(connector, encoder); |
| 372 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 373 | /* |
| 374 | * if we have reached the limit of the crtcs we are allowed to |
| 375 | * create, let's not try to look for a crtc for this |
| 376 | * panel/encoder and onwards, we will, of course, populate the |
| 377 | * the possible_crtcs field for all the encoders with the final |
| 378 | * set of crtcs we create |
| 379 | */ |
| 380 | if (id == num_crtcs) |
| 381 | continue; |
| 382 | |
| 383 | /* |
| 384 | * get the recommended DISPC channel for this encoder. For now, |
| 385 | * we only try to get create a crtc out of the recommended, the |
| 386 | * other possible channels to which the encoder can connect are |
| 387 | * not considered. |
| 388 | */ |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 389 | |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 390 | mgr = omapdss_find_mgr_from_display(dssdev); |
| 391 | channel = mgr->id; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 392 | /* |
| 393 | * if this channel hasn't already been taken by a previously |
| 394 | * allocated crtc, we create a new crtc for it |
| 395 | */ |
| 396 | if (!channel_used(dev, channel)) { |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 397 | ret = omap_modeset_create_crtc(dev, id, channel); |
| 398 | if (ret < 0) { |
| 399 | dev_err(dev->dev, |
| 400 | "could not create CRTC (channel %u)\n", |
| 401 | channel); |
| 402 | return ret; |
| 403 | } |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 404 | |
| 405 | id++; |
| 406 | } |
| 407 | } |
| 408 | |
| 409 | /* |
| 410 | * we have allocated crtcs according to the need of the panels/encoders, |
| 411 | * adding more crtcs here if needed |
| 412 | */ |
| 413 | for (; id < num_crtcs; id++) { |
| 414 | |
| 415 | /* find a free manager for this crtc */ |
| 416 | for (i = 0; i < num_mgrs; i++) { |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 417 | if (!channel_used(dev, i)) |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 418 | break; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 419 | } |
| 420 | |
| 421 | if (i == num_mgrs) { |
| 422 | /* this shouldn't really happen */ |
| 423 | dev_err(dev->dev, "no managers left for crtc\n"); |
| 424 | return -ENOMEM; |
| 425 | } |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 426 | |
| 427 | ret = omap_modeset_create_crtc(dev, id, i); |
| 428 | if (ret < 0) { |
| 429 | dev_err(dev->dev, |
| 430 | "could not create CRTC (channel %u)\n", i); |
| 431 | return ret; |
| 432 | } |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 433 | } |
| 434 | |
| 435 | /* |
| 436 | * Create normal planes for the remaining overlays: |
| 437 | */ |
| 438 | for (; id < num_ovls; id++) { |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 439 | struct drm_plane *plane; |
| 440 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 441 | plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY); |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 442 | if (IS_ERR(plane)) |
| 443 | return PTR_ERR(plane); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 444 | |
| 445 | BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes)); |
| 446 | priv->planes[priv->num_planes++] = plane; |
| 447 | } |
| 448 | |
| 449 | for (i = 0; i < priv->num_encoders; i++) { |
| 450 | struct drm_encoder *encoder = priv->encoders[i]; |
| 451 | struct omap_dss_device *dssdev = |
| 452 | omap_encoder_get_dssdev(encoder); |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 453 | struct omap_dss_device *output; |
Tomi Valkeinen | be8e8e1 | 2013-04-23 15:35:35 +0300 | [diff] [blame] | 454 | |
| 455 | output = omapdss_find_output_from_display(dssdev); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 456 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 457 | /* figure out which crtc's we can connect the encoder to: */ |
| 458 | encoder->possible_crtcs = 0; |
| 459 | for (id = 0; id < priv->num_crtcs; id++) { |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 460 | struct drm_crtc *crtc = priv->crtcs[id]; |
| 461 | enum omap_channel crtc_channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 462 | |
| 463 | crtc_channel = omap_crtc_channel(crtc); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 464 | |
Tomi Valkeinen | 1733729 | 2014-09-03 19:25:49 +0000 | [diff] [blame] | 465 | if (output->dispc_channel == crtc_channel) { |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 466 | encoder->possible_crtcs |= (1 << id); |
Tomi Valkeinen | 1733729 | 2014-09-03 19:25:49 +0000 | [diff] [blame] | 467 | break; |
| 468 | } |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 469 | } |
Tomi Valkeinen | 820caab | 2013-04-25 14:53:18 +0300 | [diff] [blame] | 470 | |
| 471 | omap_dss_put_device(output); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 472 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 473 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 474 | DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n", |
| 475 | priv->num_planes, priv->num_crtcs, priv->num_encoders, |
| 476 | priv->num_connectors); |
| 477 | |
Rob Clark | 6b8ca4c | 2012-01-08 19:37:37 -0600 | [diff] [blame] | 478 | dev->mode_config.min_width = 32; |
| 479 | dev->mode_config.min_height = 32; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 480 | |
| 481 | /* note: eventually will need some cpu_is_omapXYZ() type stuff here |
| 482 | * to fill in these limits properly on different OMAP generations.. |
| 483 | */ |
| 484 | dev->mode_config.max_width = 2048; |
| 485 | dev->mode_config.max_height = 2048; |
| 486 | |
| 487 | dev->mode_config.funcs = &omap_mode_config_funcs; |
| 488 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 489 | drm_mode_config_reset(dev); |
| 490 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 491 | return 0; |
| 492 | } |
| 493 | |
| 494 | static void omap_modeset_free(struct drm_device *dev) |
| 495 | { |
| 496 | drm_mode_config_cleanup(dev); |
| 497 | } |
| 498 | |
| 499 | /* |
| 500 | * drm ioctl funcs |
| 501 | */ |
| 502 | |
| 503 | |
| 504 | static int ioctl_get_param(struct drm_device *dev, void *data, |
| 505 | struct drm_file *file_priv) |
| 506 | { |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 507 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 508 | struct drm_omap_param *args = data; |
| 509 | |
| 510 | DBG("%p: param=%llu", dev, args->param); |
| 511 | |
| 512 | switch (args->param) { |
| 513 | case OMAP_PARAM_CHIPSET_ID: |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 514 | args->value = priv->omaprev; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 515 | break; |
| 516 | default: |
| 517 | DBG("unknown parameter %lld", args->param); |
| 518 | return -EINVAL; |
| 519 | } |
| 520 | |
| 521 | return 0; |
| 522 | } |
| 523 | |
| 524 | static int ioctl_set_param(struct drm_device *dev, void *data, |
| 525 | struct drm_file *file_priv) |
| 526 | { |
| 527 | struct drm_omap_param *args = data; |
| 528 | |
| 529 | switch (args->param) { |
| 530 | default: |
| 531 | DBG("unknown parameter %lld", args->param); |
| 532 | return -EINVAL; |
| 533 | } |
| 534 | |
| 535 | return 0; |
| 536 | } |
| 537 | |
Laurent Pinchart | ef3f4e9 | 2015-12-14 22:39:36 +0200 | [diff] [blame] | 538 | #define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */ |
| 539 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 540 | static int ioctl_gem_new(struct drm_device *dev, void *data, |
| 541 | struct drm_file *file_priv) |
| 542 | { |
| 543 | struct drm_omap_gem_new *args = data; |
Laurent Pinchart | ef3f4e9 | 2015-12-14 22:39:36 +0200 | [diff] [blame] | 544 | u32 flags = args->flags & OMAP_BO_USER_MASK; |
| 545 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 546 | VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv, |
Laurent Pinchart | ef3f4e9 | 2015-12-14 22:39:36 +0200 | [diff] [blame] | 547 | args->size.bytes, flags); |
| 548 | |
| 549 | return omap_gem_new_handle(dev, file_priv, args->size, flags, |
| 550 | &args->handle); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data, |
| 554 | struct drm_file *file_priv) |
| 555 | { |
| 556 | struct drm_omap_gem_cpu_prep *args = data; |
| 557 | struct drm_gem_object *obj; |
| 558 | int ret; |
| 559 | |
| 560 | VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op); |
| 561 | |
| 562 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 563 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 564 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 565 | |
| 566 | ret = omap_gem_op_sync(obj, args->op); |
| 567 | |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 568 | if (!ret) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 569 | ret = omap_gem_op_start(obj, args->op); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 570 | |
| 571 | drm_gem_object_unreference_unlocked(obj); |
| 572 | |
| 573 | return ret; |
| 574 | } |
| 575 | |
| 576 | static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data, |
| 577 | struct drm_file *file_priv) |
| 578 | { |
| 579 | struct drm_omap_gem_cpu_fini *args = data; |
| 580 | struct drm_gem_object *obj; |
| 581 | int ret; |
| 582 | |
| 583 | VERB("%p:%p: handle=%d", dev, file_priv, args->handle); |
| 584 | |
| 585 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 586 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 587 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 588 | |
| 589 | /* XXX flushy, flushy */ |
| 590 | ret = 0; |
| 591 | |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 592 | if (!ret) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 593 | ret = omap_gem_op_finish(obj, args->op); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 594 | |
| 595 | drm_gem_object_unreference_unlocked(obj); |
| 596 | |
| 597 | return ret; |
| 598 | } |
| 599 | |
| 600 | static int ioctl_gem_info(struct drm_device *dev, void *data, |
| 601 | struct drm_file *file_priv) |
| 602 | { |
| 603 | struct drm_omap_gem_info *args = data; |
| 604 | struct drm_gem_object *obj; |
| 605 | int ret = 0; |
| 606 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 607 | VERB("%p:%p: handle=%d", dev, file_priv, args->handle); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 608 | |
| 609 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 610 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 611 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 612 | |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 613 | args->size = omap_gem_mmap_size(obj); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 614 | args->offset = omap_gem_mmap_offset(obj); |
| 615 | |
| 616 | drm_gem_object_unreference_unlocked(obj); |
| 617 | |
| 618 | return ret; |
| 619 | } |
| 620 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 621 | static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = { |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 622 | DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_AUTH), |
| 623 | DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 624 | DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_AUTH), |
| 625 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_AUTH), |
| 626 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_AUTH), |
| 627 | DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_AUTH), |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 628 | }; |
| 629 | |
| 630 | /* |
| 631 | * drm driver funcs |
| 632 | */ |
| 633 | |
| 634 | /** |
| 635 | * load - setup chip and create an initial config |
| 636 | * @dev: DRM device |
| 637 | * @flags: startup flags |
| 638 | * |
| 639 | * The driver load routine has to do several things: |
| 640 | * - initialize the memory manager |
| 641 | * - allocate initial config memory |
| 642 | * - setup the DRM framebuffer with the allocated memory |
| 643 | */ |
| 644 | static int dev_load(struct drm_device *dev, unsigned long flags) |
| 645 | { |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 646 | struct omap_drm_platform_data *pdata = dev->dev->platform_data; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 647 | struct omap_drm_private *priv; |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 648 | unsigned int i; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 649 | int ret; |
| 650 | |
| 651 | DBG("load: dev=%p", dev); |
| 652 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 653 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 654 | if (!priv) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 655 | return -ENOMEM; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 656 | |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 657 | priv->omaprev = pdata->omaprev; |
| 658 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 659 | dev->dev_private = priv; |
| 660 | |
Tejun Heo | 4619cdb | 2012-08-22 16:49:44 -0700 | [diff] [blame] | 661 | priv->wq = alloc_ordered_workqueue("omapdrm", 0); |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 662 | init_waitqueue_head(&priv->commit.wait); |
| 663 | spin_lock_init(&priv->commit.lock); |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 664 | |
Tomi Valkeinen | 76c4055 | 2014-12-17 14:34:22 +0200 | [diff] [blame] | 665 | spin_lock_init(&priv->list_lock); |
Rob Clark | f6b6036 | 2012-03-05 10:48:36 -0600 | [diff] [blame] | 666 | INIT_LIST_HEAD(&priv->obj_list); |
| 667 | |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 668 | omap_gem_init(dev); |
| 669 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 670 | ret = omap_modeset_init(dev); |
| 671 | if (ret) { |
| 672 | dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret); |
| 673 | dev->dev_private = NULL; |
| 674 | kfree(priv); |
| 675 | return ret; |
| 676 | } |
| 677 | |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 678 | /* Initialize vblank handling, start with all CRTCs disabled. */ |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 679 | ret = drm_vblank_init(dev, priv->num_crtcs); |
| 680 | if (ret) |
| 681 | dev_warn(dev->dev, "could not init vblank\n"); |
| 682 | |
Laurent Pinchart | c397cfd | 2015-01-25 22:42:30 +0200 | [diff] [blame] | 683 | for (i = 0; i < priv->num_crtcs; i++) |
| 684 | drm_crtc_vblank_off(priv->crtcs[i]); |
| 685 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 686 | priv->fbdev = omap_fbdev_init(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 687 | |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 688 | /* store off drm_device for use in pm ops */ |
| 689 | dev_set_drvdata(dev->dev, dev); |
| 690 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 691 | drm_kms_helper_poll_init(dev); |
| 692 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 693 | return 0; |
| 694 | } |
| 695 | |
| 696 | static int dev_unload(struct drm_device *dev) |
| 697 | { |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 698 | struct omap_drm_private *priv = dev->dev_private; |
| 699 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 700 | DBG("unload: dev=%p", dev); |
| 701 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 702 | drm_kms_helper_poll_fini(dev); |
| 703 | |
Tomi Valkeinen | c7c1aec | 2014-09-25 19:24:26 +0000 | [diff] [blame] | 704 | if (priv->fbdev) |
| 705 | omap_fbdev_free(dev); |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 706 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 707 | omap_modeset_free(dev); |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 708 | omap_gem_deinit(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 709 | |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 710 | destroy_workqueue(priv->wq); |
| 711 | |
Archit Taneja | 80e4ed5 | 2014-01-02 14:49:54 +0530 | [diff] [blame] | 712 | drm_vblank_cleanup(dev); |
| 713 | omap_drm_irq_uninstall(dev); |
| 714 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 715 | kfree(dev->dev_private); |
| 716 | dev->dev_private = NULL; |
| 717 | |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 718 | dev_set_drvdata(dev->dev, NULL); |
| 719 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 720 | return 0; |
| 721 | } |
| 722 | |
| 723 | static int dev_open(struct drm_device *dev, struct drm_file *file) |
| 724 | { |
| 725 | file->driver_priv = NULL; |
| 726 | |
| 727 | DBG("open: dev=%p, file=%p", dev, file); |
| 728 | |
| 729 | return 0; |
| 730 | } |
| 731 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 732 | /** |
| 733 | * lastclose - clean up after all DRM clients have exited |
| 734 | * @dev: DRM device |
| 735 | * |
| 736 | * Take care of cleaning up after all DRM clients have exited. In the |
| 737 | * mode setting case, we want to restore the kernel's initial mode (just |
| 738 | * in case the last client left us in a bad state). |
| 739 | */ |
| 740 | static void dev_lastclose(struct drm_device *dev) |
| 741 | { |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 742 | int i; |
| 743 | |
Lukas Wunner | f15a66e | 2015-09-05 11:22:39 +0200 | [diff] [blame] | 744 | /* we don't support vga_switcheroo.. so just make sure the fbdev |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 745 | * mode is active |
| 746 | */ |
| 747 | struct omap_drm_private *priv = dev->dev_private; |
| 748 | int ret; |
| 749 | |
| 750 | DBG("lastclose: dev=%p", dev); |
| 751 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 752 | if (dev->mode_config.rotation_property) { |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 753 | /* need to restore default rotation state.. not sure |
| 754 | * if there is a cleaner way to restore properties to |
| 755 | * default state? Maybe a flag that properties should |
| 756 | * automatically be restored to default state on |
| 757 | * lastclose? |
| 758 | */ |
| 759 | for (i = 0; i < priv->num_crtcs; i++) { |
| 760 | drm_object_property_set_value(&priv->crtcs[i]->base, |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 761 | dev->mode_config.rotation_property, 0); |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 762 | } |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 763 | |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 764 | for (i = 0; i < priv->num_planes; i++) { |
| 765 | drm_object_property_set_value(&priv->planes[i]->base, |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 766 | dev->mode_config.rotation_property, 0); |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 767 | } |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 768 | } |
| 769 | |
Tomi Valkeinen | c7c1aec | 2014-09-25 19:24:26 +0000 | [diff] [blame] | 770 | if (priv->fbdev) { |
| 771 | ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev); |
| 772 | if (ret) |
| 773 | DBG("failed to restore crtc mode"); |
| 774 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 775 | } |
| 776 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 777 | static const struct vm_operations_struct omap_gem_vm_ops = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 778 | .fault = omap_gem_fault, |
| 779 | .open = drm_gem_vm_open, |
| 780 | .close = drm_gem_vm_close, |
| 781 | }; |
| 782 | |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 783 | static const struct file_operations omapdriver_fops = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 784 | .owner = THIS_MODULE, |
| 785 | .open = drm_open, |
| 786 | .unlocked_ioctl = drm_ioctl, |
| 787 | .release = drm_release, |
| 788 | .mmap = omap_gem_mmap, |
| 789 | .poll = drm_poll, |
| 790 | .read = drm_read, |
| 791 | .llseek = noop_llseek, |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 792 | }; |
| 793 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 794 | static struct drm_driver omap_drm_driver = { |
Tomi Valkeinen | 728fea7 | 2015-10-02 11:10:41 +0300 | [diff] [blame] | 795 | .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME | |
| 796 | DRIVER_ATOMIC, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 797 | .load = dev_load, |
| 798 | .unload = dev_unload, |
| 799 | .open = dev_open, |
| 800 | .lastclose = dev_lastclose, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 801 | .set_busid = drm_platform_set_busid, |
Ville Syrjälä | b44f840 | 2015-09-30 16:46:48 +0300 | [diff] [blame] | 802 | .get_vblank_counter = drm_vblank_no_hw_counter, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 803 | .enable_vblank = omap_irq_enable_vblank, |
| 804 | .disable_vblank = omap_irq_disable_vblank, |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 805 | #ifdef CONFIG_DEBUG_FS |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 806 | .debugfs_init = omap_debugfs_init, |
| 807 | .debugfs_cleanup = omap_debugfs_cleanup, |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 808 | #endif |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 809 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 810 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 811 | .gem_prime_export = omap_gem_prime_export, |
| 812 | .gem_prime_import = omap_gem_prime_import, |
| 813 | .gem_free_object = omap_gem_free_object, |
| 814 | .gem_vm_ops = &omap_gem_vm_ops, |
| 815 | .dumb_create = omap_gem_dumb_create, |
| 816 | .dumb_map_offset = omap_gem_dumb_map_offset, |
| 817 | .dumb_destroy = drm_gem_dumb_destroy, |
| 818 | .ioctls = ioctls, |
| 819 | .num_ioctls = DRM_OMAP_NUM_IOCTLS, |
| 820 | .fops = &omapdriver_fops, |
| 821 | .name = DRIVER_NAME, |
| 822 | .desc = DRIVER_DESC, |
| 823 | .date = DRIVER_DATE, |
| 824 | .major = DRIVER_MAJOR, |
| 825 | .minor = DRIVER_MINOR, |
| 826 | .patchlevel = DRIVER_PATCHLEVEL, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 827 | }; |
| 828 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 829 | static int pdev_probe(struct platform_device *device) |
| 830 | { |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 831 | int r; |
| 832 | |
Tomi Valkeinen | 591a0ac | 2013-05-23 12:07:50 +0300 | [diff] [blame] | 833 | if (omapdss_is_initialized() == false) |
| 834 | return -EPROBE_DEFER; |
| 835 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 836 | omap_crtc_pre_init(); |
| 837 | |
| 838 | r = omap_connect_dssdevs(); |
| 839 | if (r) { |
| 840 | omap_crtc_pre_uninit(); |
| 841 | return r; |
| 842 | } |
| 843 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 844 | DBG("%s", device->name); |
| 845 | return drm_platform_init(&omap_drm_driver, device); |
| 846 | } |
| 847 | |
| 848 | static int pdev_remove(struct platform_device *device) |
| 849 | { |
| 850 | DBG(""); |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 851 | |
Tomi Valkeinen | 707cf58 | 2014-04-02 13:47:43 +0300 | [diff] [blame] | 852 | drm_put_dev(platform_get_drvdata(device)); |
| 853 | |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 854 | omap_disconnect_dssdevs(); |
| 855 | omap_crtc_pre_uninit(); |
Daniel Vetter | fd3c025 | 2013-12-11 11:34:26 +0100 | [diff] [blame] | 856 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 857 | return 0; |
| 858 | } |
| 859 | |
Grygorii Strashko | 8450c8d | 2015-02-26 15:57:17 +0200 | [diff] [blame] | 860 | #ifdef CONFIG_PM_SLEEP |
Tomi Valkeinen | ccd7b5e | 2014-11-14 15:18:28 +0200 | [diff] [blame] | 861 | static int omap_drm_suspend(struct device *dev) |
| 862 | { |
| 863 | struct drm_device *drm_dev = dev_get_drvdata(dev); |
| 864 | |
| 865 | drm_kms_helper_poll_disable(drm_dev); |
| 866 | |
| 867 | return 0; |
| 868 | } |
| 869 | |
| 870 | static int omap_drm_resume(struct device *dev) |
| 871 | { |
| 872 | struct drm_device *drm_dev = dev_get_drvdata(dev); |
| 873 | |
| 874 | drm_kms_helper_poll_enable(drm_dev); |
| 875 | |
| 876 | return omap_gem_resume(dev); |
| 877 | } |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 878 | #endif |
| 879 | |
Grygorii Strashko | 8450c8d | 2015-02-26 15:57:17 +0200 | [diff] [blame] | 880 | static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume); |
| 881 | |
Tomi Valkeinen | 6717cd2 | 2013-04-10 10:44:00 +0300 | [diff] [blame] | 882 | static struct platform_driver pdev = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 883 | .driver = { |
| 884 | .name = DRIVER_NAME, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 885 | .pm = &omapdrm_pm_ops, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 886 | }, |
| 887 | .probe = pdev_probe, |
| 888 | .remove = pdev_remove, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 889 | }; |
| 890 | |
Thierry Reding | e1c49bd | 2015-12-02 17:23:31 +0100 | [diff] [blame] | 891 | static struct platform_driver * const drivers[] = { |
| 892 | &omap_dmm_driver, |
| 893 | &pdev, |
| 894 | }; |
| 895 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 896 | static int __init omap_drm_init(void) |
| 897 | { |
| 898 | DBG("init"); |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 899 | |
Thierry Reding | e1c49bd | 2015-12-02 17:23:31 +0100 | [diff] [blame] | 900 | return platform_register_drivers(drivers, ARRAY_SIZE(drivers)); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 901 | } |
| 902 | |
| 903 | static void __exit omap_drm_fini(void) |
| 904 | { |
| 905 | DBG("fini"); |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 906 | |
Thierry Reding | e1c49bd | 2015-12-02 17:23:31 +0100 | [diff] [blame] | 907 | platform_unregister_drivers(drivers, ARRAY_SIZE(drivers)); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 908 | } |
| 909 | |
| 910 | /* need late_initcall() so we load after dss_driver's are loaded */ |
| 911 | late_initcall(omap_drm_init); |
| 912 | module_exit(omap_drm_fini); |
| 913 | |
| 914 | MODULE_AUTHOR("Rob Clark <rob@ti.com>"); |
| 915 | MODULE_DESCRIPTION("OMAP DRM Display Driver"); |
| 916 | MODULE_ALIAS("platform:" DRIVER_NAME); |
| 917 | MODULE_LICENSE("GPL v2"); |