blob: 33370f42e4d7a0c85cd03684e93c49fd5ad5b6b0 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <linux/wait.h>
21
22#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020023#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Andy Gross5c137792012-03-05 10:48:39 -060027#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020028#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
30#define DRIVER_NAME MODULE_NAME
31#define DRIVER_DESC "OMAP DRM"
32#define DRIVER_DATE "20110917"
33#define DRIVER_MAJOR 1
34#define DRIVER_MINOR 0
35#define DRIVER_PATCHLEVEL 0
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
38
39MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
40module_param(num_crtc, int, 0600);
41
42/*
43 * mode config funcs
44 */
45
46/* Notes about mapping DSS and DRM entities:
47 * CRTC: overlay
48 * encoder: manager.. with some extension to allow one primary CRTC
49 * and zero or more video CRTC's to be mapped to one encoder?
50 * connector: dssdev.. manager can be attached/detached from different
51 * devices
52 */
53
54static void omap_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct omap_drm_private *priv = dev->dev_private;
57 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090058 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060059 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060060}
61
Laurent Pinchart748471a52015-03-05 23:42:39 +020062struct omap_atomic_state_commit {
63 struct work_struct work;
64 struct drm_device *dev;
65 struct drm_atomic_state *state;
66 u32 crtcs;
67};
68
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030069static void omap_atomic_wait_for_completion(struct drm_device *dev,
70 struct drm_atomic_state *old_state)
71{
72 struct drm_crtc_state *old_crtc_state;
73 struct drm_crtc *crtc;
74 unsigned int i;
75 int ret;
76
77 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
78 if (!crtc->state->enable)
79 continue;
80
81 ret = omap_crtc_wait_pending(crtc);
82
83 if (!ret)
84 dev_warn(dev->dev,
85 "atomic complete timeout (pipe %u)!\n", i);
86 }
87}
88
Laurent Pinchart748471a52015-03-05 23:42:39 +020089static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
90{
91 struct drm_device *dev = commit->dev;
92 struct omap_drm_private *priv = dev->dev_private;
93 struct drm_atomic_state *old_state = commit->state;
94
95 /* Apply the atomic update. */
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030096 dispc_runtime_get();
97
Laurent Pinchart748471a52015-03-05 23:42:39 +020098 drm_atomic_helper_commit_modeset_disables(dev, old_state);
Daniel Vetteraef9dbb2015-09-08 12:02:07 +020099 drm_atomic_helper_commit_planes(dev, old_state, false);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200100 drm_atomic_helper_commit_modeset_enables(dev, old_state);
101
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300102 omap_atomic_wait_for_completion(dev, old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200103
104 drm_atomic_helper_cleanup_planes(dev, old_state);
105
Laurent Pinchart69fb7c82015-05-28 02:09:56 +0300106 dispc_runtime_put();
107
Laurent Pinchart748471a52015-03-05 23:42:39 +0200108 drm_atomic_state_free(old_state);
109
110 /* Complete the commit, wake up any waiter. */
111 spin_lock(&priv->commit.lock);
112 priv->commit.pending &= ~commit->crtcs;
113 spin_unlock(&priv->commit.lock);
114
115 wake_up_all(&priv->commit.wait);
116
117 kfree(commit);
118}
119
120static void omap_atomic_work(struct work_struct *work)
121{
122 struct omap_atomic_state_commit *commit =
123 container_of(work, struct omap_atomic_state_commit, work);
124
125 omap_atomic_complete(commit);
126}
127
128static bool omap_atomic_is_pending(struct omap_drm_private *priv,
129 struct omap_atomic_state_commit *commit)
130{
131 bool pending;
132
133 spin_lock(&priv->commit.lock);
134 pending = priv->commit.pending & commit->crtcs;
135 spin_unlock(&priv->commit.lock);
136
137 return pending;
138}
139
140static int omap_atomic_commit(struct drm_device *dev,
141 struct drm_atomic_state *state, bool async)
142{
143 struct omap_drm_private *priv = dev->dev_private;
144 struct omap_atomic_state_commit *commit;
145 unsigned int i;
146 int ret;
147
148 ret = drm_atomic_helper_prepare_planes(dev, state);
149 if (ret)
150 return ret;
151
152 /* Allocate the commit object. */
153 commit = kzalloc(sizeof(*commit), GFP_KERNEL);
154 if (commit == NULL) {
155 ret = -ENOMEM;
156 goto error;
157 }
158
159 INIT_WORK(&commit->work, omap_atomic_work);
160 commit->dev = dev;
161 commit->state = state;
162
163 /* Wait until all affected CRTCs have completed previous commits and
164 * mark them as pending.
165 */
166 for (i = 0; i < dev->mode_config.num_crtc; ++i) {
167 if (state->crtcs[i])
168 commit->crtcs |= 1 << drm_crtc_index(state->crtcs[i]);
169 }
170
171 wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
172
173 spin_lock(&priv->commit.lock);
174 priv->commit.pending |= commit->crtcs;
175 spin_unlock(&priv->commit.lock);
176
177 /* Swap the state, this is the point of no return. */
178 drm_atomic_helper_swap_state(dev, state);
179
180 if (async)
181 schedule_work(&commit->work);
182 else
183 omap_atomic_complete(commit);
184
185 return 0;
186
187error:
188 drm_atomic_helper_cleanup_planes(dev, state);
189 return ret;
190}
191
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200192static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600193 .fb_create = omap_framebuffer_create,
194 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200195 .atomic_check = drm_atomic_helper_check,
Laurent Pinchart748471a52015-03-05 23:42:39 +0200196 .atomic_commit = omap_atomic_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600197};
198
199static int get_connector_type(struct omap_dss_device *dssdev)
200{
201 switch (dssdev->type) {
202 case OMAP_DISPLAY_TYPE_HDMI:
203 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300204 case OMAP_DISPLAY_TYPE_DVI:
205 return DRM_MODE_CONNECTOR_DVID;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600206 default:
207 return DRM_MODE_CONNECTOR_Unknown;
208 }
209}
210
Archit Taneja0d8f3712013-03-26 19:15:19 +0530211static bool channel_used(struct drm_device *dev, enum omap_channel channel)
212{
213 struct omap_drm_private *priv = dev->dev_private;
214 int i;
215
216 for (i = 0; i < priv->num_crtcs; i++) {
217 struct drm_crtc *crtc = priv->crtcs[i];
218
219 if (omap_crtc_channel(crtc) == channel)
220 return true;
221 }
222
223 return false;
224}
Archit Tanejacc823bd2014-01-02 14:49:52 +0530225static void omap_disconnect_dssdevs(void)
226{
227 struct omap_dss_device *dssdev = NULL;
228
229 for_each_dss_dev(dssdev)
230 dssdev->driver->disconnect(dssdev);
231}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530232
Archit Taneja3a01ab22014-01-02 14:49:51 +0530233static int omap_connect_dssdevs(void)
234{
235 int r;
236 struct omap_dss_device *dssdev = NULL;
237 bool no_displays = true;
238
239 for_each_dss_dev(dssdev) {
240 r = dssdev->driver->connect(dssdev);
241 if (r == -EPROBE_DEFER) {
242 omap_dss_put_device(dssdev);
243 goto cleanup;
244 } else if (r) {
245 dev_warn(dssdev->dev, "could not connect display: %s\n",
246 dssdev->name);
247 } else {
248 no_displays = false;
249 }
250 }
251
252 if (no_displays)
253 return -EPROBE_DEFER;
254
255 return 0;
256
257cleanup:
258 /*
259 * if we are deferring probe, we disconnect the devices we previously
260 * connected
261 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530262 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530263
264 return r;
265}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600266
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200267static int omap_modeset_create_crtc(struct drm_device *dev, int id,
268 enum omap_channel channel)
269{
270 struct omap_drm_private *priv = dev->dev_private;
271 struct drm_plane *plane;
272 struct drm_crtc *crtc;
273
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200274 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200275 if (IS_ERR(plane))
276 return PTR_ERR(plane);
277
278 crtc = omap_crtc_init(dev, plane, channel, id);
279
280 BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
281 priv->crtcs[id] = crtc;
282 priv->num_crtcs++;
283
284 priv->planes[id] = plane;
285 priv->num_planes++;
286
287 return 0;
288}
289
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200290static int omap_modeset_init_properties(struct drm_device *dev)
291{
292 struct omap_drm_private *priv = dev->dev_private;
293
294 if (priv->has_dmm) {
295 dev->mode_config.rotation_property =
296 drm_mode_create_rotation_property(dev,
297 BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) |
298 BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) |
299 BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y));
300 if (!dev->mode_config.rotation_property)
301 return -ENOMEM;
302 }
303
304 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
305 if (!priv->zorder_prop)
306 return -ENOMEM;
307
308 return 0;
309}
310
Rob Clarkcd5351f2011-11-12 12:09:40 -0600311static int omap_modeset_init(struct drm_device *dev)
312{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600313 struct omap_drm_private *priv = dev->dev_private;
314 struct omap_dss_device *dssdev = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600315 int num_ovls = dss_feat_get_num_ovls();
Archit Taneja0d8f3712013-03-26 19:15:19 +0530316 int num_mgrs = dss_feat_get_num_mgrs();
317 int num_crtcs;
318 int i, id = 0;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200319 int ret;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300320
Rob Clarkcd5351f2011-11-12 12:09:40 -0600321 drm_mode_config_init(dev);
322
Rob Clarkf5f94542012-12-04 13:59:12 -0600323 omap_drm_irq_install(dev);
Andy Gross71e88312011-12-05 19:19:21 -0600324
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200325 ret = omap_modeset_init_properties(dev);
326 if (ret < 0)
327 return ret;
328
Rob Clarkf5f94542012-12-04 13:59:12 -0600329 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530330 * We usually don't want to create a CRTC for each manager, at least
331 * not until we have a way to expose private planes to userspace.
332 * Otherwise there would not be enough video pipes left for drm planes.
333 * We use the num_crtc argument to limit the number of crtcs we create.
Rob Clarkf5f94542012-12-04 13:59:12 -0600334 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530335 num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600336
Archit Taneja0d8f3712013-03-26 19:15:19 +0530337 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600338
Rob Clarkf5f94542012-12-04 13:59:12 -0600339 for_each_dss_dev(dssdev) {
340 struct drm_connector *connector;
341 struct drm_encoder *encoder;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530342 enum omap_channel channel;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300343 struct omap_overlay_manager *mgr;
Rob Clarkf5f94542012-12-04 13:59:12 -0600344
Archit Taneja3a01ab22014-01-02 14:49:51 +0530345 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530346 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300347
Rob Clarkf5f94542012-12-04 13:59:12 -0600348 encoder = omap_encoder_init(dev, dssdev);
349
350 if (!encoder) {
351 dev_err(dev->dev, "could not create encoder: %s\n",
352 dssdev->name);
353 return -ENOMEM;
354 }
355
356 connector = omap_connector_init(dev,
357 get_connector_type(dssdev), dssdev, encoder);
358
359 if (!connector) {
360 dev_err(dev->dev, "could not create connector: %s\n",
361 dssdev->name);
362 return -ENOMEM;
363 }
364
365 BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
366 BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
367
368 priv->encoders[priv->num_encoders++] = encoder;
369 priv->connectors[priv->num_connectors++] = connector;
370
371 drm_mode_connector_attach_encoder(connector, encoder);
372
Archit Taneja0d8f3712013-03-26 19:15:19 +0530373 /*
374 * if we have reached the limit of the crtcs we are allowed to
375 * create, let's not try to look for a crtc for this
376 * panel/encoder and onwards, we will, of course, populate the
377 * the possible_crtcs field for all the encoders with the final
378 * set of crtcs we create
379 */
380 if (id == num_crtcs)
381 continue;
382
383 /*
384 * get the recommended DISPC channel for this encoder. For now,
385 * we only try to get create a crtc out of the recommended, the
386 * other possible channels to which the encoder can connect are
387 * not considered.
388 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530389
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300390 mgr = omapdss_find_mgr_from_display(dssdev);
391 channel = mgr->id;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530392 /*
393 * if this channel hasn't already been taken by a previously
394 * allocated crtc, we create a new crtc for it
395 */
396 if (!channel_used(dev, channel)) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200397 ret = omap_modeset_create_crtc(dev, id, channel);
398 if (ret < 0) {
399 dev_err(dev->dev,
400 "could not create CRTC (channel %u)\n",
401 channel);
402 return ret;
403 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530404
405 id++;
406 }
407 }
408
409 /*
410 * we have allocated crtcs according to the need of the panels/encoders,
411 * adding more crtcs here if needed
412 */
413 for (; id < num_crtcs; id++) {
414
415 /* find a free manager for this crtc */
416 for (i = 0; i < num_mgrs; i++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200417 if (!channel_used(dev, i))
Archit Taneja0d8f3712013-03-26 19:15:19 +0530418 break;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530419 }
420
421 if (i == num_mgrs) {
422 /* this shouldn't really happen */
423 dev_err(dev->dev, "no managers left for crtc\n");
424 return -ENOMEM;
425 }
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200426
427 ret = omap_modeset_create_crtc(dev, id, i);
428 if (ret < 0) {
429 dev_err(dev->dev,
430 "could not create CRTC (channel %u)\n", i);
431 return ret;
432 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530433 }
434
435 /*
436 * Create normal planes for the remaining overlays:
437 */
438 for (; id < num_ovls; id++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200439 struct drm_plane *plane;
440
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200441 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200442 if (IS_ERR(plane))
443 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530444
445 BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
446 priv->planes[priv->num_planes++] = plane;
447 }
448
449 for (i = 0; i < priv->num_encoders; i++) {
450 struct drm_encoder *encoder = priv->encoders[i];
451 struct omap_dss_device *dssdev =
452 omap_encoder_get_dssdev(encoder);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300453 struct omap_dss_device *output;
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300454
455 output = omapdss_find_output_from_display(dssdev);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530456
Rob Clarkf5f94542012-12-04 13:59:12 -0600457 /* figure out which crtc's we can connect the encoder to: */
458 encoder->possible_crtcs = 0;
459 for (id = 0; id < priv->num_crtcs; id++) {
Archit Taneja0d8f3712013-03-26 19:15:19 +0530460 struct drm_crtc *crtc = priv->crtcs[id];
461 enum omap_channel crtc_channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530462
463 crtc_channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530464
Tomi Valkeinen17337292014-09-03 19:25:49 +0000465 if (output->dispc_channel == crtc_channel) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600466 encoder->possible_crtcs |= (1 << id);
Tomi Valkeinen17337292014-09-03 19:25:49 +0000467 break;
468 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600469 }
Tomi Valkeinen820caab2013-04-25 14:53:18 +0300470
471 omap_dss_put_device(output);
Rob Clarkf5f94542012-12-04 13:59:12 -0600472 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600473
Archit Taneja0d8f3712013-03-26 19:15:19 +0530474 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
475 priv->num_planes, priv->num_crtcs, priv->num_encoders,
476 priv->num_connectors);
477
Rob Clark6b8ca4c2012-01-08 19:37:37 -0600478 dev->mode_config.min_width = 32;
479 dev->mode_config.min_height = 32;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600480
481 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
482 * to fill in these limits properly on different OMAP generations..
483 */
484 dev->mode_config.max_width = 2048;
485 dev->mode_config.max_height = 2048;
486
487 dev->mode_config.funcs = &omap_mode_config_funcs;
488
Laurent Pinchart69a12262015-03-05 21:38:16 +0200489 drm_mode_config_reset(dev);
490
Rob Clarkcd5351f2011-11-12 12:09:40 -0600491 return 0;
492}
493
494static void omap_modeset_free(struct drm_device *dev)
495{
496 drm_mode_config_cleanup(dev);
497}
498
499/*
500 * drm ioctl funcs
501 */
502
503
504static int ioctl_get_param(struct drm_device *dev, void *data,
505 struct drm_file *file_priv)
506{
Rob Clark5e3b0872012-10-29 09:31:12 +0100507 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600508 struct drm_omap_param *args = data;
509
510 DBG("%p: param=%llu", dev, args->param);
511
512 switch (args->param) {
513 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100514 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600515 break;
516 default:
517 DBG("unknown parameter %lld", args->param);
518 return -EINVAL;
519 }
520
521 return 0;
522}
523
524static int ioctl_set_param(struct drm_device *dev, void *data,
525 struct drm_file *file_priv)
526{
527 struct drm_omap_param *args = data;
528
529 switch (args->param) {
530 default:
531 DBG("unknown parameter %lld", args->param);
532 return -EINVAL;
533 }
534
535 return 0;
536}
537
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200538#define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */
539
Rob Clarkcd5351f2011-11-12 12:09:40 -0600540static int ioctl_gem_new(struct drm_device *dev, void *data,
541 struct drm_file *file_priv)
542{
543 struct drm_omap_gem_new *args = data;
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200544 u32 flags = args->flags & OMAP_BO_USER_MASK;
545
Rob Clarkf5f94542012-12-04 13:59:12 -0600546 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200547 args->size.bytes, flags);
548
549 return omap_gem_new_handle(dev, file_priv, args->size, flags,
550 &args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600551}
552
553static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
554 struct drm_file *file_priv)
555{
556 struct drm_omap_gem_cpu_prep *args = data;
557 struct drm_gem_object *obj;
558 int ret;
559
560 VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
561
562 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900563 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600564 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600565
566 ret = omap_gem_op_sync(obj, args->op);
567
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900568 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600569 ret = omap_gem_op_start(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600570
571 drm_gem_object_unreference_unlocked(obj);
572
573 return ret;
574}
575
576static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
577 struct drm_file *file_priv)
578{
579 struct drm_omap_gem_cpu_fini *args = data;
580 struct drm_gem_object *obj;
581 int ret;
582
583 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
584
585 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900586 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600587 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600588
589 /* XXX flushy, flushy */
590 ret = 0;
591
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900592 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600593 ret = omap_gem_op_finish(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600594
595 drm_gem_object_unreference_unlocked(obj);
596
597 return ret;
598}
599
600static int ioctl_gem_info(struct drm_device *dev, void *data,
601 struct drm_file *file_priv)
602{
603 struct drm_omap_gem_info *args = data;
604 struct drm_gem_object *obj;
605 int ret = 0;
606
Rob Clarkf5f94542012-12-04 13:59:12 -0600607 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600608
609 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900610 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600611 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600612
Rob Clarkf7f9f452011-12-05 19:19:22 -0600613 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600614 args->offset = omap_gem_mmap_offset(obj);
615
616 drm_gem_object_unreference_unlocked(obj);
617
618 return ret;
619}
620
Rob Clarkbaa70942013-08-02 13:27:49 -0400621static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200622 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_AUTH),
623 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
624 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_AUTH),
625 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_AUTH),
626 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_AUTH),
627 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_AUTH),
Rob Clarkcd5351f2011-11-12 12:09:40 -0600628};
629
630/*
631 * drm driver funcs
632 */
633
634/**
635 * load - setup chip and create an initial config
636 * @dev: DRM device
637 * @flags: startup flags
638 *
639 * The driver load routine has to do several things:
640 * - initialize the memory manager
641 * - allocate initial config memory
642 * - setup the DRM framebuffer with the allocated memory
643 */
644static int dev_load(struct drm_device *dev, unsigned long flags)
645{
Rob Clark5e3b0872012-10-29 09:31:12 +0100646 struct omap_drm_platform_data *pdata = dev->dev->platform_data;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600647 struct omap_drm_private *priv;
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200648 unsigned int i;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600649 int ret;
650
651 DBG("load: dev=%p", dev);
652
Rob Clarkcd5351f2011-11-12 12:09:40 -0600653 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800654 if (!priv)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600655 return -ENOMEM;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600656
Rob Clark5e3b0872012-10-29 09:31:12 +0100657 priv->omaprev = pdata->omaprev;
658
Rob Clarkcd5351f2011-11-12 12:09:40 -0600659 dev->dev_private = priv;
660
Tejun Heo4619cdb2012-08-22 16:49:44 -0700661 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200662 init_waitqueue_head(&priv->commit.wait);
663 spin_lock_init(&priv->commit.lock);
Rob Clark5609f7f2012-03-05 10:48:32 -0600664
Tomi Valkeinen76c40552014-12-17 14:34:22 +0200665 spin_lock_init(&priv->list_lock);
Rob Clarkf6b60362012-03-05 10:48:36 -0600666 INIT_LIST_HEAD(&priv->obj_list);
667
Rob Clarkf7f9f452011-12-05 19:19:22 -0600668 omap_gem_init(dev);
669
Rob Clarkcd5351f2011-11-12 12:09:40 -0600670 ret = omap_modeset_init(dev);
671 if (ret) {
672 dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
673 dev->dev_private = NULL;
674 kfree(priv);
675 return ret;
676 }
677
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200678 /* Initialize vblank handling, start with all CRTCs disabled. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600679 ret = drm_vblank_init(dev, priv->num_crtcs);
680 if (ret)
681 dev_warn(dev->dev, "could not init vblank\n");
682
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200683 for (i = 0; i < priv->num_crtcs; i++)
684 drm_crtc_vblank_off(priv->crtcs[i]);
685
Rob Clarkcd5351f2011-11-12 12:09:40 -0600686 priv->fbdev = omap_fbdev_init(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600687
Andy Grosse78edba2012-12-19 14:53:37 -0600688 /* store off drm_device for use in pm ops */
689 dev_set_drvdata(dev->dev, dev);
690
Rob Clarkcd5351f2011-11-12 12:09:40 -0600691 drm_kms_helper_poll_init(dev);
692
Rob Clarkcd5351f2011-11-12 12:09:40 -0600693 return 0;
694}
695
696static int dev_unload(struct drm_device *dev)
697{
Rob Clark5609f7f2012-03-05 10:48:32 -0600698 struct omap_drm_private *priv = dev->dev_private;
699
Rob Clarkcd5351f2011-11-12 12:09:40 -0600700 DBG("unload: dev=%p", dev);
701
Rob Clarkcd5351f2011-11-12 12:09:40 -0600702 drm_kms_helper_poll_fini(dev);
703
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000704 if (priv->fbdev)
705 omap_fbdev_free(dev);
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300706
Rob Clarkcd5351f2011-11-12 12:09:40 -0600707 omap_modeset_free(dev);
Rob Clarkf7f9f452011-12-05 19:19:22 -0600708 omap_gem_deinit(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600709
Rob Clark5609f7f2012-03-05 10:48:32 -0600710 destroy_workqueue(priv->wq);
711
Archit Taneja80e4ed52014-01-02 14:49:54 +0530712 drm_vblank_cleanup(dev);
713 omap_drm_irq_uninstall(dev);
714
Rob Clarkcd5351f2011-11-12 12:09:40 -0600715 kfree(dev->dev_private);
716 dev->dev_private = NULL;
717
Andy Grosse78edba2012-12-19 14:53:37 -0600718 dev_set_drvdata(dev->dev, NULL);
719
Rob Clarkcd5351f2011-11-12 12:09:40 -0600720 return 0;
721}
722
723static int dev_open(struct drm_device *dev, struct drm_file *file)
724{
725 file->driver_priv = NULL;
726
727 DBG("open: dev=%p, file=%p", dev, file);
728
729 return 0;
730}
731
Rob Clarkcd5351f2011-11-12 12:09:40 -0600732/**
733 * lastclose - clean up after all DRM clients have exited
734 * @dev: DRM device
735 *
736 * Take care of cleaning up after all DRM clients have exited. In the
737 * mode setting case, we want to restore the kernel's initial mode (just
738 * in case the last client left us in a bad state).
739 */
740static void dev_lastclose(struct drm_device *dev)
741{
Rob Clark3c810c62012-08-15 15:18:01 -0500742 int i;
743
Lukas Wunnerf15a66e2015-09-05 11:22:39 +0200744 /* we don't support vga_switcheroo.. so just make sure the fbdev
Rob Clarkcd5351f2011-11-12 12:09:40 -0600745 * mode is active
746 */
747 struct omap_drm_private *priv = dev->dev_private;
748 int ret;
749
750 DBG("lastclose: dev=%p", dev);
751
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200752 if (dev->mode_config.rotation_property) {
Rob Clarkc2a6a552012-10-25 17:14:13 -0500753 /* need to restore default rotation state.. not sure
754 * if there is a cleaner way to restore properties to
755 * default state? Maybe a flag that properties should
756 * automatically be restored to default state on
757 * lastclose?
758 */
759 for (i = 0; i < priv->num_crtcs; i++) {
760 drm_object_property_set_value(&priv->crtcs[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200761 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500762 }
Rob Clark3c810c62012-08-15 15:18:01 -0500763
Rob Clarkc2a6a552012-10-25 17:14:13 -0500764 for (i = 0; i < priv->num_planes; i++) {
765 drm_object_property_set_value(&priv->planes[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200766 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500767 }
Rob Clark3c810c62012-08-15 15:18:01 -0500768 }
769
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000770 if (priv->fbdev) {
771 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
772 if (ret)
773 DBG("failed to restore crtc mode");
774 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600775}
776
Laurent Pinchart78b68552012-05-17 13:27:22 +0200777static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600778 .fault = omap_gem_fault,
779 .open = drm_gem_vm_open,
780 .close = drm_gem_vm_close,
781};
782
Rob Clarkff4f3872012-01-16 12:51:14 -0600783static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200784 .owner = THIS_MODULE,
785 .open = drm_open,
786 .unlocked_ioctl = drm_ioctl,
787 .release = drm_release,
788 .mmap = omap_gem_mmap,
789 .poll = drm_poll,
790 .read = drm_read,
791 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600792};
793
Rob Clarkcd5351f2011-11-12 12:09:40 -0600794static struct drm_driver omap_drm_driver = {
Tomi Valkeinen728fea72015-10-02 11:10:41 +0300795 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME |
796 DRIVER_ATOMIC,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200797 .load = dev_load,
798 .unload = dev_unload,
799 .open = dev_open,
800 .lastclose = dev_lastclose,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200801 .set_busid = drm_platform_set_busid,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300802 .get_vblank_counter = drm_vblank_no_hw_counter,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200803 .enable_vblank = omap_irq_enable_vblank,
804 .disable_vblank = omap_irq_disable_vblank,
Andy Gross6169a1482011-12-15 21:05:17 -0600805#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200806 .debugfs_init = omap_debugfs_init,
807 .debugfs_cleanup = omap_debugfs_cleanup,
Andy Gross6169a1482011-12-15 21:05:17 -0600808#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200809 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
810 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
811 .gem_prime_export = omap_gem_prime_export,
812 .gem_prime_import = omap_gem_prime_import,
813 .gem_free_object = omap_gem_free_object,
814 .gem_vm_ops = &omap_gem_vm_ops,
815 .dumb_create = omap_gem_dumb_create,
816 .dumb_map_offset = omap_gem_dumb_map_offset,
817 .dumb_destroy = drm_gem_dumb_destroy,
818 .ioctls = ioctls,
819 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
820 .fops = &omapdriver_fops,
821 .name = DRIVER_NAME,
822 .desc = DRIVER_DESC,
823 .date = DRIVER_DATE,
824 .major = DRIVER_MAJOR,
825 .minor = DRIVER_MINOR,
826 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600827};
828
Rob Clarkcd5351f2011-11-12 12:09:40 -0600829static int pdev_probe(struct platform_device *device)
830{
Archit Taneja3a01ab22014-01-02 14:49:51 +0530831 int r;
832
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300833 if (omapdss_is_initialized() == false)
834 return -EPROBE_DEFER;
835
Archit Taneja3a01ab22014-01-02 14:49:51 +0530836 omap_crtc_pre_init();
837
838 r = omap_connect_dssdevs();
839 if (r) {
840 omap_crtc_pre_uninit();
841 return r;
842 }
843
Rob Clarkcd5351f2011-11-12 12:09:40 -0600844 DBG("%s", device->name);
845 return drm_platform_init(&omap_drm_driver, device);
846}
847
848static int pdev_remove(struct platform_device *device)
849{
850 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600851
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300852 drm_put_dev(platform_get_drvdata(device));
853
Archit Tanejacc823bd2014-01-02 14:49:52 +0530854 omap_disconnect_dssdevs();
855 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100856
Rob Clarkcd5351f2011-11-12 12:09:40 -0600857 return 0;
858}
859
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200860#ifdef CONFIG_PM_SLEEP
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200861static int omap_drm_suspend(struct device *dev)
862{
863 struct drm_device *drm_dev = dev_get_drvdata(dev);
864
865 drm_kms_helper_poll_disable(drm_dev);
866
867 return 0;
868}
869
870static int omap_drm_resume(struct device *dev)
871{
872 struct drm_device *drm_dev = dev_get_drvdata(dev);
873
874 drm_kms_helper_poll_enable(drm_dev);
875
876 return omap_gem_resume(dev);
877}
Andy Grosse78edba2012-12-19 14:53:37 -0600878#endif
879
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200880static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
881
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300882static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200883 .driver = {
884 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200885 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200886 },
887 .probe = pdev_probe,
888 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600889};
890
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100891static struct platform_driver * const drivers[] = {
892 &omap_dmm_driver,
893 &pdev,
894};
895
Rob Clarkcd5351f2011-11-12 12:09:40 -0600896static int __init omap_drm_init(void)
897{
898 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300899
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100900 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600901}
902
903static void __exit omap_drm_fini(void)
904{
905 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300906
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100907 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600908}
909
910/* need late_initcall() so we load after dss_driver's are loaded */
911late_initcall(omap_drm_init);
912module_exit(omap_drm_fini);
913
914MODULE_AUTHOR("Rob Clark <rob@ti.com>");
915MODULE_DESCRIPTION("OMAP DRM Display Driver");
916MODULE_ALIAS("platform:" DRIVER_NAME);
917MODULE_LICENSE("GPL v2");