blob: 2b5b20baf80d2def839dce5c75bd328393972ccc [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Tony Thompsonba3c0262009-05-30 14:00:15 +010033/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010034#define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
35#define PMD_FLAGS_UP PMD_SECT_WB
36
Tony Thompsonba3c0262009-05-30 14:00:15 +010037/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010038#define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
39#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000040
Catalin Marinasbbe88882007-05-08 22:27:46 +010041ENTRY(cpu_v7_proc_init)
42 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010043ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010044
45ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010046 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
47 bic r0, r0, #0x1000 @ ...i............
48 bic r0, r0, #0x0006 @ .............ca.
49 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010050 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010051ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010052
53/*
54 * cpu_v7_reset(loc)
55 *
56 * Perform a soft reset of the system. Put the CPU into the
57 * same state as it would be if it had been reset, and branch
58 * to what would be the reset vector.
59 *
60 * - loc - location to jump to for soft reset
Catalin Marinasbbe88882007-05-08 22:27:46 +010061 */
62 .align 5
63ENTRY(cpu_v7_reset)
64 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010065ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010066
67/*
68 * cpu_v7_do_idle()
69 *
70 * Idle the processor (eg, wait for interrupt).
71 *
72 * IRQs are already disabled.
73 */
74ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000075 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010076 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010077 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010078ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010079
80ENTRY(cpu_v7_dcache_clean_area)
81#ifndef TLB_CAN_READ_FROM_L1_CACHE
82 dcache_line_size r2, r3
831: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
84 add r0, r0, r2
85 subs r1, r1, r2
86 bhi 1b
87 dsb
88#endif
89 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010090ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010091
92/*
93 * cpu_v7_switch_mm(pgd_phys, tsk)
94 *
95 * Set the translation table base pointer to be pgd_phys
96 *
97 * - pgd_phys - physical address of new TTB
98 *
99 * It is assumed that:
100 * - we are not using split page tables
101 */
102ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100103#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100104 mov r2, #0
105 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100106 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
107 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100108#ifdef CONFIG_ARM_ERRATA_430973
109 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
110#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100111 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
112 isb
1131: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
114 isb
115 mcr p15, 0, r1, c13, c0, 1 @ set context ID
116 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100117#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100118 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100119ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100120
121/*
122 * cpu_v7_set_pte_ext(ptep, pte)
123 *
124 * Set a level 2 translation table entry.
125 *
126 * - ptep - pointer to level 2 translation table entry
127 * (hardware version is stored at -1024 bytes)
128 * - pte - PTE value to store
129 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100130 */
131ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100132#ifdef CONFIG_MMU
Catalin Marinas347c8b72009-07-24 12:32:56 +0100133 ARM( str r1, [r0], #-2048 ) @ linux version
134 THUMB( str r1, [r0] ) @ linux version
135 THUMB( sub r0, r0, #2048 )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100136
137 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100138 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100139 orr r3, r3, r2
140 orr r3, r3, #PTE_EXT_AP0 | 2
141
Russell Kingb1cce6b2008-11-04 10:52:28 +0000142 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100143 orrne r3, r3, #PTE_EXT_TEX(1)
144
Catalin Marinasbbe88882007-05-08 22:27:46 +0100145 tst r1, #L_PTE_WRITE
146 tstne r1, #L_PTE_DIRTY
147 orreq r3, r3, #PTE_EXT_APX
148
149 tst r1, #L_PTE_USER
150 orrne r3, r3, #PTE_EXT_AP1
Catalin Marinas247055a2010-09-13 16:03:21 +0100151#ifdef CONFIG_CPU_USE_DOMAINS
152 @ allow kernel read/write access to read-only user pages
Catalin Marinasbbe88882007-05-08 22:27:46 +0100153 tstne r3, #PTE_EXT_APX
154 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
Catalin Marinas247055a2010-09-13 16:03:21 +0100155#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100156
Catalin Marinasbbe88882007-05-08 22:27:46 +0100157 tst r1, #L_PTE_EXEC
158 orreq r3, r3, #PTE_EXT_XN
159
Russell King3f69c0c2008-09-15 17:23:10 +0100160 tst r1, #L_PTE_YOUNG
161 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100162 moveq r3, #0
163
164 str r3, [r0]
165 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100166#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100167 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100168ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100169
170cpu_v7_name:
171 .ascii "ARMv7 Processor"
172 .align
173
Russell King5085f3f2010-10-01 15:37:05 +0100174 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100175
176/*
177 * __v7_setup
178 *
179 * Initialise TLB, Caches, and MMU state ready to switch the MMU
180 * on. Return in r0 the new CP15 C1 control register setting.
181 *
182 * We automatically detect if we have a Harvard cache, and use the
183 * Harvard cache control instructions insead of the unified cache
184 * control instructions.
185 *
186 * This should be able to cover all ARMv7 cores.
187 *
188 * It is assumed that:
189 * - cache type register is implemented
190 */
Daniel Walker14eff182010-09-17 16:42:10 +0100191__v7_ca9mp_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000192#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100193 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
194 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000195 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
196 orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
197 mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
Jon Callan73b63ef2008-11-06 13:23:09 +0000198#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100199__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100200 adr r12, __v7_setup_stack @ the local stack
201 stmia r12, {r0-r5, r7, r9, r11, lr}
202 bl v7_flush_dcache_all
203 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100204
205 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
206 and r10, r0, #0xff000000 @ ARM?
207 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100208 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100209 and r5, r0, #0x00f00000 @ variant
210 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100211 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
212 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100213
Will Deacon64918482010-09-14 09:50:03 +0100214 /* Cortex-A8 Errata */
215 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
216 teq r0, r10
217 bne 2f
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100218#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100219 teq r5, #0x00100000 @ only present in r1p*
220 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
221 orreq r10, r10, #(1 << 6) @ set IBE to 1
222 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100223#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100224#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100225 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100226 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
227 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
228 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
229 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100230#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100231#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100232 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100233 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
234 tsteq r10, #1 << 22
235 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
236 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100237#endif
Will Deacon9f050272010-09-14 09:51:43 +0100238 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100239
Will Deacon9f050272010-09-14 09:51:43 +0100240 /* Cortex-A9 Errata */
2412: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
242 teq r0, r10
243 bne 3f
244#ifdef CONFIG_ARM_ERRATA_742230
245 cmp r6, #0x22 @ only present up to r2p2
246 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
247 orrle r10, r10, #1 << 4 @ set bit #4
248 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
249#endif
Will Deacona672e992010-09-14 09:53:02 +0100250#ifdef CONFIG_ARM_ERRATA_742231
251 teq r6, #0x20 @ present in r2p0
252 teqne r6, #0x21 @ present in r2p1
253 teqne r6, #0x22 @ present in r2p2
254 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
255 orreq r10, r10, #1 << 12 @ set bit #12
256 orreq r10, r10, #1 << 22 @ set bit #22
257 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
258#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100259#ifdef CONFIG_ARM_ERRATA_743622
260 teq r6, #0x20 @ present in r2p0
261 teqne r6, #0x21 @ present in r2p1
262 teqne r6, #0x22 @ present in r2p2
263 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
264 orreq r10, r10, #1 << 6 @ set bit #6
265 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
266#endif
Will Deacon9f050272010-09-14 09:51:43 +0100267
2683: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100269#ifdef HARVARD_CACHE
270 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
271#endif
272 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100273#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100274 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
275 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100276 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
277 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100278 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
Catalin Marinas23d1c512009-05-30 14:00:16 +0100279 /*
280 * Memory region attributes with SCTLR.TRE=1
281 *
282 * n = TEX[0],C,B
283 * TR = PRRR[2n+1:2n] - memory type
284 * IR = NMRR[2n+1:2n] - inner cacheable property
285 * OR = NMRR[2n+17:2n+16] - outer cacheable property
286 *
287 * n TR IR OR
288 * UNCACHED 000 00
289 * BUFFERABLE 001 10 00 00
290 * WRITETHROUGH 010 10 10 10
291 * WRITEBACK 011 10 11 11
292 * reserved 110
293 * WRITEALLOC 111 10 01 01
294 * DEV_SHARED 100 01
295 * DEV_NONSHARED 100 01
296 * DEV_WC 001 10
297 * DEV_CACHED 011 10
298 *
299 * Other attributes:
300 *
301 * DS0 = PRRR[16] = 0 - device shareable property
302 * DS1 = PRRR[17] = 1 - device shareable property
303 * NS0 = PRRR[18] = 0 - normal shareable property
304 * NS1 = PRRR[19] = 1 - normal shareable property
305 * NOS = PRRR[24+n] = 1 - not outer shareable
306 */
307 ldr r5, =0xff0a81a8 @ PRRR
308 ldr r6, =0x40e040e0 @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100309 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
310 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100311#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100312 adr r5, v7_crval
313 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100314#ifdef CONFIG_CPU_ENDIAN_BE8
315 orr r6, r6, #1 << 25 @ big-endian page tables
316#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100317#ifdef CONFIG_SWP_EMULATE
318 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
319 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
320#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100321 mrc p15, 0, r0, c1, c0, 0 @ read control register
322 bic r0, r0, r5 @ clear bits them
323 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100324 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100325 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100326ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100327
Russell Kingb1cce6b2008-11-04 10:52:28 +0000328 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100329 * TFR EV X F I D LR S
330 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000331 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100332 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100333 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100334 .type v7_crval, #object
335v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100336 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100337
338__v7_setup_stack:
339 .space 4 * 11 @ 11 registers
340
Russell King5085f3f2010-10-01 15:37:05 +0100341 __INITDATA
342
Catalin Marinasbbe88882007-05-08 22:27:46 +0100343 .type v7_processor_functions, #object
344ENTRY(v7_processor_functions)
345 .word v7_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100346 .word v7_pabort
Catalin Marinasbbe88882007-05-08 22:27:46 +0100347 .word cpu_v7_proc_init
348 .word cpu_v7_proc_fin
349 .word cpu_v7_reset
350 .word cpu_v7_do_idle
351 .word cpu_v7_dcache_clean_area
352 .word cpu_v7_switch_mm
353 .word cpu_v7_set_pte_ext
354 .size v7_processor_functions, . - v7_processor_functions
355
Russell King5085f3f2010-10-01 15:37:05 +0100356 .section ".rodata"
357
Catalin Marinasbbe88882007-05-08 22:27:46 +0100358 .type cpu_arch_name, #object
359cpu_arch_name:
360 .asciz "armv7"
361 .size cpu_arch_name, . - cpu_arch_name
362
363 .type cpu_elf_name, #object
364cpu_elf_name:
365 .asciz "v7"
366 .size cpu_elf_name, . - cpu_elf_name
367 .align
368
369 .section ".proc.info.init", #alloc, #execinstr
370
Daniel Walker14eff182010-09-17 16:42:10 +0100371 .type __v7_ca9mp_proc_info, #object
372__v7_ca9mp_proc_info:
373 .long 0x410fc090 @ Required ID value
374 .long 0xff0ffff0 @ Mask for ID
Russell Kingf00ec482010-09-04 10:47:48 +0100375 ALT_SMP(.long \
376 PMD_TYPE_SECT | \
Daniel Walker14eff182010-09-17 16:42:10 +0100377 PMD_SECT_AP_WRITE | \
378 PMD_SECT_AP_READ | \
Russell Kingf00ec482010-09-04 10:47:48 +0100379 PMD_FLAGS_SMP)
380 ALT_UP(.long \
381 PMD_TYPE_SECT | \
382 PMD_SECT_AP_WRITE | \
383 PMD_SECT_AP_READ | \
384 PMD_FLAGS_UP)
Daniel Walker14eff182010-09-17 16:42:10 +0100385 .long PMD_TYPE_SECT | \
386 PMD_SECT_XN | \
387 PMD_SECT_AP_WRITE | \
388 PMD_SECT_AP_READ
389 b __v7_ca9mp_setup
390 .long cpu_arch_name
391 .long cpu_elf_name
Tony Lindgrenc0bb5862010-10-07 19:34:04 +0100392 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
Daniel Walker14eff182010-09-17 16:42:10 +0100393 .long cpu_v7_name
394 .long v7_processor_functions
395 .long v7wbi_tlb_fns
396 .long v6_user_fns
397 .long v7_cache_fns
398 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
399
Catalin Marinasbbe88882007-05-08 22:27:46 +0100400 /*
401 * Match any ARMv7 processor core.
402 */
403 .type __v7_proc_info, #object
404__v7_proc_info:
405 .long 0x000f0000 @ Required ID value
406 .long 0x000f0000 @ Mask for ID
Russell Kingf00ec482010-09-04 10:47:48 +0100407 ALT_SMP(.long \
408 PMD_TYPE_SECT | \
Catalin Marinasbbe88882007-05-08 22:27:46 +0100409 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000410 PMD_SECT_AP_READ | \
Russell Kingf00ec482010-09-04 10:47:48 +0100411 PMD_FLAGS_SMP)
412 ALT_UP(.long \
413 PMD_TYPE_SECT | \
414 PMD_SECT_AP_WRITE | \
415 PMD_SECT_AP_READ | \
416 PMD_FLAGS_UP)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100417 .long PMD_TYPE_SECT | \
418 PMD_SECT_XN | \
419 PMD_SECT_AP_WRITE | \
420 PMD_SECT_AP_READ
421 b __v7_setup
422 .long cpu_arch_name
423 .long cpu_elf_name
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100424 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100425 .long cpu_v7_name
426 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100427 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100428 .long v6_user_fns
429 .long v7_cache_fns
430 .size __v7_proc_info, . - __v7_proc_info