blob: d5ba76fee1154ef70e1a47fa304d32db4aa916c0 [file] [log] [blame]
Sascha Hauer6c7b068502012-03-07 21:01:28 +01001#ifndef __MACH_IMX_CLK_H
2#define __MACH_IMX_CLK_H
3
4#include <linux/spinlock.h>
5#include <linux/clk-provider.h>
Sascha Hauer3a84d172012-09-11 08:50:00 +02006
7extern spinlock_t imx_ccm_lock;
Sascha Hauer6c7b068502012-03-07 21:01:28 +01008
Alexander Shiyan229be9c2014-06-10 19:40:26 +04009void imx_check_clocks(struct clk *clks[], unsigned int count);
10
Liu Yingdfd87142013-07-04 17:57:17 +080011extern void imx_cscmr1_fixup(u32 *val);
12
Sascha Hauer2af9e6d2012-03-09 09:11:55 +010013struct clk *imx_clk_pllv1(const char *name, const char *parent,
Sascha Hauer6c7b068502012-03-07 21:01:28 +010014 void __iomem *base);
15
Sascha Hauera547b812012-03-19 12:36:10 +010016struct clk *imx_clk_pllv2(const char *name, const char *parent,
17 void __iomem *base);
18
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080019enum imx_pllv3_type {
20 IMX_PLLV3_GENERIC,
21 IMX_PLLV3_SYS,
22 IMX_PLLV3_USB,
23 IMX_PLLV3_AV,
24 IMX_PLLV3_ENET,
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080025};
26
27struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name,
Sascha Hauer2b254692012-11-22 10:18:41 +010028 const char *parent_name, void __iomem *base, u32 div_mask);
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080029
Sascha Hauerb75c0152011-04-19 08:33:45 +020030struct clk *clk_register_gate2(struct device *dev, const char *name,
31 const char *parent_name, unsigned long flags,
32 void __iomem *reg, u8 bit_idx,
Shawn Guof9f28cd2014-04-19 10:58:22 +080033 u8 clk_gate_flags, spinlock_t *lock,
34 unsigned int *share_count);
Sascha Hauerb75c0152011-04-19 08:33:45 +020035
Martin Fuzzey75f83d02013-04-23 20:16:59 +080036struct clk * imx_obtain_fixed_clock(
37 const char *name, unsigned long rate);
38
Sascha Hauerb75c0152011-04-19 08:33:45 +020039static inline struct clk *imx_clk_gate2(const char *name, const char *parent,
40 void __iomem *reg, u8 shift)
41{
42 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
Shawn Guof9f28cd2014-04-19 10:58:22 +080043 shift, 0, &imx_ccm_lock, NULL);
44}
45
46static inline struct clk *imx_clk_gate2_shared(const char *name,
47 const char *parent, void __iomem *reg, u8 shift,
48 unsigned int *share_count)
49{
50 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
51 shift, 0, &imx_ccm_lock, share_count);
Sascha Hauerb75c0152011-04-19 08:33:45 +020052}
53
Shawn Guoa10bd672012-04-04 16:07:53 +080054struct clk *imx_clk_pfd(const char *name, const char *parent_name,
55 void __iomem *reg, u8 idx);
56
Shawn Guo32af7a82012-04-04 16:20:56 +080057struct clk *imx_clk_busy_divider(const char *name, const char *parent_name,
58 void __iomem *reg, u8 shift, u8 width,
59 void __iomem *busy_reg, u8 busy_shift);
60
61struct clk *imx_clk_busy_mux(const char *name, void __iomem *reg, u8 shift,
62 u8 width, void __iomem *busy_reg, u8 busy_shift,
63 const char **parent_names, int num_parents);
64
Liu Yingcbe7fc82013-07-04 17:22:26 +080065struct clk *imx_clk_fixup_divider(const char *name, const char *parent,
66 void __iomem *reg, u8 shift, u8 width,
67 void (*fixup)(u32 *val));
68
Liu Yinga49e6c42013-07-04 17:35:46 +080069struct clk *imx_clk_fixup_mux(const char *name, void __iomem *reg,
70 u8 shift, u8 width, const char **parents,
71 int num_parents, void (*fixup)(u32 *val));
72
Sascha Hauer6c7b068502012-03-07 21:01:28 +010073static inline struct clk *imx_clk_fixed(const char *name, int rate)
74{
75 return clk_register_fixed_rate(NULL, name, NULL, CLK_IS_ROOT, rate);
76}
77
78static inline struct clk *imx_clk_divider(const char *name, const char *parent,
79 void __iomem *reg, u8 shift, u8 width)
80{
81 return clk_register_divider(NULL, name, parent, CLK_SET_RATE_PARENT,
82 reg, shift, width, 0, &imx_ccm_lock);
83}
84
Philipp Zabel3ce92172013-03-27 18:30:40 +010085static inline struct clk *imx_clk_divider_flags(const char *name,
86 const char *parent, void __iomem *reg, u8 shift, u8 width,
87 unsigned long flags)
88{
89 return clk_register_divider(NULL, name, parent, flags,
90 reg, shift, width, 0, &imx_ccm_lock);
91}
92
Sascha Hauer6c7b068502012-03-07 21:01:28 +010093static inline struct clk *imx_clk_gate(const char *name, const char *parent,
94 void __iomem *reg, u8 shift)
95{
96 return clk_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
97 shift, 0, &imx_ccm_lock);
98}
99
Alexander Shiyan65251692014-06-22 17:17:06 +0400100static inline struct clk *imx_clk_gate_dis(const char *name, const char *parent,
101 void __iomem *reg, u8 shift)
102{
103 return clk_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
104 shift, CLK_GATE_SET_TO_DISABLE, &imx_ccm_lock);
105}
106
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100107static inline struct clk *imx_clk_mux(const char *name, void __iomem *reg,
108 u8 shift, u8 width, const char **parents, int num_parents)
109{
James Hogan819c1de2013-07-29 12:25:01 +0100110 return clk_register_mux(NULL, name, parents, num_parents,
111 CLK_SET_RATE_NO_REPARENT, reg, shift,
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100112 width, 0, &imx_ccm_lock);
113}
114
Philipp Zabel3ce92172013-03-27 18:30:40 +0100115static inline struct clk *imx_clk_mux_flags(const char *name,
116 void __iomem *reg, u8 shift, u8 width, const char **parents,
117 int num_parents, unsigned long flags)
118{
119 return clk_register_mux(NULL, name, parents, num_parents,
James Hogan819c1de2013-07-29 12:25:01 +0100120 flags | CLK_SET_RATE_NO_REPARENT, reg, shift, width, 0,
Philipp Zabel3ce92172013-03-27 18:30:40 +0100121 &imx_ccm_lock);
122}
123
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100124static inline struct clk *imx_clk_fixed_factor(const char *name,
125 const char *parent, unsigned int mult, unsigned int div)
126{
127 return clk_register_fixed_factor(NULL, name, parent,
128 CLK_SET_RATE_PARENT, mult, div);
129}
130
131#endif