blob: 0d3b97f016906d5b57ba3eed110a74aea21fab7e [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Eugeni Dodonov2b139522012-03-29 12:32:22 -030030#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
Jesse Barnes585fb112008-07-29 11:54:06 -070032/*
33 * The Bridge device's PCI config space has information about the
34 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020035 * This is all handled in the intel-gtt.ko module. i915.ko only
36 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070037 */
38#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100039#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080040
Jesse Barnes585fb112008-07-29 11:54:06 -070041/* PCI config space */
42
43#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070044#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GC_CLOCK_133_200 (0 << 0)
46#define GC_CLOCK_100_200 (1 << 0)
47#define GC_CLOCK_100_133 (2 << 0)
48#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080049#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070050#define GCFGC 0xf0 /* 915+ only */
51#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
52#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
53#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
54#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070055#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
56#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
57#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
58#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
59#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
60#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
61#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
62#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
63#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
64#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
65#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
66#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
67#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
68#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
69#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
70#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
71#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
72#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
73#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070074#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070075
76/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070077#define I965_GDRST 0xc0 /* PCI config register */
78#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079#define GRDOM_FULL (0<<2)
80#define GRDOM_RENDER (1<<2)
81#define GRDOM_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070082
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070083#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
84#define GEN6_MBC_SNPCR_SHIFT 21
85#define GEN6_MBC_SNPCR_MASK (3<<21)
86#define GEN6_MBC_SNPCR_MAX (0<<21)
87#define GEN6_MBC_SNPCR_MED (1<<21)
88#define GEN6_MBC_SNPCR_LOW (2<<21)
89#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
90
Daniel Vetter5eb719c2012-02-09 17:15:48 +010091#define GEN6_MBCTL 0x0907c
92#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
93#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
94#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
95#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
96#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
97
Eric Anholtcff458c2010-11-18 09:31:14 +080098#define GEN6_GDRST 0x941c
99#define GEN6_GRDOM_FULL (1 << 0)
100#define GEN6_GRDOM_RENDER (1 << 1)
101#define GEN6_GRDOM_MEDIA (1 << 2)
102#define GEN6_GRDOM_BLT (1 << 3)
103
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100104/* PPGTT stuff */
105#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
106
107#define GEN6_PDE_VALID (1 << 0)
108#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
109/* gen6+ has bit 11-4 for physical addr bit 39-32 */
110#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
111
112#define GEN6_PTE_VALID (1 << 0)
113#define GEN6_PTE_UNCACHED (1 << 1)
114#define GEN6_PTE_CACHE_LLC (2 << 1)
115#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
116#define GEN6_PTE_CACHE_BITS (3 << 1)
117#define GEN6_PTE_GFDT (1 << 3)
118#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
119
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
125#define GAM_ECOCHK 0x4090
126#define ECOCHK_SNB_BIT (1<<10)
127#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
128#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
129
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200130#define GAC_ECO_BITS 0x14090
131#define ECOBITS_PPGTT_CACHE64B (3<<8)
132#define ECOBITS_PPGTT_CACHE4B (0<<8)
133
Daniel Vetterbe901a52012-04-11 20:42:39 +0200134#define GAB_CTL 0x24000
135#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
136
Jesse Barnes585fb112008-07-29 11:54:06 -0700137/* VGA stuff */
138
139#define VGA_ST01_MDA 0x3ba
140#define VGA_ST01_CGA 0x3da
141
142#define VGA_MSR_WRITE 0x3c2
143#define VGA_MSR_READ 0x3cc
144#define VGA_MSR_MEM_EN (1<<1)
145#define VGA_MSR_CGA_MODE (1<<0)
146
147#define VGA_SR_INDEX 0x3c4
148#define VGA_SR_DATA 0x3c5
149
150#define VGA_AR_INDEX 0x3c0
151#define VGA_AR_VID_EN (1<<5)
152#define VGA_AR_DATA_WRITE 0x3c0
153#define VGA_AR_DATA_READ 0x3c1
154
155#define VGA_GR_INDEX 0x3ce
156#define VGA_GR_DATA 0x3cf
157/* GR05 */
158#define VGA_GR_MEM_READ_MODE_SHIFT 3
159#define VGA_GR_MEM_READ_MODE_PLANE 1
160/* GR06 */
161#define VGA_GR_MEM_MODE_MASK 0xc
162#define VGA_GR_MEM_MODE_SHIFT 2
163#define VGA_GR_MEM_A0000_AFFFF 0
164#define VGA_GR_MEM_A0000_BFFFF 1
165#define VGA_GR_MEM_B0000_B7FFF 2
166#define VGA_GR_MEM_B0000_BFFFF 3
167
168#define VGA_DACMASK 0x3c6
169#define VGA_DACRX 0x3c7
170#define VGA_DACWX 0x3c8
171#define VGA_DACDATA 0x3c9
172
173#define VGA_CR_INDEX_MDA 0x3b4
174#define VGA_CR_DATA_MDA 0x3b5
175#define VGA_CR_INDEX_CGA 0x3d4
176#define VGA_CR_DATA_CGA 0x3d5
177
178/*
179 * Memory interface instructions used by the kernel
180 */
181#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
182
183#define MI_NOOP MI_INSTR(0, 0)
184#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
185#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200186#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700187#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
188#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
189#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
190#define MI_FLUSH MI_INSTR(0x04, 0)
191#define MI_READ_FLUSH (1 << 0)
192#define MI_EXE_FLUSH (1 << 1)
193#define MI_NO_WRITE_FLUSH (1 << 2)
194#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
195#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800196#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700197#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800198#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
199#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700200#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400201#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200202#define MI_OVERLAY_CONTINUE (0x0<<21)
203#define MI_OVERLAY_ON (0x1<<21)
204#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700205#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500206#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700207#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500208#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800209#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
210#define MI_MM_SPACE_GTT (1<<8)
211#define MI_MM_SPACE_PHYSICAL (0<<8)
212#define MI_SAVE_EXT_STATE_EN (1<<3)
213#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800214#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800215#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700216#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
217#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
218#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
219#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000220/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
221 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
222 * simply ignores the register load under certain conditions.
223 * - One can actually load arbitrary many arbitrary registers: Simply issue x
224 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
225 */
226#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000227#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
228#define MI_INVALIDATE_TLB (1<<18)
229#define MI_INVALIDATE_BSD (1<<7)
Jesse Barnes585fb112008-07-29 11:54:06 -0700230#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
231#define MI_BATCH_NON_SECURE (1)
232#define MI_BATCH_NON_SECURE_I965 (1<<8)
233#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100234#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000235#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
236#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
237#define MI_SEMAPHORE_UPDATE (1<<21)
238#define MI_SEMAPHORE_COMPARE (1<<20)
239#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700240#define MI_SEMAPHORE_SYNC_RV (2<<16)
241#define MI_SEMAPHORE_SYNC_RB (0<<16)
242#define MI_SEMAPHORE_SYNC_VR (0<<16)
243#define MI_SEMAPHORE_SYNC_VB (2<<16)
244#define MI_SEMAPHORE_SYNC_BR (2<<16)
245#define MI_SEMAPHORE_SYNC_BV (0<<16)
246#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700247/*
248 * 3D instructions used by the kernel
249 */
250#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
251
252#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
253#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
254#define SC_UPDATE_SCISSOR (0x1<<1)
255#define SC_ENABLE_MASK (0x1<<0)
256#define SC_ENABLE (0x1<<0)
257#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
258#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
259#define SCI_YMIN_MASK (0xffff<<16)
260#define SCI_XMIN_MASK (0xffff<<0)
261#define SCI_YMAX_MASK (0xffff<<16)
262#define SCI_XMAX_MASK (0xffff<<0)
263#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
264#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
265#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
266#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
267#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
268#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
269#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
270#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
271#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
272#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
273#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
274#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
275#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
276#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
277#define BLT_DEPTH_8 (0<<24)
278#define BLT_DEPTH_16_565 (1<<24)
279#define BLT_DEPTH_16_1555 (2<<24)
280#define BLT_DEPTH_32 (3<<24)
281#define BLT_ROP_GXCOPY (0xcc<<16)
282#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
283#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
284#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
285#define ASYNC_FLIP (1<<22)
286#define DISPLAY_PLANE_A (0<<20)
287#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200288#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200289#define PIPE_CONTROL_CS_STALL (1<<20)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200290#define PIPE_CONTROL_QW_WRITE (1<<14)
291#define PIPE_CONTROL_DEPTH_STALL (1<<13)
292#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200293#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200294#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
295#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
296#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
297#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200298#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
299#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
300#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200301#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200302#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700303#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700304
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100305
306/*
307 * Reset registers
308 */
309#define DEBUG_RESET_I830 0x6070
310#define DEBUG_RESET_FULL (1<<7)
311#define DEBUG_RESET_RENDER (1<<8)
312#define DEBUG_RESET_DISPLAY (1<<9)
313
Jesse Barnes57f350b2012-03-28 13:39:25 -0700314/*
315 * DPIO - a special bus for various display related registers to hide behind:
316 * 0x800c: m1, m2, n, p1, p2, k dividers
317 * 0x8014: REF and SFR select
318 * 0x8014: N divider, VCO select
319 * 0x801c/3c: core clock bits
320 * 0x8048/68: low pass filter coefficients
321 * 0x8100: fast clock controls
322 */
323#define DPIO_PKT 0x2100
324#define DPIO_RID (0<<24)
325#define DPIO_OP_WRITE (1<<16)
326#define DPIO_OP_READ (0<<16)
327#define DPIO_PORTID (0x12<<8)
328#define DPIO_BYTE (0xf<<4)
329#define DPIO_BUSY (1<<0) /* status only */
330#define DPIO_DATA 0x2104
331#define DPIO_REG 0x2108
332#define DPIO_CTL 0x2110
333#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
334#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
335#define DPIO_SFR_BYPASS (1<<1)
336#define DPIO_RESET (1<<0)
337
338#define _DPIO_DIV_A 0x800c
339#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
340#define DPIO_K_SHIFT (24) /* 4 bits */
341#define DPIO_P1_SHIFT (21) /* 3 bits */
342#define DPIO_P2_SHIFT (16) /* 5 bits */
343#define DPIO_N_SHIFT (12) /* 4 bits */
344#define DPIO_ENABLE_CALIBRATION (1<<11)
345#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
346#define DPIO_M2DIV_MASK 0xff
347#define _DPIO_DIV_B 0x802c
348#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
349
350#define _DPIO_REFSFR_A 0x8014
351#define DPIO_REFSEL_OVERRIDE 27
352#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
353#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
354#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
355#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
356#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
357#define _DPIO_REFSFR_B 0x8034
358#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
359
360#define _DPIO_CORE_CLK_A 0x801c
361#define _DPIO_CORE_CLK_B 0x803c
362#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
363
364#define _DPIO_LFP_COEFF_A 0x8048
365#define _DPIO_LFP_COEFF_B 0x8068
366#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
367
368#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100369
Jesse Barnes585fb112008-07-29 11:54:06 -0700370/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800371 * Fence registers
372 */
373#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700374#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800375#define I830_FENCE_START_MASK 0x07f80000
376#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800377#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800378#define I830_FENCE_PITCH_SHIFT 4
379#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200380#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700381#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200382#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800383
384#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800385#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800386
387#define FENCE_REG_965_0 0x03000
388#define I965_FENCE_PITCH_SHIFT 2
389#define I965_FENCE_TILING_Y_SHIFT 1
390#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200391#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800392
Eric Anholt4e901fd2009-10-26 16:44:17 -0700393#define FENCE_REG_SANDYBRIDGE_0 0x100000
394#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
395
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100396/* control register for cpu gtt access */
397#define TILECTL 0x101000
398#define TILECTL_SWZCTL (1 << 0)
399#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
400#define TILECTL_BACKSNOOP_DIS (1 << 3)
401
Jesse Barnesde151cf2008-11-12 10:03:55 -0800402/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700403 * Instruction and interrupt control regs
404 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700405#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200406#define RENDER_RING_BASE 0x02000
407#define BSD_RING_BASE 0x04000
408#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100409#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200410#define RING_TAIL(base) ((base)+0x30)
411#define RING_HEAD(base) ((base)+0x34)
412#define RING_START(base) ((base)+0x38)
413#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000414#define RING_SYNC_0(base) ((base)+0x40)
415#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700416#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
417#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
418#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
419#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
420#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
421#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000422#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200423#define RING_HWS_PGA(base) ((base)+0x80)
424#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100425#define ARB_MODE 0x04030
426#define ARB_MODE_SWIZZLE_SNB (1<<4)
427#define ARB_MODE_SWIZZLE_IVB (1<<5)
428#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
429#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
Eric Anholt45930102011-05-06 17:12:35 -0700430#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100431#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
432#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700433#define BSD_HWS_PGA_GEN7 (0x04180)
434#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200435#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000436#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000437#define RING_IMR(base) ((base)+0xa8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700438#define TAIL_ADDR 0x001FFFF8
439#define HEAD_WRAP_COUNT 0xFFE00000
440#define HEAD_WRAP_ONE 0x00200000
441#define HEAD_ADDR 0x001FFFFC
442#define RING_NR_PAGES 0x001FF000
443#define RING_REPORT_MASK 0x00000006
444#define RING_REPORT_64K 0x00000002
445#define RING_REPORT_128K 0x00000004
446#define RING_NO_REPORT 0x00000000
447#define RING_VALID_MASK 0x00000001
448#define RING_VALID 0x00000001
449#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100450#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
451#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000452#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000453#if 0
454#define PRB0_TAIL 0x02030
455#define PRB0_HEAD 0x02034
456#define PRB0_START 0x02038
457#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700458#define PRB1_TAIL 0x02040 /* 915+ only */
459#define PRB1_HEAD 0x02044 /* 915+ only */
460#define PRB1_START 0x02048 /* 915+ only */
461#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000462#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700463#define IPEIR_I965 0x02064
464#define IPEHR_I965 0x02068
465#define INSTDONE_I965 0x0206c
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100466#define RING_IPEIR(base) ((base)+0x64)
467#define RING_IPEHR(base) ((base)+0x68)
468#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100469#define RING_INSTPS(base) ((base)+0x70)
470#define RING_DMA_FADD(base) ((base)+0x78)
471#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700472#define INSTPS 0x02070 /* 965+ only */
473#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700474#define ACTHD_I965 0x02074
475#define HWS_PGA 0x02080
476#define HWS_ADDRESS_MASK 0xfffff000
477#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700478#define PWRCTXA 0x2088 /* 965GM+ only */
479#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700480#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700481#define IPEHR 0x0208c
482#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700483#define NOPID 0x02094
484#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200485#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800486
Chris Wilsonf4068392010-10-27 20:36:41 +0100487#define ERROR_GEN6 0x040a0
488
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700489/* GM45+ chicken bits -- debug workaround bits that may be required
490 * for various sorts of correct behavior. The top 16 bits of each are
491 * the enables for writing to the corresponding low bit.
492 */
493#define _3D_CHICKEN 0x02084
494#define _3D_CHICKEN2 0x0208c
495/* Disables pipelining of read flushes past the SF-WIZ interface.
496 * Required on all Ironlake steppings according to the B-Spec, but the
497 * particular danger of not doing so is not specified.
498 */
499# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
500#define _3D_CHICKEN3 0x02090
Daniel Vetterbf97b272012-04-11 20:42:41 +0200501#define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700502
Eric Anholt71cf39b2010-03-08 23:41:55 -0800503#define MI_MODE 0x0209c
504# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800505# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800506
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000507#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700508#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100509#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000510#define GFX_RUN_LIST_ENABLE (1<<15)
511#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
512#define GFX_SURFACE_FAULT_ENABLE (1<<12)
513#define GFX_REPLAY_MODE (1<<11)
514#define GFX_PSMI_GRANULARITY (1<<10)
515#define GFX_PPGTT_ENABLE (1<<9)
516
Jesse Barnesb095cd02011-08-12 15:28:32 -0700517#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
518#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
519
Jesse Barnes585fb112008-07-29 11:54:06 -0700520#define SCPD0 0x0209c /* 915+ only */
521#define IER 0x020a0
522#define IIR 0x020a4
523#define IMR 0x020a8
524#define ISR 0x020ac
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700525#define VLV_IIR_RW 0x182084
526#define VLV_IER 0x1820a0
527#define VLV_IIR 0x1820a4
528#define VLV_IMR 0x1820a8
529#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700530#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
531#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
532#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800533#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700534#define I915_HWB_OOM_INTERRUPT (1<<13)
535#define I915_SYNC_STATUS_INTERRUPT (1<<12)
536#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
537#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
538#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
539#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
540#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
541#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
542#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
543#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
544#define I915_DEBUG_INTERRUPT (1<<2)
545#define I915_USER_INTERRUPT (1<<1)
546#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800547#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700548#define EIR 0x020b0
549#define EMR 0x020b4
550#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700551#define GM45_ERROR_PAGE_TABLE (1<<5)
552#define GM45_ERROR_MEM_PRIV (1<<4)
553#define I915_ERROR_PAGE_TABLE (1<<4)
554#define GM45_ERROR_CP_PRIV (1<<3)
555#define I915_ERROR_MEMORY_REFRESH (1<<1)
556#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700557#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800558#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000559#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
560 will not assert AGPBUSY# and will only
561 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800562#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700563#define ACTHD 0x020c8
564#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000565#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700566#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800567#define FW_BLC_SELF_EN_MASK (1<<31)
568#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
569#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800570#define MM_BURST_LENGTH 0x00700000
571#define MM_FIFO_WATERMARK 0x0001F000
572#define LM_BURST_LENGTH 0x00000700
573#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700574#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700575#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
576
577/* Make render/texture TLB fetches lower priorty than associated data
578 * fetches. This is not turned on by default
579 */
580#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
581
582/* Isoch request wait on GTT enable (Display A/B/C streams).
583 * Make isoch requests stall on the TLB update. May cause
584 * display underruns (test mode only)
585 */
586#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
587
588/* Block grant count for isoch requests when block count is
589 * set to a finite value.
590 */
591#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
592#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
593#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
594#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
595#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
596
597/* Enable render writes to complete in C2/C3/C4 power states.
598 * If this isn't enabled, render writes are prevented in low
599 * power states. That seems bad to me.
600 */
601#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
602
603/* This acknowledges an async flip immediately instead
604 * of waiting for 2TLB fetches.
605 */
606#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
607
608/* Enables non-sequential data reads through arbiter
609 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400610#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700611
612/* Disable FSB snooping of cacheable write cycles from binner/render
613 * command stream
614 */
615#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
616
617/* Arbiter time slice for non-isoch streams */
618#define MI_ARB_TIME_SLICE_MASK (7 << 5)
619#define MI_ARB_TIME_SLICE_1 (0 << 5)
620#define MI_ARB_TIME_SLICE_2 (1 << 5)
621#define MI_ARB_TIME_SLICE_4 (2 << 5)
622#define MI_ARB_TIME_SLICE_6 (3 << 5)
623#define MI_ARB_TIME_SLICE_8 (4 << 5)
624#define MI_ARB_TIME_SLICE_10 (5 << 5)
625#define MI_ARB_TIME_SLICE_14 (6 << 5)
626#define MI_ARB_TIME_SLICE_16 (7 << 5)
627
628/* Low priority grace period page size */
629#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
630#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
631
632/* Disable display A/B trickle feed */
633#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
634
635/* Set display plane priority */
636#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
637#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
638
Jesse Barnes585fb112008-07-29 11:54:06 -0700639#define CACHE_MODE_0 0x02120 /* 915+ only */
640#define CM0_MASK_SHIFT 16
641#define CM0_IZ_OPT_DISABLE (1<<6)
642#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200643#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700644#define CM0_DEPTH_EVICT_DISABLE (1<<4)
645#define CM0_COLOR_EVICT_DISABLE (1<<3)
646#define CM0_DEPTH_WRITE_DISABLE (1<<1)
647#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000648#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700649#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700650#define ECOSKPD 0x021d0
651#define ECO_GATING_CX_ONLY (1<<3)
652#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700653
Jesse Barnesfb046852012-03-28 13:39:26 -0700654#define CACHE_MODE_1 0x7004 /* IVB+ */
655#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
656
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700657/* GEN6 interrupt control
658 * Note that the per-ring interrupt bits do alias with the global interrupt bits
659 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800660#define GEN6_RENDER_HWSTAM 0x2098
661#define GEN6_RENDER_IMR 0x20a8
662#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
663#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200664#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800665#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
666#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
667#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
668#define GEN6_RENDER_SYNC_STATUS (1 << 2)
669#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
670#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
671
672#define GEN6_BLITTER_HWSTAM 0x22098
673#define GEN6_BLITTER_IMR 0x220a8
674#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
675#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
676#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
677#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100678
Jesse Barnes4efe0702011-01-18 11:25:41 -0800679#define GEN6_BLITTER_ECOSKPD 0x221d0
680#define GEN6_BLITTER_LOCK_SHIFT 16
681#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
682
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100683#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
684#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
685#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
686#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
687#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
688
Chris Wilsonec6a8902011-06-21 18:37:59 +0100689#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100690#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000691#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100692
693#define GEN6_BSD_RNCID 0x12198
694
695/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700696 * Framebuffer compression (915+ only)
697 */
698
699#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
700#define FBC_LL_BASE 0x03204 /* 4k page aligned */
701#define FBC_CONTROL 0x03208
702#define FBC_CTL_EN (1<<31)
703#define FBC_CTL_PERIODIC (1<<30)
704#define FBC_CTL_INTERVAL_SHIFT (16)
705#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200706#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700707#define FBC_CTL_STRIDE_SHIFT (5)
708#define FBC_CTL_FENCENO (1<<0)
709#define FBC_COMMAND 0x0320c
710#define FBC_CMD_COMPRESS (1<<0)
711#define FBC_STATUS 0x03210
712#define FBC_STAT_COMPRESSING (1<<31)
713#define FBC_STAT_COMPRESSED (1<<30)
714#define FBC_STAT_MODIFIED (1<<29)
715#define FBC_STAT_CURRENT_LINE (1<<0)
716#define FBC_CONTROL2 0x03214
717#define FBC_CTL_FENCE_DBL (0<<4)
718#define FBC_CTL_IDLE_IMM (0<<2)
719#define FBC_CTL_IDLE_FULL (1<<2)
720#define FBC_CTL_IDLE_LINE (2<<2)
721#define FBC_CTL_IDLE_DEBUG (3<<2)
722#define FBC_CTL_CPU_FENCE (1<<1)
723#define FBC_CTL_PLANEA (0<<0)
724#define FBC_CTL_PLANEB (1<<0)
725#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700726#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700727
728#define FBC_LL_SIZE (1536)
729
Jesse Barnes74dff282009-09-14 15:39:40 -0700730/* Framebuffer compression for GM45+ */
731#define DPFC_CB_BASE 0x3200
732#define DPFC_CONTROL 0x3208
733#define DPFC_CTL_EN (1<<31)
734#define DPFC_CTL_PLANEA (0<<30)
735#define DPFC_CTL_PLANEB (1<<30)
736#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100737#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700738#define DPFC_SR_EN (1<<10)
739#define DPFC_CTL_LIMIT_1X (0<<6)
740#define DPFC_CTL_LIMIT_2X (1<<6)
741#define DPFC_CTL_LIMIT_4X (2<<6)
742#define DPFC_RECOMP_CTL 0x320c
743#define DPFC_RECOMP_STALL_EN (1<<27)
744#define DPFC_RECOMP_STALL_WM_SHIFT (16)
745#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
746#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
747#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
748#define DPFC_STATUS 0x3210
749#define DPFC_INVAL_SEG_SHIFT (16)
750#define DPFC_INVAL_SEG_MASK (0x07ff0000)
751#define DPFC_COMP_SEG_SHIFT (0)
752#define DPFC_COMP_SEG_MASK (0x000003ff)
753#define DPFC_STATUS2 0x3214
754#define DPFC_FENCE_YOFF 0x3218
755#define DPFC_CHICKEN 0x3224
756#define DPFC_HT_MODIFY (1<<31)
757
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800758/* Framebuffer compression for Ironlake */
759#define ILK_DPFC_CB_BASE 0x43200
760#define ILK_DPFC_CONTROL 0x43208
761/* The bit 28-8 is reserved */
762#define DPFC_RESERVED (0x1FFFFF00)
763#define ILK_DPFC_RECOMP_CTL 0x4320c
764#define ILK_DPFC_STATUS 0x43210
765#define ILK_DPFC_FENCE_YOFF 0x43218
766#define ILK_DPFC_CHICKEN 0x43224
767#define ILK_FBC_RT_BASE 0x2128
768#define ILK_FBC_RT_VALID (1<<0)
769
770#define ILK_DISPLAY_CHICKEN1 0x42000
771#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400772#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800773
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800774
Jesse Barnes585fb112008-07-29 11:54:06 -0700775/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800776 * Framebuffer compression for Sandybridge
777 *
778 * The following two registers are of type GTTMMADR
779 */
780#define SNB_DPFC_CTL_SA 0x100100
781#define SNB_CPU_FENCE_ENABLE (1<<29)
782#define DPFC_CPU_FENCE_OFFSET 0x100104
783
784
785/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700786 * GPIO regs
787 */
788#define GPIOA 0x5010
789#define GPIOB 0x5014
790#define GPIOC 0x5018
791#define GPIOD 0x501c
792#define GPIOE 0x5020
793#define GPIOF 0x5024
794#define GPIOG 0x5028
795#define GPIOH 0x502c
796# define GPIO_CLOCK_DIR_MASK (1 << 0)
797# define GPIO_CLOCK_DIR_IN (0 << 1)
798# define GPIO_CLOCK_DIR_OUT (1 << 1)
799# define GPIO_CLOCK_VAL_MASK (1 << 2)
800# define GPIO_CLOCK_VAL_OUT (1 << 3)
801# define GPIO_CLOCK_VAL_IN (1 << 4)
802# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
803# define GPIO_DATA_DIR_MASK (1 << 8)
804# define GPIO_DATA_DIR_IN (0 << 9)
805# define GPIO_DATA_DIR_OUT (1 << 9)
806# define GPIO_DATA_VAL_MASK (1 << 10)
807# define GPIO_DATA_VAL_OUT (1 << 11)
808# define GPIO_DATA_VAL_IN (1 << 12)
809# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
810
Chris Wilsonf899fc62010-07-20 15:44:45 -0700811#define GMBUS0 0x5100 /* clock/port select */
812#define GMBUS_RATE_100KHZ (0<<8)
813#define GMBUS_RATE_50KHZ (1<<8)
814#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
815#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
816#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
817#define GMBUS_PORT_DISABLED 0
818#define GMBUS_PORT_SSC 1
819#define GMBUS_PORT_VGADDC 2
820#define GMBUS_PORT_PANEL 3
821#define GMBUS_PORT_DPC 4 /* HDMIC */
822#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800823#define GMBUS_PORT_DPD 6 /* HDMID */
824#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800825#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700826#define GMBUS1 0x5104 /* command/status */
827#define GMBUS_SW_CLR_INT (1<<31)
828#define GMBUS_SW_RDY (1<<30)
829#define GMBUS_ENT (1<<29) /* enable timeout */
830#define GMBUS_CYCLE_NONE (0<<25)
831#define GMBUS_CYCLE_WAIT (1<<25)
832#define GMBUS_CYCLE_INDEX (2<<25)
833#define GMBUS_CYCLE_STOP (4<<25)
834#define GMBUS_BYTE_COUNT_SHIFT 16
835#define GMBUS_SLAVE_INDEX_SHIFT 8
836#define GMBUS_SLAVE_ADDR_SHIFT 1
837#define GMBUS_SLAVE_READ (1<<0)
838#define GMBUS_SLAVE_WRITE (0<<0)
839#define GMBUS2 0x5108 /* status */
840#define GMBUS_INUSE (1<<15)
841#define GMBUS_HW_WAIT_PHASE (1<<14)
842#define GMBUS_STALL_TIMEOUT (1<<13)
843#define GMBUS_INT (1<<12)
844#define GMBUS_HW_RDY (1<<11)
845#define GMBUS_SATOER (1<<10)
846#define GMBUS_ACTIVE (1<<9)
847#define GMBUS3 0x510c /* data buffer bytes 3-0 */
848#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
849#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
850#define GMBUS_NAK_EN (1<<3)
851#define GMBUS_IDLE_EN (1<<2)
852#define GMBUS_HW_WAIT_EN (1<<1)
853#define GMBUS_HW_RDY_EN (1<<0)
854#define GMBUS5 0x5120 /* byte index */
855#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800856
Jesse Barnes585fb112008-07-29 11:54:06 -0700857/*
858 * Clock control & power management
859 */
860
861#define VGA0 0x6000
862#define VGA1 0x6004
863#define VGA_PD 0x6010
864#define VGA0_PD_P2_DIV_4 (1 << 7)
865#define VGA0_PD_P1_DIV_2 (1 << 5)
866#define VGA0_PD_P1_SHIFT 0
867#define VGA0_PD_P1_MASK (0x1f << 0)
868#define VGA1_PD_P2_DIV_4 (1 << 15)
869#define VGA1_PD_P1_DIV_2 (1 << 13)
870#define VGA1_PD_P1_SHIFT 8
871#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800872#define _DPLL_A 0x06014
873#define _DPLL_B 0x06018
874#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700875#define DPLL_VCO_ENABLE (1 << 31)
876#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700877#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700878#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700879#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700880#define DPLL_VGA_MODE_DIS (1 << 28)
881#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
882#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
883#define DPLL_MODE_MASK (3 << 26)
884#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
885#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
886#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
887#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
888#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
889#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500890#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700891#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700892
Jesse Barnes585fb112008-07-29 11:54:06 -0700893#define SRX_INDEX 0x3c4
894#define SRX_DATA 0x3c5
895#define SR01 1
896#define SR01_SCREEN_OFF (1<<5)
897
898#define PPCR 0x61204
899#define PPCR_ON (1<<0)
900
901#define DVOB 0x61140
902#define DVOB_ON (1<<31)
903#define DVOC 0x61160
904#define DVOC_ON (1<<31)
905#define LVDS 0x61180
906#define LVDS_ON (1<<31)
907
Jesse Barnes585fb112008-07-29 11:54:06 -0700908/* Scratch pad debug 0 reg:
909 */
910#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
911/*
912 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
913 * this field (only one bit may be set).
914 */
915#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
916#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500917#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700918/* i830, required in DVO non-gang */
919#define PLL_P2_DIVIDE_BY_4 (1 << 23)
920#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
921#define PLL_REF_INPUT_DREFCLK (0 << 13)
922#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
923#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
924#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
925#define PLL_REF_INPUT_MASK (3 << 13)
926#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500927/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800928# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
929# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
930# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
931# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
932# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
933
Jesse Barnes585fb112008-07-29 11:54:06 -0700934/*
935 * Parallel to Serial Load Pulse phase selection.
936 * Selects the phase for the 10X DPLL clock for the PCIe
937 * digital display port. The range is 4 to 13; 10 or more
938 * is just a flip delay. The default is 6
939 */
940#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
941#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
942/*
943 * SDVO multiplier for 945G/GM. Not used on 965.
944 */
945#define SDVO_MULTIPLIER_MASK 0x000000ff
946#define SDVO_MULTIPLIER_SHIFT_HIRES 4
947#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800948#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700949/*
950 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
951 *
952 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
953 */
954#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
955#define DPLL_MD_UDI_DIVIDER_SHIFT 24
956/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
957#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
958#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
959/*
960 * SDVO/UDI pixel multiplier.
961 *
962 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
963 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
964 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
965 * dummy bytes in the datastream at an increased clock rate, with both sides of
966 * the link knowing how many bytes are fill.
967 *
968 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
969 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
970 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
971 * through an SDVO command.
972 *
973 * This register field has values of multiplication factor minus 1, with
974 * a maximum multiplier of 5 for SDVO.
975 */
976#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
977#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
978/*
979 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
980 * This best be set to the default value (3) or the CRT won't work. No,
981 * I don't entirely understand what this does...
982 */
983#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
984#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800985#define _DPLL_B_MD 0x06020 /* 965+ only */
986#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700987
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800988#define _FPA0 0x06040
989#define _FPA1 0x06044
990#define _FPB0 0x06048
991#define _FPB1 0x0604c
992#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
993#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -0700994#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500995#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700996#define FP_N_DIV_SHIFT 16
997#define FP_M1_DIV_MASK 0x00003f00
998#define FP_M1_DIV_SHIFT 8
999#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001000#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001001#define FP_M2_DIV_SHIFT 0
1002#define DPLL_TEST 0x606c
1003#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1004#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1005#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1006#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1007#define DPLLB_TEST_N_BYPASS (1 << 19)
1008#define DPLLB_TEST_M_BYPASS (1 << 18)
1009#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1010#define DPLLA_TEST_N_BYPASS (1 << 3)
1011#define DPLLA_TEST_M_BYPASS (1 << 2)
1012#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1013#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001014#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001015#define DSTATE_PLL_D3_OFF (1<<3)
1016#define DSTATE_GFX_CLOCK_GATING (1<<1)
1017#define DSTATE_DOT_CLOCK_GATING (1<<0)
1018#define DSPCLK_GATE_D 0x6200
1019# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1020# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1021# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1022# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1023# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1024# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1025# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1026# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1027# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1028# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1029# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1030# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1031# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1032# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1033# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1034# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1035# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1036# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1037# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1038# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1039# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1040# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1041# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1042# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1043# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1044# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1045# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1046# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1047/**
1048 * This bit must be set on the 830 to prevent hangs when turning off the
1049 * overlay scaler.
1050 */
1051# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1052# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1053# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1054# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1055# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1056
1057#define RENCLK_GATE_D1 0x6204
1058# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1059# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1060# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1061# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1062# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1063# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1064# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1065# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1066# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1067/** This bit must be unset on 855,865 */
1068# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1069# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1070# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1071# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1072/** This bit must be set on 855,865. */
1073# define SV_CLOCK_GATE_DISABLE (1 << 0)
1074# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1075# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1076# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1077# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1078# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1079# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1080# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1081# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1082# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1083# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1084# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1085# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1086# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1087# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1088# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1089# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1090# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1091
1092# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1093/** This bit must always be set on 965G/965GM */
1094# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1095# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1096# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1097# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1098# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1099# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1100/** This bit must always be set on 965G */
1101# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1102# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1103# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1104# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1105# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1106# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1107# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1108# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1109# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1110# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1111# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1112# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1113# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1114# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1115# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1116# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1117# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1118# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1119# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1120
1121#define RENCLK_GATE_D2 0x6208
1122#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1123#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1124#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1125#define RAMCLK_GATE_D 0x6210 /* CRL only */
1126#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001127
Jesse Barnesceb04242012-03-28 13:39:22 -07001128#define FW_BLC_SELF_VLV 0x6500
1129#define FW_CSPWRDWNEN (1<<15)
1130
Jesse Barnes585fb112008-07-29 11:54:06 -07001131/*
1132 * Palette regs
1133 */
1134
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001135#define _PALETTE_A 0x0a000
1136#define _PALETTE_B 0x0a800
1137#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001138
Eric Anholt673a3942008-07-30 12:06:12 -07001139/* MCH MMIO space */
1140
1141/*
1142 * MCHBAR mirror.
1143 *
1144 * This mirrors the MCHBAR MMIO space whose location is determined by
1145 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1146 * every way. It is not accessible from the CP register read instructions.
1147 *
1148 */
1149#define MCHBAR_MIRROR_BASE 0x10000
1150
Yuanhan Liu13982612010-12-15 15:42:31 +08001151#define MCHBAR_MIRROR_BASE_SNB 0x140000
1152
Eric Anholt673a3942008-07-30 12:06:12 -07001153/** 915-945 and GM965 MCH register controlling DRAM channel access */
1154#define DCC 0x10200
1155#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1156#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1157#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1158#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1159#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001160#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001161
Li Peng95534262010-05-18 18:58:44 +08001162/** Pineview MCH register contains DDR3 setting */
1163#define CSHRDDR3CTL 0x101a8
1164#define CSHRDDR3CTL_DDR3 (1 << 2)
1165
Eric Anholt673a3942008-07-30 12:06:12 -07001166/** 965 MCH register controlling DRAM channel configuration */
1167#define C0DRB3 0x10206
1168#define C1DRB3 0x10606
1169
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001170/** snb MCH registers for reading the DRAM channel configuration */
1171#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1172#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1173#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1174#define MAD_DIMM_ECC_MASK (0x3 << 24)
1175#define MAD_DIMM_ECC_OFF (0x0 << 24)
1176#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1177#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1178#define MAD_DIMM_ECC_ON (0x3 << 24)
1179#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1180#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1181#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1182#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1183#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1184#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1185#define MAD_DIMM_A_SELECT (0x1 << 16)
1186/* DIMM sizes are in multiples of 256mb. */
1187#define MAD_DIMM_B_SIZE_SHIFT 8
1188#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1189#define MAD_DIMM_A_SIZE_SHIFT 0
1190#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1191
1192
Keith Packardb11248d2009-06-11 22:28:56 -07001193/* Clocking configuration register */
1194#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001195#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001196#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1197#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1198#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1199#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1200#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001201/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001202#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001203#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001204#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001205#define CLKCFG_MEM_533 (1 << 4)
1206#define CLKCFG_MEM_667 (2 << 4)
1207#define CLKCFG_MEM_800 (3 << 4)
1208#define CLKCFG_MEM_MASK (7 << 4)
1209
Jesse Barnesea056c12010-09-10 10:02:13 -07001210#define TSC1 0x11001
1211#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001212#define TR1 0x11006
1213#define TSFS 0x11020
1214#define TSFS_SLOPE_MASK 0x0000ff00
1215#define TSFS_SLOPE_SHIFT 8
1216#define TSFS_INTR_MASK 0x000000ff
1217
Jesse Barnesf97108d2010-01-29 11:27:07 -08001218#define CRSTANDVID 0x11100
1219#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1220#define PXVFREQ_PX_MASK 0x7f000000
1221#define PXVFREQ_PX_SHIFT 24
1222#define VIDFREQ_BASE 0x11110
1223#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1224#define VIDFREQ2 0x11114
1225#define VIDFREQ3 0x11118
1226#define VIDFREQ4 0x1111c
1227#define VIDFREQ_P0_MASK 0x1f000000
1228#define VIDFREQ_P0_SHIFT 24
1229#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1230#define VIDFREQ_P0_CSCLK_SHIFT 20
1231#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1232#define VIDFREQ_P0_CRCLK_SHIFT 16
1233#define VIDFREQ_P1_MASK 0x00001f00
1234#define VIDFREQ_P1_SHIFT 8
1235#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1236#define VIDFREQ_P1_CSCLK_SHIFT 4
1237#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1238#define INTTOEXT_BASE_ILK 0x11300
1239#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1240#define INTTOEXT_MAP3_SHIFT 24
1241#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1242#define INTTOEXT_MAP2_SHIFT 16
1243#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1244#define INTTOEXT_MAP1_SHIFT 8
1245#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1246#define INTTOEXT_MAP0_SHIFT 0
1247#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1248#define MEMSWCTL 0x11170 /* Ironlake only */
1249#define MEMCTL_CMD_MASK 0xe000
1250#define MEMCTL_CMD_SHIFT 13
1251#define MEMCTL_CMD_RCLK_OFF 0
1252#define MEMCTL_CMD_RCLK_ON 1
1253#define MEMCTL_CMD_CHFREQ 2
1254#define MEMCTL_CMD_CHVID 3
1255#define MEMCTL_CMD_VMMOFF 4
1256#define MEMCTL_CMD_VMMON 5
1257#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1258 when command complete */
1259#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1260#define MEMCTL_FREQ_SHIFT 8
1261#define MEMCTL_SFCAVM (1<<7)
1262#define MEMCTL_TGT_VID_MASK 0x007f
1263#define MEMIHYST 0x1117c
1264#define MEMINTREN 0x11180 /* 16 bits */
1265#define MEMINT_RSEXIT_EN (1<<8)
1266#define MEMINT_CX_SUPR_EN (1<<7)
1267#define MEMINT_CONT_BUSY_EN (1<<6)
1268#define MEMINT_AVG_BUSY_EN (1<<5)
1269#define MEMINT_EVAL_CHG_EN (1<<4)
1270#define MEMINT_MON_IDLE_EN (1<<3)
1271#define MEMINT_UP_EVAL_EN (1<<2)
1272#define MEMINT_DOWN_EVAL_EN (1<<1)
1273#define MEMINT_SW_CMD_EN (1<<0)
1274#define MEMINTRSTR 0x11182 /* 16 bits */
1275#define MEM_RSEXIT_MASK 0xc000
1276#define MEM_RSEXIT_SHIFT 14
1277#define MEM_CONT_BUSY_MASK 0x3000
1278#define MEM_CONT_BUSY_SHIFT 12
1279#define MEM_AVG_BUSY_MASK 0x0c00
1280#define MEM_AVG_BUSY_SHIFT 10
1281#define MEM_EVAL_CHG_MASK 0x0300
1282#define MEM_EVAL_BUSY_SHIFT 8
1283#define MEM_MON_IDLE_MASK 0x00c0
1284#define MEM_MON_IDLE_SHIFT 6
1285#define MEM_UP_EVAL_MASK 0x0030
1286#define MEM_UP_EVAL_SHIFT 4
1287#define MEM_DOWN_EVAL_MASK 0x000c
1288#define MEM_DOWN_EVAL_SHIFT 2
1289#define MEM_SW_CMD_MASK 0x0003
1290#define MEM_INT_STEER_GFX 0
1291#define MEM_INT_STEER_CMR 1
1292#define MEM_INT_STEER_SMI 2
1293#define MEM_INT_STEER_SCI 3
1294#define MEMINTRSTS 0x11184
1295#define MEMINT_RSEXIT (1<<7)
1296#define MEMINT_CONT_BUSY (1<<6)
1297#define MEMINT_AVG_BUSY (1<<5)
1298#define MEMINT_EVAL_CHG (1<<4)
1299#define MEMINT_MON_IDLE (1<<3)
1300#define MEMINT_UP_EVAL (1<<2)
1301#define MEMINT_DOWN_EVAL (1<<1)
1302#define MEMINT_SW_CMD (1<<0)
1303#define MEMMODECTL 0x11190
1304#define MEMMODE_BOOST_EN (1<<31)
1305#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1306#define MEMMODE_BOOST_FREQ_SHIFT 24
1307#define MEMMODE_IDLE_MODE_MASK 0x00030000
1308#define MEMMODE_IDLE_MODE_SHIFT 16
1309#define MEMMODE_IDLE_MODE_EVAL 0
1310#define MEMMODE_IDLE_MODE_CONT 1
1311#define MEMMODE_HWIDLE_EN (1<<15)
1312#define MEMMODE_SWMODE_EN (1<<14)
1313#define MEMMODE_RCLK_GATE (1<<13)
1314#define MEMMODE_HW_UPDATE (1<<12)
1315#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1316#define MEMMODE_FSTART_SHIFT 8
1317#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1318#define MEMMODE_FMAX_SHIFT 4
1319#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1320#define RCBMAXAVG 0x1119c
1321#define MEMSWCTL2 0x1119e /* Cantiga only */
1322#define SWMEMCMD_RENDER_OFF (0 << 13)
1323#define SWMEMCMD_RENDER_ON (1 << 13)
1324#define SWMEMCMD_SWFREQ (2 << 13)
1325#define SWMEMCMD_TARVID (3 << 13)
1326#define SWMEMCMD_VRM_OFF (4 << 13)
1327#define SWMEMCMD_VRM_ON (5 << 13)
1328#define CMDSTS (1<<12)
1329#define SFCAVM (1<<11)
1330#define SWFREQ_MASK 0x0380 /* P0-7 */
1331#define SWFREQ_SHIFT 7
1332#define TARVID_MASK 0x001f
1333#define MEMSTAT_CTG 0x111a0
1334#define RCBMINAVG 0x111a0
1335#define RCUPEI 0x111b0
1336#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001337#define RSTDBYCTL 0x111b8
1338#define RS1EN (1<<31)
1339#define RS2EN (1<<30)
1340#define RS3EN (1<<29)
1341#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1342#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1343#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1344#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1345#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1346#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1347#define RSX_STATUS_MASK (7<<20)
1348#define RSX_STATUS_ON (0<<20)
1349#define RSX_STATUS_RC1 (1<<20)
1350#define RSX_STATUS_RC1E (2<<20)
1351#define RSX_STATUS_RS1 (3<<20)
1352#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1353#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1354#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1355#define RSX_STATUS_RSVD2 (7<<20)
1356#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1357#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1358#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1359#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1360#define RS1CONTSAV_MASK (3<<14)
1361#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1362#define RS1CONTSAV_RSVD (1<<14)
1363#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1364#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1365#define NORMSLEXLAT_MASK (3<<12)
1366#define SLOW_RS123 (0<<12)
1367#define SLOW_RS23 (1<<12)
1368#define SLOW_RS3 (2<<12)
1369#define NORMAL_RS123 (3<<12)
1370#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1371#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1372#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1373#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1374#define RS_CSTATE_MASK (3<<4)
1375#define RS_CSTATE_C367_RS1 (0<<4)
1376#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1377#define RS_CSTATE_RSVD (2<<4)
1378#define RS_CSTATE_C367_RS2 (3<<4)
1379#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1380#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001381#define VIDCTL 0x111c0
1382#define VIDSTS 0x111c8
1383#define VIDSTART 0x111cc /* 8 bits */
1384#define MEMSTAT_ILK 0x111f8
1385#define MEMSTAT_VID_MASK 0x7f00
1386#define MEMSTAT_VID_SHIFT 8
1387#define MEMSTAT_PSTATE_MASK 0x00f8
1388#define MEMSTAT_PSTATE_SHIFT 3
1389#define MEMSTAT_MON_ACTV (1<<2)
1390#define MEMSTAT_SRC_CTL_MASK 0x0003
1391#define MEMSTAT_SRC_CTL_CORE 0
1392#define MEMSTAT_SRC_CTL_TRB 1
1393#define MEMSTAT_SRC_CTL_THM 2
1394#define MEMSTAT_SRC_CTL_STDBY 3
1395#define RCPREVBSYTUPAVG 0x113b8
1396#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001397#define PMMISC 0x11214
1398#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001399#define SDEW 0x1124c
1400#define CSIEW0 0x11250
1401#define CSIEW1 0x11254
1402#define CSIEW2 0x11258
1403#define PEW 0x1125c
1404#define DEW 0x11270
1405#define MCHAFE 0x112c0
1406#define CSIEC 0x112e0
1407#define DMIEC 0x112e4
1408#define DDREC 0x112e8
1409#define PEG0EC 0x112ec
1410#define PEG1EC 0x112f0
1411#define GFXEC 0x112f4
1412#define RPPREVBSYTUPAVG 0x113b8
1413#define RPPREVBSYTDNAVG 0x113bc
1414#define ECR 0x11600
1415#define ECR_GPFE (1<<31)
1416#define ECR_IMONE (1<<30)
1417#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1418#define OGW0 0x11608
1419#define OGW1 0x1160c
1420#define EG0 0x11610
1421#define EG1 0x11614
1422#define EG2 0x11618
1423#define EG3 0x1161c
1424#define EG4 0x11620
1425#define EG5 0x11624
1426#define EG6 0x11628
1427#define EG7 0x1162c
1428#define PXW 0x11664
1429#define PXWL 0x11680
1430#define LCFUSE02 0x116c0
1431#define LCFUSE_HIV_MASK 0x000000ff
1432#define CSIPLL0 0x12c10
1433#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001434#define PEG_BAND_GAP_DATA 0x14d68
1435
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001436#define GEN6_GT_PERF_STATUS 0x145948
1437#define GEN6_RP_STATE_LIMITS 0x145994
1438#define GEN6_RP_STATE_CAP 0x145998
1439
Jesse Barnes585fb112008-07-29 11:54:06 -07001440/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001441 * Logical Context regs
1442 */
1443#define CCID 0x2180
1444#define CCID_EN (1<<0)
1445/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001446 * Overlay regs
1447 */
1448
1449#define OVADD 0x30000
1450#define DOVSTA 0x30008
1451#define OC_BUF (0x3<<20)
1452#define OGAMC5 0x30010
1453#define OGAMC4 0x30014
1454#define OGAMC3 0x30018
1455#define OGAMC2 0x3001c
1456#define OGAMC1 0x30020
1457#define OGAMC0 0x30024
1458
1459/*
1460 * Display engine regs
1461 */
1462
1463/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001464#define _HTOTAL_A 0x60000
1465#define _HBLANK_A 0x60004
1466#define _HSYNC_A 0x60008
1467#define _VTOTAL_A 0x6000c
1468#define _VBLANK_A 0x60010
1469#define _VSYNC_A 0x60014
1470#define _PIPEASRC 0x6001c
1471#define _BCLRPAT_A 0x60020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001472#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001473
1474/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001475#define _HTOTAL_B 0x61000
1476#define _HBLANK_B 0x61004
1477#define _HSYNC_B 0x61008
1478#define _VTOTAL_B 0x6100c
1479#define _VBLANK_B 0x61010
1480#define _VSYNC_B 0x61014
1481#define _PIPEBSRC 0x6101c
1482#define _BCLRPAT_B 0x61020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001483#define _VSYNCSHIFT_B 0x61028
1484
Jesse Barnes585fb112008-07-29 11:54:06 -07001485
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1487#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1488#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1489#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1490#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1491#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1492#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001493#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001494
Jesse Barnes585fb112008-07-29 11:54:06 -07001495/* VGA port control */
1496#define ADPA 0x61100
1497#define ADPA_DAC_ENABLE (1<<31)
1498#define ADPA_DAC_DISABLE 0
1499#define ADPA_PIPE_SELECT_MASK (1<<30)
1500#define ADPA_PIPE_A_SELECT 0
1501#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001502#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001503#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1504#define ADPA_SETS_HVPOLARITY 0
1505#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1506#define ADPA_VSYNC_CNTL_ENABLE 0
1507#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1508#define ADPA_HSYNC_CNTL_ENABLE 0
1509#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1510#define ADPA_VSYNC_ACTIVE_LOW 0
1511#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1512#define ADPA_HSYNC_ACTIVE_LOW 0
1513#define ADPA_DPMS_MASK (~(3<<10))
1514#define ADPA_DPMS_ON (0<<10)
1515#define ADPA_DPMS_SUSPEND (1<<10)
1516#define ADPA_DPMS_STANDBY (2<<10)
1517#define ADPA_DPMS_OFF (3<<10)
1518
Chris Wilson939fe4d2010-10-09 10:33:26 +01001519
Jesse Barnes585fb112008-07-29 11:54:06 -07001520/* Hotplug control (945+ only) */
1521#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001522#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001523#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001524#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001525#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001526#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001527#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001528#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1529#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1530#define TV_HOTPLUG_INT_EN (1 << 18)
1531#define CRT_HOTPLUG_INT_EN (1 << 9)
1532#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001533#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1534/* must use period 64 on GM45 according to docs */
1535#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1536#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1537#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1538#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1539#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1540#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1541#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1542#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1543#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1544#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1545#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1546#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001547
1548#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001549#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001550#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001551#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001552#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001553#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001554#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001555#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1556#define TV_HOTPLUG_INT_STATUS (1 << 10)
1557#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1558#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1559#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1560#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1561#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1562#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1563
1564/* SDVO port control */
1565#define SDVOB 0x61140
1566#define SDVOC 0x61160
1567#define SDVO_ENABLE (1 << 31)
1568#define SDVO_PIPE_B_SELECT (1 << 30)
1569#define SDVO_STALL_SELECT (1 << 29)
1570#define SDVO_INTERRUPT_ENABLE (1 << 26)
1571/**
1572 * 915G/GM SDVO pixel multiplier.
1573 *
1574 * Programmed value is multiplier - 1, up to 5x.
1575 *
1576 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1577 */
1578#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1579#define SDVO_PORT_MULTIPLY_SHIFT 23
1580#define SDVO_PHASE_SELECT_MASK (15 << 19)
1581#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1582#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1583#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001584#define SDVO_ENCODING_SDVO (0x0 << 10)
1585#define SDVO_ENCODING_HDMI (0x2 << 10)
1586/** Requird for HDMI operation */
1587#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001588#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001589#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001590#define SDVO_AUDIO_ENABLE (1 << 6)
1591/** New with 965, default is to be set */
1592#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1593/** New with 965, default is to be set */
1594#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001595#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1596#define SDVO_DETECTED (1 << 2)
1597/* Bits to be preserved when writing */
1598#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1599#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1600
1601/* DVO port control */
1602#define DVOA 0x61120
1603#define DVOB 0x61140
1604#define DVOC 0x61160
1605#define DVO_ENABLE (1 << 31)
1606#define DVO_PIPE_B_SELECT (1 << 30)
1607#define DVO_PIPE_STALL_UNUSED (0 << 28)
1608#define DVO_PIPE_STALL (1 << 28)
1609#define DVO_PIPE_STALL_TV (2 << 28)
1610#define DVO_PIPE_STALL_MASK (3 << 28)
1611#define DVO_USE_VGA_SYNC (1 << 15)
1612#define DVO_DATA_ORDER_I740 (0 << 14)
1613#define DVO_DATA_ORDER_FP (1 << 14)
1614#define DVO_VSYNC_DISABLE (1 << 11)
1615#define DVO_HSYNC_DISABLE (1 << 10)
1616#define DVO_VSYNC_TRISTATE (1 << 9)
1617#define DVO_HSYNC_TRISTATE (1 << 8)
1618#define DVO_BORDER_ENABLE (1 << 7)
1619#define DVO_DATA_ORDER_GBRG (1 << 6)
1620#define DVO_DATA_ORDER_RGGB (0 << 6)
1621#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1622#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1623#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1624#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1625#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1626#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1627#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1628#define DVO_PRESERVE_MASK (0x7<<24)
1629#define DVOA_SRCDIM 0x61124
1630#define DVOB_SRCDIM 0x61144
1631#define DVOC_SRCDIM 0x61164
1632#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1633#define DVO_SRCDIM_VERTICAL_SHIFT 0
1634
1635/* LVDS port control */
1636#define LVDS 0x61180
1637/*
1638 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1639 * the DPLL semantics change when the LVDS is assigned to that pipe.
1640 */
1641#define LVDS_PORT_EN (1 << 31)
1642/* Selects pipe B for LVDS data. Must be set on pre-965. */
1643#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001644#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001645#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001646/* LVDS dithering flag on 965/g4x platform */
1647#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001648/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1649#define LVDS_VSYNC_POLARITY (1 << 21)
1650#define LVDS_HSYNC_POLARITY (1 << 20)
1651
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001652/* Enable border for unscaled (or aspect-scaled) display */
1653#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001654/*
1655 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1656 * pixel.
1657 */
1658#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1659#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1660#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1661/*
1662 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1663 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1664 * on.
1665 */
1666#define LVDS_A3_POWER_MASK (3 << 6)
1667#define LVDS_A3_POWER_DOWN (0 << 6)
1668#define LVDS_A3_POWER_UP (3 << 6)
1669/*
1670 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1671 * is set.
1672 */
1673#define LVDS_CLKB_POWER_MASK (3 << 4)
1674#define LVDS_CLKB_POWER_DOWN (0 << 4)
1675#define LVDS_CLKB_POWER_UP (3 << 4)
1676/*
1677 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1678 * setting for whether we are in dual-channel mode. The B3 pair will
1679 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1680 */
1681#define LVDS_B0B3_POWER_MASK (3 << 2)
1682#define LVDS_B0B3_POWER_DOWN (0 << 2)
1683#define LVDS_B0B3_POWER_UP (3 << 2)
1684
David Härdeman3c17fe42010-09-24 21:44:32 +02001685/* Video Data Island Packet control */
1686#define VIDEO_DIP_DATA 0x61178
1687#define VIDEO_DIP_CTL 0x61170
1688#define VIDEO_DIP_ENABLE (1 << 31)
1689#define VIDEO_DIP_PORT_B (1 << 29)
1690#define VIDEO_DIP_PORT_C (2 << 29)
1691#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1692#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1693#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1694#define VIDEO_DIP_SELECT_AVI (0 << 19)
1695#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1696#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001697#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001698#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1699#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1700#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1701
Jesse Barnes585fb112008-07-29 11:54:06 -07001702/* Panel power sequencing */
1703#define PP_STATUS 0x61200
1704#define PP_ON (1 << 31)
1705/*
1706 * Indicates that all dependencies of the panel are on:
1707 *
1708 * - PLL enabled
1709 * - pipe enabled
1710 * - LVDS/DVOB/DVOC on
1711 */
1712#define PP_READY (1 << 30)
1713#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001714#define PP_SEQUENCE_POWER_UP (1 << 28)
1715#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1716#define PP_SEQUENCE_MASK (3 << 28)
1717#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001718#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001719#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001720#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1721#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1722#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1723#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1724#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1725#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1726#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1727#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1728#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001729#define PP_CONTROL 0x61204
1730#define POWER_TARGET_ON (1 << 0)
1731#define PP_ON_DELAYS 0x61208
1732#define PP_OFF_DELAYS 0x6120c
1733#define PP_DIVISOR 0x61210
1734
1735/* Panel fitting */
1736#define PFIT_CONTROL 0x61230
1737#define PFIT_ENABLE (1 << 31)
1738#define PFIT_PIPE_MASK (3 << 29)
1739#define PFIT_PIPE_SHIFT 29
1740#define VERT_INTERP_DISABLE (0 << 10)
1741#define VERT_INTERP_BILINEAR (1 << 10)
1742#define VERT_INTERP_MASK (3 << 10)
1743#define VERT_AUTO_SCALE (1 << 9)
1744#define HORIZ_INTERP_DISABLE (0 << 6)
1745#define HORIZ_INTERP_BILINEAR (1 << 6)
1746#define HORIZ_INTERP_MASK (3 << 6)
1747#define HORIZ_AUTO_SCALE (1 << 5)
1748#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001749#define PFIT_FILTER_FUZZY (0 << 24)
1750#define PFIT_SCALING_AUTO (0 << 26)
1751#define PFIT_SCALING_PROGRAMMED (1 << 26)
1752#define PFIT_SCALING_PILLAR (2 << 26)
1753#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001754#define PFIT_PGM_RATIOS 0x61234
1755#define PFIT_VERT_SCALE_MASK 0xfff00000
1756#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001757/* Pre-965 */
1758#define PFIT_VERT_SCALE_SHIFT 20
1759#define PFIT_VERT_SCALE_MASK 0xfff00000
1760#define PFIT_HORIZ_SCALE_SHIFT 4
1761#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1762/* 965+ */
1763#define PFIT_VERT_SCALE_SHIFT_965 16
1764#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1765#define PFIT_HORIZ_SCALE_SHIFT_965 0
1766#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1767
Jesse Barnes585fb112008-07-29 11:54:06 -07001768#define PFIT_AUTO_RATIOS 0x61238
1769
1770/* Backlight control */
1771#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001772#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
Jesse Barnes585fb112008-07-29 11:54:06 -07001773#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001774#define BLM_COMBINATION_MODE (1 << 30)
1775/*
1776 * This is the most significant 15 bits of the number of backlight cycles in a
1777 * complete cycle of the modulated backlight control.
1778 *
1779 * The actual value is this field multiplied by two.
1780 */
1781#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1782#define BLM_LEGACY_MODE (1 << 16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001783/*
1784 * This is the number of cycles out of the backlight modulation cycle for which
1785 * the backlight is on.
1786 *
1787 * This field must be no greater than the number of cycles in the complete
1788 * backlight modulation cycle.
1789 */
1790#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1791#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1792
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001793#define BLC_HIST_CTL 0x61260
1794
Jesse Barnes585fb112008-07-29 11:54:06 -07001795/* TV port control */
1796#define TV_CTL 0x68000
1797/** Enables the TV encoder */
1798# define TV_ENC_ENABLE (1 << 31)
1799/** Sources the TV encoder input from pipe B instead of A. */
1800# define TV_ENC_PIPEB_SELECT (1 << 30)
1801/** Outputs composite video (DAC A only) */
1802# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1803/** Outputs SVideo video (DAC B/C) */
1804# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1805/** Outputs Component video (DAC A/B/C) */
1806# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1807/** Outputs Composite and SVideo (DAC A/B/C) */
1808# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1809# define TV_TRILEVEL_SYNC (1 << 21)
1810/** Enables slow sync generation (945GM only) */
1811# define TV_SLOW_SYNC (1 << 20)
1812/** Selects 4x oversampling for 480i and 576p */
1813# define TV_OVERSAMPLE_4X (0 << 18)
1814/** Selects 2x oversampling for 720p and 1080i */
1815# define TV_OVERSAMPLE_2X (1 << 18)
1816/** Selects no oversampling for 1080p */
1817# define TV_OVERSAMPLE_NONE (2 << 18)
1818/** Selects 8x oversampling */
1819# define TV_OVERSAMPLE_8X (3 << 18)
1820/** Selects progressive mode rather than interlaced */
1821# define TV_PROGRESSIVE (1 << 17)
1822/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1823# define TV_PAL_BURST (1 << 16)
1824/** Field for setting delay of Y compared to C */
1825# define TV_YC_SKEW_MASK (7 << 12)
1826/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1827# define TV_ENC_SDP_FIX (1 << 11)
1828/**
1829 * Enables a fix for the 915GM only.
1830 *
1831 * Not sure what it does.
1832 */
1833# define TV_ENC_C0_FIX (1 << 10)
1834/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001835# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001836# define TV_FUSE_STATE_MASK (3 << 4)
1837/** Read-only state that reports all features enabled */
1838# define TV_FUSE_STATE_ENABLED (0 << 4)
1839/** Read-only state that reports that Macrovision is disabled in hardware*/
1840# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1841/** Read-only state that reports that TV-out is disabled in hardware. */
1842# define TV_FUSE_STATE_DISABLED (2 << 4)
1843/** Normal operation */
1844# define TV_TEST_MODE_NORMAL (0 << 0)
1845/** Encoder test pattern 1 - combo pattern */
1846# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1847/** Encoder test pattern 2 - full screen vertical 75% color bars */
1848# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1849/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1850# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1851/** Encoder test pattern 4 - random noise */
1852# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1853/** Encoder test pattern 5 - linear color ramps */
1854# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1855/**
1856 * This test mode forces the DACs to 50% of full output.
1857 *
1858 * This is used for load detection in combination with TVDAC_SENSE_MASK
1859 */
1860# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1861# define TV_TEST_MODE_MASK (7 << 0)
1862
1863#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001864# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001865/**
1866 * Reports that DAC state change logic has reported change (RO).
1867 *
1868 * This gets cleared when TV_DAC_STATE_EN is cleared
1869*/
1870# define TVDAC_STATE_CHG (1 << 31)
1871# define TVDAC_SENSE_MASK (7 << 28)
1872/** Reports that DAC A voltage is above the detect threshold */
1873# define TVDAC_A_SENSE (1 << 30)
1874/** Reports that DAC B voltage is above the detect threshold */
1875# define TVDAC_B_SENSE (1 << 29)
1876/** Reports that DAC C voltage is above the detect threshold */
1877# define TVDAC_C_SENSE (1 << 28)
1878/**
1879 * Enables DAC state detection logic, for load-based TV detection.
1880 *
1881 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1882 * to off, for load detection to work.
1883 */
1884# define TVDAC_STATE_CHG_EN (1 << 27)
1885/** Sets the DAC A sense value to high */
1886# define TVDAC_A_SENSE_CTL (1 << 26)
1887/** Sets the DAC B sense value to high */
1888# define TVDAC_B_SENSE_CTL (1 << 25)
1889/** Sets the DAC C sense value to high */
1890# define TVDAC_C_SENSE_CTL (1 << 24)
1891/** Overrides the ENC_ENABLE and DAC voltage levels */
1892# define DAC_CTL_OVERRIDE (1 << 7)
1893/** Sets the slew rate. Must be preserved in software */
1894# define ENC_TVDAC_SLEW_FAST (1 << 6)
1895# define DAC_A_1_3_V (0 << 4)
1896# define DAC_A_1_1_V (1 << 4)
1897# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001898# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001899# define DAC_B_1_3_V (0 << 2)
1900# define DAC_B_1_1_V (1 << 2)
1901# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001902# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001903# define DAC_C_1_3_V (0 << 0)
1904# define DAC_C_1_1_V (1 << 0)
1905# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001906# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001907
1908/**
1909 * CSC coefficients are stored in a floating point format with 9 bits of
1910 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1911 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1912 * -1 (0x3) being the only legal negative value.
1913 */
1914#define TV_CSC_Y 0x68010
1915# define TV_RY_MASK 0x07ff0000
1916# define TV_RY_SHIFT 16
1917# define TV_GY_MASK 0x00000fff
1918# define TV_GY_SHIFT 0
1919
1920#define TV_CSC_Y2 0x68014
1921# define TV_BY_MASK 0x07ff0000
1922# define TV_BY_SHIFT 16
1923/**
1924 * Y attenuation for component video.
1925 *
1926 * Stored in 1.9 fixed point.
1927 */
1928# define TV_AY_MASK 0x000003ff
1929# define TV_AY_SHIFT 0
1930
1931#define TV_CSC_U 0x68018
1932# define TV_RU_MASK 0x07ff0000
1933# define TV_RU_SHIFT 16
1934# define TV_GU_MASK 0x000007ff
1935# define TV_GU_SHIFT 0
1936
1937#define TV_CSC_U2 0x6801c
1938# define TV_BU_MASK 0x07ff0000
1939# define TV_BU_SHIFT 16
1940/**
1941 * U attenuation for component video.
1942 *
1943 * Stored in 1.9 fixed point.
1944 */
1945# define TV_AU_MASK 0x000003ff
1946# define TV_AU_SHIFT 0
1947
1948#define TV_CSC_V 0x68020
1949# define TV_RV_MASK 0x0fff0000
1950# define TV_RV_SHIFT 16
1951# define TV_GV_MASK 0x000007ff
1952# define TV_GV_SHIFT 0
1953
1954#define TV_CSC_V2 0x68024
1955# define TV_BV_MASK 0x07ff0000
1956# define TV_BV_SHIFT 16
1957/**
1958 * V attenuation for component video.
1959 *
1960 * Stored in 1.9 fixed point.
1961 */
1962# define TV_AV_MASK 0x000007ff
1963# define TV_AV_SHIFT 0
1964
1965#define TV_CLR_KNOBS 0x68028
1966/** 2s-complement brightness adjustment */
1967# define TV_BRIGHTNESS_MASK 0xff000000
1968# define TV_BRIGHTNESS_SHIFT 24
1969/** Contrast adjustment, as a 2.6 unsigned floating point number */
1970# define TV_CONTRAST_MASK 0x00ff0000
1971# define TV_CONTRAST_SHIFT 16
1972/** Saturation adjustment, as a 2.6 unsigned floating point number */
1973# define TV_SATURATION_MASK 0x0000ff00
1974# define TV_SATURATION_SHIFT 8
1975/** Hue adjustment, as an integer phase angle in degrees */
1976# define TV_HUE_MASK 0x000000ff
1977# define TV_HUE_SHIFT 0
1978
1979#define TV_CLR_LEVEL 0x6802c
1980/** Controls the DAC level for black */
1981# define TV_BLACK_LEVEL_MASK 0x01ff0000
1982# define TV_BLACK_LEVEL_SHIFT 16
1983/** Controls the DAC level for blanking */
1984# define TV_BLANK_LEVEL_MASK 0x000001ff
1985# define TV_BLANK_LEVEL_SHIFT 0
1986
1987#define TV_H_CTL_1 0x68030
1988/** Number of pixels in the hsync. */
1989# define TV_HSYNC_END_MASK 0x1fff0000
1990# define TV_HSYNC_END_SHIFT 16
1991/** Total number of pixels minus one in the line (display and blanking). */
1992# define TV_HTOTAL_MASK 0x00001fff
1993# define TV_HTOTAL_SHIFT 0
1994
1995#define TV_H_CTL_2 0x68034
1996/** Enables the colorburst (needed for non-component color) */
1997# define TV_BURST_ENA (1 << 31)
1998/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1999# define TV_HBURST_START_SHIFT 16
2000# define TV_HBURST_START_MASK 0x1fff0000
2001/** Length of the colorburst */
2002# define TV_HBURST_LEN_SHIFT 0
2003# define TV_HBURST_LEN_MASK 0x0001fff
2004
2005#define TV_H_CTL_3 0x68038
2006/** End of hblank, measured in pixels minus one from start of hsync */
2007# define TV_HBLANK_END_SHIFT 16
2008# define TV_HBLANK_END_MASK 0x1fff0000
2009/** Start of hblank, measured in pixels minus one from start of hsync */
2010# define TV_HBLANK_START_SHIFT 0
2011# define TV_HBLANK_START_MASK 0x0001fff
2012
2013#define TV_V_CTL_1 0x6803c
2014/** XXX */
2015# define TV_NBR_END_SHIFT 16
2016# define TV_NBR_END_MASK 0x07ff0000
2017/** XXX */
2018# define TV_VI_END_F1_SHIFT 8
2019# define TV_VI_END_F1_MASK 0x00003f00
2020/** XXX */
2021# define TV_VI_END_F2_SHIFT 0
2022# define TV_VI_END_F2_MASK 0x0000003f
2023
2024#define TV_V_CTL_2 0x68040
2025/** Length of vsync, in half lines */
2026# define TV_VSYNC_LEN_MASK 0x07ff0000
2027# define TV_VSYNC_LEN_SHIFT 16
2028/** Offset of the start of vsync in field 1, measured in one less than the
2029 * number of half lines.
2030 */
2031# define TV_VSYNC_START_F1_MASK 0x00007f00
2032# define TV_VSYNC_START_F1_SHIFT 8
2033/**
2034 * Offset of the start of vsync in field 2, measured in one less than the
2035 * number of half lines.
2036 */
2037# define TV_VSYNC_START_F2_MASK 0x0000007f
2038# define TV_VSYNC_START_F2_SHIFT 0
2039
2040#define TV_V_CTL_3 0x68044
2041/** Enables generation of the equalization signal */
2042# define TV_EQUAL_ENA (1 << 31)
2043/** Length of vsync, in half lines */
2044# define TV_VEQ_LEN_MASK 0x007f0000
2045# define TV_VEQ_LEN_SHIFT 16
2046/** Offset of the start of equalization in field 1, measured in one less than
2047 * the number of half lines.
2048 */
2049# define TV_VEQ_START_F1_MASK 0x0007f00
2050# define TV_VEQ_START_F1_SHIFT 8
2051/**
2052 * Offset of the start of equalization in field 2, measured in one less than
2053 * the number of half lines.
2054 */
2055# define TV_VEQ_START_F2_MASK 0x000007f
2056# define TV_VEQ_START_F2_SHIFT 0
2057
2058#define TV_V_CTL_4 0x68048
2059/**
2060 * Offset to start of vertical colorburst, measured in one less than the
2061 * number of lines from vertical start.
2062 */
2063# define TV_VBURST_START_F1_MASK 0x003f0000
2064# define TV_VBURST_START_F1_SHIFT 16
2065/**
2066 * Offset to the end of vertical colorburst, measured in one less than the
2067 * number of lines from the start of NBR.
2068 */
2069# define TV_VBURST_END_F1_MASK 0x000000ff
2070# define TV_VBURST_END_F1_SHIFT 0
2071
2072#define TV_V_CTL_5 0x6804c
2073/**
2074 * Offset to start of vertical colorburst, measured in one less than the
2075 * number of lines from vertical start.
2076 */
2077# define TV_VBURST_START_F2_MASK 0x003f0000
2078# define TV_VBURST_START_F2_SHIFT 16
2079/**
2080 * Offset to the end of vertical colorburst, measured in one less than the
2081 * number of lines from the start of NBR.
2082 */
2083# define TV_VBURST_END_F2_MASK 0x000000ff
2084# define TV_VBURST_END_F2_SHIFT 0
2085
2086#define TV_V_CTL_6 0x68050
2087/**
2088 * Offset to start of vertical colorburst, measured in one less than the
2089 * number of lines from vertical start.
2090 */
2091# define TV_VBURST_START_F3_MASK 0x003f0000
2092# define TV_VBURST_START_F3_SHIFT 16
2093/**
2094 * Offset to the end of vertical colorburst, measured in one less than the
2095 * number of lines from the start of NBR.
2096 */
2097# define TV_VBURST_END_F3_MASK 0x000000ff
2098# define TV_VBURST_END_F3_SHIFT 0
2099
2100#define TV_V_CTL_7 0x68054
2101/**
2102 * Offset to start of vertical colorburst, measured in one less than the
2103 * number of lines from vertical start.
2104 */
2105# define TV_VBURST_START_F4_MASK 0x003f0000
2106# define TV_VBURST_START_F4_SHIFT 16
2107/**
2108 * Offset to the end of vertical colorburst, measured in one less than the
2109 * number of lines from the start of NBR.
2110 */
2111# define TV_VBURST_END_F4_MASK 0x000000ff
2112# define TV_VBURST_END_F4_SHIFT 0
2113
2114#define TV_SC_CTL_1 0x68060
2115/** Turns on the first subcarrier phase generation DDA */
2116# define TV_SC_DDA1_EN (1 << 31)
2117/** Turns on the first subcarrier phase generation DDA */
2118# define TV_SC_DDA2_EN (1 << 30)
2119/** Turns on the first subcarrier phase generation DDA */
2120# define TV_SC_DDA3_EN (1 << 29)
2121/** Sets the subcarrier DDA to reset frequency every other field */
2122# define TV_SC_RESET_EVERY_2 (0 << 24)
2123/** Sets the subcarrier DDA to reset frequency every fourth field */
2124# define TV_SC_RESET_EVERY_4 (1 << 24)
2125/** Sets the subcarrier DDA to reset frequency every eighth field */
2126# define TV_SC_RESET_EVERY_8 (2 << 24)
2127/** Sets the subcarrier DDA to never reset the frequency */
2128# define TV_SC_RESET_NEVER (3 << 24)
2129/** Sets the peak amplitude of the colorburst.*/
2130# define TV_BURST_LEVEL_MASK 0x00ff0000
2131# define TV_BURST_LEVEL_SHIFT 16
2132/** Sets the increment of the first subcarrier phase generation DDA */
2133# define TV_SCDDA1_INC_MASK 0x00000fff
2134# define TV_SCDDA1_INC_SHIFT 0
2135
2136#define TV_SC_CTL_2 0x68064
2137/** Sets the rollover for the second subcarrier phase generation DDA */
2138# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2139# define TV_SCDDA2_SIZE_SHIFT 16
2140/** Sets the increent of the second subcarrier phase generation DDA */
2141# define TV_SCDDA2_INC_MASK 0x00007fff
2142# define TV_SCDDA2_INC_SHIFT 0
2143
2144#define TV_SC_CTL_3 0x68068
2145/** Sets the rollover for the third subcarrier phase generation DDA */
2146# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2147# define TV_SCDDA3_SIZE_SHIFT 16
2148/** Sets the increent of the third subcarrier phase generation DDA */
2149# define TV_SCDDA3_INC_MASK 0x00007fff
2150# define TV_SCDDA3_INC_SHIFT 0
2151
2152#define TV_WIN_POS 0x68070
2153/** X coordinate of the display from the start of horizontal active */
2154# define TV_XPOS_MASK 0x1fff0000
2155# define TV_XPOS_SHIFT 16
2156/** Y coordinate of the display from the start of vertical active (NBR) */
2157# define TV_YPOS_MASK 0x00000fff
2158# define TV_YPOS_SHIFT 0
2159
2160#define TV_WIN_SIZE 0x68074
2161/** Horizontal size of the display window, measured in pixels*/
2162# define TV_XSIZE_MASK 0x1fff0000
2163# define TV_XSIZE_SHIFT 16
2164/**
2165 * Vertical size of the display window, measured in pixels.
2166 *
2167 * Must be even for interlaced modes.
2168 */
2169# define TV_YSIZE_MASK 0x00000fff
2170# define TV_YSIZE_SHIFT 0
2171
2172#define TV_FILTER_CTL_1 0x68080
2173/**
2174 * Enables automatic scaling calculation.
2175 *
2176 * If set, the rest of the registers are ignored, and the calculated values can
2177 * be read back from the register.
2178 */
2179# define TV_AUTO_SCALE (1 << 31)
2180/**
2181 * Disables the vertical filter.
2182 *
2183 * This is required on modes more than 1024 pixels wide */
2184# define TV_V_FILTER_BYPASS (1 << 29)
2185/** Enables adaptive vertical filtering */
2186# define TV_VADAPT (1 << 28)
2187# define TV_VADAPT_MODE_MASK (3 << 26)
2188/** Selects the least adaptive vertical filtering mode */
2189# define TV_VADAPT_MODE_LEAST (0 << 26)
2190/** Selects the moderately adaptive vertical filtering mode */
2191# define TV_VADAPT_MODE_MODERATE (1 << 26)
2192/** Selects the most adaptive vertical filtering mode */
2193# define TV_VADAPT_MODE_MOST (3 << 26)
2194/**
2195 * Sets the horizontal scaling factor.
2196 *
2197 * This should be the fractional part of the horizontal scaling factor divided
2198 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2199 *
2200 * (src width - 1) / ((oversample * dest width) - 1)
2201 */
2202# define TV_HSCALE_FRAC_MASK 0x00003fff
2203# define TV_HSCALE_FRAC_SHIFT 0
2204
2205#define TV_FILTER_CTL_2 0x68084
2206/**
2207 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2208 *
2209 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2210 */
2211# define TV_VSCALE_INT_MASK 0x00038000
2212# define TV_VSCALE_INT_SHIFT 15
2213/**
2214 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2215 *
2216 * \sa TV_VSCALE_INT_MASK
2217 */
2218# define TV_VSCALE_FRAC_MASK 0x00007fff
2219# define TV_VSCALE_FRAC_SHIFT 0
2220
2221#define TV_FILTER_CTL_3 0x68088
2222/**
2223 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2224 *
2225 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2226 *
2227 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2228 */
2229# define TV_VSCALE_IP_INT_MASK 0x00038000
2230# define TV_VSCALE_IP_INT_SHIFT 15
2231/**
2232 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2233 *
2234 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2235 *
2236 * \sa TV_VSCALE_IP_INT_MASK
2237 */
2238# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2239# define TV_VSCALE_IP_FRAC_SHIFT 0
2240
2241#define TV_CC_CONTROL 0x68090
2242# define TV_CC_ENABLE (1 << 31)
2243/**
2244 * Specifies which field to send the CC data in.
2245 *
2246 * CC data is usually sent in field 0.
2247 */
2248# define TV_CC_FID_MASK (1 << 27)
2249# define TV_CC_FID_SHIFT 27
2250/** Sets the horizontal position of the CC data. Usually 135. */
2251# define TV_CC_HOFF_MASK 0x03ff0000
2252# define TV_CC_HOFF_SHIFT 16
2253/** Sets the vertical position of the CC data. Usually 21 */
2254# define TV_CC_LINE_MASK 0x0000003f
2255# define TV_CC_LINE_SHIFT 0
2256
2257#define TV_CC_DATA 0x68094
2258# define TV_CC_RDY (1 << 31)
2259/** Second word of CC data to be transmitted. */
2260# define TV_CC_DATA_2_MASK 0x007f0000
2261# define TV_CC_DATA_2_SHIFT 16
2262/** First word of CC data to be transmitted. */
2263# define TV_CC_DATA_1_MASK 0x0000007f
2264# define TV_CC_DATA_1_SHIFT 0
2265
2266#define TV_H_LUMA_0 0x68100
2267#define TV_H_LUMA_59 0x681ec
2268#define TV_H_CHROMA_0 0x68200
2269#define TV_H_CHROMA_59 0x682ec
2270#define TV_V_LUMA_0 0x68300
2271#define TV_V_LUMA_42 0x683a8
2272#define TV_V_CHROMA_0 0x68400
2273#define TV_V_CHROMA_42 0x684a8
2274
Keith Packard040d87f2009-05-30 20:42:33 -07002275/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002276#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002277#define DP_B 0x64100
2278#define DP_C 0x64200
2279#define DP_D 0x64300
2280
2281#define DP_PORT_EN (1 << 31)
2282#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002283#define DP_PIPE_MASK (1 << 30)
2284
Keith Packard040d87f2009-05-30 20:42:33 -07002285/* Link training mode - select a suitable mode for each stage */
2286#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2287#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2288#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2289#define DP_LINK_TRAIN_OFF (3 << 28)
2290#define DP_LINK_TRAIN_MASK (3 << 28)
2291#define DP_LINK_TRAIN_SHIFT 28
2292
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002293/* CPT Link training mode */
2294#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2295#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2296#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2297#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2298#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2299#define DP_LINK_TRAIN_SHIFT_CPT 8
2300
Keith Packard040d87f2009-05-30 20:42:33 -07002301/* Signal voltages. These are mostly controlled by the other end */
2302#define DP_VOLTAGE_0_4 (0 << 25)
2303#define DP_VOLTAGE_0_6 (1 << 25)
2304#define DP_VOLTAGE_0_8 (2 << 25)
2305#define DP_VOLTAGE_1_2 (3 << 25)
2306#define DP_VOLTAGE_MASK (7 << 25)
2307#define DP_VOLTAGE_SHIFT 25
2308
2309/* Signal pre-emphasis levels, like voltages, the other end tells us what
2310 * they want
2311 */
2312#define DP_PRE_EMPHASIS_0 (0 << 22)
2313#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2314#define DP_PRE_EMPHASIS_6 (2 << 22)
2315#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2316#define DP_PRE_EMPHASIS_MASK (7 << 22)
2317#define DP_PRE_EMPHASIS_SHIFT 22
2318
2319/* How many wires to use. I guess 3 was too hard */
2320#define DP_PORT_WIDTH_1 (0 << 19)
2321#define DP_PORT_WIDTH_2 (1 << 19)
2322#define DP_PORT_WIDTH_4 (3 << 19)
2323#define DP_PORT_WIDTH_MASK (7 << 19)
2324
2325/* Mystic DPCD version 1.1 special mode */
2326#define DP_ENHANCED_FRAMING (1 << 18)
2327
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002328/* eDP */
2329#define DP_PLL_FREQ_270MHZ (0 << 16)
2330#define DP_PLL_FREQ_160MHZ (1 << 16)
2331#define DP_PLL_FREQ_MASK (3 << 16)
2332
Keith Packard040d87f2009-05-30 20:42:33 -07002333/** locked once port is enabled */
2334#define DP_PORT_REVERSAL (1 << 15)
2335
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002336/* eDP */
2337#define DP_PLL_ENABLE (1 << 14)
2338
Keith Packard040d87f2009-05-30 20:42:33 -07002339/** sends the clock on lane 15 of the PEG for debug */
2340#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2341
2342#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002343#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002344
2345/** limit RGB values to avoid confusing TVs */
2346#define DP_COLOR_RANGE_16_235 (1 << 8)
2347
2348/** Turn on the audio link */
2349#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2350
2351/** vs and hs sync polarity */
2352#define DP_SYNC_VS_HIGH (1 << 4)
2353#define DP_SYNC_HS_HIGH (1 << 3)
2354
2355/** A fantasy */
2356#define DP_DETECTED (1 << 2)
2357
2358/** The aux channel provides a way to talk to the
2359 * signal sink for DDC etc. Max packet size supported
2360 * is 20 bytes in each direction, hence the 5 fixed
2361 * data registers
2362 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002363#define DPA_AUX_CH_CTL 0x64010
2364#define DPA_AUX_CH_DATA1 0x64014
2365#define DPA_AUX_CH_DATA2 0x64018
2366#define DPA_AUX_CH_DATA3 0x6401c
2367#define DPA_AUX_CH_DATA4 0x64020
2368#define DPA_AUX_CH_DATA5 0x64024
2369
Keith Packard040d87f2009-05-30 20:42:33 -07002370#define DPB_AUX_CH_CTL 0x64110
2371#define DPB_AUX_CH_DATA1 0x64114
2372#define DPB_AUX_CH_DATA2 0x64118
2373#define DPB_AUX_CH_DATA3 0x6411c
2374#define DPB_AUX_CH_DATA4 0x64120
2375#define DPB_AUX_CH_DATA5 0x64124
2376
2377#define DPC_AUX_CH_CTL 0x64210
2378#define DPC_AUX_CH_DATA1 0x64214
2379#define DPC_AUX_CH_DATA2 0x64218
2380#define DPC_AUX_CH_DATA3 0x6421c
2381#define DPC_AUX_CH_DATA4 0x64220
2382#define DPC_AUX_CH_DATA5 0x64224
2383
2384#define DPD_AUX_CH_CTL 0x64310
2385#define DPD_AUX_CH_DATA1 0x64314
2386#define DPD_AUX_CH_DATA2 0x64318
2387#define DPD_AUX_CH_DATA3 0x6431c
2388#define DPD_AUX_CH_DATA4 0x64320
2389#define DPD_AUX_CH_DATA5 0x64324
2390
2391#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2392#define DP_AUX_CH_CTL_DONE (1 << 30)
2393#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2394#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2395#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2396#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2397#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2398#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2399#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2400#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2401#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2402#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2403#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2404#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2405#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2406#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2407#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2408#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2409#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2410#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2411#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2412
2413/*
2414 * Computing GMCH M and N values for the Display Port link
2415 *
2416 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2417 *
2418 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2419 *
2420 * The GMCH value is used internally
2421 *
2422 * bytes_per_pixel is the number of bytes coming out of the plane,
2423 * which is after the LUTs, so we want the bytes for our color format.
2424 * For our current usage, this is always 3, one byte for R, G and B.
2425 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002426#define _PIPEA_GMCH_DATA_M 0x70050
2427#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002428
2429/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2430#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2431#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2432
2433#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2434
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002435#define _PIPEA_GMCH_DATA_N 0x70054
2436#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002437#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2438
2439/*
2440 * Computing Link M and N values for the Display Port link
2441 *
2442 * Link M / N = pixel_clock / ls_clk
2443 *
2444 * (the DP spec calls pixel_clock the 'strm_clk')
2445 *
2446 * The Link value is transmitted in the Main Stream
2447 * Attributes and VB-ID.
2448 */
2449
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002450#define _PIPEA_DP_LINK_M 0x70060
2451#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002452#define PIPEA_DP_LINK_M_MASK (0xffffff)
2453
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002454#define _PIPEA_DP_LINK_N 0x70064
2455#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002456#define PIPEA_DP_LINK_N_MASK (0xffffff)
2457
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002458#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2459#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2460#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2461#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2462
Jesse Barnes585fb112008-07-29 11:54:06 -07002463/* Display & cursor control */
2464
2465/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002466#define _PIPEADSL 0x70000
Chris Wilson58e10eb2010-10-03 10:56:11 +01002467#define DSL_LINEMASK 0x00000fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002468#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002469#define PIPECONF_ENABLE (1<<31)
2470#define PIPECONF_DISABLE 0
2471#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002472#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002473#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002474#define PIPECONF_SINGLE_WIDE 0
2475#define PIPECONF_PIPE_UNLOCKED 0
2476#define PIPECONF_PIPE_LOCKED (1<<25)
2477#define PIPECONF_PALETTE 0
2478#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002479#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002480#define PIPECONF_INTERLACE_MASK (7 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002481/* Note that pre-gen3 does not support interlaced display directly. Panel
2482 * fitting must be disabled on pre-ilk for interlaced. */
2483#define PIPECONF_PROGRESSIVE (0 << 21)
2484#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2485#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2486#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2487#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2488/* Ironlake and later have a complete new set of values for interlaced. PFIT
2489 * means panel fitter required, PF means progressive fetch, DBL means power
2490 * saving pixel doubling. */
2491#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2492#define PIPECONF_INTERLACED_ILK (3 << 21)
2493#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2494#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002495#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002496#define PIPECONF_BPP_MASK (0x000000e0)
2497#define PIPECONF_BPP_8 (0<<5)
2498#define PIPECONF_BPP_10 (1<<5)
2499#define PIPECONF_BPP_6 (2<<5)
2500#define PIPECONF_BPP_12 (3<<5)
2501#define PIPECONF_DITHER_EN (1<<4)
2502#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2503#define PIPECONF_DITHER_TYPE_SP (0<<2)
2504#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2505#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2506#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002507#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002508#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002509#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002510#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2511#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2512#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002513#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002514#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2515#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2516#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2517#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002518#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002519#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2520#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2521#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2522#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2523#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2524#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002525#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002526#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002527#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2528#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002529#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2530#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2531#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002532#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002533#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2534#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2535#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2536#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2537#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2538#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2539#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2540#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2541#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2542#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2543#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002544#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002545#define PIPE_8BPC (0 << 5)
2546#define PIPE_10BPC (1 << 5)
2547#define PIPE_6BPC (2 << 5)
2548#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002549
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002550#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2551#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2552#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2553#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2554#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2555#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002556
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002557#define VLV_DPFLIPSTAT 0x70028
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002558#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2559#define PIPEB_HLINE_INT_EN (1<<28)
2560#define PIPEB_VBLANK_INT_EN (1<<27)
2561#define SPRITED_FLIPDONE_INT_EN (1<<26)
2562#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2563#define PLANEB_FLIPDONE_INT_EN (1<<24)
2564#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2565#define PIPEA_HLINE_INT_EN (1<<20)
2566#define PIPEA_VBLANK_INT_EN (1<<19)
2567#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2568#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2569#define PLANEA_FLIPDONE_INT_EN (1<<16)
2570
2571#define DPINVGTT 0x7002c /* VLV only */
2572#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2573#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2574#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2575#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2576#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2577#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2578#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2579#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2580#define DPINVGTT_EN_MASK 0xff0000
2581#define CURSORB_INVALID_GTT_STATUS (1<<7)
2582#define CURSORA_INVALID_GTT_STATUS (1<<6)
2583#define SPRITED_INVALID_GTT_STATUS (1<<5)
2584#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2585#define PLANEB_INVALID_GTT_STATUS (1<<3)
2586#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2587#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2588#define PLANEA_INVALID_GTT_STATUS (1<<0)
2589#define DPINVGTT_STATUS_MASK 0xff
2590
Jesse Barnes585fb112008-07-29 11:54:06 -07002591#define DSPARB 0x70030
2592#define DSPARB_CSTART_MASK (0x7f << 7)
2593#define DSPARB_CSTART_SHIFT 7
2594#define DSPARB_BSTART_MASK (0x7f)
2595#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002596#define DSPARB_BEND_SHIFT 9 /* on 855 */
2597#define DSPARB_AEND_SHIFT 0
2598
2599#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002600#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002601#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002602#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002603#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002604#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002605#define DSPFW_PLANEB_MASK (0x7f<<8)
2606#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002607#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002608#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002609#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002610#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002611#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002612#define DSPFW_HPLL_SR_EN (1<<31)
2613#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002614#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002615#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2616#define DSPFW_HPLL_CURSOR_SHIFT 16
2617#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2618#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002619
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002620/* drain latency register values*/
2621#define DRAIN_LATENCY_PRECISION_32 32
2622#define DRAIN_LATENCY_PRECISION_16 16
2623#define VLV_DDL1 0x70050
2624#define DDL_CURSORA_PRECISION_32 (1<<31)
2625#define DDL_CURSORA_PRECISION_16 (0<<31)
2626#define DDL_CURSORA_SHIFT 24
2627#define DDL_PLANEA_PRECISION_32 (1<<7)
2628#define DDL_PLANEA_PRECISION_16 (0<<7)
2629#define VLV_DDL2 0x70054
2630#define DDL_CURSORB_PRECISION_32 (1<<31)
2631#define DDL_CURSORB_PRECISION_16 (0<<31)
2632#define DDL_CURSORB_SHIFT 24
2633#define DDL_PLANEB_PRECISION_32 (1<<7)
2634#define DDL_PLANEB_PRECISION_16 (0<<7)
2635
Shaohua Li7662c8b2009-06-26 11:23:55 +08002636/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002637#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002638#define I915_FIFO_LINE_SIZE 64
2639#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002640
Jesse Barnesceb04242012-03-28 13:39:22 -07002641#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002642#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002643#define I965_FIFO_SIZE 512
2644#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002645#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002646#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002647#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002648
Jesse Barnesceb04242012-03-28 13:39:22 -07002649#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002650#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002651#define I915_MAX_WM 0x3f
2652
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002653#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2654#define PINEVIEW_FIFO_LINE_SIZE 64
2655#define PINEVIEW_MAX_WM 0x1ff
2656#define PINEVIEW_DFT_WM 0x3f
2657#define PINEVIEW_DFT_HPLLOFF_WM 0
2658#define PINEVIEW_GUARD_WM 10
2659#define PINEVIEW_CURSOR_FIFO 64
2660#define PINEVIEW_CURSOR_MAX_WM 0x3f
2661#define PINEVIEW_CURSOR_DFT_WM 0
2662#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002663
Jesse Barnesceb04242012-03-28 13:39:22 -07002664#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002665#define I965_CURSOR_FIFO 64
2666#define I965_CURSOR_MAX_WM 32
2667#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002668
2669/* define the Watermark register on Ironlake */
2670#define WM0_PIPEA_ILK 0x45100
2671#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2672#define WM0_PIPE_PLANE_SHIFT 16
2673#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2674#define WM0_PIPE_SPRITE_SHIFT 8
2675#define WM0_PIPE_CURSOR_MASK (0x1f)
2676
2677#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002678#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002679#define WM1_LP_ILK 0x45108
2680#define WM1_LP_SR_EN (1<<31)
2681#define WM1_LP_LATENCY_SHIFT 24
2682#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002683#define WM1_LP_FBC_MASK (0xf<<20)
2684#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002685#define WM1_LP_SR_MASK (0x1ff<<8)
2686#define WM1_LP_SR_SHIFT 8
2687#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002688#define WM2_LP_ILK 0x4510c
2689#define WM2_LP_EN (1<<31)
2690#define WM3_LP_ILK 0x45110
2691#define WM3_LP_EN (1<<31)
2692#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002693#define WM2S_LP_IVB 0x45124
2694#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002695#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002696
2697/* Memory latency timer register */
2698#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002699#define MLTR_WM1_SHIFT 0
2700#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002701/* the unit of memory self-refresh latency time is 0.5us */
2702#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002703#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2704#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2705#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002706
2707/* define the fifo size on Ironlake */
2708#define ILK_DISPLAY_FIFO 128
2709#define ILK_DISPLAY_MAXWM 64
2710#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002711#define ILK_CURSOR_FIFO 32
2712#define ILK_CURSOR_MAXWM 16
2713#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002714
2715#define ILK_DISPLAY_SR_FIFO 512
2716#define ILK_DISPLAY_MAX_SRWM 0x1ff
2717#define ILK_DISPLAY_DFT_SRWM 0x3f
2718#define ILK_CURSOR_SR_FIFO 64
2719#define ILK_CURSOR_MAX_SRWM 0x3f
2720#define ILK_CURSOR_DFT_SRWM 8
2721
2722#define ILK_FIFO_LINE_SIZE 64
2723
Yuanhan Liu13982612010-12-15 15:42:31 +08002724/* define the WM info on Sandybridge */
2725#define SNB_DISPLAY_FIFO 128
2726#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2727#define SNB_DISPLAY_DFTWM 8
2728#define SNB_CURSOR_FIFO 32
2729#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2730#define SNB_CURSOR_DFTWM 8
2731
2732#define SNB_DISPLAY_SR_FIFO 512
2733#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2734#define SNB_DISPLAY_DFT_SRWM 0x3f
2735#define SNB_CURSOR_SR_FIFO 64
2736#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2737#define SNB_CURSOR_DFT_SRWM 8
2738
2739#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2740
2741#define SNB_FIFO_LINE_SIZE 64
2742
2743
2744/* the address where we get all kinds of latency value */
2745#define SSKPD 0x5d10
2746#define SSKPD_WM_MASK 0x3f
2747#define SSKPD_WM0_SHIFT 0
2748#define SSKPD_WM1_SHIFT 8
2749#define SSKPD_WM2_SHIFT 16
2750#define SSKPD_WM3_SHIFT 24
2751
2752#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2753#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2754#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2755#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2756#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2757
Jesse Barnes585fb112008-07-29 11:54:06 -07002758/*
2759 * The two pipe frame counter registers are not synchronized, so
2760 * reading a stable value is somewhat tricky. The following code
2761 * should work:
2762 *
2763 * do {
2764 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2765 * PIPE_FRAME_HIGH_SHIFT;
2766 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2767 * PIPE_FRAME_LOW_SHIFT);
2768 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2769 * PIPE_FRAME_HIGH_SHIFT);
2770 * } while (high1 != high2);
2771 * frame = (high1 << 8) | low1;
2772 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002773#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002774#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2775#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002776#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002777#define PIPE_FRAME_LOW_MASK 0xff000000
2778#define PIPE_FRAME_LOW_SHIFT 24
2779#define PIPE_PIXEL_MASK 0x00ffffff
2780#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002781/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002782#define _PIPEA_FRMCOUNT_GM45 0x70040
2783#define _PIPEA_FLIPCOUNT_GM45 0x70044
2784#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002785
2786/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002787#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04002788/* Old style CUR*CNTR flags (desktop 8xx) */
2789#define CURSOR_ENABLE 0x80000000
2790#define CURSOR_GAMMA_ENABLE 0x40000000
2791#define CURSOR_STRIDE_MASK 0x30000000
2792#define CURSOR_FORMAT_SHIFT 24
2793#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2794#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2795#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2796#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2797#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2798#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2799/* New style CUR*CNTR flags */
2800#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002801#define CURSOR_MODE_DISABLE 0x00
2802#define CURSOR_MODE_64_32B_AX 0x07
2803#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04002804#define MCURSOR_PIPE_SELECT (1 << 28)
2805#define MCURSOR_PIPE_A 0x00
2806#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002807#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002808#define _CURABASE 0x70084
2809#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07002810#define CURSOR_POS_MASK 0x007FF
2811#define CURSOR_POS_SIGN 0x8000
2812#define CURSOR_X_SHIFT 0
2813#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04002814#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002815#define _CURBCNTR 0x700c0
2816#define _CURBBASE 0x700c4
2817#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07002818
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002819#define _CURBCNTR_IVB 0x71080
2820#define _CURBBASE_IVB 0x71084
2821#define _CURBPOS_IVB 0x71088
2822
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002823#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2824#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2825#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002826
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002827#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2828#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2829#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2830
Jesse Barnes585fb112008-07-29 11:54:06 -07002831/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002832#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07002833#define DISPLAY_PLANE_ENABLE (1<<31)
2834#define DISPLAY_PLANE_DISABLE 0
2835#define DISPPLANE_GAMMA_ENABLE (1<<30)
2836#define DISPPLANE_GAMMA_DISABLE 0
2837#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2838#define DISPPLANE_8BPP (0x2<<26)
2839#define DISPPLANE_15_16BPP (0x4<<26)
2840#define DISPPLANE_16BPP (0x5<<26)
2841#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2842#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002843#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002844#define DISPPLANE_STEREO_ENABLE (1<<25)
2845#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002846#define DISPPLANE_SEL_PIPE_SHIFT 24
2847#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002848#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002849#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002850#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2851#define DISPPLANE_SRC_KEY_DISABLE 0
2852#define DISPPLANE_LINE_DOUBLE (1<<20)
2853#define DISPPLANE_NO_LINE_DOUBLE 0
2854#define DISPPLANE_STEREO_POLARITY_FIRST 0
2855#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002856#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002857#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002858#define _DSPAADDR 0x70184
2859#define _DSPASTRIDE 0x70188
2860#define _DSPAPOS 0x7018C /* reserved */
2861#define _DSPASIZE 0x70190
2862#define _DSPASURF 0x7019C /* 965+ only */
2863#define _DSPATILEOFF 0x701A4 /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002864
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002865#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2866#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2867#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2868#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2869#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2870#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2871#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Chris Wilson5eddb702010-09-11 13:48:45 +01002872
Armin Reese446f2542012-03-30 16:20:16 -07002873/* Display/Sprite base address macros */
2874#define DISP_BASEADDR_MASK (0xfffff000)
2875#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
2876#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
2877#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
2878 (I915_WRITE(reg, gfx_addr | I915_LO_DISPBASE(I915_READ(reg))))
2879
Jesse Barnes585fb112008-07-29 11:54:06 -07002880/* VBIOS flags */
2881#define SWF00 0x71410
2882#define SWF01 0x71414
2883#define SWF02 0x71418
2884#define SWF03 0x7141c
2885#define SWF04 0x71420
2886#define SWF05 0x71424
2887#define SWF06 0x71428
2888#define SWF10 0x70410
2889#define SWF11 0x70414
2890#define SWF14 0x71420
2891#define SWF30 0x72414
2892#define SWF31 0x72418
2893#define SWF32 0x7241c
2894
2895/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002896#define _PIPEBDSL 0x71000
2897#define _PIPEBCONF 0x71008
2898#define _PIPEBSTAT 0x71024
2899#define _PIPEBFRAMEHIGH 0x71040
2900#define _PIPEBFRAMEPIXEL 0x71044
2901#define _PIPEB_FRMCOUNT_GM45 0x71040
2902#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002903
Jesse Barnes585fb112008-07-29 11:54:06 -07002904
2905/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002906#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07002907#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2908#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2909#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2910#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002911#define _DSPBADDR 0x71184
2912#define _DSPBSTRIDE 0x71188
2913#define _DSPBPOS 0x7118C
2914#define _DSPBSIZE 0x71190
2915#define _DSPBSURF 0x7119C
2916#define _DSPBTILEOFF 0x711A4
Jesse Barnes585fb112008-07-29 11:54:06 -07002917
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002918/* Sprite A control */
2919#define _DVSACNTR 0x72180
2920#define DVS_ENABLE (1<<31)
2921#define DVS_GAMMA_ENABLE (1<<30)
2922#define DVS_PIXFORMAT_MASK (3<<25)
2923#define DVS_FORMAT_YUV422 (0<<25)
2924#define DVS_FORMAT_RGBX101010 (1<<25)
2925#define DVS_FORMAT_RGBX888 (2<<25)
2926#define DVS_FORMAT_RGBX161616 (3<<25)
2927#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08002928#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002929#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2930#define DVS_YUV_ORDER_YUYV (0<<16)
2931#define DVS_YUV_ORDER_UYVY (1<<16)
2932#define DVS_YUV_ORDER_YVYU (2<<16)
2933#define DVS_YUV_ORDER_VYUY (3<<16)
2934#define DVS_DEST_KEY (1<<2)
2935#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2936#define DVS_TILED (1<<10)
2937#define _DVSALINOFF 0x72184
2938#define _DVSASTRIDE 0x72188
2939#define _DVSAPOS 0x7218c
2940#define _DVSASIZE 0x72190
2941#define _DVSAKEYVAL 0x72194
2942#define _DVSAKEYMSK 0x72198
2943#define _DVSASURF 0x7219c
2944#define _DVSAKEYMAXVAL 0x721a0
2945#define _DVSATILEOFF 0x721a4
2946#define _DVSASURFLIVE 0x721ac
2947#define _DVSASCALE 0x72204
2948#define DVS_SCALE_ENABLE (1<<31)
2949#define DVS_FILTER_MASK (3<<29)
2950#define DVS_FILTER_MEDIUM (0<<29)
2951#define DVS_FILTER_ENHANCING (1<<29)
2952#define DVS_FILTER_SOFTENING (2<<29)
2953#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2954#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2955#define _DVSAGAMC 0x72300
2956
2957#define _DVSBCNTR 0x73180
2958#define _DVSBLINOFF 0x73184
2959#define _DVSBSTRIDE 0x73188
2960#define _DVSBPOS 0x7318c
2961#define _DVSBSIZE 0x73190
2962#define _DVSBKEYVAL 0x73194
2963#define _DVSBKEYMSK 0x73198
2964#define _DVSBSURF 0x7319c
2965#define _DVSBKEYMAXVAL 0x731a0
2966#define _DVSBTILEOFF 0x731a4
2967#define _DVSBSURFLIVE 0x731ac
2968#define _DVSBSCALE 0x73204
2969#define _DVSBGAMC 0x73300
2970
2971#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2972#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2973#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2974#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2975#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002976#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002977#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2978#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2979#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002980#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2981#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002982
2983#define _SPRA_CTL 0x70280
2984#define SPRITE_ENABLE (1<<31)
2985#define SPRITE_GAMMA_ENABLE (1<<30)
2986#define SPRITE_PIXFORMAT_MASK (7<<25)
2987#define SPRITE_FORMAT_YUV422 (0<<25)
2988#define SPRITE_FORMAT_RGBX101010 (1<<25)
2989#define SPRITE_FORMAT_RGBX888 (2<<25)
2990#define SPRITE_FORMAT_RGBX161616 (3<<25)
2991#define SPRITE_FORMAT_YUV444 (4<<25)
2992#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2993#define SPRITE_CSC_ENABLE (1<<24)
2994#define SPRITE_SOURCE_KEY (1<<22)
2995#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2996#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2997#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2998#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2999#define SPRITE_YUV_ORDER_YUYV (0<<16)
3000#define SPRITE_YUV_ORDER_UYVY (1<<16)
3001#define SPRITE_YUV_ORDER_YVYU (2<<16)
3002#define SPRITE_YUV_ORDER_VYUY (3<<16)
3003#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3004#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3005#define SPRITE_TILED (1<<10)
3006#define SPRITE_DEST_KEY (1<<2)
3007#define _SPRA_LINOFF 0x70284
3008#define _SPRA_STRIDE 0x70288
3009#define _SPRA_POS 0x7028c
3010#define _SPRA_SIZE 0x70290
3011#define _SPRA_KEYVAL 0x70294
3012#define _SPRA_KEYMSK 0x70298
3013#define _SPRA_SURF 0x7029c
3014#define _SPRA_KEYMAX 0x702a0
3015#define _SPRA_TILEOFF 0x702a4
3016#define _SPRA_SCALE 0x70304
3017#define SPRITE_SCALE_ENABLE (1<<31)
3018#define SPRITE_FILTER_MASK (3<<29)
3019#define SPRITE_FILTER_MEDIUM (0<<29)
3020#define SPRITE_FILTER_ENHANCING (1<<29)
3021#define SPRITE_FILTER_SOFTENING (2<<29)
3022#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3023#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3024#define _SPRA_GAMC 0x70400
3025
3026#define _SPRB_CTL 0x71280
3027#define _SPRB_LINOFF 0x71284
3028#define _SPRB_STRIDE 0x71288
3029#define _SPRB_POS 0x7128c
3030#define _SPRB_SIZE 0x71290
3031#define _SPRB_KEYVAL 0x71294
3032#define _SPRB_KEYMSK 0x71298
3033#define _SPRB_SURF 0x7129c
3034#define _SPRB_KEYMAX 0x712a0
3035#define _SPRB_TILEOFF 0x712a4
3036#define _SPRB_SCALE 0x71304
3037#define _SPRB_GAMC 0x71400
3038
3039#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3040#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3041#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3042#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3043#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3044#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3045#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3046#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3047#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3048#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3049#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3050#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3051
Jesse Barnes585fb112008-07-29 11:54:06 -07003052/* VBIOS regs */
3053#define VGACNTRL 0x71400
3054# define VGA_DISP_DISABLE (1 << 31)
3055# define VGA_2X_MODE (1 << 30)
3056# define VGA_PIPE_B_SELECT (1 << 29)
3057
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003058/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003059
3060#define CPU_VGACNTRL 0x41000
3061
3062#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3063#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3064#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3065#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3066#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3067#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3068#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3069#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3070#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3071
3072/* refresh rate hardware control */
3073#define RR_HW_CTL 0x45300
3074#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3075#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3076
3077#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003078#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003079#define FDI_PLL_BIOS_1 0x46004
3080#define FDI_PLL_BIOS_2 0x46008
3081#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3082#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3083#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3084
Eric Anholt8956c8b2010-03-18 13:21:14 -07003085#define PCH_DSPCLK_GATE_D 0x42020
Jesse Barnes1ffa3252011-01-17 13:35:57 -08003086# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3087# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
Eric Anholt8956c8b2010-03-18 13:21:14 -07003088# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3089# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3090
3091#define PCH_3DCGDIS0 0x46020
3092# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3093# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3094
Eric Anholt06f37752010-12-14 10:06:46 -08003095#define PCH_3DCGDIS1 0x46024
3096# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3097
Zhenyu Wangb9055052009-06-05 15:38:38 +08003098#define FDI_PLL_FREQ_CTL 0x46030
3099#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3100#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3101#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3102
3103
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003104#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08003105#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3106#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003107#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003108#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003109#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003110
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003111#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003112#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003113#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003114#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003115
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003116#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003117#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003118#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003119#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003120
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003121#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003122#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003123#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003124#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003125
3126/* PIPEB timing regs are same start from 0x61000 */
3127
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003128#define _PIPEB_DATA_M1 0x61030
3129#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08003130
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003131#define _PIPEB_DATA_M2 0x61038
3132#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003133
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003134#define _PIPEB_LINK_M1 0x61040
3135#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08003136
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003137#define _PIPEB_LINK_M2 0x61048
3138#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01003139
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003140#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3141#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3142#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3143#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3144#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3145#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3146#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3147#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003148
3149/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003150/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3151#define _PFA_CTL_1 0x68080
3152#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003153#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003154#define PF_FILTER_MASK (3<<23)
3155#define PF_FILTER_PROGRAMMED (0<<23)
3156#define PF_FILTER_MED_3x3 (1<<23)
3157#define PF_FILTER_EDGE_ENHANCE (2<<23)
3158#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003159#define _PFA_WIN_SZ 0x68074
3160#define _PFB_WIN_SZ 0x68874
3161#define _PFA_WIN_POS 0x68070
3162#define _PFB_WIN_POS 0x68870
3163#define _PFA_VSCALE 0x68084
3164#define _PFB_VSCALE 0x68884
3165#define _PFA_HSCALE 0x68090
3166#define _PFB_HSCALE 0x68890
3167
3168#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3169#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3170#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3171#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3172#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003173
3174/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003175#define _LGC_PALETTE_A 0x4a000
3176#define _LGC_PALETTE_B 0x4a800
3177#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003178
3179/* interrupts */
3180#define DE_MASTER_IRQ_CONTROL (1 << 31)
3181#define DE_SPRITEB_FLIP_DONE (1 << 29)
3182#define DE_SPRITEA_FLIP_DONE (1 << 28)
3183#define DE_PLANEB_FLIP_DONE (1 << 27)
3184#define DE_PLANEA_FLIP_DONE (1 << 26)
3185#define DE_PCU_EVENT (1 << 25)
3186#define DE_GTT_FAULT (1 << 24)
3187#define DE_POISON (1 << 23)
3188#define DE_PERFORM_COUNTER (1 << 22)
3189#define DE_PCH_EVENT (1 << 21)
3190#define DE_AUX_CHANNEL_A (1 << 20)
3191#define DE_DP_A_HOTPLUG (1 << 19)
3192#define DE_GSE (1 << 18)
3193#define DE_PIPEB_VBLANK (1 << 15)
3194#define DE_PIPEB_EVEN_FIELD (1 << 14)
3195#define DE_PIPEB_ODD_FIELD (1 << 13)
3196#define DE_PIPEB_LINE_COMPARE (1 << 12)
3197#define DE_PIPEB_VSYNC (1 << 11)
3198#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3199#define DE_PIPEA_VBLANK (1 << 7)
3200#define DE_PIPEA_EVEN_FIELD (1 << 6)
3201#define DE_PIPEA_ODD_FIELD (1 << 5)
3202#define DE_PIPEA_LINE_COMPARE (1 << 4)
3203#define DE_PIPEA_VSYNC (1 << 3)
3204#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3205
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003206/* More Ivybridge lolz */
3207#define DE_ERR_DEBUG_IVB (1<<30)
3208#define DE_GSE_IVB (1<<29)
3209#define DE_PCH_EVENT_IVB (1<<28)
3210#define DE_DP_A_HOTPLUG_IVB (1<<27)
3211#define DE_AUX_CHANNEL_A_IVB (1<<26)
3212#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3213#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3214#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3215#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3216#define DE_PIPEB_VBLANK_IVB (1<<5)
3217#define DE_PIPEA_VBLANK_IVB (1<<0)
3218
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003219#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3220#define MASTER_INTERRUPT_ENABLE (1<<31)
3221
Zhenyu Wangb9055052009-06-05 15:38:38 +08003222#define DEISR 0x44000
3223#define DEIMR 0x44004
3224#define DEIIR 0x44008
3225#define DEIER 0x4400c
3226
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003227/* GT interrupt.
3228 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3229 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003230#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3231#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003232#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003233#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3234#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003235#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003236#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3237#define GT_PIPE_NOTIFY (1 << 4)
3238#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3239#define GT_SYNC_STATUS (1 << 2)
3240#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003241
3242#define GTISR 0x44010
3243#define GTIMR 0x44014
3244#define GTIIR 0x44018
3245#define GTIER 0x4401c
3246
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003247#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003248/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3249#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003250#define ILK_DPARB_GATE (1<<22)
3251#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003252#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3253#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3254#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3255#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3256#define ILK_HDCP_DISABLE (1<<25)
3257#define ILK_eDP_A_DISABLE (1<<24)
3258#define ILK_DESKTOP (1<<23)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003259#define ILK_DSPCLK_GATE 0x42020
Jesse Barnes28963a32011-05-11 09:42:30 -07003260#define IVB_VRHUNIT_CLK_GATE (1<<28)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003261#define ILK_DPARB_CLK_GATE (1<<5)
Yuanhan Liu13982612010-12-15 15:42:31 +08003262#define ILK_DPFD_CLK_GATE (1<<7)
3263
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003264/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3265#define ILK_CLK_FBC (1<<7)
3266#define ILK_DPFC_DIS1 (1<<8)
3267#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003268
Eric Anholt116ac8d2011-12-21 10:31:09 -08003269#define IVB_CHICKEN3 0x4200c
3270# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3271# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3272
Zhenyu Wang553bd142009-09-02 10:57:52 +08003273#define DISP_ARB_CTL 0x45000
3274#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003275#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003276
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003277/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003278#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3279# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3280
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003281#define GEN7_L3CNTLREG1 0xB01C
3282#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3283
3284#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3285#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3286
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003287/* WaCatErrorRejectionIssue */
3288#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3289#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3290
Zhenyu Wangb9055052009-06-05 15:38:38 +08003291/* PCH */
3292
3293/* south display engine interrupt */
Jesse Barnes776ad802011-01-04 15:09:39 -08003294#define SDE_AUDIO_POWER_D (1 << 27)
3295#define SDE_AUDIO_POWER_C (1 << 26)
3296#define SDE_AUDIO_POWER_B (1 << 25)
3297#define SDE_AUDIO_POWER_SHIFT (25)
3298#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3299#define SDE_GMBUS (1 << 24)
3300#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3301#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3302#define SDE_AUDIO_HDCP_MASK (3 << 22)
3303#define SDE_AUDIO_TRANSB (1 << 21)
3304#define SDE_AUDIO_TRANSA (1 << 20)
3305#define SDE_AUDIO_TRANS_MASK (3 << 20)
3306#define SDE_POISON (1 << 19)
3307/* 18 reserved */
3308#define SDE_FDI_RXB (1 << 17)
3309#define SDE_FDI_RXA (1 << 16)
3310#define SDE_FDI_MASK (3 << 16)
3311#define SDE_AUXD (1 << 15)
3312#define SDE_AUXC (1 << 14)
3313#define SDE_AUXB (1 << 13)
3314#define SDE_AUX_MASK (7 << 13)
3315/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003316#define SDE_CRT_HOTPLUG (1 << 11)
3317#define SDE_PORTD_HOTPLUG (1 << 10)
3318#define SDE_PORTC_HOTPLUG (1 << 9)
3319#define SDE_PORTB_HOTPLUG (1 << 8)
3320#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003321#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003322#define SDE_TRANSB_CRC_DONE (1 << 5)
3323#define SDE_TRANSB_CRC_ERR (1 << 4)
3324#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3325#define SDE_TRANSA_CRC_DONE (1 << 2)
3326#define SDE_TRANSA_CRC_ERR (1 << 1)
3327#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3328#define SDE_TRANS_MASK (0x3f)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003329/* CPT */
3330#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3331#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3332#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3333#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003334#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3335 SDE_PORTD_HOTPLUG_CPT | \
3336 SDE_PORTC_HOTPLUG_CPT | \
3337 SDE_PORTB_HOTPLUG_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003338
3339#define SDEISR 0xc4000
3340#define SDEIMR 0xc4004
3341#define SDEIIR 0xc4008
3342#define SDEIER 0xc400c
3343
3344/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003345#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003346#define PORTD_HOTPLUG_ENABLE (1 << 20)
3347#define PORTD_PULSE_DURATION_2ms (0)
3348#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3349#define PORTD_PULSE_DURATION_6ms (2 << 18)
3350#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003351#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003352#define PORTD_HOTPLUG_NO_DETECT (0)
3353#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3354#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3355#define PORTC_HOTPLUG_ENABLE (1 << 12)
3356#define PORTC_PULSE_DURATION_2ms (0)
3357#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3358#define PORTC_PULSE_DURATION_6ms (2 << 10)
3359#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003360#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003361#define PORTC_HOTPLUG_NO_DETECT (0)
3362#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3363#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3364#define PORTB_HOTPLUG_ENABLE (1 << 4)
3365#define PORTB_PULSE_DURATION_2ms (0)
3366#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3367#define PORTB_PULSE_DURATION_6ms (2 << 2)
3368#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003369#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003370#define PORTB_HOTPLUG_NO_DETECT (0)
3371#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3372#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3373
3374#define PCH_GPIOA 0xc5010
3375#define PCH_GPIOB 0xc5014
3376#define PCH_GPIOC 0xc5018
3377#define PCH_GPIOD 0xc501c
3378#define PCH_GPIOE 0xc5020
3379#define PCH_GPIOF 0xc5024
3380
Eric Anholtf0217c42009-12-01 11:56:30 -08003381#define PCH_GMBUS0 0xc5100
3382#define PCH_GMBUS1 0xc5104
3383#define PCH_GMBUS2 0xc5108
3384#define PCH_GMBUS3 0xc510c
3385#define PCH_GMBUS4 0xc5110
3386#define PCH_GMBUS5 0xc5120
3387
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003388#define _PCH_DPLL_A 0xc6014
3389#define _PCH_DPLL_B 0xc6018
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003390#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003391
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003392#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003393#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003394#define _PCH_FPA1 0xc6044
3395#define _PCH_FPB0 0xc6048
3396#define _PCH_FPB1 0xc604c
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003397#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3398#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003399
3400#define PCH_DPLL_TEST 0xc606c
3401
3402#define PCH_DREF_CONTROL 0xC6200
3403#define DREF_CONTROL_MASK 0x7fc3
3404#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3405#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3406#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3407#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3408#define DREF_SSC_SOURCE_DISABLE (0<<11)
3409#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003410#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003411#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3412#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3413#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003414#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003415#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3416#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003417#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003418#define DREF_SSC4_DOWNSPREAD (0<<6)
3419#define DREF_SSC4_CENTERSPREAD (1<<6)
3420#define DREF_SSC1_DISABLE (0<<1)
3421#define DREF_SSC1_ENABLE (1<<1)
3422#define DREF_SSC4_DISABLE (0)
3423#define DREF_SSC4_ENABLE (1)
3424
3425#define PCH_RAWCLK_FREQ 0xc6204
3426#define FDL_TP1_TIMER_SHIFT 12
3427#define FDL_TP1_TIMER_MASK (3<<12)
3428#define FDL_TP2_TIMER_SHIFT 10
3429#define FDL_TP2_TIMER_MASK (3<<10)
3430#define RAWCLK_FREQ_MASK 0x3ff
3431
3432#define PCH_DPLL_TMR_CFG 0xc6208
3433
3434#define PCH_SSC4_PARMS 0xc6210
3435#define PCH_SSC4_AUX_PARMS 0xc6214
3436
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437#define PCH_DPLL_SEL 0xc7000
3438#define TRANSA_DPLL_ENABLE (1<<3)
3439#define TRANSA_DPLLB_SEL (1<<0)
3440#define TRANSA_DPLLA_SEL 0
3441#define TRANSB_DPLL_ENABLE (1<<7)
3442#define TRANSB_DPLLB_SEL (1<<4)
3443#define TRANSB_DPLLA_SEL (0)
3444#define TRANSC_DPLL_ENABLE (1<<11)
3445#define TRANSC_DPLLB_SEL (1<<8)
3446#define TRANSC_DPLLA_SEL (0)
3447
Zhenyu Wangb9055052009-06-05 15:38:38 +08003448/* transcoder */
3449
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003450#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003451#define TRANS_HTOTAL_SHIFT 16
3452#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003453#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003454#define TRANS_HBLANK_END_SHIFT 16
3455#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003456#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003457#define TRANS_HSYNC_END_SHIFT 16
3458#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003459#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003460#define TRANS_VTOTAL_SHIFT 16
3461#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003462#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003463#define TRANS_VBLANK_END_SHIFT 16
3464#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003465#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003466#define TRANS_VSYNC_END_SHIFT 16
3467#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003468#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003469
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003470#define _TRANSA_DATA_M1 0xe0030
3471#define _TRANSA_DATA_N1 0xe0034
3472#define _TRANSA_DATA_M2 0xe0038
3473#define _TRANSA_DATA_N2 0xe003c
3474#define _TRANSA_DP_LINK_M1 0xe0040
3475#define _TRANSA_DP_LINK_N1 0xe0044
3476#define _TRANSA_DP_LINK_M2 0xe0048
3477#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003478
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003479/* Per-transcoder DIP controls */
3480
3481#define _VIDEO_DIP_CTL_A 0xe0200
3482#define _VIDEO_DIP_DATA_A 0xe0208
3483#define _VIDEO_DIP_GCP_A 0xe0210
3484
3485#define _VIDEO_DIP_CTL_B 0xe1200
3486#define _VIDEO_DIP_DATA_B 0xe1208
3487#define _VIDEO_DIP_GCP_B 0xe1210
3488
3489#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3490#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3491#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3492
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003493#define VLV_VIDEO_DIP_CTL_A 0x60220
3494#define VLV_VIDEO_DIP_DATA_A 0x60208
3495#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3496
3497#define VLV_VIDEO_DIP_CTL_B 0x61170
3498#define VLV_VIDEO_DIP_DATA_B 0x61174
3499#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3500
3501#define VLV_TVIDEO_DIP_CTL(pipe) \
3502 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3503#define VLV_TVIDEO_DIP_DATA(pipe) \
3504 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3505#define VLV_TVIDEO_DIP_GCP(pipe) \
3506 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3507
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003508#define _TRANS_HTOTAL_B 0xe1000
3509#define _TRANS_HBLANK_B 0xe1004
3510#define _TRANS_HSYNC_B 0xe1008
3511#define _TRANS_VTOTAL_B 0xe100c
3512#define _TRANS_VBLANK_B 0xe1010
3513#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003514#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003515
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003516#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3517#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3518#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3519#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3520#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3521#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003522#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3523 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003524
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003525#define _TRANSB_DATA_M1 0xe1030
3526#define _TRANSB_DATA_N1 0xe1034
3527#define _TRANSB_DATA_M2 0xe1038
3528#define _TRANSB_DATA_N2 0xe103c
3529#define _TRANSB_DP_LINK_M1 0xe1040
3530#define _TRANSB_DP_LINK_N1 0xe1044
3531#define _TRANSB_DP_LINK_M2 0xe1048
3532#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003533
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003534#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3535#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3536#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3537#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3538#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3539#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3540#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3541#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3542
3543#define _TRANSACONF 0xf0008
3544#define _TRANSBCONF 0xf1008
3545#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003546#define TRANS_DISABLE (0<<31)
3547#define TRANS_ENABLE (1<<31)
3548#define TRANS_STATE_MASK (1<<30)
3549#define TRANS_STATE_DISABLE (0<<30)
3550#define TRANS_STATE_ENABLE (1<<30)
3551#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3552#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3553#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3554#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3555#define TRANS_DP_AUDIO_ONLY (1<<26)
3556#define TRANS_DP_VIDEO_AUDIO (0<<26)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003557#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003558#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003559#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003560#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003561#define TRANS_8BPC (0<<5)
3562#define TRANS_10BPC (1<<5)
3563#define TRANS_6BPC (2<<5)
3564#define TRANS_12BPC (3<<5)
3565
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003566#define _TRANSA_CHICKEN2 0xf0064
3567#define _TRANSB_CHICKEN2 0xf1064
3568#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3569#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3570
Jesse Barnes291427f2011-07-29 12:42:37 -07003571#define SOUTH_CHICKEN1 0xc2000
3572#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3573#define FDIA_PHASE_SYNC_SHIFT_EN 18
3574#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3575#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Jesse Barnes645c62a2011-05-11 09:49:31 -07003576#define SOUTH_CHICKEN2 0xc2004
3577#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3578
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003579#define _FDI_RXA_CHICKEN 0xc200c
3580#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003581#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3582#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003583#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003584
Jesse Barnes382b0932010-10-07 16:01:25 -07003585#define SOUTH_DSPCLK_GATE_D 0xc2020
3586#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3587
Zhenyu Wangb9055052009-06-05 15:38:38 +08003588/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003589#define _FDI_TXA_CTL 0x60100
3590#define _FDI_TXB_CTL 0x61100
3591#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003592#define FDI_TX_DISABLE (0<<31)
3593#define FDI_TX_ENABLE (1<<31)
3594#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3595#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3596#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3597#define FDI_LINK_TRAIN_NONE (3<<28)
3598#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3599#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3600#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3601#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3602#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3603#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3604#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3605#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3607 SNB has different settings. */
3608/* SNB A-stepping */
3609#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3610#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3611#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3612#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3613/* SNB B-stepping */
3614#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3615#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3616#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3617#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3618#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003619#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3620#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3621#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3622#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3623#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003624/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003625#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003626
3627/* Ivybridge has different bits for lolz */
3628#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3629#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3630#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3631#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3632
Zhenyu Wangb9055052009-06-05 15:38:38 +08003633/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003634#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003635#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003636#define FDI_SCRAMBLING_ENABLE (0<<7)
3637#define FDI_SCRAMBLING_DISABLE (1<<7)
3638
3639/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003640#define _FDI_RXA_CTL 0xf000c
3641#define _FDI_RXB_CTL 0xf100c
3642#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003643#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003644/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003645#define FDI_FS_ERRC_ENABLE (1<<27)
3646#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003647#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3648#define FDI_8BPC (0<<16)
3649#define FDI_10BPC (1<<16)
3650#define FDI_6BPC (2<<16)
3651#define FDI_12BPC (3<<16)
3652#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3653#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3654#define FDI_RX_PLL_ENABLE (1<<13)
3655#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3656#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3657#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3658#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3659#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003660#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003661/* CPT */
3662#define FDI_AUTO_TRAINING (1<<10)
3663#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3664#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3665#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3666#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3667#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003668/* LPT */
3669#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3670#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003671
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003672#define _FDI_RXA_MISC 0xf0010
3673#define _FDI_RXB_MISC 0xf1010
3674#define _FDI_RXA_TUSIZE1 0xf0030
3675#define _FDI_RXA_TUSIZE2 0xf0038
3676#define _FDI_RXB_TUSIZE1 0xf1030
3677#define _FDI_RXB_TUSIZE2 0xf1038
3678#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3679#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3680#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003681
3682/* FDI_RX interrupt register format */
3683#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3684#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3685#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3686#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3687#define FDI_RX_FS_CODE_ERR (1<<6)
3688#define FDI_RX_FE_CODE_ERR (1<<5)
3689#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3690#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3691#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3692#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3693#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3694
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003695#define _FDI_RXA_IIR 0xf0014
3696#define _FDI_RXA_IMR 0xf0018
3697#define _FDI_RXB_IIR 0xf1014
3698#define _FDI_RXB_IMR 0xf1018
3699#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3700#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003701
3702#define FDI_PLL_CTL_1 0xfe000
3703#define FDI_PLL_CTL_2 0xfe004
3704
3705/* CRT */
3706#define PCH_ADPA 0xe1100
3707#define ADPA_TRANS_SELECT_MASK (1<<30)
3708#define ADPA_TRANS_A_SELECT 0
3709#define ADPA_TRANS_B_SELECT (1<<30)
3710#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3711#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3712#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3713#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3714#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3715#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3716#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3717#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3718#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3719#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3720#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3721#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3722#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3723#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3724#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3725#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3726#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3727#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3728#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3729
3730/* or SDVOB */
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003731#define VLV_HDMIB 0x61140
Zhenyu Wangb9055052009-06-05 15:38:38 +08003732#define HDMIB 0xe1140
3733#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003734#define TRANSCODER(pipe) ((pipe) << 30)
3735#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3736#define TRANSCODER_MASK (1 << 30)
3737#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003738#define COLOR_FORMAT_8bpc (0)
3739#define COLOR_FORMAT_12bpc (3 << 26)
3740#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3741#define SDVO_ENCODING (0)
3742#define TMDS_ENCODING (2 << 10)
3743#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003744/* CPT */
3745#define HDMI_MODE_SELECT (1 << 9)
3746#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003747#define SDVOB_BORDER_ENABLE (1 << 7)
3748#define AUDIO_ENABLE (1 << 6)
3749#define VSYNC_ACTIVE_HIGH (1 << 4)
3750#define HSYNC_ACTIVE_HIGH (1 << 3)
3751#define PORT_DETECTED (1 << 2)
3752
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003753/* PCH SDVOB multiplex with HDMIB */
3754#define PCH_SDVOB HDMIB
3755
Zhenyu Wangb9055052009-06-05 15:38:38 +08003756#define HDMIC 0xe1150
3757#define HDMID 0xe1160
3758
3759#define PCH_LVDS 0xe1180
3760#define LVDS_DETECTED (1 << 1)
3761
3762#define BLC_PWM_CPU_CTL2 0x48250
3763#define PWM_ENABLE (1 << 31)
3764#define PWM_PIPE_A (0 << 29)
3765#define PWM_PIPE_B (1 << 29)
3766#define BLC_PWM_CPU_CTL 0x48254
3767
3768#define BLC_PWM_PCH_CTL1 0xc8250
3769#define PWM_PCH_ENABLE (1 << 31)
3770#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3771#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3772#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3773#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3774
3775#define BLC_PWM_PCH_CTL2 0xc8254
3776
3777#define PCH_PP_STATUS 0xc7200
3778#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07003779#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07003780#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003781#define EDP_FORCE_VDD (1 << 3)
3782#define EDP_BLC_ENABLE (1 << 2)
3783#define PANEL_POWER_RESET (1 << 1)
3784#define PANEL_POWER_OFF (0 << 0)
3785#define PANEL_POWER_ON (1 << 0)
3786#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07003787#define PANEL_PORT_SELECT_MASK (3 << 30)
3788#define PANEL_PORT_SELECT_LVDS (0 << 30)
3789#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003790#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07003791#define PANEL_PORT_SELECT_DPC (2 << 30)
3792#define PANEL_PORT_SELECT_DPD (3 << 30)
3793#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3794#define PANEL_POWER_UP_DELAY_SHIFT 16
3795#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3796#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3797
Zhenyu Wangb9055052009-06-05 15:38:38 +08003798#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07003799#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3800#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3801#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3802#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3803
Zhenyu Wangb9055052009-06-05 15:38:38 +08003804#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07003805#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3806#define PP_REFERENCE_DIVIDER_SHIFT 8
3807#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3808#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003809
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003810#define PCH_DP_B 0xe4100
3811#define PCH_DPB_AUX_CH_CTL 0xe4110
3812#define PCH_DPB_AUX_CH_DATA1 0xe4114
3813#define PCH_DPB_AUX_CH_DATA2 0xe4118
3814#define PCH_DPB_AUX_CH_DATA3 0xe411c
3815#define PCH_DPB_AUX_CH_DATA4 0xe4120
3816#define PCH_DPB_AUX_CH_DATA5 0xe4124
3817
3818#define PCH_DP_C 0xe4200
3819#define PCH_DPC_AUX_CH_CTL 0xe4210
3820#define PCH_DPC_AUX_CH_DATA1 0xe4214
3821#define PCH_DPC_AUX_CH_DATA2 0xe4218
3822#define PCH_DPC_AUX_CH_DATA3 0xe421c
3823#define PCH_DPC_AUX_CH_DATA4 0xe4220
3824#define PCH_DPC_AUX_CH_DATA5 0xe4224
3825
3826#define PCH_DP_D 0xe4300
3827#define PCH_DPD_AUX_CH_CTL 0xe4310
3828#define PCH_DPD_AUX_CH_DATA1 0xe4314
3829#define PCH_DPD_AUX_CH_DATA2 0xe4318
3830#define PCH_DPD_AUX_CH_DATA3 0xe431c
3831#define PCH_DPD_AUX_CH_DATA4 0xe4320
3832#define PCH_DPD_AUX_CH_DATA5 0xe4324
3833
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834/* CPT */
3835#define PORT_TRANS_A_SEL_CPT 0
3836#define PORT_TRANS_B_SEL_CPT (1<<29)
3837#define PORT_TRANS_C_SEL_CPT (2<<29)
3838#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07003839#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840
3841#define TRANS_DP_CTL_A 0xe0300
3842#define TRANS_DP_CTL_B 0xe1300
3843#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01003844#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3846#define TRANS_DP_PORT_SEL_B (0<<29)
3847#define TRANS_DP_PORT_SEL_C (1<<29)
3848#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08003849#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850#define TRANS_DP_PORT_SEL_MASK (3<<29)
3851#define TRANS_DP_AUDIO_ONLY (1<<26)
3852#define TRANS_DP_ENH_FRAMING (1<<18)
3853#define TRANS_DP_8BPC (0<<9)
3854#define TRANS_DP_10BPC (1<<9)
3855#define TRANS_DP_6BPC (2<<9)
3856#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08003857#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003858#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3859#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3860#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3861#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003862#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863
3864/* SNB eDP training params */
3865/* SNB A-stepping */
3866#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3867#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3868#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3869#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3870/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003871#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3872#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3873#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3874#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3875#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003876#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3877
Keith Packard1a2eb462011-11-16 16:26:07 -08003878/* IVB */
3879#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3880#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3881#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3882#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3883#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3884#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3885#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3886
3887/* legacy values */
3888#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3889#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3890#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3891#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3892#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3893
3894#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3895
Zou Nan haicae58522010-11-09 17:17:32 +08003896#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07003897#define FORCEWAKE_VLV 0x1300b0
3898#define FORCEWAKE_ACK_VLV 0x1300b4
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00003899#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08003900#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3901#define FORCEWAKE_MT_ACK 0x130040
3902#define ECOBUS 0xa180
3903#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00003904
Ben Widawskydd202c62012-02-09 10:15:18 +01003905#define GTFIFODBG 0x120000
3906#define GT_FIFO_CPU_ERROR_MASK 7
3907#define GT_FIFO_OVFERR (1<<2)
3908#define GT_FIFO_IAWRERR (1<<1)
3909#define GT_FIFO_IARDERR (1<<0)
3910
Chris Wilson91355832011-03-04 19:22:40 +00003911#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01003912#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00003913
Daniel Vetter80e829f2012-03-31 11:21:57 +02003914#define GEN6_UCGCTL1 0x9400
3915# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02003916# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02003917
Eric Anholt406478d2011-11-07 16:07:04 -08003918#define GEN6_UCGCTL2 0x9404
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08003919# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08003920# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08003921# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08003922
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003923#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00003924#define GEN6_TURBO_DISABLE (1<<31)
3925#define GEN6_FREQUENCY(x) ((x)<<25)
3926#define GEN6_OFFSET(x) ((x)<<19)
3927#define GEN6_AGGRESSIVE_TURBO (0<<15)
3928#define GEN6_RC_VIDEO_FREQ 0xA00C
3929#define GEN6_RC_CONTROL 0xA090
3930#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3931#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3932#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3933#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3934#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3935#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3936#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3937#define GEN6_RP_DOWN_TIMEOUT 0xA010
3938#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003939#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08003940#define GEN6_CAGF_SHIFT 8
3941#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003942#define GEN6_RP_CONTROL 0xA024
3943#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08003944#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3945#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3946#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3947#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3948#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00003949#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3950#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08003951#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3952#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3953#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3954#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00003955#define GEN6_RP_UP_THRESHOLD 0xA02C
3956#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08003957#define GEN6_RP_CUR_UP_EI 0xA050
3958#define GEN6_CURICONT_MASK 0xffffff
3959#define GEN6_RP_CUR_UP 0xA054
3960#define GEN6_CURBSYTAVG_MASK 0xffffff
3961#define GEN6_RP_PREV_UP 0xA058
3962#define GEN6_RP_CUR_DOWN_EI 0xA05C
3963#define GEN6_CURIAVG_MASK 0xffffff
3964#define GEN6_RP_CUR_DOWN 0xA060
3965#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00003966#define GEN6_RP_UP_EI 0xA068
3967#define GEN6_RP_DOWN_EI 0xA06C
3968#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3969#define GEN6_RC_STATE 0xA094
3970#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3971#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3972#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3973#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3974#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3975#define GEN6_RC_SLEEP 0xA0B0
3976#define GEN6_RC1e_THRESHOLD 0xA0B4
3977#define GEN6_RC6_THRESHOLD 0xA0B8
3978#define GEN6_RC6p_THRESHOLD 0xA0BC
3979#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003980#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00003981
3982#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07003983#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00003984#define GEN6_PMIIR 0x44028
3985#define GEN6_PMIER 0x4402C
3986#define GEN6_PM_MBOX_EVENT (1<<25)
3987#define GEN6_PM_THERMAL_EVENT (1<<24)
3988#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3989#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3990#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3991#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3992#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07003993#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3994 GEN6_PM_RP_DOWN_THRESHOLD | \
3995 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003996
Ben Widawskycce66a22012-03-27 18:59:38 -07003997#define GEN6_GT_GFX_RC6_LOCKED 0x138104
3998#define GEN6_GT_GFX_RC6 0x138108
3999#define GEN6_GT_GFX_RC6p 0x13810C
4000#define GEN6_GT_GFX_RC6pp 0x138110
4001
Chris Wilson8fd26852010-12-08 18:40:43 +00004002#define GEN6_PCODE_MAILBOX 0x138124
4003#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004004#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004005#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4006#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Chris Wilson8fd26852010-12-08 18:40:43 +00004007#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004008#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004009
Ben Widawsky4d855292011-12-12 19:34:16 -08004010#define GEN6_GT_CORE_STATUS 0x138060
4011#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4012#define GEN6_RCn_MASK 7
4013#define GEN6_RC0 0
4014#define GEN6_RC3 2
4015#define GEN6_RC6 3
4016#define GEN6_RC7 4
4017
Wu Fengguange0dac652011-09-05 14:25:34 +08004018#define G4X_AUD_VID_DID 0x62020
4019#define INTEL_AUDIO_DEVCL 0x808629FB
4020#define INTEL_AUDIO_DEVBLC 0x80862801
4021#define INTEL_AUDIO_DEVCTG 0x80862802
4022
4023#define G4X_AUD_CNTL_ST 0x620B4
4024#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4025#define G4X_ELDV_DEVCTG (1 << 14)
4026#define G4X_ELD_ADDR (0xf << 5)
4027#define G4X_ELD_ACK (1 << 4)
4028#define G4X_HDMIW_HDMIEDID 0x6210C
4029
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004030#define IBX_HDMIW_HDMIEDID_A 0xE2050
4031#define IBX_AUD_CNTL_ST_A 0xE20B4
4032#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4033#define IBX_ELD_ADDRESS (0x1f << 5)
4034#define IBX_ELD_ACK (1 << 4)
4035#define IBX_AUD_CNTL_ST2 0xE20C0
4036#define IBX_ELD_VALIDB (1 << 0)
4037#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004038
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004039#define CPT_HDMIW_HDMIEDID_A 0xE5050
4040#define CPT_AUD_CNTL_ST_A 0xE50B4
4041#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004042
Eric Anholtae662d32012-01-03 09:23:29 -08004043/* These are the 4 32-bit write offset registers for each stream
4044 * output buffer. It determines the offset from the
4045 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4046 */
4047#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4048
Wu Fengguangb6daa022012-01-06 14:41:31 -06004049#define IBX_AUD_CONFIG_A 0xe2000
4050#define CPT_AUD_CONFIG_A 0xe5000
4051#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4052#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4053#define AUD_CONFIG_UPPER_N_SHIFT 20
4054#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4055#define AUD_CONFIG_LOWER_N_SHIFT 4
4056#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4057#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4058#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4059#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4060
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004061/* HSW Power Wells */
4062#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4063#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4064#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4065#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4066#define HSW_PWR_WELL_ENABLE (1<<31)
4067#define HSW_PWR_WELL_STATE (1<<30)
4068#define HSW_PWR_WELL_CTL5 0x45410
4069#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4070#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4071#define HSW_PWR_WELL_FORCE_ON (1<<19)
4072#define HSW_PWR_WELL_CTL6 0x45414
4073
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004074/* Per-pipe DDI Function Control */
4075#define PIPE_DDI_FUNC_CTL_A 0x60400
4076#define PIPE_DDI_FUNC_CTL_B 0x61400
4077#define PIPE_DDI_FUNC_CTL_C 0x62400
4078#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4079#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4080 PIPE_DDI_FUNC_CTL_A, \
4081 PIPE_DDI_FUNC_CTL_B)
4082#define PIPE_DDI_FUNC_ENABLE (1<<31)
4083/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4084#define PIPE_DDI_PORT_MASK (0xf<<28)
4085#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4086#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4087#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4088#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4089#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4090#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4091#define PIPE_DDI_BPC_8 (0<<20)
4092#define PIPE_DDI_BPC_10 (1<<20)
4093#define PIPE_DDI_BPC_6 (2<<20)
4094#define PIPE_DDI_BPC_12 (3<<20)
4095#define PIPE_DDI_BFI_ENABLE (1<<4)
4096#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4097#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4098#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4099
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004100/* DisplayPort Transport Control */
4101#define DP_TP_CTL_A 0x64040
4102#define DP_TP_CTL_B 0x64140
4103#define DP_TP_CTL(port) _PORT(port, \
4104 DP_TP_CTL_A, \
4105 DP_TP_CTL_B)
4106#define DP_TP_CTL_ENABLE (1<<31)
4107#define DP_TP_CTL_MODE_SST (0<<27)
4108#define DP_TP_CTL_MODE_MST (1<<27)
4109#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4110#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4111#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4112#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4113#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4114#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4115
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004116/* DisplayPort Transport Status */
4117#define DP_TP_STATUS_A 0x64044
4118#define DP_TP_STATUS_B 0x64144
4119#define DP_TP_STATUS(port) _PORT(port, \
4120 DP_TP_STATUS_A, \
4121 DP_TP_STATUS_B)
4122#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4123
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004124/* DDI Buffer Control */
4125#define DDI_BUF_CTL_A 0x64000
4126#define DDI_BUF_CTL_B 0x64100
4127#define DDI_BUF_CTL(port) _PORT(port, \
4128 DDI_BUF_CTL_A, \
4129 DDI_BUF_CTL_B)
4130#define DDI_BUF_CTL_ENABLE (1<<31)
4131#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4132#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4133#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4134#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4135#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4136#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4137#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4138#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4139#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4140#define DDI_BUF_EMP_MASK (0xf<<24)
4141#define DDI_BUF_IS_IDLE (1<<7)
4142#define DDI_PORT_WIDTH_X1 (0<<1)
4143#define DDI_PORT_WIDTH_X2 (1<<1)
4144#define DDI_PORT_WIDTH_X4 (3<<1)
4145#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4146
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004147/* DDI Buffer Translations */
4148#define DDI_BUF_TRANS_A 0x64E00
4149#define DDI_BUF_TRANS_B 0x64E60
4150#define DDI_BUF_TRANS(port) _PORT(port, \
4151 DDI_BUF_TRANS_A, \
4152 DDI_BUF_TRANS_B)
4153
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004154/* Sideband Interface (SBI) is programmed indirectly, via
4155 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4156 * which contains the payload */
4157#define SBI_ADDR 0xC6000
4158#define SBI_DATA 0xC6004
4159#define SBI_CTL_STAT 0xC6008
4160#define SBI_CTL_OP_CRRD (0x6<<8)
4161#define SBI_CTL_OP_CRWR (0x7<<8)
4162#define SBI_RESPONSE_FAIL (0x1<<1)
4163#define SBI_RESPONSE_SUCCESS (0x0<<1)
4164#define SBI_BUSY (0x1<<0)
4165#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004166
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004167/* SBI offsets */
4168#define SBI_SSCDIVINTPHASE6 0x0600
4169#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4170#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4171#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4172#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4173#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4174#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4175#define SBI_SSCCTL 0x020c
4176#define SBI_SSCCTL6 0x060C
4177#define SBI_SSCCTL_DISABLE (1<<0)
4178#define SBI_SSCAUXDIV6 0x0610
4179#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4180#define SBI_DBUFF0 0x2a00
4181
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004182/* LPT PIXCLK_GATE */
4183#define PIXCLK_GATE 0xC6020
4184#define PIXCLK_GATE_UNGATE 1<<0
4185#define PIXCLK_GATE_GATE 0<<0
4186
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004187/* SPLL */
4188#define SPLL_CTL 0x46020
4189#define SPLL_PLL_ENABLE (1<<31)
4190#define SPLL_PLL_SCC (1<<28)
4191#define SPLL_PLL_NON_SCC (2<<28)
4192#define SPLL_PLL_FREQ_810MHz (0<<26)
4193#define SPLL_PLL_FREQ_1350MHz (1<<26)
4194
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004195/* WRPLL */
4196#define WRPLL_CTL1 0x46040
4197#define WRPLL_CTL2 0x46060
4198#define WRPLL_PLL_ENABLE (1<<31)
4199#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4200#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4201#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004202/* WRPLL divider programming */
4203#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4204#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4205#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004206
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004207/* Port clock selection */
4208#define PORT_CLK_SEL_A 0x46100
4209#define PORT_CLK_SEL_B 0x46104
4210#define PORT_CLK_SEL(port) _PORT(port, \
4211 PORT_CLK_SEL_A, \
4212 PORT_CLK_SEL_B)
4213#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4214#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4215#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4216#define PORT_CLK_SEL_SPLL (3<<29)
4217#define PORT_CLK_SEL_WRPLL1 (4<<29)
4218#define PORT_CLK_SEL_WRPLL2 (5<<29)
4219
4220/* Pipe clock selection */
4221#define PIPE_CLK_SEL_A 0x46140
4222#define PIPE_CLK_SEL_B 0x46144
4223#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4224 PIPE_CLK_SEL_A, \
4225 PIPE_CLK_SEL_B)
4226/* For each pipe, we need to select the corresponding port clock */
4227#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4228#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4229
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004230/* LCPLL Control */
4231#define LCPLL_CTL 0x130040
4232#define LCPLL_PLL_DISABLE (1<<31)
4233#define LCPLL_PLL_LOCK (1<<30)
4234#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4235#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4236
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004237/* Pipe WM_LINETIME - watermark line time */
4238#define PIPE_WM_LINETIME_A 0x45270
4239#define PIPE_WM_LINETIME_B 0x45274
4240#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4241 PIPE_WM_LINETIME_A, \
4242 PIPE_WM_LINETIME_A)
4243#define PIPE_WM_LINETIME_MASK (0x1ff)
4244#define PIPE_WM_LINETIME_TIME(x) ((x))
4245#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4246#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004247
4248/* SFUSE_STRAP */
4249#define SFUSE_STRAP 0xc2014
4250#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4251#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4252#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4253
Jesse Barnes585fb112008-07-29 11:54:06 -07004254#endif /* _I915_REG_H_ */