blob: 60c0db10ae150dc89a2dc7df026cc21057d2b5ff [file] [log] [blame]
Zhi Wang12d14cc2016-08-30 11:06:17 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Tina Zhang <tina.zhang@intel.com>
31 * Pei Zhang <pei.zhang@intel.com>
32 * Niu Bing <bing.niu@intel.com>
33 * Ping Gao <ping.a.gao@intel.com>
34 * Zhi Wang <zhi.a.wang@intel.com>
35 *
36
37 */
38
39#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080040#include "gvt.h"
41#include "i915_pvinfo.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080042
Zhi Wange39c5ad2016-09-02 13:33:29 +080043/* XXX FIXME i915 has changed PP_XXX definition */
44#define PCH_PP_STATUS _MMIO(0xc7200)
45#define PCH_PP_CONTROL _MMIO(0xc7204)
46#define PCH_PP_ON_DELAYS _MMIO(0xc7208)
47#define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
48#define PCH_PP_DIVISOR _MMIO(0xc7210)
49
Zhi Wang12d14cc2016-08-30 11:06:17 +080050/* Register contains RO bits */
51#define F_RO (1 << 0)
52/* Register contains graphics address */
53#define F_GMADR (1 << 1)
54/* Mode mask registers with high 16 bits as the mask bits */
55#define F_MODE_MASK (1 << 2)
56/* This reg can be accessed by GPU commands */
57#define F_CMD_ACCESS (1 << 3)
58/* This reg has been accessed by a VM */
59#define F_ACCESSED (1 << 4)
60/* This reg has been accessed through GPU commands */
61#define F_CMD_ACCESSED (1 << 5)
62/* This reg could be accessed by unaligned address */
63#define F_UNALIGN (1 << 6)
64
65unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
66{
67 if (IS_BROADWELL(gvt->dev_priv))
68 return D_BDW;
69 else if (IS_SKYLAKE(gvt->dev_priv))
70 return D_SKL;
Xu Hane3476c02017-03-29 10:13:59 +080071 else if (IS_KABYLAKE(gvt->dev_priv))
72 return D_KBL;
Zhi Wang12d14cc2016-08-30 11:06:17 +080073
74 return 0;
75}
76
77bool intel_gvt_match_device(struct intel_gvt *gvt,
78 unsigned long device)
79{
80 return intel_gvt_get_device_type(gvt) & device;
81}
82
Zhi Wange39c5ad2016-09-02 13:33:29 +080083static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
84 void *p_data, unsigned int bytes)
85{
86 memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
87}
88
89static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
90 void *p_data, unsigned int bytes)
91{
92 memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
93}
94
Changbin Du65f9f6f2017-06-06 15:56:09 +080095static struct intel_gvt_mmio_info *find_mmio_info(struct intel_gvt *gvt,
96 unsigned int offset)
97{
98 struct intel_gvt_mmio_info *e;
99
100 hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
101 if (e->offset == offset)
102 return e;
103 }
104 return NULL;
105}
106
Zhi Wang12d14cc2016-08-30 11:06:17 +0800107static int new_mmio_info(struct intel_gvt *gvt,
108 u32 offset, u32 flags, u32 size,
109 u32 addr_mask, u32 ro_mask, u32 device,
Changbin Du65f9f6f2017-06-06 15:56:09 +0800110 gvt_mmio_func read, gvt_mmio_func write)
Zhi Wang12d14cc2016-08-30 11:06:17 +0800111{
112 struct intel_gvt_mmio_info *info, *p;
113 u32 start, end, i;
114
115 if (!intel_gvt_match_device(gvt, device))
116 return 0;
117
118 if (WARN_ON(!IS_ALIGNED(offset, 4)))
119 return -EINVAL;
120
121 start = offset;
122 end = offset + size;
123
124 for (i = start; i < end; i += 4) {
125 info = kzalloc(sizeof(*info), GFP_KERNEL);
126 if (!info)
127 return -ENOMEM;
128
129 info->offset = i;
Changbin Du65f9f6f2017-06-06 15:56:09 +0800130 p = find_mmio_info(gvt, info->offset);
Zhi Wang12d14cc2016-08-30 11:06:17 +0800131 if (p)
132 gvt_err("dup mmio definition offset %x\n",
133 info->offset);
134 info->size = size;
135 info->length = (i + 4) < end ? 4 : (end - i);
136 info->addr_mask = addr_mask;
Zhao Yan4ec3dd82017-03-02 15:12:47 +0800137 info->ro_mask = ro_mask;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800138 info->device = device;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800139 info->read = read ? read : intel_vgpu_default_mmio_read;
140 info->write = write ? write : intel_vgpu_default_mmio_write;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800141 gvt->mmio.mmio_attribute[info->offset / 4] = flags;
142 INIT_HLIST_NODE(&info->node);
143 hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
144 }
145 return 0;
146}
147
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400148static int render_mmio_to_ring_id(struct intel_gvt *gvt, unsigned int reg)
149{
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800150 enum intel_engine_id id;
151 struct intel_engine_cs *engine;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400152
153 reg &= ~GENMASK(11, 0);
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800154 for_each_engine(engine, gvt->dev_priv, id) {
155 if (engine->mmio_base == reg)
156 return id;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400157 }
158 return -1;
159}
160
Zhi Wange39c5ad2016-09-02 13:33:29 +0800161#define offset_to_fence_num(offset) \
162 ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
163
164#define fence_num_to_offset(num) \
165 (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
166
Min Hefd64be62017-02-17 15:02:36 +0800167
168static void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
169{
170 switch (reason) {
171 case GVT_FAILSAFE_UNSUPPORTED_GUEST:
172 pr_err("Detected your guest driver doesn't support GVT-g.\n");
173 break;
Min Hea33fc7a2017-02-17 16:42:38 +0800174 case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
175 pr_err("Graphics resource is not enough for the guest\n");
Min Hefd64be62017-02-17 15:02:36 +0800176 default:
177 break;
178 }
179 pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
180 vgpu->failsafe = true;
181}
182
Zhi Wange39c5ad2016-09-02 13:33:29 +0800183static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
184 unsigned int fence_num, void *p_data, unsigned int bytes)
185{
186 if (fence_num >= vgpu_fence_sz(vgpu)) {
Min Hefd64be62017-02-17 15:02:36 +0800187
188 /* When guest access oob fence regs without access
189 * pv_info first, we treat guest not supporting GVT,
190 * and we will let vgpu enter failsafe mode.
191 */
Zhao, Xindad1be3712017-02-17 14:38:33 +0800192 if (!vgpu->pv_notified)
Min Hefd64be62017-02-17 15:02:36 +0800193 enter_failsafe_mode(vgpu,
194 GVT_FAILSAFE_UNSUPPORTED_GUEST);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800195
196 if (!vgpu->mmio.disable_warn_untrack) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500197 gvt_vgpu_err("found oob fence register access\n");
198 gvt_vgpu_err("total fence %d, access fence %d\n",
199 vgpu_fence_sz(vgpu), fence_num);
Min Hefd64be62017-02-17 15:02:36 +0800200 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800201 memset(p_data, 0, bytes);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800202 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800203 }
204 return 0;
205}
206
207static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
208 void *p_data, unsigned int bytes)
209{
210 int ret;
211
212 ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
213 p_data, bytes);
214 if (ret)
215 return ret;
216 read_vreg(vgpu, off, p_data, bytes);
217 return 0;
218}
219
220static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
221 void *p_data, unsigned int bytes)
222{
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800223 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800224 unsigned int fence_num = offset_to_fence_num(off);
225 int ret;
226
227 ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
228 if (ret)
229 return ret;
230 write_vreg(vgpu, off, p_data, bytes);
231
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800232 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800233 intel_vgpu_write_fence(vgpu, fence_num,
234 vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800235 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800236 return 0;
237}
238
239#define CALC_MODE_MASK_REG(old, new) \
240 (((new) & GENMASK(31, 16)) \
241 | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
242 | ((new) & ((new) >> 16))))
243
244static int mul_force_wake_write(struct intel_vgpu *vgpu,
245 unsigned int offset, void *p_data, unsigned int bytes)
246{
247 u32 old, new;
248 uint32_t ack_reg_offset;
249
250 old = vgpu_vreg(vgpu, offset);
251 new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
252
Xu Hane3476c02017-03-29 10:13:59 +0800253 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
254 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +0800255 switch (offset) {
256 case FORCEWAKE_RENDER_GEN9_REG:
257 ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
258 break;
259 case FORCEWAKE_BLITTER_GEN9_REG:
260 ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
261 break;
262 case FORCEWAKE_MEDIA_GEN9_REG:
263 ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
264 break;
265 default:
266 /*should not hit here*/
Tina Zhang695fbc02017-03-10 04:26:53 -0500267 gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
Changbin Du39762ad2016-12-27 13:25:06 +0800268 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800269 }
270 } else {
271 ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
272 }
273
274 vgpu_vreg(vgpu, offset) = new;
275 vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
276 return 0;
277}
278
279static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Changbin Duc34eaa82017-01-13 11:16:03 +0800280 void *p_data, unsigned int bytes)
Zhi Wange39c5ad2016-09-02 13:33:29 +0800281{
Changbin Duc34eaa82017-01-13 11:16:03 +0800282 unsigned int engine_mask = 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800283 u32 data;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800284
Ping Gao40d24282016-10-26 09:38:50 +0800285 write_vreg(vgpu, offset, p_data, bytes);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800286 data = vgpu_vreg(vgpu, offset);
287
288 if (data & GEN6_GRDOM_FULL) {
289 gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
Changbin Duc34eaa82017-01-13 11:16:03 +0800290 engine_mask = ALL_ENGINES;
291 } else {
292 if (data & GEN6_GRDOM_RENDER) {
293 gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
294 engine_mask |= (1 << RCS);
295 }
296 if (data & GEN6_GRDOM_MEDIA) {
297 gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
298 engine_mask |= (1 << VCS);
299 }
300 if (data & GEN6_GRDOM_BLT) {
301 gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
302 engine_mask |= (1 << BCS);
303 }
304 if (data & GEN6_GRDOM_VECS) {
305 gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
306 engine_mask |= (1 << VECS);
307 }
308 if (data & GEN8_GRDOM_MEDIA2) {
309 gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
310 if (HAS_BSD2(vgpu->gvt->dev_priv))
311 engine_mask |= (1 << VCS2);
312 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800313 }
Changbin Duc34eaa82017-01-13 11:16:03 +0800314
315 intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
316
317 return 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800318}
319
Zhi Wang04d348a2016-04-25 18:28:56 -0400320static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
321 void *p_data, unsigned int bytes)
322{
323 return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
324}
325
326static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
327 void *p_data, unsigned int bytes)
328{
329 return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
330}
331
332static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
333 unsigned int offset, void *p_data, unsigned int bytes)
334{
335 write_vreg(vgpu, offset, p_data, bytes);
336
337 if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
338 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
339 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
340 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
341 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
342
343 } else
344 vgpu_vreg(vgpu, PCH_PP_STATUS) &=
345 ~(PP_ON | PP_SEQUENCE_POWER_DOWN
346 | PP_CYCLE_DELAY_ACTIVE);
347 return 0;
348}
349
350static int transconf_mmio_write(struct intel_vgpu *vgpu,
351 unsigned int offset, void *p_data, unsigned int bytes)
352{
353 write_vreg(vgpu, offset, p_data, bytes);
354
355 if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
356 vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
357 else
358 vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
359 return 0;
360}
361
362static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
363 void *p_data, unsigned int bytes)
364{
365 write_vreg(vgpu, offset, p_data, bytes);
366
367 if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
368 vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
369 else
370 vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
371
372 if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
373 vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
374 else
375 vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
376
377 return 0;
378}
379
380static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
381 void *p_data, unsigned int bytes)
382{
383 *(u32 *)p_data = (1 << 17);
384 return 0;
385}
386
387static int dpy_reg_mmio_read_2(struct intel_vgpu *vgpu, unsigned int offset,
388 void *p_data, unsigned int bytes)
389{
390 *(u32 *)p_data = 3;
391 return 0;
392}
393
394static int dpy_reg_mmio_read_3(struct intel_vgpu *vgpu, unsigned int offset,
395 void *p_data, unsigned int bytes)
396{
397 *(u32 *)p_data = (0x2f << 16);
398 return 0;
399}
400
401static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
402 void *p_data, unsigned int bytes)
403{
404 u32 data;
405
406 write_vreg(vgpu, offset, p_data, bytes);
407 data = vgpu_vreg(vgpu, offset);
408
409 if (data & PIPECONF_ENABLE)
410 vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
411 else
412 vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
413 intel_gvt_check_vblank_emulation(vgpu->gvt);
414 return 0;
415}
416
Zhao Yane6cedfe2017-02-21 10:38:53 +0800417/* ascendingly sorted */
418static i915_reg_t force_nonpriv_white_list[] = {
419 GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
420 GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
421 GEN8_CS_CHICKEN1,//_MMIO(0x2580)
422 _MMIO(0x2690),
423 _MMIO(0x2694),
424 _MMIO(0x2698),
425 _MMIO(0x4de0),
426 _MMIO(0x4de4),
427 _MMIO(0x4dfc),
428 GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
429 _MMIO(0x7014),
430 HDC_CHICKEN0,//_MMIO(0x7300)
431 GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
432 _MMIO(0x7700),
433 _MMIO(0x7704),
434 _MMIO(0x7708),
435 _MMIO(0x770c),
436 _MMIO(0xb110),
437 GEN8_L3SQCREG4,//_MMIO(0xb118)
438 _MMIO(0xe100),
439 _MMIO(0xe18c),
440 _MMIO(0xe48c),
441 _MMIO(0xe5f4),
442};
443
444/* a simple bsearch */
445static inline bool in_whitelist(unsigned int reg)
446{
447 int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
448 i915_reg_t *array = force_nonpriv_white_list;
449
450 while (left < right) {
451 int mid = (left + right)/2;
452
453 if (reg > array[mid].reg)
454 left = mid + 1;
455 else if (reg < array[mid].reg)
456 right = mid;
457 else
458 return true;
459 }
460 return false;
461}
462
463static int force_nonpriv_write(struct intel_vgpu *vgpu,
464 unsigned int offset, void *p_data, unsigned int bytes)
465{
466 u32 reg_nonpriv = *(u32 *)p_data;
467 int ret = -EINVAL;
468
469 if ((bytes != 4) || ((offset & (bytes - 1)) != 0)) {
470 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
471 vgpu->id, offset, bytes);
472 return ret;
473 }
474
475 if (in_whitelist(reg_nonpriv)) {
476 ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
477 bytes);
478 } else {
479 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x\n",
480 vgpu->id, reg_nonpriv);
481 }
482 return ret;
483}
484
Zhi Wang04d348a2016-04-25 18:28:56 -0400485static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
486 void *p_data, unsigned int bytes)
487{
488 write_vreg(vgpu, offset, p_data, bytes);
489
490 if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
491 vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
492 } else {
493 vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
494 if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
495 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
496 &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
497 }
498 return 0;
499}
500
501static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
502 unsigned int offset, void *p_data, unsigned int bytes)
503{
504 vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
505 return 0;
506}
507
508#define FDI_LINK_TRAIN_PATTERN1 0
509#define FDI_LINK_TRAIN_PATTERN2 1
510
511static int fdi_auto_training_started(struct intel_vgpu *vgpu)
512{
513 u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
514 u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
515 u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
516
517 if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
518 (rx_ctl & FDI_RX_ENABLE) &&
519 (rx_ctl & FDI_AUTO_TRAINING) &&
520 (tx_ctl & DP_TP_CTL_ENABLE) &&
521 (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
522 return 1;
523 else
524 return 0;
525}
526
527static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
528 enum pipe pipe, unsigned int train_pattern)
529{
530 i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
531 unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
532 unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
533 unsigned int fdi_iir_check_bits;
534
535 fdi_rx_imr = FDI_RX_IMR(pipe);
536 fdi_tx_ctl = FDI_TX_CTL(pipe);
537 fdi_rx_ctl = FDI_RX_CTL(pipe);
538
539 if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
540 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
541 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
542 fdi_iir_check_bits = FDI_RX_BIT_LOCK;
543 } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
544 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
545 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
546 fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
547 } else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500548 gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
Zhi Wang04d348a2016-04-25 18:28:56 -0400549 return -EINVAL;
550 }
551
552 fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
553 fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
554
555 /* If imr bit has been masked */
556 if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
557 return 0;
558
559 if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
560 == fdi_tx_check_bits)
561 && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
562 == fdi_rx_check_bits))
563 return 1;
564 else
565 return 0;
566}
567
568#define INVALID_INDEX (~0U)
569
570static unsigned int calc_index(unsigned int offset, unsigned int start,
571 unsigned int next, unsigned int end, i915_reg_t i915_end)
572{
573 unsigned int range = next - start;
574
575 if (!end)
576 end = i915_mmio_reg_offset(i915_end);
577 if (offset < start || offset > end)
578 return INVALID_INDEX;
579 offset -= start;
580 return offset / range;
581}
582
583#define FDI_RX_CTL_TO_PIPE(offset) \
584 calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
585
586#define FDI_TX_CTL_TO_PIPE(offset) \
587 calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
588
589#define FDI_RX_IMR_TO_PIPE(offset) \
590 calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
591
592static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
593 unsigned int offset, void *p_data, unsigned int bytes)
594{
595 i915_reg_t fdi_rx_iir;
596 unsigned int index;
597 int ret;
598
599 if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
600 index = FDI_RX_CTL_TO_PIPE(offset);
601 else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
602 index = FDI_TX_CTL_TO_PIPE(offset);
603 else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
604 index = FDI_RX_IMR_TO_PIPE(offset);
605 else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500606 gvt_vgpu_err("Unsupport registers %x\n", offset);
Zhi Wang04d348a2016-04-25 18:28:56 -0400607 return -EINVAL;
608 }
609
610 write_vreg(vgpu, offset, p_data, bytes);
611
612 fdi_rx_iir = FDI_RX_IIR(index);
613
614 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
615 if (ret < 0)
616 return ret;
617 if (ret)
618 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
619
620 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
621 if (ret < 0)
622 return ret;
623 if (ret)
624 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
625
626 if (offset == _FDI_RXA_CTL)
627 if (fdi_auto_training_started(vgpu))
628 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
629 DP_TP_STATUS_AUTOTRAIN_DONE;
630 return 0;
631}
632
633#define DP_TP_CTL_TO_PORT(offset) \
634 calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
635
636static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
637 void *p_data, unsigned int bytes)
638{
639 i915_reg_t status_reg;
640 unsigned int index;
641 u32 data;
642
643 write_vreg(vgpu, offset, p_data, bytes);
644
645 index = DP_TP_CTL_TO_PORT(offset);
646 data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
647 if (data == 0x2) {
648 status_reg = DP_TP_STATUS(index);
649 vgpu_vreg(vgpu, status_reg) |= (1 << 25);
650 }
651 return 0;
652}
653
654static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
655 unsigned int offset, void *p_data, unsigned int bytes)
656{
657 u32 reg_val;
658 u32 sticky_mask;
659
660 reg_val = *((u32 *)p_data);
661 sticky_mask = GENMASK(27, 26) | (1 << 24);
662
663 vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
664 (vgpu_vreg(vgpu, offset) & sticky_mask);
665 vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
666 return 0;
667}
668
669static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
670 unsigned int offset, void *p_data, unsigned int bytes)
671{
672 u32 data;
673
674 write_vreg(vgpu, offset, p_data, bytes);
675 data = vgpu_vreg(vgpu, offset);
676
677 if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
678 vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
679 return 0;
680}
681
682static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
683 unsigned int offset, void *p_data, unsigned int bytes)
684{
685 u32 data;
686
687 write_vreg(vgpu, offset, p_data, bytes);
688 data = vgpu_vreg(vgpu, offset);
689
690 if (data & FDI_MPHY_IOSFSB_RESET_CTL)
691 vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
692 else
693 vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
694 return 0;
695}
696
697#define DSPSURF_TO_PIPE(offset) \
698 calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
699
700static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
701 void *p_data, unsigned int bytes)
702{
703 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
704 unsigned int index = DSPSURF_TO_PIPE(offset);
705 i915_reg_t surflive_reg = DSPSURFLIVE(index);
706 int flip_event[] = {
707 [PIPE_A] = PRIMARY_A_FLIP_DONE,
708 [PIPE_B] = PRIMARY_B_FLIP_DONE,
709 [PIPE_C] = PRIMARY_C_FLIP_DONE,
710 };
711
712 write_vreg(vgpu, offset, p_data, bytes);
713 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
714
715 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
716 return 0;
717}
718
719#define SPRSURF_TO_PIPE(offset) \
720 calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
721
722static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
723 void *p_data, unsigned int bytes)
724{
725 unsigned int index = SPRSURF_TO_PIPE(offset);
726 i915_reg_t surflive_reg = SPRSURFLIVE(index);
727 int flip_event[] = {
728 [PIPE_A] = SPRITE_A_FLIP_DONE,
729 [PIPE_B] = SPRITE_B_FLIP_DONE,
730 [PIPE_C] = SPRITE_C_FLIP_DONE,
731 };
732
733 write_vreg(vgpu, offset, p_data, bytes);
734 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
735
736 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
737 return 0;
738}
739
740static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
741 unsigned int reg)
742{
743 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
744 enum intel_gvt_event_type event;
745
746 if (reg == _DPA_AUX_CH_CTL)
747 event = AUX_CHANNEL_A;
748 else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
749 event = AUX_CHANNEL_B;
750 else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
751 event = AUX_CHANNEL_C;
752 else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
753 event = AUX_CHANNEL_D;
754 else {
755 WARN_ON(true);
756 return -EINVAL;
757 }
758
759 intel_vgpu_trigger_virtual_event(vgpu, event);
760 return 0;
761}
762
763static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
764 unsigned int reg, int len, bool data_valid)
765{
766 /* mark transaction done */
767 value |= DP_AUX_CH_CTL_DONE;
768 value &= ~DP_AUX_CH_CTL_SEND_BUSY;
769 value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
770
771 if (data_valid)
772 value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
773 else
774 value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
775
776 /* message size */
777 value &= ~(0xf << 20);
778 value |= (len << 20);
779 vgpu_vreg(vgpu, reg) = value;
780
781 if (value & DP_AUX_CH_CTL_INTERRUPT)
782 return trigger_aux_channel_interrupt(vgpu, reg);
783 return 0;
784}
785
786static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
787 uint8_t t)
788{
789 if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
790 /* training pattern 1 for CR */
791 /* set LANE0_CR_DONE, LANE1_CR_DONE */
792 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
793 /* set LANE2_CR_DONE, LANE3_CR_DONE */
794 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
795 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
796 DPCD_TRAINING_PATTERN_2) {
797 /* training pattern 2 for EQ */
798 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
799 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
800 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
801 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
802 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
803 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
804 /* set INTERLANE_ALIGN_DONE */
805 dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
806 DPCD_INTERLANE_ALIGN_DONE;
807 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
808 DPCD_LINK_TRAINING_DISABLED) {
809 /* finish link training */
810 /* set sink status as synchronized */
811 dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
812 }
813}
814
815#define _REG_HSW_DP_AUX_CH_CTL(dp) \
816 ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
817
818#define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
819
820#define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
821
822#define dpy_is_valid_port(port) \
823 (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
824
825static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
826 unsigned int offset, void *p_data, unsigned int bytes)
827{
828 struct intel_vgpu_display *display = &vgpu->display;
829 int msg, addr, ctrl, op, len;
830 int port_index = OFFSET_TO_DP_AUX_PORT(offset);
831 struct intel_vgpu_dpcd_data *dpcd = NULL;
832 struct intel_vgpu_port *port = NULL;
833 u32 data;
834
835 if (!dpy_is_valid_port(port_index)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500836 gvt_vgpu_err("Unsupported DP port access!\n");
Zhi Wang04d348a2016-04-25 18:28:56 -0400837 return 0;
838 }
839
840 write_vreg(vgpu, offset, p_data, bytes);
841 data = vgpu_vreg(vgpu, offset);
842
Xu Hane3476c02017-03-29 10:13:59 +0800843 if ((IS_SKYLAKE(vgpu->gvt->dev_priv)
844 || IS_KABYLAKE(vgpu->gvt->dev_priv))
845 && offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400846 /* SKL DPB/C/D aux ctl register changed */
847 return 0;
848 } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
849 offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
850 /* write to the data registers */
851 return 0;
852 }
853
854 if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
855 /* just want to clear the sticky bits */
856 vgpu_vreg(vgpu, offset) = 0;
857 return 0;
858 }
859
860 port = &display->ports[port_index];
861 dpcd = port->dpcd;
862
863 /* read out message from DATA1 register */
864 msg = vgpu_vreg(vgpu, offset + 4);
865 addr = (msg >> 8) & 0xffff;
866 ctrl = (msg >> 24) & 0xff;
867 len = msg & 0xff;
868 op = ctrl >> 4;
869
870 if (op == GVT_AUX_NATIVE_WRITE) {
871 int t;
872 uint8_t buf[16];
873
874 if ((addr + len + 1) >= DPCD_SIZE) {
875 /*
876 * Write request exceeds what we supported,
877 * DCPD spec: When a Source Device is writing a DPCD
878 * address not supported by the Sink Device, the Sink
879 * Device shall reply with AUX NACK and “M” equal to
880 * zero.
881 */
882
883 /* NAK the write */
884 vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
885 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
886 return 0;
887 }
888
889 /*
890 * Write request format: (command + address) occupies
891 * 3 bytes, followed by (len + 1) bytes of data.
892 */
893 if (WARN_ON((len + 4) > AUX_BURST_SIZE))
894 return -EINVAL;
895
896 /* unpack data from vreg to buf */
897 for (t = 0; t < 4; t++) {
898 u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
899
900 buf[t * 4] = (r >> 24) & 0xff;
901 buf[t * 4 + 1] = (r >> 16) & 0xff;
902 buf[t * 4 + 2] = (r >> 8) & 0xff;
903 buf[t * 4 + 3] = r & 0xff;
904 }
905
906 /* write to virtual DPCD */
907 if (dpcd && dpcd->data_valid) {
908 for (t = 0; t <= len; t++) {
909 int p = addr + t;
910
911 dpcd->data[p] = buf[t];
912 /* check for link training */
913 if (p == DPCD_TRAINING_PATTERN_SET)
914 dp_aux_ch_ctl_link_training(dpcd,
915 buf[t]);
916 }
917 }
918
919 /* ACK the write */
920 vgpu_vreg(vgpu, offset + 4) = 0;
921 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
922 dpcd && dpcd->data_valid);
923 return 0;
924 }
925
926 if (op == GVT_AUX_NATIVE_READ) {
927 int idx, i, ret = 0;
928
929 if ((addr + len + 1) >= DPCD_SIZE) {
930 /*
931 * read request exceeds what we supported
932 * DPCD spec: A Sink Device receiving a Native AUX CH
933 * read request for an unsupported DPCD address must
934 * reply with an AUX ACK and read data set equal to
935 * zero instead of replying with AUX NACK.
936 */
937
938 /* ACK the READ*/
939 vgpu_vreg(vgpu, offset + 4) = 0;
940 vgpu_vreg(vgpu, offset + 8) = 0;
941 vgpu_vreg(vgpu, offset + 12) = 0;
942 vgpu_vreg(vgpu, offset + 16) = 0;
943 vgpu_vreg(vgpu, offset + 20) = 0;
944
945 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
946 true);
947 return 0;
948 }
949
950 for (idx = 1; idx <= 5; idx++) {
951 /* clear the data registers */
952 vgpu_vreg(vgpu, offset + 4 * idx) = 0;
953 }
954
955 /*
956 * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
957 */
958 if (WARN_ON((len + 2) > AUX_BURST_SIZE))
959 return -EINVAL;
960
961 /* read from virtual DPCD to vreg */
962 /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
963 if (dpcd && dpcd->data_valid) {
964 for (i = 1; i <= (len + 1); i++) {
965 int t;
966
967 t = dpcd->data[addr + i - 1];
968 t <<= (24 - 8 * (i % 4));
969 ret |= t;
970
971 if ((i % 4 == 3) || (i == (len + 1))) {
972 vgpu_vreg(vgpu, offset +
973 (i / 4 + 1) * 4) = ret;
974 ret = 0;
975 }
976 }
977 }
978 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
979 dpcd && dpcd->data_valid);
980 return 0;
981 }
982
983 /* i2c transaction starts */
984 intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
985
986 if (data & DP_AUX_CH_CTL_INTERRUPT)
987 trigger_aux_channel_interrupt(vgpu, offset);
988 return 0;
989}
990
Pei Zhang975629c2017-03-20 23:49:19 +0800991static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
992 void *p_data, unsigned int bytes)
993{
994 *(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
995 write_vreg(vgpu, offset, p_data, bytes);
996 return 0;
997}
998
Zhi Wang04d348a2016-04-25 18:28:56 -0400999static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1000 void *p_data, unsigned int bytes)
1001{
1002 bool vga_disable;
1003
1004 write_vreg(vgpu, offset, p_data, bytes);
1005 vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
1006
1007 gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
1008 vga_disable ? "Disable" : "Enable");
1009 return 0;
1010}
1011
1012static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
1013 unsigned int sbi_offset)
1014{
1015 struct intel_vgpu_display *display = &vgpu->display;
1016 int num = display->sbi.number;
1017 int i;
1018
1019 for (i = 0; i < num; ++i)
1020 if (display->sbi.registers[i].offset == sbi_offset)
1021 break;
1022
1023 if (i == num)
1024 return 0;
1025
1026 return display->sbi.registers[i].value;
1027}
1028
1029static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
1030 unsigned int offset, u32 value)
1031{
1032 struct intel_vgpu_display *display = &vgpu->display;
1033 int num = display->sbi.number;
1034 int i;
1035
1036 for (i = 0; i < num; ++i) {
1037 if (display->sbi.registers[i].offset == offset)
1038 break;
1039 }
1040
1041 if (i == num) {
1042 if (num == SBI_REG_MAX) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001043 gvt_vgpu_err("SBI caching meets maximum limits\n");
Zhi Wang04d348a2016-04-25 18:28:56 -04001044 return;
1045 }
1046 display->sbi.number++;
1047 }
1048
1049 display->sbi.registers[i].offset = offset;
1050 display->sbi.registers[i].value = value;
1051}
1052
1053static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1054 void *p_data, unsigned int bytes)
1055{
1056 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1057 SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
1058 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1059 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1060 vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
1061 sbi_offset);
1062 }
1063 read_vreg(vgpu, offset, p_data, bytes);
1064 return 0;
1065}
1066
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +01001067static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang04d348a2016-04-25 18:28:56 -04001068 void *p_data, unsigned int bytes)
1069{
1070 u32 data;
1071
1072 write_vreg(vgpu, offset, p_data, bytes);
1073 data = vgpu_vreg(vgpu, offset);
1074
1075 data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
1076 data |= SBI_READY;
1077
1078 data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
1079 data |= SBI_RESPONSE_SUCCESS;
1080
1081 vgpu_vreg(vgpu, offset) = data;
1082
1083 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1084 SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
1085 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1086 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1087
1088 write_virtual_sbi_register(vgpu, sbi_offset,
1089 vgpu_vreg(vgpu, SBI_DATA));
1090 }
1091 return 0;
1092}
1093
Zhi Wange39c5ad2016-09-02 13:33:29 +08001094#define _vgtif_reg(x) \
1095 (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
1096
1097static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1098 void *p_data, unsigned int bytes)
1099{
1100 bool invalid_read = false;
1101
1102 read_vreg(vgpu, offset, p_data, bytes);
1103
1104 switch (offset) {
1105 case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
1106 if (offset + bytes > _vgtif_reg(vgt_id) + 4)
1107 invalid_read = true;
1108 break;
1109 case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
1110 _vgtif_reg(avail_rs.fence_num):
1111 if (offset + bytes >
1112 _vgtif_reg(avail_rs.fence_num) + 4)
1113 invalid_read = true;
1114 break;
1115 case 0x78010: /* vgt_caps */
1116 case 0x7881c:
1117 break;
1118 default:
1119 invalid_read = true;
1120 break;
1121 }
1122 if (invalid_read)
Tina Zhang695fbc02017-03-10 04:26:53 -05001123 gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001124 offset, bytes, *(u32 *)p_data);
Min Hefd64be62017-02-17 15:02:36 +08001125 vgpu->pv_notified = true;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001126 return 0;
1127}
1128
1129static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
1130{
1131 int ret = 0;
1132
1133 switch (notification) {
1134 case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
1135 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
1136 break;
1137 case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
1138 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
1139 break;
1140 case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
1141 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
1142 break;
1143 case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
1144 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
1145 break;
1146 case VGT_G2V_EXECLIST_CONTEXT_CREATE:
1147 case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
1148 case 1: /* Remove this in guest driver. */
1149 break;
1150 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001151 gvt_vgpu_err("Invalid PV notification %d\n", notification);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001152 }
1153 return ret;
1154}
1155
Zhi Wang04d348a2016-04-25 18:28:56 -04001156static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
1157{
1158 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1159 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
1160 char *env[3] = {NULL, NULL, NULL};
1161 char vmid_str[20];
1162 char display_ready_str[20];
1163
Takashi Iwaid8e9b2b2017-02-20 14:58:25 +01001164 snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
Zhi Wang04d348a2016-04-25 18:28:56 -04001165 env[0] = display_ready_str;
1166
1167 snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
1168 env[1] = vmid_str;
1169
1170 return kobject_uevent_env(kobj, KOBJ_ADD, env);
1171}
1172
Zhi Wange39c5ad2016-09-02 13:33:29 +08001173static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1174 void *p_data, unsigned int bytes)
1175{
1176 u32 data;
1177 int ret;
1178
1179 write_vreg(vgpu, offset, p_data, bytes);
1180 data = vgpu_vreg(vgpu, offset);
1181
1182 switch (offset) {
1183 case _vgtif_reg(display_ready):
Zhi Wang04d348a2016-04-25 18:28:56 -04001184 send_display_ready_uevent(vgpu, data ? 1 : 0);
1185 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001186 case _vgtif_reg(g2v_notify):
1187 ret = handle_g2v_notification(vgpu, data);
1188 break;
1189 /* add xhot and yhot to handled list to avoid error log */
1190 case 0x78830:
1191 case 0x78834:
1192 case _vgtif_reg(pdp[0].lo):
1193 case _vgtif_reg(pdp[0].hi):
1194 case _vgtif_reg(pdp[1].lo):
1195 case _vgtif_reg(pdp[1].hi):
1196 case _vgtif_reg(pdp[2].lo):
1197 case _vgtif_reg(pdp[2].hi):
1198 case _vgtif_reg(pdp[3].lo):
1199 case _vgtif_reg(pdp[3].hi):
1200 case _vgtif_reg(execlist_context_descriptor_lo):
1201 case _vgtif_reg(execlist_context_descriptor_hi):
1202 break;
Min Hea33fc7a2017-02-17 16:42:38 +08001203 case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
1204 enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
1205 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001206 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001207 gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001208 offset, bytes, data);
1209 break;
1210 }
1211 return 0;
1212}
1213
Zhi Wang04d348a2016-04-25 18:28:56 -04001214static int pf_write(struct intel_vgpu *vgpu,
1215 unsigned int offset, void *p_data, unsigned int bytes)
1216{
1217 u32 val = *(u32 *)p_data;
1218
1219 if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
1220 offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
1221 offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
1222 WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
1223 vgpu->id);
1224 return 0;
1225 }
1226
1227 return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
1228}
1229
1230static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
1231 unsigned int offset, void *p_data, unsigned int bytes)
1232{
1233 write_vreg(vgpu, offset, p_data, bytes);
1234
1235 if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_ENABLE_REQUEST)
1236 vgpu_vreg(vgpu, offset) |= HSW_PWR_WELL_STATE_ENABLED;
1237 else
1238 vgpu_vreg(vgpu, offset) &= ~HSW_PWR_WELL_STATE_ENABLED;
1239 return 0;
1240}
1241
Zhi Wange39c5ad2016-09-02 13:33:29 +08001242static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
1243 unsigned int offset, void *p_data, unsigned int bytes)
1244{
1245 write_vreg(vgpu, offset, p_data, bytes);
1246
1247 if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
1248 vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
1249 return 0;
1250}
1251
1252static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
1253 void *p_data, unsigned int bytes)
1254{
Ping Gao5f399f12016-10-27 14:46:40 +08001255 u32 mode;
1256
1257 write_vreg(vgpu, offset, p_data, bytes);
1258 mode = vgpu_vreg(vgpu, offset);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001259
1260 if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
1261 WARN_ONCE(1, "VM(%d): iGVT-g doesn't supporte GuC\n",
1262 vgpu->id);
1263 return 0;
1264 }
1265
1266 return 0;
1267}
1268
1269static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
1270 void *p_data, unsigned int bytes)
1271{
1272 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1273 u32 trtte = *(u32 *)p_data;
1274
1275 if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
1276 WARN(1, "VM(%d): Use physical address for TRTT!\n",
1277 vgpu->id);
1278 return -EINVAL;
1279 }
1280 write_vreg(vgpu, offset, p_data, bytes);
1281 /* TRTTE is not per-context */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001282
1283 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001284 I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001285 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001286
1287 return 0;
1288}
1289
1290static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
1291 void *p_data, unsigned int bytes)
1292{
1293 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1294 u32 val = *(u32 *)p_data;
1295
1296 if (val & 1) {
1297 /* unblock hw logic */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001298 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001299 I915_WRITE(_MMIO(offset), val);
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001300 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001301 }
1302 write_vreg(vgpu, offset, p_data, bytes);
1303 return 0;
1304}
1305
Zhi Wang04d348a2016-04-25 18:28:56 -04001306static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
1307 void *p_data, unsigned int bytes)
1308{
1309 u32 v = 0;
1310
1311 if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
1312 v |= (1 << 0);
1313
1314 if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
1315 v |= (1 << 8);
1316
1317 if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
1318 v |= (1 << 16);
1319
1320 if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
1321 v |= (1 << 24);
1322
1323 vgpu_vreg(vgpu, offset) = v;
1324
1325 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1326}
1327
1328static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
1329 void *p_data, unsigned int bytes)
1330{
1331 u32 value = *(u32 *)p_data;
1332 u32 cmd = value & 0xff;
1333 u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
1334
1335 switch (cmd) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001336 case GEN9_PCODE_READ_MEM_LATENCY:
Xu Hane3476c02017-03-29 10:13:59 +08001337 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1338 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001339 /**
1340 * "Read memory latency" command on gen9.
1341 * Below memory latency values are read
1342 * from skylake platform.
1343 */
1344 if (!*data0)
1345 *data0 = 0x1e1a1100;
1346 else
1347 *data0 = 0x61514b3d;
1348 }
Zhi Wang04d348a2016-04-25 18:28:56 -04001349 break;
Weinan Lid8a355b2017-02-22 11:03:24 +08001350 case SKL_PCODE_CDCLK_CONTROL:
Xu Hane3476c02017-03-29 10:13:59 +08001351 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1352 || IS_KABYLAKE(vgpu->gvt->dev_priv))
Weinan Li8bcd7c12017-02-24 17:07:38 +08001353 *data0 = SKL_CDCLK_READY_FOR_CHANGE;
Weinan Lid8a355b2017-02-22 11:03:24 +08001354 break;
Weinan Li8bcd7c12017-02-24 17:07:38 +08001355 case GEN6_PCODE_READ_RC6VIDS:
Zhi Wang04d348a2016-04-25 18:28:56 -04001356 *data0 |= 0x1;
1357 break;
1358 }
1359
1360 gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
1361 vgpu->id, value, *data0);
Weinan Lid8a355b2017-02-22 11:03:24 +08001362 /**
1363 * PCODE_READY clear means ready for pcode read/write,
1364 * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
1365 * always emulate as pcode read/write success and ready for access
1366 * anytime, since we don't touch real physical registers here.
1367 */
1368 value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
Zhi Wang04d348a2016-04-25 18:28:56 -04001369 return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1370}
1371
1372static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
1373 unsigned int offset, void *p_data, unsigned int bytes)
1374{
1375 u32 v = *(u32 *)p_data;
1376
1377 v &= (1 << 31) | (1 << 29) | (1 << 9) |
1378 (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
1379 v |= (v >> 1);
1380
1381 return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
1382}
1383
1384static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1385 void *p_data, unsigned int bytes)
1386{
1387 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1388 i915_reg_t reg = {.reg = offset};
1389
1390 switch (offset) {
1391 case 0x4ddc:
1392 vgpu_vreg(vgpu, offset) = 0x8000003c;
Ping Gaod4362222016-10-28 10:21:45 +08001393 /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001394 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001395 break;
1396 case 0x42080:
1397 vgpu_vreg(vgpu, offset) = 0x8000;
Ping Gaod4362222016-10-28 10:21:45 +08001398 /* WaCompressedResourceDisplayNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001399 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001400 break;
1401 default:
1402 return -EINVAL;
1403 }
1404
Zhi Wang04d348a2016-04-25 18:28:56 -04001405 return 0;
1406}
1407
1408static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
1409 void *p_data, unsigned int bytes)
1410{
1411 u32 v = *(u32 *)p_data;
1412
1413 /* other bits are MBZ. */
1414 v &= (1 << 31) | (1 << 30);
1415 v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
1416
1417 vgpu_vreg(vgpu, offset) = v;
1418
1419 return 0;
1420}
1421
1422static int ring_timestamp_mmio_read(struct intel_vgpu *vgpu,
1423 unsigned int offset, void *p_data, unsigned int bytes)
1424{
1425 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1426
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001427 mmio_hw_access_pre(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001428 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001429 mmio_hw_access_post(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001430 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1431}
1432
Weinan Li23ce0592017-05-19 23:48:34 +08001433static int instdone_mmio_read(struct intel_vgpu *vgpu,
1434 unsigned int offset, void *p_data, unsigned int bytes)
1435{
1436 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1437
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001438 mmio_hw_access_pre(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001439 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001440 mmio_hw_access_post(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001441 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1442}
1443
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001444static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1445 void *p_data, unsigned int bytes)
1446{
1447 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1448 struct intel_vgpu_execlist *execlist;
1449 u32 data = *(u32 *)p_data;
Bing Niu6fb50822016-10-31 17:35:12 +08001450 int ret = 0;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001451
Zhenyu Wang0fac21e2016-10-20 13:30:33 +08001452 if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001453 return -EINVAL;
1454
1455 execlist = &vgpu->execlist[ring_id];
1456
1457 execlist->elsp_dwords.data[execlist->elsp_dwords.index] = data;
Bing Niu6fb50822016-10-31 17:35:12 +08001458 if (execlist->elsp_dwords.index == 3) {
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001459 ret = intel_vgpu_submit_execlist(vgpu, ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001460 if(ret)
Tina Zhang695fbc02017-03-10 04:26:53 -05001461 gvt_vgpu_err("fail submit workload on ring %d\n",
1462 ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001463 }
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001464
1465 ++execlist->elsp_dwords.index;
1466 execlist->elsp_dwords.index &= 0x3;
Bing Niu6fb50822016-10-31 17:35:12 +08001467 return ret;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001468}
1469
Zhi Wang4b639602016-05-01 17:09:58 -04001470static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1471 void *p_data, unsigned int bytes)
1472{
1473 u32 data = *(u32 *)p_data;
1474 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1475 bool enable_execlist;
1476
1477 write_vreg(vgpu, offset, p_data, bytes);
Min Hefd64be62017-02-17 15:02:36 +08001478
1479 /* when PPGTT mode enabled, we will check if guest has called
1480 * pvinfo, if not, we will treat this guest as non-gvtg-aware
1481 * guest, and stop emulating its cfg space, mmio, gtt, etc.
1482 */
1483 if (((data & _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)) ||
1484 (data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)))
1485 && !vgpu->pv_notified) {
1486 enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1487 return 0;
1488 }
Zhi Wang4b639602016-05-01 17:09:58 -04001489 if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
1490 || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
1491 enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
1492
1493 gvt_dbg_core("EXECLIST %s on ring %d\n",
1494 (enable_execlist ? "enabling" : "disabling"),
1495 ring_id);
1496
1497 if (enable_execlist)
1498 intel_vgpu_start_schedule(vgpu);
1499 }
1500 return 0;
1501}
1502
Zhi Wang17865712016-05-01 19:02:37 -04001503static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
1504 unsigned int offset, void *p_data, unsigned int bytes)
1505{
Zhi Wang17865712016-05-01 19:02:37 -04001506 unsigned int id = 0;
1507
Ping Gaof24940e2016-10-27 14:37:41 +08001508 write_vreg(vgpu, offset, p_data, bytes);
Ping Gao4f3f1ae2016-11-10 15:27:20 +08001509 vgpu_vreg(vgpu, offset) = 0;
Ping Gaof24940e2016-10-27 14:37:41 +08001510
Zhi Wang17865712016-05-01 19:02:37 -04001511 switch (offset) {
1512 case 0x4260:
1513 id = RCS;
1514 break;
1515 case 0x4264:
1516 id = VCS;
1517 break;
1518 case 0x4268:
1519 id = VCS2;
1520 break;
1521 case 0x426c:
1522 id = BCS;
1523 break;
1524 case 0x4270:
1525 id = VECS;
1526 break;
1527 default:
Changbin Dua1201052016-12-27 13:24:52 +08001528 return -EINVAL;
Zhi Wang17865712016-05-01 19:02:37 -04001529 }
1530 set_bit(id, (void *)vgpu->tlb_handle_pending);
1531
Changbin Dua1201052016-12-27 13:24:52 +08001532 return 0;
Zhi Wang17865712016-05-01 19:02:37 -04001533}
1534
Du, Changbin2fb39fa2016-11-04 12:21:37 +08001535static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
1536 unsigned int offset, void *p_data, unsigned int bytes)
1537{
1538 u32 data;
1539
1540 write_vreg(vgpu, offset, p_data, bytes);
1541 data = vgpu_vreg(vgpu, offset);
1542
1543 if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
1544 data |= RESET_CTL_READY_TO_RESET;
1545 else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
1546 data &= ~RESET_CTL_READY_TO_RESET;
1547
1548 vgpu_vreg(vgpu, offset) = data;
1549 return 0;
1550}
1551
Zhi Wang12d14cc2016-08-30 11:06:17 +08001552#define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
1553 ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
1554 f, s, am, rm, d, r, w); \
1555 if (ret) \
1556 return ret; \
1557} while (0)
1558
1559#define MMIO_D(reg, d) \
1560 MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
1561
1562#define MMIO_DH(reg, d, r, w) \
1563 MMIO_F(reg, 4, 0, 0, 0, d, r, w)
1564
1565#define MMIO_DFH(reg, d, f, r, w) \
1566 MMIO_F(reg, 4, f, 0, 0, d, r, w)
1567
1568#define MMIO_GM(reg, d, r, w) \
1569 MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
1570
Zhao Yan0aa52772017-02-28 15:39:25 +08001571#define MMIO_GM_RDR(reg, d, r, w) \
1572 MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
1573
Zhi Wang12d14cc2016-08-30 11:06:17 +08001574#define MMIO_RO(reg, d, f, rm, r, w) \
1575 MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
1576
1577#define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
1578 MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
1579 MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
1580 MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
1581 MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
1582} while (0)
1583
1584#define MMIO_RING_D(prefix, d) \
1585 MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
1586
1587#define MMIO_RING_DFH(prefix, d, f, r, w) \
1588 MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
1589
1590#define MMIO_RING_GM(prefix, d, r, w) \
1591 MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
1592
Zhao Yan0aa52772017-02-28 15:39:25 +08001593#define MMIO_RING_GM_RDR(prefix, d, r, w) \
1594 MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
1595
Zhi Wang12d14cc2016-08-30 11:06:17 +08001596#define MMIO_RING_RO(prefix, d, f, rm, r, w) \
1597 MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
1598
1599static int init_generic_mmio_info(struct intel_gvt *gvt)
1600{
Zhi Wange39c5ad2016-09-02 13:33:29 +08001601 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08001602 int ret;
1603
Zhao Yan0aa52772017-02-28 15:39:25 +08001604 MMIO_RING_DFH(RING_IMR, D_ALL, F_CMD_ACCESS, NULL,
1605 intel_vgpu_reg_imr_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001606
1607 MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1608 MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
1609 MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
1610 MMIO_D(SDEISR, D_ALL);
1611
Zhao Yan0aa52772017-02-28 15:39:25 +08001612 MMIO_RING_DFH(RING_HWSTAM, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001613
Zhao Yan0aa52772017-02-28 15:39:25 +08001614 MMIO_GM_RDR(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1615 MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1616 MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1617 MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001618
1619#define RING_REG(base) (base + 0x28)
Zhao Yan0aa52772017-02-28 15:39:25 +08001620 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001621#undef RING_REG
1622
1623#define RING_REG(base) (base + 0x134)
Zhao Yan0aa52772017-02-28 15:39:25 +08001624 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001625#undef RING_REG
1626
Weinan Li23ce0592017-05-19 23:48:34 +08001627#define RING_REG(base) (base + 0x6c)
1628 MMIO_RING_DFH(RING_REG, D_ALL, 0, instdone_mmio_read, NULL);
1629 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_ALL, instdone_mmio_read, NULL);
1630#undef RING_REG
fred gaoa1dcba92017-05-25 15:32:27 +08001631 MMIO_DH(GEN7_SC_INSTDONE, D_BDW_PLUS, instdone_mmio_read, NULL);
Weinan Li23ce0592017-05-19 23:48:34 +08001632
Zhao Yan0aa52772017-02-28 15:39:25 +08001633 MMIO_GM_RDR(0x2148, D_ALL, NULL, NULL);
1634 MMIO_GM_RDR(CCID, D_ALL, NULL, NULL);
1635 MMIO_GM_RDR(0x12198, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001636 MMIO_D(GEN7_CXT_SIZE, D_ALL);
1637
Zhao Yan0aa52772017-02-28 15:39:25 +08001638 MMIO_RING_DFH(RING_TAIL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1639 MMIO_RING_DFH(RING_HEAD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1640 MMIO_RING_DFH(RING_CTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1641 MMIO_RING_DFH(RING_ACTHD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1642 MMIO_RING_GM_RDR(RING_START, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001643
1644 /* RING MODE */
1645#define RING_REG(base) (base + 0x29c)
Zhao Yan0aa52772017-02-28 15:39:25 +08001646 MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1647 ring_mode_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001648#undef RING_REG
1649
Zhao Yan0aa52772017-02-28 15:39:25 +08001650 MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1651 NULL, NULL);
Pei Zhang41bfab32017-02-24 16:03:28 +08001652 MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1653 NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001654 MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
1655 ring_timestamp_mmio_read, NULL);
1656 MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
1657 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001658
Zhao Yan0aa52772017-02-28 15:39:25 +08001659 MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1660 MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1661 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001662 MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001663 MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1664 MMIO_DFH(0x2124, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001665
Zhao Yan0aa52772017-02-28 15:39:25 +08001666 MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1667 MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1668 MMIO_DFH(0x2088, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1669 MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1670 MMIO_DFH(0x2470, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1671 MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
1672 MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1673 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001674 MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001675 MMIO_DFH(0x9030, D_ALL, F_CMD_ACCESS, NULL, NULL);
1676 MMIO_DFH(0x20a0, D_ALL, F_CMD_ACCESS, NULL, NULL);
1677 MMIO_DFH(0x2420, D_ALL, F_CMD_ACCESS, NULL, NULL);
1678 MMIO_DFH(0x2430, D_ALL, F_CMD_ACCESS, NULL, NULL);
1679 MMIO_DFH(0x2434, D_ALL, F_CMD_ACCESS, NULL, NULL);
1680 MMIO_DFH(0x2438, D_ALL, F_CMD_ACCESS, NULL, NULL);
1681 MMIO_DFH(0x243c, D_ALL, F_CMD_ACCESS, NULL, NULL);
1682 MMIO_DFH(0x7018, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001683 MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Pei Zhang187447a2017-02-21 21:58:14 +08001684 MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001685
1686 /* display */
1687 MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
1688 MMIO_D(0x602a0, D_ALL);
1689
1690 MMIO_D(0x65050, D_ALL);
1691 MMIO_D(0x650b4, D_ALL);
1692
1693 MMIO_D(0xc4040, D_ALL);
1694 MMIO_D(DERRMR, D_ALL);
1695
1696 MMIO_D(PIPEDSL(PIPE_A), D_ALL);
1697 MMIO_D(PIPEDSL(PIPE_B), D_ALL);
1698 MMIO_D(PIPEDSL(PIPE_C), D_ALL);
1699 MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
1700
Zhi Wang04d348a2016-04-25 18:28:56 -04001701 MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
1702 MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
1703 MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
1704 MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001705
1706 MMIO_D(PIPESTAT(PIPE_A), D_ALL);
1707 MMIO_D(PIPESTAT(PIPE_B), D_ALL);
1708 MMIO_D(PIPESTAT(PIPE_C), D_ALL);
1709 MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
1710
1711 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
1712 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
1713 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
1714 MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
1715
1716 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
1717 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
1718 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
1719 MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
1720
1721 MMIO_D(CURCNTR(PIPE_A), D_ALL);
1722 MMIO_D(CURCNTR(PIPE_B), D_ALL);
1723 MMIO_D(CURCNTR(PIPE_C), D_ALL);
1724
1725 MMIO_D(CURPOS(PIPE_A), D_ALL);
1726 MMIO_D(CURPOS(PIPE_B), D_ALL);
1727 MMIO_D(CURPOS(PIPE_C), D_ALL);
1728
1729 MMIO_D(CURBASE(PIPE_A), D_ALL);
1730 MMIO_D(CURBASE(PIPE_B), D_ALL);
1731 MMIO_D(CURBASE(PIPE_C), D_ALL);
1732
1733 MMIO_D(0x700ac, D_ALL);
1734 MMIO_D(0x710ac, D_ALL);
1735 MMIO_D(0x720ac, D_ALL);
1736
1737 MMIO_D(0x70090, D_ALL);
1738 MMIO_D(0x70094, D_ALL);
1739 MMIO_D(0x70098, D_ALL);
1740 MMIO_D(0x7009c, D_ALL);
1741
1742 MMIO_D(DSPCNTR(PIPE_A), D_ALL);
1743 MMIO_D(DSPADDR(PIPE_A), D_ALL);
1744 MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
1745 MMIO_D(DSPPOS(PIPE_A), D_ALL);
1746 MMIO_D(DSPSIZE(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001747 MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001748 MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
1749 MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
1750
1751 MMIO_D(DSPCNTR(PIPE_B), D_ALL);
1752 MMIO_D(DSPADDR(PIPE_B), D_ALL);
1753 MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
1754 MMIO_D(DSPPOS(PIPE_B), D_ALL);
1755 MMIO_D(DSPSIZE(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001756 MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001757 MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
1758 MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
1759
1760 MMIO_D(DSPCNTR(PIPE_C), D_ALL);
1761 MMIO_D(DSPADDR(PIPE_C), D_ALL);
1762 MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
1763 MMIO_D(DSPPOS(PIPE_C), D_ALL);
1764 MMIO_D(DSPSIZE(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001765 MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001766 MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
1767 MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
1768
1769 MMIO_D(SPRCTL(PIPE_A), D_ALL);
1770 MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
1771 MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
1772 MMIO_D(SPRPOS(PIPE_A), D_ALL);
1773 MMIO_D(SPRSIZE(PIPE_A), D_ALL);
1774 MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
1775 MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001776 MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001777 MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
1778 MMIO_D(SPROFFSET(PIPE_A), D_ALL);
1779 MMIO_D(SPRSCALE(PIPE_A), D_ALL);
1780 MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
1781
1782 MMIO_D(SPRCTL(PIPE_B), D_ALL);
1783 MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
1784 MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
1785 MMIO_D(SPRPOS(PIPE_B), D_ALL);
1786 MMIO_D(SPRSIZE(PIPE_B), D_ALL);
1787 MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
1788 MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001789 MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001790 MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
1791 MMIO_D(SPROFFSET(PIPE_B), D_ALL);
1792 MMIO_D(SPRSCALE(PIPE_B), D_ALL);
1793 MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
1794
1795 MMIO_D(SPRCTL(PIPE_C), D_ALL);
1796 MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
1797 MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
1798 MMIO_D(SPRPOS(PIPE_C), D_ALL);
1799 MMIO_D(SPRSIZE(PIPE_C), D_ALL);
1800 MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
1801 MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001802 MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001803 MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
1804 MMIO_D(SPROFFSET(PIPE_C), D_ALL);
1805 MMIO_D(SPRSCALE(PIPE_C), D_ALL);
1806 MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
1807
Zhi Wange39c5ad2016-09-02 13:33:29 +08001808 MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
1809 MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
1810 MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
1811 MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
1812 MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
1813 MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
1814 MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
1815 MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
1816 MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
1817
1818 MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
1819 MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
1820 MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
1821 MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
1822 MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
1823 MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
1824 MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
1825 MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
1826 MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
1827
1828 MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
1829 MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
1830 MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
1831 MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
1832 MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
1833 MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
1834 MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
1835 MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
1836 MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
1837
1838 MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
1839 MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
1840 MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
1841 MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
1842 MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
1843 MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
1844 MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
1845 MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
1846
1847 MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
1848 MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
1849 MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
1850 MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
1851 MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
1852 MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
1853 MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
1854 MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
1855
1856 MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
1857 MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
1858 MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
1859 MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
1860 MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
1861 MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
1862 MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
1863 MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
1864
1865 MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
1866 MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
1867 MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
1868 MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
1869 MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
1870 MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
1871 MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
1872 MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
1873
1874 MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
1875 MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
1876 MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
1877 MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
1878 MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
1879 MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
1880 MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
1881 MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
1882
1883 MMIO_D(PF_CTL(PIPE_A), D_ALL);
1884 MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
1885 MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
1886 MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
1887 MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
1888
1889 MMIO_D(PF_CTL(PIPE_B), D_ALL);
1890 MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
1891 MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
1892 MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
1893 MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
1894
1895 MMIO_D(PF_CTL(PIPE_C), D_ALL);
1896 MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
1897 MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
1898 MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
1899 MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
1900
1901 MMIO_D(WM0_PIPEA_ILK, D_ALL);
1902 MMIO_D(WM0_PIPEB_ILK, D_ALL);
1903 MMIO_D(WM0_PIPEC_IVB, D_ALL);
1904 MMIO_D(WM1_LP_ILK, D_ALL);
1905 MMIO_D(WM2_LP_ILK, D_ALL);
1906 MMIO_D(WM3_LP_ILK, D_ALL);
1907 MMIO_D(WM1S_LP_ILK, D_ALL);
1908 MMIO_D(WM2S_LP_IVB, D_ALL);
1909 MMIO_D(WM3S_LP_IVB, D_ALL);
1910
1911 MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
1912 MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
1913 MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
1914 MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
1915
1916 MMIO_D(0x48268, D_ALL);
1917
Zhi Wang04d348a2016-04-25 18:28:56 -04001918 MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
1919 gmbus_mmio_write);
1920 MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001921 MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
1922
Zhi Wang04d348a2016-04-25 18:28:56 -04001923 MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1924 dp_aux_ch_ctl_mmio_write);
1925 MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1926 dp_aux_ch_ctl_mmio_write);
1927 MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1928 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001929
Zhi Wang04d348a2016-04-25 18:28:56 -04001930 MMIO_RO(PCH_ADPA, D_ALL, 0, ADPA_CRT_HOTPLUG_MONITOR_MASK, NULL, pch_adpa_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001931
Zhi Wang04d348a2016-04-25 18:28:56 -04001932 MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
1933 MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001934
Zhi Wang04d348a2016-04-25 18:28:56 -04001935 MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
1936 MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
1937 MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
1938 MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1939 MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1940 MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
1941 MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1942 MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1943 MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001944
1945 MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
1946 MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
1947 MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
1948 MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
1949 MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
1950 MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
1951 MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
1952
1953 MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
1954 MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
1955 MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
1956 MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
1957 MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
1958 MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
1959 MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
1960
1961 MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
1962 MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
1963 MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
1964 MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
1965 MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
1966 MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
1967 MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
1968 MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
1969
1970 MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
1971 MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
1972 MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
1973
1974 MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
1975 MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
1976 MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
1977
1978 MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
1979 MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
1980 MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
1981
1982 MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
1983 MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
1984 MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
1985
1986 MMIO_D(_FDI_RXA_MISC, D_ALL);
1987 MMIO_D(_FDI_RXB_MISC, D_ALL);
1988 MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
1989 MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
1990 MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
1991 MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
1992
Zhi Wang04d348a2016-04-25 18:28:56 -04001993 MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001994 MMIO_D(PCH_PP_DIVISOR, D_ALL);
1995 MMIO_D(PCH_PP_STATUS, D_ALL);
1996 MMIO_D(PCH_LVDS, D_ALL);
1997 MMIO_D(_PCH_DPLL_A, D_ALL);
1998 MMIO_D(_PCH_DPLL_B, D_ALL);
1999 MMIO_D(_PCH_FPA0, D_ALL);
2000 MMIO_D(_PCH_FPA1, D_ALL);
2001 MMIO_D(_PCH_FPB0, D_ALL);
2002 MMIO_D(_PCH_FPB1, D_ALL);
2003 MMIO_D(PCH_DREF_CONTROL, D_ALL);
2004 MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
2005 MMIO_D(PCH_DPLL_SEL, D_ALL);
2006
2007 MMIO_D(0x61208, D_ALL);
2008 MMIO_D(0x6120c, D_ALL);
2009 MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
2010 MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
2011
Zhi Wang04d348a2016-04-25 18:28:56 -04002012 MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
2013 MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
2014 MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
2015 MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
2016 MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read_2, NULL);
2017 MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read_3, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002018
2019 MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
2020 PORTA_HOTPLUG_STATUS_MASK
2021 | PORTB_HOTPLUG_STATUS_MASK
2022 | PORTC_HOTPLUG_STATUS_MASK
2023 | PORTD_HOTPLUG_STATUS_MASK,
2024 NULL, NULL);
2025
Zhi Wang04d348a2016-04-25 18:28:56 -04002026 MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002027 MMIO_D(FUSE_STRAP, D_ALL);
2028 MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
2029
2030 MMIO_D(DISP_ARB_CTL, D_ALL);
2031 MMIO_D(DISP_ARB_CTL2, D_ALL);
2032
2033 MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
2034 MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
2035 MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
2036
2037 MMIO_D(SOUTH_CHICKEN1, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002038 MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002039 MMIO_D(_TRANSA_CHICKEN1, D_ALL);
2040 MMIO_D(_TRANSB_CHICKEN1, D_ALL);
2041 MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
2042 MMIO_D(_TRANSA_CHICKEN2, D_ALL);
2043 MMIO_D(_TRANSB_CHICKEN2, D_ALL);
2044
2045 MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
2046 MMIO_D(ILK_DPFC_CONTROL, D_ALL);
2047 MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
2048 MMIO_D(ILK_DPFC_STATUS, D_ALL);
2049 MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
2050 MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
2051 MMIO_D(ILK_FBC_RT_BASE, D_ALL);
2052
2053 MMIO_D(IPS_CTL, D_ALL);
2054
2055 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
2056 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
2057 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
2058 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
2059 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
2060 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
2061 MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
2062 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
2063 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
2064 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
2065 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
2066 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
2067 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
2068
2069 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
2070 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
2071 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
2072 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
2073 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
2074 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
2075 MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
2076 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
2077 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
2078 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
2079 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
2080 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
2081 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
2082
2083 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
2084 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
2085 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
2086 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
2087 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
2088 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
2089 MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
2090 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
2091 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
2092 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
2093 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
2094 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
2095 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
2096
Zhi Wang04d348a2016-04-25 18:28:56 -04002097 MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
2098 MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
2099 MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2100
2101 MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
2102 MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
2103 MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2104
2105 MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
2106 MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
2107 MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2108
Zhi Wange39c5ad2016-09-02 13:33:29 +08002109 MMIO_D(0x60110, D_ALL);
2110 MMIO_D(0x61110, D_ALL);
2111 MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2112 MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2113 MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2114 MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2115 MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2116 MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2117 MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2118 MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2119 MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2120
2121 MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
2122 MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
2123 MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
2124 MMIO_D(SPLL_CTL, D_ALL);
2125 MMIO_D(_WRPLL_CTL1, D_ALL);
2126 MMIO_D(_WRPLL_CTL2, D_ALL);
2127 MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
2128 MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
2129 MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
2130 MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
2131 MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
2132 MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
2133 MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
2134 MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
2135
2136 MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
2137 MMIO_D(0x46508, D_ALL);
2138
2139 MMIO_D(0x49080, D_ALL);
2140 MMIO_D(0x49180, D_ALL);
2141 MMIO_D(0x49280, D_ALL);
2142
2143 MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2144 MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2145 MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2146
2147 MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
2148 MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
2149 MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
2150
Zhi Wange39c5ad2016-09-02 13:33:29 +08002151 MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
2152 MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
2153 MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
2154
2155 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
2156 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
2157 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
2158
2159 MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
2160 MMIO_D(SBI_ADDR, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002161 MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
2162 MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002163 MMIO_D(PIXCLK_GATE, D_ALL);
2164
Zhi Wang04d348a2016-04-25 18:28:56 -04002165 MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
2166 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002167
Zhi Wang04d348a2016-04-25 18:28:56 -04002168 MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2169 MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2170 MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2171 MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2172 MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002173
Zhi Wang04d348a2016-04-25 18:28:56 -04002174 MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
2175 MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
2176 MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
2177 MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
2178 MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002179
Zhi Wang04d348a2016-04-25 18:28:56 -04002180 MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
2181 MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
2182 MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
2183 MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
2184 MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002185
2186 MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2187 MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2188 MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2189 MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2190 MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2191
2192 MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
2193 MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
2194
2195 MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
2196 MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
2197 MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
2198 MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
2199
2200 MMIO_D(_TRANSA_MSA_MISC, D_ALL);
2201 MMIO_D(_TRANSB_MSA_MISC, D_ALL);
2202 MMIO_D(_TRANSC_MSA_MISC, D_ALL);
2203 MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
2204
2205 MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
2206 MMIO_D(FORCEWAKE_ACK, D_ALL);
2207 MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
2208 MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002209 MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
2210 MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002211 MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
fred gaoa1dcba92017-05-25 15:32:27 +08002212 MMIO_DH(FORCEWAKE_ACK_HSW, D_BDW, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002213 MMIO_D(ECOBUS, D_ALL);
2214 MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
2215 MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
2216 MMIO_D(GEN6_RPNSWREQ, D_ALL);
2217 MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
2218 MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
2219 MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
2220 MMIO_D(GEN6_RPSTAT1, D_ALL);
2221 MMIO_D(GEN6_RP_CONTROL, D_ALL);
2222 MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
2223 MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
2224 MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
2225 MMIO_D(GEN6_RP_CUR_UP, D_ALL);
2226 MMIO_D(GEN6_RP_PREV_UP, D_ALL);
2227 MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
2228 MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
2229 MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
2230 MMIO_D(GEN6_RP_UP_EI, D_ALL);
2231 MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
2232 MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
2233 MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
2234 MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
2235 MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
2236 MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
2237 MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
2238 MMIO_D(GEN6_RC_SLEEP, D_ALL);
2239 MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
2240 MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
2241 MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
2242 MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
2243 MMIO_D(GEN6_PMINTRMSK, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002244 MMIO_DH(HSW_PWR_WELL_BIOS, D_BDW, NULL, power_well_ctl_mmio_write);
2245 MMIO_DH(HSW_PWR_WELL_DRIVER, D_BDW, NULL, power_well_ctl_mmio_write);
2246 MMIO_DH(HSW_PWR_WELL_KVMR, D_BDW, NULL, power_well_ctl_mmio_write);
2247 MMIO_DH(HSW_PWR_WELL_DEBUG, D_BDW, NULL, power_well_ctl_mmio_write);
2248 MMIO_DH(HSW_PWR_WELL_CTL5, D_BDW, NULL, power_well_ctl_mmio_write);
2249 MMIO_DH(HSW_PWR_WELL_CTL6, D_BDW, NULL, power_well_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002250
2251 MMIO_D(RSTDBYCTL, D_ALL);
2252
2253 MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
2254 MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
Zhi Wang04d348a2016-04-25 18:28:56 -04002255 MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002256
Zhi Wange39c5ad2016-09-02 13:33:29 +08002257 MMIO_D(TILECTL, D_ALL);
2258
2259 MMIO_D(GEN6_UCGCTL1, D_ALL);
2260 MMIO_D(GEN6_UCGCTL2, D_ALL);
2261
2262 MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
2263
Zhi Wange39c5ad2016-09-02 13:33:29 +08002264 MMIO_D(GEN6_PCODE_DATA, D_ALL);
2265 MMIO_D(0x13812c, D_ALL);
2266 MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
2267 MMIO_D(HSW_EDRAM_CAP, D_ALL);
2268 MMIO_D(HSW_IDICR, D_ALL);
2269 MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
2270
2271 MMIO_D(0x3c, D_ALL);
2272 MMIO_D(0x860, D_ALL);
2273 MMIO_D(ECOSKPD, D_ALL);
2274 MMIO_D(0x121d0, D_ALL);
2275 MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
2276 MMIO_D(0x41d0, D_ALL);
2277 MMIO_D(GAC_ECO_BITS, D_ALL);
2278 MMIO_D(0x6200, D_ALL);
2279 MMIO_D(0x6204, D_ALL);
2280 MMIO_D(0x6208, D_ALL);
2281 MMIO_D(0x7118, D_ALL);
2282 MMIO_D(0x7180, D_ALL);
2283 MMIO_D(0x7408, D_ALL);
2284 MMIO_D(0x7c00, D_ALL);
Pei Zhang975629c2017-03-20 23:49:19 +08002285 MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002286 MMIO_D(0x911c, D_ALL);
2287 MMIO_D(0x9120, D_ALL);
Ping Gaoa045fba2016-11-14 10:22:54 +08002288 MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002289
2290 MMIO_D(GAB_CTL, D_ALL);
2291 MMIO_D(0x48800, D_ALL);
2292 MMIO_D(0xce044, D_ALL);
2293 MMIO_D(0xe6500, D_ALL);
2294 MMIO_D(0xe6504, D_ALL);
2295 MMIO_D(0xe6600, D_ALL);
2296 MMIO_D(0xe6604, D_ALL);
2297 MMIO_D(0xe6700, D_ALL);
2298 MMIO_D(0xe6704, D_ALL);
2299 MMIO_D(0xe6800, D_ALL);
2300 MMIO_D(0xe6804, D_ALL);
2301 MMIO_D(PCH_GMBUS4, D_ALL);
2302 MMIO_D(PCH_GMBUS5, D_ALL);
2303
2304 MMIO_D(0x902c, D_ALL);
2305 MMIO_D(0xec008, D_ALL);
2306 MMIO_D(0xec00c, D_ALL);
2307 MMIO_D(0xec008 + 0x18, D_ALL);
2308 MMIO_D(0xec00c + 0x18, D_ALL);
2309 MMIO_D(0xec008 + 0x18 * 2, D_ALL);
2310 MMIO_D(0xec00c + 0x18 * 2, D_ALL);
2311 MMIO_D(0xec008 + 0x18 * 3, D_ALL);
2312 MMIO_D(0xec00c + 0x18 * 3, D_ALL);
2313 MMIO_D(0xec408, D_ALL);
2314 MMIO_D(0xec40c, D_ALL);
2315 MMIO_D(0xec408 + 0x18, D_ALL);
2316 MMIO_D(0xec40c + 0x18, D_ALL);
2317 MMIO_D(0xec408 + 0x18 * 2, D_ALL);
2318 MMIO_D(0xec40c + 0x18 * 2, D_ALL);
2319 MMIO_D(0xec408 + 0x18 * 3, D_ALL);
2320 MMIO_D(0xec40c + 0x18 * 3, D_ALL);
2321 MMIO_D(0xfc810, D_ALL);
2322 MMIO_D(0xfc81c, D_ALL);
2323 MMIO_D(0xfc828, D_ALL);
2324 MMIO_D(0xfc834, D_ALL);
2325 MMIO_D(0xfcc00, D_ALL);
2326 MMIO_D(0xfcc0c, D_ALL);
2327 MMIO_D(0xfcc18, D_ALL);
2328 MMIO_D(0xfcc24, D_ALL);
2329 MMIO_D(0xfd000, D_ALL);
2330 MMIO_D(0xfd00c, D_ALL);
2331 MMIO_D(0xfd018, D_ALL);
2332 MMIO_D(0xfd024, D_ALL);
2333 MMIO_D(0xfd034, D_ALL);
2334
2335 MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
2336 MMIO_D(0x2054, D_ALL);
2337 MMIO_D(0x12054, D_ALL);
2338 MMIO_D(0x22054, D_ALL);
2339 MMIO_D(0x1a054, D_ALL);
2340
2341 MMIO_D(0x44070, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002342 MMIO_DFH(0x215c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002343 MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2344 MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2345 MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2346 MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2347
fred gaoa1dcba92017-05-25 15:32:27 +08002348 MMIO_F(0x2290, 8, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002349 MMIO_D(0x2b00, D_BDW_PLUS);
2350 MMIO_D(0x2360, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002351 MMIO_F(0x5200, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2352 MMIO_F(0x5240, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2353 MMIO_F(0x5280, 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002354
2355 MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2356 MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002357 MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002358
Zhao Yan0aa52772017-02-28 15:39:25 +08002359 MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2360 MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2361 MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2362 MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2363 MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2364 MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2365 MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2366 MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2367 MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2368 MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2369 MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wang17865712016-05-01 19:02:37 -04002370 MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2371 MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2372 MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2373 MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2374 MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002375 MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2376
Zhao Yan9112caa2017-02-28 15:40:10 +08002377 MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2378 MMIO_RING_GM_RDR(RING_BBADDR, D_ALL, NULL, NULL);
2379 MMIO_DFH(0x2220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2380 MMIO_DFH(0x12220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2381 MMIO_DFH(0x22220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2382 MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
2383 MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
2384 MMIO_DFH(0x22178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2385 MMIO_DFH(0x1a178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2386 MMIO_DFH(0x1a17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2387 MMIO_DFH(0x2217c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002388 return 0;
2389}
2390
2391static int init_broadwell_mmio_info(struct intel_gvt *gvt)
2392{
Zhi Wange39c5ad2016-09-02 13:33:29 +08002393 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002394 int ret;
2395
Zhao Yan0aa52772017-02-28 15:39:25 +08002396 MMIO_DFH(RING_IMR(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS, NULL,
Zhi Wange39c5ad2016-09-02 13:33:29 +08002397 intel_vgpu_reg_imr_handler);
2398
2399 MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2400 MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2401 MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2402 MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
2403
2404 MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2405 MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2406 MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2407 MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
2408
2409 MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2410 MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2411 MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2412 MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
2413
2414 MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2415 MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2416 MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2417 MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
2418
2419 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
2420 intel_vgpu_reg_imr_handler);
2421 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
2422 intel_vgpu_reg_ier_handler);
2423 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
2424 intel_vgpu_reg_iir_handler);
2425 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
2426
2427 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
2428 intel_vgpu_reg_imr_handler);
2429 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
2430 intel_vgpu_reg_ier_handler);
2431 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
2432 intel_vgpu_reg_iir_handler);
2433 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
2434
2435 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
2436 intel_vgpu_reg_imr_handler);
2437 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
2438 intel_vgpu_reg_ier_handler);
2439 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
2440 intel_vgpu_reg_iir_handler);
2441 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
2442
2443 MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2444 MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2445 MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2446 MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
2447
2448 MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2449 MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2450 MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2451 MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
2452
2453 MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2454 MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2455 MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2456 MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
2457
2458 MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
2459 intel_vgpu_reg_master_irq_handler);
2460
Zhao Yan0aa52772017-02-28 15:39:25 +08002461 MMIO_DFH(RING_HWSTAM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2462 F_CMD_ACCESS, NULL, NULL);
2463 MMIO_DFH(0x1c134, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002464
Zhao Yan0aa52772017-02-28 15:39:25 +08002465 MMIO_DFH(RING_TAIL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2466 NULL, NULL);
2467 MMIO_DFH(RING_HEAD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2468 F_CMD_ACCESS, NULL, NULL);
2469 MMIO_GM_RDR(RING_START(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
2470 MMIO_DFH(RING_CTL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2471 NULL, NULL);
2472 MMIO_DFH(RING_ACTHD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2473 F_CMD_ACCESS, NULL, NULL);
2474 MMIO_DFH(RING_ACTHD_UDW(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2475 F_CMD_ACCESS, NULL, NULL);
2476 MMIO_DFH(0x1c29c, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL,
2477 ring_mode_mmio_write);
2478 MMIO_DFH(RING_MI_MODE(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2479 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2480 MMIO_DFH(RING_INSTPM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2481 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002482 MMIO_DFH(RING_TIMESTAMP(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2483 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002484
Zhao Yan0aa52772017-02-28 15:39:25 +08002485 MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002486
Du, Changbin2fb39fa2016-11-04 12:21:37 +08002487#define RING_REG(base) (base + 0xd0)
2488 MMIO_RING_F(RING_REG, 4, F_RO, 0,
2489 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2490 ring_reset_ctl_write);
2491 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0,
2492 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2493 ring_reset_ctl_write);
2494#undef RING_REG
2495
Zhi Wange39c5ad2016-09-02 13:33:29 +08002496#define RING_REG(base) (base + 0x230)
Zhi Wang28c4c6c2016-05-01 05:22:47 -04002497 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
2498 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, elsp_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002499#undef RING_REG
2500
2501#define RING_REG(base) (base + 0x234)
Zhao Yan0aa52772017-02-28 15:39:25 +08002502 MMIO_RING_F(RING_REG, 8, F_RO | F_CMD_ACCESS, 0, ~0, D_BDW_PLUS,
2503 NULL, NULL);
2504 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO | F_CMD_ACCESS, 0,
2505 ~0LL, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002506#undef RING_REG
2507
2508#define RING_REG(base) (base + 0x244)
Zhao Yan0aa52772017-02-28 15:39:25 +08002509 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2510 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2511 NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002512#undef RING_REG
2513
2514#define RING_REG(base) (base + 0x370)
2515 MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
2516 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 48, F_RO, 0, ~0, D_BDW_PLUS,
2517 NULL, NULL);
2518#undef RING_REG
2519
2520#define RING_REG(base) (base + 0x3a0)
2521 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2522 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2523#undef RING_REG
2524
2525 MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
2526 MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
2527 MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
2528 MMIO_D(0x1c1d0, D_BDW_PLUS);
2529 MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
2530 MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
2531 MMIO_D(0x1c054, D_BDW_PLUS);
2532
Weinan Li8bcd7c12017-02-24 17:07:38 +08002533 MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
2534
Zhi Wange39c5ad2016-09-02 13:33:29 +08002535 MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
2536 MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
2537
2538 MMIO_D(GAMTARBMODE, D_BDW_PLUS);
2539
2540#define RING_REG(base) (base + 0x270)
2541 MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2542 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2543#undef RING_REG
2544
Zhao Yan0aa52772017-02-28 15:39:25 +08002545 MMIO_RING_GM_RDR(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
2546 MMIO_GM_RDR(RING_HWS_PGA(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002547
Ping Gaoa045fba2016-11-14 10:22:54 +08002548 MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002549
Zhao Yan593e59b2017-02-20 15:51:13 +08002550 MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
2551 MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
2552 MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002553
2554 MMIO_D(WM_MISC, D_BDW);
2555 MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
2556
2557 MMIO_D(0x66c00, D_BDW_PLUS);
2558 MMIO_D(0x66c04, D_BDW_PLUS);
2559
2560 MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
2561
2562 MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
2563 MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
2564 MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
2565
Zhao Yan593e59b2017-02-20 15:51:13 +08002566 MMIO_D(0xfdc, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002567 MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2568 NULL, NULL);
2569 MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2570 NULL, NULL);
2571 MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002572
Zhao Yan0aa52772017-02-28 15:39:25 +08002573 MMIO_DFH(0xb1f0, D_BDW, F_CMD_ACCESS, NULL, NULL);
2574 MMIO_DFH(0xb1c0, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002575 MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002576 MMIO_DFH(0xb100, D_BDW, F_CMD_ACCESS, NULL, NULL);
2577 MMIO_DFH(0xb10c, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002578 MMIO_D(0xb110, D_BDW);
2579
Zhao Yane6cedfe2017-02-21 10:38:53 +08002580 MMIO_F(0x24d0, 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
2581 NULL, force_nonpriv_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002582
Zhao Yan593e59b2017-02-20 15:51:13 +08002583 MMIO_D(0x22040, D_BDW_PLUS);
2584 MMIO_D(0x44484, D_BDW_PLUS);
2585 MMIO_D(0x4448c, D_BDW_PLUS);
2586
Zhao Yan0aa52772017-02-28 15:39:25 +08002587 MMIO_DFH(0x83a4, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002588 MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
2589
Zhao Yan0aa52772017-02-28 15:39:25 +08002590 MMIO_DFH(0x8430, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002591
2592 MMIO_D(0x110000, D_BDW_PLUS);
2593
2594 MMIO_D(0x48400, D_BDW_PLUS);
2595
2596 MMIO_D(0x6e570, D_BDW_PLUS);
2597 MMIO_D(0x65f10, D_BDW_PLUS);
2598
Ping Gaoa045fba2016-11-14 10:22:54 +08002599 MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2600 MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2601 MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002602 MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002603
Zhao Yan0aa52772017-02-28 15:39:25 +08002604 MMIO_DFH(0x2248, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002605
Zhao Yan9112caa2017-02-28 15:40:10 +08002606 MMIO_DFH(0xe220, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2607 MMIO_DFH(0xe230, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2608 MMIO_DFH(0xe240, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2609 MMIO_DFH(0xe260, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2610 MMIO_DFH(0xe270, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2611 MMIO_DFH(0xe280, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2612 MMIO_DFH(0xe2a0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2613 MMIO_DFH(0xe2b0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2614 MMIO_DFH(0xe2c0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002615 return 0;
2616}
2617
Zhi Wange39c5ad2016-09-02 13:33:29 +08002618static int init_skl_mmio_info(struct intel_gvt *gvt)
2619{
2620 struct drm_i915_private *dev_priv = gvt->dev_priv;
2621 int ret;
2622
2623 MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2624 MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
2625 MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2626 MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
2627 MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2628 MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
2629
Xu Han5cf5fe82017-03-29 10:13:57 +08002630 MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2631 dp_aux_ch_ctl_mmio_write);
2632 MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2633 dp_aux_ch_ctl_mmio_write);
2634 MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2635 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002636
Xu Han5cf5fe82017-03-29 10:13:57 +08002637 MMIO_D(HSW_PWR_WELL_BIOS, D_SKL_PLUS);
2638 MMIO_DH(HSW_PWR_WELL_DRIVER, D_SKL_PLUS, NULL,
2639 skl_power_well_ctl_write);
2640 MMIO_DH(GEN6_PCODE_MAILBOX, D_SKL_PLUS, NULL, mailbox_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002641
Zhi Wange39c5ad2016-09-02 13:33:29 +08002642 MMIO_D(0xa210, D_SKL_PLUS);
2643 MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2644 MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
Ping Gaoa045fba2016-11-14 10:22:54 +08002645 MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002646 MMIO_DH(0x4ddc, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2647 MMIO_DH(0x42080, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2648 MMIO_D(0x45504, D_SKL_PLUS);
2649 MMIO_D(0x45520, D_SKL_PLUS);
2650 MMIO_D(0x46000, D_SKL_PLUS);
2651 MMIO_DH(0x46010, D_SKL | D_KBL, NULL, skl_lcpll_write);
2652 MMIO_DH(0x46014, D_SKL | D_KBL, NULL, skl_lcpll_write);
2653 MMIO_D(0x6C040, D_SKL | D_KBL);
2654 MMIO_D(0x6C048, D_SKL | D_KBL);
2655 MMIO_D(0x6C050, D_SKL | D_KBL);
2656 MMIO_D(0x6C044, D_SKL | D_KBL);
2657 MMIO_D(0x6C04C, D_SKL | D_KBL);
2658 MMIO_D(0x6C054, D_SKL | D_KBL);
2659 MMIO_D(0x6c058, D_SKL | D_KBL);
2660 MMIO_D(0x6c05c, D_SKL | D_KBL);
2661 MMIO_DH(0X6c060, D_SKL | D_KBL, dpll_status_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002662
Xu Han5cf5fe82017-03-29 10:13:57 +08002663 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2664 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2665 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2666 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2667 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2668 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002669
Xu Han5cf5fe82017-03-29 10:13:57 +08002670 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2671 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2672 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2673 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2674 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2675 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002676
Xu Han5cf5fe82017-03-29 10:13:57 +08002677 MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2678 MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2679 MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2680 MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2681 MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2682 MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002683
Xu Han5cf5fe82017-03-29 10:13:57 +08002684 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2685 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2686 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2687 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002688
Xu Han5cf5fe82017-03-29 10:13:57 +08002689 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2690 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2691 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2692 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002693
Xu Han5cf5fe82017-03-29 10:13:57 +08002694 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2695 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2696 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2697 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002698
Xu Han5cf5fe82017-03-29 10:13:57 +08002699 MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL);
2700 MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL_PLUS, NULL, NULL);
2701 MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002702
Xu Han5cf5fe82017-03-29 10:13:57 +08002703 MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2704 MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2705 MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002706
Xu Han5cf5fe82017-03-29 10:13:57 +08002707 MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2708 MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2709 MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002710
Xu Han5cf5fe82017-03-29 10:13:57 +08002711 MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2712 MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2713 MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002714
Xu Han5cf5fe82017-03-29 10:13:57 +08002715 MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2716 MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2717 MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002718
Xu Han5cf5fe82017-03-29 10:13:57 +08002719 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2720 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2721 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002722
Xu Han5cf5fe82017-03-29 10:13:57 +08002723 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2724 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2725 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002726
Xu Han5cf5fe82017-03-29 10:13:57 +08002727 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2728 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2729 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002730
Xu Han5cf5fe82017-03-29 10:13:57 +08002731 MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL_PLUS, NULL, NULL);
2732 MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL_PLUS, NULL, NULL);
2733 MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002734
Xu Han5cf5fe82017-03-29 10:13:57 +08002735 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2736 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2737 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2738 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002739
Xu Han5cf5fe82017-03-29 10:13:57 +08002740 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2741 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2742 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2743 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002744
Xu Han5cf5fe82017-03-29 10:13:57 +08002745 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2746 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2747 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2748 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002749
Xu Han5cf5fe82017-03-29 10:13:57 +08002750 MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2751 MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2752 MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2753 MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002754
Xu Han5cf5fe82017-03-29 10:13:57 +08002755 MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2756 MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2757 MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2758 MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002759
Xu Han5cf5fe82017-03-29 10:13:57 +08002760 MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2761 MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2762 MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2763 MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002764
Xu Han5cf5fe82017-03-29 10:13:57 +08002765 MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2766 MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2767 MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2768 MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002769
Xu Han5cf5fe82017-03-29 10:13:57 +08002770 MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2771 MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2772 MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2773 MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002774
Xu Han5cf5fe82017-03-29 10:13:57 +08002775 MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2776 MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2777 MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2778 MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002779
Xu Han5cf5fe82017-03-29 10:13:57 +08002780 MMIO_D(0x70380, D_SKL_PLUS);
2781 MMIO_D(0x71380, D_SKL_PLUS);
2782 MMIO_D(0x72380, D_SKL_PLUS);
2783 MMIO_D(0x7039c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002784
Xu Han5cf5fe82017-03-29 10:13:57 +08002785 MMIO_D(0x8f074, D_SKL | D_KBL);
2786 MMIO_D(0x8f004, D_SKL | D_KBL);
2787 MMIO_D(0x8f034, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002788
Xu Han5cf5fe82017-03-29 10:13:57 +08002789 MMIO_D(0xb11c, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002790
Xu Han5cf5fe82017-03-29 10:13:57 +08002791 MMIO_D(0x51000, D_SKL | D_KBL);
2792 MMIO_D(0x6c00c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002793
Xu Han5cf5fe82017-03-29 10:13:57 +08002794 MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
2795 MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002796
Xu Han5cf5fe82017-03-29 10:13:57 +08002797 MMIO_D(0xd08, D_SKL_PLUS);
2798 MMIO_DFH(0x20e0, D_SKL_PLUS, F_MODE_MASK, NULL, NULL);
2799 MMIO_DFH(0x20ec, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002800
2801 /* TRTT */
Xu Han5cf5fe82017-03-29 10:13:57 +08002802 MMIO_DFH(0x4de0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2803 MMIO_DFH(0x4de4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2804 MMIO_DFH(0x4de8, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2805 MMIO_DFH(0x4dec, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2806 MMIO_DFH(0x4df0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2807 MMIO_DFH(0x4df4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, gen9_trtte_write);
2808 MMIO_DH(0x4dfc, D_SKL | D_KBL, NULL, gen9_trtt_chicken_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002809
Xu Han5cf5fe82017-03-29 10:13:57 +08002810 MMIO_D(0x45008, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002811
Xu Han5cf5fe82017-03-29 10:13:57 +08002812 MMIO_D(0x46430, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002813
Xu Han5cf5fe82017-03-29 10:13:57 +08002814 MMIO_D(0x46520, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002815
Xu Han5cf5fe82017-03-29 10:13:57 +08002816 MMIO_D(0xc403c, D_SKL | D_KBL);
2817 MMIO_D(0xb004, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002818 MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
2819
Xu Han5cf5fe82017-03-29 10:13:57 +08002820 MMIO_D(0x65900, D_SKL_PLUS);
2821 MMIO_D(0x1082c0, D_SKL | D_KBL);
2822 MMIO_D(0x4068, D_SKL | D_KBL);
2823 MMIO_D(0x67054, D_SKL | D_KBL);
2824 MMIO_D(0x6e560, D_SKL | D_KBL);
2825 MMIO_D(0x6e554, D_SKL | D_KBL);
2826 MMIO_D(0x2b20, D_SKL | D_KBL);
2827 MMIO_D(0x65f00, D_SKL | D_KBL);
2828 MMIO_D(0x65f08, D_SKL | D_KBL);
2829 MMIO_D(0x320f0, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002830
Xu Han5cf5fe82017-03-29 10:13:57 +08002831 MMIO_DFH(_REG_VCS2_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2832 MMIO_DFH(_REG_VECS_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2833 MMIO_D(0x70034, D_SKL_PLUS);
2834 MMIO_D(0x71034, D_SKL_PLUS);
2835 MMIO_D(0x72034, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002836
Xu Han5cf5fe82017-03-29 10:13:57 +08002837 MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL_PLUS);
2838 MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL_PLUS);
2839 MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL_PLUS);
2840 MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL_PLUS);
2841 MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL_PLUS);
2842 MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002843
Xu Han5cf5fe82017-03-29 10:13:57 +08002844 MMIO_D(0x44500, D_SKL_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002845 MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002846 MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL | D_KBL, F_MODE_MASK | F_CMD_ACCESS,
Zhao Yan9112caa2017-02-28 15:40:10 +08002847 NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002848
2849 MMIO_D(0x4ab8, D_KBL);
2850 MMIO_D(0x940c, D_SKL_PLUS);
2851 MMIO_D(0x2248, D_SKL_PLUS | D_KBL);
2852 MMIO_D(0x4ab0, D_SKL | D_KBL);
2853 MMIO_D(0x20d4, D_SKL | D_KBL);
2854
Zhi Wange39c5ad2016-09-02 13:33:29 +08002855 return 0;
2856}
Zhi Wang04d348a2016-04-25 18:28:56 -04002857
Changbin Du65f9f6f2017-06-06 15:56:09 +08002858/* Special MMIO blocks. */
2859static struct gvt_mmio_block {
2860 unsigned int device;
2861 i915_reg_t offset;
2862 unsigned int size;
2863 gvt_mmio_func read;
2864 gvt_mmio_func write;
2865} gvt_mmio_blocks[] = {
2866 {D_SKL_PLUS, _MMIO(CSR_MMIO_START_RANGE), 0x3000, NULL, NULL},
2867 {D_ALL, _MMIO(MCHBAR_MIRROR_BASE_SNB), 0x40000, NULL, NULL},
2868 {D_ALL, _MMIO(VGT_PVINFO_PAGE), VGT_PVINFO_SIZE,
2869 pvinfo_mmio_read, pvinfo_mmio_write},
2870 {D_ALL, LGC_PALETTE(PIPE_A, 0), 1024, NULL, NULL},
2871 {D_ALL, LGC_PALETTE(PIPE_B, 0), 1024, NULL, NULL},
2872 {D_ALL, LGC_PALETTE(PIPE_C, 0), 1024, NULL, NULL},
2873};
2874
2875static struct gvt_mmio_block *find_mmio_block(struct intel_gvt *gvt,
2876 unsigned int offset)
Zhi Wang12d14cc2016-08-30 11:06:17 +08002877{
Changbin Du65f9f6f2017-06-06 15:56:09 +08002878 unsigned long device = intel_gvt_get_device_type(gvt);
2879 struct gvt_mmio_block *block = gvt_mmio_blocks;
2880 int i;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002881
Changbin Du65f9f6f2017-06-06 15:56:09 +08002882 for (i = 0; i < ARRAY_SIZE(gvt_mmio_blocks); i++, block++) {
2883 if (!(device & block->device))
2884 continue;
2885 if (offset >= INTEL_GVT_MMIO_OFFSET(block->offset) &&
2886 offset < INTEL_GVT_MMIO_OFFSET(block->offset) + block->size)
2887 return block;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002888 }
2889 return NULL;
2890}
2891
2892/**
2893 * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
2894 * @gvt: GVT device
2895 *
2896 * This function is called at the driver unloading stage, to clean up the MMIO
2897 * information table of GVT device
2898 *
2899 */
2900void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
2901{
2902 struct hlist_node *tmp;
2903 struct intel_gvt_mmio_info *e;
2904 int i;
2905
2906 hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
2907 kfree(e);
2908
2909 vfree(gvt->mmio.mmio_attribute);
2910 gvt->mmio.mmio_attribute = NULL;
2911}
2912
2913/**
2914 * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
2915 * @gvt: GVT device
2916 *
2917 * This function is called at the initialization stage, to setup the MMIO
2918 * information table for GVT device
2919 *
2920 * Returns:
2921 * zero on success, negative if failed.
2922 */
2923int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
2924{
2925 struct intel_gvt_device_info *info = &gvt->device_info;
2926 struct drm_i915_private *dev_priv = gvt->dev_priv;
2927 int ret;
2928
2929 gvt->mmio.mmio_attribute = vzalloc(info->mmio_size);
2930 if (!gvt->mmio.mmio_attribute)
2931 return -ENOMEM;
2932
2933 ret = init_generic_mmio_info(gvt);
2934 if (ret)
2935 goto err;
2936
2937 if (IS_BROADWELL(dev_priv)) {
2938 ret = init_broadwell_mmio_info(gvt);
2939 if (ret)
2940 goto err;
Xu Hane3476c02017-03-29 10:13:59 +08002941 } else if (IS_SKYLAKE(dev_priv)
2942 || IS_KABYLAKE(dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +08002943 ret = init_broadwell_mmio_info(gvt);
2944 if (ret)
2945 goto err;
2946 ret = init_skl_mmio_info(gvt);
2947 if (ret)
2948 goto err;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002949 }
2950 return 0;
2951err:
2952 intel_gvt_clean_mmio_info(gvt);
2953 return ret;
2954}
Zhi Wange39c5ad2016-09-02 13:33:29 +08002955
2956/**
2957 * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
2958 * @gvt: a GVT device
2959 * @offset: register offset
2960 *
2961 */
2962void intel_gvt_mmio_set_accessed(struct intel_gvt *gvt, unsigned int offset)
2963{
2964 gvt->mmio.mmio_attribute[offset >> 2] |=
2965 F_ACCESSED;
2966}
2967
2968/**
2969 * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
2970 * @gvt: a GVT device
2971 * @offset: register offset
2972 *
2973 */
2974bool intel_gvt_mmio_is_cmd_access(struct intel_gvt *gvt,
2975 unsigned int offset)
2976{
2977 return gvt->mmio.mmio_attribute[offset >> 2] &
2978 F_CMD_ACCESS;
2979}
2980
2981/**
2982 * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
2983 * @gvt: a GVT device
2984 * @offset: register offset
2985 *
2986 */
2987bool intel_gvt_mmio_is_unalign(struct intel_gvt *gvt,
2988 unsigned int offset)
2989{
2990 return gvt->mmio.mmio_attribute[offset >> 2] &
2991 F_UNALIGN;
2992}
2993
2994/**
2995 * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
2996 * @gvt: a GVT device
2997 * @offset: register offset
2998 *
2999 */
3000void intel_gvt_mmio_set_cmd_accessed(struct intel_gvt *gvt,
3001 unsigned int offset)
3002{
3003 gvt->mmio.mmio_attribute[offset >> 2] |=
3004 F_CMD_ACCESSED;
3005}
3006
3007/**
3008 * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
3009 * @gvt: a GVT device
3010 * @offset: register offset
3011 *
3012 * Returns:
3013 * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
3014 *
3015 */
3016bool intel_gvt_mmio_has_mode_mask(struct intel_gvt *gvt, unsigned int offset)
3017{
3018 return gvt->mmio.mmio_attribute[offset >> 2] &
3019 F_MODE_MASK;
3020}
3021
3022/**
3023 * intel_vgpu_default_mmio_read - default MMIO read handler
3024 * @vgpu: a vGPU
3025 * @offset: access offset
3026 * @p_data: data return buffer
3027 * @bytes: access data length
3028 *
3029 * Returns:
3030 * Zero on success, negative error code if failed.
3031 */
3032int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
3033 void *p_data, unsigned int bytes)
3034{
3035 read_vreg(vgpu, offset, p_data, bytes);
3036 return 0;
3037}
3038
3039/**
3040 * intel_t_default_mmio_write - default MMIO write handler
3041 * @vgpu: a vGPU
3042 * @offset: access offset
3043 * @p_data: write data buffer
3044 * @bytes: access data length
3045 *
3046 * Returns:
3047 * Zero on success, negative error code if failed.
3048 */
3049int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
3050 void *p_data, unsigned int bytes)
3051{
3052 write_vreg(vgpu, offset, p_data, bytes);
3053 return 0;
3054}
Zhao Yan4938ca92017-03-09 10:09:44 +08003055
3056/**
3057 * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
3058 * force-nopriv register
3059 *
3060 * @gvt: a GVT device
3061 * @offset: register offset
3062 *
3063 * Returns:
3064 * True if the register is in force-nonpriv whitelist;
3065 * False if outside;
3066 */
3067bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
3068 unsigned int offset)
3069{
3070 return in_whitelist(offset);
3071}
Changbin Du65f9f6f2017-06-06 15:56:09 +08003072
3073/**
3074 * intel_vgpu_mmio_reg_rw - emulate tracked mmio registers
3075 * @vgpu: a vGPU
3076 * @offset: register offset
3077 * @pdata: data buffer
3078 * @bytes: data length
3079 *
3080 * Returns:
3081 * Zero on success, negative error code if failed.
3082 */
3083int intel_vgpu_mmio_reg_rw(struct intel_vgpu *vgpu, unsigned int offset,
3084 void *pdata, unsigned int bytes, bool is_read)
3085{
3086 struct intel_gvt *gvt = vgpu->gvt;
3087 struct intel_gvt_mmio_info *mmio_info;
3088 struct gvt_mmio_block *mmio_block;
3089 gvt_mmio_func func;
3090 int ret;
3091
3092 if (WARN_ON(bytes > 4))
3093 return -EINVAL;
3094
3095 /*
3096 * Handle special MMIO blocks.
3097 */
3098 mmio_block = find_mmio_block(gvt, offset);
3099 if (mmio_block) {
3100 func = is_read ? mmio_block->read : mmio_block->write;
3101 if (func)
3102 return func(vgpu, offset, pdata, bytes);
3103 goto default_rw;
3104 }
3105
3106 /*
3107 * Normal tracked MMIOs.
3108 */
3109 mmio_info = find_mmio_info(gvt, offset);
3110 if (!mmio_info) {
3111 if (!vgpu->mmio.disable_warn_untrack)
3112 gvt_vgpu_err("untracked MMIO %08x len %d\n",
3113 offset, bytes);
3114 goto default_rw;
3115 }
3116
3117 if (WARN_ON(bytes > mmio_info->size))
3118 return -EINVAL;
3119
3120 if (is_read)
3121 return mmio_info->read(vgpu, offset, pdata, bytes);
3122 else {
3123 u64 ro_mask = mmio_info->ro_mask;
3124 u32 old_vreg = 0, old_sreg = 0;
3125 u64 data = 0;
3126
3127 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3128 old_vreg = vgpu_vreg(vgpu, offset);
3129 old_sreg = vgpu_sreg(vgpu, offset);
3130 }
3131
3132 if (likely(!ro_mask))
3133 ret = mmio_info->write(vgpu, offset, pdata, bytes);
3134 else if (!~ro_mask) {
3135 gvt_vgpu_err("try to write RO reg %x\n", offset);
3136 return 0;
3137 } else {
3138 /* keep the RO bits in the virtual register */
3139 memcpy(&data, pdata, bytes);
3140 data &= ~ro_mask;
3141 data |= vgpu_vreg(vgpu, offset) & ro_mask;
3142 ret = mmio_info->write(vgpu, offset, &data, bytes);
3143 }
3144
3145 /* higher 16bits of mode ctl regs are mask bits for change */
3146 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3147 u32 mask = vgpu_vreg(vgpu, offset) >> 16;
3148
3149 vgpu_vreg(vgpu, offset) = (old_vreg & ~mask)
3150 | (vgpu_vreg(vgpu, offset) & mask);
3151 vgpu_sreg(vgpu, offset) = (old_sreg & ~mask)
3152 | (vgpu_sreg(vgpu, offset) & mask);
3153 }
3154 }
3155
3156 return ret;
3157
3158default_rw:
3159 return is_read ?
3160 intel_vgpu_default_mmio_read(vgpu, offset, pdata, bytes) :
3161 intel_vgpu_default_mmio_write(vgpu, offset, pdata, bytes);
3162}