blob: 9be8840216799cbb7a1013bb8abd5396bfaae426 [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerc298ede2017-03-13 17:41:33 -07004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800107 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700108 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700208 DMA_RING0_TIMEOUT,
209 DMA_RING1_TIMEOUT,
210 DMA_RING2_TIMEOUT,
211 DMA_RING3_TIMEOUT,
212 DMA_RING4_TIMEOUT,
213 DMA_RING5_TIMEOUT,
214 DMA_RING6_TIMEOUT,
215 DMA_RING7_TIMEOUT,
216 DMA_RING8_TIMEOUT,
217 DMA_RING9_TIMEOUT,
218 DMA_RING10_TIMEOUT,
219 DMA_RING11_TIMEOUT,
220 DMA_RING12_TIMEOUT,
221 DMA_RING13_TIMEOUT,
222 DMA_RING14_TIMEOUT,
223 DMA_RING15_TIMEOUT,
224 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800225};
226
227static const u8 bcmgenet_dma_regs_v3plus[] = {
228 [DMA_RING_CFG] = 0x00,
229 [DMA_CTRL] = 0x04,
230 [DMA_STATUS] = 0x08,
231 [DMA_SCB_BURST_SIZE] = 0x0C,
232 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700233 [DMA_PRIORITY_0] = 0x30,
234 [DMA_PRIORITY_1] = 0x34,
235 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700236 [DMA_RING0_TIMEOUT] = 0x2C,
237 [DMA_RING1_TIMEOUT] = 0x30,
238 [DMA_RING2_TIMEOUT] = 0x34,
239 [DMA_RING3_TIMEOUT] = 0x38,
240 [DMA_RING4_TIMEOUT] = 0x3c,
241 [DMA_RING5_TIMEOUT] = 0x40,
242 [DMA_RING6_TIMEOUT] = 0x44,
243 [DMA_RING7_TIMEOUT] = 0x48,
244 [DMA_RING8_TIMEOUT] = 0x4c,
245 [DMA_RING9_TIMEOUT] = 0x50,
246 [DMA_RING10_TIMEOUT] = 0x54,
247 [DMA_RING11_TIMEOUT] = 0x58,
248 [DMA_RING12_TIMEOUT] = 0x5c,
249 [DMA_RING13_TIMEOUT] = 0x60,
250 [DMA_RING14_TIMEOUT] = 0x64,
251 [DMA_RING15_TIMEOUT] = 0x68,
252 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700253 [DMA_INDEX2RING_0] = 0x70,
254 [DMA_INDEX2RING_1] = 0x74,
255 [DMA_INDEX2RING_2] = 0x78,
256 [DMA_INDEX2RING_3] = 0x7C,
257 [DMA_INDEX2RING_4] = 0x80,
258 [DMA_INDEX2RING_5] = 0x84,
259 [DMA_INDEX2RING_6] = 0x88,
260 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800261};
262
263static const u8 bcmgenet_dma_regs_v2[] = {
264 [DMA_RING_CFG] = 0x00,
265 [DMA_CTRL] = 0x04,
266 [DMA_STATUS] = 0x08,
267 [DMA_SCB_BURST_SIZE] = 0x0C,
268 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700269 [DMA_PRIORITY_0] = 0x34,
270 [DMA_PRIORITY_1] = 0x38,
271 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700272 [DMA_RING0_TIMEOUT] = 0x2C,
273 [DMA_RING1_TIMEOUT] = 0x30,
274 [DMA_RING2_TIMEOUT] = 0x34,
275 [DMA_RING3_TIMEOUT] = 0x38,
276 [DMA_RING4_TIMEOUT] = 0x3c,
277 [DMA_RING5_TIMEOUT] = 0x40,
278 [DMA_RING6_TIMEOUT] = 0x44,
279 [DMA_RING7_TIMEOUT] = 0x48,
280 [DMA_RING8_TIMEOUT] = 0x4c,
281 [DMA_RING9_TIMEOUT] = 0x50,
282 [DMA_RING10_TIMEOUT] = 0x54,
283 [DMA_RING11_TIMEOUT] = 0x58,
284 [DMA_RING12_TIMEOUT] = 0x5c,
285 [DMA_RING13_TIMEOUT] = 0x60,
286 [DMA_RING14_TIMEOUT] = 0x64,
287 [DMA_RING15_TIMEOUT] = 0x68,
288 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800289};
290
291static const u8 bcmgenet_dma_regs_v1[] = {
292 [DMA_CTRL] = 0x00,
293 [DMA_STATUS] = 0x04,
294 [DMA_SCB_BURST_SIZE] = 0x0C,
295 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700296 [DMA_PRIORITY_0] = 0x34,
297 [DMA_PRIORITY_1] = 0x38,
298 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700299 [DMA_RING0_TIMEOUT] = 0x2C,
300 [DMA_RING1_TIMEOUT] = 0x30,
301 [DMA_RING2_TIMEOUT] = 0x34,
302 [DMA_RING3_TIMEOUT] = 0x38,
303 [DMA_RING4_TIMEOUT] = 0x3c,
304 [DMA_RING5_TIMEOUT] = 0x40,
305 [DMA_RING6_TIMEOUT] = 0x44,
306 [DMA_RING7_TIMEOUT] = 0x48,
307 [DMA_RING8_TIMEOUT] = 0x4c,
308 [DMA_RING9_TIMEOUT] = 0x50,
309 [DMA_RING10_TIMEOUT] = 0x54,
310 [DMA_RING11_TIMEOUT] = 0x58,
311 [DMA_RING12_TIMEOUT] = 0x5c,
312 [DMA_RING13_TIMEOUT] = 0x60,
313 [DMA_RING14_TIMEOUT] = 0x64,
314 [DMA_RING15_TIMEOUT] = 0x68,
315 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800316};
317
318/* Set at runtime once bcmgenet version is known */
319static const u8 *bcmgenet_dma_regs;
320
321static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
322{
323 return netdev_priv(dev_get_drvdata(dev));
324}
325
326static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700327 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800328{
329 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
330 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
331}
332
333static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
334 u32 val, enum dma_reg r)
335{
336 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
337 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
338}
339
340static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700341 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800342{
343 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
344 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
345}
346
347static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
348 u32 val, enum dma_reg r)
349{
350 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
351 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
352}
353
354/* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
357 */
358enum dma_ring_reg {
359 TDMA_READ_PTR = 0,
360 RDMA_WRITE_PTR = TDMA_READ_PTR,
361 TDMA_READ_PTR_HI,
362 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
363 TDMA_CONS_INDEX,
364 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
365 TDMA_PROD_INDEX,
366 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
367 DMA_RING_BUF_SIZE,
368 DMA_START_ADDR,
369 DMA_START_ADDR_HI,
370 DMA_END_ADDR,
371 DMA_END_ADDR_HI,
372 DMA_MBUF_DONE_THRESH,
373 TDMA_FLOW_PERIOD,
374 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
375 TDMA_WRITE_PTR,
376 RDMA_READ_PTR = TDMA_WRITE_PTR,
377 TDMA_WRITE_PTR_HI,
378 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
379};
380
381/* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
384 * registers.
385 */
386static const u8 genet_dma_ring_regs_v4[] = {
387 [TDMA_READ_PTR] = 0x00,
388 [TDMA_READ_PTR_HI] = 0x04,
389 [TDMA_CONS_INDEX] = 0x08,
390 [TDMA_PROD_INDEX] = 0x0C,
391 [DMA_RING_BUF_SIZE] = 0x10,
392 [DMA_START_ADDR] = 0x14,
393 [DMA_START_ADDR_HI] = 0x18,
394 [DMA_END_ADDR] = 0x1C,
395 [DMA_END_ADDR_HI] = 0x20,
396 [DMA_MBUF_DONE_THRESH] = 0x24,
397 [TDMA_FLOW_PERIOD] = 0x28,
398 [TDMA_WRITE_PTR] = 0x2C,
399 [TDMA_WRITE_PTR_HI] = 0x30,
400};
401
402static const u8 genet_dma_ring_regs_v123[] = {
403 [TDMA_READ_PTR] = 0x00,
404 [TDMA_CONS_INDEX] = 0x04,
405 [TDMA_PROD_INDEX] = 0x08,
406 [DMA_RING_BUF_SIZE] = 0x0C,
407 [DMA_START_ADDR] = 0x10,
408 [DMA_END_ADDR] = 0x14,
409 [DMA_MBUF_DONE_THRESH] = 0x18,
410 [TDMA_FLOW_PERIOD] = 0x1C,
411 [TDMA_WRITE_PTR] = 0x20,
412};
413
414/* Set at runtime once GENET version is known */
415static const u8 *genet_dma_ring_regs;
416
417static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700418 unsigned int ring,
419 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800420{
421 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
422 (DMA_RING_SIZE * ring) +
423 genet_dma_ring_regs[r]);
424}
425
426static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700427 unsigned int ring, u32 val,
428 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800429{
430 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
431 (DMA_RING_SIZE * ring) +
432 genet_dma_ring_regs[r]);
433}
434
435static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700436 unsigned int ring,
437 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800438{
439 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
440 (DMA_RING_SIZE * ring) +
441 genet_dma_ring_regs[r]);
442}
443
444static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700445 unsigned int ring, u32 val,
446 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800447{
448 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
449 (DMA_RING_SIZE * ring) +
450 genet_dma_ring_regs[r]);
451}
452
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200453static int bcmgenet_get_link_ksettings(struct net_device *dev,
454 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200455{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200456 struct bcmgenet_priv *priv = netdev_priv(dev);
457
Philippe Reynesbac65c42016-07-09 00:54:47 +0200458 if (!netif_running(dev))
459 return -EINVAL;
460
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200461 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200462 return -ENODEV;
463
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200464 return phy_ethtool_ksettings_get(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200465}
466
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200467static int bcmgenet_set_link_ksettings(struct net_device *dev,
468 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200469{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200470 struct bcmgenet_priv *priv = netdev_priv(dev);
471
Philippe Reynesbac65c42016-07-09 00:54:47 +0200472 if (!netif_running(dev))
473 return -EINVAL;
474
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200475 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200476 return -ENODEV;
477
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200478 return phy_ethtool_ksettings_set(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200479}
480
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800481static int bcmgenet_set_rx_csum(struct net_device *dev,
482 netdev_features_t wanted)
483{
484 struct bcmgenet_priv *priv = netdev_priv(dev);
485 u32 rbuf_chk_ctrl;
486 bool rx_csum_en;
487
488 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
489
490 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
491
492 /* enable rx checksumming */
493 if (rx_csum_en)
494 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
495 else
496 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
497 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700498
499 /* If UniMAC forwards CRC, we need to skip over it to get
500 * a valid CHK bit to be set in the per-packet status word
501 */
502 if (rx_csum_en && priv->crc_fwd_en)
503 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
504 else
505 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
506
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800507 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
508
509 return 0;
510}
511
512static int bcmgenet_set_tx_csum(struct net_device *dev,
513 netdev_features_t wanted)
514{
515 struct bcmgenet_priv *priv = netdev_priv(dev);
516 bool desc_64b_en;
517 u32 tbuf_ctrl, rbuf_ctrl;
518
519 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
520 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
521
522 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
523
524 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
525 if (desc_64b_en) {
526 tbuf_ctrl |= RBUF_64B_EN;
527 rbuf_ctrl |= RBUF_64B_EN;
528 } else {
529 tbuf_ctrl &= ~RBUF_64B_EN;
530 rbuf_ctrl &= ~RBUF_64B_EN;
531 }
532 priv->desc_64b_en = desc_64b_en;
533
534 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
535 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
536
537 return 0;
538}
539
540static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700541 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800542{
543 netdev_features_t changed = features ^ dev->features;
544 netdev_features_t wanted = dev->wanted_features;
545 int ret = 0;
546
547 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
548 ret = bcmgenet_set_tx_csum(dev, wanted);
549 if (changed & (NETIF_F_RXCSUM))
550 ret = bcmgenet_set_rx_csum(dev, wanted);
551
552 return ret;
553}
554
555static u32 bcmgenet_get_msglevel(struct net_device *dev)
556{
557 struct bcmgenet_priv *priv = netdev_priv(dev);
558
559 return priv->msg_enable;
560}
561
562static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
563{
564 struct bcmgenet_priv *priv = netdev_priv(dev);
565
566 priv->msg_enable = level;
567}
568
Florian Fainelli2f913072015-09-16 16:47:39 -0700569static int bcmgenet_get_coalesce(struct net_device *dev,
570 struct ethtool_coalesce *ec)
571{
572 struct bcmgenet_priv *priv = netdev_priv(dev);
573
574 ec->tx_max_coalesced_frames =
575 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
576 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700577 ec->rx_max_coalesced_frames =
578 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
579 DMA_MBUF_DONE_THRESH);
580 ec->rx_coalesce_usecs =
581 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700582
583 return 0;
584}
585
586static int bcmgenet_set_coalesce(struct net_device *dev,
587 struct ethtool_coalesce *ec)
588{
589 struct bcmgenet_priv *priv = netdev_priv(dev);
590 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700591 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700592
Florian Fainelli4a296452015-09-16 16:47:40 -0700593 /* Base system clock is 125Mhz, DMA timeout is this reference clock
594 * divided by 1024, which yields roughly 8.192us, our maximum value
595 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
596 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700597 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700598 ec->tx_max_coalesced_frames == 0 ||
599 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
600 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
601 return -EINVAL;
602
603 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700604 return -EINVAL;
605
606 /* GENET TDMA hardware does not support a configurable timeout, but will
607 * always generate an interrupt either after MBDONE packets have been
Doug Berger556c2cf2017-03-13 17:41:34 -0700608 * transmitted, or when the ring is empty.
Florian Fainelli2f913072015-09-16 16:47:39 -0700609 */
610 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700611 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700612 return -EOPNOTSUPP;
613
614 /* Program all TX queues with the same values, as there is no
615 * ethtool knob to do coalescing on a per-queue basis
616 */
617 for (i = 0; i < priv->hw_params->tx_queues; i++)
618 bcmgenet_tdma_ring_writel(priv, i,
619 ec->tx_max_coalesced_frames,
620 DMA_MBUF_DONE_THRESH);
621 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
622 ec->tx_max_coalesced_frames,
623 DMA_MBUF_DONE_THRESH);
624
Florian Fainelli4a296452015-09-16 16:47:40 -0700625 for (i = 0; i < priv->hw_params->rx_queues; i++) {
626 bcmgenet_rdma_ring_writel(priv, i,
627 ec->rx_max_coalesced_frames,
628 DMA_MBUF_DONE_THRESH);
629
630 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
631 reg &= ~DMA_TIMEOUT_MASK;
632 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
633 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
634 }
635
636 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
637 ec->rx_max_coalesced_frames,
638 DMA_MBUF_DONE_THRESH);
639
640 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
641 reg &= ~DMA_TIMEOUT_MASK;
642 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
643 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
644
Florian Fainelli2f913072015-09-16 16:47:39 -0700645 return 0;
646}
647
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800648/* standard ethtool support functions. */
649enum bcmgenet_stat_type {
650 BCMGENET_STAT_NETDEV = -1,
651 BCMGENET_STAT_MIB_RX,
652 BCMGENET_STAT_MIB_TX,
653 BCMGENET_STAT_RUNT,
654 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800655 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800656};
657
658struct bcmgenet_stats {
659 char stat_string[ETH_GSTRING_LEN];
660 int stat_sizeof;
661 int stat_offset;
662 enum bcmgenet_stat_type type;
663 /* reg offset from UMAC base for misc counters */
664 u16 reg_offset;
665};
666
667#define STAT_NETDEV(m) { \
668 .stat_string = __stringify(m), \
669 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
670 .stat_offset = offsetof(struct net_device_stats, m), \
671 .type = BCMGENET_STAT_NETDEV, \
672}
673
674#define STAT_GENET_MIB(str, m, _type) { \
675 .stat_string = str, \
676 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
677 .stat_offset = offsetof(struct bcmgenet_priv, m), \
678 .type = _type, \
679}
680
681#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
682#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
683#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800684#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800685
686#define STAT_GENET_MISC(str, m, offset) { \
687 .stat_string = str, \
688 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
689 .stat_offset = offsetof(struct bcmgenet_priv, m), \
690 .type = BCMGENET_STAT_MISC, \
691 .reg_offset = offset, \
692}
693
694
695/* There is a 0xC gap between the end of RX and beginning of TX stats and then
696 * between the end of TX stats and the beginning of the RX RUNT
697 */
698#define BCMGENET_STAT_OFFSET 0xc
699
700/* Hardware counters must be kept in sync because the order/offset
701 * is important here (order in structure declaration = order in hardware)
702 */
703static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
704 /* general stats */
705 STAT_NETDEV(rx_packets),
706 STAT_NETDEV(tx_packets),
707 STAT_NETDEV(rx_bytes),
708 STAT_NETDEV(tx_bytes),
709 STAT_NETDEV(rx_errors),
710 STAT_NETDEV(tx_errors),
711 STAT_NETDEV(rx_dropped),
712 STAT_NETDEV(tx_dropped),
713 STAT_NETDEV(multicast),
714 /* UniMAC RSV counters */
715 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
716 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
717 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
718 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
719 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
720 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
721 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
722 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
723 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
724 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
725 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
726 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
727 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
728 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
729 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
730 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
731 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
732 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
733 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
734 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
735 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
736 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
737 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
738 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
739 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
740 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
741 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
742 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
743 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
744 /* UniMAC TSV counters */
745 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
746 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
747 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
748 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
749 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
750 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
751 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
752 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
753 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
754 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
755 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
756 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
757 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
758 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
759 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
760 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
761 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
762 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
763 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
764 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
765 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
766 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
767 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
768 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
769 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
770 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
771 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
772 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
773 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
774 /* UniMAC RUNT counters */
775 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
776 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
777 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
778 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
779 /* Misc UniMAC counters */
780 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
781 UMAC_RBUF_OVFL_CNT),
782 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
783 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800784 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
785 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
786 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800787};
788
789#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
790
791static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700792 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800793{
794 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
795 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800796}
797
798static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
799{
800 switch (string_set) {
801 case ETH_SS_STATS:
802 return BCMGENET_STATS_LEN;
803 default:
804 return -EOPNOTSUPP;
805 }
806}
807
Florian Fainellic91b7f62014-07-23 10:42:12 -0700808static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
809 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800810{
811 int i;
812
813 switch (stringset) {
814 case ETH_SS_STATS:
815 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
816 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700817 bcmgenet_gstrings_stats[i].stat_string,
818 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800819 }
820 break;
821 }
822}
823
824static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
825{
826 int i, j = 0;
827
828 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
829 const struct bcmgenet_stats *s;
830 u8 offset = 0;
831 u32 val = 0;
832 char *p;
833
834 s = &bcmgenet_gstrings_stats[i];
835 switch (s->type) {
836 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800837 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800838 continue;
839 case BCMGENET_STAT_MIB_RX:
840 case BCMGENET_STAT_MIB_TX:
841 case BCMGENET_STAT_RUNT:
842 if (s->type != BCMGENET_STAT_MIB_RX)
843 offset = BCMGENET_STAT_OFFSET;
Florian Fainellic91b7f62014-07-23 10:42:12 -0700844 val = bcmgenet_umac_readl(priv,
845 UMAC_MIB_START + j + offset);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800846 break;
847 case BCMGENET_STAT_MISC:
848 val = bcmgenet_umac_readl(priv, s->reg_offset);
849 /* clear if overflowed */
850 if (val == ~0)
851 bcmgenet_umac_writel(priv, 0, s->reg_offset);
852 break;
853 }
854
855 j += s->stat_sizeof;
856 p = (char *)priv + s->stat_offset;
857 *(u32 *)p = val;
858 }
859}
860
861static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700862 struct ethtool_stats *stats,
863 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800864{
865 struct bcmgenet_priv *priv = netdev_priv(dev);
866 int i;
867
868 if (netif_running(dev))
869 bcmgenet_update_mib_counters(priv);
870
871 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
872 const struct bcmgenet_stats *s;
873 char *p;
874
875 s = &bcmgenet_gstrings_stats[i];
876 if (s->type == BCMGENET_STAT_NETDEV)
877 p = (char *)&dev->stats;
878 else
879 p = (char *)priv;
880 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700881 if (sizeof(unsigned long) != sizeof(u32) &&
882 s->stat_sizeof == sizeof(unsigned long))
883 data[i] = *(unsigned long *)p;
884 else
885 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800886 }
887}
888
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800889static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
890{
891 struct bcmgenet_priv *priv = netdev_priv(dev);
892 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
893 u32 reg;
894
895 if (enable && !priv->clk_eee_enabled) {
896 clk_prepare_enable(priv->clk_eee);
897 priv->clk_eee_enabled = true;
898 }
899
900 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
901 if (enable)
902 reg |= EEE_EN;
903 else
904 reg &= ~EEE_EN;
905 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
906
907 /* Enable EEE and switch to a 27Mhz clock automatically */
908 reg = __raw_readl(priv->base + off);
909 if (enable)
910 reg |= TBUF_EEE_EN | TBUF_PM_EN;
911 else
912 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
913 __raw_writel(reg, priv->base + off);
914
915 /* Do the same for thing for RBUF */
916 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
917 if (enable)
918 reg |= RBUF_EEE_EN | RBUF_PM_EN;
919 else
920 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
921 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
922
923 if (!enable && priv->clk_eee_enabled) {
924 clk_disable_unprepare(priv->clk_eee);
925 priv->clk_eee_enabled = false;
926 }
927
928 priv->eee.eee_enabled = enable;
929 priv->eee.eee_active = enable;
930}
931
932static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
933{
934 struct bcmgenet_priv *priv = netdev_priv(dev);
935 struct ethtool_eee *p = &priv->eee;
936
937 if (GENET_IS_V1(priv))
938 return -EOPNOTSUPP;
939
940 e->eee_enabled = p->eee_enabled;
941 e->eee_active = p->eee_active;
942 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
943
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200944 return phy_ethtool_get_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800945}
946
947static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
948{
949 struct bcmgenet_priv *priv = netdev_priv(dev);
950 struct ethtool_eee *p = &priv->eee;
951 int ret = 0;
952
953 if (GENET_IS_V1(priv))
954 return -EOPNOTSUPP;
955
956 p->eee_enabled = e->eee_enabled;
957
958 if (!p->eee_enabled) {
959 bcmgenet_eee_enable_set(dev, false);
960 } else {
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200961 ret = phy_init_eee(priv->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800962 if (ret) {
963 netif_err(priv, hw, dev, "EEE initialization failed\n");
964 return ret;
965 }
966
967 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
968 bcmgenet_eee_enable_set(dev, true);
969 }
970
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200971 return phy_ethtool_set_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800972}
973
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800974/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +0200975static const struct ethtool_ops bcmgenet_ethtool_ops = {
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800976 .get_strings = bcmgenet_get_strings,
977 .get_sset_count = bcmgenet_get_sset_count,
978 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800979 .get_drvinfo = bcmgenet_get_drvinfo,
980 .get_link = ethtool_op_get_link,
981 .get_msglevel = bcmgenet_get_msglevel,
982 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -0700983 .get_wol = bcmgenet_get_wol,
984 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800985 .get_eee = bcmgenet_get_eee,
986 .set_eee = bcmgenet_set_eee,
Florian Fainelli016e7702016-11-15 10:06:38 -0800987 .nway_reset = phy_ethtool_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -0700988 .get_coalesce = bcmgenet_get_coalesce,
989 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200990 .get_link_ksettings = bcmgenet_get_link_ksettings,
991 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800992};
993
994/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -0700995static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800996 enum bcmgenet_power_mode mode)
997{
Florian Fainellica8cf342015-03-23 15:09:51 -0700998 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800999 u32 reg;
1000
1001 switch (mode) {
1002 case GENET_POWER_CABLE_SENSE:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001003 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001004 break;
1005
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001006 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001007 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001008 break;
1009
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001010 case GENET_POWER_PASSIVE:
1011 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001012 if (priv->hw_params->flags & GENET_HAS_EXT) {
1013 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1014 reg |= (EXT_PWR_DOWN_PHY |
1015 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1016 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001017
1018 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001019 }
1020 break;
1021 default:
1022 break;
1023 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001024
1025 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001026}
1027
1028static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001029 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001030{
1031 u32 reg;
1032
1033 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1034 return;
1035
1036 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1037
1038 switch (mode) {
1039 case GENET_POWER_PASSIVE:
1040 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
1041 EXT_PWR_DOWN_BIAS);
1042 /* fallthrough */
1043 case GENET_POWER_CABLE_SENSE:
1044 /* enable APD */
1045 reg |= EXT_PWR_DN_EN_LD;
1046 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001047 case GENET_POWER_WOL_MAGIC:
1048 bcmgenet_wol_power_up_cfg(priv, mode);
1049 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001050 default:
1051 break;
1052 }
1053
1054 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001055 if (mode == GENET_POWER_PASSIVE) {
Florian Fainellibd4060a2015-07-16 15:51:16 -07001056 bcmgenet_phy_power_set(priv->dev, true);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001057 bcmgenet_mii_reset(priv->dev);
1058 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001059}
1060
1061/* ioctl handle special commands that are not present in ethtool. */
1062static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1063{
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001064 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001065 int val = 0;
1066
1067 if (!netif_running(dev))
1068 return -EINVAL;
1069
1070 switch (cmd) {
1071 case SIOCGMIIPHY:
1072 case SIOCGMIIREG:
1073 case SIOCSMIIREG:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001074 if (!priv->phydev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001075 val = -ENODEV;
1076 else
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001077 val = phy_mii_ioctl(priv->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001078 break;
1079
1080 default:
1081 val = -EINVAL;
1082 break;
1083 }
1084
1085 return val;
1086}
1087
1088static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1089 struct bcmgenet_tx_ring *ring)
1090{
1091 struct enet_cb *tx_cb_ptr;
1092
1093 tx_cb_ptr = ring->cbs;
1094 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001095
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001096 /* Advancing local write pointer */
1097 if (ring->write_ptr == ring->end_ptr)
1098 ring->write_ptr = ring->cb_ptr;
1099 else
1100 ring->write_ptr++;
1101
1102 return tx_cb_ptr;
1103}
1104
1105/* Simple helper to free a control block's resources */
1106static void bcmgenet_free_cb(struct enet_cb *cb)
1107{
1108 dev_kfree_skb_any(cb->skb);
1109 cb->skb = NULL;
1110 dma_unmap_addr_set(cb, dma_addr, 0);
1111}
1112
Petri Gynther4055eae2015-03-25 12:35:16 -07001113static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1114{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001115 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001116 INTRL2_CPU_MASK_SET);
1117}
1118
1119static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1120{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001121 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001122 INTRL2_CPU_MASK_CLEAR);
1123}
1124
1125static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1126{
1127 bcmgenet_intrl2_1_writel(ring->priv,
1128 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1129 INTRL2_CPU_MASK_SET);
1130}
1131
1132static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1133{
1134 bcmgenet_intrl2_1_writel(ring->priv,
1135 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1136 INTRL2_CPU_MASK_CLEAR);
1137}
1138
Petri Gynther9dbac282015-03-25 12:35:10 -07001139static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001140{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001141 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001142 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001143}
1144
Petri Gynther9dbac282015-03-25 12:35:10 -07001145static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001146{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001147 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001148 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001149}
1150
Petri Gynther9dbac282015-03-25 12:35:10 -07001151static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001152{
Petri Gynther9dbac282015-03-25 12:35:10 -07001153 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001154 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001155}
1156
Petri Gynther9dbac282015-03-25 12:35:10 -07001157static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001158{
Petri Gynther9dbac282015-03-25 12:35:10 -07001159 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001160 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001161}
1162
1163/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001164static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1165 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001166{
1167 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001168 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001169 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001170 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001171 unsigned int pkts_compl = 0;
Petri Gynther55868122016-03-24 11:27:20 -07001172 unsigned int bytes_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001173 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001174 unsigned int txbds_ready;
1175 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001176
Brian Norris7fc527f2014-07-29 14:34:14 -07001177 /* Compute how many buffers are transmitted since last xmit call */
Doug Bergerc298ede2017-03-13 17:41:33 -07001178 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
1179 & DMA_C_INDEX_MASK;
1180 txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001181
1182 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001183 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1184 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001185
1186 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001187 while (txbds_processed < txbds_ready) {
1188 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001189 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001190 pkts_compl++;
Petri Gynther55868122016-03-24 11:27:20 -07001191 bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001192 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001193 dma_unmap_addr(tx_cb_ptr, dma_addr),
Eric Dumazeteee57722016-03-17 11:57:06 -07001194 dma_unmap_len(tx_cb_ptr, dma_len),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001195 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001196 bcmgenet_free_cb(tx_cb_ptr);
1197 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001198 dma_unmap_page(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001199 dma_unmap_addr(tx_cb_ptr, dma_addr),
1200 dma_unmap_len(tx_cb_ptr, dma_len),
1201 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001202 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1203 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001204
Petri Gynther66d06752015-03-04 14:30:01 -08001205 txbds_processed++;
1206 if (likely(ring->clean_ptr < ring->end_ptr))
1207 ring->clean_ptr++;
1208 else
1209 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001210 }
1211
Petri Gynther66d06752015-03-04 14:30:01 -08001212 ring->free_bds += txbds_processed;
1213 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1214
Petri Gynther55868122016-03-24 11:27:20 -07001215 dev->stats.tx_packets += pkts_compl;
1216 dev->stats.tx_bytes += bytes_compl;
1217
Petri Gynthere178c8c2016-04-09 00:20:36 -07001218 txq = netdev_get_tx_queue(dev, ring->queue);
1219 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
1220
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001221 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1222 if (netif_tx_queue_stopped(txq))
1223 netif_tx_wake_queue(txq);
1224 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001225
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001226 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001227}
1228
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001229static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001230 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001231{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001232 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001233 unsigned long flags;
1234
1235 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001236 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001237 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001238
1239 return released;
1240}
1241
1242static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1243{
1244 struct bcmgenet_tx_ring *ring =
1245 container_of(napi, struct bcmgenet_tx_ring, napi);
1246 unsigned int work_done = 0;
1247
1248 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1249
1250 if (work_done == 0) {
1251 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001252 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001253
1254 return 0;
1255 }
1256
1257 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001258}
1259
1260static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1261{
1262 struct bcmgenet_priv *priv = netdev_priv(dev);
1263 int i;
1264
1265 if (netif_is_multiqueue(dev)) {
1266 for (i = 0; i < priv->hw_params->tx_queues; i++)
1267 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1268 }
1269
1270 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1271}
1272
1273/* Transmits a single SKB (either head of a fragment or a single SKB)
1274 * caller must hold priv->lock
1275 */
1276static int bcmgenet_xmit_single(struct net_device *dev,
1277 struct sk_buff *skb,
1278 u16 dma_desc_flags,
1279 struct bcmgenet_tx_ring *ring)
1280{
1281 struct bcmgenet_priv *priv = netdev_priv(dev);
1282 struct device *kdev = &priv->pdev->dev;
1283 struct enet_cb *tx_cb_ptr;
1284 unsigned int skb_len;
1285 dma_addr_t mapping;
1286 u32 length_status;
1287 int ret;
1288
1289 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1290
1291 if (unlikely(!tx_cb_ptr))
1292 BUG();
1293
1294 tx_cb_ptr->skb = skb;
1295
Petri Gynther7dd39912016-03-24 11:27:21 -07001296 skb_len = skb_headlen(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001297
1298 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1299 ret = dma_mapping_error(kdev, mapping);
1300 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001301 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001302 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1303 dev_kfree_skb(skb);
1304 return ret;
1305 }
1306
1307 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Eric Dumazeteee57722016-03-17 11:57:06 -07001308 dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001309 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1310 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1311 DMA_TX_APPEND_CRC;
1312
1313 if (skb->ip_summed == CHECKSUM_PARTIAL)
1314 length_status |= DMA_TX_DO_CSUM;
1315
1316 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1317
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001318 return 0;
1319}
1320
Brian Norris7fc527f2014-07-29 14:34:14 -07001321/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001322static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001323 skb_frag_t *frag,
1324 u16 dma_desc_flags,
1325 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001326{
1327 struct bcmgenet_priv *priv = netdev_priv(dev);
1328 struct device *kdev = &priv->pdev->dev;
1329 struct enet_cb *tx_cb_ptr;
Petri Gynther824ba602016-04-05 14:00:00 -07001330 unsigned int frag_size;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001331 dma_addr_t mapping;
1332 int ret;
1333
1334 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1335
1336 if (unlikely(!tx_cb_ptr))
1337 BUG();
Petri Gynther824ba602016-04-05 14:00:00 -07001338
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001339 tx_cb_ptr->skb = NULL;
1340
Petri Gynther824ba602016-04-05 14:00:00 -07001341 frag_size = skb_frag_size(frag);
1342
1343 mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001344 ret = dma_mapping_error(kdev, mapping);
1345 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001346 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001347 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001348 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001349 return ret;
1350 }
1351
1352 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Petri Gynther824ba602016-04-05 14:00:00 -07001353 dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001354
1355 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Petri Gynther824ba602016-04-05 14:00:00 -07001356 (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
Florian Fainellic91b7f62014-07-23 10:42:12 -07001357 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001358
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001359 return 0;
1360}
1361
1362/* Reallocate the SKB to put enough headroom in front of it and insert
1363 * the transmit checksum offsets in the descriptors
1364 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001365static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1366 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001367{
1368 struct status_64 *status = NULL;
1369 struct sk_buff *new_skb;
1370 u16 offset;
1371 u8 ip_proto;
1372 u16 ip_ver;
1373 u32 tx_csum_info;
1374
1375 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1376 /* If 64 byte status block enabled, must make sure skb has
1377 * enough headroom for us to insert 64B status block.
1378 */
1379 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1380 dev_kfree_skb(skb);
1381 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001382 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001383 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001384 }
1385 skb = new_skb;
1386 }
1387
1388 skb_push(skb, sizeof(*status));
1389 status = (struct status_64 *)skb->data;
1390
1391 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1392 ip_ver = htons(skb->protocol);
1393 switch (ip_ver) {
1394 case ETH_P_IP:
1395 ip_proto = ip_hdr(skb)->protocol;
1396 break;
1397 case ETH_P_IPV6:
1398 ip_proto = ipv6_hdr(skb)->nexthdr;
1399 break;
1400 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001401 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001402 }
1403
1404 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1405 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1406 (offset + skb->csum_offset);
1407
1408 /* Set the length valid bit for TCP and UDP and just set
1409 * the special UDP flag for IPv4, else just set to 0.
1410 */
1411 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1412 tx_csum_info |= STATUS_TX_CSUM_LV;
1413 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1414 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001415 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001416 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001417 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001418
1419 status->tx_csum_info = tx_csum_info;
1420 }
1421
Petri Gyntherbc233332014-10-01 11:30:01 -07001422 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001423}
1424
1425static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1426{
1427 struct bcmgenet_priv *priv = netdev_priv(dev);
1428 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001429 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001430 unsigned long flags = 0;
1431 int nr_frags, index;
1432 u16 dma_desc_flags;
1433 int ret;
1434 int i;
1435
1436 index = skb_get_queue_mapping(skb);
1437 /* Mapping strategy:
1438 * queue_mapping = 0, unclassified, packet xmited through ring16
1439 * queue_mapping = 1, goes to ring 0. (highest priority queue
1440 * queue_mapping = 2, goes to ring 1.
1441 * queue_mapping = 3, goes to ring 2.
1442 * queue_mapping = 4, goes to ring 3.
1443 */
1444 if (index == 0)
1445 index = DESC_INDEX;
1446 else
1447 index -= 1;
1448
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001449 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001450 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001451
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001452 nr_frags = skb_shinfo(skb)->nr_frags;
1453
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001454 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001455 if (ring->free_bds <= (nr_frags + 1)) {
1456 if (!netif_tx_queue_stopped(txq)) {
1457 netif_tx_stop_queue(txq);
1458 netdev_err(dev,
1459 "%s: tx ring %d full when queue %d awake\n",
1460 __func__, index, ring->queue);
1461 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001462 ret = NETDEV_TX_BUSY;
1463 goto out;
1464 }
1465
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001466 if (skb_padto(skb, ETH_ZLEN)) {
1467 ret = NETDEV_TX_OK;
1468 goto out;
1469 }
1470
Petri Gynther55868122016-03-24 11:27:20 -07001471 /* Retain how many bytes will be sent on the wire, without TSB inserted
1472 * by transmit checksum offload
1473 */
1474 GENET_CB(skb)->bytes_sent = skb->len;
1475
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001476 /* set the SKB transmit checksum */
1477 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001478 skb = bcmgenet_put_tx_csum(dev, skb);
1479 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001480 ret = NETDEV_TX_OK;
1481 goto out;
1482 }
1483 }
1484
1485 dma_desc_flags = DMA_SOP;
1486 if (nr_frags == 0)
1487 dma_desc_flags |= DMA_EOP;
1488
1489 /* Transmit single SKB or head of fragment list */
1490 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1491 if (ret) {
1492 ret = NETDEV_TX_OK;
1493 goto out;
1494 }
1495
1496 /* xmit fragment */
1497 for (i = 0; i < nr_frags; i++) {
1498 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001499 &skb_shinfo(skb)->frags[i],
1500 (i == nr_frags - 1) ? DMA_EOP : 0,
1501 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001502 if (ret) {
1503 ret = NETDEV_TX_OK;
1504 goto out;
1505 }
1506 }
1507
Florian Fainellid03825f2014-03-20 10:53:21 -07001508 skb_tx_timestamp(skb);
1509
Florian Fainelliae67bf02015-03-13 12:11:06 -07001510 /* Decrement total BD count and advance our write pointer */
1511 ring->free_bds -= nr_frags + 1;
1512 ring->prod_index += nr_frags + 1;
1513 ring->prod_index &= DMA_P_INDEX_MASK;
1514
Petri Gynthere178c8c2016-04-09 00:20:36 -07001515 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1516
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001517 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001518 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001519
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001520 if (!skb->xmit_more || netif_xmit_stopped(txq))
1521 /* Packets are ready, update producer index */
1522 bcmgenet_tdma_ring_writel(priv, ring->index,
1523 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001524out:
1525 spin_unlock_irqrestore(&ring->lock, flags);
1526
1527 return ret;
1528}
1529
Petri Gyntherd6707be2015-03-12 15:48:00 -07001530static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1531 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001532{
1533 struct device *kdev = &priv->pdev->dev;
1534 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001535 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001536 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001537
Petri Gyntherd6707be2015-03-12 15:48:00 -07001538 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001539 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001540 if (!skb) {
1541 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001542 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001543 "%s: Rx skb allocation failed\n", __func__);
1544 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001545 }
1546
Petri Gyntherd6707be2015-03-12 15:48:00 -07001547 /* DMA-map the new Rx skb */
1548 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1549 DMA_FROM_DEVICE);
1550 if (dma_mapping_error(kdev, mapping)) {
1551 priv->mib.rx_dma_failed++;
1552 dev_kfree_skb_any(skb);
1553 netif_err(priv, rx_err, priv->dev,
1554 "%s: Rx skb DMA mapping failed\n", __func__);
1555 return NULL;
1556 }
1557
1558 /* Grab the current Rx skb from the ring and DMA-unmap it */
1559 rx_skb = cb->skb;
1560 if (likely(rx_skb))
1561 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1562 priv->rx_buf_len, DMA_FROM_DEVICE);
1563
1564 /* Put the new Rx skb on the ring */
1565 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001566 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001567 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001568
Petri Gyntherd6707be2015-03-12 15:48:00 -07001569 /* Return the current Rx skb to caller */
1570 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001571}
1572
1573/* bcmgenet_desc_rx - descriptor based rx process.
1574 * this could be called from bottom half, or from NAPI polling method.
1575 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001576static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001577 unsigned int budget)
1578{
Petri Gynther4055eae2015-03-25 12:35:16 -07001579 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001580 struct net_device *dev = priv->dev;
1581 struct enet_cb *cb;
1582 struct sk_buff *skb;
1583 u32 dma_length_status;
1584 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001585 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001586 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1587 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001588 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001589 unsigned int chksum_ok = 0;
1590
Petri Gynther4055eae2015-03-25 12:35:16 -07001591 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001592
1593 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1594 DMA_P_INDEX_DISCARD_CNT_MASK;
1595 if (discards > ring->old_discards) {
1596 discards = discards - ring->old_discards;
1597 dev->stats.rx_missed_errors += discards;
1598 dev->stats.rx_errors += discards;
1599 ring->old_discards += discards;
1600
1601 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1602 if (ring->old_discards >= 0xC000) {
1603 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001604 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001605 RDMA_PROD_INDEX);
1606 }
1607 }
1608
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001609 p_index &= DMA_P_INDEX_MASK;
Doug Bergerc298ede2017-03-13 17:41:33 -07001610 rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001611
1612 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001613 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001614
1615 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001616 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001617 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001618 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001619
Florian Fainellib629be52014-09-08 11:37:52 -07001620 if (unlikely(!skb)) {
1621 dev->stats.rx_dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001622 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001623 }
1624
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001625 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001626 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001627 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001628 } else {
1629 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001630
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001631 status = (struct status_64 *)skb->data;
1632 dma_length_status = status->length_status;
1633 }
1634
1635 /* DMA flags and length are still valid no matter how
1636 * we got the Receive Status Vector (64B RSB or register)
1637 */
1638 dma_flag = dma_length_status & 0xffff;
1639 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1640
1641 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001642 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001643 __func__, p_index, ring->c_index,
1644 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001645
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001646 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1647 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001648 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001649 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001650 dev_kfree_skb_any(skb);
1651 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001652 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001653
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001654 /* report errors */
1655 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1656 DMA_RX_OV |
1657 DMA_RX_NO |
1658 DMA_RX_LG |
1659 DMA_RX_RXER))) {
1660 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001661 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001662 if (dma_flag & DMA_RX_CRC_ERROR)
1663 dev->stats.rx_crc_errors++;
1664 if (dma_flag & DMA_RX_OV)
1665 dev->stats.rx_over_errors++;
1666 if (dma_flag & DMA_RX_NO)
1667 dev->stats.rx_frame_errors++;
1668 if (dma_flag & DMA_RX_LG)
1669 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001670 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001671 dev_kfree_skb_any(skb);
1672 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001673 } /* error packet */
1674
1675 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001676 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001677
1678 skb_put(skb, len);
1679 if (priv->desc_64b_en) {
1680 skb_pull(skb, 64);
1681 len -= 64;
1682 }
1683
1684 if (likely(chksum_ok))
1685 skb->ip_summed = CHECKSUM_UNNECESSARY;
1686
1687 /* remove hardware 2bytes added for IP alignment */
1688 skb_pull(skb, 2);
1689 len -= 2;
1690
1691 if (priv->crc_fwd_en) {
1692 skb_trim(skb, len - ETH_FCS_LEN);
1693 len -= ETH_FCS_LEN;
1694 }
1695
1696 /*Finish setting up the received SKB and send it to the kernel*/
1697 skb->protocol = eth_type_trans(skb, priv->dev);
1698 dev->stats.rx_packets++;
1699 dev->stats.rx_bytes += len;
1700 if (dma_flag & DMA_RX_MULT)
1701 dev->stats.multicast++;
1702
1703 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001704 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001705 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1706
Petri Gyntherd6707be2015-03-12 15:48:00 -07001707next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001708 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001709 if (likely(ring->read_ptr < ring->end_ptr))
1710 ring->read_ptr++;
1711 else
1712 ring->read_ptr = ring->cb_ptr;
1713
1714 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001715 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001716 }
1717
1718 return rxpktprocessed;
1719}
1720
Petri Gynther3ab11332015-03-25 12:35:15 -07001721/* Rx NAPI polling method */
1722static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1723{
Petri Gynther4055eae2015-03-25 12:35:16 -07001724 struct bcmgenet_rx_ring *ring = container_of(napi,
1725 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001726 unsigned int work_done;
1727
Petri Gynther4055eae2015-03-25 12:35:16 -07001728 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001729
1730 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001731 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001732 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001733 }
1734
1735 return work_done;
1736}
1737
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001738/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001739static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1740 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001741{
1742 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001743 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001744 int i;
1745
Petri Gynther8ac467e2015-03-09 13:40:00 -07001746 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001747
1748 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001749 for (i = 0; i < ring->size; i++) {
1750 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001751 skb = bcmgenet_rx_refill(priv, cb);
1752 if (skb)
1753 dev_kfree_skb_any(skb);
1754 if (!cb->skb)
1755 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001756 }
1757
Petri Gyntherd6707be2015-03-12 15:48:00 -07001758 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001759}
1760
1761static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1762{
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001763 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001764 struct enet_cb *cb;
1765 int i;
1766
1767 for (i = 0; i < priv->num_rx_bds; i++) {
1768 cb = &priv->rx_cbs[i];
1769
1770 if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001771 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001772 dma_unmap_addr(cb, dma_addr),
1773 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001774 dma_unmap_addr_set(cb, dma_addr, 0);
1775 }
1776
1777 if (cb->skb)
1778 bcmgenet_free_cb(cb);
1779 }
1780}
1781
Florian Fainellic91b7f62014-07-23 10:42:12 -07001782static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001783{
1784 u32 reg;
1785
1786 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1787 if (enable)
1788 reg |= mask;
1789 else
1790 reg &= ~mask;
1791 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1792
1793 /* UniMAC stops on a packet boundary, wait for a full-size packet
1794 * to be processed
1795 */
1796 if (enable == 0)
1797 usleep_range(1000, 2000);
1798}
1799
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001800static int reset_umac(struct bcmgenet_priv *priv)
1801{
1802 struct device *kdev = &priv->pdev->dev;
1803 unsigned int timeout = 0;
1804 u32 reg;
1805
1806 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1807 bcmgenet_rbuf_ctrl_set(priv, 0);
1808 udelay(10);
1809
1810 /* disable MAC while updating its registers */
1811 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1812
1813 /* issue soft reset, wait for it to complete */
1814 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1815 while (timeout++ < 1000) {
1816 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1817 if (!(reg & CMD_SW_RESET))
1818 return 0;
1819
1820 udelay(1);
1821 }
1822
1823 if (timeout == 1000) {
1824 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001825 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001826 return -ETIMEDOUT;
1827 }
1828
1829 return 0;
1830}
1831
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001832static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1833{
1834 /* Mask all interrupts.*/
1835 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1836 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001837 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1838 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001839}
1840
Florian Fainelli37850e32015-10-17 14:22:46 -07001841static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1842{
1843 u32 int0_enable = 0;
1844
1845 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1846 * and MoCA PHY
1847 */
1848 if (priv->internal_phy) {
1849 int0_enable |= UMAC_IRQ_LINK_EVENT;
1850 } else if (priv->ext_phy) {
1851 int0_enable |= UMAC_IRQ_LINK_EVENT;
1852 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1853 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1854 int0_enable |= UMAC_IRQ_LINK_EVENT;
1855 }
1856 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1857}
1858
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001859static int init_umac(struct bcmgenet_priv *priv)
1860{
1861 struct device *kdev = &priv->pdev->dev;
1862 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001863 u32 reg;
1864 u32 int0_enable = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001865
1866 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1867
1868 ret = reset_umac(priv);
1869 if (ret)
1870 return ret;
1871
1872 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1873 /* clear tx/rx counter */
1874 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001875 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1876 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001877 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1878
1879 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1880
1881 /* init rx registers, enable ip header optimization */
1882 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1883 reg |= RBUF_ALIGN_2B;
1884 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1885
1886 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1887 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1888
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001889 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001890
Florian Fainelli37850e32015-10-17 14:22:46 -07001891 /* Configure backpressure vectors for MoCA */
1892 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001893 reg = bcmgenet_bp_mc_get(priv);
1894 reg |= BIT(priv->hw_params->bp_in_en_shift);
1895
1896 /* bp_mask: back pressure mask */
1897 if (netif_is_multiqueue(priv->dev))
1898 reg |= priv->hw_params->bp_in_mask;
1899 else
1900 reg &= ~priv->hw_params->bp_in_mask;
1901 bcmgenet_bp_mc_set(priv, reg);
1902 }
1903
1904 /* Enable MDIO interrupts on GENET v3+ */
1905 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001906 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001907
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001908 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001909
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001910 dev_dbg(kdev, "done init umac\n");
1911
1912 return 0;
1913}
1914
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001915/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001916static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
1917 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001918 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001919{
1920 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1921 u32 words_per_bd = WORDS_PER_BD(priv);
1922 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001923
1924 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001925 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001926 ring->index = index;
1927 if (index == DESC_INDEX) {
1928 ring->queue = 0;
1929 ring->int_enable = bcmgenet_tx_ring16_int_enable;
1930 ring->int_disable = bcmgenet_tx_ring16_int_disable;
1931 } else {
1932 ring->queue = index + 1;
1933 ring->int_enable = bcmgenet_tx_ring_int_enable;
1934 ring->int_disable = bcmgenet_tx_ring_int_disable;
1935 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001936 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001937 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08001938 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001939 ring->c_index = 0;
1940 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001941 ring->write_ptr = start_ptr;
1942 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001943 ring->end_ptr = end_ptr - 1;
1944 ring->prod_index = 0;
1945
1946 /* Set flow period for ring != 16 */
1947 if (index != DESC_INDEX)
1948 flow_period_val = ENET_MAX_MTU_SIZE << 16;
1949
1950 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
1951 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
1952 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
1953 /* Disable rate control for now */
1954 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001955 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001956 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001957 ((size << DMA_RING_SIZE_SHIFT) |
1958 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001959
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001960 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001961 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001962 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001963 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001964 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001965 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001966 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001967 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001968 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001969}
1970
1971/* Initialize a RDMA ring */
1972static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001973 unsigned int index, unsigned int size,
1974 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001975{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001976 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001977 u32 words_per_bd = WORDS_PER_BD(priv);
1978 int ret;
1979
Petri Gynther4055eae2015-03-25 12:35:16 -07001980 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001981 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07001982 if (index == DESC_INDEX) {
1983 ring->int_enable = bcmgenet_rx_ring16_int_enable;
1984 ring->int_disable = bcmgenet_rx_ring16_int_disable;
1985 } else {
1986 ring->int_enable = bcmgenet_rx_ring_int_enable;
1987 ring->int_disable = bcmgenet_rx_ring_int_disable;
1988 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07001989 ring->cbs = priv->rx_cbs + start_ptr;
1990 ring->size = size;
1991 ring->c_index = 0;
1992 ring->read_ptr = start_ptr;
1993 ring->cb_ptr = start_ptr;
1994 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001995
Petri Gynther8ac467e2015-03-09 13:40:00 -07001996 ret = bcmgenet_alloc_rx_buffers(priv, ring);
1997 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001998 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001999
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002000 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2001 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002002 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002003 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002004 ((size << DMA_RING_SIZE_SHIFT) |
2005 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002006 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002007 (DMA_FC_THRESH_LO <<
2008 DMA_XOFF_THRESHOLD_SHIFT) |
2009 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002010
2011 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002012 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2013 DMA_START_ADDR);
2014 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2015 RDMA_READ_PTR);
2016 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2017 RDMA_WRITE_PTR);
2018 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002019 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002020
2021 return ret;
2022}
2023
Petri Gynthere2aadb42015-03-25 12:35:14 -07002024static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
2025{
2026 unsigned int i;
2027 struct bcmgenet_tx_ring *ring;
2028
2029 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2030 ring = &priv->tx_rings[i];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002031 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002032 }
2033
2034 ring = &priv->tx_rings[DESC_INDEX];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002035 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002036}
2037
2038static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2039{
2040 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002041 u32 int0_enable = UMAC_IRQ_TXDMA_DONE;
2042 u32 int1_enable = 0;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002043 struct bcmgenet_tx_ring *ring;
2044
2045 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2046 ring = &priv->tx_rings[i];
2047 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002048 int1_enable |= (1 << i);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002049 }
2050
2051 ring = &priv->tx_rings[DESC_INDEX];
2052 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002053
2054 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2055 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002056}
2057
2058static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2059{
2060 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002061 u32 int0_disable = UMAC_IRQ_TXDMA_DONE;
2062 u32 int1_disable = 0xffff;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002063 struct bcmgenet_tx_ring *ring;
2064
Doug Berger6689da12017-03-13 17:41:35 -07002065 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2066 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2067
Petri Gynthere2aadb42015-03-25 12:35:14 -07002068 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2069 ring = &priv->tx_rings[i];
2070 napi_disable(&ring->napi);
2071 }
2072
2073 ring = &priv->tx_rings[DESC_INDEX];
2074 napi_disable(&ring->napi);
2075}
2076
2077static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2078{
2079 unsigned int i;
2080 struct bcmgenet_tx_ring *ring;
2081
2082 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2083 ring = &priv->tx_rings[i];
2084 netif_napi_del(&ring->napi);
2085 }
2086
2087 ring = &priv->tx_rings[DESC_INDEX];
2088 netif_napi_del(&ring->napi);
2089}
2090
Petri Gynther16c6d662015-02-23 11:00:45 -08002091/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002092 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002093 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002094 * with queue 0 being the highest priority queue.
2095 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002096 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002097 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002098 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002099 * The transmit control block pool is then partitioned as follows:
2100 * - Tx queue 0 uses tx_cbs[0..31]
2101 * - Tx queue 1 uses tx_cbs[32..63]
2102 * - Tx queue 2 uses tx_cbs[64..95]
2103 * - Tx queue 3 uses tx_cbs[96..127]
2104 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002105 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002106static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002107{
2108 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002109 u32 i, dma_enable;
2110 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002111 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002112
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002113 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2114 dma_enable = dma_ctrl & DMA_EN;
2115 dma_ctrl &= ~DMA_EN;
2116 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2117
Petri Gynther16c6d662015-02-23 11:00:45 -08002118 dma_ctrl = 0;
2119 ring_cfg = 0;
2120
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002121 /* Enable strict priority arbiter mode */
2122 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2123
Petri Gynther16c6d662015-02-23 11:00:45 -08002124 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002125 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002126 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2127 i * priv->hw_params->tx_bds_per_q,
2128 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002129 ring_cfg |= (1 << i);
2130 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002131 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2132 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002133 }
2134
Petri Gynther16c6d662015-02-23 11:00:45 -08002135 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002136 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002137 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002138 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002139 TOTAL_DESC);
2140 ring_cfg |= (1 << DESC_INDEX);
2141 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002142 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2143 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2144 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002145
2146 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002147 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2148 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2149 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2150
Petri Gynthere2aadb42015-03-25 12:35:14 -07002151 /* Initialize Tx NAPI */
2152 bcmgenet_init_tx_napi(priv);
2153
Petri Gynther16c6d662015-02-23 11:00:45 -08002154 /* Enable Tx queues */
2155 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002156
Petri Gynther16c6d662015-02-23 11:00:45 -08002157 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002158 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002159 dma_ctrl |= DMA_EN;
2160 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002161}
2162
Petri Gynther3ab11332015-03-25 12:35:15 -07002163static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
2164{
Petri Gynther4055eae2015-03-25 12:35:16 -07002165 unsigned int i;
2166 struct bcmgenet_rx_ring *ring;
2167
2168 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2169 ring = &priv->rx_rings[i];
2170 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
2171 }
2172
2173 ring = &priv->rx_rings[DESC_INDEX];
2174 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
Petri Gynther3ab11332015-03-25 12:35:15 -07002175}
2176
2177static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2178{
Petri Gynther4055eae2015-03-25 12:35:16 -07002179 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002180 u32 int0_enable = UMAC_IRQ_RXDMA_DONE;
2181 u32 int1_enable = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07002182 struct bcmgenet_rx_ring *ring;
2183
2184 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2185 ring = &priv->rx_rings[i];
2186 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002187 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
Petri Gynther4055eae2015-03-25 12:35:16 -07002188 }
2189
2190 ring = &priv->rx_rings[DESC_INDEX];
2191 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002192
2193 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2194 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynther3ab11332015-03-25 12:35:15 -07002195}
2196
2197static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2198{
Petri Gynther4055eae2015-03-25 12:35:16 -07002199 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002200 u32 int0_disable = UMAC_IRQ_RXDMA_DONE;
2201 u32 int1_disable = 0xffff << UMAC_IRQ1_RX_INTR_SHIFT;
Petri Gynther4055eae2015-03-25 12:35:16 -07002202 struct bcmgenet_rx_ring *ring;
2203
Doug Berger6689da12017-03-13 17:41:35 -07002204 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2205 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2206
Petri Gynther4055eae2015-03-25 12:35:16 -07002207 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2208 ring = &priv->rx_rings[i];
2209 napi_disable(&ring->napi);
2210 }
2211
2212 ring = &priv->rx_rings[DESC_INDEX];
2213 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002214}
2215
2216static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2217{
Petri Gynther4055eae2015-03-25 12:35:16 -07002218 unsigned int i;
2219 struct bcmgenet_rx_ring *ring;
2220
2221 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2222 ring = &priv->rx_rings[i];
2223 netif_napi_del(&ring->napi);
2224 }
2225
2226 ring = &priv->rx_rings[DESC_INDEX];
2227 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002228}
2229
Petri Gynther8ac467e2015-03-09 13:40:00 -07002230/* Initialize Rx queues
2231 *
2232 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2233 * used to direct traffic to these queues.
2234 *
2235 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2236 */
2237static int bcmgenet_init_rx_queues(struct net_device *dev)
2238{
2239 struct bcmgenet_priv *priv = netdev_priv(dev);
2240 u32 i;
2241 u32 dma_enable;
2242 u32 dma_ctrl;
2243 u32 ring_cfg;
2244 int ret;
2245
2246 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2247 dma_enable = dma_ctrl & DMA_EN;
2248 dma_ctrl &= ~DMA_EN;
2249 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2250
2251 dma_ctrl = 0;
2252 ring_cfg = 0;
2253
2254 /* Initialize Rx priority queues */
2255 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2256 ret = bcmgenet_init_rx_ring(priv, i,
2257 priv->hw_params->rx_bds_per_q,
2258 i * priv->hw_params->rx_bds_per_q,
2259 (i + 1) *
2260 priv->hw_params->rx_bds_per_q);
2261 if (ret)
2262 return ret;
2263
2264 ring_cfg |= (1 << i);
2265 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2266 }
2267
2268 /* Initialize Rx default queue 16 */
2269 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2270 priv->hw_params->rx_queues *
2271 priv->hw_params->rx_bds_per_q,
2272 TOTAL_DESC);
2273 if (ret)
2274 return ret;
2275
2276 ring_cfg |= (1 << DESC_INDEX);
2277 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2278
Petri Gynther3ab11332015-03-25 12:35:15 -07002279 /* Initialize Rx NAPI */
2280 bcmgenet_init_rx_napi(priv);
2281
Petri Gynther8ac467e2015-03-09 13:40:00 -07002282 /* Enable rings */
2283 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2284
2285 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2286 if (dma_enable)
2287 dma_ctrl |= DMA_EN;
2288 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2289
2290 return 0;
2291}
2292
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002293static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2294{
2295 int ret = 0;
2296 int timeout = 0;
2297 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002298 u32 dma_ctrl;
2299 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002300
2301 /* Disable TDMA to stop add more frames in TX DMA */
2302 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2303 reg &= ~DMA_EN;
2304 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2305
2306 /* Check TDMA status register to confirm TDMA is disabled */
2307 while (timeout++ < DMA_TIMEOUT_VAL) {
2308 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2309 if (reg & DMA_DISABLED)
2310 break;
2311
2312 udelay(1);
2313 }
2314
2315 if (timeout == DMA_TIMEOUT_VAL) {
2316 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2317 ret = -ETIMEDOUT;
2318 }
2319
2320 /* Wait 10ms for packet drain in both tx and rx dma */
2321 usleep_range(10000, 20000);
2322
2323 /* Disable RDMA */
2324 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2325 reg &= ~DMA_EN;
2326 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2327
2328 timeout = 0;
2329 /* Check RDMA status register to confirm RDMA is disabled */
2330 while (timeout++ < DMA_TIMEOUT_VAL) {
2331 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2332 if (reg & DMA_DISABLED)
2333 break;
2334
2335 udelay(1);
2336 }
2337
2338 if (timeout == DMA_TIMEOUT_VAL) {
2339 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2340 ret = -ETIMEDOUT;
2341 }
2342
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002343 dma_ctrl = 0;
2344 for (i = 0; i < priv->hw_params->rx_queues; i++)
2345 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2346 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2347 reg &= ~dma_ctrl;
2348 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2349
2350 dma_ctrl = 0;
2351 for (i = 0; i < priv->hw_params->tx_queues; i++)
2352 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2353 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2354 reg &= ~dma_ctrl;
2355 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2356
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002357 return ret;
2358}
2359
Petri Gynther9abab962015-03-30 00:29:01 -07002360static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002361{
2362 int i;
Petri Gynthere178c8c2016-04-09 00:20:36 -07002363 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002364
Petri Gynther9abab962015-03-30 00:29:01 -07002365 bcmgenet_fini_rx_napi(priv);
2366 bcmgenet_fini_tx_napi(priv);
2367
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002368 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002369 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002370
2371 for (i = 0; i < priv->num_tx_bds; i++) {
2372 if (priv->tx_cbs[i].skb != NULL) {
2373 dev_kfree_skb(priv->tx_cbs[i].skb);
2374 priv->tx_cbs[i].skb = NULL;
2375 }
2376 }
2377
Petri Gynthere178c8c2016-04-09 00:20:36 -07002378 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2379 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2380 netdev_tx_reset_queue(txq);
2381 }
2382
2383 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2384 netdev_tx_reset_queue(txq);
2385
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002386 bcmgenet_free_rx_buffers(priv);
2387 kfree(priv->rx_cbs);
2388 kfree(priv->tx_cbs);
2389}
2390
2391/* init_edma: Initialize DMA control register */
2392static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2393{
2394 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002395 unsigned int i;
2396 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002397
Petri Gynther6f5a2722015-03-06 13:45:00 -08002398 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002399
Petri Gynther6f5a2722015-03-06 13:45:00 -08002400 /* Initialize common Rx ring structures */
2401 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2402 priv->num_rx_bds = TOTAL_DESC;
2403 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2404 GFP_KERNEL);
2405 if (!priv->rx_cbs)
2406 return -ENOMEM;
2407
2408 for (i = 0; i < priv->num_rx_bds; i++) {
2409 cb = priv->rx_cbs + i;
2410 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2411 }
2412
Brian Norris7fc527f2014-07-29 14:34:14 -07002413 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002414 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2415 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002416 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002417 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002418 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002419 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002420 return -ENOMEM;
2421 }
2422
Petri Gynther014012a2015-02-23 11:00:45 -08002423 for (i = 0; i < priv->num_tx_bds; i++) {
2424 cb = priv->tx_cbs + i;
2425 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2426 }
2427
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002428 /* Init rDma */
2429 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2430
2431 /* Initialize Rx queues */
2432 ret = bcmgenet_init_rx_queues(priv->dev);
2433 if (ret) {
2434 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2435 bcmgenet_free_rx_buffers(priv);
2436 kfree(priv->rx_cbs);
2437 kfree(priv->tx_cbs);
2438 return ret;
2439 }
2440
2441 /* Init tDma */
2442 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2443
Petri Gynther16c6d662015-02-23 11:00:45 -08002444 /* Initialize Tx queues */
2445 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002446
2447 return 0;
2448}
2449
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002450/* Interrupt bottom half */
2451static void bcmgenet_irq_task(struct work_struct *work)
2452{
2453 struct bcmgenet_priv *priv = container_of(
2454 work, struct bcmgenet_priv, bcmgenet_irq_work);
2455
2456 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2457
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002458 if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
2459 priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
2460 netif_dbg(priv, wol, priv->dev,
2461 "magic packet detected, waking up\n");
2462 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2463 }
2464
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002465 /* Link UP/DOWN event */
Jaedon Shind07c0272016-02-19 13:48:50 +09002466 if (priv->irq0_stat & UMAC_IRQ_LINK_EVENT) {
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002467 phy_mac_interrupt(priv->phydev,
Petri Gynther451e1ca2015-03-30 00:29:35 -07002468 !!(priv->irq0_stat & UMAC_IRQ_LINK_UP));
Petri Gynthere122966d2015-03-30 00:29:24 -07002469 priv->irq0_stat &= ~UMAC_IRQ_LINK_EVENT;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002470 }
2471}
2472
Petri Gynther4055eae2015-03-25 12:35:16 -07002473/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002474static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2475{
2476 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002477 struct bcmgenet_rx_ring *rx_ring;
2478 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002479 unsigned int index;
2480
2481 /* Save irq status for bottom-half processing. */
2482 priv->irq1_stat =
2483 bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002484 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002485
Brian Norris7fc527f2014-07-29 14:34:14 -07002486 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002487 bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
2488
2489 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002490 "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002491
Petri Gynther4055eae2015-03-25 12:35:16 -07002492 /* Check Rx priority queue interrupts */
2493 for (index = 0; index < priv->hw_params->rx_queues; index++) {
2494 if (!(priv->irq1_stat & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
2495 continue;
2496
2497 rx_ring = &priv->rx_rings[index];
2498
2499 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2500 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002501 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002502 }
2503 }
2504
2505 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002506 for (index = 0; index < priv->hw_params->tx_queues; index++) {
2507 if (!(priv->irq1_stat & BIT(index)))
2508 continue;
2509
Petri Gynther4055eae2015-03-25 12:35:16 -07002510 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002511
Petri Gynther4055eae2015-03-25 12:35:16 -07002512 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2513 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002514 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002515 }
2516 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002517
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002518 return IRQ_HANDLED;
2519}
2520
Petri Gynther4055eae2015-03-25 12:35:16 -07002521/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002522static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2523{
2524 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002525 struct bcmgenet_rx_ring *rx_ring;
2526 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002527
2528 /* Save irq status for bottom-half processing. */
2529 priv->irq0_stat =
2530 bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
2531 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002532
Brian Norris7fc527f2014-07-29 14:34:14 -07002533 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002534 bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
2535
2536 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002537 "IRQ=0x%x\n", priv->irq0_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002538
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002539 if (priv->irq0_stat & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002540 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002541
Petri Gynther4055eae2015-03-25 12:35:16 -07002542 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2543 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002544 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002545 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002546 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002547
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002548 if (priv->irq0_stat & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002549 tx_ring = &priv->tx_rings[DESC_INDEX];
2550
2551 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2552 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002553 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002554 }
2555 }
2556
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002557 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2558 UMAC_IRQ_PHY_DET_F |
Petri Gynthere122966d2015-03-30 00:29:24 -07002559 UMAC_IRQ_LINK_EVENT |
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002560 UMAC_IRQ_HFB_SM |
2561 UMAC_IRQ_HFB_MM |
2562 UMAC_IRQ_MPD_R)) {
2563 /* all other interested interrupts handled in bottom half */
2564 schedule_work(&priv->bcmgenet_irq_work);
2565 }
2566
2567 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002568 priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002569 priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2570 wake_up(&priv->wq);
2571 }
2572
2573 return IRQ_HANDLED;
2574}
2575
Florian Fainelli85620562014-07-21 15:29:23 -07002576static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2577{
2578 struct bcmgenet_priv *priv = dev_id;
2579
2580 pm_wakeup_event(&priv->pdev->dev, 0);
2581
2582 return IRQ_HANDLED;
2583}
2584
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002585#ifdef CONFIG_NET_POLL_CONTROLLER
2586static void bcmgenet_poll_controller(struct net_device *dev)
2587{
2588 struct bcmgenet_priv *priv = netdev_priv(dev);
2589
2590 /* Invoke the main RX/TX interrupt handler */
2591 disable_irq(priv->irq0);
2592 bcmgenet_isr0(priv->irq0, priv);
2593 enable_irq(priv->irq0);
2594
2595 /* And the interrupt handler for RX/TX priority queues */
2596 disable_irq(priv->irq1);
2597 bcmgenet_isr1(priv->irq1, priv);
2598 enable_irq(priv->irq1);
2599}
2600#endif
2601
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002602static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2603{
2604 u32 reg;
2605
2606 reg = bcmgenet_rbuf_ctrl_get(priv);
2607 reg |= BIT(1);
2608 bcmgenet_rbuf_ctrl_set(priv, reg);
2609 udelay(10);
2610
2611 reg &= ~BIT(1);
2612 bcmgenet_rbuf_ctrl_set(priv, reg);
2613 udelay(10);
2614}
2615
2616static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002617 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002618{
2619 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2620 (addr[2] << 8) | addr[3], UMAC_MAC0);
2621 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2622}
2623
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002624/* Returns a reusable dma control register value */
2625static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2626{
2627 u32 reg;
2628 u32 dma_ctrl;
2629
2630 /* disable DMA */
2631 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2632 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2633 reg &= ~dma_ctrl;
2634 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2635
2636 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2637 reg &= ~dma_ctrl;
2638 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2639
2640 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2641 udelay(10);
2642 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2643
2644 return dma_ctrl;
2645}
2646
2647static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2648{
2649 u32 reg;
2650
2651 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2652 reg |= dma_ctrl;
2653 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2654
2655 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2656 reg |= dma_ctrl;
2657 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2658}
2659
Petri Gynther0034de42015-03-13 14:45:00 -07002660/* bcmgenet_hfb_clear
2661 *
2662 * Clear Hardware Filter Block and disable all filtering.
2663 */
2664static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2665{
2666 u32 i;
2667
2668 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2669 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2670 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2671
2672 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2673 bcmgenet_rdma_writel(priv, 0x0, i);
2674
2675 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2676 bcmgenet_hfb_reg_writel(priv, 0x0,
2677 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2678
2679 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2680 priv->hw_params->hfb_filter_size; i++)
2681 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2682}
2683
2684static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2685{
2686 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2687 return;
2688
2689 bcmgenet_hfb_clear(priv);
2690}
2691
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002692static void bcmgenet_netif_start(struct net_device *dev)
2693{
2694 struct bcmgenet_priv *priv = netdev_priv(dev);
2695
2696 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002697 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002698 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002699
2700 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2701
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002702 netif_tx_start_all_queues(dev);
2703
Florian Fainelli37850e32015-10-17 14:22:46 -07002704 /* Monitor link interrupts now */
2705 bcmgenet_link_intr_enable(priv);
2706
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002707 phy_start(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002708}
2709
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002710static int bcmgenet_open(struct net_device *dev)
2711{
2712 struct bcmgenet_priv *priv = netdev_priv(dev);
2713 unsigned long dma_ctrl;
2714 u32 reg;
2715 int ret;
2716
2717 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2718
2719 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002720 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002721
Florian Fainellia642c4f2015-03-23 15:09:56 -07002722 /* If this is an internal GPHY, power it back on now, before UniMAC is
2723 * brought out of reset as absolutely no UniMAC activity is allowed
2724 */
Florian Fainellic624f892015-07-16 15:51:17 -07002725 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002726 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2727
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002728 /* take MAC out of reset */
2729 bcmgenet_umac_reset(priv);
2730
2731 ret = init_umac(priv);
2732 if (ret)
2733 goto err_clk_disable;
2734
2735 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002736 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002737
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002738 /* Make sure we reflect the value of CRC_CMD_FWD */
2739 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2740 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2741
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002742 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2743
Florian Fainellic624f892015-07-16 15:51:17 -07002744 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002745 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2746 reg |= EXT_ENERGY_DET_MASK;
2747 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2748 }
2749
2750 /* Disable RX/TX DMA and flush TX queues */
2751 dma_ctrl = bcmgenet_dma_disable(priv);
2752
2753 /* Reinitialize TDMA and RDMA and SW housekeeping */
2754 ret = bcmgenet_init_dma(priv);
2755 if (ret) {
2756 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002757 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002758 }
2759
2760 /* Always enable ring 16 - descriptor ring */
2761 bcmgenet_enable_dma(priv, dma_ctrl);
2762
Petri Gynther0034de42015-03-13 14:45:00 -07002763 /* HFB init */
2764 bcmgenet_hfb_init(priv);
2765
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002766 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002767 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002768 if (ret < 0) {
2769 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2770 goto err_fini_dma;
2771 }
2772
2773 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002774 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002775 if (ret < 0) {
2776 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2777 goto err_irq0;
2778 }
2779
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002780 ret = bcmgenet_mii_probe(dev);
2781 if (ret) {
2782 netdev_err(dev, "failed to connect to PHY\n");
2783 goto err_irq1;
2784 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002785
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002786 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002787
2788 return 0;
2789
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002790err_irq1:
2791 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002792err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002793 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002794err_fini_dma:
2795 bcmgenet_fini_dma(priv);
2796err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002797 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002798 return ret;
2799}
2800
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002801static void bcmgenet_netif_stop(struct net_device *dev)
2802{
2803 struct bcmgenet_priv *priv = netdev_priv(dev);
2804
2805 netif_tx_stop_all_queues(dev);
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002806 phy_stop(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002807 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002808 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002809 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002810
2811 /* Wait for pending work items to complete. Since interrupts are
2812 * disabled no new work will be scheduled.
2813 */
2814 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002815
Florian Fainellicc013fb2014-08-11 14:50:43 -07002816 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002817 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002818 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002819 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002820}
2821
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002822static int bcmgenet_close(struct net_device *dev)
2823{
2824 struct bcmgenet_priv *priv = netdev_priv(dev);
2825 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002826
2827 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2828
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002829 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002830
Florian Fainellic96e7312014-11-10 18:06:20 -08002831 /* Really kill the PHY state machine and disconnect from it */
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002832 phy_disconnect(priv->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002833
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002834 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002835 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002836
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002837 ret = bcmgenet_dma_teardown(priv);
2838 if (ret)
2839 return ret;
2840
Doug Berger556c2cf2017-03-13 17:41:34 -07002841 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002842 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002843
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002844 /* tx reclaim */
2845 bcmgenet_tx_reclaim_all(dev);
2846 bcmgenet_fini_dma(priv);
2847
2848 free_irq(priv->irq0, priv);
2849 free_irq(priv->irq1, priv);
2850
Florian Fainellic624f892015-07-16 15:51:17 -07002851 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002852 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002853
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002854 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002855
Florian Fainellica8cf342015-03-23 15:09:51 -07002856 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002857}
2858
Florian Fainelli13ea6572015-06-04 16:15:50 -07002859static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2860{
2861 struct bcmgenet_priv *priv = ring->priv;
2862 u32 p_index, c_index, intsts, intmsk;
2863 struct netdev_queue *txq;
2864 unsigned int free_bds;
2865 unsigned long flags;
2866 bool txq_stopped;
2867
2868 if (!netif_msg_tx_err(priv))
2869 return;
2870
2871 txq = netdev_get_tx_queue(priv->dev, ring->queue);
2872
2873 spin_lock_irqsave(&ring->lock, flags);
2874 if (ring->index == DESC_INDEX) {
2875 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
2876 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
2877 } else {
2878 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
2879 intmsk = 1 << ring->index;
2880 }
2881 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
2882 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
2883 txq_stopped = netif_tx_queue_stopped(txq);
2884 free_bds = ring->free_bds;
2885 spin_unlock_irqrestore(&ring->lock, flags);
2886
2887 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
2888 "TX queue status: %s, interrupts: %s\n"
2889 "(sw)free_bds: %d (sw)size: %d\n"
2890 "(sw)p_index: %d (hw)p_index: %d\n"
2891 "(sw)c_index: %d (hw)c_index: %d\n"
2892 "(sw)clean_p: %d (sw)write_p: %d\n"
2893 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
2894 ring->index, ring->queue,
2895 txq_stopped ? "stopped" : "active",
2896 intsts & intmsk ? "enabled" : "disabled",
2897 free_bds, ring->size,
2898 ring->prod_index, p_index & DMA_P_INDEX_MASK,
2899 ring->c_index, c_index & DMA_C_INDEX_MASK,
2900 ring->clean_ptr, ring->write_ptr,
2901 ring->cb_ptr, ring->end_ptr);
2902}
2903
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002904static void bcmgenet_timeout(struct net_device *dev)
2905{
2906 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002907 u32 int0_enable = 0;
2908 u32 int1_enable = 0;
2909 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002910
2911 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2912
Florian Fainelli13ea6572015-06-04 16:15:50 -07002913 for (q = 0; q < priv->hw_params->tx_queues; q++)
2914 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
2915 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
2916
2917 bcmgenet_tx_reclaim_all(dev);
2918
2919 for (q = 0; q < priv->hw_params->tx_queues; q++)
2920 int1_enable |= (1 << q);
2921
2922 int0_enable = UMAC_IRQ_TXDMA_DONE;
2923
2924 /* Re-enable TX interrupts if disabled */
2925 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2926 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
2927
Florian Westphal860e9532016-05-03 16:33:13 +02002928 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002929
2930 dev->stats.tx_errors++;
2931
2932 netif_tx_wake_all_queues(dev);
2933}
2934
2935#define MAX_MC_COUNT 16
2936
2937static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
2938 unsigned char *addr,
2939 int *i,
2940 int *mc)
2941{
2942 u32 reg;
2943
Florian Fainellic91b7f62014-07-23 10:42:12 -07002944 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
2945 UMAC_MDF_ADDR + (*i * 4));
2946 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
2947 addr[4] << 8 | addr[5],
2948 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002949 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
2950 reg |= (1 << (MAX_MC_COUNT - *mc));
2951 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
2952 *i += 2;
2953 (*mc)++;
2954}
2955
2956static void bcmgenet_set_rx_mode(struct net_device *dev)
2957{
2958 struct bcmgenet_priv *priv = netdev_priv(dev);
2959 struct netdev_hw_addr *ha;
2960 int i, mc;
2961 u32 reg;
2962
2963 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
2964
Brian Norris7fc527f2014-07-29 14:34:14 -07002965 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002966 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2967 if (dev->flags & IFF_PROMISC) {
2968 reg |= CMD_PROMISC;
2969 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2970 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
2971 return;
2972 } else {
2973 reg &= ~CMD_PROMISC;
2974 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2975 }
2976
2977 /* UniMac doesn't support ALLMULTI */
2978 if (dev->flags & IFF_ALLMULTI) {
2979 netdev_warn(dev, "ALLMULTI is not supported\n");
2980 return;
2981 }
2982
2983 /* update MDF filter */
2984 i = 0;
2985 mc = 0;
2986 /* Broadcast */
2987 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
2988 /* my own address.*/
2989 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
2990 /* Unicast list*/
2991 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
2992 return;
2993
2994 if (!netdev_uc_empty(dev))
2995 netdev_for_each_uc_addr(ha, dev)
2996 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
2997 /* Multicast */
2998 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
2999 return;
3000
3001 netdev_for_each_mc_addr(ha, dev)
3002 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3003}
3004
3005/* Set the hardware MAC address. */
3006static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3007{
3008 struct sockaddr *addr = p;
3009
3010 /* Setting the MAC address at the hardware level is not possible
3011 * without disabling the UniMAC RX/TX enable bits.
3012 */
3013 if (netif_running(dev))
3014 return -EBUSY;
3015
3016 ether_addr_copy(dev->dev_addr, addr->sa_data);
3017
3018 return 0;
3019}
3020
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003021static const struct net_device_ops bcmgenet_netdev_ops = {
3022 .ndo_open = bcmgenet_open,
3023 .ndo_stop = bcmgenet_close,
3024 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003025 .ndo_tx_timeout = bcmgenet_timeout,
3026 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3027 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3028 .ndo_do_ioctl = bcmgenet_ioctl,
3029 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003030#ifdef CONFIG_NET_POLL_CONTROLLER
3031 .ndo_poll_controller = bcmgenet_poll_controller,
3032#endif
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003033};
3034
3035/* Array of GENET hardware parameters/characteristics */
3036static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3037 [GENET_V1] = {
3038 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003039 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003040 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003041 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003042 .bp_in_en_shift = 16,
3043 .bp_in_mask = 0xffff,
3044 .hfb_filter_cnt = 16,
3045 .qtag_mask = 0x1F,
3046 .hfb_offset = 0x1000,
3047 .rdma_offset = 0x2000,
3048 .tdma_offset = 0x3000,
3049 .words_per_bd = 2,
3050 },
3051 [GENET_V2] = {
3052 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003053 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003054 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003055 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003056 .bp_in_en_shift = 16,
3057 .bp_in_mask = 0xffff,
3058 .hfb_filter_cnt = 16,
3059 .qtag_mask = 0x1F,
3060 .tbuf_offset = 0x0600,
3061 .hfb_offset = 0x1000,
3062 .hfb_reg_offset = 0x2000,
3063 .rdma_offset = 0x3000,
3064 .tdma_offset = 0x4000,
3065 .words_per_bd = 2,
3066 .flags = GENET_HAS_EXT,
3067 },
3068 [GENET_V3] = {
3069 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003070 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003071 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003072 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003073 .bp_in_en_shift = 17,
3074 .bp_in_mask = 0x1ffff,
3075 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003076 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003077 .qtag_mask = 0x3F,
3078 .tbuf_offset = 0x0600,
3079 .hfb_offset = 0x8000,
3080 .hfb_reg_offset = 0xfc00,
3081 .rdma_offset = 0x10000,
3082 .tdma_offset = 0x11000,
3083 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003084 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3085 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003086 },
3087 [GENET_V4] = {
3088 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003089 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003090 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003091 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003092 .bp_in_en_shift = 17,
3093 .bp_in_mask = 0x1ffff,
3094 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003095 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003096 .qtag_mask = 0x3F,
3097 .tbuf_offset = 0x0600,
3098 .hfb_offset = 0x8000,
3099 .hfb_reg_offset = 0xfc00,
3100 .rdma_offset = 0x2000,
3101 .tdma_offset = 0x4000,
3102 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003103 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3104 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003105 },
3106};
3107
3108/* Infer hardware parameters from the detected GENET version */
3109static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3110{
3111 struct bcmgenet_hw_params *params;
3112 u32 reg;
3113 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003114 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003115
3116 if (GENET_IS_V4(priv)) {
3117 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3118 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3119 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003120 } else if (GENET_IS_V3(priv)) {
3121 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3122 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3123 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003124 } else if (GENET_IS_V2(priv)) {
3125 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3126 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3127 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003128 } else if (GENET_IS_V1(priv)) {
3129 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3130 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3131 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003132 }
3133
3134 /* enum genet_version starts at 1 */
3135 priv->hw_params = &bcmgenet_hw_params[priv->version];
3136 params = priv->hw_params;
3137
3138 /* Read GENET HW version */
3139 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3140 major = (reg >> 24 & 0x0f);
3141 if (major == 5)
3142 major = 4;
3143 else if (major == 0)
3144 major = 1;
3145 if (major != priv->version) {
3146 dev_err(&priv->pdev->dev,
3147 "GENET version mismatch, got: %d, configured for: %d\n",
3148 major, priv->version);
3149 }
3150
3151 /* Print the GENET core version */
3152 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003153 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003154
Florian Fainelli487320c2014-09-19 13:07:53 -07003155 /* Store the integrated PHY revision for the MDIO probing function
3156 * to pass this information to the PHY driver. The PHY driver expects
3157 * to find the PHY major revision in bits 15:8 while the GENET register
3158 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003159 *
3160 * On newer chips, starting with PHY revision G0, a new scheme is
3161 * deployed similar to the Starfighter 2 switch with GPHY major
3162 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3163 * is reserved as well as special value 0x01ff, we have a small
3164 * heuristic to check for the new GPHY revision and re-arrange things
3165 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003166 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003167 gphy_rev = reg & 0xffff;
3168
3169 /* This is the good old scheme, just GPHY major, no minor nor patch */
3170 if ((gphy_rev & 0xf0) != 0)
3171 priv->gphy_rev = gphy_rev << 8;
3172
3173 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3174 else if ((gphy_rev & 0xff00) != 0)
3175 priv->gphy_rev = gphy_rev;
3176
3177 /* This is reserved so should require special treatment */
3178 else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
3179 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3180 return;
3181 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003182
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003183#ifdef CONFIG_PHYS_ADDR_T_64BIT
3184 if (!(params->flags & GENET_HAS_40BITS))
3185 pr_warn("GENET does not support 40-bits PA\n");
3186#endif
3187
3188 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003189 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003190 "BP << en: %2d, BP msk: 0x%05x\n"
3191 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3192 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3193 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3194 "Words/BD: %d\n",
3195 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003196 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003197 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003198 params->bp_in_en_shift, params->bp_in_mask,
3199 params->hfb_filter_cnt, params->qtag_mask,
3200 params->tbuf_offset, params->hfb_offset,
3201 params->hfb_reg_offset,
3202 params->rdma_offset, params->tdma_offset,
3203 params->words_per_bd);
3204}
3205
3206static const struct of_device_id bcmgenet_match[] = {
3207 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3208 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3209 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3210 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
3211 { },
3212};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003213MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003214
3215static int bcmgenet_probe(struct platform_device *pdev)
3216{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003217 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003218 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003219 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003220 struct bcmgenet_priv *priv;
3221 struct net_device *dev;
3222 const void *macaddr;
3223 struct resource *r;
3224 int err = -EIO;
3225
Petri Gynther3feafee2015-03-05 17:40:12 -08003226 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3227 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3228 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003229 if (!dev) {
3230 dev_err(&pdev->dev, "can't allocate net device\n");
3231 return -ENOMEM;
3232 }
3233
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003234 if (dn) {
3235 of_id = of_match_node(bcmgenet_match, dn);
3236 if (!of_id)
3237 return -EINVAL;
3238 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003239
3240 priv = netdev_priv(dev);
3241 priv->irq0 = platform_get_irq(pdev, 0);
3242 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003243 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003244 if (!priv->irq0 || !priv->irq1) {
3245 dev_err(&pdev->dev, "can't find IRQs\n");
3246 err = -EINVAL;
3247 goto err;
3248 }
3249
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003250 if (dn) {
3251 macaddr = of_get_mac_address(dn);
3252 if (!macaddr) {
3253 dev_err(&pdev->dev, "can't find MAC address\n");
3254 err = -EINVAL;
3255 goto err;
3256 }
3257 } else {
3258 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003259 }
3260
3261 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003262 priv->base = devm_ioremap_resource(&pdev->dev, r);
3263 if (IS_ERR(priv->base)) {
3264 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003265 goto err;
3266 }
3267
3268 SET_NETDEV_DEV(dev, &pdev->dev);
3269 dev_set_drvdata(&pdev->dev, dev);
3270 ether_addr_copy(dev->dev_addr, macaddr);
3271 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003272 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003273 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003274
3275 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3276
3277 /* Set hardware features */
3278 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3279 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3280
Florian Fainelli85620562014-07-21 15:29:23 -07003281 /* Request the WOL interrupt and advertise suspend if available */
3282 priv->wol_irq_disabled = true;
3283 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3284 dev->name, priv);
3285 if (!err)
3286 device_set_wakeup_capable(&pdev->dev, 1);
3287
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003288 /* Set the needed headroom to account for any possible
3289 * features enabling/disabling at runtime
3290 */
3291 dev->needed_headroom += 64;
3292
3293 netdev_boot_setup_check(dev);
3294
3295 priv->dev = dev;
3296 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003297 if (of_id)
3298 priv->version = (enum bcmgenet_version)of_id->data;
3299 else
3300 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003301
Florian Fainellie4a60a92014-08-11 14:50:42 -07003302 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003303 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003304 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003305 priv->clk = NULL;
3306 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003307
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003308 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003309
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003310 bcmgenet_set_hw_params(priv);
3311
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003312 /* Mii wait queue */
3313 init_waitqueue_head(&priv->wq);
3314 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3315 priv->rx_buf_len = RX_BUF_LENGTH;
3316 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3317
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003318 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003319 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003320 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003321 priv->clk_wol = NULL;
3322 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003323
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003324 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3325 if (IS_ERR(priv->clk_eee)) {
3326 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3327 priv->clk_eee = NULL;
3328 }
3329
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003330 err = reset_umac(priv);
3331 if (err)
3332 goto err_clk_disable;
3333
3334 err = bcmgenet_mii_init(dev);
3335 if (err)
3336 goto err_clk_disable;
3337
3338 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3339 * just the ring 16 descriptor based TX
3340 */
3341 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3342 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3343
Florian Fainelli219575e2014-06-26 10:26:21 -07003344 /* libphy will determine the link state */
3345 netif_carrier_off(dev);
3346
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003347 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003348 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003349
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003350 err = register_netdev(dev);
3351 if (err)
3352 goto err;
3353
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003354 return err;
3355
3356err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003357 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003358err:
3359 free_netdev(dev);
3360 return err;
3361}
3362
3363static int bcmgenet_remove(struct platform_device *pdev)
3364{
3365 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3366
3367 dev_set_drvdata(&pdev->dev, NULL);
3368 unregister_netdev(priv->dev);
3369 bcmgenet_mii_exit(priv->dev);
3370 free_netdev(priv->dev);
3371
3372 return 0;
3373}
3374
Florian Fainellib6e978e2014-07-21 15:29:22 -07003375#ifdef CONFIG_PM_SLEEP
3376static int bcmgenet_suspend(struct device *d)
3377{
3378 struct net_device *dev = dev_get_drvdata(d);
3379 struct bcmgenet_priv *priv = netdev_priv(dev);
3380 int ret;
3381
3382 if (!netif_running(dev))
3383 return 0;
3384
3385 bcmgenet_netif_stop(dev);
3386
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003387 phy_suspend(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003388
Florian Fainellib6e978e2014-07-21 15:29:22 -07003389 netif_device_detach(dev);
3390
3391 /* Disable MAC receive */
3392 umac_enable_set(priv, CMD_RX_EN, false);
3393
3394 ret = bcmgenet_dma_teardown(priv);
3395 if (ret)
3396 return ret;
3397
Doug Berger556c2cf2017-03-13 17:41:34 -07003398 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellib6e978e2014-07-21 15:29:22 -07003399 umac_enable_set(priv, CMD_TX_EN, false);
3400
3401 /* tx reclaim */
3402 bcmgenet_tx_reclaim_all(dev);
3403 bcmgenet_fini_dma(priv);
3404
Florian Fainelli8c90db72014-07-21 15:29:28 -07003405 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3406 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003407 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003408 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003409 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003410 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003411 }
3412
Florian Fainellib6e978e2014-07-21 15:29:22 -07003413 /* Turn off the clocks */
3414 clk_disable_unprepare(priv->clk);
3415
Florian Fainellica8cf342015-03-23 15:09:51 -07003416 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003417}
3418
3419static int bcmgenet_resume(struct device *d)
3420{
3421 struct net_device *dev = dev_get_drvdata(d);
3422 struct bcmgenet_priv *priv = netdev_priv(dev);
3423 unsigned long dma_ctrl;
3424 int ret;
3425 u32 reg;
3426
3427 if (!netif_running(dev))
3428 return 0;
3429
3430 /* Turn on the clock */
3431 ret = clk_prepare_enable(priv->clk);
3432 if (ret)
3433 return ret;
3434
Florian Fainellia6f31f52015-03-23 15:09:57 -07003435 /* If this is an internal GPHY, power it back on now, before UniMAC is
3436 * brought out of reset as absolutely no UniMAC activity is allowed
3437 */
Florian Fainellic624f892015-07-16 15:51:17 -07003438 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003439 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3440
Florian Fainellib6e978e2014-07-21 15:29:22 -07003441 bcmgenet_umac_reset(priv);
3442
3443 ret = init_umac(priv);
3444 if (ret)
3445 goto out_clk_disable;
3446
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003447 /* From WOL-enabled suspend, switch to regular clock */
3448 if (priv->wolopts)
3449 clk_disable_unprepare(priv->clk_wol);
3450
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003451 phy_init_hw(priv->phydev);
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003452 /* Speed settings must be restored */
Florian Fainelli28b45912015-07-16 15:51:19 -07003453 bcmgenet_mii_config(priv->dev);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003454
Florian Fainellib6e978e2014-07-21 15:29:22 -07003455 /* disable ethernet MAC while updating its registers */
3456 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3457
3458 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3459
Florian Fainellic624f892015-07-16 15:51:17 -07003460 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003461 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3462 reg |= EXT_ENERGY_DET_MASK;
3463 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3464 }
3465
Florian Fainelli98bb7392014-08-11 14:50:45 -07003466 if (priv->wolopts)
3467 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3468
Florian Fainellib6e978e2014-07-21 15:29:22 -07003469 /* Disable RX/TX DMA and flush TX queues */
3470 dma_ctrl = bcmgenet_dma_disable(priv);
3471
3472 /* Reinitialize TDMA and RDMA and SW housekeeping */
3473 ret = bcmgenet_init_dma(priv);
3474 if (ret) {
3475 netdev_err(dev, "failed to initialize DMA\n");
3476 goto out_clk_disable;
3477 }
3478
3479 /* Always enable ring 16 - descriptor ring */
3480 bcmgenet_enable_dma(priv, dma_ctrl);
3481
3482 netif_device_attach(dev);
3483
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003484 phy_resume(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003485
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003486 if (priv->eee.eee_enabled)
3487 bcmgenet_eee_enable_set(dev, true);
3488
Florian Fainellib6e978e2014-07-21 15:29:22 -07003489 bcmgenet_netif_start(dev);
3490
3491 return 0;
3492
3493out_clk_disable:
3494 clk_disable_unprepare(priv->clk);
3495 return ret;
3496}
3497#endif /* CONFIG_PM_SLEEP */
3498
3499static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3500
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003501static struct platform_driver bcmgenet_driver = {
3502 .probe = bcmgenet_probe,
3503 .remove = bcmgenet_remove,
3504 .driver = {
3505 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003506 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003507 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003508 },
3509};
3510module_platform_driver(bcmgenet_driver);
3511
3512MODULE_AUTHOR("Broadcom Corporation");
3513MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3514MODULE_ALIAS("platform:bcmgenet");
3515MODULE_LICENSE("GPL");