blob: c5f576aa190307f182351fb651ada03c24fda0b0 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050032#include <linux/usb/otg.h>
Heikki Krogerus88bc9d12015-05-13 15:26:51 +030033#include <linux/ulpi/interface.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030034
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053035#include <linux/phy/phy.h>
36
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -050037#define DWC3_MSG_MAX 500
38
Felipe Balbi72246da2011-08-19 18:10:58 +030039/* Global constants */
Felipe Balbi04c03d12015-12-02 10:06:45 -060040#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
Felipe Balbi3ef35fa2012-05-04 12:58:14 +030041#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030042#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030043#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030044
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060045#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbi5da93472012-12-07 21:42:03 +020046#define DWC3_EVENT_SIZE 4 /* bytes */
47#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
48#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
Felipe Balbi72246da2011-08-19 18:10:58 +030049#define DWC3_EVENT_TYPE_MASK 0xfe
50
51#define DWC3_EVENT_TYPE_DEV 0
52#define DWC3_EVENT_TYPE_CARKIT 3
53#define DWC3_EVENT_TYPE_I2C 4
54
55#define DWC3_DEVICE_EVENT_DISCONNECT 0
56#define DWC3_DEVICE_EVENT_RESET 1
57#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
58#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
59#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080060#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030061#define DWC3_DEVICE_EVENT_EOPF 6
62#define DWC3_DEVICE_EVENT_SOF 7
63#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
64#define DWC3_DEVICE_EVENT_CMD_CMPL 10
65#define DWC3_DEVICE_EVENT_OVERFLOW 11
66
67#define DWC3_GEVNTCOUNT_MASK 0xfffc
68#define DWC3_GSNPSID_MASK 0xffff0000
69#define DWC3_GSNPSREV_MASK 0xffff
70
Ido Shayevitz51249dc2012-04-24 14:18:39 +030071/* DWC3 registers memory space boundries */
72#define DWC3_XHCI_REGS_START 0x0
73#define DWC3_XHCI_REGS_END 0x7fff
74#define DWC3_GLOBALS_REGS_START 0xc100
75#define DWC3_GLOBALS_REGS_END 0xc6ff
76#define DWC3_DEVICE_REGS_START 0xc700
77#define DWC3_DEVICE_REGS_END 0xcbff
78#define DWC3_OTG_REGS_START 0xcc00
79#define DWC3_OTG_REGS_END 0xccff
80
Felipe Balbi72246da2011-08-19 18:10:58 +030081/* Global Registers */
82#define DWC3_GSBUSCFG0 0xc100
83#define DWC3_GSBUSCFG1 0xc104
84#define DWC3_GTXTHRCFG 0xc108
85#define DWC3_GRXTHRCFG 0xc10c
86#define DWC3_GCTL 0xc110
87#define DWC3_GEVTEN 0xc114
88#define DWC3_GSTS 0xc118
89#define DWC3_GSNPSID 0xc120
90#define DWC3_GGPIO 0xc124
91#define DWC3_GUID 0xc128
92#define DWC3_GUCTL 0xc12c
93#define DWC3_GBUSERRADDR0 0xc130
94#define DWC3_GBUSERRADDR1 0xc134
95#define DWC3_GPRTBIMAP0 0xc138
96#define DWC3_GPRTBIMAP1 0xc13c
97#define DWC3_GHWPARAMS0 0xc140
98#define DWC3_GHWPARAMS1 0xc144
99#define DWC3_GHWPARAMS2 0xc148
100#define DWC3_GHWPARAMS3 0xc14c
101#define DWC3_GHWPARAMS4 0xc150
102#define DWC3_GHWPARAMS5 0xc154
103#define DWC3_GHWPARAMS6 0xc158
104#define DWC3_GHWPARAMS7 0xc15c
105#define DWC3_GDBGFIFOSPACE 0xc160
106#define DWC3_GDBGLTSSM 0xc164
107#define DWC3_GPRTBIMAP_HS0 0xc180
108#define DWC3_GPRTBIMAP_HS1 0xc184
109#define DWC3_GPRTBIMAP_FS0 0xc188
110#define DWC3_GPRTBIMAP_FS1 0xc18c
111
John Youn690fb372015-09-04 19:15:10 -0700112#define DWC3_VER_NUMBER 0xc1a0
113#define DWC3_VER_TYPE 0xc1a4
114
Felipe Balbi72246da2011-08-19 18:10:58 +0300115#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
116#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
117
118#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
119
120#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
121
122#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
123#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
124
125#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
126#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
127#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
128#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
129
130#define DWC3_GHWPARAMS8 0xc600
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530131#define DWC3_GFLADJ 0xc630
Felipe Balbi72246da2011-08-19 18:10:58 +0300132
133/* Device Registers */
134#define DWC3_DCFG 0xc700
135#define DWC3_DCTL 0xc704
136#define DWC3_DEVTEN 0xc708
137#define DWC3_DSTS 0xc70c
138#define DWC3_DGCMDPAR 0xc710
139#define DWC3_DGCMD 0xc714
140#define DWC3_DALEPENA 0xc720
141#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
142#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
143#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
144#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
145
146/* OTG Registers */
147#define DWC3_OCFG 0xcc00
148#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530149#define DWC3_OEVT 0xcc08
150#define DWC3_OEVTEN 0xcc0C
151#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300152
153/* Bit fields */
154
Felipe Balbicf6d8672016-04-14 15:03:39 +0300155/* Global Debug Queue/FIFO Space Available Register */
156#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
157#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
158#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
159
160#define DWC3_TXFIFOQ 1
161#define DWC3_RXFIFOQ 3
162#define DWC3_TXREQQ 5
163#define DWC3_RXREQQ 7
164#define DWC3_RXINFOQ 9
165#define DWC3_DESCFETCHQ 13
166#define DWC3_EVENTQ 15
167
Felipe Balbi72246da2011-08-19 18:10:58 +0300168/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800169#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300170#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800171#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300172#define DWC3_GCTL_CLK_BUS (0)
173#define DWC3_GCTL_CLK_PIPE (1)
174#define DWC3_GCTL_CLK_PIPEHALF (2)
175#define DWC3_GCTL_CLK_MASK (3)
176
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300177#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800178#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300179#define DWC3_GCTL_PRTCAP_HOST 1
180#define DWC3_GCTL_PRTCAP_DEVICE 2
181#define DWC3_GCTL_PRTCAP_OTG 3
182
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800183#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Felipe Balbi183ca112014-02-25 14:08:51 -0600184#define DWC3_GCTL_SOFITPSYNC (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800185#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
186#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
187#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
Huang Rui9a5b2f32014-10-28 19:54:27 +0800188#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800189#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
190#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300191
192/* Global USB2 PHY Configuration Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800193#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
194#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Heikki Krogerusf699b942015-05-13 15:26:44 +0300195#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
John Younec791d12015-10-02 20:30:57 -0700196#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300197
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300198/* Global USB2 PHY Vendor Control Register */
199#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
200#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
201#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
202#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
203#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
204#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
205
Felipe Balbi72246da2011-08-19 18:10:58 +0300206/* Global USB3 PIPE Control Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800207#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
Huang Ruib5a65c42014-10-28 19:54:28 +0800208#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530209#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
Huang Ruidf31f5b2014-10-28 19:54:29 +0800210#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800211#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
212#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
213#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
Huang Rui41c06ff2014-10-28 19:54:31 +0800214#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800215#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Huang Ruifb67afc2014-10-28 19:54:32 +0800216#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
Huang Rui14f4ac52014-10-28 19:54:33 +0800217#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
Huang Rui6b6a0c92014-10-31 11:11:12 +0800218#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
219#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300220
Felipe Balbi457e84b2012-01-18 18:04:09 +0200221/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800222#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
223#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200224
Felipe Balbi68d6a012013-06-12 21:09:26 +0300225/* Global Event Size Registers */
226#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
227#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
228
Felipe Balbiaabb7072011-09-30 10:58:50 +0300229/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800230#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300231#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
232#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800233#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
234#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
235#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
236
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700237/* Global HWPARAMS3 Register */
238#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
239#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
John Youn1f38f882016-02-05 17:08:31 -0800240#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
241#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700242#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
243#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
244#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
245#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
246#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
247#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
248#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
249#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
250
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800251/* Global HWPARAMS4 Register */
252#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
253#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300254
Huang Rui946bd572014-10-28 19:54:23 +0800255/* Global HWPARAMS6 Register */
256#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
257
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530258/* Global Frame Length Adjustment Register */
259#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
260#define DWC3_GFLADJ_30MHZ_MASK 0x3f
261
Felipe Balbi72246da2011-08-19 18:10:58 +0300262/* Device Configuration Register */
263#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
264#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
265
266#define DWC3_DCFG_SPEED_MASK (7 << 0)
John Youn1f38f882016-02-05 17:08:31 -0800267#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300268#define DWC3_DCFG_SUPERSPEED (4 << 0)
269#define DWC3_DCFG_HIGHSPEED (0 << 0)
270#define DWC3_DCFG_FULLSPEED2 (1 << 0)
271#define DWC3_DCFG_LOWSPEED (2 << 0)
272#define DWC3_DCFG_FULLSPEED1 (3 << 0)
273
Felipe Balbi676e3492016-04-26 10:49:07 +0300274#define DWC3_DCFG_NUMP_SHIFT 17
275#define DWC3_DCFG_NUMP(n) (((n) & 0x1f) >> DWC3_DCFG_NUMP_SHIFT)
276#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800277#define DWC3_DCFG_LPM_CAP (1 << 22)
278
Felipe Balbi72246da2011-08-19 18:10:58 +0300279/* Device Control Register */
280#define DWC3_DCTL_RUN_STOP (1 << 31)
281#define DWC3_DCTL_CSFTRST (1 << 30)
282#define DWC3_DCTL_LSFTRST (1 << 29)
283
284#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530285#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300286
287#define DWC3_DCTL_APPL1RES (1 << 23)
288
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800289/* These apply for core versions 1.87a and earlier */
290#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
291#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
292#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
293#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
294#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
295#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
296#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200297
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800298/* These apply for core versions 1.94a and later */
Huang Rui80caf7d2014-10-28 19:54:26 +0800299#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
300#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200301
Huang Rui80caf7d2014-10-28 19:54:26 +0800302#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
303#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
304#define DWC3_DCTL_CRS (1 << 17)
305#define DWC3_DCTL_CSS (1 << 16)
306
307#define DWC3_DCTL_INITU2ENA (1 << 12)
308#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
309#define DWC3_DCTL_INITU1ENA (1 << 10)
310#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
311#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300312
313#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
314#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
315
316#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
317#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
318#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
319#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
320#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
321#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
322#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
323
324/* Device Event Enable Register */
325#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
326#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
327#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
328#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
329#define DWC3_DEVTEN_SOFEN (1 << 7)
330#define DWC3_DEVTEN_EOPFEN (1 << 6)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800331#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300332#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
333#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
334#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
335#define DWC3_DEVTEN_USBRSTEN (1 << 1)
336#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
337
338/* Device Status Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800339#define DWC3_DSTS_DCNRD (1 << 29)
340
341/* This applies for core versions 1.87a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300342#define DWC3_DSTS_PWRUPREQ (1 << 24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800343
344/* These apply for core versions 1.94a and later */
345#define DWC3_DSTS_RSS (1 << 25)
346#define DWC3_DSTS_SSS (1 << 24)
347
Felipe Balbi72246da2011-08-19 18:10:58 +0300348#define DWC3_DSTS_COREIDLE (1 << 23)
349#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
350
351#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
352#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
353
354#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
355
Pratyush Anandd05b8182012-05-21 14:51:30 +0530356#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300357#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
358
359#define DWC3_DSTS_CONNECTSPD (7 << 0)
360
John Youn1f38f882016-02-05 17:08:31 -0800361#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300362#define DWC3_DSTS_SUPERSPEED (4 << 0)
363#define DWC3_DSTS_HIGHSPEED (0 << 0)
364#define DWC3_DSTS_FULLSPEED2 (1 << 0)
365#define DWC3_DSTS_LOWSPEED (2 << 0)
366#define DWC3_DSTS_FULLSPEED1 (3 << 0)
367
368/* Device Generic Command Register */
369#define DWC3_DGCMD_SET_LMP 0x01
370#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
371#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800372
373/* These apply for core versions 1.94a and later */
374#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
375#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
376
Felipe Balbi72246da2011-08-19 18:10:58 +0300377#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
378#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
379#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
380#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
381
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530382#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
Felipe Balbib09bb642012-04-24 16:19:11 +0300383#define DWC3_DGCMD_CMDACT (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800384#define DWC3_DGCMD_CMDIOC (1 << 8)
385
386/* Device Generic Command Parameter Register */
387#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
388#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
389#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
390#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
391#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
392#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300393
Felipe Balbi72246da2011-08-19 18:10:58 +0300394/* Device Endpoint Command Register */
395#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800396#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600397#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530398#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
Felipe Balbi72246da2011-08-19 18:10:58 +0300399#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
400#define DWC3_DEPCMD_CMDACT (1 << 10)
401#define DWC3_DEPCMD_CMDIOC (1 << 8)
402
403#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
404#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
405#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
406#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
407#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
408#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800409/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300410#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800411/* This applies for core versions 1.94a and later */
412#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300413#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
414#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
415
416/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
417#define DWC3_DALEPENA_EP(n) (1 << n)
418
419#define DWC3_DEPCMD_TYPE_CONTROL 0
420#define DWC3_DEPCMD_TYPE_ISOC 1
421#define DWC3_DEPCMD_TYPE_BULK 2
422#define DWC3_DEPCMD_TYPE_INTR 3
423
424/* Structures */
425
Felipe Balbif6bafc62012-02-06 11:04:53 +0200426struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300427
428/**
429 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300430 * @buf: _THE_ buffer
431 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300432 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300433 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300434 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300435 * @dma: dma_addr_t
436 * @dwc: pointer to DWC controller
437 */
438struct dwc3_event_buffer {
439 void *buf;
440 unsigned length;
441 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300442 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300443 unsigned int flags;
444
445#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300446
447 dma_addr_t dma;
448
449 struct dwc3 *dwc;
450};
451
452#define DWC3_EP_FLAG_STALLED (1 << 0)
453#define DWC3_EP_FLAG_WEDGED (1 << 1)
454
455#define DWC3_EP_DIRECTION_TX true
456#define DWC3_EP_DIRECTION_RX false
457
Felipe Balbi84950362016-03-10 14:40:31 +0200458#define DWC3_TRB_NUM 256
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
460/**
461 * struct dwc3_ep - device side endpoint representation
462 * @endpoint: usb endpoint
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200463 * @pending_list: list of pending requests for this endpoint
464 * @started_list: list of started requests on this endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300465 * @trb_pool: array of transaction buffers
466 * @trb_pool_dma: dma address of @trb_pool
Felipe Balbi53fd8812016-04-04 15:33:41 +0300467 * @trb_enqueue: enqueue 'pointer' into TRB array
468 * @trb_dequeue: dequeue 'pointer' into TRB array
Felipe Balbi72246da2011-08-19 18:10:58 +0300469 * @desc: usb_endpoint_descriptor pointer
470 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300471 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300472 * @flags: endpoint flags (wedged, stalled, ...)
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 * @number: endpoint number (1 - 15)
474 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300475 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800476 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi72246da2011-08-19 18:10:58 +0300477 * @name: a human readable name e.g. ep1out-bulk
478 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300479 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300480 */
481struct dwc3_ep {
482 struct usb_ep endpoint;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200483 struct list_head pending_list;
484 struct list_head started_list;
Felipe Balbi72246da2011-08-19 18:10:58 +0300485
Felipe Balbif6bafc62012-02-06 11:04:53 +0200486 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300487 dma_addr_t trb_pool_dma;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200488 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 struct dwc3 *dwc;
490
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300491 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300492 unsigned flags;
493#define DWC3_EP_ENABLED (1 << 0)
494#define DWC3_EP_STALL (1 << 1)
495#define DWC3_EP_WEDGE (1 << 2)
496#define DWC3_EP_BUSY (1 << 4)
497#define DWC3_EP_PENDING_REQUEST (1 << 5)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +0530498#define DWC3_EP_MISSED_ISOC (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
Felipe Balbi984f66a2011-08-27 22:26:00 +0300500 /* This last one is specific to EP0 */
501#define DWC3_EP0_DIR_IN (1 << 31)
502
Felipe Balbic28f8252016-04-05 12:42:15 +0300503 /*
504 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
505 * use a u8 type here. If anybody decides to increase number of TRBs to
506 * anything larger than 256 - I can't see why people would want to do
507 * this though - then this type needs to be changed.
508 *
509 * By using u8 types we ensure that our % operator when incrementing
510 * enqueue and dequeue get optimized away by the compiler.
511 */
512 u8 trb_enqueue;
513 u8 trb_dequeue;
514
Felipe Balbi72246da2011-08-19 18:10:58 +0300515 u8 number;
516 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300517 u8 resource_index;
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 u32 interval;
519
520 char name[20];
521
522 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300523 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300524};
525
526enum dwc3_phy {
527 DWC3_PHY_UNKNOWN = 0,
528 DWC3_PHY_USB3,
529 DWC3_PHY_USB2,
530};
531
Felipe Balbib53c7722011-08-30 15:50:40 +0300532enum dwc3_ep0_next {
533 DWC3_EP0_UNKNOWN = 0,
534 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300535 DWC3_EP0_NRDY_DATA,
536 DWC3_EP0_NRDY_STATUS,
537};
538
Felipe Balbi72246da2011-08-19 18:10:58 +0300539enum dwc3_ep0_state {
540 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300541 EP0_SETUP_PHASE,
542 EP0_DATA_PHASE,
543 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300544};
545
546enum dwc3_link_state {
547 /* In SuperSpeed */
548 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
549 DWC3_LINK_STATE_U1 = 0x01,
550 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
551 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
552 DWC3_LINK_STATE_SS_DIS = 0x04,
553 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
554 DWC3_LINK_STATE_SS_INACT = 0x06,
555 DWC3_LINK_STATE_POLL = 0x07,
556 DWC3_LINK_STATE_RECOV = 0x08,
557 DWC3_LINK_STATE_HRESET = 0x09,
558 DWC3_LINK_STATE_CMPLY = 0x0a,
559 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800560 DWC3_LINK_STATE_RESET = 0x0e,
561 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 DWC3_LINK_STATE_MASK = 0x0f,
563};
564
Felipe Balbif6bafc62012-02-06 11:04:53 +0200565/* TRB Length, PCM and Status */
566#define DWC3_TRB_SIZE_MASK (0x00ffffff)
567#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
568#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530569#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300570
Felipe Balbif6bafc62012-02-06 11:04:53 +0200571#define DWC3_TRBSTS_OK 0
572#define DWC3_TRBSTS_MISSED_ISOC 1
573#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800574#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300575
Felipe Balbif6bafc62012-02-06 11:04:53 +0200576/* TRB Control */
577#define DWC3_TRB_CTRL_HWO (1 << 0)
578#define DWC3_TRB_CTRL_LST (1 << 1)
579#define DWC3_TRB_CTRL_CHN (1 << 2)
580#define DWC3_TRB_CTRL_CSP (1 << 3)
581#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
582#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
583#define DWC3_TRB_CTRL_IOC (1 << 11)
584#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
585
Felipe Balbib058f3e2016-04-14 16:05:54 +0300586#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
Felipe Balbif6bafc62012-02-06 11:04:53 +0200587#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
588#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
589#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
590#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
591#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
592#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
593#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
594#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300595
596/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200597 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300598 * @bpl: DW0-3
599 * @bph: DW4-7
600 * @size: DW8-B
601 * @trl: DWC-F
602 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200603struct dwc3_trb {
604 u32 bpl;
605 u32 bph;
606 u32 size;
607 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300608} __packed;
609
Felipe Balbi72246da2011-08-19 18:10:58 +0300610/**
Felipe Balbia3299492011-09-30 10:58:48 +0300611 * dwc3_hwparams - copy of HWPARAMS registers
612 * @hwparams0 - GHWPARAMS0
613 * @hwparams1 - GHWPARAMS1
614 * @hwparams2 - GHWPARAMS2
615 * @hwparams3 - GHWPARAMS3
616 * @hwparams4 - GHWPARAMS4
617 * @hwparams5 - GHWPARAMS5
618 * @hwparams6 - GHWPARAMS6
619 * @hwparams7 - GHWPARAMS7
620 * @hwparams8 - GHWPARAMS8
621 */
622struct dwc3_hwparams {
623 u32 hwparams0;
624 u32 hwparams1;
625 u32 hwparams2;
626 u32 hwparams3;
627 u32 hwparams4;
628 u32 hwparams5;
629 u32 hwparams6;
630 u32 hwparams7;
631 u32 hwparams8;
632};
633
Felipe Balbi0949e992011-10-12 10:44:56 +0300634/* HWPARAMS0 */
635#define DWC3_MODE(n) ((n) & 0x7)
636
Felipe Balbi457e84b2012-01-18 18:04:09 +0200637#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
638
Felipe Balbi0949e992011-10-12 10:44:56 +0300639/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200640#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
641
Felipe Balbi789451f62011-05-05 15:53:10 +0300642/* HWPARAMS3 */
643#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
644#define DWC3_NUM_EPS_MASK (0x3f << 12)
645#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
646 (DWC3_NUM_EPS_MASK)) >> 12)
647#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
648 (DWC3_NUM_IN_EPS_MASK)) >> 18)
649
Felipe Balbi457e84b2012-01-18 18:04:09 +0200650/* HWPARAMS7 */
651#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300652
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300653/**
654 * struct dwc3_request - representation of a transfer request
655 * @request: struct usb_request to be transferred
656 * @list: a list_head used for request queueing
657 * @dep: struct dwc3_ep owning this request
658 * @first_trb_index: index to first trb used by this request
659 * @epnum: endpoint number to which this request refers
660 * @trb: pointer to struct dwc3_trb
661 * @trb_dma: DMA address of @trb
662 * @direction: IN or OUT direction flag
663 * @mapped: true when request has been dma-mapped
664 * @queued: true when request has been queued to HW
665 */
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100666struct dwc3_request {
667 struct usb_request request;
668 struct list_head list;
669 struct dwc3_ep *dep;
670
Felipe Balbic28f8252016-04-05 12:42:15 +0300671 u8 first_trb_index;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100672 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200673 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100674 dma_addr_t trb_dma;
675
676 unsigned direction:1;
677 unsigned mapped:1;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200678 unsigned started:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100679};
680
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800681/*
682 * struct dwc3_scratchpad_array - hibernation scratchpad array
683 * (format defined by hw)
684 */
685struct dwc3_scratchpad_array {
686 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
687};
688
Felipe Balbia3299492011-09-30 10:58:48 +0300689/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300690 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300691 * @ctrl_req: usb control request which is used for ep0
692 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300693 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi04c03d12015-12-02 10:06:45 -0600694 * @zlp_buf: used when request->zero is set
Felipe Balbi91db07d2011-08-27 01:40:52 +0300695 * @setup_buf: used while precessing STD USB requests
696 * @ctrl_req_addr: dma address of ctrl_req
697 * @ep0_trb: dma address of ep0_trb
698 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300699 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600700 * @scratch_addr: dma address of scratchbuf
Felipe Balbi72246da2011-08-19 18:10:58 +0300701 * @lock: for synchronizing
702 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300703 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300704 * @event_buffer_list: a list of event buffers
705 * @gadget: device side representation of the peripheral controller
706 * @gadget_driver: pointer to the gadget driver
707 * @regs: base address for our registers
708 * @regs_size: address space size
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600709 * @nr_scratch: number of scratch buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300710 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300711 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300712 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500713 * @dr_mode: requested mode of operation
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300714 * @usb2_phy: pointer to USB2 PHY
715 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530716 * @usb2_generic_phy: pointer to USB2 PHY
717 * @usb3_generic_phy: pointer to USB3 PHY
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300718 * @ulpi: pointer to ulpi interface
Felipe Balbi7415f172012-04-30 14:56:33 +0300719 * @dcfg: saved contents of DCFG register
720 * @gctl: saved contents of GCTL register
Felipe Balbic12a0d82012-04-25 10:45:05 +0300721 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300722 * @u2sel: parameter from Set SEL request.
723 * @u2pel: parameter from Set SEL request.
724 * @u1sel: parameter from Set SEL request.
725 * @u1pel: parameter from Set SEL request.
Felipe Balbi789451f62011-05-05 15:53:10 +0300726 * @num_out_eps: number of out endpoints
727 * @num_in_eps: number of in endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300728 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300729 * @ep0state: state of endpoint zero
730 * @link_state: link state
731 * @speed: device speed (super, high, full, low)
732 * @mem: points to start of memory which is used for this struct.
Felipe Balbia3299492011-09-30 10:58:48 +0300733 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300734 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600735 * @regset: debugfs pointer to regdump file
736 * @test_mode: true when we're entering a USB test mode
737 * @test_mode_nr: test feature selector
Huang Rui80caf7d2014-10-28 19:54:26 +0800738 * @lpm_nyet_threshold: LPM NYET response threshold
Huang Rui460d0982014-10-31 11:11:18 +0800739 * @hird_threshold: HIRD threshold
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300740 * @hsphy_interface: "utmi" or "ulpi"
Felipe Balbif2b685d2013-12-19 12:12:37 -0600741 * @delayed_status: true when gadget driver asks for delayed status
742 * @ep0_bounced: true when we used bounce buffer
743 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600744 * @has_hibernation: true when dwc3 was configured with Hibernation
Huang Rui80caf7d2014-10-28 19:54:26 +0800745 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
746 * there's now way for software to detect this in runtime.
Huang Rui460d0982014-10-31 11:11:18 +0800747 * @is_utmi_l1_suspend: the core asserts output signal
748 * 0 - utmi_sleep_n
749 * 1 - utmi_l1_suspend_n
Huang Rui946bd572014-10-28 19:54:23 +0800750 * @is_fpga: true when we are using the FPGA board
Felipe Balbif2b685d2013-12-19 12:12:37 -0600751 * @pullups_connected: true when Run/Stop bit is set
Felipe Balbif2b685d2013-12-19 12:12:37 -0600752 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
753 * @start_config_issued: true when StartConfig command has been issued
754 * @three_stage_setup: set if we perform a three phase setup
Robert Baldygaeac68e82015-03-09 15:06:12 +0100755 * @usb3_lpm_capable: set if hadrware supports Link Power Management
Huang Rui3b812212014-10-28 19:54:25 +0800756 * @disable_scramble_quirk: set if we enable the disable scramble quirk
Huang Rui9a5b2f32014-10-28 19:54:27 +0800757 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
Huang Ruib5a65c42014-10-28 19:54:28 +0800758 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
Huang Ruidf31f5b2014-10-28 19:54:29 +0800759 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800760 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
Huang Rui41c06ff2014-10-28 19:54:31 +0800761 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
Huang Ruifb67afc2014-10-28 19:54:32 +0800762 * @lfps_filter_quirk: set if we enable LFPS filter quirk
Huang Rui14f4ac52014-10-28 19:54:33 +0800763 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
Huang Rui59acfa22014-10-31 11:11:13 +0800764 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
Huang Rui0effe0a2014-10-31 11:11:14 +0800765 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
John Younec791d12015-10-02 20:30:57 -0700766 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
767 * disabling the suspend signal to the PHY.
Huang Rui6b6a0c92014-10-31 11:11:12 +0800768 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
769 * @tx_de_emphasis: Tx de-emphasis value
770 * 0 - -6dB de-emphasis
771 * 1 - -3.5dB de-emphasis
772 * 2 - No de-emphasis
773 * 3 - Reserved
Felipe Balbi72246da2011-08-19 18:10:58 +0300774 */
775struct dwc3 {
776 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200777 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300778 void *ep0_bounce;
Felipe Balbi04c03d12015-12-02 10:06:45 -0600779 void *zlp_buf;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600780 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300781 u8 *setup_buf;
782 dma_addr_t ctrl_req_addr;
783 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300784 dma_addr_t ep0_bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600785 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100786 struct dwc3_request ep0_usb_req;
Felipe Balbi789451f62011-05-05 15:53:10 +0300787
Felipe Balbi72246da2011-08-19 18:10:58 +0300788 /* device lock */
789 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300790
Felipe Balbi72246da2011-08-19 18:10:58 +0300791 struct device *dev;
792
Felipe Balbid07e8812011-10-12 14:08:26 +0300793 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300794 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300795
Felipe Balbi696c8b12016-03-30 09:37:03 +0300796 struct dwc3_event_buffer *ev_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300797 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
798
799 struct usb_gadget gadget;
800 struct usb_gadget_driver *gadget_driver;
801
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300802 struct usb_phy *usb2_phy;
803 struct usb_phy *usb3_phy;
804
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530805 struct phy *usb2_generic_phy;
806 struct phy *usb3_generic_phy;
807
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300808 struct ulpi *ulpi;
809
Felipe Balbi72246da2011-08-19 18:10:58 +0300810 void __iomem *regs;
811 size_t regs_size;
812
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500813 enum usb_dr_mode dr_mode;
814
Felipe Balbi7415f172012-04-30 14:56:33 +0300815 /* used for suspend/resume */
816 u32 dcfg;
817 u32 gctl;
818
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600819 u32 nr_scratch;
Felipe Balbifae2b902011-10-14 13:00:30 +0300820 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300821 u32 maximum_speed;
John Youn690fb372015-09-04 19:15:10 -0700822
823 /*
824 * All 3.1 IP version constants are greater than the 3.0 IP
825 * version constants. This works for most version checks in
826 * dwc3. However, in the future, this may not apply as
827 * features may be developed on newer versions of the 3.0 IP
828 * that are not in the 3.1 IP.
829 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300830 u32 revision;
831
832#define DWC3_REVISION_173A 0x5533173a
833#define DWC3_REVISION_175A 0x5533175a
834#define DWC3_REVISION_180A 0x5533180a
835#define DWC3_REVISION_183A 0x5533183a
836#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800837#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300838#define DWC3_REVISION_188A 0x5533188a
839#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800840#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200841#define DWC3_REVISION_200A 0x5533200a
842#define DWC3_REVISION_202A 0x5533202a
843#define DWC3_REVISION_210A 0x5533210a
844#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +0300845#define DWC3_REVISION_230A 0x5533230a
846#define DWC3_REVISION_240A 0x5533240a
847#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -0600848#define DWC3_REVISION_260A 0x5533260a
849#define DWC3_REVISION_270A 0x5533270a
850#define DWC3_REVISION_280A 0x5533280a
Felipe Balbi72246da2011-08-19 18:10:58 +0300851
John Youn690fb372015-09-04 19:15:10 -0700852/*
853 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
854 * just so dwc31 revisions are always larger than dwc3.
855 */
856#define DWC3_REVISION_IS_DWC31 0x80000000
857#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_USB31)
858
Felipe Balbib53c7722011-08-30 15:50:40 +0300859 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 enum dwc3_ep0_state ep0state;
861 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300862
Felipe Balbic12a0d82012-04-25 10:45:05 +0300863 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300864 u16 u2sel;
865 u16 u2pel;
866 u8 u1sel;
867 u8 u1pel;
868
Felipe Balbi72246da2011-08-19 18:10:58 +0300869 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300870
Felipe Balbi789451f62011-05-05 15:53:10 +0300871 u8 num_out_eps;
872 u8 num_in_eps;
873
Felipe Balbi72246da2011-08-19 18:10:58 +0300874 void *mem;
875
Felipe Balbia3299492011-09-30 10:58:48 +0300876 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300877 struct dentry *root;
Felipe Balbid76680242013-01-18 10:21:34 +0200878 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200879
880 u8 test_mode;
881 u8 test_mode_nr;
Huang Rui80caf7d2014-10-28 19:54:26 +0800882 u8 lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800883 u8 hird_threshold;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600884
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300885 const char *hsphy_interface;
886
Felipe Balbif2b685d2013-12-19 12:12:37 -0600887 unsigned delayed_status:1;
888 unsigned ep0_bounced:1;
889 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -0600890 unsigned has_hibernation:1;
Huang Rui80caf7d2014-10-28 19:54:26 +0800891 unsigned has_lpm_erratum:1;
Huang Rui460d0982014-10-31 11:11:18 +0800892 unsigned is_utmi_l1_suspend:1;
Huang Rui946bd572014-10-28 19:54:23 +0800893 unsigned is_fpga:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600894 unsigned pullups_connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600895 unsigned setup_packet_pending:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600896 unsigned three_stage_setup:1;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100897 unsigned usb3_lpm_capable:1;
Huang Rui3b812212014-10-28 19:54:25 +0800898
899 unsigned disable_scramble_quirk:1;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800900 unsigned u2exit_lfps_quirk:1;
Huang Ruib5a65c42014-10-28 19:54:28 +0800901 unsigned u2ss_inp3_quirk:1;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800902 unsigned req_p1p2p3_quirk:1;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800903 unsigned del_p1p2p3_quirk:1;
Huang Rui41c06ff2014-10-28 19:54:31 +0800904 unsigned del_phy_power_chg_quirk:1;
Huang Ruifb67afc2014-10-28 19:54:32 +0800905 unsigned lfps_filter_quirk:1;
Huang Rui14f4ac52014-10-28 19:54:33 +0800906 unsigned rx_detect_poll_quirk:1;
Huang Rui59acfa22014-10-31 11:11:13 +0800907 unsigned dis_u3_susphy_quirk:1;
Huang Rui0effe0a2014-10-31 11:11:14 +0800908 unsigned dis_u2_susphy_quirk:1;
John Younec791d12015-10-02 20:30:57 -0700909 unsigned dis_enblslpm_quirk:1;
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530910 unsigned dis_rxdet_inp3_quirk:1;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800911
912 unsigned tx_de_emphasis_quirk:1;
913 unsigned tx_de_emphasis:2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300914};
915
916/* -------------------------------------------------------------------------- */
917
Felipe Balbi72246da2011-08-19 18:10:58 +0300918/* -------------------------------------------------------------------------- */
919
920struct dwc3_event_type {
921 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +0800922 u32 type:7;
923 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +0300924} __packed;
925
926#define DWC3_DEPEVT_XFERCOMPLETE 0x01
927#define DWC3_DEPEVT_XFERINPROGRESS 0x02
928#define DWC3_DEPEVT_XFERNOTREADY 0x03
929#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
930#define DWC3_DEPEVT_STREAMEVT 0x06
931#define DWC3_DEPEVT_EPCMDCMPLT 0x07
932
933/**
934 * struct dwc3_event_depvt - Device Endpoint Events
935 * @one_bit: indicates this is an endpoint event (not used)
936 * @endpoint_number: number of the endpoint
937 * @endpoint_event: The event we have:
938 * 0x00 - Reserved
939 * 0x01 - XferComplete
940 * 0x02 - XferInProgress
941 * 0x03 - XferNotReady
942 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
943 * 0x05 - Reserved
944 * 0x06 - StreamEvt
945 * 0x07 - EPCmdCmplt
946 * @reserved11_10: Reserved, don't use.
947 * @status: Indicates the status of the event. Refer to databook for
948 * more information.
949 * @parameters: Parameters of the current event. Refer to databook for
950 * more information.
951 */
952struct dwc3_event_depevt {
953 u32 one_bit:1;
954 u32 endpoint_number:5;
955 u32 endpoint_event:4;
956 u32 reserved11_10:2;
957 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +0200958
959/* Within XferNotReady */
960#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
961
962/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800963#define DEPEVT_STATUS_BUSERR (1 << 0)
964#define DEPEVT_STATUS_SHORT (1 << 1)
965#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +0300966#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +0300967
Felipe Balbi879631a2011-09-30 10:58:47 +0300968/* Stream event only */
969#define DEPEVT_STREAMEVT_FOUND 1
970#define DEPEVT_STREAMEVT_NOTFOUND 2
971
Felipe Balbidc137f02011-08-27 22:04:32 +0300972/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +0300973#define DEPEVT_STATUS_CONTROL_DATA 1
974#define DEPEVT_STATUS_CONTROL_STATUS 2
975
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000976/* In response to Start Transfer */
977#define DEPEVT_TRANSFER_NO_RESOURCE 1
978#define DEPEVT_TRANSFER_BUS_EXPIRY 2
979
Felipe Balbi72246da2011-08-19 18:10:58 +0300980 u32 parameters:16;
981} __packed;
982
983/**
984 * struct dwc3_event_devt - Device Events
985 * @one_bit: indicates this is a non-endpoint event (not used)
986 * @device_event: indicates it's a device event. Should read as 0x00
987 * @type: indicates the type of device event.
988 * 0 - DisconnEvt
989 * 1 - USBRst
990 * 2 - ConnectDone
991 * 3 - ULStChng
992 * 4 - WkUpEvt
993 * 5 - Reserved
994 * 6 - EOPF
995 * 7 - SOF
996 * 8 - Reserved
997 * 9 - ErrticErr
998 * 10 - CmdCmplt
999 * 11 - EvntOverflow
1000 * 12 - VndrDevTstRcved
1001 * @reserved15_12: Reserved, not used
1002 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +08001003 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +03001004 */
1005struct dwc3_event_devt {
1006 u32 one_bit:1;
1007 u32 device_event:7;
1008 u32 type:4;
1009 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +08001010 u32 event_info:9;
1011 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +03001012} __packed;
1013
1014/**
1015 * struct dwc3_event_gevt - Other Core Events
1016 * @one_bit: indicates this is a non-endpoint event (not used)
1017 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1018 * @phy_port_number: self-explanatory
1019 * @reserved31_12: Reserved, not used.
1020 */
1021struct dwc3_event_gevt {
1022 u32 one_bit:1;
1023 u32 device_event:7;
1024 u32 phy_port_number:4;
1025 u32 reserved31_12:20;
1026} __packed;
1027
1028/**
1029 * union dwc3_event - representation of Event Buffer contents
1030 * @raw: raw 32-bit event
1031 * @type: the type of the event
1032 * @depevt: Device Endpoint Event
1033 * @devt: Device Event
1034 * @gevt: Global Event
1035 */
1036union dwc3_event {
1037 u32 raw;
1038 struct dwc3_event_type type;
1039 struct dwc3_event_depevt depevt;
1040 struct dwc3_event_devt devt;
1041 struct dwc3_event_gevt gevt;
1042};
1043
Felipe Balbi61018302014-03-04 09:23:50 -06001044/**
1045 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1046 * parameters
1047 * @param2: third parameter
1048 * @param1: second parameter
1049 * @param0: first parameter
1050 */
1051struct dwc3_gadget_ep_cmd_params {
1052 u32 param2;
1053 u32 param1;
1054 u32 param0;
1055};
1056
Felipe Balbi72246da2011-08-19 18:10:58 +03001057/*
1058 * DWC3 Features to be used as Driver Data
1059 */
1060
1061#define DWC3_HAS_PERIPHERAL BIT(0)
1062#define DWC3_HAS_XHCI BIT(1)
1063#define DWC3_HAS_OTG BIT(3)
1064
Felipe Balbid07e8812011-10-12 14:08:26 +03001065/* prototypes */
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001066void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbicf6d8672016-04-14 15:03:39 +03001067u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001068
John Younc4137a92016-02-05 17:08:18 -08001069/* check whether we are on the DWC_usb31 core */
1070static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1071{
1072 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1073}
1074
Vivek Gautam388e5c52013-01-15 16:09:21 +05301075#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +03001076int dwc3_host_init(struct dwc3 *dwc);
1077void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301078#else
1079static inline int dwc3_host_init(struct dwc3 *dwc)
1080{ return 0; }
1081static inline void dwc3_host_exit(struct dwc3 *dwc)
1082{ }
1083#endif
Felipe Balbid07e8812011-10-12 14:08:26 +03001084
Vivek Gautam388e5c52013-01-15 16:09:21 +05301085#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +03001086int dwc3_gadget_init(struct dwc3 *dwc);
1087void dwc3_gadget_exit(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -06001088int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1089int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1090int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1091int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1092 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
Felipe Balbi3ece0ec2014-09-05 09:47:44 -05001093int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301094#else
1095static inline int dwc3_gadget_init(struct dwc3 *dwc)
1096{ return 0; }
1097static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1098{ }
Felipe Balbi61018302014-03-04 09:23:50 -06001099static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1100{ return 0; }
1101static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1102{ return 0; }
1103static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1104 enum dwc3_link_state state)
1105{ return 0; }
1106
1107static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1108 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
1109{ return 0; }
1110static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1111 int cmd, u32 param)
1112{ return 0; }
Vivek Gautam388e5c52013-01-15 16:09:21 +05301113#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +03001114
Felipe Balbi7415f172012-04-30 14:56:33 +03001115/* power management interface */
1116#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
Felipe Balbi7415f172012-04-30 14:56:33 +03001117int dwc3_gadget_suspend(struct dwc3 *dwc);
1118int dwc3_gadget_resume(struct dwc3 *dwc);
1119#else
Felipe Balbi7415f172012-04-30 14:56:33 +03001120static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1121{
1122 return 0;
1123}
1124
1125static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1126{
1127 return 0;
1128}
1129#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1130
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001131#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1132int dwc3_ulpi_init(struct dwc3 *dwc);
1133void dwc3_ulpi_exit(struct dwc3 *dwc);
1134#else
1135static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1136{ return 0; }
1137static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1138{ }
1139#endif
1140
Felipe Balbi72246da2011-08-19 18:10:58 +03001141#endif /* __DRIVERS_USB_DWC3_CORE_H */