blob: 1b14e4d39c262dab4df3a940bfdf27d8a18c56b1 [file] [log] [blame]
Frank Lia5fcccb2015-07-10 02:09:45 +08001/*
2 * Copyright 2015 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#include <dt-bindings/clock/imx6ul-clock.h>
10#include <dt-bindings/gpio/gpio.h>
Lothar Waßmann89435fe2016-01-20 11:08:56 +010011#include <dt-bindings/input/input.h>
Frank Lia5fcccb2015-07-10 02:09:45 +080012#include <dt-bindings/interrupt-controller/arm-gic.h>
13#include "imx6ul-pinfunc.h"
Frank Lia5fcccb2015-07-10 02:09:45 +080014
15/ {
Fabio Estevam7f107882016-11-12 13:30:35 -020016 #address-cells = <1>;
17 #size-cells = <1>;
Fabio Estevama971c552017-01-23 14:54:10 -020018 /*
19 * The decompressor and also some bootloaders rely on a
20 * pre-existing /chosen node to be available to insert the
21 * command line and merge other ATAGS info.
22 * Also for U-Boot there must be a pre-existing /memory node.
23 */
24 chosen {};
25 memory { device_type = "memory"; reg = <0 0>; };
Fabio Estevam7f107882016-11-12 13:30:35 -020026
Frank Lia5fcccb2015-07-10 02:09:45 +080027 aliases {
Fugang Duan01f3dc72015-07-28 15:30:41 +080028 ethernet0 = &fec1;
29 ethernet1 = &fec2;
Frank Lia5fcccb2015-07-10 02:09:45 +080030 gpio0 = &gpio1;
31 gpio1 = &gpio2;
32 gpio2 = &gpio3;
33 gpio3 = &gpio4;
34 gpio4 = &gpio5;
35 i2c0 = &i2c1;
36 i2c1 = &i2c2;
37 i2c2 = &i2c3;
38 i2c3 = &i2c4;
39 mmc0 = &usdhc1;
40 mmc1 = &usdhc2;
41 serial0 = &uart1;
42 serial1 = &uart2;
43 serial2 = &uart3;
44 serial3 = &uart4;
45 serial4 = &uart5;
46 serial5 = &uart6;
47 serial6 = &uart7;
48 serial7 = &uart8;
Fabio Estevamfb3239f2016-05-04 19:33:17 -030049 sai1 = &sai1;
50 sai2 = &sai2;
51 sai3 = &sai3;
Frank Lia5fcccb2015-07-10 02:09:45 +080052 spi0 = &ecspi1;
53 spi1 = &ecspi2;
54 spi2 = &ecspi3;
55 spi3 = &ecspi4;
56 usbphy0 = &usbphy1;
57 usbphy1 = &usbphy2;
58 };
59
60 cpus {
61 #address-cells = <1>;
62 #size-cells = <0>;
63
64 cpu0: cpu@0 {
65 compatible = "arm,cortex-a7";
66 device_type = "cpu";
67 reg = <0>;
68 clock-latency = <61036>; /* two CLK32 periods */
69 operating-points = <
70 /* kHz uV */
Fabio Estevamf7084442016-04-25 16:38:47 -030071 528000 1175000
72 396000 1025000
73 198000 950000
Frank Lia5fcccb2015-07-10 02:09:45 +080074 >;
75 fsl,soc-operating-points = <
76 /* KHz uV */
Fabio Estevamf7084442016-04-25 16:38:47 -030077 528000 1175000
78 396000 1175000
79 198000 1175000
Frank Lia5fcccb2015-07-10 02:09:45 +080080 >;
81 clocks = <&clks IMX6UL_CLK_ARM>,
82 <&clks IMX6UL_CLK_PLL2_BUS>,
83 <&clks IMX6UL_CLK_PLL2_PFD2>,
84 <&clks IMX6UL_CA7_SECONDARY_SEL>,
85 <&clks IMX6UL_CLK_STEP>,
86 <&clks IMX6UL_CLK_PLL1_SW>,
87 <&clks IMX6UL_CLK_PLL1_SYS>,
88 <&clks IMX6UL_PLL1_BYPASS>,
89 <&clks IMX6UL_CLK_PLL1>,
90 <&clks IMX6UL_PLL1_BYPASS_SRC>,
91 <&clks IMX6UL_CLK_OSC>;
92 clock-names = "arm", "pll2_bus", "pll2_pfd2_396m",
93 "secondary_sel", "step", "pll1_sw",
94 "pll1_sys", "pll1_bypass", "pll1",
95 "pll1_bypass_src", "osc";
96 arm-supply = <&reg_arm>;
97 soc-supply = <&reg_soc>;
98 };
99 };
100
Marco Franchiefb9adb2017-09-21 14:01:25 -0300101 intc: interrupt-controller@a01000 {
Marc Zyngier387720c2017-01-18 09:27:28 +0000102 compatible = "arm,gic-400", "arm,cortex-a7-gic";
Frank Lia5fcccb2015-07-10 02:09:45 +0800103 #interrupt-cells = <3>;
104 interrupt-controller;
105 reg = <0x00a01000 0x1000>,
Marc Zyngier387720c2017-01-18 09:27:28 +0000106 <0x00a02000 0x2000>,
Frank Lia5fcccb2015-07-10 02:09:45 +0800107 <0x00a04000 0x2000>,
108 <0x00a06000 0x2000>;
109 };
110
111 ckil: clock-cli {
112 compatible = "fixed-clock";
113 #clock-cells = <0>;
114 clock-frequency = <32768>;
115 clock-output-names = "ckil";
116 };
117
118 osc: clock-osc {
119 compatible = "fixed-clock";
120 #clock-cells = <0>;
121 clock-frequency = <24000000>;
122 clock-output-names = "osc";
123 };
124
125 ipp_di0: clock-di0 {
126 compatible = "fixed-clock";
127 #clock-cells = <0>;
128 clock-frequency = <0>;
129 clock-output-names = "ipp_di0";
130 };
131
132 ipp_di1: clock-di1 {
133 compatible = "fixed-clock";
134 #clock-cells = <0>;
135 clock-frequency = <0>;
136 clock-output-names = "ipp_di1";
137 };
138
Fabio Estevam1e989602017-11-29 16:54:35 -0200139 tempmon: tempmon {
140 compatible = "fsl,imx6ul-tempmon", "fsl,imx6sx-tempmon";
141 interrupt-parent = <&gpc>;
142 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
143 fsl,tempmon = <&anatop>;
144 nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
145 nvmem-cell-names = "calib", "temp_grade";
146 clocks = <&clks IMX6UL_CLK_PLL3_USB_OTG>;
147 };
148
149 pmu {
150 compatible = "arm,cortex-a7-pmu";
151 interrupt-parent = <&gpc>;
152 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
153 status = "disabled";
154 };
155
Frank Lia5fcccb2015-07-10 02:09:45 +0800156 soc {
157 #address-cells = <1>;
158 #size-cells = <1>;
159 compatible = "simple-bus";
Anson Huang18619ff2015-08-04 01:12:12 +0800160 interrupt-parent = <&gpc>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800161 ranges;
162
Marco Franchiefb9adb2017-09-21 14:01:25 -0300163 ocram: sram@900000 {
Anson Huang322d09d2015-08-05 01:48:35 +0800164 compatible = "mmio-sram";
165 reg = <0x00900000 0x20000>;
166 };
167
Marco Franchiefb9adb2017-09-21 14:01:25 -0300168 dma_apbh: dma-apbh@1804000 {
Lothar Waßmann7d1cd292016-01-20 11:09:05 +0100169 compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
170 reg = <0x01804000 0x2000>;
171 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
172 <0 13 IRQ_TYPE_LEVEL_HIGH>,
173 <0 13 IRQ_TYPE_LEVEL_HIGH>,
174 <0 13 IRQ_TYPE_LEVEL_HIGH>;
175 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
176 #dma-cells = <1>;
177 dma-channels = <4>;
178 clocks = <&clks IMX6UL_CLK_APBHDMA>;
179 };
180
Marco Franchiefb9adb2017-09-21 14:01:25 -0300181 gpmi: gpmi-nand@1806000 {
Lothar Waßmann7d1cd292016-01-20 11:09:05 +0100182 compatible = "fsl,imx6q-gpmi-nand";
183 #address-cells = <1>;
184 #size-cells = <1>;
185 reg = <0x01806000 0x2000>, <0x01808000 0x2000>;
186 reg-names = "gpmi-nand", "bch";
187 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
188 interrupt-names = "bch";
189 clocks = <&clks IMX6UL_CLK_GPMI_IO>,
190 <&clks IMX6UL_CLK_GPMI_APB>,
191 <&clks IMX6UL_CLK_GPMI_BCH>,
192 <&clks IMX6UL_CLK_GPMI_BCH_APB>,
193 <&clks IMX6UL_CLK_PER_BCH>;
194 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
195 "gpmi_bch_apb", "per1_bch";
196 dmas = <&dma_apbh 0>;
197 dma-names = "rx-tx";
198 status = "disabled";
199 };
200
Marco Franchiefb9adb2017-09-21 14:01:25 -0300201 aips1: aips-bus@2000000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800202 compatible = "fsl,aips-bus", "simple-bus";
203 #address-cells = <1>;
204 #size-cells = <1>;
205 reg = <0x02000000 0x100000>;
206 ranges;
207
Marco Franchiefb9adb2017-09-21 14:01:25 -0300208 spba-bus@2000000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800209 compatible = "fsl,spba-bus", "simple-bus";
210 #address-cells = <1>;
211 #size-cells = <1>;
212 reg = <0x02000000 0x40000>;
213 ranges;
214
Marco Franchiefb9adb2017-09-21 14:01:25 -0300215 ecspi1: ecspi@2008000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800216 #address-cells = <1>;
217 #size-cells = <0>;
218 compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
219 reg = <0x02008000 0x4000>;
220 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
221 clocks = <&clks IMX6UL_CLK_ECSPI1>,
222 <&clks IMX6UL_CLK_ECSPI1>;
223 clock-names = "ipg", "per";
224 status = "disabled";
225 };
226
Marco Franchiefb9adb2017-09-21 14:01:25 -0300227 ecspi2: ecspi@200c000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800228 #address-cells = <1>;
229 #size-cells = <0>;
230 compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
231 reg = <0x0200c000 0x4000>;
232 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
233 clocks = <&clks IMX6UL_CLK_ECSPI2>,
234 <&clks IMX6UL_CLK_ECSPI2>;
235 clock-names = "ipg", "per";
236 status = "disabled";
237 };
238
Marco Franchiefb9adb2017-09-21 14:01:25 -0300239 ecspi3: ecspi@2010000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800240 #address-cells = <1>;
241 #size-cells = <0>;
242 compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
243 reg = <0x02010000 0x4000>;
244 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
245 clocks = <&clks IMX6UL_CLK_ECSPI3>,
246 <&clks IMX6UL_CLK_ECSPI3>;
247 clock-names = "ipg", "per";
248 status = "disabled";
249 };
250
Marco Franchiefb9adb2017-09-21 14:01:25 -0300251 ecspi4: ecspi@2014000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800252 #address-cells = <1>;
253 #size-cells = <0>;
254 compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
255 reg = <0x02014000 0x4000>;
256 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
257 clocks = <&clks IMX6UL_CLK_ECSPI4>,
258 <&clks IMX6UL_CLK_ECSPI4>;
259 clock-names = "ipg", "per";
260 status = "disabled";
261 };
262
Marco Franchiefb9adb2017-09-21 14:01:25 -0300263 uart7: serial@2018000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800264 compatible = "fsl,imx6ul-uart",
265 "fsl,imx6q-uart";
266 reg = <0x02018000 0x4000>;
267 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
268 clocks = <&clks IMX6UL_CLK_UART7_IPG>,
269 <&clks IMX6UL_CLK_UART7_SERIAL>;
270 clock-names = "ipg", "per";
271 status = "disabled";
272 };
273
Marco Franchiefb9adb2017-09-21 14:01:25 -0300274 uart1: serial@2020000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800275 compatible = "fsl,imx6ul-uart",
276 "fsl,imx6q-uart";
277 reg = <0x02020000 0x4000>;
278 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
279 clocks = <&clks IMX6UL_CLK_UART1_IPG>,
280 <&clks IMX6UL_CLK_UART1_SERIAL>;
281 clock-names = "ipg", "per";
282 status = "disabled";
283 };
284
Marco Franchiefb9adb2017-09-21 14:01:25 -0300285 uart8: serial@2024000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800286 compatible = "fsl,imx6ul-uart",
287 "fsl,imx6q-uart";
288 reg = <0x02024000 0x4000>;
289 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
290 clocks = <&clks IMX6UL_CLK_UART8_IPG>,
291 <&clks IMX6UL_CLK_UART8_SERIAL>;
292 clock-names = "ipg", "per";
293 status = "disabled";
294 };
Lothar Waßmann36e2edf2016-01-20 11:09:03 +0100295
Marco Franchiefb9adb2017-09-21 14:01:25 -0300296 sai1: sai@2028000 {
Lothar Waßmann36e2edf2016-01-20 11:09:03 +0100297 #sound-dai-cells = <0>;
298 compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
299 reg = <0x02028000 0x4000>;
300 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
301 clocks = <&clks IMX6UL_CLK_SAI1_IPG>,
302 <&clks IMX6UL_CLK_SAI1>,
303 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
304 clock-names = "bus", "mclk1", "mclk2", "mclk3";
305 dmas = <&sdma 35 24 0>,
306 <&sdma 36 24 0>;
307 dma-names = "rx", "tx";
308 status = "disabled";
309 };
310
Marco Franchiefb9adb2017-09-21 14:01:25 -0300311 sai2: sai@202c000 {
Lothar Waßmann36e2edf2016-01-20 11:09:03 +0100312 #sound-dai-cells = <0>;
313 compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
314 reg = <0x0202c000 0x4000>;
315 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
316 clocks = <&clks IMX6UL_CLK_SAI2_IPG>,
317 <&clks IMX6UL_CLK_SAI2>,
318 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
319 clock-names = "bus", "mclk1", "mclk2", "mclk3";
320 dmas = <&sdma 37 24 0>,
321 <&sdma 38 24 0>;
322 dma-names = "rx", "tx";
323 status = "disabled";
324 };
325
Marco Franchiefb9adb2017-09-21 14:01:25 -0300326 sai3: sai@2030000 {
Lothar Waßmann36e2edf2016-01-20 11:09:03 +0100327 #sound-dai-cells = <0>;
328 compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
329 reg = <0x02030000 0x4000>;
330 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
331 clocks = <&clks IMX6UL_CLK_SAI3_IPG>,
332 <&clks IMX6UL_CLK_SAI3>,
333 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
334 clock-names = "bus", "mclk1", "mclk2", "mclk3";
335 dmas = <&sdma 39 24 0>,
336 <&sdma 40 24 0>;
337 dma-names = "rx", "tx";
338 status = "disabled";
339 };
Frank Lia5fcccb2015-07-10 02:09:45 +0800340 };
341
Marco Franchiefb9adb2017-09-21 14:01:25 -0300342 tsc: tsc@2040000 {
Lothar Waßmann302e01b2016-01-20 11:08:55 +0100343 compatible = "fsl,imx6ul-tsc";
344 reg = <0x02040000 0x4000>, <0x0219c000 0x4000>;
345 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
346 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
347 clocks = <&clks IMX6UL_CLK_IPG>,
348 <&clks IMX6UL_CLK_ADC2>;
349 clock-names = "tsc", "adc";
350 status = "disabled";
351 };
352
Marco Franchiefb9adb2017-09-21 14:01:25 -0300353 pwm1: pwm@2080000 {
Lothar Waßmannb9901fe2016-01-20 11:09:00 +0100354 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
355 reg = <0x02080000 0x4000>;
356 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
357 clocks = <&clks IMX6UL_CLK_PWM1>,
358 <&clks IMX6UL_CLK_PWM1>;
359 clock-names = "ipg", "per";
360 #pwm-cells = <2>;
361 status = "disabled";
362 };
363
Marco Franchiefb9adb2017-09-21 14:01:25 -0300364 pwm2: pwm@2084000 {
Lothar Waßmannb9901fe2016-01-20 11:09:00 +0100365 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
366 reg = <0x02084000 0x4000>;
367 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
368 clocks = <&clks IMX6UL_CLK_PWM2>,
369 <&clks IMX6UL_CLK_PWM2>;
370 clock-names = "ipg", "per";
371 #pwm-cells = <2>;
372 status = "disabled";
373 };
374
Marco Franchiefb9adb2017-09-21 14:01:25 -0300375 pwm3: pwm@2088000 {
Lothar Waßmannb9901fe2016-01-20 11:09:00 +0100376 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
377 reg = <0x02088000 0x4000>;
378 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
379 clocks = <&clks IMX6UL_CLK_PWM3>,
380 <&clks IMX6UL_CLK_PWM3>;
381 clock-names = "ipg", "per";
382 #pwm-cells = <2>;
383 status = "disabled";
384 };
385
Marco Franchiefb9adb2017-09-21 14:01:25 -0300386 pwm4: pwm@208c000 {
Lothar Waßmannb9901fe2016-01-20 11:09:00 +0100387 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
388 reg = <0x0208c000 0x4000>;
389 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
390 clocks = <&clks IMX6UL_CLK_PWM4>,
391 <&clks IMX6UL_CLK_PWM4>;
392 clock-names = "ipg", "per";
393 #pwm-cells = <2>;
394 status = "disabled";
395 };
396
Marco Franchiefb9adb2017-09-21 14:01:25 -0300397 can1: flexcan@2090000 {
Lothar Waßmannc4aac1b2016-01-20 11:09:02 +0100398 compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
399 reg = <0x02090000 0x4000>;
400 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
401 clocks = <&clks IMX6UL_CLK_CAN1_IPG>,
402 <&clks IMX6UL_CLK_CAN1_SERIAL>;
403 clock-names = "ipg", "per";
404 status = "disabled";
405 };
406
Marco Franchiefb9adb2017-09-21 14:01:25 -0300407 can2: flexcan@2094000 {
Lothar Waßmannc4aac1b2016-01-20 11:09:02 +0100408 compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
409 reg = <0x02094000 0x4000>;
410 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
411 clocks = <&clks IMX6UL_CLK_CAN2_IPG>,
412 <&clks IMX6UL_CLK_CAN2_SERIAL>;
413 clock-names = "ipg", "per";
414 status = "disabled";
415 };
416
Marco Franchiefb9adb2017-09-21 14:01:25 -0300417 gpt1: gpt@2098000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800418 compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
419 reg = <0x02098000 0x4000>;
420 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
421 clocks = <&clks IMX6UL_CLK_GPT1_BUS>,
422 <&clks IMX6UL_CLK_GPT1_SERIAL>;
423 clock-names = "ipg", "per";
424 };
425
Marco Franchiefb9adb2017-09-21 14:01:25 -0300426 gpio1: gpio@209c000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800427 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
428 reg = <0x0209c000 0x4000>;
429 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
430 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
431 gpio-controller;
432 #gpio-cells = <2>;
433 interrupt-controller;
434 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300435 gpio-ranges = <&iomuxc 0 23 10>, <&iomuxc 10 17 6>,
436 <&iomuxc 16 33 16>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800437 };
438
Marco Franchiefb9adb2017-09-21 14:01:25 -0300439 gpio2: gpio@20a0000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800440 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
441 reg = <0x020a0000 0x4000>;
442 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
443 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
444 gpio-controller;
445 #gpio-cells = <2>;
446 interrupt-controller;
447 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300448 gpio-ranges = <&iomuxc 0 49 16>, <&iomuxc 16 111 6>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800449 };
450
Marco Franchiefb9adb2017-09-21 14:01:25 -0300451 gpio3: gpio@20a4000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800452 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
453 reg = <0x020a4000 0x4000>;
454 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
455 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
456 gpio-controller;
457 #gpio-cells = <2>;
458 interrupt-controller;
459 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300460 gpio-ranges = <&iomuxc 0 65 29>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800461 };
462
Marco Franchiefb9adb2017-09-21 14:01:25 -0300463 gpio4: gpio@20a8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800464 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
465 reg = <0x020a8000 0x4000>;
466 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
467 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
468 gpio-controller;
469 #gpio-cells = <2>;
470 interrupt-controller;
471 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300472 gpio-ranges = <&iomuxc 0 94 17>, <&iomuxc 17 117 12>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800473 };
474
Marco Franchiefb9adb2017-09-21 14:01:25 -0300475 gpio5: gpio@20ac000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800476 compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
477 reg = <0x020ac000 0x4000>;
478 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
479 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
480 gpio-controller;
481 #gpio-cells = <2>;
482 interrupt-controller;
483 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300484 gpio-ranges = <&iomuxc 0 7 10>, <&iomuxc 10 5 2>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800485 };
486
Marco Franchiefb9adb2017-09-21 14:01:25 -0300487 fec2: ethernet@20b4000 {
Fugang Duan01f3dc72015-07-28 15:30:41 +0800488 compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
489 reg = <0x020b4000 0x4000>;
Troy Kiskye94a2302017-11-03 10:29:58 -0700490 interrupt-names = "int0", "pps";
Fugang Duan01f3dc72015-07-28 15:30:41 +0800491 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
492 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
493 clocks = <&clks IMX6UL_CLK_ENET>,
494 <&clks IMX6UL_CLK_ENET_AHB>,
495 <&clks IMX6UL_CLK_ENET_PTP>,
496 <&clks IMX6UL_CLK_ENET2_REF_125M>,
497 <&clks IMX6UL_CLK_ENET2_REF_125M>;
498 clock-names = "ipg", "ahb", "ptp",
499 "enet_clk_ref", "enet_out";
500 fsl,num-tx-queues=<1>;
501 fsl,num-rx-queues=<1>;
502 status = "disabled";
503 };
504
Marco Franchiefb9adb2017-09-21 14:01:25 -0300505 kpp: kpp@20b8000 {
Lothar Waßmannea1c1752016-01-20 11:09:08 +0100506 compatible = "fsl,imx6ul-kpp", "fsl,imx6q-kpp", "fsl,imx21-kpp";
507 reg = <0x020b8000 0x4000>;
508 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
509 clocks = <&clks IMX6UL_CLK_KPP>;
510 status = "disabled";
511 };
512
Marco Franchiefb9adb2017-09-21 14:01:25 -0300513 wdog1: wdog@20bc000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800514 compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
515 reg = <0x020bc000 0x4000>;
516 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
517 clocks = <&clks IMX6UL_CLK_WDOG1>;
518 };
519
Marco Franchiefb9adb2017-09-21 14:01:25 -0300520 wdog2: wdog@20c0000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800521 compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
522 reg = <0x020c0000 0x4000>;
523 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
524 clocks = <&clks IMX6UL_CLK_WDOG2>;
525 status = "disabled";
526 };
527
Marco Franchiefb9adb2017-09-21 14:01:25 -0300528 clks: ccm@20c4000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800529 compatible = "fsl,imx6ul-ccm";
530 reg = <0x020c4000 0x4000>;
531 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
532 <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
533 #clock-cells = <1>;
534 clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>;
535 clock-names = "ckil", "osc", "ipp_di0", "ipp_di1";
536 };
537
Marco Franchiefb9adb2017-09-21 14:01:25 -0300538 anatop: anatop@20c8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800539 compatible = "fsl,imx6ul-anatop", "fsl,imx6q-anatop",
540 "syscon", "simple-bus";
541 reg = <0x020c8000 0x1000>;
542 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
543 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
544 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
Fabio Estevam685e1322017-11-29 16:54:36 -0200545 #address-cells = <1>;
546 #size-cells = <0>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800547
Fabio Estevam685e1322017-11-29 16:54:36 -0200548 reg_3p0: regulator-3p0@20c8110 {
549 reg = <0x20c8110>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800550 compatible = "fsl,anatop-regulator";
551 regulator-name = "vdd3p0";
552 regulator-min-microvolt = <2625000>;
553 regulator-max-microvolt = <3400000>;
554 anatop-reg-offset = <0x120>;
555 anatop-vol-bit-shift = <8>;
556 anatop-vol-bit-width = <5>;
557 anatop-min-bit-val = <0>;
558 anatop-min-voltage = <2625000>;
559 anatop-max-voltage = <3400000>;
Andrey Smirnov38281a42017-05-15 07:52:59 -0700560 anatop-enable-bit = <0>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800561 };
562
Fabio Estevam685e1322017-11-29 16:54:36 -0200563 reg_arm: regulator-vddcore@20c8140 {
564 reg = <0x20c8140>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800565 compatible = "fsl,anatop-regulator";
566 regulator-name = "cpu";
567 regulator-min-microvolt = <725000>;
568 regulator-max-microvolt = <1450000>;
569 regulator-always-on;
570 anatop-reg-offset = <0x140>;
571 anatop-vol-bit-shift = <0>;
572 anatop-vol-bit-width = <5>;
573 anatop-delay-reg-offset = <0x170>;
574 anatop-delay-bit-shift = <24>;
575 anatop-delay-bit-width = <2>;
576 anatop-min-bit-val = <1>;
577 anatop-min-voltage = <725000>;
578 anatop-max-voltage = <1450000>;
579 };
580
Fabio Estevam685e1322017-11-29 16:54:36 -0200581 reg_soc: regulator-vddsoc@20c8140 {
582 reg = <0x20c8140>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800583 compatible = "fsl,anatop-regulator";
584 regulator-name = "vddsoc";
585 regulator-min-microvolt = <725000>;
586 regulator-max-microvolt = <1450000>;
587 regulator-always-on;
588 anatop-reg-offset = <0x140>;
589 anatop-vol-bit-shift = <18>;
590 anatop-vol-bit-width = <5>;
591 anatop-delay-reg-offset = <0x170>;
592 anatop-delay-bit-shift = <28>;
593 anatop-delay-bit-width = <2>;
594 anatop-min-bit-val = <1>;
595 anatop-min-voltage = <725000>;
596 anatop-max-voltage = <1450000>;
597 };
598 };
599
Marco Franchiefb9adb2017-09-21 14:01:25 -0300600 usbphy1: usbphy@20c9000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800601 compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
602 reg = <0x020c9000 0x1000>;
603 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
604 clocks = <&clks IMX6UL_CLK_USBPHY1>;
605 phy-3p0-supply = <&reg_3p0>;
606 fsl,anatop = <&anatop>;
607 };
608
Marco Franchiefb9adb2017-09-21 14:01:25 -0300609 usbphy2: usbphy@20ca000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800610 compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
611 reg = <0x020ca000 0x1000>;
612 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
613 clocks = <&clks IMX6UL_CLK_USBPHY2>;
614 phy-3p0-supply = <&reg_3p0>;
615 fsl,anatop = <&anatop>;
616 };
617
Marco Franchiefb9adb2017-09-21 14:01:25 -0300618 snvs: snvs@20cc000 {
Anson Huang5b032872015-08-04 23:54:58 +0800619 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
620 reg = <0x020cc000 0x4000>;
621
622 snvs_rtc: snvs-rtc-lp {
623 compatible = "fsl,sec-v4.0-mon-rtc-lp";
624 regmap = <&snvs>;
625 offset = <0x34>;
626 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
627 <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
628 };
Anson Huang36032572015-08-06 16:16:01 +0800629
Anson Huangab0a05d2015-09-06 15:29:34 +0800630 snvs_poweroff: snvs-poweroff {
631 compatible = "syscon-poweroff";
632 regmap = <&snvs>;
633 offset = <0x38>;
Guy Shapiro87a84c62017-07-04 18:19:12 +0200634 value = <0x60>;
Anson Huangab0a05d2015-09-06 15:29:34 +0800635 mask = <0x60>;
636 status = "disabled";
637 };
638
Anson Huang36032572015-08-06 16:16:01 +0800639 snvs_pwrkey: snvs-powerkey {
640 compatible = "fsl,sec-v4.0-pwrkey";
641 regmap = <&snvs>;
642 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
643 linux,keycode = <KEY_POWER>;
644 wakeup-source;
645 };
Oleksij Rempela53745d2017-06-20 09:09:32 +0200646
647 snvs_lpgpr: snvs-lpgpr {
648 compatible = "fsl,imx6ul-snvs-lpgpr";
649 };
Anson Huang5b032872015-08-04 23:54:58 +0800650 };
651
Marco Franchiefb9adb2017-09-21 14:01:25 -0300652 epit1: epit@20d0000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800653 reg = <0x020d0000 0x4000>;
654 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
655 };
656
Marco Franchiefb9adb2017-09-21 14:01:25 -0300657 epit2: epit@20d4000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800658 reg = <0x020d4000 0x4000>;
659 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
660 };
661
Marco Franchiefb9adb2017-09-21 14:01:25 -0300662 src: src@20d8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800663 compatible = "fsl,imx6ul-src", "fsl,imx51-src";
664 reg = <0x020d8000 0x4000>;
665 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
666 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
667 #reset-cells = <1>;
668 };
669
Marco Franchiefb9adb2017-09-21 14:01:25 -0300670 gpc: gpc@20dc000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800671 compatible = "fsl,imx6ul-gpc", "fsl,imx6q-gpc";
672 reg = <0x020dc000 0x4000>;
Anson Huang18619ff2015-08-04 01:12:12 +0800673 interrupt-controller;
674 #interrupt-cells = <3>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800675 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
Anson Huang18619ff2015-08-04 01:12:12 +0800676 interrupt-parent = <&intc>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800677 };
678
Marco Franchiefb9adb2017-09-21 14:01:25 -0300679 iomuxc: iomuxc@20e0000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800680 compatible = "fsl,imx6ul-iomuxc";
681 reg = <0x020e0000 0x4000>;
682 };
683
Marco Franchiefb9adb2017-09-21 14:01:25 -0300684 gpr: iomuxc-gpr@20e4000 {
Anson Huang0f39c502016-08-29 22:25:43 +0800685 compatible = "fsl,imx6ul-iomuxc-gpr",
686 "fsl,imx6q-iomuxc-gpr", "syscon";
Frank Lia5fcccb2015-07-10 02:09:45 +0800687 reg = <0x020e4000 0x4000>;
688 };
689
Marco Franchiefb9adb2017-09-21 14:01:25 -0300690 gpt2: gpt@20e8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800691 compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
692 reg = <0x020e8000 0x4000>;
693 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Lothar Waßmannd97ca992016-01-20 11:08:57 +0100694 clocks = <&clks IMX6UL_CLK_GPT2_BUS>,
695 <&clks IMX6UL_CLK_GPT2_SERIAL>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800696 clock-names = "ipg", "per";
697 };
698
Marco Franchiefb9adb2017-09-21 14:01:25 -0300699 sdma: sdma@20ec000 {
Lothar Waßmann76758c62016-01-20 11:09:01 +0100700 compatible = "fsl,imx6ul-sdma", "fsl,imx6q-sdma",
701 "fsl,imx35-sdma";
702 reg = <0x020ec000 0x4000>;
703 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
704 clocks = <&clks IMX6UL_CLK_SDMA>,
705 <&clks IMX6UL_CLK_SDMA>;
706 clock-names = "ipg", "ahb";
707 #dma-cells = <3>;
708 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
709 };
710
Marco Franchiefb9adb2017-09-21 14:01:25 -0300711 pwm5: pwm@20f0000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800712 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
713 reg = <0x020f0000 0x4000>;
714 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Lothar Waßmannc530d232016-01-20 11:08:58 +0100715 clocks = <&clks IMX6UL_CLK_PWM5>,
716 <&clks IMX6UL_CLK_PWM5>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800717 clock-names = "ipg", "per";
718 #pwm-cells = <2>;
Lothar Waßmanndd135092016-01-20 11:08:59 +0100719 status = "disabled";
Frank Lia5fcccb2015-07-10 02:09:45 +0800720 };
721
Marco Franchiefb9adb2017-09-21 14:01:25 -0300722 pwm6: pwm@20f4000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800723 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
724 reg = <0x020f4000 0x4000>;
725 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
Lothar Waßmannc530d232016-01-20 11:08:58 +0100726 clocks = <&clks IMX6UL_CLK_PWM6>,
727 <&clks IMX6UL_CLK_PWM6>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800728 clock-names = "ipg", "per";
729 #pwm-cells = <2>;
Lothar Waßmanndd135092016-01-20 11:08:59 +0100730 status = "disabled";
Frank Lia5fcccb2015-07-10 02:09:45 +0800731 };
732
Marco Franchiefb9adb2017-09-21 14:01:25 -0300733 pwm7: pwm@20f8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800734 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
735 reg = <0x020f8000 0x4000>;
736 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
Lothar Waßmannc530d232016-01-20 11:08:58 +0100737 clocks = <&clks IMX6UL_CLK_PWM7>,
738 <&clks IMX6UL_CLK_PWM7>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800739 clock-names = "ipg", "per";
740 #pwm-cells = <2>;
Lothar Waßmanndd135092016-01-20 11:08:59 +0100741 status = "disabled";
Frank Lia5fcccb2015-07-10 02:09:45 +0800742 };
743
Marco Franchiefb9adb2017-09-21 14:01:25 -0300744 pwm8: pwm@20fc000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800745 compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
746 reg = <0x020fc000 0x4000>;
747 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
Lothar Waßmannc530d232016-01-20 11:08:58 +0100748 clocks = <&clks IMX6UL_CLK_PWM8>,
749 <&clks IMX6UL_CLK_PWM8>;
Frank Lia5fcccb2015-07-10 02:09:45 +0800750 clock-names = "ipg", "per";
751 #pwm-cells = <2>;
Lothar Waßmanndd135092016-01-20 11:08:59 +0100752 status = "disabled";
Frank Lia5fcccb2015-07-10 02:09:45 +0800753 };
754 };
755
Marco Franchiefb9adb2017-09-21 14:01:25 -0300756 aips2: aips-bus@2100000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800757 compatible = "fsl,aips-bus", "simple-bus";
758 #address-cells = <1>;
759 #size-cells = <1>;
760 reg = <0x02100000 0x100000>;
761 ranges;
762
Marco Franchiefb9adb2017-09-21 14:01:25 -0300763 usbotg1: usb@2184000 {
Frank Licad2cb62015-07-17 04:03:16 +0800764 compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
765 reg = <0x02184000 0x200>;
766 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
767 clocks = <&clks IMX6UL_CLK_USBOH3>;
768 fsl,usbphy = <&usbphy1>;
769 fsl,usbmisc = <&usbmisc 0>;
770 fsl,anatop = <&anatop>;
Peter Chen9493bf52015-09-30 10:17:16 +0800771 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800772 tx-burst-size-dword = <0x10>;
773 rx-burst-size-dword = <0x10>;
Frank Licad2cb62015-07-17 04:03:16 +0800774 status = "disabled";
775 };
776
Marco Franchiefb9adb2017-09-21 14:01:25 -0300777 usbotg2: usb@2184200 {
Frank Licad2cb62015-07-17 04:03:16 +0800778 compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
779 reg = <0x02184200 0x200>;
780 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
781 clocks = <&clks IMX6UL_CLK_USBOH3>;
782 fsl,usbphy = <&usbphy2>;
783 fsl,usbmisc = <&usbmisc 1>;
Peter Chen9493bf52015-09-30 10:17:16 +0800784 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800785 tx-burst-size-dword = <0x10>;
786 rx-burst-size-dword = <0x10>;
Frank Licad2cb62015-07-17 04:03:16 +0800787 status = "disabled";
788 };
789
Marco Franchiefb9adb2017-09-21 14:01:25 -0300790 usbmisc: usbmisc@2184800 {
Frank Licad2cb62015-07-17 04:03:16 +0800791 #index-cells = <1>;
792 compatible = "fsl,imx6ul-usbmisc", "fsl,imx6q-usbmisc";
793 reg = <0x02184800 0x200>;
794 };
795
Marco Franchiefb9adb2017-09-21 14:01:25 -0300796 fec1: ethernet@2188000 {
Fugang Duan01f3dc72015-07-28 15:30:41 +0800797 compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
798 reg = <0x02188000 0x4000>;
Troy Kiskye94a2302017-11-03 10:29:58 -0700799 interrupt-names = "int0", "pps";
Fugang Duan01f3dc72015-07-28 15:30:41 +0800800 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
801 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
802 clocks = <&clks IMX6UL_CLK_ENET>,
803 <&clks IMX6UL_CLK_ENET_AHB>,
804 <&clks IMX6UL_CLK_ENET_PTP>,
805 <&clks IMX6UL_CLK_ENET_REF>,
806 <&clks IMX6UL_CLK_ENET_REF>;
807 clock-names = "ipg", "ahb", "ptp",
808 "enet_clk_ref", "enet_out";
809 fsl,num-tx-queues=<1>;
810 fsl,num-rx-queues=<1>;
811 status = "disabled";
812 };
813
Marco Franchiefb9adb2017-09-21 14:01:25 -0300814 usdhc1: usdhc@2190000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800815 compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
816 reg = <0x02190000 0x4000>;
817 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
818 clocks = <&clks IMX6UL_CLK_USDHC1>,
819 <&clks IMX6UL_CLK_USDHC1>,
820 <&clks IMX6UL_CLK_USDHC1>;
821 clock-names = "ipg", "ahb", "per";
822 bus-width = <4>;
823 status = "disabled";
824 };
825
Marco Franchiefb9adb2017-09-21 14:01:25 -0300826 usdhc2: usdhc@2194000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800827 compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
828 reg = <0x02194000 0x4000>;
829 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
830 clocks = <&clks IMX6UL_CLK_USDHC2>,
831 <&clks IMX6UL_CLK_USDHC2>,
832 <&clks IMX6UL_CLK_USDHC2>;
833 clock-names = "ipg", "ahb", "per";
834 bus-width = <4>;
835 status = "disabled";
836 };
837
Marco Franchiefb9adb2017-09-21 14:01:25 -0300838 adc1: adc@2198000 {
Fabio Estevamaab8ec02015-11-04 10:54:50 -0200839 compatible = "fsl,imx6ul-adc", "fsl,vf610-adc";
840 reg = <0x02198000 0x4000>;
841 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
842 clocks = <&clks IMX6UL_CLK_ADC1>;
843 num-channels = <2>;
844 clock-names = "adc";
845 fsl,adck-max-frequency = <30000000>, <40000000>,
846 <20000000>;
847 status = "disabled";
848 };
849
Marco Franchiefb9adb2017-09-21 14:01:25 -0300850 i2c1: i2c@21a0000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800851 #address-cells = <1>;
852 #size-cells = <0>;
853 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
854 reg = <0x021a0000 0x4000>;
855 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
856 clocks = <&clks IMX6UL_CLK_I2C1>;
857 status = "disabled";
858 };
859
Marco Franchiefb9adb2017-09-21 14:01:25 -0300860 i2c2: i2c@21a4000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800861 #address-cells = <1>;
862 #size-cells = <0>;
863 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
864 reg = <0x021a4000 0x4000>;
865 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
866 clocks = <&clks IMX6UL_CLK_I2C2>;
867 status = "disabled";
868 };
869
Marco Franchiefb9adb2017-09-21 14:01:25 -0300870 i2c3: i2c@21a8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800871 #address-cells = <1>;
872 #size-cells = <0>;
873 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
874 reg = <0x021a8000 0x4000>;
875 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
876 clocks = <&clks IMX6UL_CLK_I2C3>;
877 status = "disabled";
878 };
879
Marco Franchiefb9adb2017-09-21 14:01:25 -0300880 mmdc: mmdc@21b0000 {
Anson Huang51a37442015-08-05 01:48:36 +0800881 compatible = "fsl,imx6ul-mmdc", "fsl,imx6q-mmdc";
882 reg = <0x021b0000 0x4000>;
883 };
884
Marco Franchiefb9adb2017-09-21 14:01:25 -0300885 ocotp: ocotp-ctrl@21bc000 {
Leonard Crestez2067b752017-07-14 17:11:10 +0300886 #address-cells = <1>;
887 #size-cells = <1>;
Bai Ping86864392016-11-17 09:08:19 +0800888 compatible = "fsl,imx6ul-ocotp", "syscon";
889 reg = <0x021bc000 0x4000>;
890 clocks = <&clks IMX6UL_CLK_OCOTP>;
Leonard Crestez2067b752017-07-14 17:11:10 +0300891
892 tempmon_calib: calib@38 {
893 reg = <0x38 4>;
894 };
895
896 tempmon_temp_grade: temp-grade@20 {
897 reg = <0x20 4>;
898 };
Bai Ping86864392016-11-17 09:08:19 +0800899 };
900
Marco Franchiefb9adb2017-09-21 14:01:25 -0300901 lcdif: lcdif@21c8000 {
Lothar Waßmann6fe01eb2016-01-20 11:09:04 +0100902 compatible = "fsl,imx6ul-lcdif", "fsl,imx28-lcdif";
903 reg = <0x021c8000 0x4000>;
904 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
905 clocks = <&clks IMX6UL_CLK_LCDIF_PIX>,
906 <&clks IMX6UL_CLK_LCDIF_APB>,
907 <&clks IMX6UL_CLK_DUMMY>;
908 clock-names = "pix", "axi", "disp_axi";
909 status = "disabled";
910 };
911
Marco Franchiefb9adb2017-09-21 14:01:25 -0300912 qspi: qspi@21e0000 {
Frank Li5ff807a2015-07-21 03:33:53 +0800913 #address-cells = <1>;
914 #size-cells = <0>;
915 compatible = "fsl,imx6ul-qspi", "fsl,imx6sx-qspi";
916 reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>;
917 reg-names = "QuadSPI", "QuadSPI-memory";
918 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
919 clocks = <&clks IMX6UL_CLK_QSPI>,
920 <&clks IMX6UL_CLK_QSPI>;
921 clock-names = "qspi_en", "qspi";
922 status = "disabled";
923 };
924
Marco Franchiefb9adb2017-09-21 14:01:25 -0300925 uart2: serial@21e8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800926 compatible = "fsl,imx6ul-uart",
927 "fsl,imx6q-uart";
928 reg = <0x021e8000 0x4000>;
929 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
930 clocks = <&clks IMX6UL_CLK_UART2_IPG>,
931 <&clks IMX6UL_CLK_UART2_SERIAL>;
932 clock-names = "ipg", "per";
933 status = "disabled";
934 };
935
Marco Franchiefb9adb2017-09-21 14:01:25 -0300936 uart3: serial@21ec000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800937 compatible = "fsl,imx6ul-uart",
938 "fsl,imx6q-uart";
939 reg = <0x021ec000 0x4000>;
940 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
941 clocks = <&clks IMX6UL_CLK_UART3_IPG>,
942 <&clks IMX6UL_CLK_UART3_SERIAL>;
943 clock-names = "ipg", "per";
944 status = "disabled";
945 };
946
Marco Franchiefb9adb2017-09-21 14:01:25 -0300947 uart4: serial@21f0000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800948 compatible = "fsl,imx6ul-uart",
949 "fsl,imx6q-uart";
950 reg = <0x021f0000 0x4000>;
951 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
952 clocks = <&clks IMX6UL_CLK_UART4_IPG>,
953 <&clks IMX6UL_CLK_UART4_SERIAL>;
954 clock-names = "ipg", "per";
955 status = "disabled";
956 };
957
Marco Franchiefb9adb2017-09-21 14:01:25 -0300958 uart5: serial@21f4000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800959 compatible = "fsl,imx6ul-uart",
960 "fsl,imx6q-uart";
961 reg = <0x021f4000 0x4000>;
962 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
963 clocks = <&clks IMX6UL_CLK_UART5_IPG>,
964 <&clks IMX6UL_CLK_UART5_SERIAL>;
965 clock-names = "ipg", "per";
966 status = "disabled";
967 };
968
Marco Franchiefb9adb2017-09-21 14:01:25 -0300969 i2c4: i2c@21f8000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800970 #address-cells = <1>;
971 #size-cells = <0>;
972 compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
973 reg = <0x021f8000 0x4000>;
974 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
975 clocks = <&clks IMX6UL_CLK_I2C4>;
976 status = "disabled";
977 };
978
Marco Franchiefb9adb2017-09-21 14:01:25 -0300979 uart6: serial@21fc000 {
Frank Lia5fcccb2015-07-10 02:09:45 +0800980 compatible = "fsl,imx6ul-uart",
981 "fsl,imx6q-uart";
982 reg = <0x021fc000 0x4000>;
983 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
984 clocks = <&clks IMX6UL_CLK_UART6_IPG>,
985 <&clks IMX6UL_CLK_UART6_SERIAL>;
986 clock-names = "ipg", "per";
987 status = "disabled";
988 };
989 };
990 };
991};