blob: b87e043343427df72fcd1f8d32e6945079af9354 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01003 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01005 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01007 * Author: Sascha Hauer <sascha@saschahauer.de>
8 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
11#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
12#define SUPPORT_SYSRQ
13#endif
14
15#include <linux/module.h>
16#include <linux/ioport.h>
17#include <linux/init.h>
18#include <linux/console.h>
19#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010020#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/tty.h>
22#include <linux/tty_flip.h>
23#include <linux/serial_core.h>
24#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020025#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010026#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010027#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080029#include <linux/of.h>
30#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053031#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080032#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020035#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080036#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Uwe Kleine-König58362d52015-12-13 11:30:03 +010038#include "serial_mctrl_gpio.h"
39
Sascha Hauerff4bfb22007-04-26 08:26:13 +010040/* Register definitions */
41#define URXD0 0x0 /* Receiver Register */
42#define URTX0 0x40 /* Transmitter Register */
43#define UCR1 0x80 /* Control Register 1 */
44#define UCR2 0x84 /* Control Register 2 */
45#define UCR3 0x88 /* Control Register 3 */
46#define UCR4 0x8c /* Control Register 4 */
47#define UFCR 0x90 /* FIFO Control Register */
48#define USR1 0x94 /* Status Register 1 */
49#define USR2 0x98 /* Status Register 2 */
50#define UESC 0x9c /* Escape Character Register */
51#define UTIM 0xa0 /* Escape Timer Register */
52#define UBIR 0xa4 /* BRM Incremental Register */
53#define UBMR 0xa8 /* BRM Modulator Register */
54#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080055#define IMX21_ONEMS 0xb0 /* One Millisecond register */
56#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
57#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010058
59/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090060#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053061#define URXD_CHARRDY (1<<15)
62#define URXD_ERR (1<<14)
63#define URXD_OVRRUN (1<<13)
64#define URXD_FRMERR (1<<12)
65#define URXD_BRK (1<<11)
66#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010067#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053068#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
69#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
70#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
71#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080072#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053073#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +010074#define UCR1_RXDMAEN (1<<8) /* Recv ready DMA enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053075#define UCR1_IREN (1<<7) /* Infrared interface enable */
76#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
77#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
78#define UCR1_SNDBRK (1<<4) /* Send break */
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +010079#define UCR1_TXDMAEN (1<<3) /* Transmitter ready DMA enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053080#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_DOZE (1<<1) /* Doze */
83#define UCR1_UARTEN (1<<0) /* UART enabled */
84#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
85#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
86#define UCR2_CTSC (1<<13) /* CTS pin control */
87#define UCR2_CTS (1<<12) /* Clear to send */
88#define UCR2_ESCEN (1<<11) /* Escape enable */
89#define UCR2_PREN (1<<8) /* Parity enable */
90#define UCR2_PROE (1<<7) /* Parity odd/even */
91#define UCR2_STPB (1<<6) /* Stop */
92#define UCR2_WS (1<<5) /* Word size */
93#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
94#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
95#define UCR2_TXEN (1<<2) /* Transmitter enabled */
96#define UCR2_RXEN (1<<1) /* Receiver enabled */
97#define UCR2_SRST (1<<0) /* SW reset */
98#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
99#define UCR3_PARERREN (1<<12) /* Parity enable */
100#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
101#define UCR3_DSR (1<<10) /* Data set ready */
102#define UCR3_DCD (1<<9) /* Data carrier detect */
103#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300104#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530105#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
106#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
107#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100108#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530109#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
110#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
111#define UCR3_BPEN (1<<0) /* Preset registers enable */
112#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
113#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
114#define UCR4_INVR (1<<9) /* Inverted infrared reception */
115#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
116#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
117#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800118#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530119#define UCR4_IRSC (1<<5) /* IR special case */
120#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
121#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
122#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
123#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
124#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
125#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
126#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
127#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
128#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
129#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
130#define USR1_RTSS (1<<14) /* RTS pin status */
131#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
132#define USR1_RTSD (1<<12) /* RTS delta */
133#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
134#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
135#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200136#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100137#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530138#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
139#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
140#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
141#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
142#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
143#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
144#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200145#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
146#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
148#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200149#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530150#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
151#define USR2_TXDC (1<<3) /* Transmitter complete */
152#define USR2_BRCD (1<<2) /* Break condition */
153#define USR2_ORE (1<<1) /* Overrun error */
154#define USR2_RDR (1<<0) /* Recv data ready */
155#define UTS_FRCPERR (1<<13) /* Force parity error */
156#define UTS_LOOP (1<<12) /* Loop tx and rx */
157#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
158#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
159#define UTS_TXFULL (1<<4) /* TxFIFO full */
160#define UTS_RXFULL (1<<3) /* RxFIFO full */
161#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530164#define SERIAL_IMX_MAJOR 207
165#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200166#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 * This determines how often we check the modem status signals
170 * for any change. They generally aren't connected to an IRQ
171 * so we have to poll them. We also check immediately before
172 * filling the TX fifo incase CTS has been dropped.
173 */
174#define MCTRL_TIMEOUT (250*HZ/1000)
175
176#define DRIVER_NAME "IMX-uart"
177
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200178#define UART_NR 8
179
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100180/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800181enum imx_uart_type {
182 IMX1_UART,
183 IMX21_UART,
Martyn Welch1c06bde62016-09-01 11:30:46 +0200184 IMX53_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800185 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800186};
187
188/* device type dependent stuff */
189struct imx_uart_data {
190 unsigned uts_reg;
191 enum imx_uart_type devtype;
192};
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194struct imx_port {
195 struct uart_port port;
196 struct timer_list timer;
197 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100198 unsigned int have_rtscts:1;
Fabio Estevam7b7e8e82017-01-07 19:29:13 -0200199 unsigned int have_rtsgpio:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800200 unsigned int dte_mode:1;
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100201 struct clk *clk_ipg;
202 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200203 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800204
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100205 struct mctrl_gpios *gpios;
206
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +0100207 /* shadow registers */
208 unsigned int ucr1;
209 unsigned int ucr2;
210 unsigned int ucr3;
211 unsigned int ucr4;
212 unsigned int ufcr;
213
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800214 /* DMA fields */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800215 unsigned int dma_is_enabled:1;
216 unsigned int dma_is_rxing:1;
217 unsigned int dma_is_txing:1;
218 struct dma_chan *dma_chan_rx, *dma_chan_tx;
219 struct scatterlist rx_sgl, tx_sgl[2];
220 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300221 struct circ_buf rx_ring;
222 unsigned int rx_periods;
223 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800224 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800225 unsigned int dma_tx_nents;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500226 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700227 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
Dirk Behme0ad5a812011-12-22 09:57:52 +0100230struct imx_port_ucrs {
231 unsigned int ucr1;
232 unsigned int ucr2;
233 unsigned int ucr3;
234};
235
Shawn Guofe6b5402011-06-25 02:04:33 +0800236static struct imx_uart_data imx_uart_devdata[] = {
237 [IMX1_UART] = {
238 .uts_reg = IMX1_UTS,
239 .devtype = IMX1_UART,
240 },
241 [IMX21_UART] = {
242 .uts_reg = IMX21_UTS,
243 .devtype = IMX21_UART,
244 },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200245 [IMX53_UART] = {
246 .uts_reg = IMX21_UTS,
247 .devtype = IMX53_UART,
248 },
Huang Shijiea496e622013-07-08 17:14:17 +0800249 [IMX6Q_UART] = {
250 .uts_reg = IMX21_UTS,
251 .devtype = IMX6Q_UART,
252 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800253};
254
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900255static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800256 {
257 .name = "imx1-uart",
258 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
259 }, {
260 .name = "imx21-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
262 }, {
Martyn Welch1c06bde62016-09-01 11:30:46 +0200263 .name = "imx53-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
265 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800266 .name = "imx6q-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
268 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800269 /* sentinel */
270 }
271};
272MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
273
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530274static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800275 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200276 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800277 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
278 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
279 { /* sentinel */ }
280};
281MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
282
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100283static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
284{
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +0100285 switch (offset) {
286 case UCR1:
287 sport->ucr1 = val;
288 break;
289 case UCR2:
290 sport->ucr2 = val;
291 break;
292 case UCR3:
293 sport->ucr3 = val;
294 break;
295 case UCR4:
296 sport->ucr4 = val;
297 break;
298 case UFCR:
299 sport->ufcr = val;
300 break;
301 default:
302 break;
303 }
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100304 writel(val, sport->port.membase + offset);
305}
306
307static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
308{
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +0100309 switch (offset) {
310 case UCR1:
311 return sport->ucr1;
312 break;
313 case UCR2:
314 /*
315 * UCR2_SRST is the only bit in the cached registers that might
316 * differ from the value that was last written. As it only
317 * clears after being set, reread conditionally.
318 */
319 if (sport->ucr2 & UCR2_SRST)
320 sport->ucr2 = readl(sport->port.membase + offset);
321 return sport->ucr2;
322 break;
323 case UCR3:
324 return sport->ucr3;
325 break;
326 case UCR4:
327 return sport->ucr4;
328 break;
329 case UFCR:
330 return sport->ufcr;
331 break;
332 default:
333 return readl(sport->port.membase + offset);
334 }
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100335}
336
Shawn Guofe6b5402011-06-25 02:04:33 +0800337static inline unsigned uts_reg(struct imx_port *sport)
338{
339 return sport->devdata->uts_reg;
340}
341
342static inline int is_imx1_uart(struct imx_port *sport)
343{
344 return sport->devdata->devtype == IMX1_UART;
345}
346
347static inline int is_imx21_uart(struct imx_port *sport)
348{
349 return sport->devdata->devtype == IMX21_UART;
350}
351
Martyn Welch1c06bde62016-09-01 11:30:46 +0200352static inline int is_imx53_uart(struct imx_port *sport)
353{
354 return sport->devdata->devtype == IMX53_UART;
355}
356
Huang Shijiea496e622013-07-08 17:14:17 +0800357static inline int is_imx6q_uart(struct imx_port *sport)
358{
359 return sport->devdata->devtype == IMX6Q_UART;
360}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200362 * Save and restore functions for UCR1, UCR2 and UCR3 registers
363 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200364#if defined(CONFIG_SERIAL_IMX_CONSOLE)
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100365static void imx_port_ucrs_save(struct imx_port *sport,
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200366 struct imx_port_ucrs *ucr)
367{
368 /* save control registers */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100369 ucr->ucr1 = imx_uart_readl(sport, UCR1);
370 ucr->ucr2 = imx_uart_readl(sport, UCR2);
371 ucr->ucr3 = imx_uart_readl(sport, UCR3);
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200372}
373
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100374static void imx_port_ucrs_restore(struct imx_port *sport,
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200375 struct imx_port_ucrs *ucr)
376{
377 /* restore control registers */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100378 imx_uart_writel(sport, ucr->ucr1, UCR1);
379 imx_uart_writel(sport, ucr->ucr2, UCR2);
380 imx_uart_writel(sport, ucr->ucr3, UCR3);
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200381}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300382#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200383
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100384static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
385{
Fabio Estevambc2be232017-01-30 09:12:12 -0200386 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100387
Ian Jamisona0983c72017-09-21 10:13:12 +0200388 sport->port.mctrl |= TIOCM_RTS;
389 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100390}
391
392static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
393{
Fabio Estevambc2be232017-01-30 09:12:12 -0200394 *ucr2 &= ~UCR2_CTSC;
395 *ucr2 |= UCR2_CTS;
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100396
Ian Jamisona0983c72017-09-21 10:13:12 +0200397 sport->port.mctrl &= ~TIOCM_RTS;
398 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100399}
400
401static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
402{
403 *ucr2 |= UCR2_CTSC;
404}
405
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100406/* called with port.lock taken and irqs off */
Russell Kingb129a8c2005-08-31 10:12:14 +0100407static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
409 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100410 unsigned long temp;
411
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700412 /*
413 * We are maybe in the SMP context, so if the DMA TX thread is running
414 * on other cpu, we have to wait for it to finish.
415 */
Uwe Kleine-König686351f2018-03-02 11:07:21 +0100416 if (sport->dma_is_txing)
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700417 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800418
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100419 temp = imx_uart_readl(sport, UCR1);
420 imx_uart_writel(sport, temp & ~UCR1_TXMPTYEN, UCR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100421
422 /* in rs485 mode disable transmitter if shifter is empty */
423 if (port->rs485.flags & SER_RS485_ENABLED &&
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100424 imx_uart_readl(sport, USR2) & USR2_TXDC) {
425 temp = imx_uart_readl(sport, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100426 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100427 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200428 else
429 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200430 temp |= UCR2_RXEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100431 imx_uart_writel(sport, temp, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100432
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100433 temp = imx_uart_readl(sport, UCR4);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100434 temp &= ~UCR4_TCEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100435 imx_uart_writel(sport, temp, UCR4);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100439/* called with port.lock taken and irqs off */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440static void imx_stop_rx(struct uart_port *port)
441{
442 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100443 unsigned long temp;
444
Uwe Kleine-König686351f2018-03-02 11:07:21 +0100445 if (sport->dma_is_rxing) {
Huang Shijie45564a62014-09-19 15:33:12 +0800446 if (sport->port.suspended) {
447 dmaengine_terminate_all(sport->dma_chan_rx);
448 sport->dma_is_rxing = 0;
449 } else {
450 return;
451 }
452 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800453
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100454 temp = imx_uart_readl(sport, UCR2);
455 imx_uart_writel(sport, temp & ~UCR2_RXEN, UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800456
457 /* disable the `Receiver Ready Interrrupt` */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100458 temp = imx_uart_readl(sport, UCR1);
459 imx_uart_writel(sport, temp & ~UCR1_RRDYEN, UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460}
461
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100462/* called with port.lock taken and irqs off */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463static void imx_enable_ms(struct uart_port *port)
464{
465 struct imx_port *sport = (struct imx_port *)port;
466
467 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100468
469 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470}
471
Jiada Wang91a1a902014-12-09 18:11:36 +0900472static void imx_dma_tx(struct imx_port *sport);
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100473
474/* called with port.lock taken and irqs off */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475static inline void imx_transmit_buffer(struct imx_port *sport)
476{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700477 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900478 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400480 if (sport->port.x_char) {
481 /* Send next char */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100482 imx_uart_writel(sport, sport->port.x_char, URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900483 sport->port.icount.tx++;
484 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400485 return;
486 }
487
488 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
489 imx_stop_tx(&sport->port);
490 return;
491 }
492
Jiada Wang91a1a902014-12-09 18:11:36 +0900493 if (sport->dma_is_enabled) {
494 /*
495 * We've just sent a X-char Ensure the TX DMA is enabled
496 * and the TX IRQ is disabled.
497 **/
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100498 temp = imx_uart_readl(sport, UCR1);
Jiada Wang91a1a902014-12-09 18:11:36 +0900499 temp &= ~UCR1_TXMPTYEN;
500 if (sport->dma_is_txing) {
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +0100501 temp |= UCR1_TXDMAEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100502 imx_uart_writel(sport, temp, UCR1);
Jiada Wang91a1a902014-12-09 18:11:36 +0900503 } else {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100504 imx_uart_writel(sport, temp, UCR1);
Jiada Wang91a1a902014-12-09 18:11:36 +0900505 imx_dma_tx(sport);
506 }
507 }
508
Ian Jamison5aabd3b2017-08-28 09:02:29 +0100509 if (sport->dma_is_txing)
510 return;
511
512 while (!uart_circ_empty(xmit) &&
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100513 !(imx_uart_readl(sport, uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 /* send xmit->buf[xmit->tail]
515 * out the port here */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100516 imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100517 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800519 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Fabian Godehardt977757312009-06-11 14:37:19 +0100521 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
522 uart_write_wakeup(&sport->port);
523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100525 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526}
527
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800528static void dma_tx_callback(void *data)
529{
530 struct imx_port *sport = data;
531 struct scatterlist *sgl = &sport->tx_sgl[0];
532 struct circ_buf *xmit = &sport->port.state->xmit;
533 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900534 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800535
Dirk Behme42f752b2014-12-09 18:11:28 +0900536 spin_lock_irqsave(&sport->port.lock, flags);
537
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800538 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
539
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100540 temp = imx_uart_readl(sport, UCR1);
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +0100541 temp &= ~UCR1_TXDMAEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100542 imx_uart_writel(sport, temp, UCR1);
Dirk Behmea2c718c2014-12-09 18:11:31 +0900543
Dirk Behme42f752b2014-12-09 18:11:28 +0900544 /* update the stat */
545 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
546 sport->port.icount.tx += sport->tx_bytes;
547
548 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
549
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800550 sport->dma_is_txing = 0;
551
Jiada Wangd64b8602014-12-09 18:11:29 +0900552 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
553 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700554
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900555 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
556 imx_dma_tx(sport);
Uwe Kleine-König64432a82017-07-18 14:01:52 +0200557
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900558 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800559}
560
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100561/* called with port.lock taken and irqs off */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800562static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800563{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800564 struct circ_buf *xmit = &sport->port.state->xmit;
565 struct scatterlist *sgl = sport->tx_sgl;
566 struct dma_async_tx_descriptor *desc;
567 struct dma_chan *chan = sport->dma_chan_tx;
568 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900569 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800570 int ret;
571
Dirk Behme42f752b2014-12-09 18:11:28 +0900572 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800573 return;
574
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800575 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800576
Dirk Behme7942f852014-12-09 18:11:25 +0900577 if (xmit->tail < xmit->head) {
578 sport->dma_tx_nents = 1;
579 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
580 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800581 sport->dma_tx_nents = 2;
582 sg_init_table(sgl, 2);
583 sg_set_buf(sgl, xmit->buf + xmit->tail,
584 UART_XMIT_SIZE - xmit->tail);
585 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800586 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800587
588 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
589 if (ret == 0) {
590 dev_err(dev, "DMA mapping error for TX.\n");
591 return;
592 }
593 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
594 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
595 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900596 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
597 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800598 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
599 return;
600 }
601 desc->callback = dma_tx_callback;
602 desc->callback_param = sport;
603
604 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
605 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900606
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100607 temp = imx_uart_readl(sport, UCR1);
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +0100608 temp |= UCR1_TXDMAEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100609 imx_uart_writel(sport, temp, UCR1);
Dirk Behmea2c718c2014-12-09 18:11:31 +0900610
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800611 /* fire it */
612 sport->dma_is_txing = 1;
613 dmaengine_submit(desc);
614 dma_async_issue_pending(chan);
615 return;
616}
617
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100618/* called with port.lock taken and irqs off */
Russell Kingb129a8c2005-08-31 10:12:14 +0100619static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
621 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100622 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100624 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100625 temp = imx_uart_readl(sport, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100626 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100627 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200628 else
629 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200630 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
631 temp &= ~UCR2_RXEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100632 imx_uart_writel(sport, temp, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100633
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100634 /* enable transmitter and shifter empty irq */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100635 temp = imx_uart_readl(sport, UCR4);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100636 temp |= UCR4_TCEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100637 imx_uart_writel(sport, temp, UCR4);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100638 }
639
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800640 if (!sport->dma_is_enabled) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100641 temp = imx_uart_readl(sport, UCR1);
642 imx_uart_writel(sport, temp | UCR1_TXMPTYEN, UCR1);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800645 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900646 if (sport->port.x_char) {
647 /* We have X-char to send, so enable TX IRQ and
648 * disable TX DMA to let TX interrupt to send X-char */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100649 temp = imx_uart_readl(sport, UCR1);
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +0100650 temp &= ~UCR1_TXDMAEN;
Jiada Wang91a1a902014-12-09 18:11:36 +0900651 temp |= UCR1_TXMPTYEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100652 imx_uart_writel(sport, temp, UCR1);
Jiada Wang91a1a902014-12-09 18:11:36 +0900653 return;
654 }
655
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400656 if (!uart_circ_empty(&port->state->xmit) &&
657 !uart_tx_stopped(port))
658 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800659 return;
660 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661}
662
David Howells7d12e782006-10-05 14:55:46 +0100663static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100664{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800665 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200666 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100667 unsigned long flags;
668
669 spin_lock_irqsave(&sport->port.lock, flags);
670
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100671 imx_uart_writel(sport, USR1_RTSD, USR1);
672 val = imx_uart_readl(sport, USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100673 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700674 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100675
676 spin_unlock_irqrestore(&sport->port.lock, flags);
677 return IRQ_HANDLED;
678}
679
David Howells7d12e782006-10-05 14:55:46 +0100680static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800682 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 unsigned long flags;
684
Sachin Kamat82313e62013-01-07 10:25:02 +0530685 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530687 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 return IRQ_HANDLED;
689}
690
David Howells7d12e782006-10-05 14:55:46 +0100691static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
693 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530694 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100695 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100696 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Sachin Kamat82313e62013-01-07 10:25:02 +0530698 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100700 while (imx_uart_readl(sport, USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 flg = TTY_NORMAL;
702 sport->port.icount.rx++;
703
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100704 rx = imx_uart_readl(sport, URXD0);
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100705
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100706 temp = imx_uart_readl(sport, USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100707 if (temp & USR2_BRCD) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100708 imx_uart_writel(sport, USR2_BRCD, USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100709 if (uart_handle_break(&sport->port))
710 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 }
712
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100713 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100714 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Hui Wang019dc9e2011-08-24 17:41:47 +0800716 if (unlikely(rx & URXD_ERR)) {
717 if (rx & URXD_BRK)
718 sport->port.icount.brk++;
719 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100720 sport->port.icount.parity++;
721 else if (rx & URXD_FRMERR)
722 sport->port.icount.frame++;
723 if (rx & URXD_OVRRUN)
724 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
Sascha Hauer864eeed2008-04-17 08:39:22 +0100726 if (rx & sport->port.ignore_status_mask) {
727 if (++ignored > 100)
728 goto out;
729 continue;
730 }
731
Eric Nelson8d267fd2014-12-18 12:37:13 -0700732 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100733
Hui Wang019dc9e2011-08-24 17:41:47 +0800734 if (rx & URXD_BRK)
735 flg = TTY_BREAK;
736 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100737 flg = TTY_PARITY;
738 else if (rx & URXD_FRMERR)
739 flg = TTY_FRAME;
740 if (rx & URXD_OVRRUN)
741 flg = TTY_OVERRUN;
742
743#ifdef SUPPORT_SYSRQ
744 sport->port.sysrq = 0;
745#endif
746 }
747
Jiada Wang55d86932014-12-09 18:11:22 +0900748 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
749 goto out;
750
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200751 if (tty_insert_flip_char(port, rx, flg) == 0)
752 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530756 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100757 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759}
760
Nandor Han41d98b52016-08-08 15:38:28 +0300761static void clear_rx_errors(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800762
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100763/*
764 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
765 */
766static unsigned int imx_get_hwmctrl(struct imx_port *sport)
767{
768 unsigned int tmp = TIOCM_DSR;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100769 unsigned usr1 = imx_uart_readl(sport, USR1);
770 unsigned usr2 = imx_uart_readl(sport, USR2);
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100771
772 if (usr1 & USR1_RTSS)
773 tmp |= TIOCM_CTS;
774
775 /* in DCE mode DCDIN is always 0 */
Sascha Hauer4b75f802016-09-26 15:55:31 +0200776 if (!(usr2 & USR2_DCDIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100777 tmp |= TIOCM_CAR;
778
779 if (sport->dte_mode)
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100780 if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100781 tmp |= TIOCM_RI;
782
783 return tmp;
784}
785
786/*
787 * Handle any change of modem status signal since we were last called.
788 */
789static void imx_mctrl_check(struct imx_port *sport)
790{
791 unsigned int status, changed;
792
793 status = imx_get_hwmctrl(sport);
794 changed = status ^ sport->old_status;
795
796 if (changed == 0)
797 return;
798
799 sport->old_status = status;
800
801 if (changed & TIOCM_RI && status & TIOCM_RI)
802 sport->port.icount.rng++;
803 if (changed & TIOCM_DSR)
804 sport->port.icount.dsr++;
805 if (changed & TIOCM_CAR)
806 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
807 if (changed & TIOCM_CTS)
808 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
809
810 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
811}
812
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200813static irqreturn_t imx_int(int irq, void *dev_id)
814{
815 struct imx_port *sport = dev_id;
Uwe Kleine-König43776892018-02-18 22:02:44 +0100816 unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100817 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200818
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100819 usr1 = imx_uart_readl(sport, USR1);
820 usr2 = imx_uart_readl(sport, USR2);
821 ucr1 = imx_uart_readl(sport, UCR1);
822 ucr2 = imx_uart_readl(sport, UCR2);
823 ucr3 = imx_uart_readl(sport, UCR3);
824 ucr4 = imx_uart_readl(sport, UCR4);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200825
Uwe Kleine-König43776892018-02-18 22:02:44 +0100826 /*
827 * Even if a condition is true that can trigger an irq only handle it if
828 * the respective irq source is enabled. This prevents some undesired
829 * actions, for example if a character that sits in the RX FIFO and that
830 * should be fetched via DMA is tried to be fetched using PIO. Or the
831 * receiver is currently off and so reading from URXD0 results in an
832 * exception. So just mask the (raw) status bits for disabled irqs.
833 */
834 if ((ucr1 & UCR1_RRDYEN) == 0)
835 usr1 &= ~USR1_RRDY;
836 if ((ucr2 & UCR2_ATEN) == 0)
837 usr1 &= ~USR1_AGTIM;
838 if ((ucr1 & UCR1_TXMPTYEN) == 0)
839 usr1 &= ~USR1_TRDY;
840 if ((ucr4 & UCR4_TCEN) == 0)
841 usr2 &= ~USR2_TXDC;
842 if ((ucr3 & UCR3_DTRDEN) == 0)
843 usr1 &= ~USR1_DTRD;
844 if ((ucr1 & UCR1_RTSDEN) == 0)
845 usr1 &= ~USR1_RTSD;
846 if ((ucr3 & UCR3_AWAKEN) == 0)
847 usr1 &= ~USR1_AWAKE;
848 if ((ucr4 & UCR4_OREN) == 0)
849 usr2 &= ~USR2_ORE;
850
851 if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
Troy Kisky9ce99a32017-10-20 14:20:20 -0700852 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100853 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800854 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200855
Uwe Kleine-König43776892018-02-18 22:02:44 +0100856 if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200857 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100858 ret = IRQ_HANDLED;
859 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200860
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100861 if (usr1 & USR1_DTRD) {
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100862 unsigned long flags;
863
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100864 imx_uart_writel(sport, USR1_DTRD, USR1);
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100865
866 spin_lock_irqsave(&sport->port.lock, flags);
867 imx_mctrl_check(sport);
868 spin_unlock_irqrestore(&sport->port.lock, flags);
869
870 ret = IRQ_HANDLED;
871 }
872
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100873 if (usr1 & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200874 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100875 ret = IRQ_HANDLED;
876 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200877
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100878 if (usr1 & USR1_AWAKE) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100879 imx_uart_writel(sport, USR1_AWAKE, USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100880 ret = IRQ_HANDLED;
881 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200882
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100883 if (usr2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200884 sport->port.icount.overrun++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100885 imx_uart_writel(sport, USR2_ORE, USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100886 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200887 }
888
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100889 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200890}
891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892/*
893 * Return TIOCSER_TEMT when transmitter is not busy.
894 */
895static unsigned int imx_tx_empty(struct uart_port *port)
896{
897 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800898 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100900 ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800901
902 /* If the TX DMA is working, return 0. */
Uwe Kleine-König686351f2018-03-02 11:07:21 +0100903 if (sport->dma_is_txing)
Huang Shijie1ce43e52013-10-11 18:30:59 +0800904 ret = 0;
905
906 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907}
908
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100909/* called with port.lock taken and irqs off */
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100910static unsigned int imx_get_mctrl(struct uart_port *port)
911{
912 struct imx_port *sport = (struct imx_port *)port;
913 unsigned int ret = imx_get_hwmctrl(sport);
914
915 mctrl_gpio_get(sport->gpios, &ret);
916
917 return ret;
918}
919
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100920/* called with port.lock taken and irqs off */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
922{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100923 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100924 unsigned long temp;
925
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100926 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100927 temp = imx_uart_readl(sport, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100928 temp &= ~(UCR2_CTS | UCR2_CTSC);
929 if (mctrl & TIOCM_RTS)
930 temp |= UCR2_CTS | UCR2_CTSC;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100931 imx_uart_writel(sport, temp, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100932 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800933
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100934 temp = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200935 if (!(mctrl & TIOCM_DTR))
936 temp |= UCR3_DSR;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100937 imx_uart_writel(sport, temp, UCR3);
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200938
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100939 temp = imx_uart_readl(sport, uts_reg(sport)) & ~UTS_LOOP;
Huang Shijie6b471a92013-11-29 17:29:24 +0800940 if (mctrl & TIOCM_LOOP)
941 temp |= UTS_LOOP;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100942 imx_uart_writel(sport, temp, uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100943
944 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945}
946
947/*
948 * Interrupts always disabled.
949 */
950static void imx_break_ctl(struct uart_port *port, int break_state)
951{
952 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100953 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
955 spin_lock_irqsave(&sport->port.lock, flags);
956
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100957 temp = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100958
Sachin Kamat82313e62013-01-07 10:25:02 +0530959 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100960 temp |= UCR1_SNDBRK;
961
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100962 imx_uart_writel(sport, temp, UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963
964 spin_unlock_irqrestore(&sport->port.lock, flags);
965}
966
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200967/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200968 * This is our per-port timeout handler, for checking the
969 * modem status signals.
970 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700971static void imx_timeout(struct timer_list *t)
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200972{
Kees Cooke99e88a2017-10-16 14:43:17 -0700973 struct imx_port *sport = from_timer(sport, t, timer);
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200974 unsigned long flags;
975
976 if (sport->port.state) {
977 spin_lock_irqsave(&sport->port.lock, flags);
978 imx_mctrl_check(sport);
979 spin_unlock_irqrestore(&sport->port.lock, flags);
980
981 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
982 }
983}
984
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +0200985#define RX_BUF_SIZE (PAGE_SIZE)
986
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800987/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200988 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800989 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200990 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800991 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200992 * Condition [2] is triggered when a character has been sitting in the FIFO
993 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800994 */
995static void dma_rx_callback(void *data)
996{
997 struct imx_port *sport = data;
998 struct dma_chan *chan = sport->dma_chan_rx;
999 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +08001000 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001001 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +03001002 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001003 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +03001004 unsigned int w_bytes = 0;
1005 unsigned int r_bytes;
1006 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001007
Huang Shijief0ef8832013-10-11 18:31:01 +08001008 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bcee2015-05-19 10:54:09 +02001009
Nandor Han9d297232016-08-08 15:38:27 +03001010 if (status == DMA_ERROR) {
Nandor Han41d98b52016-08-08 15:38:28 +03001011 clear_rx_errors(sport);
Nandor Han9d297232016-08-08 15:38:27 +03001012 return;
Robin Gongee5e7c12014-12-09 18:11:33 +09001013 }
Lucas Stach976b39c2015-09-04 17:52:39 +02001014
Nandor Han9d297232016-08-08 15:38:27 +03001015 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1016
1017 /*
1018 * The state-residue variable represents the empty space
1019 * relative to the entire buffer. Taking this in consideration
1020 * the head is always calculated base on the buffer total
1021 * length - DMA transaction residue. The UART script from the
1022 * SDMA firmware will jump to the next buffer descriptor,
1023 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
1024 * Taking this in consideration the tail is always at the
1025 * beginning of the buffer descriptor that contains the head.
1026 */
1027
1028 /* Calculate the head */
1029 rx_ring->head = sg_dma_len(sgl) - state.residue;
1030
1031 /* Calculate the tail. */
1032 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1033 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1034
1035 if (rx_ring->head <= sg_dma_len(sgl) &&
1036 rx_ring->head > rx_ring->tail) {
1037
1038 /* Move data from tail to head */
1039 r_bytes = rx_ring->head - rx_ring->tail;
1040
1041 /* CPU claims ownership of RX DMA buffer */
1042 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1043 DMA_FROM_DEVICE);
1044
1045 w_bytes = tty_insert_flip_string(port,
1046 sport->rx_buf + rx_ring->tail, r_bytes);
1047
1048 /* UART retrieves ownership of RX DMA buffer */
1049 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1050 DMA_FROM_DEVICE);
1051
1052 if (w_bytes != r_bytes)
1053 sport->port.icount.buf_overrun++;
1054
1055 sport->port.icount.rx += w_bytes;
1056 } else {
1057 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1058 WARN_ON(rx_ring->head <= rx_ring->tail);
1059 }
1060 }
1061
1062 if (w_bytes) {
1063 tty_flip_buffer_push(port);
1064 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1065 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001066}
1067
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001068/* RX DMA buffer periods */
1069#define RX_DMA_PERIODS 4
1070
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001071static int start_rx_dma(struct imx_port *sport)
1072{
1073 struct scatterlist *sgl = &sport->rx_sgl;
1074 struct dma_chan *chan = sport->dma_chan_rx;
1075 struct device *dev = sport->port.dev;
1076 struct dma_async_tx_descriptor *desc;
1077 int ret;
1078
Nandor Han9d297232016-08-08 15:38:27 +03001079 sport->rx_ring.head = 0;
1080 sport->rx_ring.tail = 0;
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001081 sport->rx_periods = RX_DMA_PERIODS;
Nandor Han9d297232016-08-08 15:38:27 +03001082
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001083 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001084 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1085 if (ret == 0) {
1086 dev_err(dev, "DMA mapping error for RX.\n");
1087 return -EINVAL;
1088 }
Nandor Han9d297232016-08-08 15:38:27 +03001089
1090 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1091 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1092 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1093
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001094 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001095 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001096 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1097 return -EINVAL;
1098 }
1099 desc->callback = dma_rx_callback;
1100 desc->callback_param = sport;
1101
1102 dev_dbg(dev, "RX: prepare for the DMA.\n");
Romain Perier4139fd72017-09-28 11:03:49 +01001103 sport->dma_is_rxing = 1;
Nandor Han9d297232016-08-08 15:38:27 +03001104 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001105 dma_async_issue_pending(chan);
1106 return 0;
1107}
1108
Nandor Han41d98b52016-08-08 15:38:28 +03001109static void clear_rx_errors(struct imx_port *sport)
1110{
Troy Kisky45ca6732018-02-23 18:27:50 -08001111 struct tty_port *port = &sport->port.state->port;
Nandor Han41d98b52016-08-08 15:38:28 +03001112 unsigned int status_usr1, status_usr2;
1113
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001114 status_usr1 = imx_uart_readl(sport, USR1);
1115 status_usr2 = imx_uart_readl(sport, USR2);
Nandor Han41d98b52016-08-08 15:38:28 +03001116
1117 if (status_usr2 & USR2_BRCD) {
1118 sport->port.icount.brk++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001119 imx_uart_writel(sport, USR2_BRCD, USR2);
Troy Kisky45ca6732018-02-23 18:27:50 -08001120 uart_handle_break(&sport->port);
1121 if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
1122 sport->port.icount.buf_overrun++;
1123 tty_flip_buffer_push(port);
1124 } else {
1125 dev_err(sport->port.dev, "DMA transaction error.\n");
1126 if (status_usr1 & USR1_FRAMERR) {
1127 sport->port.icount.frame++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001128 imx_uart_writel(sport, USR1_FRAMERR, USR1);
Troy Kisky45ca6732018-02-23 18:27:50 -08001129 } else if (status_usr1 & USR1_PARITYERR) {
1130 sport->port.icount.parity++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001131 imx_uart_writel(sport, USR1_PARITYERR, USR1);
Troy Kisky45ca6732018-02-23 18:27:50 -08001132 }
Nandor Han41d98b52016-08-08 15:38:28 +03001133 }
1134
1135 if (status_usr2 & USR2_ORE) {
1136 sport->port.icount.overrun++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001137 imx_uart_writel(sport, USR2_ORE, USR2);
Nandor Han41d98b52016-08-08 15:38:28 +03001138 }
1139
1140}
1141
Lucas Stachcc323822015-09-04 17:52:37 +02001142#define TXTL_DEFAULT 2 /* reset default */
1143#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001144#define TXTL_DMA 8 /* DMA burst setting */
1145#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001146
1147static void imx_setup_ufcr(struct imx_port *sport,
1148 unsigned char txwl, unsigned char rxwl)
1149{
1150 unsigned int val;
1151
1152 /* set receiver / transmitter trigger level */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001153 val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
Lucas Stachcc323822015-09-04 17:52:37 +02001154 val |= txwl << UFCR_TXTL_SHF | rxwl;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001155 imx_uart_writel(sport, val, UFCR);
Lucas Stachcc323822015-09-04 17:52:37 +02001156}
1157
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001158static void imx_uart_dma_exit(struct imx_port *sport)
1159{
1160 if (sport->dma_chan_rx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001161 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001162 dma_release_channel(sport->dma_chan_rx);
1163 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001164 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001165 kfree(sport->rx_buf);
1166 sport->rx_buf = NULL;
1167 }
1168
1169 if (sport->dma_chan_tx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001170 dmaengine_terminate_sync(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001171 dma_release_channel(sport->dma_chan_tx);
1172 sport->dma_chan_tx = NULL;
1173 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001174}
1175
1176static int imx_uart_dma_init(struct imx_port *sport)
1177{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001178 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001179 struct device *dev = sport->port.dev;
1180 int ret;
1181
1182 /* Prepare for RX : */
1183 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1184 if (!sport->dma_chan_rx) {
1185 dev_dbg(dev, "cannot get the DMA channel.\n");
1186 ret = -EINVAL;
1187 goto err;
1188 }
1189
1190 slave_config.direction = DMA_DEV_TO_MEM;
1191 slave_config.src_addr = sport->port.mapbase + URXD0;
1192 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001193 /* one byte less than the watermark level to enable the aging timer */
1194 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001195 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1196 if (ret) {
1197 dev_err(dev, "error in RX dma configuration.\n");
1198 goto err;
1199 }
1200
Martyn Welchf654b23c2017-09-28 11:07:40 +01001201 sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001202 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001203 ret = -ENOMEM;
1204 goto err;
1205 }
Nandor Han9d297232016-08-08 15:38:27 +03001206 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001207
1208 /* Prepare for TX : */
1209 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1210 if (!sport->dma_chan_tx) {
1211 dev_err(dev, "cannot get the TX DMA channel!\n");
1212 ret = -EINVAL;
1213 goto err;
1214 }
1215
1216 slave_config.direction = DMA_MEM_TO_DEV;
1217 slave_config.dst_addr = sport->port.mapbase + URTX0;
1218 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001219 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001220 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1221 if (ret) {
1222 dev_err(dev, "error in TX dma configuration.");
1223 goto err;
1224 }
1225
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001226 return 0;
1227err:
1228 imx_uart_dma_exit(sport);
1229 return ret;
1230}
1231
1232static void imx_enable_dma(struct imx_port *sport)
1233{
1234 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001235
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001236 /* set UCR1 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001237 temp = imx_uart_readl(sport, UCR1);
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +01001238 temp |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001239 imx_uart_writel(sport, temp, UCR1);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001240
Lucas Stach184bd702015-09-04 17:52:40 +02001241 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1242
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001243 sport->dma_is_enabled = 1;
1244}
1245
1246static void imx_disable_dma(struct imx_port *sport)
1247{
1248 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001249
1250 /* clear UCR1 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001251 temp = imx_uart_readl(sport, UCR1);
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +01001252 temp &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001253 imx_uart_writel(sport, temp, UCR1);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001254
1255 /* clear UCR2 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001256 temp = imx_uart_readl(sport, UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001257 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001258 imx_uart_writel(sport, temp, UCR2);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001259
Lucas Stach184bd702015-09-04 17:52:40 +02001260 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1261
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001262 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001263}
1264
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001265/* half the RX buffer size */
1266#define CTSTL 16
1267
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268static int imx_startup(struct uart_port *port)
1269{
1270 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001271 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001272 unsigned long flags, temp;
Uwe Kleine-König4238c002018-02-18 22:02:45 +01001273 int dma_is_inited = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Huang Shijie1cf93e02013-06-28 13:39:42 +08001275 retval = clk_prepare_enable(sport->clk_per);
1276 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001277 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001278 retval = clk_prepare_enable(sport->clk_ipg);
1279 if (retval) {
1280 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001281 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001282 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001283
Lucas Stachcc323822015-09-04 17:52:37 +02001284 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
1286 /* disable the DREN bit (Data Ready interrupt enable) before
1287 * requesting IRQs
1288 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001289 temp = imx_uart_readl(sport, UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001290
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001291 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301292 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1293 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001294
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001295 imx_uart_writel(sport, temp & ~UCR4_DREN, UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
Lucas Stach7e115772015-09-04 17:52:42 +02001297 /* Can we enable the DMA support? */
Uwe Kleine-König4238c002018-02-18 22:02:45 +01001298 if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
1299 dma_is_inited = 1;
Lucas Stach7e115772015-09-04 17:52:42 +02001300
Jiada Wang53794182015-04-13 18:31:43 +09001301 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001302 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001303 i = 100;
1304
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001305 temp = imx_uart_readl(sport, UCR2);
Fabio Estevam458e2c82015-07-27 15:15:59 -03001306 temp &= ~UCR2_SRST;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001307 imx_uart_writel(sport, temp, UCR2);
Fabio Estevam458e2c82015-07-27 15:15:59 -03001308
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001309 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
Fabio Estevam458e2c82015-07-27 15:15:59 -03001310 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 /*
1313 * Finally, clear and enable interrupts
1314 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001315 imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
1316 imx_uart_writel(sport, USR2_ORE, USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
Uwe Kleine-König42afa622018-02-18 22:02:46 +01001318 if (dma_is_inited)
Lucas Stach7e115772015-09-04 17:52:42 +02001319 imx_enable_dma(sport);
1320
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001321 temp = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
Troy Kisky1f043572017-11-16 11:14:53 -07001322 if (!sport->dma_is_enabled)
1323 temp |= UCR1_RRDYEN;
1324 temp |= UCR1_UARTEN;
Nandor Han6376cd32017-06-28 15:59:36 +02001325 if (sport->have_rtscts)
1326 temp |= UCR1_RTSDEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001327
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001328 imx_uart_writel(sport, temp, UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001330 temp = imx_uart_readl(sport, UCR4) & ~UCR4_OREN;
Troy Kisky1f043572017-11-16 11:14:53 -07001331 if (!sport->dma_is_enabled)
1332 temp |= UCR4_OREN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001333 imx_uart_writel(sport, temp, UCR4);
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001334
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001335 temp = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001336 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001337 if (!sport->have_rtscts)
1338 temp |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001339 /*
1340 * make sure the edge sensitive RTS-irq is disabled,
1341 * we're using RTSD instead.
1342 */
1343 if (!is_imx1_uart(sport))
1344 temp &= ~UCR2_RTSEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001345 imx_uart_writel(sport, temp, UCR2);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001346
Huang Shijiea496e622013-07-08 17:14:17 +08001347 if (!is_imx1_uart(sport)) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001348 temp = imx_uart_readl(sport, UCR3);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001349
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001350 temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001351
1352 if (sport->dte_mode)
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001353 /* disable broken interrupts */
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001354 temp &= ~(UCR3_RI | UCR3_DCD);
1355
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001356 imx_uart_writel(sport, temp, UCR3);
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001357 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001358
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 /*
1360 * Enable modem status interrupts
1361 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 imx_enable_ms(&sport->port);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001363
1364 /*
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001365 * Start RX DMA immediately instead of waiting for RX FIFO interrupts.
1366 * In our iMX53 the average delay for the first reception dropped from
1367 * approximately 35000 microseconds to 1000 microseconds.
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001368 */
Troy Kisky1f043572017-11-16 11:14:53 -07001369 if (sport->dma_is_enabled)
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001370 start_rx_dma(sport);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001371
Sachin Kamat82313e62013-01-07 10:25:02 +05301372 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
1374 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375}
1376
1377static void imx_shutdown(struct uart_port *port)
1378{
1379 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001380 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001381 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001383 if (sport->dma_is_enabled) {
Nandor Han9d297232016-08-08 15:38:27 +03001384 sport->dma_is_rxing = 0;
1385 sport->dma_is_txing = 0;
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001386 dmaengine_terminate_sync(sport->dma_chan_tx);
1387 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001388
Jiada Wang73631812014-12-09 18:11:23 +09001389 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001390 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001391 imx_stop_rx(port);
1392 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001393 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001394 imx_uart_dma_exit(sport);
1395 }
1396
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001397 mctrl_gpio_disable_ms(sport->gpios);
1398
Xinyu Chen9ec18822012-08-27 09:36:51 +02001399 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001400 temp = imx_uart_readl(sport, UCR2);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001401 temp &= ~(UCR2_TXEN);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001402 imx_uart_writel(sport, temp, UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001403 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001404
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 /*
1406 * Stop our timer.
1407 */
1408 del_timer_sync(&sport->timer);
1409
1410 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 * Disable all interrupts, port and break condition.
1412 */
1413
Xinyu Chen9ec18822012-08-27 09:36:51 +02001414 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001415 temp = imx_uart_readl(sport, UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001416 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001417
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001418 imx_uart_writel(sport, temp, UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001419 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001420
Huang Shijie1cf93e02013-06-28 13:39:42 +08001421 clk_disable_unprepare(sport->clk_per);
1422 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423}
1424
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +01001425/* called with port.lock taken and irqs off */
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001426static void imx_flush_buffer(struct uart_port *port)
1427{
1428 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001429 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001430 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001431 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001432
Dirk Behme82e86ae2014-12-09 18:11:27 +09001433 if (!sport->dma_chan_tx)
1434 return;
1435
1436 sport->tx_bytes = 0;
1437 dmaengine_terminate_all(sport->dma_chan_tx);
1438 if (sport->dma_is_txing) {
1439 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1440 DMA_TO_DEVICE);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001441 temp = imx_uart_readl(sport, UCR1);
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +01001442 temp &= ~UCR1_TXDMAEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001443 imx_uart_writel(sport, temp, UCR1);
Martyn Welch0f7bdbd2017-09-28 11:38:51 +01001444 sport->dma_is_txing = 0;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001445 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001446
1447 /*
1448 * According to the Reference Manual description of the UART SRST bit:
Martyn Welch263763c2017-10-04 17:13:27 +01001449 *
Fabio Estevam934084a2015-01-13 10:00:26 -02001450 * "Reset the transmit and receive state machines,
1451 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
Martyn Welch263763c2017-10-04 17:13:27 +01001452 * and UTS[6-3]".
1453 *
1454 * We don't need to restore the old values from USR1, USR2, URXD and
1455 * UTXD. UBRC is read only, so only save/restore the other three
1456 * registers.
Fabio Estevam934084a2015-01-13 10:00:26 -02001457 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001458 ubir = imx_uart_readl(sport, UBIR);
1459 ubmr = imx_uart_readl(sport, UBMR);
1460 uts = imx_uart_readl(sport, IMX21_UTS);
Fabio Estevam934084a2015-01-13 10:00:26 -02001461
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001462 temp = imx_uart_readl(sport, UCR2);
Fabio Estevam934084a2015-01-13 10:00:26 -02001463 temp &= ~UCR2_SRST;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001464 imx_uart_writel(sport, temp, UCR2);
Fabio Estevam934084a2015-01-13 10:00:26 -02001465
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001466 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
Fabio Estevam934084a2015-01-13 10:00:26 -02001467 udelay(1);
1468
1469 /* Restore the registers */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001470 imx_uart_writel(sport, ubir, UBIR);
1471 imx_uart_writel(sport, ubmr, UBMR);
1472 imx_uart_writel(sport, uts, IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001473}
1474
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475static void
Alan Cox606d0992006-12-08 02:38:45 -08001476imx_set_termios(struct uart_port *port, struct ktermios *termios,
1477 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478{
1479 struct imx_port *sport = (struct imx_port *)port;
1480 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001481 unsigned long ucr2, old_ucr1, old_ucr2;
1482 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001484 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001485 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001486 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
1488 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 * We only support CS7 and CS8.
1490 */
1491 while ((termios->c_cflag & CSIZE) != CS7 &&
1492 (termios->c_cflag & CSIZE) != CS8) {
1493 termios->c_cflag &= ~CSIZE;
1494 termios->c_cflag |= old_csize;
1495 old_csize = CS8;
1496 }
1497
1498 if ((termios->c_cflag & CSIZE) == CS8)
1499 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1500 else
1501 ucr2 = UCR2_SRST | UCR2_IRTS;
1502
1503 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301504 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001505 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001506
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001507 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001508 /*
1509 * RTS is mandatory for rs485 operation, so keep
1510 * it under manual control and keep transmitter
1511 * disabled.
1512 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001513 if (port->rs485.flags &
1514 SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001515 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001516 else
1517 imx_port_rts_inactive(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001518 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001519 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001520 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001521 } else {
1522 termios->c_cflag &= ~CRTSCTS;
1523 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001524 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001525 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001526 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001527 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001528 else
1529 imx_port_rts_inactive(sport, &ucr2);
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001530 }
1531
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
1533 if (termios->c_cflag & CSTOPB)
1534 ucr2 |= UCR2_STPB;
1535 if (termios->c_cflag & PARENB) {
1536 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001537 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 ucr2 |= UCR2_PROE;
1539 }
1540
Eric Miao995234d2011-12-23 05:39:27 +08001541 del_timer_sync(&sport->timer);
1542
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 /*
1544 * Ask the core to calculate the divisor for us.
1545 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001546 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 quot = uart_get_divisor(port, baud);
1548
1549 spin_lock_irqsave(&sport->port.lock, flags);
1550
1551 sport->port.read_status_mask = 0;
1552 if (termios->c_iflag & INPCK)
1553 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1554 if (termios->c_iflag & (BRKINT | PARMRK))
1555 sport->port.read_status_mask |= URXD_BRK;
1556
1557 /*
1558 * Characters to ignore
1559 */
1560 sport->port.ignore_status_mask = 0;
1561 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001562 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 if (termios->c_iflag & IGNBRK) {
1564 sport->port.ignore_status_mask |= URXD_BRK;
1565 /*
1566 * If we're ignoring parity and break indicators,
1567 * ignore overruns too (for real raw support).
1568 */
1569 if (termios->c_iflag & IGNPAR)
1570 sport->port.ignore_status_mask |= URXD_OVRRUN;
1571 }
1572
Jiada Wang55d86932014-12-09 18:11:22 +09001573 if ((termios->c_cflag & CREAD) == 0)
1574 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1575
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 /*
1577 * Update the per-port timeout.
1578 */
1579 uart_update_timeout(port, termios->c_cflag, baud);
1580
1581 /*
1582 * disable interrupts and drain transmitter
1583 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001584 old_ucr1 = imx_uart_readl(sport, UCR1);
1585 imx_uart_writel(sport,
1586 old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1587 UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001589 while (!(imx_uart_readl(sport, USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 barrier();
1591
1592 /* then, disable everything */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001593 old_ucr2 = imx_uart_readl(sport, UCR2);
1594 imx_uart_writel(sport, old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN), UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001595 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001597 /* custom-baudrate handling */
1598 div = sport->port.uartclk / (baud * 16);
1599 if (baud == 38400 && quot != div)
1600 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001601
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001602 div = sport->port.uartclk / (baud * 16);
1603 if (div > 7)
1604 div = 7;
1605 if (!div)
1606 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001607
Oskar Schirmer534fca02009-06-11 14:52:23 +01001608 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1609 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001610
Alan Coxeab4f5a2010-06-01 22:52:52 +02001611 tdiv64 = sport->port.uartclk;
1612 tdiv64 *= num;
1613 do_div(tdiv64, denom * 16 * div);
1614 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001615 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001616
Oskar Schirmer534fca02009-06-11 14:52:23 +01001617 num -= 1;
1618 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001619
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001620 ufcr = imx_uart_readl(sport, UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001621 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001622 imx_uart_writel(sport, ufcr, UFCR);
Sascha Hauer036bb152008-07-05 10:02:44 +02001623
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001624 imx_uart_writel(sport, num, UBIR);
1625 imx_uart_writel(sport, denom, UBMR);
Oskar Schirmer534fca02009-06-11 14:52:23 +01001626
Huang Shijiea496e622013-07-08 17:14:17 +08001627 if (!is_imx1_uart(sport))
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001628 imx_uart_writel(sport, sport->port.uartclk / div / 1000,
1629 IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001631 imx_uart_writel(sport, old_ucr1, UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001632
1633 /* set the parity, stop bits and data size */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001634 imx_uart_writel(sport, ucr2 | old_ucr2, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
1636 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1637 imx_enable_ms(&sport->port);
1638
1639 spin_unlock_irqrestore(&sport->port.lock, flags);
1640}
1641
1642static const char *imx_type(struct uart_port *port)
1643{
1644 struct imx_port *sport = (struct imx_port *)port;
1645
1646 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1647}
1648
1649/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 * Configure/autoconfigure the port.
1651 */
1652static void imx_config_port(struct uart_port *port, int flags)
1653{
1654 struct imx_port *sport = (struct imx_port *)port;
1655
Alexander Shiyanda82f992014-02-22 16:01:33 +04001656 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 sport->port.type = PORT_IMX;
1658}
1659
1660/*
1661 * Verify the new serial_struct (for TIOCSSERIAL).
1662 * The only change we allow are to the flags and type, and
1663 * even then only between PORT_IMX and PORT_UNKNOWN
1664 */
1665static int
1666imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1667{
1668 struct imx_port *sport = (struct imx_port *)port;
1669 int ret = 0;
1670
1671 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1672 ret = -EINVAL;
1673 if (sport->port.irq != ser->irq)
1674 ret = -EINVAL;
1675 if (ser->io_type != UPIO_MEM)
1676 ret = -EINVAL;
1677 if (sport->port.uartclk / 16 != ser->baud_base)
1678 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001679 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 ret = -EINVAL;
1681 if (sport->port.iobase != ser->port)
1682 ret = -EINVAL;
1683 if (ser->hub6 != 0)
1684 ret = -EINVAL;
1685 return ret;
1686}
1687
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001688#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001689
1690static int imx_poll_init(struct uart_port *port)
1691{
1692 struct imx_port *sport = (struct imx_port *)port;
1693 unsigned long flags;
1694 unsigned long temp;
1695 int retval;
1696
1697 retval = clk_prepare_enable(sport->clk_ipg);
1698 if (retval)
1699 return retval;
1700 retval = clk_prepare_enable(sport->clk_per);
1701 if (retval)
1702 clk_disable_unprepare(sport->clk_ipg);
1703
Lucas Stachcc323822015-09-04 17:52:37 +02001704 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001705
1706 spin_lock_irqsave(&sport->port.lock, flags);
1707
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001708 temp = imx_uart_readl(sport, UCR1);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001709 if (is_imx1_uart(sport))
1710 temp |= IMX1_UCR1_UARTCLKEN;
1711 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1712 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001713 imx_uart_writel(sport, temp, UCR1);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001714
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001715 temp = imx_uart_readl(sport, UCR2);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001716 temp |= UCR2_RXEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001717 imx_uart_writel(sport, temp, UCR2);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001718
1719 spin_unlock_irqrestore(&sport->port.lock, flags);
1720
1721 return 0;
1722}
1723
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001724static int imx_poll_get_char(struct uart_port *port)
1725{
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001726 struct imx_port *sport = (struct imx_port *)port;
1727 if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001728 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001729
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001730 return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001731}
1732
1733static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1734{
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001735 struct imx_port *sport = (struct imx_port *)port;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001736 unsigned int status;
1737
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001738 /* drain */
1739 do {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001740 status = imx_uart_readl(sport, USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001741 } while (~status & USR1_TRDY);
1742
1743 /* write */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001744 imx_uart_writel(sport, c, URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001745
1746 /* flush */
1747 do {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001748 status = imx_uart_readl(sport, USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001749 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001750}
1751#endif
1752
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +01001753/* called with port.lock taken and irqs off or from .probe without locking */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001754static int imx_rs485_config(struct uart_port *port,
1755 struct serial_rs485 *rs485conf)
1756{
1757 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001758 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001759
1760 /* unimplemented */
1761 rs485conf->delay_rts_before_send = 0;
1762 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001763
1764 /* RTS is required to control the transmitter */
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02001765 if (!sport->have_rtscts && !sport->have_rtsgpio)
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001766 rs485conf->flags &= ~SER_RS485_ENABLED;
1767
1768 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001769 /* disable transmitter */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001770 temp = imx_uart_readl(sport, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001771 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001772 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -02001773 else
1774 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001775 imx_uart_writel(sport, temp, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001776 }
1777
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001778 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1779 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1780 rs485conf->flags & SER_RS485_RX_DURING_TX) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001781 temp = imx_uart_readl(sport, UCR2);
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001782 temp |= UCR2_RXEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001783 imx_uart_writel(sport, temp, UCR2);
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001784 }
1785
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001786 port->rs485 = *rs485conf;
1787
1788 return 0;
1789}
1790
Julia Lawall069a47e2016-09-01 19:51:35 +02001791static const struct uart_ops imx_pops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 .tx_empty = imx_tx_empty,
1793 .set_mctrl = imx_set_mctrl,
1794 .get_mctrl = imx_get_mctrl,
1795 .stop_tx = imx_stop_tx,
1796 .start_tx = imx_start_tx,
1797 .stop_rx = imx_stop_rx,
1798 .enable_ms = imx_enable_ms,
1799 .break_ctl = imx_break_ctl,
1800 .startup = imx_startup,
1801 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001802 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 .set_termios = imx_set_termios,
1804 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 .config_port = imx_config_port,
1806 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001807#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001808 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001809 .poll_get_char = imx_poll_get_char,
1810 .poll_put_char = imx_poll_put_char,
1811#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812};
1813
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001814static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
1816#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001817static void imx_console_putchar(struct uart_port *port, int ch)
1818{
1819 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001820
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001821 while (imx_uart_readl(sport, uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001822 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001823
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001824 imx_uart_writel(sport, ch, URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001825}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
1827/*
1828 * Interrupts are disabled on entering
1829 */
1830static void
1831imx_console_write(struct console *co, const char *s, unsigned int count)
1832{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001833 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001834 struct imx_port_ucrs old_ucr;
1835 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001836 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001837 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001838 int retval;
1839
Fabio Estevam0c727a42015-08-18 12:43:12 -03001840 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001841 if (retval)
1842 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001843 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001844 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001845 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001846 return;
1847 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001848
Thomas Gleixner677fe552013-02-14 21:01:06 +01001849 if (sport->port.sysrq)
1850 locked = 0;
1851 else if (oops_in_progress)
1852 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1853 else
1854 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855
1856 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001857 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001859 imx_port_ucrs_save(sport, &old_ucr);
Dirk Behme0ad5a812011-12-22 09:57:52 +01001860 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
Shawn Guofe6b5402011-06-25 02:04:33 +08001862 if (is_imx1_uart(sport))
1863 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001864 ucr1 |= UCR1_UARTEN;
1865 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1866
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001867 imx_uart_writel(sport, ucr1, UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001868
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001869 imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
Russell Kingd3587882006-03-20 20:00:09 +00001871 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
1873 /*
1874 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001875 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001877 while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001879 imx_port_ucrs_restore(sport, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001880
Thomas Gleixner677fe552013-02-14 21:01:06 +01001881 if (locked)
1882 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001883
Fabio Estevam0c727a42015-08-18 12:43:12 -03001884 clk_disable(sport->clk_ipg);
1885 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886}
1887
1888/*
1889 * If the port was already initialised (eg, by a boot loader),
1890 * try to determine the current setup.
1891 */
1892static void __init
1893imx_console_get_options(struct imx_port *sport, int *baud,
1894 int *parity, int *bits)
1895{
Sascha Hauer587897f2005-04-29 22:46:40 +01001896
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001897 if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301899 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001900 unsigned int baud_raw;
1901 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001903 ucr2 = imx_uart_readl(sport, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
1905 *parity = 'n';
1906 if (ucr2 & UCR2_PREN) {
1907 if (ucr2 & UCR2_PROE)
1908 *parity = 'o';
1909 else
1910 *parity = 'e';
1911 }
1912
1913 if (ucr2 & UCR2_WS)
1914 *bits = 8;
1915 else
1916 *bits = 7;
1917
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001918 ubir = imx_uart_readl(sport, UBIR) & 0xffff;
1919 ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001921 ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001922 if (ucfr_rfdiv == 6)
1923 ucfr_rfdiv = 7;
1924 else
1925 ucfr_rfdiv = 6 - ucfr_rfdiv;
1926
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001927 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001928 uartclk /= ucfr_rfdiv;
1929
1930 { /*
1931 * The next code provides exact computation of
1932 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1933 * without need of float support or long long division,
1934 * which would be required to prevent 32bit arithmetic overflow
1935 */
1936 unsigned int mul = ubir + 1;
1937 unsigned int div = 16 * (ubmr + 1);
1938 unsigned int rem = uartclk % div;
1939
1940 baud_raw = (uartclk / div) * mul;
1941 baud_raw += (rem * mul + div / 2) / div;
1942 *baud = (baud_raw + 50) / 100 * 100;
1943 }
1944
Sachin Kamat82313e62013-01-07 10:25:02 +05301945 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301946 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001947 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 }
1949}
1950
1951static int __init
1952imx_console_setup(struct console *co, char *options)
1953{
1954 struct imx_port *sport;
1955 int baud = 9600;
1956 int bits = 8;
1957 int parity = 'n';
1958 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001959 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
1961 /*
1962 * Check whether an invalid uart number has been specified, and
1963 * if so, search for the first available port that does have
1964 * console support.
1965 */
1966 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1967 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001968 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301969 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001970 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Huang Shijie1cf93e02013-06-28 13:39:42 +08001972 /* For setting the registers, we only need to enable the ipg clock. */
1973 retval = clk_prepare_enable(sport->clk_ipg);
1974 if (retval)
1975 goto error_console;
1976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 if (options)
1978 uart_parse_options(options, &baud, &parity, &bits, &flow);
1979 else
1980 imx_console_get_options(sport, &baud, &parity, &bits);
1981
Lucas Stachcc323822015-09-04 17:52:37 +02001982 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001983
Huang Shijie1cf93e02013-06-28 13:39:42 +08001984 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1985
Fabio Estevam0c727a42015-08-18 12:43:12 -03001986 clk_disable(sport->clk_ipg);
1987 if (retval) {
1988 clk_unprepare(sport->clk_ipg);
1989 goto error_console;
1990 }
1991
1992 retval = clk_prepare(sport->clk_per);
1993 if (retval)
1994 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001995
1996error_console:
1997 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998}
1999
Vincent Sanders9f4426d2005-10-01 22:56:34 +01002000static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002002 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 .write = imx_console_write,
2004 .device = uart_console_device,
2005 .setup = imx_console_setup,
2006 .flags = CON_PRINTBUFFER,
2007 .index = -1,
2008 .data = &imx_reg,
2009};
2010
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02002012
2013#ifdef CONFIG_OF
2014static void imx_console_early_putchar(struct uart_port *port, int ch)
2015{
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002016 struct imx_port *sport = (struct imx_port *)port;
2017
2018 while (imx_uart_readl(sport, IMX21_UTS) & UTS_TXFULL)
Lucas Stach913c6c02015-08-28 11:56:19 +02002019 cpu_relax();
2020
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002021 imx_uart_writel(sport, ch, URTX0);
Lucas Stach913c6c02015-08-28 11:56:19 +02002022}
2023
2024static void imx_console_early_write(struct console *con, const char *s,
2025 unsigned count)
2026{
2027 struct earlycon_device *dev = con->data;
2028
2029 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
2030}
2031
2032static int __init
2033imx_console_early_setup(struct earlycon_device *dev, const char *opt)
2034{
2035 if (!dev->port.membase)
2036 return -ENODEV;
2037
2038 dev->con->write = imx_console_early_write;
2039
2040 return 0;
2041}
2042OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
2043OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
2044#endif
2045
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046#else
2047#define IMX_CONSOLE NULL
2048#endif
2049
2050static struct uart_driver imx_reg = {
2051 .owner = THIS_MODULE,
2052 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002053 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 .major = SERIAL_IMX_MAJOR,
2055 .minor = MINOR_START,
2056 .nr = ARRAY_SIZE(imx_ports),
2057 .cons = IMX_CONSOLE,
2058};
2059
Shawn Guo22698aa2011-06-25 02:04:34 +08002060#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002061/*
2062 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2063 * could successfully get all information from dt or a negative errno.
2064 */
Shawn Guo22698aa2011-06-25 02:04:34 +08002065static int serial_imx_probe_dt(struct imx_port *sport,
2066 struct platform_device *pdev)
2067{
2068 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08002069 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002070
LABBE Corentin5f8b9042015-11-24 15:36:57 +01002071 sport->devdata = of_device_get_match_data(&pdev->dev);
2072 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002073 /* no device tree device */
2074 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002075
Shawn Guoff059672011-09-22 14:48:13 +08002076 ret = of_alias_get_id(np, "serial");
2077 if (ret < 0) {
2078 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01002079 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08002080 }
2081 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002082
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02002083 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2084 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08002085 sport->have_rtscts = 1;
2086
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002087 if (of_get_property(np, "fsl,dte-mode", NULL))
2088 sport->dte_mode = 1;
2089
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02002090 if (of_get_property(np, "rts-gpios", NULL))
2091 sport->have_rtsgpio = 1;
2092
Shawn Guo22698aa2011-06-25 02:04:34 +08002093 return 0;
2094}
2095#else
2096static inline int serial_imx_probe_dt(struct imx_port *sport,
2097 struct platform_device *pdev)
2098{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002099 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002100}
2101#endif
2102
2103static void serial_imx_probe_pdata(struct imx_port *sport,
2104 struct platform_device *pdev)
2105{
Jingoo Han574de552013-07-30 17:06:57 +09002106 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002107
2108 sport->port.line = pdev->id;
2109 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2110
2111 if (!pdata)
2112 return;
2113
2114 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2115 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002116}
2117
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002118static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002120 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002121 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002122 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002123 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002124 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002125
Sachin Kamat42d34192013-01-07 10:25:06 +05302126 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002127 if (!sport)
2128 return -ENOMEM;
2129
Shawn Guo22698aa2011-06-25 02:04:34 +08002130 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002131 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08002132 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002133 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302134 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002135
Geert Uytterhoeven56734442018-02-23 14:38:31 +01002136 if (sport->port.line >= ARRAY_SIZE(imx_ports)) {
2137 dev_err(&pdev->dev, "serial%d out of range\n",
2138 sport->port.line);
2139 return -EINVAL;
2140 }
2141
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002142 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002143 base = devm_ioremap_resource(&pdev->dev, res);
2144 if (IS_ERR(base))
2145 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002146
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002147 rxirq = platform_get_irq(pdev, 0);
2148 txirq = platform_get_irq(pdev, 1);
2149 rtsirq = platform_get_irq(pdev, 2);
2150
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002151 sport->port.dev = &pdev->dev;
2152 sport->port.mapbase = res->start;
2153 sport->port.membase = base;
2154 sport->port.type = PORT_IMX,
2155 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002156 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002157 sport->port.fifosize = 32;
2158 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002159 sport->port.rs485_config = imx_rs485_config;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002160 sport->port.flags = UPF_BOOT_AUTOCONF;
Kees Cooke99e88a2017-10-16 14:43:17 -07002161 timer_setup(&sport->timer, imx_timeout, 0);
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002162
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002163 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2164 if (IS_ERR(sport->gpios))
2165 return PTR_ERR(sport->gpios);
2166
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002167 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2168 if (IS_ERR(sport->clk_ipg)) {
2169 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002170 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302171 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002172 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002173
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002174 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2175 if (IS_ERR(sport->clk_per)) {
2176 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002177 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302178 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002179 }
2180
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002181 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002182
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002183 /* For register access, we only need to enable the ipg clock. */
2184 ret = clk_prepare_enable(sport->clk_ipg);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002185 if (ret) {
2186 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002187 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002188 }
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002189
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +01002190 /* initialize shadow register values */
2191 sport->ucr1 = readl(sport->port.membase + UCR1);
2192 sport->ucr2 = readl(sport->port.membase + UCR2);
2193 sport->ucr3 = readl(sport->port.membase + UCR3);
2194 sport->ucr4 = readl(sport->port.membase + UCR4);
2195 sport->ufcr = readl(sport->port.membase + UFCR);
2196
Lukas Wunner743f93f2017-11-24 23:26:40 +01002197 uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);
2198
Lukas Wunnerb8f3bff2017-11-24 23:26:40 +01002199 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
2200 (!sport->have_rtscts || !sport->have_rtsgpio))
2201 dev_err(&pdev->dev, "no RTS control, disabling rs485\n");
2202
2203 imx_rs485_config(&sport->port, &sport->port.rs485);
2204
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002205 /* Disable interrupts before requesting them */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002206 reg = imx_uart_readl(sport, UCR1);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002207 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2208 UCR1_TXMPTYEN | UCR1_RTSDEN);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002209 imx_uart_writel(sport, reg, UCR1);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002210
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002211 if (!is_imx1_uart(sport) && sport->dte_mode) {
2212 /*
2213 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2214 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2215 * and DCD (when they are outputs) or enables the respective
2216 * irqs. So set this bit early, i.e. before requesting irqs.
2217 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002218 reg = imx_uart_readl(sport, UFCR);
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002219 if (!(reg & UFCR_DCEDTE))
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002220 imx_uart_writel(sport, reg | UFCR_DCEDTE, UFCR);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002221
2222 /*
2223 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2224 * enabled later because they cannot be cleared
2225 * (confirmed on i.MX25) which makes them unusable.
2226 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002227 imx_uart_writel(sport,
2228 IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2229 UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002230
2231 } else {
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002232 unsigned long ucr3 = UCR3_DSR;
2233
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002234 reg = imx_uart_readl(sport, UFCR);
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002235 if (reg & UFCR_DCEDTE)
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002236 imx_uart_writel(sport, reg & ~UFCR_DCEDTE, UFCR);
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002237
2238 if (!is_imx1_uart(sport))
2239 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002240 imx_uart_writel(sport, ucr3, UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002241 }
2242
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002243 clk_disable_unprepare(sport->clk_ipg);
2244
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002245 /*
2246 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2247 * chips only have one interrupt.
2248 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002249 if (txirq > 0) {
2250 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002251 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002252 if (ret) {
2253 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2254 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002255 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002256 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002257
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002258 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002259 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002260 if (ret) {
2261 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2262 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002263 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002264 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002265 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002266 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002267 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002268 if (ret) {
2269 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002270 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002271 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002272 }
2273
Shawn Guo22698aa2011-06-25 02:04:34 +08002274 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002275
Richard Zhao0a86a862012-09-18 16:14:58 +08002276 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002277
Alexander Shiyan45af7802014-02-22 16:01:35 +04002278 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279}
2280
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002281static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002283 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
Alexander Shiyan45af7802014-02-22 16:01:35 +04002285 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286}
2287
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002288static void serial_imx_restore_context(struct imx_port *sport)
2289{
2290 if (!sport->context_saved)
2291 return;
2292
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002293 imx_uart_writel(sport, sport->saved_reg[4], UFCR);
2294 imx_uart_writel(sport, sport->saved_reg[5], UESC);
2295 imx_uart_writel(sport, sport->saved_reg[6], UTIM);
2296 imx_uart_writel(sport, sport->saved_reg[7], UBIR);
2297 imx_uart_writel(sport, sport->saved_reg[8], UBMR);
2298 imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
2299 imx_uart_writel(sport, sport->saved_reg[0], UCR1);
2300 imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
2301 imx_uart_writel(sport, sport->saved_reg[2], UCR3);
2302 imx_uart_writel(sport, sport->saved_reg[3], UCR4);
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002303 sport->context_saved = false;
2304}
2305
2306static void serial_imx_save_context(struct imx_port *sport)
2307{
2308 /* Save necessary regs */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002309 sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
2310 sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
2311 sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
2312 sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
2313 sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
2314 sport->saved_reg[5] = imx_uart_readl(sport, UESC);
2315 sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
2316 sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
2317 sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
2318 sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002319 sport->context_saved = true;
2320}
2321
Eduardo Valentin189550b2015-08-11 10:21:21 -07002322static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2323{
2324 unsigned int val;
2325
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002326 val = imx_uart_readl(sport, UCR3);
Martin Kaiser09df0b32018-01-05 17:46:43 +01002327 if (on) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002328 imx_uart_writel(sport, USR1_AWAKE, USR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002329 val |= UCR3_AWAKEN;
Martin Kaiser09df0b32018-01-05 17:46:43 +01002330 }
Eduardo Valentin189550b2015-08-11 10:21:21 -07002331 else
2332 val &= ~UCR3_AWAKEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002333 imx_uart_writel(sport, val, UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002334
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002335 if (sport->have_rtscts) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002336 val = imx_uart_readl(sport, UCR1);
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002337 if (on)
2338 val |= UCR1_RTSDEN;
2339 else
2340 val &= ~UCR1_RTSDEN;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002341 imx_uart_writel(sport, val, UCR1);
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002342 }
Eduardo Valentin189550b2015-08-11 10:21:21 -07002343}
2344
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002345static int imx_serial_port_suspend_noirq(struct device *dev)
2346{
2347 struct platform_device *pdev = to_platform_device(dev);
2348 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002349
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002350 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002351
2352 clk_disable(sport->clk_ipg);
2353
2354 return 0;
2355}
2356
2357static int imx_serial_port_resume_noirq(struct device *dev)
2358{
2359 struct platform_device *pdev = to_platform_device(dev);
2360 struct imx_port *sport = platform_get_drvdata(pdev);
2361 int ret;
2362
2363 ret = clk_enable(sport->clk_ipg);
2364 if (ret)
2365 return ret;
2366
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002367 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002368
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002369 return 0;
2370}
2371
2372static int imx_serial_port_suspend(struct device *dev)
2373{
2374 struct platform_device *pdev = to_platform_device(dev);
2375 struct imx_port *sport = platform_get_drvdata(pdev);
Martin Kaiser09df0b32018-01-05 17:46:43 +01002376 int ret;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002377
2378 uart_suspend_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002379 disable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002380
Martin Kaiser09df0b32018-01-05 17:46:43 +01002381 ret = clk_prepare_enable(sport->clk_ipg);
2382 if (ret)
2383 return ret;
2384
2385 /* enable wakeup from i.MX UART */
2386 serial_imx_enable_wakeup(sport, true);
2387
2388 return 0;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002389}
2390
2391static int imx_serial_port_resume(struct device *dev)
2392{
2393 struct platform_device *pdev = to_platform_device(dev);
2394 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002395
2396 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002397 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002398
2399 uart_resume_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002400 enable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002401
Martin Kaiser09df0b32018-01-05 17:46:43 +01002402 clk_disable_unprepare(sport->clk_ipg);
Martin Fuzzey29add682016-01-05 16:53:31 +01002403
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002404 return 0;
2405}
2406
Philipp Zabel94be6d72017-11-01 13:51:41 +01002407static int imx_serial_port_freeze(struct device *dev)
2408{
2409 struct platform_device *pdev = to_platform_device(dev);
2410 struct imx_port *sport = platform_get_drvdata(pdev);
2411
2412 uart_suspend_port(&imx_reg, &sport->port);
2413
Martin Kaiser09df0b32018-01-05 17:46:43 +01002414 return clk_prepare_enable(sport->clk_ipg);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002415}
2416
2417static int imx_serial_port_thaw(struct device *dev)
2418{
2419 struct platform_device *pdev = to_platform_device(dev);
2420 struct imx_port *sport = platform_get_drvdata(pdev);
2421
2422 uart_resume_port(&imx_reg, &sport->port);
2423
Martin Kaiser09df0b32018-01-05 17:46:43 +01002424 clk_disable_unprepare(sport->clk_ipg);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002425
2426 return 0;
2427}
2428
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002429static const struct dev_pm_ops imx_serial_port_pm_ops = {
2430 .suspend_noirq = imx_serial_port_suspend_noirq,
2431 .resume_noirq = imx_serial_port_resume_noirq,
Philipp Zabel94be6d72017-11-01 13:51:41 +01002432 .freeze_noirq = imx_serial_port_suspend_noirq,
2433 .restore_noirq = imx_serial_port_resume_noirq,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002434 .suspend = imx_serial_port_suspend,
2435 .resume = imx_serial_port_resume,
Philipp Zabel94be6d72017-11-01 13:51:41 +01002436 .freeze = imx_serial_port_freeze,
2437 .thaw = imx_serial_port_thaw,
2438 .restore = imx_serial_port_thaw,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002439};
2440
Russell King3ae5eae2005-11-09 22:32:44 +00002441static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002442 .probe = serial_imx_probe,
2443 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444
Shawn Guofe6b5402011-06-25 02:04:33 +08002445 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002446 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002447 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002448 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002449 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002450 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451};
2452
2453static int __init imx_serial_init(void)
2454{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002455 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 if (ret)
2458 return ret;
2459
Russell King3ae5eae2005-11-09 22:32:44 +00002460 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 if (ret != 0)
2462 uart_unregister_driver(&imx_reg);
2463
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002464 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465}
2466
2467static void __exit imx_serial_exit(void)
2468{
Russell Kingc889b892005-11-21 17:05:21 +00002469 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002470 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471}
2472
2473module_init(imx_serial_init);
2474module_exit(imx_serial_exit);
2475
2476MODULE_AUTHOR("Sascha Hauer");
2477MODULE_DESCRIPTION("IMX generic serial port driver");
2478MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002479MODULE_ALIAS("platform:imx-uart");