blob: 4bca36a591ca2c4a4e52f806fbbb0e0392856349 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#ifdef pr_fmt
29#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#endif
31
32#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#endif
37
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define DSSDBG(format, ...) \
39 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
41#ifdef DSS_SUBSYS_NAME
42#define DSSERR(format, ...) \
43 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
44 ## __VA_ARGS__)
45#else
46#define DSSERR(format, ...) \
47 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
48#endif
49
50#ifdef DSS_SUBSYS_NAME
51#define DSSINFO(format, ...) \
52 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
53 ## __VA_ARGS__)
54#else
55#define DSSINFO(format, ...) \
56 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
57#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
61 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
62 ## __VA_ARGS__)
63#else
64#define DSSWARN(format, ...) \
65 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
66#endif
67
68/* OMAP TRM gives bitfields as start:end, where start is the higher bit
69 number. For example 7:0 */
70#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
71#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
72#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
73#define FLD_MOD(orig, val, start, end) \
74 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
75
Archit Taneja569969d2011-08-22 17:41:57 +053076enum dss_io_pad_mode {
77 DSS_IO_PAD_MODE_RESET,
78 DSS_IO_PAD_MODE_RFBI,
79 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080};
81
Mythri P K7ed024a2011-03-09 16:31:38 +053082enum dss_hdmi_venc_clk_source_select {
83 DSS_VENC_TV_CLK = 0,
84 DSS_HDMI_M_PCLK = 1,
85};
86
Archit Taneja6ff8aa32011-08-25 18:35:58 +053087enum dss_dsi_content_type {
88 DSS_DSI_CONTENT_DCS,
89 DSS_DSI_CONTENT_GENERIC,
90};
91
Archit Tanejad9ac7732012-09-22 12:38:19 +053092enum dss_writeback_channel {
93 DSS_WB_LCD1_MGR = 0,
94 DSS_WB_LCD2_MGR = 1,
95 DSS_WB_TV_MGR = 2,
96 DSS_WB_OVL0 = 3,
97 DSS_WB_OVL1 = 4,
98 DSS_WB_OVL2 = 5,
99 DSS_WB_OVL3 = 6,
100 DSS_WB_LCD3_MGR = 7,
101};
102
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200103enum dss_pll_id {
104 DSS_PLL_DSI1,
105 DSS_PLL_DSI2,
106 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200107 DSS_PLL_VIDEO1,
108 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200109};
110
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300111struct dss_pll;
112
113#define DSS_PLL_MAX_HSDIVS 4
114
115/*
116 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
117 * Type-B PLLs: clkout[0] refers to m2.
118 */
119struct dss_pll_clock_info {
120 /* rates that we get with dividers below */
121 unsigned long fint;
122 unsigned long clkdco;
123 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
124
125 /* dividers */
126 u16 n;
127 u16 m;
128 u32 mf;
129 u16 mX[DSS_PLL_MAX_HSDIVS];
130 u16 sd;
131};
132
133struct dss_pll_ops {
134 int (*enable)(struct dss_pll *pll);
135 void (*disable)(struct dss_pll *pll);
136 int (*set_config)(struct dss_pll *pll,
137 const struct dss_pll_clock_info *cinfo);
138};
139
140struct dss_pll_hw {
141 unsigned n_max;
142 unsigned m_min;
143 unsigned m_max;
144 unsigned mX_max;
145
146 unsigned long fint_min, fint_max;
147 unsigned long clkdco_min, clkdco_low, clkdco_max;
148
149 u8 n_msb, n_lsb;
150 u8 m_msb, m_lsb;
151 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
152
153 bool has_stopmode;
154 bool has_freqsel;
155 bool has_selfreqdco;
156 bool has_refsel;
157};
158
159struct dss_pll {
160 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200161 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300162
163 struct clk *clkin;
164 struct regulator *regulator;
165
166 void __iomem *base;
167
168 const struct dss_pll_hw *hw;
169
170 const struct dss_pll_ops *ops;
171
172 struct dss_pll_clock_info cinfo;
173};
174
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175struct dispc_clock_info {
176 /* rates that we get with dividers below */
177 unsigned long lck;
178 unsigned long pck;
179
180 /* dividers */
181 u16 lck_div;
182 u16 pck_div;
183};
184
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530185struct dss_lcd_mgr_config {
186 enum dss_io_pad_mode io_pad_mode;
187
188 bool stallmode;
189 bool fifohandcheck;
190
191 struct dispc_clock_info clock_info;
192
193 int video_port_width;
194
195 int lcden_sig_polarity;
196};
197
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200198struct seq_file;
199struct platform_device;
200
201/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300202struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200203int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
204void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200205int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200206int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200207
208/* display */
209int dss_suspend_all_devices(void);
210int dss_resume_all_devices(void);
211void dss_disable_all_devices(void);
212
Tomi Valkeinen94140f02013-02-13 13:40:19 +0200213int display_init_sysfs(struct platform_device *pdev);
214void display_uninit_sysfs(struct platform_device *pdev);
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200215
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200216/* manager */
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +0300217int dss_init_overlay_managers(void);
218void dss_uninit_overlay_managers(void);
219int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
220void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200221int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
222 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530223int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
224 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200225int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200226 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530227 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530228 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200229 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200230
Archit Tanejaf476ae92012-06-29 14:37:03 +0530231static inline bool dss_mgr_is_lcd(enum omap_channel id)
232{
233 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
234 id == OMAP_DSS_CHANNEL_LCD3)
235 return true;
236 else
237 return false;
238}
239
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300240int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
241 struct platform_device *pdev);
242void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
243
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200244/* overlay */
245void dss_init_overlays(struct platform_device *pdev);
246void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200247void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200248int dss_ovl_simple_check(struct omap_overlay *ovl,
249 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530250int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
251 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530252bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
253 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300254int dss_overlay_kobj_init(struct omap_overlay *ovl,
255 struct platform_device *pdev);
256void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257
258/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200259int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000260void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200262unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530263int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530264void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300265enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530266const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000267void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268
Archit Tanejaef691ff2014-04-22 17:43:48 +0530269/* dss-of */
270struct device_node *dss_of_port_get_parent_device(struct device_node *port);
271u32 dss_of_port_get_port_number(struct device_node *port);
272
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530273#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000274void dss_debug_dump_clocks(struct seq_file *s);
275#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200276
Archit Taneja889b4fd2012-07-20 17:18:49 +0530277void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200278int dss_sdi_enable(void);
279void dss_sdi_disable(void);
280
Archit Taneja5a8b5722011-05-12 17:26:29 +0530281void dss_select_dsi_clk_source(int dsi_module,
282 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600283void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530284 enum omap_dss_clk_source clk_src);
285enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530286enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530287enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200288
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289void dss_set_venc_output(enum omap_dss_venc_type type);
290void dss_set_dac_pwrdn_bgz(bool enable);
291
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200292int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200293
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200294typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200295bool dss_div_calc(unsigned long pck, unsigned long fck_min,
296 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200297
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200298/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200299int sdi_init_platform_driver(void) __init;
300void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301
Archit Taneja387ce9f2014-05-22 17:01:57 +0530302#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200303int sdi_init_port(struct platform_device *pdev, struct device_node *port) __init;
Archit Taneja387ce9f2014-05-22 17:01:57 +0530304void sdi_uninit_port(struct device_node *port) __exit;
305#else
306static inline int __init sdi_init_port(struct platform_device *pdev,
307 struct device_node *port)
308{
309 return 0;
310}
311static inline void __exit sdi_uninit_port(struct device_node *port)
312{
313}
314#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200315
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200316/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300317
Jani Nikula368a1482010-05-07 11:58:41 +0200318#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530319
320struct dentry;
321struct file_operations;
322
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200323int dsi_init_platform_driver(void) __init;
324void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200325
326void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200327
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200328void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530329u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
330
Jani Nikula368a1482010-05-07 11:58:41 +0200331#else
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530332static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
333{
334 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
335 return 0;
336}
Jani Nikula368a1482010-05-07 11:58:41 +0200337#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200338
339/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200340int dpi_init_platform_driver(void) __init;
341void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200342
Archit Taneja387ce9f2014-05-22 17:01:57 +0530343#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200344int dpi_init_port(struct platform_device *pdev, struct device_node *port) __init;
Archit Taneja80eb6752014-06-02 14:11:51 +0530345void dpi_uninit_port(struct device_node *port) __exit;
Archit Taneja387ce9f2014-05-22 17:01:57 +0530346#else
347static inline int __init dpi_init_port(struct platform_device *pdev,
348 struct device_node *port)
349{
350 return 0;
351}
352static inline void __exit dpi_uninit_port(struct device_node *port)
353{
354}
355#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200356
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200357/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200358int dispc_init_platform_driver(void) __init;
359void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200361
362void dispc_enable_sidle(void);
363void dispc_disable_sidle(void);
364
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365void dispc_lcd_enable_signal(bool enable);
366void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300367void dispc_enable_fifomerge(bool enable);
368void dispc_enable_gamma_table(bool enable);
369void dispc_set_loadmode(enum omap_dss_load_mode mode);
370
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200371typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
372 unsigned long pck, void *data);
373bool dispc_div_calc(unsigned long dispc,
374 unsigned long pck_min, unsigned long pck_max,
375 dispc_div_calc_func func, void *data);
376
Archit Taneja8f366162012-04-16 12:53:44 +0530377bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530378 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300379unsigned long dispc_fclk_rate(void);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300380int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
381 struct dispc_clock_info *cinfo);
382
383
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200384void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200385void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300386 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
387 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300388
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300389unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
390unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530391unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530392void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200393 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300394int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000395 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300396void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530398u32 dispc_wb_get_framedone_irq(void);
399bool dispc_wb_go_busy(void);
400void dispc_wb_go(void);
401void dispc_wb_enable(bool enable);
402bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530403void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530404int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530405 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530406
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200407/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200408int venc_init_platform_driver(void) __init;
409void venc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200410
Mythri P Kc3198a52011-03-12 12:04:27 +0530411/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530412int hdmi4_init_platform_driver(void) __init;
413void hdmi4_uninit_platform_driver(void) __exit;
Mythri P Kc3198a52011-03-12 12:04:27 +0530414
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200415int hdmi5_init_platform_driver(void) __init;
416void hdmi5_uninit_platform_driver(void) __exit;
417
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200418/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200419int rfbi_init_platform_driver(void) __init;
420void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200422
423#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
424static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
425{
426 int b;
427 for (b = 0; b < 32; ++b) {
428 if (irqstatus & (1 << b))
429 irq_arr[b]++;
430 }
431}
432#endif
433
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300434/* PLL */
435typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
436 unsigned long clkdco, void *data);
437typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
438 void *data);
439
440int dss_pll_register(struct dss_pll *pll);
441void dss_pll_unregister(struct dss_pll *pll);
442struct dss_pll *dss_pll_find(const char *name);
443int dss_pll_enable(struct dss_pll *pll);
444void dss_pll_disable(struct dss_pll *pll);
445int dss_pll_set_config(struct dss_pll *pll,
446 const struct dss_pll_clock_info *cinfo);
447
448bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
449 unsigned long out_min, unsigned long out_max,
450 dss_hsdiv_calc_func func, void *data);
451bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
452 unsigned long pll_min, unsigned long pll_max,
453 dss_pll_calc_func func, void *data);
454int dss_pll_write_config_type_a(struct dss_pll *pll,
455 const struct dss_pll_clock_info *cinfo);
456int dss_pll_write_config_type_b(struct dss_pll *pll,
457 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200458int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300459
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460#endif