blob: 8563e2bc702cf6c7432b92e27f106f7f6df04114 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#ifdef pr_fmt
29#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#endif
31
32#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#endif
37
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define DSSDBG(format, ...) \
39 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
41#ifdef DSS_SUBSYS_NAME
42#define DSSERR(format, ...) \
43 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
44 ## __VA_ARGS__)
45#else
46#define DSSERR(format, ...) \
47 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
48#endif
49
50#ifdef DSS_SUBSYS_NAME
51#define DSSINFO(format, ...) \
52 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
53 ## __VA_ARGS__)
54#else
55#define DSSINFO(format, ...) \
56 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
57#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
61 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
62 ## __VA_ARGS__)
63#else
64#define DSSWARN(format, ...) \
65 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
66#endif
67
68/* OMAP TRM gives bitfields as start:end, where start is the higher bit
69 number. For example 7:0 */
70#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
71#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
72#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
73#define FLD_MOD(orig, val, start, end) \
74 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
75
Archit Taneja569969d2011-08-22 17:41:57 +053076enum dss_io_pad_mode {
77 DSS_IO_PAD_MODE_RESET,
78 DSS_IO_PAD_MODE_RFBI,
79 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080};
81
Mythri P K7ed024a2011-03-09 16:31:38 +053082enum dss_hdmi_venc_clk_source_select {
83 DSS_VENC_TV_CLK = 0,
84 DSS_HDMI_M_PCLK = 1,
85};
86
Archit Taneja6ff8aa32011-08-25 18:35:58 +053087enum dss_dsi_content_type {
88 DSS_DSI_CONTENT_DCS,
89 DSS_DSI_CONTENT_GENERIC,
90};
91
Archit Tanejad9ac7732012-09-22 12:38:19 +053092enum dss_writeback_channel {
93 DSS_WB_LCD1_MGR = 0,
94 DSS_WB_LCD2_MGR = 1,
95 DSS_WB_TV_MGR = 2,
96 DSS_WB_OVL0 = 3,
97 DSS_WB_OVL1 = 4,
98 DSS_WB_OVL2 = 5,
99 DSS_WB_OVL3 = 6,
100 DSS_WB_LCD3_MGR = 7,
101};
102
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300103struct dss_pll;
104
105#define DSS_PLL_MAX_HSDIVS 4
106
107/*
108 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
109 * Type-B PLLs: clkout[0] refers to m2.
110 */
111struct dss_pll_clock_info {
112 /* rates that we get with dividers below */
113 unsigned long fint;
114 unsigned long clkdco;
115 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
116
117 /* dividers */
118 u16 n;
119 u16 m;
120 u32 mf;
121 u16 mX[DSS_PLL_MAX_HSDIVS];
122 u16 sd;
123};
124
125struct dss_pll_ops {
126 int (*enable)(struct dss_pll *pll);
127 void (*disable)(struct dss_pll *pll);
128 int (*set_config)(struct dss_pll *pll,
129 const struct dss_pll_clock_info *cinfo);
130};
131
132struct dss_pll_hw {
133 unsigned n_max;
134 unsigned m_min;
135 unsigned m_max;
136 unsigned mX_max;
137
138 unsigned long fint_min, fint_max;
139 unsigned long clkdco_min, clkdco_low, clkdco_max;
140
141 u8 n_msb, n_lsb;
142 u8 m_msb, m_lsb;
143 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
144
145 bool has_stopmode;
146 bool has_freqsel;
147 bool has_selfreqdco;
148 bool has_refsel;
149};
150
151struct dss_pll {
152 const char *name;
153
154 struct clk *clkin;
155 struct regulator *regulator;
156
157 void __iomem *base;
158
159 const struct dss_pll_hw *hw;
160
161 const struct dss_pll_ops *ops;
162
163 struct dss_pll_clock_info cinfo;
164};
165
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200166struct dispc_clock_info {
167 /* rates that we get with dividers below */
168 unsigned long lck;
169 unsigned long pck;
170
171 /* dividers */
172 u16 lck_div;
173 u16 pck_div;
174};
175
176struct dsi_clock_info {
177 /* rates that we get with dividers below */
178 unsigned long fint;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +0200179 unsigned long clkdco;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200180 unsigned long clkout[4];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200181
182 /* dividers */
183 u16 regn;
184 u16 regm;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200185 u16 regm_hsdiv[4];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186};
187
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530188struct dss_lcd_mgr_config {
189 enum dss_io_pad_mode io_pad_mode;
190
191 bool stallmode;
192 bool fifohandcheck;
193
194 struct dispc_clock_info clock_info;
195
196 int video_port_width;
197
198 int lcden_sig_polarity;
199};
200
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200201struct seq_file;
202struct platform_device;
203
204/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300205struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200206int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
207void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200208int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200209int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200210
211/* display */
212int dss_suspend_all_devices(void);
213int dss_resume_all_devices(void);
214void dss_disable_all_devices(void);
215
Tomi Valkeinen94140f02013-02-13 13:40:19 +0200216int display_init_sysfs(struct platform_device *pdev);
217void display_uninit_sysfs(struct platform_device *pdev);
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200218
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200219/* manager */
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +0300220int dss_init_overlay_managers(void);
221void dss_uninit_overlay_managers(void);
222int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
223void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200224int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
225 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530226int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
227 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200228int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200229 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530230 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530231 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200232 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200233
Archit Tanejaf476ae92012-06-29 14:37:03 +0530234static inline bool dss_mgr_is_lcd(enum omap_channel id)
235{
236 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
237 id == OMAP_DSS_CHANNEL_LCD3)
238 return true;
239 else
240 return false;
241}
242
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300243int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
244 struct platform_device *pdev);
245void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
246
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200247/* overlay */
248void dss_init_overlays(struct platform_device *pdev);
249void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200250void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200251int dss_ovl_simple_check(struct omap_overlay *ovl,
252 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530253int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
254 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530255bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
256 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300257int dss_overlay_kobj_init(struct omap_overlay *ovl,
258 struct platform_device *pdev);
259void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200260
261/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200262int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000263void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200264
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200265unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530266int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530267void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300268enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530269const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000270void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271
Archit Tanejaef691ff2014-04-22 17:43:48 +0530272/* dss-of */
273struct device_node *dss_of_port_get_parent_device(struct device_node *port);
274u32 dss_of_port_get_port_number(struct device_node *port);
275
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530276#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000277void dss_debug_dump_clocks(struct seq_file *s);
278#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200279
Archit Taneja889b4fd2012-07-20 17:18:49 +0530280void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281int dss_sdi_enable(void);
282void dss_sdi_disable(void);
283
Archit Taneja5a8b5722011-05-12 17:26:29 +0530284void dss_select_dsi_clk_source(int dsi_module,
285 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600286void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530287 enum omap_dss_clk_source clk_src);
288enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530289enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530290enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200291
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292void dss_set_venc_output(enum omap_dss_venc_type type);
293void dss_set_dac_pwrdn_bgz(bool enable);
294
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200295int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200296
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200297typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200298bool dss_div_calc(unsigned long pck, unsigned long fck_min,
299 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200300
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200302int sdi_init_platform_driver(void) __init;
303void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200304
Archit Taneja387ce9f2014-05-22 17:01:57 +0530305#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200306int sdi_init_port(struct platform_device *pdev, struct device_node *port) __init;
Archit Taneja387ce9f2014-05-22 17:01:57 +0530307void sdi_uninit_port(struct device_node *port) __exit;
308#else
309static inline int __init sdi_init_port(struct platform_device *pdev,
310 struct device_node *port)
311{
312 return 0;
313}
314static inline void __exit sdi_uninit_port(struct device_node *port)
315{
316}
317#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200318
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200319/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300320
321typedef bool (*dsi_pll_calc_func)(int regn, int regm, unsigned long fint,
322 unsigned long pll, void *data);
323typedef bool (*dsi_hsdiv_calc_func)(int regm_dispc, unsigned long dispc,
324 void *data);
325
Jani Nikula368a1482010-05-07 11:58:41 +0200326#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530327
328struct dentry;
329struct file_operations;
330
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200331int dsi_init_platform_driver(void) __init;
332void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200333
334void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200335
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530337u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
338
Tomi Valkeinen72658f02013-03-05 16:39:00 +0200339unsigned long dsi_get_pll_clkin(struct platform_device *dsidev);
340
Tomi Valkeinen72658f02013-03-05 16:39:00 +0200341bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
342 unsigned long out_min, dsi_hsdiv_calc_func func, void *data);
343bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
344 unsigned long pll_min, unsigned long pll_max,
345 dsi_pll_calc_func func, void *data);
346
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530347unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
348int dsi_pll_set_clock_div(struct platform_device *dsidev,
349 struct dsi_clock_info *cinfo);
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +0300350int dsi_pll_init(struct platform_device *dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530351void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530352struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200353#else
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530354static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
355{
356 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
357 return 0;
358}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530359static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600360{
361 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
362 return 0;
363}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300364static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
365 struct dsi_clock_info *cinfo)
366{
367 WARN("%s: DSI not compiled in\n", __func__);
368 return -ENODEV;
369}
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +0300370static inline int dsi_pll_init(struct platform_device *dsidev)
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300371{
372 WARN("%s: DSI not compiled in\n", __func__);
373 return -ENODEV;
374}
375static inline void dsi_pll_uninit(struct platform_device *dsidev,
376 bool disconnect_lanes)
377{
378}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530379static inline struct platform_device *dsi_get_dsidev_from_id(int module)
380{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530381 return NULL;
382}
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300383
384static inline unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
385{
386 return 0;
387}
388
389static inline bool dsi_hsdiv_calc(struct platform_device *dsidev,
390 unsigned long pll, unsigned long out_min,
391 dsi_hsdiv_calc_func func, void *data)
392{
393 return false;
394}
395
396static inline bool dsi_pll_calc(struct platform_device *dsidev,
397 unsigned long clkin,
398 unsigned long pll_min, unsigned long pll_max,
399 dsi_pll_calc_func func, void *data)
400{
401 return false;
402}
403
Jani Nikula368a1482010-05-07 11:58:41 +0200404#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200405
406/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200407int dpi_init_platform_driver(void) __init;
408void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200409
Archit Taneja387ce9f2014-05-22 17:01:57 +0530410#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200411int dpi_init_port(struct platform_device *pdev, struct device_node *port) __init;
Archit Taneja80eb6752014-06-02 14:11:51 +0530412void dpi_uninit_port(struct device_node *port) __exit;
Archit Taneja387ce9f2014-05-22 17:01:57 +0530413#else
414static inline int __init dpi_init_port(struct platform_device *pdev,
415 struct device_node *port)
416{
417 return 0;
418}
419static inline void __exit dpi_uninit_port(struct device_node *port)
420{
421}
422#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200423
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200424/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200425int dispc_init_platform_driver(void) __init;
426void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200428
429void dispc_enable_sidle(void);
430void dispc_disable_sidle(void);
431
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200432void dispc_lcd_enable_signal(bool enable);
433void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300434void dispc_enable_fifomerge(bool enable);
435void dispc_enable_gamma_table(bool enable);
436void dispc_set_loadmode(enum omap_dss_load_mode mode);
437
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200438typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
439 unsigned long pck, void *data);
440bool dispc_div_calc(unsigned long dispc,
441 unsigned long pck_min, unsigned long pck_max,
442 dispc_div_calc_func func, void *data);
443
Archit Taneja8f366162012-04-16 12:53:44 +0530444bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530445 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300446unsigned long dispc_fclk_rate(void);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300447int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
448 struct dispc_clock_info *cinfo);
449
450
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200451void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200452void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300453 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
454 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300455
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300456unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
457unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530458unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530459void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200460 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300461int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000462 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300463void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530465u32 dispc_wb_get_framedone_irq(void);
466bool dispc_wb_go_busy(void);
467void dispc_wb_go(void);
468void dispc_wb_enable(bool enable);
469bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530470void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530471int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530472 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530473
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200474/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200475int venc_init_platform_driver(void) __init;
476void venc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200477
Mythri P Kc3198a52011-03-12 12:04:27 +0530478/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530479int hdmi4_init_platform_driver(void) __init;
480void hdmi4_uninit_platform_driver(void) __exit;
Mythri P Kc3198a52011-03-12 12:04:27 +0530481
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200482int hdmi5_init_platform_driver(void) __init;
483void hdmi5_uninit_platform_driver(void) __exit;
484
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200485/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200486int rfbi_init_platform_driver(void) __init;
487void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200488
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200489
490#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
491static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
492{
493 int b;
494 for (b = 0; b < 32; ++b) {
495 if (irqstatus & (1 << b))
496 irq_arr[b]++;
497 }
498}
499#endif
500
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300501/* PLL */
502typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
503 unsigned long clkdco, void *data);
504typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
505 void *data);
506
507int dss_pll_register(struct dss_pll *pll);
508void dss_pll_unregister(struct dss_pll *pll);
509struct dss_pll *dss_pll_find(const char *name);
510int dss_pll_enable(struct dss_pll *pll);
511void dss_pll_disable(struct dss_pll *pll);
512int dss_pll_set_config(struct dss_pll *pll,
513 const struct dss_pll_clock_info *cinfo);
514
515bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
516 unsigned long out_min, unsigned long out_max,
517 dss_hsdiv_calc_func func, void *data);
518bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
519 unsigned long pll_min, unsigned long pll_max,
520 dss_pll_calc_func func, void *data);
521int dss_pll_write_config_type_a(struct dss_pll *pll,
522 const struct dss_pll_clock_info *cinfo);
523int dss_pll_write_config_type_b(struct dss_pll *pll,
524 const struct dss_pll_clock_info *cinfo);
525
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200526#endif