blob: 0731b4f9b25ca6f1496ef86bedbcee120c873fc5 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chunming Zhou0875dc92016-06-12 15:41:58 +080028#include <linux/kthread.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <linux/console.h>
30#include <linux/slab.h>
31#include <linux/debugfs.h>
32#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/amdgpu_drm.h>
35#include <linux/vgaarb.h>
36#include <linux/vga_switcheroo.h>
37#include <linux/efi.h>
38#include "amdgpu.h"
Tom St Denisf4b373f2016-05-31 08:02:27 -040039#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040#include "amdgpu_i2c.h"
41#include "atom.h"
42#include "amdgpu_atombios.h"
Alex Deuchera5bde2f2016-09-23 16:23:41 -040043#include "amdgpu_atomfirmware.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050044#include "amd_pcie.h"
Ken Wang33f34802016-01-21 17:29:41 +080045#ifdef CONFIG_DRM_AMDGPU_SI
46#include "si.h"
47#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040048#ifdef CONFIG_DRM_AMDGPU_CIK
49#include "cik.h"
50#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -040051#include "vi.h"
Ken Wang460826e2017-03-06 14:53:16 -050052#include "soc15.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053#include "bif/bif_4_1_d.h"
Emily Deng9accf2f2016-08-10 16:01:25 +080054#include <linux/pci.h>
Monk Liubec86372016-09-14 19:38:08 +080055#include <linux/firmware.h>
Gavin Wan89041942017-06-23 13:55:15 -040056#include "amdgpu_vf_error.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040057
Yong Zhaoba997702015-11-09 17:21:45 -050058#include "amdgpu_amdkfd.h"
Rex Zhud2f52ac2017-09-22 17:47:27 +080059#include "amdgpu_pm.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040060
Alex Deuchere2a75f82017-04-27 16:58:01 -040061MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
Alex Deucher2d2e5e72017-05-09 12:27:35 -040062MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
Alex Deuchere2a75f82017-04-27 16:58:01 -040063
Shirish S2dc80b02017-05-25 10:05:25 +053064#define AMDGPU_RESUME_MS 2000
65
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
67static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
Huang Rui4f0955f2017-05-10 23:04:06 +080068static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
Kent Russelldb95e212017-08-22 12:31:43 -040069static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070
71static const char *amdgpu_asic_name[] = {
Ken Wangda69c1612016-01-21 19:08:55 +080072 "TAHITI",
73 "PITCAIRN",
74 "VERDE",
75 "OLAND",
76 "HAINAN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 "BONAIRE",
78 "KAVERI",
79 "KABINI",
80 "HAWAII",
81 "MULLINS",
82 "TOPAZ",
83 "TONGA",
David Zhang48299f92015-07-08 01:05:16 +080084 "FIJI",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040085 "CARRIZO",
Samuel Li139f4912015-10-08 14:50:27 -040086 "STONEY",
Flora Cui2cc0c0b2016-03-14 18:33:29 -040087 "POLARIS10",
88 "POLARIS11",
Junwei Zhangc4642a42016-12-14 15:32:28 -050089 "POLARIS12",
Ken Wangd4196f02016-03-09 09:28:32 +080090 "VEGA10",
Chunming Zhou2ca8a5d2016-12-07 17:31:19 +080091 "RAVEN",
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 "LAST",
93};
94
95bool amdgpu_device_is_px(struct drm_device *dev)
96{
97 struct amdgpu_device *adev = dev->dev_private;
98
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080099 if (adev->flags & AMD_IS_PX)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100 return true;
101 return false;
102}
103
104/*
105 * MMIO register access helper functions.
106 */
107uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +0800108 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400110 uint32_t ret;
111
Monk Liu15d72fd2017-01-25 15:07:40 +0800112 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800113 BUG_ON(in_interrupt());
114 return amdgpu_virt_kiq_rreg(adev, reg);
115 }
116
Monk Liu15d72fd2017-01-25 15:07:40 +0800117 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Tom St Denisf4b373f2016-05-31 08:02:27 -0400118 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 else {
120 unsigned long flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121
122 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
123 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
124 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
125 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 }
Tom St Denisf4b373f2016-05-31 08:02:27 -0400127 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
128 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129}
130
131void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +0800132 uint32_t acc_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133{
Tom St Denisf4b373f2016-05-31 08:02:27 -0400134 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
Monk Liu4e99a442016-03-31 13:26:59 +0800135
Ken Wang47ed4e12017-07-04 13:11:52 +0800136 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
137 adev->last_mm_index = v;
138 }
139
Monk Liu15d72fd2017-01-25 15:07:40 +0800140 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
Xiangliang Yubc992ba2017-01-12 14:29:34 +0800141 BUG_ON(in_interrupt());
142 return amdgpu_virt_kiq_wreg(adev, reg, v);
143 }
144
Monk Liu15d72fd2017-01-25 15:07:40 +0800145 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
147 else {
148 unsigned long flags;
149
150 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
151 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
152 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
153 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
154 }
Ken Wang47ed4e12017-07-04 13:11:52 +0800155
156 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
157 udelay(500);
158 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159}
160
161u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
162{
163 if ((reg * 4) < adev->rio_mem_size)
164 return ioread32(adev->rio_mem + (reg * 4));
165 else {
166 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
167 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
168 }
169}
170
171void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
172{
Ken Wang47ed4e12017-07-04 13:11:52 +0800173 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
174 adev->last_mm_index = v;
175 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176
177 if ((reg * 4) < adev->rio_mem_size)
178 iowrite32(v, adev->rio_mem + (reg * 4));
179 else {
180 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
181 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
182 }
Ken Wang47ed4e12017-07-04 13:11:52 +0800183
184 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
185 udelay(500);
186 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400187}
188
189/**
190 * amdgpu_mm_rdoorbell - read a doorbell dword
191 *
192 * @adev: amdgpu_device pointer
193 * @index: doorbell index
194 *
195 * Returns the value in the doorbell aperture at the
196 * requested doorbell index (CIK).
197 */
198u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
199{
200 if (index < adev->doorbell.num_doorbells) {
201 return readl(adev->doorbell.ptr + index);
202 } else {
203 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
204 return 0;
205 }
206}
207
208/**
209 * amdgpu_mm_wdoorbell - write a doorbell dword
210 *
211 * @adev: amdgpu_device pointer
212 * @index: doorbell index
213 * @v: value to write
214 *
215 * Writes @v to the doorbell aperture at the
216 * requested doorbell index (CIK).
217 */
218void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
219{
220 if (index < adev->doorbell.num_doorbells) {
221 writel(v, adev->doorbell.ptr + index);
222 } else {
223 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
224 }
225}
226
227/**
Ken Wang832be402016-03-18 15:23:08 +0800228 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
229 *
230 * @adev: amdgpu_device pointer
231 * @index: doorbell index
232 *
233 * Returns the value in the doorbell aperture at the
234 * requested doorbell index (VEGA10+).
235 */
236u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
237{
238 if (index < adev->doorbell.num_doorbells) {
239 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
240 } else {
241 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
242 return 0;
243 }
244}
245
246/**
247 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
248 *
249 * @adev: amdgpu_device pointer
250 * @index: doorbell index
251 * @v: value to write
252 *
253 * Writes @v to the doorbell aperture at the
254 * requested doorbell index (VEGA10+).
255 */
256void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
257{
258 if (index < adev->doorbell.num_doorbells) {
259 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
260 } else {
261 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
262 }
263}
264
265/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400266 * amdgpu_invalid_rreg - dummy reg read function
267 *
268 * @adev: amdgpu device pointer
269 * @reg: offset of register
270 *
271 * Dummy register read function. Used for register blocks
272 * that certain asics don't have (all asics).
273 * Returns the value in the register.
274 */
275static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
276{
277 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
278 BUG();
279 return 0;
280}
281
282/**
283 * amdgpu_invalid_wreg - dummy reg write function
284 *
285 * @adev: amdgpu device pointer
286 * @reg: offset of register
287 * @v: value to write to the register
288 *
289 * Dummy register read function. Used for register blocks
290 * that certain asics don't have (all asics).
291 */
292static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
293{
294 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
295 reg, v);
296 BUG();
297}
298
299/**
300 * amdgpu_block_invalid_rreg - dummy reg read function
301 *
302 * @adev: amdgpu device pointer
303 * @block: offset of instance
304 * @reg: offset of register
305 *
306 * Dummy register read function. Used for register blocks
307 * that certain asics don't have (all asics).
308 * Returns the value in the register.
309 */
310static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
311 uint32_t block, uint32_t reg)
312{
313 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
314 reg, block);
315 BUG();
316 return 0;
317}
318
319/**
320 * amdgpu_block_invalid_wreg - dummy reg write function
321 *
322 * @adev: amdgpu device pointer
323 * @block: offset of instance
324 * @reg: offset of register
325 * @v: value to write to the register
326 *
327 * Dummy register read function. Used for register blocks
328 * that certain asics don't have (all asics).
329 */
330static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
331 uint32_t block,
332 uint32_t reg, uint32_t v)
333{
334 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
335 reg, block, v);
336 BUG();
337}
338
339static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
340{
Christian Königa4a02772017-07-27 17:24:36 +0200341 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
342 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
343 &adev->vram_scratch.robj,
344 &adev->vram_scratch.gpu_addr,
345 (void **)&adev->vram_scratch.ptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400346}
347
348static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
349{
Christian König078af1a2017-07-27 17:43:00 +0200350 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400351}
352
353/**
354 * amdgpu_program_register_sequence - program an array of registers.
355 *
356 * @adev: amdgpu_device pointer
357 * @registers: pointer to the register array
358 * @array_size: size of the register array
359 *
360 * Programs an array or registers with and and or masks.
361 * This is a helper for setting golden registers.
362 */
363void amdgpu_program_register_sequence(struct amdgpu_device *adev,
364 const u32 *registers,
365 const u32 array_size)
366{
367 u32 tmp, reg, and_mask, or_mask;
368 int i;
369
370 if (array_size % 3)
371 return;
372
373 for (i = 0; i < array_size; i +=3) {
374 reg = registers[i + 0];
375 and_mask = registers[i + 1];
376 or_mask = registers[i + 2];
377
378 if (and_mask == 0xffffffff) {
379 tmp = or_mask;
380 } else {
381 tmp = RREG32(reg);
382 tmp &= ~and_mask;
383 tmp |= or_mask;
384 }
385 WREG32(reg, tmp);
386 }
387}
388
389void amdgpu_pci_config_reset(struct amdgpu_device *adev)
390{
391 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
392}
393
394/*
395 * GPU doorbell aperture helpers function.
396 */
397/**
398 * amdgpu_doorbell_init - Init doorbell driver information.
399 *
400 * @adev: amdgpu_device pointer
401 *
402 * Init doorbell driver information (CIK)
403 * Returns 0 on success, error on failure.
404 */
405static int amdgpu_doorbell_init(struct amdgpu_device *adev)
406{
Christian König705e5192017-06-08 11:15:16 +0200407 /* No doorbell on SI hardware generation */
408 if (adev->asic_type < CHIP_BONAIRE) {
409 adev->doorbell.base = 0;
410 adev->doorbell.size = 0;
411 adev->doorbell.num_doorbells = 0;
412 adev->doorbell.ptr = NULL;
413 return 0;
414 }
415
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400416 /* doorbell bar mapping */
417 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
418 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
419
Christian Königedf600d2016-05-03 15:54:54 +0200420 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400421 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
422 if (adev->doorbell.num_doorbells == 0)
423 return -EINVAL;
424
Christian König8972e5d2017-03-06 13:34:57 +0100425 adev->doorbell.ptr = ioremap(adev->doorbell.base,
426 adev->doorbell.num_doorbells *
427 sizeof(u32));
428 if (adev->doorbell.ptr == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400429 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400430
431 return 0;
432}
433
434/**
435 * amdgpu_doorbell_fini - Tear down doorbell driver information.
436 *
437 * @adev: amdgpu_device pointer
438 *
439 * Tear down doorbell driver information (CIK)
440 */
441static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
442{
443 iounmap(adev->doorbell.ptr);
444 adev->doorbell.ptr = NULL;
445}
446
447/**
448 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
449 * setup amdkfd
450 *
451 * @adev: amdgpu_device pointer
452 * @aperture_base: output returning doorbell aperture base physical address
453 * @aperture_size: output returning doorbell aperture size in bytes
454 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
455 *
456 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
457 * takes doorbells required for its own rings and reports the setup to amdkfd.
458 * amdgpu reserved doorbells are at the start of the doorbell aperture.
459 */
460void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
461 phys_addr_t *aperture_base,
462 size_t *aperture_size,
463 size_t *start_offset)
464{
465 /*
466 * The first num_doorbells are used by amdgpu.
467 * amdkfd takes whatever's left in the aperture.
468 */
469 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
470 *aperture_base = adev->doorbell.base;
471 *aperture_size = adev->doorbell.size;
472 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
473 } else {
474 *aperture_base = 0;
475 *aperture_size = 0;
476 *start_offset = 0;
477 }
478}
479
480/*
481 * amdgpu_wb_*()
Alex Xie455a7bc2017-05-08 21:36:03 -0400482 * Writeback is the method by which the GPU updates special pages in memory
Alex Xieea81a172017-05-08 13:41:11 -0400483 * with the status of certain GPU events (fences, ring pointers,etc.).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400484 */
485
486/**
487 * amdgpu_wb_fini - Disable Writeback and free memory
488 *
489 * @adev: amdgpu_device pointer
490 *
491 * Disables Writeback and frees the Writeback memory (all asics).
492 * Used at driver shutdown.
493 */
494static void amdgpu_wb_fini(struct amdgpu_device *adev)
495{
496 if (adev->wb.wb_obj) {
Alex Deuchera76ed482016-10-21 15:30:36 -0400497 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
498 &adev->wb.gpu_addr,
499 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500 adev->wb.wb_obj = NULL;
501 }
502}
503
504/**
505 * amdgpu_wb_init- Init Writeback driver info and allocate memory
506 *
507 * @adev: amdgpu_device pointer
508 *
Alex Xie455a7bc2017-05-08 21:36:03 -0400509 * Initializes writeback and allocates writeback memory (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400510 * Used at driver startup.
511 * Returns 0 on success or an -error on failure.
512 */
513static int amdgpu_wb_init(struct amdgpu_device *adev)
514{
515 int r;
516
517 if (adev->wb.wb_obj == NULL) {
Alex Deucher97407b62017-07-28 12:14:15 -0400518 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
519 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
Alex Deuchera76ed482016-10-21 15:30:36 -0400520 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
521 &adev->wb.wb_obj, &adev->wb.gpu_addr,
522 (void **)&adev->wb.wb);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 if (r) {
524 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
525 return r;
526 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527
528 adev->wb.num_wb = AMDGPU_MAX_WB;
529 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
530
531 /* clear wb memory */
Huang Rui60a970a62017-03-15 10:13:32 +0800532 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400533 }
534
535 return 0;
536}
537
538/**
539 * amdgpu_wb_get - Allocate a wb entry
540 *
541 * @adev: amdgpu_device pointer
542 * @wb: wb index
543 *
544 * Allocate a wb slot for use by the driver (all asics).
545 * Returns 0 on success or -EINVAL on failure.
546 */
547int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
548{
549 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
Alex Deucher97407b62017-07-28 12:14:15 -0400550
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400551 if (offset < adev->wb.num_wb) {
552 __set_bit(offset, adev->wb.used);
Alex Deucher97407b62017-07-28 12:14:15 -0400553 *wb = offset * 8; /* convert to dw offset */
Monk Liu0915fdb2017-06-19 10:19:41 -0400554 return 0;
555 } else {
556 return -EINVAL;
557 }
558}
559
Ken Wang70142852016-03-18 15:08:49 +0800560/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400561 * amdgpu_wb_free - Free a wb entry
562 *
563 * @adev: amdgpu_device pointer
564 * @wb: wb index
565 *
566 * Free a wb slot allocated for use by the driver (all asics)
567 */
568void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
569{
570 if (wb < adev->wb.num_wb)
571 __clear_bit(wb, adev->wb.used);
572}
573
574/**
575 * amdgpu_vram_location - try to find VRAM location
576 * @adev: amdgpu device structure holding all necessary informations
577 * @mc: memory controller structure holding memory informations
578 * @base: base address at which to put VRAM
579 *
Alex Xie455a7bc2017-05-08 21:36:03 -0400580 * Function will try to place VRAM at base address provided
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581 * as parameter (which is so far either PCI aperture address or
582 * for IGP TOM base address).
583 *
584 * If there is not enough space to fit the unvisible VRAM in the 32bits
585 * address space then we limit the VRAM size to the aperture.
586 *
587 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
588 * this shouldn't be a problem as we are using the PCI aperture as a reference.
589 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
590 * not IGP.
591 *
592 * Note: we use mc_vram_size as on some board we need to program the mc to
593 * cover the whole aperture even if VRAM size is inferior to aperture size
594 * Novell bug 204882 + along with lots of ubuntu ones
595 *
596 * Note: when limiting vram it's safe to overwritte real_vram_size because
597 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
598 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
599 * ones)
600 *
601 * Note: IGP TOM addr should be the same as the aperture addr, we don't
Alex Xie455a7bc2017-05-08 21:36:03 -0400602 * explicitly check for that though.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603 *
604 * FIXME: when reducing VRAM size align new size on power of 2.
605 */
606void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
607{
608 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
609
610 mc->vram_start = base;
611 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
612 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
613 mc->real_vram_size = mc->aper_size;
614 mc->mc_vram_size = mc->aper_size;
615 }
616 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
617 if (limit && limit < mc->real_vram_size)
618 mc->real_vram_size = limit;
619 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
620 mc->mc_vram_size >> 20, mc->vram_start,
621 mc->vram_end, mc->real_vram_size >> 20);
622}
623
624/**
Christian König6f02a692017-07-07 11:56:59 +0200625 * amdgpu_gart_location - try to find GTT location
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 * @adev: amdgpu device structure holding all necessary informations
627 * @mc: memory controller structure holding memory informations
628 *
629 * Function will place try to place GTT before or after VRAM.
630 *
631 * If GTT size is bigger than space left then we ajust GTT size.
632 * Thus function will never fails.
633 *
634 * FIXME: when reducing GTT size align new size on power of 2.
635 */
Christian König6f02a692017-07-07 11:56:59 +0200636void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400637{
638 u64 size_af, size_bf;
639
Christian Königed21c042017-07-06 22:26:05 +0200640 size_af = adev->mc.mc_mask - mc->vram_end;
641 size_bf = mc->vram_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400642 if (size_bf > size_af) {
Christian König6f02a692017-07-07 11:56:59 +0200643 if (mc->gart_size > size_bf) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400644 dev_warn(adev->dev, "limiting GTT\n");
Christian König6f02a692017-07-07 11:56:59 +0200645 mc->gart_size = size_bf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400646 }
Christian König6f02a692017-07-07 11:56:59 +0200647 mc->gart_start = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648 } else {
Christian König6f02a692017-07-07 11:56:59 +0200649 if (mc->gart_size > size_af) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400650 dev_warn(adev->dev, "limiting GTT\n");
Christian König6f02a692017-07-07 11:56:59 +0200651 mc->gart_size = size_af;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652 }
Christian König6f02a692017-07-07 11:56:59 +0200653 mc->gart_start = mc->vram_end + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654 }
Christian König6f02a692017-07-07 11:56:59 +0200655 mc->gart_end = mc->gart_start + mc->gart_size - 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400656 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Christian König6f02a692017-07-07 11:56:59 +0200657 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400658}
659
660/*
Horace Chena05502e2017-09-29 14:41:57 +0800661 * Firmware Reservation functions
662 */
663/**
664 * amdgpu_fw_reserve_vram_fini - free fw reserved vram
665 *
666 * @adev: amdgpu_device pointer
667 *
668 * free fw reserved vram if it has been reserved.
669 */
670void amdgpu_fw_reserve_vram_fini(struct amdgpu_device *adev)
671{
672 amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
673 NULL, &adev->fw_vram_usage.va);
674}
675
676/**
677 * amdgpu_fw_reserve_vram_init - create bo vram reservation from fw
678 *
679 * @adev: amdgpu_device pointer
680 *
681 * create bo vram reservation from fw.
682 */
683int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev)
684{
685 int r = 0;
686 u64 gpu_addr;
687 u64 vram_size = adev->mc.visible_vram_size;
688
689 adev->fw_vram_usage.va = NULL;
690 adev->fw_vram_usage.reserved_bo = NULL;
691
692 if (adev->fw_vram_usage.size > 0 &&
693 adev->fw_vram_usage.size <= vram_size) {
694
695 r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
696 PAGE_SIZE, true, 0,
697 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
698 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL, 0,
699 &adev->fw_vram_usage.reserved_bo);
700 if (r)
701 goto error_create;
702
703 r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
704 if (r)
705 goto error_reserve;
706 r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
707 AMDGPU_GEM_DOMAIN_VRAM,
708 adev->fw_vram_usage.start_offset,
709 (adev->fw_vram_usage.start_offset +
710 adev->fw_vram_usage.size), &gpu_addr);
711 if (r)
712 goto error_pin;
713 r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
714 &adev->fw_vram_usage.va);
715 if (r)
716 goto error_kmap;
717
718 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
719 }
720 return r;
721
722error_kmap:
723 amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
724error_pin:
725 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
726error_reserve:
727 amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
728error_create:
729 adev->fw_vram_usage.va = NULL;
730 adev->fw_vram_usage.reserved_bo = NULL;
731 return r;
732}
733
734
735/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400736 * GPU helpers function.
737 */
738/**
Jim Quc836fec2017-02-10 15:59:59 +0800739 * amdgpu_need_post - check if the hw need post or not
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400740 *
741 * @adev: amdgpu_device pointer
742 *
Jim Quc836fec2017-02-10 15:59:59 +0800743 * Check if the asic has been initialized (all asics) at driver startup
744 * or post is needed if hw reset is performed.
745 * Returns true if need or false if not.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400746 */
Jim Quc836fec2017-02-10 15:59:59 +0800747bool amdgpu_need_post(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400748{
749 uint32_t reg;
750
Jim Quc836fec2017-02-10 15:59:59 +0800751 if (adev->has_hw_reset) {
752 adev->has_hw_reset = false;
753 return true;
754 }
Alex Deucher70d17a22017-06-30 17:26:47 -0400755
756 /* bios scratch used on CIK+ */
757 if (adev->asic_type >= CHIP_BONAIRE)
758 return amdgpu_atombios_scratch_need_asic_init(adev);
759
760 /* check MEM_SIZE for older asics */
Alex Deucherbbf282d2017-03-03 17:26:10 -0500761 reg = amdgpu_asic_get_config_memsize(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762
Alex Deucherf2713e82017-03-28 12:19:31 -0400763 if ((reg != 0) && (reg != 0xffffffff))
Jim Quc836fec2017-02-10 15:59:59 +0800764 return false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400765
Jim Quc836fec2017-02-10 15:59:59 +0800766 return true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767
768}
769
Monk Liubec86372016-09-14 19:38:08 +0800770static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
771{
772 if (amdgpu_sriov_vf(adev))
773 return false;
774
775 if (amdgpu_passthrough(adev)) {
Monk Liu1da2c322016-11-11 11:24:29 +0800776 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
777 * some old smc fw still need driver do vPost otherwise gpu hang, while
778 * those smc fw version above 22.15 doesn't have this flaw, so we force
779 * vpost executed for smc version below 22.15
Monk Liubec86372016-09-14 19:38:08 +0800780 */
781 if (adev->asic_type == CHIP_FIJI) {
782 int err;
783 uint32_t fw_ver;
784 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
785 /* force vPost if error occured */
786 if (err)
787 return true;
788
789 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
Monk Liu1da2c322016-11-11 11:24:29 +0800790 if (fw_ver < 0x00160e00)
791 return true;
Monk Liubec86372016-09-14 19:38:08 +0800792 }
Monk Liubec86372016-09-14 19:38:08 +0800793 }
Jim Quc836fec2017-02-10 15:59:59 +0800794 return amdgpu_need_post(adev);
Monk Liubec86372016-09-14 19:38:08 +0800795}
796
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400797/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400798 * amdgpu_dummy_page_init - init dummy page used by the driver
799 *
800 * @adev: amdgpu_device pointer
801 *
802 * Allocate the dummy page used by the driver (all asics).
803 * This dummy page is used by the driver as a filler for gart entries
804 * when pages are taken out of the GART
805 * Returns 0 on sucess, -ENOMEM on failure.
806 */
807int amdgpu_dummy_page_init(struct amdgpu_device *adev)
808{
809 if (adev->dummy_page.page)
810 return 0;
811 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
812 if (adev->dummy_page.page == NULL)
813 return -ENOMEM;
814 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
815 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
816 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
817 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
818 __free_page(adev->dummy_page.page);
819 adev->dummy_page.page = NULL;
820 return -ENOMEM;
821 }
822 return 0;
823}
824
825/**
826 * amdgpu_dummy_page_fini - free dummy page used by the driver
827 *
828 * @adev: amdgpu_device pointer
829 *
830 * Frees the dummy page used by the driver (all asics).
831 */
832void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
833{
834 if (adev->dummy_page.page == NULL)
835 return;
836 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
837 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
838 __free_page(adev->dummy_page.page);
839 adev->dummy_page.page = NULL;
840}
841
842
843/* ATOM accessor methods */
844/*
845 * ATOM is an interpreted byte code stored in tables in the vbios. The
846 * driver registers callbacks to access registers and the interpreter
847 * in the driver parses the tables and executes then to program specific
848 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
849 * atombios.h, and atom.c
850 */
851
852/**
853 * cail_pll_read - read PLL register
854 *
855 * @info: atom card_info pointer
856 * @reg: PLL register offset
857 *
858 * Provides a PLL register accessor for the atom interpreter (r4xx+).
859 * Returns the value of the PLL register.
860 */
861static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
862{
863 return 0;
864}
865
866/**
867 * cail_pll_write - write PLL register
868 *
869 * @info: atom card_info pointer
870 * @reg: PLL register offset
871 * @val: value to write to the pll register
872 *
873 * Provides a PLL register accessor for the atom interpreter (r4xx+).
874 */
875static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
876{
877
878}
879
880/**
881 * cail_mc_read - read MC (Memory Controller) register
882 *
883 * @info: atom card_info pointer
884 * @reg: MC register offset
885 *
886 * Provides an MC register accessor for the atom interpreter (r4xx+).
887 * Returns the value of the MC register.
888 */
889static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
890{
891 return 0;
892}
893
894/**
895 * cail_mc_write - write MC (Memory Controller) register
896 *
897 * @info: atom card_info pointer
898 * @reg: MC register offset
899 * @val: value to write to the pll register
900 *
901 * Provides a MC register accessor for the atom interpreter (r4xx+).
902 */
903static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
904{
905
906}
907
908/**
909 * cail_reg_write - write MMIO register
910 *
911 * @info: atom card_info pointer
912 * @reg: MMIO register offset
913 * @val: value to write to the pll register
914 *
915 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
916 */
917static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
918{
919 struct amdgpu_device *adev = info->dev->dev_private;
920
921 WREG32(reg, val);
922}
923
924/**
925 * cail_reg_read - read MMIO register
926 *
927 * @info: atom card_info pointer
928 * @reg: MMIO register offset
929 *
930 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
931 * Returns the value of the MMIO register.
932 */
933static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
934{
935 struct amdgpu_device *adev = info->dev->dev_private;
936 uint32_t r;
937
938 r = RREG32(reg);
939 return r;
940}
941
942/**
943 * cail_ioreg_write - write IO register
944 *
945 * @info: atom card_info pointer
946 * @reg: IO register offset
947 * @val: value to write to the pll register
948 *
949 * Provides a IO register accessor for the atom interpreter (r4xx+).
950 */
951static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
952{
953 struct amdgpu_device *adev = info->dev->dev_private;
954
955 WREG32_IO(reg, val);
956}
957
958/**
959 * cail_ioreg_read - read IO register
960 *
961 * @info: atom card_info pointer
962 * @reg: IO register offset
963 *
964 * Provides an IO register accessor for the atom interpreter (r4xx+).
965 * Returns the value of the IO register.
966 */
967static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
968{
969 struct amdgpu_device *adev = info->dev->dev_private;
970 uint32_t r;
971
972 r = RREG32_IO(reg);
973 return r;
974}
975
Kent Russell5b41d942017-08-22 12:31:43 -0400976static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
977 struct device_attribute *attr,
978 char *buf)
979{
980 struct drm_device *ddev = dev_get_drvdata(dev);
981 struct amdgpu_device *adev = ddev->dev_private;
982 struct atom_context *ctx = adev->mode_info.atom_context;
983
984 return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
985}
986
987static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
988 NULL);
989
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400990/**
991 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
992 *
993 * @adev: amdgpu_device pointer
994 *
995 * Frees the driver info and register access callbacks for the ATOM
996 * interpreter (r4xx+).
997 * Called at driver shutdown.
998 */
999static void amdgpu_atombios_fini(struct amdgpu_device *adev)
1000{
Monk Liu89e0ec92016-05-27 19:34:11 +08001001 if (adev->mode_info.atom_context) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002 kfree(adev->mode_info.atom_context->scratch);
Monk Liu89e0ec92016-05-27 19:34:11 +08001003 kfree(adev->mode_info.atom_context->iio);
1004 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005 kfree(adev->mode_info.atom_context);
1006 adev->mode_info.atom_context = NULL;
1007 kfree(adev->mode_info.atom_card_info);
1008 adev->mode_info.atom_card_info = NULL;
Kent Russell5b41d942017-08-22 12:31:43 -04001009 device_remove_file(adev->dev, &dev_attr_vbios_version);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001010}
1011
1012/**
1013 * amdgpu_atombios_init - init the driver info and callbacks for atombios
1014 *
1015 * @adev: amdgpu_device pointer
1016 *
1017 * Initializes the driver info and register access callbacks for the
1018 * ATOM interpreter (r4xx+).
1019 * Returns 0 on sucess, -ENOMEM on failure.
1020 * Called at driver startup.
1021 */
1022static int amdgpu_atombios_init(struct amdgpu_device *adev)
1023{
1024 struct card_info *atom_card_info =
1025 kzalloc(sizeof(struct card_info), GFP_KERNEL);
Kent Russell5b41d942017-08-22 12:31:43 -04001026 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001027
1028 if (!atom_card_info)
1029 return -ENOMEM;
1030
1031 adev->mode_info.atom_card_info = atom_card_info;
1032 atom_card_info->dev = adev->ddev;
1033 atom_card_info->reg_read = cail_reg_read;
1034 atom_card_info->reg_write = cail_reg_write;
1035 /* needed for iio ops */
1036 if (adev->rio_mem) {
1037 atom_card_info->ioreg_read = cail_ioreg_read;
1038 atom_card_info->ioreg_write = cail_ioreg_write;
1039 } else {
Amber Linb64a18c2017-01-04 08:06:58 -05001040 DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041 atom_card_info->ioreg_read = cail_reg_read;
1042 atom_card_info->ioreg_write = cail_reg_write;
1043 }
1044 atom_card_info->mc_read = cail_mc_read;
1045 atom_card_info->mc_write = cail_mc_write;
1046 atom_card_info->pll_read = cail_pll_read;
1047 atom_card_info->pll_write = cail_pll_write;
1048
1049 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
1050 if (!adev->mode_info.atom_context) {
1051 amdgpu_atombios_fini(adev);
1052 return -ENOMEM;
1053 }
1054
1055 mutex_init(&adev->mode_info.atom_context->mutex);
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001056 if (adev->is_atom_fw) {
1057 amdgpu_atomfirmware_scratch_regs_init(adev);
1058 amdgpu_atomfirmware_allocate_fb_scratch(adev);
1059 } else {
1060 amdgpu_atombios_scratch_regs_init(adev);
1061 amdgpu_atombios_allocate_fb_scratch(adev);
1062 }
Kent Russell5b41d942017-08-22 12:31:43 -04001063
1064 ret = device_create_file(adev->dev, &dev_attr_vbios_version);
1065 if (ret) {
1066 DRM_ERROR("Failed to create device file for VBIOS version\n");
1067 return ret;
1068 }
1069
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001070 return 0;
1071}
1072
1073/* if we get transitioned to only one device, take VGA back */
1074/**
1075 * amdgpu_vga_set_decode - enable/disable vga decode
1076 *
1077 * @cookie: amdgpu_device pointer
1078 * @state: enable/disable vga decode
1079 *
1080 * Enable/disable vga decode (all asics).
1081 * Returns VGA resource flags.
1082 */
1083static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
1084{
1085 struct amdgpu_device *adev = cookie;
1086 amdgpu_asic_set_vga_state(adev, state);
1087 if (state)
1088 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1089 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1090 else
1091 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1092}
1093
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001094static void amdgpu_check_block_size(struct amdgpu_device *adev)
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001095{
1096 /* defines number of bits in page table versus page directory,
1097 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1098 * page table and the remaining bits are in the page directory */
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001099 if (amdgpu_vm_block_size == -1)
1100 return;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001101
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001102 if (amdgpu_vm_block_size < 9) {
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001103 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1104 amdgpu_vm_block_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001105 goto def_value;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001106 }
1107
1108 if (amdgpu_vm_block_size > 24 ||
1109 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
1110 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1111 amdgpu_vm_block_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001112 goto def_value;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001113 }
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001114
1115 return;
1116
1117def_value:
1118 amdgpu_vm_block_size = -1;
Chunming Zhoua1adf8b2017-03-27 11:36:57 +08001119}
1120
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001121static void amdgpu_check_vm_size(struct amdgpu_device *adev)
1122{
Alex Deucher64dab072017-06-15 18:20:09 -04001123 /* no need to check the default value */
1124 if (amdgpu_vm_size == -1)
1125 return;
1126
Alex Deucher76117502017-06-21 12:31:41 -04001127 if (!is_power_of_2(amdgpu_vm_size)) {
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001128 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
1129 amdgpu_vm_size);
1130 goto def_value;
1131 }
1132
1133 if (amdgpu_vm_size < 1) {
1134 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1135 amdgpu_vm_size);
1136 goto def_value;
1137 }
1138
1139 /*
1140 * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
1141 */
1142 if (amdgpu_vm_size > 1024) {
1143 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
1144 amdgpu_vm_size);
1145 goto def_value;
1146 }
1147
1148 return;
1149
1150def_value:
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001151 amdgpu_vm_size = -1;
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001152}
1153
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001154/**
1155 * amdgpu_check_arguments - validate module params
1156 *
1157 * @adev: amdgpu_device pointer
1158 *
1159 * Validates certain module parameters and updates
1160 * the associated values used by the driver (all asics).
1161 */
1162static void amdgpu_check_arguments(struct amdgpu_device *adev)
1163{
Chunming Zhou5b011232015-12-10 17:34:33 +08001164 if (amdgpu_sched_jobs < 4) {
1165 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1166 amdgpu_sched_jobs);
1167 amdgpu_sched_jobs = 4;
Alex Deucher76117502017-06-21 12:31:41 -04001168 } else if (!is_power_of_2(amdgpu_sched_jobs)){
Chunming Zhou5b011232015-12-10 17:34:33 +08001169 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1170 amdgpu_sched_jobs);
1171 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1172 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001173
Alex Deucher83e74db2017-08-21 11:58:25 -04001174 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
Christian Königf9321cc2017-07-07 13:44:05 +02001175 /* gart size must be greater or equal to 32M */
1176 dev_warn(adev->dev, "gart size (%d) too small\n",
1177 amdgpu_gart_size);
Alex Deucher83e74db2017-08-21 11:58:25 -04001178 amdgpu_gart_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001179 }
1180
Christian König36d38372017-07-07 13:17:45 +02001181 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001182 /* gtt size must be greater or equal to 32M */
Christian König36d38372017-07-07 13:17:45 +02001183 dev_warn(adev->dev, "gtt size (%d) too small\n",
1184 amdgpu_gtt_size);
1185 amdgpu_gtt_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001186 }
1187
Roger Hed07f14b2017-08-15 16:05:59 +08001188 /* valid range is between 4 and 9 inclusive */
1189 if (amdgpu_vm_fragment_size != -1 &&
1190 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1191 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1192 amdgpu_vm_fragment_size = -1;
1193 }
1194
Zhang, Jerry83ca1452017-03-29 16:08:31 +08001195 amdgpu_check_vm_size(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001196
Junwei Zhangbab4fee2017-04-05 13:54:56 +08001197 amdgpu_check_block_size(adev);
Christian König6a7f76e2016-08-24 15:51:49 +02001198
jimqu526bae32016-11-07 09:53:10 +08001199 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
Alex Deucher76117502017-06-21 12:31:41 -04001200 !is_power_of_2(amdgpu_vram_page_split))) {
Christian König6a7f76e2016-08-24 15:51:49 +02001201 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1202 amdgpu_vram_page_split);
1203 amdgpu_vram_page_split = 1024;
1204 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001205}
1206
1207/**
1208 * amdgpu_switcheroo_set_state - set switcheroo state
1209 *
1210 * @pdev: pci dev pointer
Lukas Wunner16944672015-09-05 11:17:35 +02001211 * @state: vga_switcheroo state
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001212 *
1213 * Callback for the switcheroo driver. Suspends or resumes the
1214 * the asics before or after it is powered up using ACPI methods.
1215 */
1216static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1217{
1218 struct drm_device *dev = pci_get_drvdata(pdev);
1219
1220 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1221 return;
1222
1223 if (state == VGA_SWITCHEROO_ON) {
Joe Perches7ca85292017-02-28 04:55:52 -08001224 pr_info("amdgpu: switched on\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001225 /* don't suspend or resume card normally */
1226 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1227
Alex Deucher810ddc32016-08-23 13:25:49 -04001228 amdgpu_device_resume(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001229
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001230 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1231 drm_kms_helper_poll_enable(dev);
1232 } else {
Joe Perches7ca85292017-02-28 04:55:52 -08001233 pr_info("amdgpu: switched off\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001234 drm_kms_helper_poll_disable(dev);
1235 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Alex Deucher810ddc32016-08-23 13:25:49 -04001236 amdgpu_device_suspend(dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001237 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1238 }
1239}
1240
1241/**
1242 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1243 *
1244 * @pdev: pci dev pointer
1245 *
1246 * Callback for the switcheroo driver. Check of the switcheroo
1247 * state can be changed.
1248 * Returns true if the state can be changed, false if not.
1249 */
1250static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1251{
1252 struct drm_device *dev = pci_get_drvdata(pdev);
1253
1254 /*
1255 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1256 * locking inversion with the driver load path. And the access here is
1257 * completely racy anyway. So don't bother with locking for now.
1258 */
1259 return dev->open_count == 0;
1260}
1261
1262static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1263 .set_gpu_state = amdgpu_switcheroo_set_state,
1264 .reprobe = NULL,
1265 .can_switch = amdgpu_switcheroo_can_switch,
1266};
1267
1268int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001269 enum amd_ip_block_type block_type,
1270 enum amd_clockgating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001271{
1272 int i, r = 0;
1273
1274 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001275 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001276 continue;
Rex Zhuc7228652017-02-22 15:33:46 +08001277 if (adev->ip_blocks[i].version->type != block_type)
1278 continue;
1279 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1280 continue;
1281 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1282 (void *)adev, state);
1283 if (r)
1284 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1285 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001286 }
1287 return r;
1288}
1289
1290int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001291 enum amd_ip_block_type block_type,
1292 enum amd_powergating_state state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001293{
1294 int i, r = 0;
1295
1296 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001297 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001298 continue;
Rex Zhuc7228652017-02-22 15:33:46 +08001299 if (adev->ip_blocks[i].version->type != block_type)
1300 continue;
1301 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1302 continue;
1303 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1304 (void *)adev, state);
1305 if (r)
1306 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1307 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001308 }
1309 return r;
1310}
1311
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001312void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
1313{
1314 int i;
1315
1316 for (i = 0; i < adev->num_ip_blocks; i++) {
1317 if (!adev->ip_blocks[i].status.valid)
1318 continue;
1319 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1320 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1321 }
1322}
1323
Alex Deucher5dbbb602016-06-23 11:41:04 -04001324int amdgpu_wait_for_idle(struct amdgpu_device *adev,
1325 enum amd_ip_block_type block_type)
1326{
1327 int i, r;
1328
1329 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001330 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001331 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001332 if (adev->ip_blocks[i].version->type == block_type) {
1333 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001334 if (r)
1335 return r;
1336 break;
1337 }
1338 }
1339 return 0;
1340
1341}
1342
1343bool amdgpu_is_idle(struct amdgpu_device *adev,
1344 enum amd_ip_block_type block_type)
1345{
1346 int i;
1347
1348 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001349 if (!adev->ip_blocks[i].status.valid)
Alex Deucher9ecbe7f2016-06-23 11:53:12 -04001350 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001351 if (adev->ip_blocks[i].version->type == block_type)
1352 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
Alex Deucher5dbbb602016-06-23 11:41:04 -04001353 }
1354 return true;
1355
1356}
1357
Alex Deuchera1255102016-10-13 17:41:13 -04001358struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
1359 enum amd_ip_block_type type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001360{
1361 int i;
1362
1363 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -04001364 if (adev->ip_blocks[i].version->type == type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001365 return &adev->ip_blocks[i];
1366
1367 return NULL;
1368}
1369
1370/**
1371 * amdgpu_ip_block_version_cmp
1372 *
1373 * @adev: amdgpu_device pointer
yanyang15fc3aee2015-05-22 14:39:35 -04001374 * @type: enum amd_ip_block_type
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001375 * @major: major version
1376 * @minor: minor version
1377 *
1378 * return 0 if equal or greater
1379 * return 1 if smaller or the ip_block doesn't exist
1380 */
1381int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -04001382 enum amd_ip_block_type type,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001383 u32 major, u32 minor)
1384{
Alex Deuchera1255102016-10-13 17:41:13 -04001385 struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001386
Alex Deuchera1255102016-10-13 17:41:13 -04001387 if (ip_block && ((ip_block->version->major > major) ||
1388 ((ip_block->version->major == major) &&
1389 (ip_block->version->minor >= minor))))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001390 return 0;
1391
1392 return 1;
1393}
1394
Alex Deuchera1255102016-10-13 17:41:13 -04001395/**
1396 * amdgpu_ip_block_add
1397 *
1398 * @adev: amdgpu_device pointer
1399 * @ip_block_version: pointer to the IP to add
1400 *
1401 * Adds the IP block driver information to the collection of IPs
1402 * on the asic.
1403 */
1404int amdgpu_ip_block_add(struct amdgpu_device *adev,
1405 const struct amdgpu_ip_block_version *ip_block_version)
1406{
1407 if (!ip_block_version)
1408 return -EINVAL;
1409
Huang Ruia0bae352017-05-03 09:52:06 +08001410 DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
1411 ip_block_version->funcs->name);
1412
Alex Deuchera1255102016-10-13 17:41:13 -04001413 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1414
1415 return 0;
1416}
1417
Alex Deucher483ef982016-09-30 12:43:04 -04001418static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
Emily Deng9accf2f2016-08-10 16:01:25 +08001419{
1420 adev->enable_virtual_display = false;
1421
1422 if (amdgpu_virtual_display) {
1423 struct drm_device *ddev = adev->ddev;
1424 const char *pci_address_name = pci_name(ddev->pdev);
Emily Deng0f663562016-09-30 13:02:18 -04001425 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
Emily Deng9accf2f2016-08-10 16:01:25 +08001426
1427 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1428 pciaddstr_tmp = pciaddstr;
Emily Deng0f663562016-09-30 13:02:18 -04001429 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1430 pciaddname = strsep(&pciaddname_tmp, ",");
Yintian Tao967de2a2017-01-22 15:16:51 +08001431 if (!strcmp("all", pciaddname)
1432 || !strcmp(pci_address_name, pciaddname)) {
Emily Deng0f663562016-09-30 13:02:18 -04001433 long num_crtc;
1434 int res = -1;
1435
Emily Deng9accf2f2016-08-10 16:01:25 +08001436 adev->enable_virtual_display = true;
Emily Deng0f663562016-09-30 13:02:18 -04001437
1438 if (pciaddname_tmp)
1439 res = kstrtol(pciaddname_tmp, 10,
1440 &num_crtc);
1441
1442 if (!res) {
1443 if (num_crtc < 1)
1444 num_crtc = 1;
1445 if (num_crtc > 6)
1446 num_crtc = 6;
1447 adev->mode_info.num_crtc = num_crtc;
1448 } else {
1449 adev->mode_info.num_crtc = 1;
1450 }
Emily Deng9accf2f2016-08-10 16:01:25 +08001451 break;
1452 }
1453 }
1454
Emily Deng0f663562016-09-30 13:02:18 -04001455 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1456 amdgpu_virtual_display, pci_address_name,
1457 adev->enable_virtual_display, adev->mode_info.num_crtc);
Emily Deng9accf2f2016-08-10 16:01:25 +08001458
1459 kfree(pciaddstr);
1460 }
1461}
1462
Alex Deuchere2a75f82017-04-27 16:58:01 -04001463static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1464{
Alex Deuchere2a75f82017-04-27 16:58:01 -04001465 const char *chip_name;
1466 char fw_name[30];
1467 int err;
1468 const struct gpu_info_firmware_header_v1_0 *hdr;
1469
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001470 adev->firmware.gpu_info_fw = NULL;
1471
Alex Deuchere2a75f82017-04-27 16:58:01 -04001472 switch (adev->asic_type) {
1473 case CHIP_TOPAZ:
1474 case CHIP_TONGA:
1475 case CHIP_FIJI:
1476 case CHIP_POLARIS11:
1477 case CHIP_POLARIS10:
1478 case CHIP_POLARIS12:
1479 case CHIP_CARRIZO:
1480 case CHIP_STONEY:
1481#ifdef CONFIG_DRM_AMDGPU_SI
1482 case CHIP_VERDE:
1483 case CHIP_TAHITI:
1484 case CHIP_PITCAIRN:
1485 case CHIP_OLAND:
1486 case CHIP_HAINAN:
1487#endif
1488#ifdef CONFIG_DRM_AMDGPU_CIK
1489 case CHIP_BONAIRE:
1490 case CHIP_HAWAII:
1491 case CHIP_KAVERI:
1492 case CHIP_KABINI:
1493 case CHIP_MULLINS:
1494#endif
1495 default:
1496 return 0;
1497 case CHIP_VEGA10:
1498 chip_name = "vega10";
1499 break;
Alex Deucher2d2e5e72017-05-09 12:27:35 -04001500 case CHIP_RAVEN:
1501 chip_name = "raven";
1502 break;
Alex Deuchere2a75f82017-04-27 16:58:01 -04001503 }
1504
1505 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001506 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001507 if (err) {
1508 dev_err(adev->dev,
1509 "Failed to load gpu_info firmware \"%s\"\n",
1510 fw_name);
1511 goto out;
1512 }
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001513 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001514 if (err) {
1515 dev_err(adev->dev,
1516 "Failed to validate gpu_info firmware \"%s\"\n",
1517 fw_name);
1518 goto out;
1519 }
1520
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001521 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
Alex Deuchere2a75f82017-04-27 16:58:01 -04001522 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1523
1524 switch (hdr->version_major) {
1525 case 1:
1526 {
1527 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001528 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
Alex Deuchere2a75f82017-04-27 16:58:01 -04001529 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1530
Alex Deucherb5ab16b2017-05-11 19:09:49 -04001531 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1532 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1533 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1534 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001535 adev->gfx.config.max_texture_channel_caches =
Alex Deucherb5ab16b2017-05-11 19:09:49 -04001536 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1537 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1538 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1539 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1540 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001541 adev->gfx.config.double_offchip_lds_buf =
Alex Deucherb5ab16b2017-05-11 19:09:49 -04001542 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1543 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
Hawking Zhang51fd0372017-06-09 22:30:52 +08001544 adev->gfx.cu_info.max_waves_per_simd =
1545 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1546 adev->gfx.cu_info.max_scratch_slots_per_cu =
1547 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1548 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
Alex Deuchere2a75f82017-04-27 16:58:01 -04001549 break;
1550 }
1551 default:
1552 dev_err(adev->dev,
1553 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1554 err = -EINVAL;
1555 goto out;
1556 }
1557out:
Alex Deuchere2a75f82017-04-27 16:58:01 -04001558 return err;
1559}
1560
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001561static int amdgpu_early_init(struct amdgpu_device *adev)
1562{
Alex Deucheraaa36a92015-04-20 17:31:14 -04001563 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001564
Alex Deucher483ef982016-09-30 12:43:04 -04001565 amdgpu_device_enable_virtual_display(adev);
Emily Denga6be7572016-08-08 11:37:50 +08001566
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001567 switch (adev->asic_type) {
Alex Deucheraaa36a92015-04-20 17:31:14 -04001568 case CHIP_TOPAZ:
1569 case CHIP_TONGA:
David Zhang48299f92015-07-08 01:05:16 +08001570 case CHIP_FIJI:
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001571 case CHIP_POLARIS11:
1572 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001573 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001574 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -04001575 case CHIP_STONEY:
1576 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001577 adev->family = AMDGPU_FAMILY_CZ;
1578 else
1579 adev->family = AMDGPU_FAMILY_VI;
1580
1581 r = vi_set_ip_blocks(adev);
1582 if (r)
1583 return r;
1584 break;
Ken Wang33f34802016-01-21 17:29:41 +08001585#ifdef CONFIG_DRM_AMDGPU_SI
1586 case CHIP_VERDE:
1587 case CHIP_TAHITI:
1588 case CHIP_PITCAIRN:
1589 case CHIP_OLAND:
1590 case CHIP_HAINAN:
Ken Wang295d0da2016-05-24 21:02:53 +08001591 adev->family = AMDGPU_FAMILY_SI;
Ken Wang33f34802016-01-21 17:29:41 +08001592 r = si_set_ip_blocks(adev);
1593 if (r)
1594 return r;
1595 break;
1596#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -04001597#ifdef CONFIG_DRM_AMDGPU_CIK
1598 case CHIP_BONAIRE:
1599 case CHIP_HAWAII:
1600 case CHIP_KAVERI:
1601 case CHIP_KABINI:
1602 case CHIP_MULLINS:
1603 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1604 adev->family = AMDGPU_FAMILY_CI;
1605 else
1606 adev->family = AMDGPU_FAMILY_KV;
1607
1608 r = cik_set_ip_blocks(adev);
1609 if (r)
1610 return r;
1611 break;
1612#endif
Chunming Zhou2ca8a5d2016-12-07 17:31:19 +08001613 case CHIP_VEGA10:
1614 case CHIP_RAVEN:
1615 if (adev->asic_type == CHIP_RAVEN)
1616 adev->family = AMDGPU_FAMILY_RV;
1617 else
1618 adev->family = AMDGPU_FAMILY_AI;
Ken Wang460826e2017-03-06 14:53:16 -05001619
1620 r = soc15_set_ip_blocks(adev);
1621 if (r)
1622 return r;
1623 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001624 default:
1625 /* FIXME: not supported yet */
1626 return -EINVAL;
1627 }
1628
Alex Deuchere2a75f82017-04-27 16:58:01 -04001629 r = amdgpu_device_parse_gpu_info_fw(adev);
1630 if (r)
1631 return r;
1632
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001633 if (amdgpu_sriov_vf(adev)) {
1634 r = amdgpu_virt_request_full_gpu(adev, true);
1635 if (r)
1636 return r;
1637 }
1638
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001639 for (i = 0; i < adev->num_ip_blocks; i++) {
1640 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
Huang Ruied8cf002017-05-03 09:40:17 +08001641 DRM_ERROR("disabled ip block: %d <%s>\n",
1642 i, adev->ip_blocks[i].version->funcs->name);
Alex Deuchera1255102016-10-13 17:41:13 -04001643 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001644 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001645 if (adev->ip_blocks[i].version->funcs->early_init) {
1646 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001647 if (r == -ENOENT) {
Alex Deuchera1255102016-10-13 17:41:13 -04001648 adev->ip_blocks[i].status.valid = false;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001649 } else if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001650 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1651 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001652 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001653 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001654 adev->ip_blocks[i].status.valid = true;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001655 }
Alex Deucher974e6b62015-07-10 13:59:44 -04001656 } else {
Alex Deuchera1255102016-10-13 17:41:13 -04001657 adev->ip_blocks[i].status.valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001658 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001659 }
1660 }
1661
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +02001662 adev->cg_flags &= amdgpu_cg_mask;
1663 adev->pg_flags &= amdgpu_pg_mask;
1664
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001665 return 0;
1666}
1667
1668static int amdgpu_init(struct amdgpu_device *adev)
1669{
1670 int i, r;
1671
1672 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001673 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001674 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001675 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001676 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001677 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1678 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001679 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001680 }
Alex Deuchera1255102016-10-13 17:41:13 -04001681 adev->ip_blocks[i].status.sw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001682 /* need to do gmc hw init early so we can allocate gpu mem */
Alex Deuchera1255102016-10-13 17:41:13 -04001683 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001684 r = amdgpu_vram_scratch_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001685 if (r) {
1686 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001687 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001688 }
Alex Deuchera1255102016-10-13 17:41:13 -04001689 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001690 if (r) {
1691 DRM_ERROR("hw_init %d failed %d\n", i, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001692 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001693 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001694 r = amdgpu_wb_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001695 if (r) {
1696 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001697 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001698 }
Alex Deuchera1255102016-10-13 17:41:13 -04001699 adev->ip_blocks[i].status.hw = true;
Monk Liu24936642017-01-09 15:54:32 +08001700
1701 /* right after GMC hw init, we create CSA */
1702 if (amdgpu_sriov_vf(adev)) {
1703 r = amdgpu_allocate_static_csa(adev);
1704 if (r) {
1705 DRM_ERROR("allocate CSA failed %d\n", r);
1706 return r;
1707 }
1708 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001709 }
1710 }
1711
1712 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001713 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001714 continue;
1715 /* gmc hw init is done early */
Alex Deuchera1255102016-10-13 17:41:13 -04001716 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001717 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001718 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001719 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001720 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1721 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001722 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001723 }
Alex Deuchera1255102016-10-13 17:41:13 -04001724 adev->ip_blocks[i].status.hw = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001725 }
1726
1727 return 0;
1728}
1729
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001730static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
1731{
1732 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1733}
1734
1735static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
1736{
1737 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1738 AMDGPU_RESET_MAGIC_NUM);
1739}
1740
Shirish S2dc80b02017-05-25 10:05:25 +05301741static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
1742{
1743 int i = 0, r;
1744
1745 for (i = 0; i < adev->num_ip_blocks; i++) {
1746 if (!adev->ip_blocks[i].status.valid)
1747 continue;
1748 /* skip CG for VCE/UVD, it's handled specially */
1749 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1750 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1751 /* enable clockgating to save power */
1752 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1753 AMD_CG_STATE_GATE);
1754 if (r) {
1755 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1756 adev->ip_blocks[i].version->funcs->name, r);
1757 return r;
1758 }
1759 }
1760 }
1761 return 0;
1762}
1763
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001764static int amdgpu_late_init(struct amdgpu_device *adev)
1765{
1766 int i = 0, r;
1767
1768 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001769 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001770 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001771 if (adev->ip_blocks[i].version->funcs->late_init) {
1772 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001773 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001774 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1775 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001776 return r;
Alex Deucher2c1a2782015-12-07 17:02:53 -05001777 }
Alex Deuchera1255102016-10-13 17:41:13 -04001778 adev->ip_blocks[i].status.late_initialized = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001779 }
1780 }
1781
Shirish S2dc80b02017-05-25 10:05:25 +05301782 mod_delayed_work(system_wq, &adev->late_init_work,
1783 msecs_to_jiffies(AMDGPU_RESUME_MS));
1784
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001785 amdgpu_fill_reset_magic(adev);
1786
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001787 return 0;
1788}
1789
1790static int amdgpu_fini(struct amdgpu_device *adev)
1791{
1792 int i, r;
1793
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001794 /* need to disable SMC first */
1795 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04001796 if (!adev->ip_blocks[i].status.hw)
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001797 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001798 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001799 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
Alex Deuchera1255102016-10-13 17:41:13 -04001800 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1801 AMD_CG_STATE_UNGATE);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001802 if (r) {
1803 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001804 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001805 return r;
1806 }
Alex Deuchera1255102016-10-13 17:41:13 -04001807 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001808 /* XXX handle errors */
1809 if (r) {
1810 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
Alex Deuchera1255102016-10-13 17:41:13 -04001811 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001812 }
Alex Deuchera1255102016-10-13 17:41:13 -04001813 adev->ip_blocks[i].status.hw = false;
Alex Deucher3e96dbf2016-10-13 11:22:17 -04001814 break;
1815 }
1816 }
1817
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001818 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001819 if (!adev->ip_blocks[i].status.hw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001820 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001821 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001822 amdgpu_wb_fini(adev);
1823 amdgpu_vram_scratch_fini(adev);
1824 }
Rex Zhu8201a672016-11-24 21:44:44 +08001825
1826 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1827 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
1828 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1829 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1830 AMD_CG_STATE_UNGATE);
1831 if (r) {
1832 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1833 adev->ip_blocks[i].version->funcs->name, r);
1834 return r;
1835 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001836 }
Rex Zhu8201a672016-11-24 21:44:44 +08001837
Alex Deuchera1255102016-10-13 17:41:13 -04001838 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001839 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001840 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001841 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1842 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001843 }
Rex Zhu8201a672016-11-24 21:44:44 +08001844
Alex Deuchera1255102016-10-13 17:41:13 -04001845 adev->ip_blocks[i].status.hw = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001846 }
1847
1848 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001849 if (!adev->ip_blocks[i].status.sw)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001850 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001851 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001852 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001853 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001854 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1855 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001856 }
Alex Deuchera1255102016-10-13 17:41:13 -04001857 adev->ip_blocks[i].status.sw = false;
1858 adev->ip_blocks[i].status.valid = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001859 }
1860
Monk Liua6dcfd92016-05-19 14:36:34 +08001861 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001862 if (!adev->ip_blocks[i].status.late_initialized)
Grazvydas Ignotas8a2eef12016-10-03 00:06:44 +03001863 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04001864 if (adev->ip_blocks[i].version->funcs->late_fini)
1865 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1866 adev->ip_blocks[i].status.late_initialized = false;
Monk Liua6dcfd92016-05-19 14:36:34 +08001867 }
1868
Monk Liu030308f2017-09-15 15:34:52 +08001869 if (amdgpu_sriov_vf(adev))
Xiangliang Yu3149d9d2017-01-12 15:14:36 +08001870 amdgpu_virt_release_full_gpu(adev, false);
Monk Liu24936642017-01-09 15:54:32 +08001871
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001872 return 0;
1873}
1874
Shirish S2dc80b02017-05-25 10:05:25 +05301875static void amdgpu_late_init_func_handler(struct work_struct *work)
1876{
1877 struct amdgpu_device *adev =
1878 container_of(work, struct amdgpu_device, late_init_work.work);
1879 amdgpu_late_set_cg_state(adev);
1880}
1881
Alex Deucherfaefba92016-12-06 10:38:29 -05001882int amdgpu_suspend(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001883{
1884 int i, r;
1885
Xiangliang Yue941ea92017-01-18 12:47:55 +08001886 if (amdgpu_sriov_vf(adev))
1887 amdgpu_virt_request_full_gpu(adev, false);
1888
Flora Cuic5a93a22016-02-26 10:45:25 +08001889 /* ungate SMC block first */
1890 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1891 AMD_CG_STATE_UNGATE);
1892 if (r) {
1893 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1894 }
1895
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001896 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
Alex Deuchera1255102016-10-13 17:41:13 -04001897 if (!adev->ip_blocks[i].status.valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001898 continue;
1899 /* ungate blocks so that suspend can properly shut them down */
Flora Cuic5a93a22016-02-26 10:45:25 +08001900 if (i != AMD_IP_BLOCK_TYPE_SMC) {
Alex Deuchera1255102016-10-13 17:41:13 -04001901 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1902 AMD_CG_STATE_UNGATE);
Flora Cuic5a93a22016-02-26 10:45:25 +08001903 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001904 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1905 adev->ip_blocks[i].version->funcs->name, r);
Flora Cuic5a93a22016-02-26 10:45:25 +08001906 }
Alex Deucher2c1a2782015-12-07 17:02:53 -05001907 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001908 /* XXX handle errors */
Alex Deuchera1255102016-10-13 17:41:13 -04001909 r = adev->ip_blocks[i].version->funcs->suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001910 /* XXX handle errors */
Alex Deucher2c1a2782015-12-07 17:02:53 -05001911 if (r) {
Alex Deuchera1255102016-10-13 17:41:13 -04001912 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1913 adev->ip_blocks[i].version->funcs->name, r);
Alex Deucher2c1a2782015-12-07 17:02:53 -05001914 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001915 }
1916
Xiangliang Yue941ea92017-01-18 12:47:55 +08001917 if (amdgpu_sriov_vf(adev))
1918 amdgpu_virt_release_full_gpu(adev, false);
1919
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001920 return 0;
1921}
1922
Monk Liue4f0fdc2017-02-09 11:55:49 +08001923static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001924{
1925 int i, r;
1926
Monk Liu2cb681b2017-04-26 12:00:49 +08001927 static enum amd_ip_block_type ip_order[] = {
1928 AMD_IP_BLOCK_TYPE_GMC,
1929 AMD_IP_BLOCK_TYPE_COMMON,
Monk Liu2cb681b2017-04-26 12:00:49 +08001930 AMD_IP_BLOCK_TYPE_IH,
1931 };
Monk Liua90ad3c2017-01-23 14:22:08 +08001932
Monk Liu2cb681b2017-04-26 12:00:49 +08001933 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1934 int j;
1935 struct amdgpu_ip_block *block;
Monk Liua90ad3c2017-01-23 14:22:08 +08001936
Monk Liu2cb681b2017-04-26 12:00:49 +08001937 for (j = 0; j < adev->num_ip_blocks; j++) {
1938 block = &adev->ip_blocks[j];
1939
1940 if (block->version->type != ip_order[i] ||
1941 !block->status.valid)
1942 continue;
1943
1944 r = block->version->funcs->hw_init(adev);
1945 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
Monk Liua90ad3c2017-01-23 14:22:08 +08001946 }
1947 }
1948
1949 return 0;
1950}
1951
Monk Liue4f0fdc2017-02-09 11:55:49 +08001952static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
Monk Liua90ad3c2017-01-23 14:22:08 +08001953{
1954 int i, r;
1955
Monk Liu2cb681b2017-04-26 12:00:49 +08001956 static enum amd_ip_block_type ip_order[] = {
1957 AMD_IP_BLOCK_TYPE_SMC,
1958 AMD_IP_BLOCK_TYPE_DCE,
1959 AMD_IP_BLOCK_TYPE_GFX,
1960 AMD_IP_BLOCK_TYPE_SDMA,
Frank Min257deb82017-06-15 20:07:36 +08001961 AMD_IP_BLOCK_TYPE_UVD,
1962 AMD_IP_BLOCK_TYPE_VCE
Monk Liu2cb681b2017-04-26 12:00:49 +08001963 };
Monk Liua90ad3c2017-01-23 14:22:08 +08001964
Monk Liu2cb681b2017-04-26 12:00:49 +08001965 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1966 int j;
1967 struct amdgpu_ip_block *block;
Monk Liua90ad3c2017-01-23 14:22:08 +08001968
Monk Liu2cb681b2017-04-26 12:00:49 +08001969 for (j = 0; j < adev->num_ip_blocks; j++) {
1970 block = &adev->ip_blocks[j];
1971
1972 if (block->version->type != ip_order[i] ||
1973 !block->status.valid)
1974 continue;
1975
1976 r = block->version->funcs->hw_init(adev);
1977 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
Monk Liua90ad3c2017-01-23 14:22:08 +08001978 }
1979 }
1980
1981 return 0;
1982}
1983
Chunming Zhoufcf06492017-05-05 10:33:33 +08001984static int amdgpu_resume_phase1(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001985{
1986 int i, r;
1987
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001988 for (i = 0; i < adev->num_ip_blocks; i++) {
1989 if (!adev->ip_blocks[i].status.valid)
1990 continue;
Chunming Zhoufcf06492017-05-05 10:33:33 +08001991 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1992 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
1993 adev->ip_blocks[i].version->type ==
1994 AMD_IP_BLOCK_TYPE_IH) {
1995 r = adev->ip_blocks[i].version->funcs->resume(adev);
1996 if (r) {
1997 DRM_ERROR("resume of IP block <%s> failed %d\n",
1998 adev->ip_blocks[i].version->funcs->name, r);
1999 return r;
2000 }
2001 }
2002 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002003
Chunming Zhoufcf06492017-05-05 10:33:33 +08002004 return 0;
2005}
2006
2007static int amdgpu_resume_phase2(struct amdgpu_device *adev)
2008{
2009 int i, r;
2010
2011 for (i = 0; i < adev->num_ip_blocks; i++) {
2012 if (!adev->ip_blocks[i].status.valid)
2013 continue;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002014 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2015 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2016 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
2017 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002018 r = adev->ip_blocks[i].version->funcs->resume(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002019 if (r) {
2020 DRM_ERROR("resume of IP block <%s> failed %d\n",
2021 adev->ip_blocks[i].version->funcs->name, r);
2022 return r;
2023 }
2024 }
2025
2026 return 0;
2027}
2028
2029static int amdgpu_resume(struct amdgpu_device *adev)
2030{
Chunming Zhoufcf06492017-05-05 10:33:33 +08002031 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002032
Chunming Zhoufcf06492017-05-05 10:33:33 +08002033 r = amdgpu_resume_phase1(adev);
2034 if (r)
2035 return r;
2036 r = amdgpu_resume_phase2(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002037
Chunming Zhoufcf06492017-05-05 10:33:33 +08002038 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002039}
2040
Monk Liu4e99a442016-03-31 13:26:59 +08002041static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -04002042{
Alex Deuchera5bde2f2016-09-23 16:23:41 -04002043 if (adev->is_atom_fw) {
2044 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
2045 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
2046 } else {
2047 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
2048 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
2049 }
Andres Rodriguez048765a2016-06-11 02:51:32 -04002050}
2051
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002052/**
2053 * amdgpu_device_init - initialize the driver
2054 *
2055 * @adev: amdgpu_device pointer
2056 * @pdev: drm dev pointer
2057 * @pdev: pci dev pointer
2058 * @flags: driver flags
2059 *
2060 * Initializes the driver info and hw (all asics).
2061 * Returns 0 for success or an error on failure.
2062 * Called at driver startup.
2063 */
2064int amdgpu_device_init(struct amdgpu_device *adev,
2065 struct drm_device *ddev,
2066 struct pci_dev *pdev,
2067 uint32_t flags)
2068{
2069 int r, i;
2070 bool runtime = false;
Marek Olšák95844d22016-08-17 23:49:27 +02002071 u32 max_MBps;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002072
2073 adev->shutdown = false;
2074 adev->dev = &pdev->dev;
2075 adev->ddev = ddev;
2076 adev->pdev = pdev;
2077 adev->flags = flags;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08002078 adev->asic_type = flags & AMD_ASIC_MASK;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002079 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
Christian König6f02a692017-07-07 11:56:59 +02002080 adev->mc.gart_size = 512 * 1024 * 1024;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002081 adev->accel_working = false;
2082 adev->num_rings = 0;
2083 adev->mman.buffer_funcs = NULL;
2084 adev->mman.buffer_funcs_ring = NULL;
2085 adev->vm_manager.vm_pte_funcs = NULL;
Christian König2d55e452016-02-08 17:37:38 +01002086 adev->vm_manager.vm_pte_num_rings = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002087 adev->gart.gart_funcs = NULL;
Chris Wilsonf54d1862016-10-25 13:00:45 +01002088 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Andres Rodriguezb8866c22017-04-28 20:05:51 -04002089 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002090
2091 adev->smc_rreg = &amdgpu_invalid_rreg;
2092 adev->smc_wreg = &amdgpu_invalid_wreg;
2093 adev->pcie_rreg = &amdgpu_invalid_rreg;
2094 adev->pcie_wreg = &amdgpu_invalid_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08002095 adev->pciep_rreg = &amdgpu_invalid_rreg;
2096 adev->pciep_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002097 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
2098 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
2099 adev->didt_rreg = &amdgpu_invalid_rreg;
2100 adev->didt_wreg = &amdgpu_invalid_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08002101 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
2102 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002103 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
2104 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
2105
Rex Zhuccdbb202016-06-08 12:47:41 +08002106
Alex Deucher3e39ab92015-06-05 15:04:33 -04002107 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
2108 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
2109 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002110
2111 /* mutex initialization are all done here so we
2112 * can recall function without having locking issues */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002113 atomic_set(&adev->irq.ih.lock, 0);
Huang Rui0e5ca0d2017-03-03 18:37:23 -05002114 mutex_init(&adev->firmware.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002115 mutex_init(&adev->pm.mutex);
2116 mutex_init(&adev->gfx.gpu_clock_mutex);
2117 mutex_init(&adev->srbm_mutex);
Andres Rodriguezb8866c22017-04-28 20:05:51 -04002118 mutex_init(&adev->gfx.pipe_reserve_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002119 mutex_init(&adev->grbm_idx_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002120 mutex_init(&adev->mn_lock);
Alex Deuchere23b74a2017-09-28 09:47:32 -04002121 mutex_init(&adev->virt.vf_errors.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002122 hash_init(adev->mn_hash);
2123
2124 amdgpu_check_arguments(adev);
2125
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002126 spin_lock_init(&adev->mmio_idx_lock);
2127 spin_lock_init(&adev->smc_idx_lock);
2128 spin_lock_init(&adev->pcie_idx_lock);
2129 spin_lock_init(&adev->uvd_ctx_idx_lock);
2130 spin_lock_init(&adev->didt_idx_lock);
Rex Zhuccdbb202016-06-08 12:47:41 +08002131 spin_lock_init(&adev->gc_cac_idx_lock);
Evan Quan16abb5d2017-07-04 09:21:50 +08002132 spin_lock_init(&adev->se_cac_idx_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002133 spin_lock_init(&adev->audio_endpt_idx_lock);
Marek Olšák95844d22016-08-17 23:49:27 +02002134 spin_lock_init(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002135
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08002136 INIT_LIST_HEAD(&adev->shadow_list);
2137 mutex_init(&adev->shadow_list_lock);
2138
Chunming Zhou5c1354b2016-08-30 16:13:10 +08002139 INIT_LIST_HEAD(&adev->gtt_list);
2140 spin_lock_init(&adev->gtt_list_lock);
2141
Andres Rodriguez795f2812017-03-06 16:27:55 -05002142 INIT_LIST_HEAD(&adev->ring_lru_list);
2143 spin_lock_init(&adev->ring_lru_list_lock);
2144
Shirish S2dc80b02017-05-25 10:05:25 +05302145 INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
2146
Alex Xie0fa49552017-06-08 14:58:05 -04002147 /* Registers mapping */
2148 /* TODO: block userspace mapping of io register */
Ken Wangda69c1612016-01-21 19:08:55 +08002149 if (adev->asic_type >= CHIP_BONAIRE) {
2150 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2151 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2152 } else {
2153 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2154 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2155 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +08002156
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002157 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2158 if (adev->rmmio == NULL) {
2159 return -ENOMEM;
2160 }
2161 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2162 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2163
Christian König705e5192017-06-08 11:15:16 +02002164 /* doorbell bar mapping */
2165 amdgpu_doorbell_init(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002166
2167 /* io port mapping */
2168 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2169 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2170 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2171 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2172 break;
2173 }
2174 }
2175 if (adev->rio_mem == NULL)
Amber Linb64a18c2017-01-04 08:06:58 -05002176 DRM_INFO("PCI I/O BAR is not found.\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002177
2178 /* early init functions */
2179 r = amdgpu_early_init(adev);
2180 if (r)
2181 return r;
2182
2183 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2184 /* this will fail for cards that aren't VGA class devices, just
2185 * ignore it */
2186 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
2187
2188 if (amdgpu_runtime_pm == 1)
2189 runtime = true;
Alex Deuchere9bef452016-04-25 13:12:18 -04002190 if (amdgpu_device_is_px(ddev))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002191 runtime = true;
Lukas Wunner84c8b222017-03-10 21:23:45 +01002192 if (!pci_is_thunderbolt_attached(adev->pdev))
2193 vga_switcheroo_register_client(adev->pdev,
2194 &amdgpu_switcheroo_ops, runtime);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002195 if (runtime)
2196 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2197
2198 /* Read BIOS */
Alex Deucher83ba1262016-06-03 18:21:41 -04002199 if (!amdgpu_get_bios(adev)) {
2200 r = -EINVAL;
2201 goto failed;
2202 }
Nils Wallméniusf7e9e9f2016-12-14 21:52:45 +01002203
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002204 r = amdgpu_atombios_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05002205 if (r) {
2206 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002207 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
Alex Deucher83ba1262016-06-03 18:21:41 -04002208 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05002209 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002210
Monk Liu4e99a442016-03-31 13:26:59 +08002211 /* detect if we are with an SRIOV vbios */
2212 amdgpu_device_detect_sriov_bios(adev);
Andres Rodriguez048765a2016-06-11 02:51:32 -04002213
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002214 /* Post card if necessary */
Monk Liubec86372016-09-14 19:38:08 +08002215 if (amdgpu_vpost_needed(adev)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002216 if (!adev->bios) {
Monk Liubec86372016-09-14 19:38:08 +08002217 dev_err(adev->dev, "no vBIOS found\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002218 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
Alex Deucher83ba1262016-06-03 18:21:41 -04002219 r = -EINVAL;
2220 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002221 }
Monk Liubec86372016-09-14 19:38:08 +08002222 DRM_INFO("GPU posting now...\n");
Monk Liu4e99a442016-03-31 13:26:59 +08002223 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2224 if (r) {
2225 dev_err(adev->dev, "gpu post error!\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002226 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
Monk Liu4e99a442016-03-31 13:26:59 +08002227 goto failed;
2228 }
2229 } else {
2230 DRM_INFO("GPU post is not needed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002231 }
2232
Alex Deucher88b64e92017-07-10 10:43:10 -04002233 if (adev->is_atom_fw) {
2234 /* Initialize clocks */
2235 r = amdgpu_atomfirmware_get_clock_info(adev);
2236 if (r) {
2237 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002238 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
Alex Deucher88b64e92017-07-10 10:43:10 -04002239 goto failed;
2240 }
2241 } else {
Alex Deuchera5bde2f2016-09-23 16:23:41 -04002242 /* Initialize clocks */
2243 r = amdgpu_atombios_get_clock_info(adev);
2244 if (r) {
2245 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002246 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
Gavin Wan89041942017-06-23 13:55:15 -04002247 goto failed;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04002248 }
2249 /* init i2c buses */
2250 amdgpu_atombios_i2c_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05002251 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002252
2253 /* Fence driver */
2254 r = amdgpu_fence_driver_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05002255 if (r) {
2256 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002257 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
Alex Deucher83ba1262016-06-03 18:21:41 -04002258 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05002259 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002260
2261 /* init the mode config */
2262 drm_mode_config_init(adev->ddev);
2263
2264 r = amdgpu_init(adev);
2265 if (r) {
Alex Deucher2c1a2782015-12-07 17:02:53 -05002266 dev_err(adev->dev, "amdgpu_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002267 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002268 amdgpu_fini(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04002269 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002270 }
2271
2272 adev->accel_working = true;
2273
Alex Xiee59c0202017-06-01 09:42:59 -04002274 amdgpu_vm_check_compute_bug(adev);
2275
Marek Olšák95844d22016-08-17 23:49:27 +02002276 /* Initialize the buffer migration limit. */
2277 if (amdgpu_moverate >= 0)
2278 max_MBps = amdgpu_moverate;
2279 else
2280 max_MBps = 8; /* Allow 8 MB/s. */
2281 /* Get a log2 for easy divisions. */
2282 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2283
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002284 r = amdgpu_ib_pool_init(adev);
2285 if (r) {
2286 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
Alex Deuchere23b74a2017-09-28 09:47:32 -04002287 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
Alex Deucher83ba1262016-06-03 18:21:41 -04002288 goto failed;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002289 }
2290
2291 r = amdgpu_ib_ring_tests(adev);
2292 if (r)
2293 DRM_ERROR("ib ring test failed (%d).\n", r);
2294
Horace Chen2dc8f812017-10-09 16:17:16 +08002295 if (amdgpu_sriov_vf(adev))
2296 amdgpu_virt_init_data_exchange(adev);
2297
Monk Liu9bc92b92017-02-08 17:38:13 +08002298 amdgpu_fbdev_init(adev);
2299
Rex Zhud2f52ac2017-09-22 17:47:27 +08002300 r = amdgpu_pm_sysfs_init(adev);
2301 if (r)
2302 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
2303
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002304 r = amdgpu_gem_debugfs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002305 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002306 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002307
2308 r = amdgpu_debugfs_regs_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002309 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002310 DRM_ERROR("registering register debugfs failed (%d).\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002311
Huang Rui4f0955f2017-05-10 23:04:06 +08002312 r = amdgpu_debugfs_test_ib_ring_init(adev);
2313 if (r)
2314 DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
2315
Huang Rui50ab2532016-06-12 15:51:09 +08002316 r = amdgpu_debugfs_firmware_init(adev);
Monk Liu3f14e622017-02-09 13:42:27 +08002317 if (r)
Huang Rui50ab2532016-06-12 15:51:09 +08002318 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
Huang Rui50ab2532016-06-12 15:51:09 +08002319
Kent Russelldb95e212017-08-22 12:31:43 -04002320 r = amdgpu_debugfs_vbios_dump_init(adev);
2321 if (r)
2322 DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
2323
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002324 if ((amdgpu_testing & 1)) {
2325 if (adev->accel_working)
2326 amdgpu_test_moves(adev);
2327 else
2328 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2329 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002330 if (amdgpu_benchmarking) {
2331 if (adev->accel_working)
2332 amdgpu_benchmark(adev, amdgpu_benchmarking);
2333 else
2334 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2335 }
2336
2337 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2338 * explicit gating rather than handling it automatically.
2339 */
2340 r = amdgpu_late_init(adev);
Alex Deucher2c1a2782015-12-07 17:02:53 -05002341 if (r) {
2342 dev_err(adev->dev, "amdgpu_late_init failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04002343 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
Alex Deucher83ba1262016-06-03 18:21:41 -04002344 goto failed;
Alex Deucher2c1a2782015-12-07 17:02:53 -05002345 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002346
2347 return 0;
Alex Deucher83ba1262016-06-03 18:21:41 -04002348
2349failed:
Gavin Wan89041942017-06-23 13:55:15 -04002350 amdgpu_vf_error_trans_all(adev);
Alex Deucher83ba1262016-06-03 18:21:41 -04002351 if (runtime)
2352 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2353 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002354}
2355
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002356/**
2357 * amdgpu_device_fini - tear down the driver
2358 *
2359 * @adev: amdgpu_device pointer
2360 *
2361 * Tear down the driver info (all asics).
2362 * Called at driver shutdown.
2363 */
2364void amdgpu_device_fini(struct amdgpu_device *adev)
2365{
2366 int r;
2367
2368 DRM_INFO("amdgpu: finishing device.\n");
2369 adev->shutdown = true;
Pixel Dingdb2c2a92017-04-25 16:47:42 +08002370 if (adev->mode_info.mode_config_initialized)
2371 drm_crtc_force_disable_all(adev->ddev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002372 /* evict vram memory */
2373 amdgpu_bo_evict_vram(adev);
2374 amdgpu_ib_pool_fini(adev);
Horace Chena05502e2017-09-29 14:41:57 +08002375 amdgpu_fw_reserve_vram_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002376 amdgpu_fence_driver_fini(adev);
2377 amdgpu_fbdev_fini(adev);
2378 r = amdgpu_fini(adev);
Huang Ruiab4fe3e2017-06-05 22:11:59 +08002379 if (adev->firmware.gpu_info_fw) {
2380 release_firmware(adev->firmware.gpu_info_fw);
2381 adev->firmware.gpu_info_fw = NULL;
2382 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002383 adev->accel_working = false;
Shirish S2dc80b02017-05-25 10:05:25 +05302384 cancel_delayed_work_sync(&adev->late_init_work);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002385 /* free i2c buses */
2386 amdgpu_i2c_fini(adev);
2387 amdgpu_atombios_fini(adev);
2388 kfree(adev->bios);
2389 adev->bios = NULL;
Lukas Wunner84c8b222017-03-10 21:23:45 +01002390 if (!pci_is_thunderbolt_attached(adev->pdev))
2391 vga_switcheroo_unregister_client(adev->pdev);
Alex Deucher83ba1262016-06-03 18:21:41 -04002392 if (adev->flags & AMD_IS_PX)
2393 vga_switcheroo_fini_domain_pm_ops(adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002394 vga_client_register(adev->pdev, NULL, NULL, NULL);
2395 if (adev->rio_mem)
2396 pci_iounmap(adev->pdev, adev->rio_mem);
2397 adev->rio_mem = NULL;
2398 iounmap(adev->rmmio);
2399 adev->rmmio = NULL;
Christian König705e5192017-06-08 11:15:16 +02002400 amdgpu_doorbell_fini(adev);
Rex Zhud2f52ac2017-09-22 17:47:27 +08002401 amdgpu_pm_sysfs_fini(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002402 amdgpu_debugfs_regs_cleanup(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002403}
2404
2405
2406/*
2407 * Suspend & resume.
2408 */
2409/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002410 * amdgpu_device_suspend - initiate device suspend
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002411 *
2412 * @pdev: drm dev pointer
2413 * @state: suspend state
2414 *
2415 * Puts the hw in the suspend state (all asics).
2416 * Returns 0 for success or an error on failure.
2417 * Called at driver suspend.
2418 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002419int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002420{
2421 struct amdgpu_device *adev;
2422 struct drm_crtc *crtc;
2423 struct drm_connector *connector;
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002424 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002425
2426 if (dev == NULL || dev->dev_private == NULL) {
2427 return -ENODEV;
2428 }
2429
2430 adev = dev->dev_private;
2431
2432 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2433 return 0;
2434
2435 drm_kms_helper_poll_disable(dev);
2436
2437 /* turn off display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002438 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002439 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2440 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2441 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002442 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002443
Yong Zhaoba997702015-11-09 17:21:45 -05002444 amdgpu_amdkfd_suspend(adev);
2445
Alex Deucher756e6882015-10-08 00:03:36 -04002446 /* unpin the front buffers and cursors */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002447 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Alex Deucher756e6882015-10-08 00:03:36 -04002448 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002449 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
2450 struct amdgpu_bo *robj;
2451
Alex Deucher756e6882015-10-08 00:03:36 -04002452 if (amdgpu_crtc->cursor_bo) {
2453 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
Alex Xie7a6901d2017-04-24 13:52:41 -04002454 r = amdgpu_bo_reserve(aobj, true);
Alex Deucher756e6882015-10-08 00:03:36 -04002455 if (r == 0) {
2456 amdgpu_bo_unpin(aobj);
2457 amdgpu_bo_unreserve(aobj);
2458 }
2459 }
2460
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002461 if (rfb == NULL || rfb->obj == NULL) {
2462 continue;
2463 }
2464 robj = gem_to_amdgpu_bo(rfb->obj);
2465 /* don't unpin kernel fb objects */
2466 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
Alex Xie7a6901d2017-04-24 13:52:41 -04002467 r = amdgpu_bo_reserve(robj, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002468 if (r == 0) {
2469 amdgpu_bo_unpin(robj);
2470 amdgpu_bo_unreserve(robj);
2471 }
2472 }
2473 }
2474 /* evict vram memory */
2475 amdgpu_bo_evict_vram(adev);
2476
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002477 amdgpu_fence_driver_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002478
2479 r = amdgpu_suspend(adev);
2480
Alex Deuchera0a71e42016-10-10 12:41:36 -04002481 /* evict remaining vram memory
2482 * This second call to evict vram is to evict the gart page table
2483 * using the CPU.
2484 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002485 amdgpu_bo_evict_vram(adev);
2486
Alex Deucherd05da0e2017-06-30 17:08:45 -04002487 amdgpu_atombios_scratch_regs_save(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002488 pci_save_state(dev->pdev);
2489 if (suspend) {
2490 /* Shut down the device */
2491 pci_disable_device(dev->pdev);
2492 pci_set_power_state(dev->pdev, PCI_D3hot);
jimqu74b0b152016-09-07 17:09:12 +08002493 } else {
2494 r = amdgpu_asic_reset(adev);
2495 if (r)
2496 DRM_ERROR("amdgpu asic reset failed\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002497 }
2498
2499 if (fbcon) {
2500 console_lock();
2501 amdgpu_fbdev_set_suspend(adev, 1);
2502 console_unlock();
2503 }
2504 return 0;
2505}
2506
2507/**
Alex Deucher810ddc32016-08-23 13:25:49 -04002508 * amdgpu_device_resume - initiate device resume
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002509 *
2510 * @pdev: drm dev pointer
2511 *
2512 * Bring the hw back to operating state (all asics).
2513 * Returns 0 for success or an error on failure.
2514 * Called at driver resume.
2515 */
Alex Deucher810ddc32016-08-23 13:25:49 -04002516int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002517{
2518 struct drm_connector *connector;
2519 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher756e6882015-10-08 00:03:36 -04002520 struct drm_crtc *crtc;
Huang Rui03161a62017-04-13 16:12:26 +08002521 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002522
2523 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2524 return 0;
2525
jimqu74b0b152016-09-07 17:09:12 +08002526 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002527 console_lock();
jimqu74b0b152016-09-07 17:09:12 +08002528
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002529 if (resume) {
2530 pci_set_power_state(dev->pdev, PCI_D0);
2531 pci_restore_state(dev->pdev);
jimqu74b0b152016-09-07 17:09:12 +08002532 r = pci_enable_device(dev->pdev);
Huang Rui03161a62017-04-13 16:12:26 +08002533 if (r)
2534 goto unlock;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002535 }
Alex Deucherd05da0e2017-06-30 17:08:45 -04002536 amdgpu_atombios_scratch_regs_restore(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002537
2538 /* post card */
Jim Quc836fec2017-02-10 15:59:59 +08002539 if (amdgpu_need_post(adev)) {
jimqu74b0b152016-09-07 17:09:12 +08002540 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2541 if (r)
2542 DRM_ERROR("amdgpu asic init failed\n");
2543 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002544
2545 r = amdgpu_resume(adev);
Rex Zhue6707212017-03-30 13:21:01 +08002546 if (r) {
Flora Cuica198522016-02-04 15:10:08 +08002547 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
Huang Rui03161a62017-04-13 16:12:26 +08002548 goto unlock;
Rex Zhue6707212017-03-30 13:21:01 +08002549 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -04002550 amdgpu_fence_driver_resume(adev);
2551
Flora Cuica198522016-02-04 15:10:08 +08002552 if (resume) {
2553 r = amdgpu_ib_ring_tests(adev);
2554 if (r)
2555 DRM_ERROR("ib ring test failed (%d).\n", r);
2556 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002557
2558 r = amdgpu_late_init(adev);
Huang Rui03161a62017-04-13 16:12:26 +08002559 if (r)
2560 goto unlock;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002561
Alex Deucher756e6882015-10-08 00:03:36 -04002562 /* pin cursors */
2563 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2564 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2565
2566 if (amdgpu_crtc->cursor_bo) {
2567 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
Alex Xie7a6901d2017-04-24 13:52:41 -04002568 r = amdgpu_bo_reserve(aobj, true);
Alex Deucher756e6882015-10-08 00:03:36 -04002569 if (r == 0) {
2570 r = amdgpu_bo_pin(aobj,
2571 AMDGPU_GEM_DOMAIN_VRAM,
2572 &amdgpu_crtc->cursor_addr);
2573 if (r != 0)
2574 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2575 amdgpu_bo_unreserve(aobj);
2576 }
2577 }
2578 }
Yong Zhaoba997702015-11-09 17:21:45 -05002579 r = amdgpu_amdkfd_resume(adev);
2580 if (r)
2581 return r;
Alex Deucher756e6882015-10-08 00:03:36 -04002582
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002583 /* blat the mode back in */
2584 if (fbcon) {
2585 drm_helper_resume_force_mode(dev);
2586 /* turn on display hw */
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002587 drm_modeset_lock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002588 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2589 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2590 }
Alex Deucher4c7fbc32015-09-23 14:32:06 -04002591 drm_modeset_unlock_all(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002592 }
2593
2594 drm_kms_helper_poll_enable(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002595
2596 /*
2597 * Most of the connector probing functions try to acquire runtime pm
2598 * refs to ensure that the GPU is powered on when connector polling is
2599 * performed. Since we're calling this from a runtime PM callback,
2600 * trying to acquire rpm refs will cause us to deadlock.
2601 *
2602 * Since we're guaranteed to be holding the rpm lock, it's safe to
2603 * temporarily disable the rpm helpers so this doesn't deadlock us.
2604 */
2605#ifdef CONFIG_PM
2606 dev->dev->power.disable_depth++;
2607#endif
Alex Deucher54fb2a52015-11-24 14:30:56 -05002608 drm_helper_hpd_irq_event(dev);
Lyude23a1a9e2016-07-18 11:41:37 -04002609#ifdef CONFIG_PM
2610 dev->dev->power.disable_depth--;
2611#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002612
Huang Rui03161a62017-04-13 16:12:26 +08002613 if (fbcon)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002614 amdgpu_fbdev_set_suspend(adev, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002615
Huang Rui03161a62017-04-13 16:12:26 +08002616unlock:
2617 if (fbcon)
2618 console_unlock();
2619
2620 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002621}
2622
Chunming Zhou63fbf422016-07-15 11:19:20 +08002623static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
2624{
2625 int i;
2626 bool asic_hang = false;
2627
2628 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002629 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou63fbf422016-07-15 11:19:20 +08002630 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002631 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2632 adev->ip_blocks[i].status.hang =
2633 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2634 if (adev->ip_blocks[i].status.hang) {
2635 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
Chunming Zhou63fbf422016-07-15 11:19:20 +08002636 asic_hang = true;
2637 }
2638 }
2639 return asic_hang;
2640}
2641
Baoyou Xie4d446652016-09-18 22:09:35 +08002642static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002643{
2644 int i, r = 0;
2645
2646 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002647 if (!adev->ip_blocks[i].status.valid)
Chunming Zhoud31a5012016-07-18 10:04:34 +08002648 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002649 if (adev->ip_blocks[i].status.hang &&
2650 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2651 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
Chunming Zhoud31a5012016-07-18 10:04:34 +08002652 if (r)
2653 return r;
2654 }
2655 }
2656
2657 return 0;
2658}
2659
Chunming Zhou35d782f2016-07-15 15:57:13 +08002660static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
2661{
Alex Deucherda146d32016-10-13 16:07:03 -04002662 int i;
2663
2664 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002665 if (!adev->ip_blocks[i].status.valid)
Alex Deucherda146d32016-10-13 16:07:03 -04002666 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002667 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2668 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2669 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
Ken Wang98512bb2017-09-14 16:25:19 +08002670 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
2671 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
Alex Deuchera1255102016-10-13 17:41:13 -04002672 if (adev->ip_blocks[i].status.hang) {
Alex Deucherda146d32016-10-13 16:07:03 -04002673 DRM_INFO("Some block need full reset!\n");
2674 return true;
2675 }
2676 }
Chunming Zhou35d782f2016-07-15 15:57:13 +08002677 }
2678 return false;
2679}
2680
2681static int amdgpu_soft_reset(struct amdgpu_device *adev)
2682{
2683 int i, r = 0;
2684
2685 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002686 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002687 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002688 if (adev->ip_blocks[i].status.hang &&
2689 adev->ip_blocks[i].version->funcs->soft_reset) {
2690 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002691 if (r)
2692 return r;
2693 }
2694 }
2695
2696 return 0;
2697}
2698
2699static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
2700{
2701 int i, r = 0;
2702
2703 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -04002704 if (!adev->ip_blocks[i].status.valid)
Chunming Zhou35d782f2016-07-15 15:57:13 +08002705 continue;
Alex Deuchera1255102016-10-13 17:41:13 -04002706 if (adev->ip_blocks[i].status.hang &&
2707 adev->ip_blocks[i].version->funcs->post_soft_reset)
2708 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002709 if (r)
2710 return r;
2711 }
2712
2713 return 0;
2714}
2715
Chunming Zhou3ad81f12016-08-05 17:30:17 +08002716bool amdgpu_need_backup(struct amdgpu_device *adev)
2717{
2718 if (adev->flags & AMD_IS_APU)
2719 return false;
2720
2721 return amdgpu_lockup_timeout > 0 ? true : false;
2722}
2723
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002724static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
2725 struct amdgpu_ring *ring,
2726 struct amdgpu_bo *bo,
Chris Wilsonf54d1862016-10-25 13:00:45 +01002727 struct dma_fence **fence)
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002728{
2729 uint32_t domain;
2730 int r;
2731
Roger.He23d2e502017-04-21 14:24:26 +08002732 if (!bo->shadow)
2733 return 0;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002734
Alex Xie1d284792017-04-24 13:53:04 -04002735 r = amdgpu_bo_reserve(bo, true);
Roger.He23d2e502017-04-21 14:24:26 +08002736 if (r)
2737 return r;
2738 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2739 /* if bo has been evicted, then no need to recover */
2740 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Roger.He82521312017-04-21 13:08:43 +08002741 r = amdgpu_bo_validate(bo->shadow);
2742 if (r) {
2743 DRM_ERROR("bo validate failed!\n");
2744 goto err;
2745 }
2746
Roger.He23d2e502017-04-21 14:24:26 +08002747 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002748 NULL, fence, true);
Roger.He23d2e502017-04-21 14:24:26 +08002749 if (r) {
2750 DRM_ERROR("recover page table failed!\n");
2751 goto err;
2752 }
2753 }
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002754err:
Roger.He23d2e502017-04-21 14:24:26 +08002755 amdgpu_bo_unreserve(bo);
2756 return r;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002757}
2758
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002759/**
Monk Liua90ad3c2017-01-23 14:22:08 +08002760 * amdgpu_sriov_gpu_reset - reset the asic
2761 *
2762 * @adev: amdgpu device pointer
Monk Liu7225f872017-04-26 14:51:54 +08002763 * @job: which job trigger hang
Monk Liua90ad3c2017-01-23 14:22:08 +08002764 *
2765 * Attempt the reset the GPU if it has hung (all asics).
2766 * for SRIOV case.
2767 * Returns 0 for success or an error on failure.
2768 */
Monk Liu7225f872017-04-26 14:51:54 +08002769int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
Monk Liua90ad3c2017-01-23 14:22:08 +08002770{
Monk Liu65781c72017-05-11 13:36:44 +08002771 int i, j, r = 0;
Monk Liua90ad3c2017-01-23 14:22:08 +08002772 int resched;
2773 struct amdgpu_bo *bo, *tmp;
2774 struct amdgpu_ring *ring;
2775 struct dma_fence *fence = NULL, *next = NULL;
2776
Monk Liu147b5982017-01-25 15:48:01 +08002777 mutex_lock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002778 atomic_inc(&adev->gpu_reset_counter);
Monk Liu3224a12b2017-09-15 18:57:12 +08002779 adev->in_sriov_reset = true;
Monk Liua90ad3c2017-01-23 14:22:08 +08002780
2781 /* block TTM */
2782 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2783
Monk Liu65781c72017-05-11 13:36:44 +08002784 /* we start from the ring trigger GPU hang */
2785 j = job ? job->ring->idx : 0;
Monk Liua90ad3c2017-01-23 14:22:08 +08002786
Monk Liu65781c72017-05-11 13:36:44 +08002787 /* block scheduler */
2788 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2789 ring = adev->rings[i % AMDGPU_MAX_RINGS];
Monk Liua90ad3c2017-01-23 14:22:08 +08002790 if (!ring || !ring->sched.thread)
2791 continue;
2792
2793 kthread_park(ring->sched.thread);
Monk Liua90ad3c2017-01-23 14:22:08 +08002794
Monk Liu65781c72017-05-11 13:36:44 +08002795 if (job && j != i)
2796 continue;
2797
Monk Liu4f059ec2017-05-11 13:59:15 +08002798 /* here give the last chance to check if job removed from mirror-list
Monk Liu65781c72017-05-11 13:36:44 +08002799 * since we already pay some time on kthread_park */
Monk Liu4f059ec2017-05-11 13:59:15 +08002800 if (job && list_empty(&job->base.node)) {
Monk Liu65781c72017-05-11 13:36:44 +08002801 kthread_unpark(ring->sched.thread);
2802 goto give_up_reset;
2803 }
2804
2805 if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
2806 amd_sched_job_kickout(&job->base);
2807
2808 /* only do job_reset on the hang ring if @job not NULL */
Monk Liua90ad3c2017-01-23 14:22:08 +08002809 amd_sched_hw_job_reset(&ring->sched);
Monk Liu65781c72017-05-11 13:36:44 +08002810
2811 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2812 amdgpu_fence_driver_force_completion_ring(ring);
Monk Liua90ad3c2017-01-23 14:22:08 +08002813 }
2814
Monk Liua90ad3c2017-01-23 14:22:08 +08002815 /* request to take full control of GPU before re-initialization */
Monk Liu7225f872017-04-26 14:51:54 +08002816 if (job)
Monk Liua90ad3c2017-01-23 14:22:08 +08002817 amdgpu_virt_reset_gpu(adev);
2818 else
2819 amdgpu_virt_request_full_gpu(adev, true);
2820
2821
2822 /* Resume IP prior to SMC */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002823 amdgpu_sriov_reinit_early(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002824
2825 /* we need recover gart prior to run SMC/CP/SDMA resume */
2826 amdgpu_ttm_recover_gart(adev);
2827
2828 /* now we are okay to resume SMC/CP/SDMA */
Monk Liue4f0fdc2017-02-09 11:55:49 +08002829 amdgpu_sriov_reinit_late(adev);
Monk Liua90ad3c2017-01-23 14:22:08 +08002830
2831 amdgpu_irq_gpu_reset_resume_helper(adev);
2832
2833 if (amdgpu_ib_ring_tests(adev))
2834 dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
2835
2836 /* release full control of GPU after ib test */
2837 amdgpu_virt_release_full_gpu(adev, true);
2838
2839 DRM_INFO("recover vram bo from shadow\n");
2840
2841 ring = adev->mman.buffer_funcs_ring;
2842 mutex_lock(&adev->shadow_list_lock);
2843 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
Monk Liu236763d2017-05-01 16:15:31 +08002844 next = NULL;
Monk Liua90ad3c2017-01-23 14:22:08 +08002845 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2846 if (fence) {
2847 r = dma_fence_wait(fence, false);
2848 if (r) {
2849 WARN(r, "recovery from shadow isn't completed\n");
2850 break;
2851 }
2852 }
2853
2854 dma_fence_put(fence);
2855 fence = next;
2856 }
2857 mutex_unlock(&adev->shadow_list_lock);
2858
2859 if (fence) {
2860 r = dma_fence_wait(fence, false);
2861 if (r)
2862 WARN(r, "recovery from shadow isn't completed\n");
2863 }
2864 dma_fence_put(fence);
2865
Monk Liu65781c72017-05-11 13:36:44 +08002866 for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
2867 ring = adev->rings[i % AMDGPU_MAX_RINGS];
Monk Liua90ad3c2017-01-23 14:22:08 +08002868 if (!ring || !ring->sched.thread)
2869 continue;
2870
Monk Liu65781c72017-05-11 13:36:44 +08002871 if (job && j != i) {
2872 kthread_unpark(ring->sched.thread);
2873 continue;
2874 }
2875
Monk Liua90ad3c2017-01-23 14:22:08 +08002876 amd_sched_job_recovery(&ring->sched);
2877 kthread_unpark(ring->sched.thread);
2878 }
2879
2880 drm_helper_resume_force_mode(adev->ddev);
Monk Liu65781c72017-05-11 13:36:44 +08002881give_up_reset:
Monk Liua90ad3c2017-01-23 14:22:08 +08002882 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
2883 if (r) {
2884 /* bad news, how to tell it to userspace ? */
2885 dev_info(adev->dev, "GPU reset failed\n");
Monk Liu65781c72017-05-11 13:36:44 +08002886 } else {
2887 dev_info(adev->dev, "GPU reset successed!\n");
Monk Liua90ad3c2017-01-23 14:22:08 +08002888 }
2889
Monk Liu3224a12b2017-09-15 18:57:12 +08002890 adev->in_sriov_reset = false;
Monk Liu147b5982017-01-25 15:48:01 +08002891 mutex_unlock(&adev->virt.lock_reset);
Monk Liua90ad3c2017-01-23 14:22:08 +08002892 return r;
2893}
2894
2895/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002896 * amdgpu_gpu_reset - reset the asic
2897 *
2898 * @adev: amdgpu device pointer
2899 *
2900 * Attempt the reset the GPU if it has hung (all asics).
2901 * Returns 0 for success or an error on failure.
2902 */
2903int amdgpu_gpu_reset(struct amdgpu_device *adev)
2904{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002905 int i, r;
2906 int resched;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08002907 bool need_full_reset, vram_lost = false;
Xiangliang Yufb140b22016-12-17 22:48:57 +08002908
Chunming Zhou63fbf422016-07-15 11:19:20 +08002909 if (!amdgpu_check_soft_reset(adev)) {
2910 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
2911 return 0;
2912 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002913
Marek Olšákd94aed52015-05-05 21:13:49 +02002914 atomic_inc(&adev->gpu_reset_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002915
Chunming Zhoua3c47d62016-06-30 16:44:41 +08002916 /* block TTM */
2917 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
2918
Chunming Zhou0875dc92016-06-12 15:41:58 +08002919 /* block scheduler */
2920 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2921 struct amdgpu_ring *ring = adev->rings[i];
2922
Chunming Zhou51687752017-04-24 17:09:15 +08002923 if (!ring || !ring->sched.thread)
Chunming Zhou0875dc92016-06-12 15:41:58 +08002924 continue;
2925 kthread_park(ring->sched.thread);
Chunming Zhouaa1c8902016-06-30 13:56:02 +08002926 amd_sched_hw_job_reset(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08002927 }
Chunming Zhou2200eda2016-06-30 16:53:02 +08002928 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
2929 amdgpu_fence_driver_force_completion(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002930
Chunming Zhou35d782f2016-07-15 15:57:13 +08002931 need_full_reset = amdgpu_need_full_reset(adev);
2932
2933 if (!need_full_reset) {
2934 amdgpu_pre_soft_reset(adev);
2935 r = amdgpu_soft_reset(adev);
2936 amdgpu_post_soft_reset(adev);
2937 if (r || amdgpu_check_soft_reset(adev)) {
2938 DRM_INFO("soft reset failed, will fallback to full reset!\n");
2939 need_full_reset = true;
2940 }
2941 }
2942
2943 if (need_full_reset) {
Chunming Zhou35d782f2016-07-15 15:57:13 +08002944 r = amdgpu_suspend(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002945
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002946retry:
Alex Deucherd05da0e2017-06-30 17:08:45 -04002947 amdgpu_atombios_scratch_regs_save(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002948 r = amdgpu_asic_reset(adev);
Alex Deucherd05da0e2017-06-30 17:08:45 -04002949 amdgpu_atombios_scratch_regs_restore(adev);
Chunming Zhou35d782f2016-07-15 15:57:13 +08002950 /* post card */
2951 amdgpu_atom_asic_init(adev->mode_info.atom_context);
Alex Deucherbfa99262016-01-15 11:59:48 -05002952
Chunming Zhou35d782f2016-07-15 15:57:13 +08002953 if (!r) {
2954 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
Chunming Zhoufcf06492017-05-05 10:33:33 +08002955 r = amdgpu_resume_phase1(adev);
2956 if (r)
2957 goto out;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08002958 vram_lost = amdgpu_check_vram_lost(adev);
Chunming Zhouf1892132017-05-15 16:48:27 +08002959 if (vram_lost) {
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08002960 DRM_ERROR("VRAM is lost!\n");
Chunming Zhouf1892132017-05-15 16:48:27 +08002961 atomic_inc(&adev->vram_lost_counter);
2962 }
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002963 r = amdgpu_ttm_recover_gart(adev);
2964 if (r)
Chunming Zhoufcf06492017-05-05 10:33:33 +08002965 goto out;
2966 r = amdgpu_resume_phase2(adev);
2967 if (r)
2968 goto out;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08002969 if (vram_lost)
2970 amdgpu_fill_reset_magic(adev);
Chunming Zhou2c0d7312016-08-30 16:36:25 +08002971 }
Chunming Zhoufcf06492017-05-05 10:33:33 +08002972 }
2973out:
2974 if (!r) {
2975 amdgpu_irq_gpu_reset_resume_helper(adev);
Chunming Zhou1f465082016-06-30 15:02:26 +08002976 r = amdgpu_ib_ring_tests(adev);
2977 if (r) {
2978 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
Chunming Zhou40019dc2016-06-29 16:01:49 +08002979 r = amdgpu_suspend(adev);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002980 need_full_reset = true;
Chunming Zhou40019dc2016-06-29 16:01:49 +08002981 goto retry;
Chunming Zhou1f465082016-06-30 15:02:26 +08002982 }
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002983 /**
2984 * recovery vm page tables, since we cannot depend on VRAM is
2985 * consistent after gpu full reset.
2986 */
2987 if (need_full_reset && amdgpu_need_backup(adev)) {
2988 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2989 struct amdgpu_bo *bo, *tmp;
Chris Wilsonf54d1862016-10-25 13:00:45 +01002990 struct dma_fence *fence = NULL, *next = NULL;
Chunming Zhou1f465082016-06-30 15:02:26 +08002991
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002992 DRM_INFO("recover vram bo from shadow\n");
2993 mutex_lock(&adev->shadow_list_lock);
2994 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
Monk Liu236763d2017-05-01 16:15:31 +08002995 next = NULL;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002996 amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
2997 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01002998 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08002999 if (r) {
Monk Liu1d7b17b2017-01-22 18:52:56 +08003000 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08003001 break;
3002 }
3003 }
3004
Chris Wilsonf54d1862016-10-25 13:00:45 +01003005 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08003006 fence = next;
3007 }
3008 mutex_unlock(&adev->shadow_list_lock);
3009 if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01003010 r = dma_fence_wait(fence, false);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08003011 if (r)
Monk Liu1d7b17b2017-01-22 18:52:56 +08003012 WARN(r, "recovery from shadow isn't completed\n");
Chunming Zhou53cdccd2016-07-21 17:20:52 +08003013 }
Chris Wilsonf54d1862016-10-25 13:00:45 +01003014 dma_fence_put(fence);
Chunming Zhou53cdccd2016-07-21 17:20:52 +08003015 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003016 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
3017 struct amdgpu_ring *ring = adev->rings[i];
Chunming Zhou51687752017-04-24 17:09:15 +08003018
3019 if (!ring || !ring->sched.thread)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003020 continue;
Chunming Zhou53cdccd2016-07-21 17:20:52 +08003021
Chunming Zhouaa1c8902016-06-30 13:56:02 +08003022 amd_sched_job_recovery(&ring->sched);
Chunming Zhou0875dc92016-06-12 15:41:58 +08003023 kthread_unpark(ring->sched.thread);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003024 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003025 } else {
Chunming Zhou2200eda2016-06-30 16:53:02 +08003026 dev_err(adev->dev, "asic resume failed (%d).\n", r);
Alex Deuchere23b74a2017-09-28 09:47:32 -04003027 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003028 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
Chunming Zhou51687752017-04-24 17:09:15 +08003029 if (adev->rings[i] && adev->rings[i]->sched.thread) {
Chunming Zhou0875dc92016-06-12 15:41:58 +08003030 kthread_unpark(adev->rings[i]->sched.thread);
Chunming Zhou0875dc92016-06-12 15:41:58 +08003031 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003032 }
3033 }
3034
3035 drm_helper_resume_force_mode(adev->ddev);
3036
3037 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
Gavin Wan89041942017-06-23 13:55:15 -04003038 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003039 /* bad news, how to tell it to userspace ? */
3040 dev_info(adev->dev, "GPU reset failed\n");
Alex Deuchere23b74a2017-09-28 09:47:32 -04003041 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
Gavin Wan89041942017-06-23 13:55:15 -04003042 }
3043 else {
Chunming Zhou6643be62017-05-05 10:50:09 +08003044 dev_info(adev->dev, "GPU reset successed!\n");
Gavin Wan89041942017-06-23 13:55:15 -04003045 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003046
Gavin Wan89041942017-06-23 13:55:15 -04003047 amdgpu_vf_error_trans_all(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003048 return r;
3049}
3050
Alex Deucherd0dd7f02015-11-11 19:45:06 -05003051void amdgpu_get_pcie_info(struct amdgpu_device *adev)
3052{
3053 u32 mask;
3054 int ret;
3055
Alex Deuchercd474ba2016-02-04 10:21:23 -05003056 if (amdgpu_pcie_gen_cap)
3057 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
3058
3059 if (amdgpu_pcie_lane_cap)
3060 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
3061
3062 /* covers APUs as well */
3063 if (pci_is_root_bus(adev->pdev->bus)) {
3064 if (adev->pm.pcie_gen_mask == 0)
3065 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
3066 if (adev->pm.pcie_mlw_mask == 0)
3067 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05003068 return;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05003069 }
Alex Deuchercd474ba2016-02-04 10:21:23 -05003070
3071 if (adev->pm.pcie_gen_mask == 0) {
3072 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
3073 if (!ret) {
3074 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
3075 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
3076 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
3077
3078 if (mask & DRM_PCIE_SPEED_25)
3079 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
3080 if (mask & DRM_PCIE_SPEED_50)
3081 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
3082 if (mask & DRM_PCIE_SPEED_80)
3083 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
3084 } else {
3085 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
3086 }
3087 }
3088 if (adev->pm.pcie_mlw_mask == 0) {
3089 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
3090 if (!ret) {
3091 switch (mask) {
3092 case 32:
3093 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
3094 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
3095 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
3096 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3097 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3098 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3099 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3100 break;
3101 case 16:
3102 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
3103 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
3104 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3105 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3106 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3107 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3108 break;
3109 case 12:
3110 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
3111 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3112 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3113 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3114 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3115 break;
3116 case 8:
3117 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3118 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3119 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3120 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3121 break;
3122 case 4:
3123 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3124 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3125 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3126 break;
3127 case 2:
3128 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3129 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3130 break;
3131 case 1:
3132 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
3133 break;
3134 default:
3135 break;
3136 }
3137 } else {
3138 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05003139 }
3140 }
3141}
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003142
3143/*
3144 * Debugfs
3145 */
3146int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04003147 const struct drm_info_list *files,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003148 unsigned nfiles)
3149{
3150 unsigned i;
3151
3152 for (i = 0; i < adev->debugfs_count; i++) {
3153 if (adev->debugfs[i].files == files) {
3154 /* Already registered */
3155 return 0;
3156 }
3157 }
3158
3159 i = adev->debugfs_count + 1;
3160 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
3161 DRM_ERROR("Reached maximum number of debugfs components.\n");
3162 DRM_ERROR("Report so we increase "
3163 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
3164 return -EINVAL;
3165 }
3166 adev->debugfs[adev->debugfs_count].files = files;
3167 adev->debugfs[adev->debugfs_count].num_files = nfiles;
3168 adev->debugfs_count = i;
3169#if defined(CONFIG_DEBUG_FS)
3170 drm_debugfs_create_files(files, nfiles,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003171 adev->ddev->primary->debugfs_root,
3172 adev->ddev->primary);
3173#endif
3174 return 0;
3175}
3176
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003177#if defined(CONFIG_DEBUG_FS)
3178
3179static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
3180 size_t size, loff_t *pos)
3181{
Al Viro45063092016-12-04 18:24:56 -05003182 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003183 ssize_t result = 0;
3184 int r;
Tom St Denisbd122672016-07-28 09:39:22 -04003185 bool pm_pg_lock, use_bank;
Tom St Denis566281592016-06-27 11:55:07 -04003186 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003187
3188 if (size & 0x3 || *pos & 0x3)
3189 return -EINVAL;
3190
Tom St Denisbd122672016-07-28 09:39:22 -04003191 /* are we reading registers for which a PG lock is necessary? */
3192 pm_pg_lock = (*pos >> 23) & 1;
3193
Tom St Denis566281592016-06-27 11:55:07 -04003194 if (*pos & (1ULL << 62)) {
3195 se_bank = (*pos >> 24) & 0x3FF;
3196 sh_bank = (*pos >> 34) & 0x3FF;
3197 instance_bank = (*pos >> 44) & 0x3FF;
Tom St Denis32977f92016-10-09 07:41:26 -04003198
3199 if (se_bank == 0x3FF)
3200 se_bank = 0xFFFFFFFF;
3201 if (sh_bank == 0x3FF)
3202 sh_bank = 0xFFFFFFFF;
3203 if (instance_bank == 0x3FF)
3204 instance_bank = 0xFFFFFFFF;
Tom St Denis566281592016-06-27 11:55:07 -04003205 use_bank = 1;
Tom St Denis566281592016-06-27 11:55:07 -04003206 } else {
3207 use_bank = 0;
3208 }
3209
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04003210 *pos &= (1UL << 22) - 1;
Tom St Denisbd122672016-07-28 09:39:22 -04003211
Tom St Denis566281592016-06-27 11:55:07 -04003212 if (use_bank) {
Tom St Denis32977f92016-10-09 07:41:26 -04003213 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3214 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
Tom St Denis566281592016-06-27 11:55:07 -04003215 return -EINVAL;
3216 mutex_lock(&adev->grbm_idx_mutex);
3217 amdgpu_gfx_select_se_sh(adev, se_bank,
3218 sh_bank, instance_bank);
3219 }
3220
Tom St Denisbd122672016-07-28 09:39:22 -04003221 if (pm_pg_lock)
3222 mutex_lock(&adev->pm.mutex);
3223
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003224 while (size) {
3225 uint32_t value;
3226
3227 if (*pos > adev->rmmio_size)
Tom St Denis566281592016-06-27 11:55:07 -04003228 goto end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003229
3230 value = RREG32(*pos >> 2);
3231 r = put_user(value, (uint32_t *)buf);
Tom St Denis566281592016-06-27 11:55:07 -04003232 if (r) {
3233 result = r;
3234 goto end;
3235 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003236
3237 result += 4;
3238 buf += 4;
3239 *pos += 4;
3240 size -= 4;
3241 }
3242
Tom St Denis566281592016-06-27 11:55:07 -04003243end:
3244 if (use_bank) {
3245 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3246 mutex_unlock(&adev->grbm_idx_mutex);
3247 }
3248
Tom St Denisbd122672016-07-28 09:39:22 -04003249 if (pm_pg_lock)
3250 mutex_unlock(&adev->pm.mutex);
3251
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003252 return result;
3253}
3254
3255static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
3256 size_t size, loff_t *pos)
3257{
Al Viro45063092016-12-04 18:24:56 -05003258 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003259 ssize_t result = 0;
3260 int r;
Tom St Denis394fdde2016-10-10 07:31:23 -04003261 bool pm_pg_lock, use_bank;
3262 unsigned instance_bank, sh_bank, se_bank;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003263
3264 if (size & 0x3 || *pos & 0x3)
3265 return -EINVAL;
3266
Tom St Denis394fdde2016-10-10 07:31:23 -04003267 /* are we reading registers for which a PG lock is necessary? */
3268 pm_pg_lock = (*pos >> 23) & 1;
3269
3270 if (*pos & (1ULL << 62)) {
3271 se_bank = (*pos >> 24) & 0x3FF;
3272 sh_bank = (*pos >> 34) & 0x3FF;
3273 instance_bank = (*pos >> 44) & 0x3FF;
3274
3275 if (se_bank == 0x3FF)
3276 se_bank = 0xFFFFFFFF;
3277 if (sh_bank == 0x3FF)
3278 sh_bank = 0xFFFFFFFF;
3279 if (instance_bank == 0x3FF)
3280 instance_bank = 0xFFFFFFFF;
3281 use_bank = 1;
3282 } else {
3283 use_bank = 0;
3284 }
3285
Tom St Denis801a6aa9a62017-03-15 05:34:25 -04003286 *pos &= (1UL << 22) - 1;
Tom St Denis394fdde2016-10-10 07:31:23 -04003287
3288 if (use_bank) {
3289 if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
3290 (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
3291 return -EINVAL;
3292 mutex_lock(&adev->grbm_idx_mutex);
3293 amdgpu_gfx_select_se_sh(adev, se_bank,
3294 sh_bank, instance_bank);
3295 }
3296
3297 if (pm_pg_lock)
3298 mutex_lock(&adev->pm.mutex);
3299
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003300 while (size) {
3301 uint32_t value;
3302
3303 if (*pos > adev->rmmio_size)
3304 return result;
3305
3306 r = get_user(value, (uint32_t *)buf);
3307 if (r)
3308 return r;
3309
3310 WREG32(*pos >> 2, value);
3311
3312 result += 4;
3313 buf += 4;
3314 *pos += 4;
3315 size -= 4;
3316 }
3317
Tom St Denis394fdde2016-10-10 07:31:23 -04003318 if (use_bank) {
3319 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3320 mutex_unlock(&adev->grbm_idx_mutex);
3321 }
3322
3323 if (pm_pg_lock)
3324 mutex_unlock(&adev->pm.mutex);
3325
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003326 return result;
3327}
3328
Tom St Denisadcec282016-04-15 13:08:44 -04003329static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
3330 size_t size, loff_t *pos)
3331{
Al Viro45063092016-12-04 18:24:56 -05003332 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003333 ssize_t result = 0;
3334 int r;
3335
3336 if (size & 0x3 || *pos & 0x3)
3337 return -EINVAL;
3338
3339 while (size) {
3340 uint32_t value;
3341
3342 value = RREG32_PCIE(*pos >> 2);
3343 r = put_user(value, (uint32_t *)buf);
3344 if (r)
3345 return r;
3346
3347 result += 4;
3348 buf += 4;
3349 *pos += 4;
3350 size -= 4;
3351 }
3352
3353 return result;
3354}
3355
3356static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
3357 size_t size, loff_t *pos)
3358{
Al Viro45063092016-12-04 18:24:56 -05003359 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003360 ssize_t result = 0;
3361 int r;
3362
3363 if (size & 0x3 || *pos & 0x3)
3364 return -EINVAL;
3365
3366 while (size) {
3367 uint32_t value;
3368
3369 r = get_user(value, (uint32_t *)buf);
3370 if (r)
3371 return r;
3372
3373 WREG32_PCIE(*pos >> 2, value);
3374
3375 result += 4;
3376 buf += 4;
3377 *pos += 4;
3378 size -= 4;
3379 }
3380
3381 return result;
3382}
3383
3384static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
3385 size_t size, loff_t *pos)
3386{
Al Viro45063092016-12-04 18:24:56 -05003387 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003388 ssize_t result = 0;
3389 int r;
3390
3391 if (size & 0x3 || *pos & 0x3)
3392 return -EINVAL;
3393
3394 while (size) {
3395 uint32_t value;
3396
3397 value = RREG32_DIDT(*pos >> 2);
3398 r = put_user(value, (uint32_t *)buf);
3399 if (r)
3400 return r;
3401
3402 result += 4;
3403 buf += 4;
3404 *pos += 4;
3405 size -= 4;
3406 }
3407
3408 return result;
3409}
3410
3411static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
3412 size_t size, loff_t *pos)
3413{
Al Viro45063092016-12-04 18:24:56 -05003414 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003415 ssize_t result = 0;
3416 int r;
3417
3418 if (size & 0x3 || *pos & 0x3)
3419 return -EINVAL;
3420
3421 while (size) {
3422 uint32_t value;
3423
3424 r = get_user(value, (uint32_t *)buf);
3425 if (r)
3426 return r;
3427
3428 WREG32_DIDT(*pos >> 2, value);
3429
3430 result += 4;
3431 buf += 4;
3432 *pos += 4;
3433 size -= 4;
3434 }
3435
3436 return result;
3437}
3438
3439static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
3440 size_t size, loff_t *pos)
3441{
Al Viro45063092016-12-04 18:24:56 -05003442 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003443 ssize_t result = 0;
3444 int r;
3445
3446 if (size & 0x3 || *pos & 0x3)
3447 return -EINVAL;
3448
3449 while (size) {
3450 uint32_t value;
3451
Tom St Denis6fc0dea2016-08-29 08:39:29 -04003452 value = RREG32_SMC(*pos);
Tom St Denisadcec282016-04-15 13:08:44 -04003453 r = put_user(value, (uint32_t *)buf);
3454 if (r)
3455 return r;
3456
3457 result += 4;
3458 buf += 4;
3459 *pos += 4;
3460 size -= 4;
3461 }
3462
3463 return result;
3464}
3465
3466static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
3467 size_t size, loff_t *pos)
3468{
Al Viro45063092016-12-04 18:24:56 -05003469 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denisadcec282016-04-15 13:08:44 -04003470 ssize_t result = 0;
3471 int r;
3472
3473 if (size & 0x3 || *pos & 0x3)
3474 return -EINVAL;
3475
3476 while (size) {
3477 uint32_t value;
3478
3479 r = get_user(value, (uint32_t *)buf);
3480 if (r)
3481 return r;
3482
Tom St Denis6fc0dea2016-08-29 08:39:29 -04003483 WREG32_SMC(*pos, value);
Tom St Denisadcec282016-04-15 13:08:44 -04003484
3485 result += 4;
3486 buf += 4;
3487 *pos += 4;
3488 size -= 4;
3489 }
3490
3491 return result;
3492}
3493
Tom St Denis1e051412016-06-27 09:57:18 -04003494static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
3495 size_t size, loff_t *pos)
3496{
Al Viro45063092016-12-04 18:24:56 -05003497 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis1e051412016-06-27 09:57:18 -04003498 ssize_t result = 0;
3499 int r;
3500 uint32_t *config, no_regs = 0;
3501
3502 if (size & 0x3 || *pos & 0x3)
3503 return -EINVAL;
3504
Markus Elfringecab7662016-09-18 17:00:52 +02003505 config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
Tom St Denis1e051412016-06-27 09:57:18 -04003506 if (!config)
3507 return -ENOMEM;
3508
3509 /* version, increment each time something is added */
Tom St Denis9a999352017-01-18 13:01:25 -05003510 config[no_regs++] = 3;
Tom St Denis1e051412016-06-27 09:57:18 -04003511 config[no_regs++] = adev->gfx.config.max_shader_engines;
3512 config[no_regs++] = adev->gfx.config.max_tile_pipes;
3513 config[no_regs++] = adev->gfx.config.max_cu_per_sh;
3514 config[no_regs++] = adev->gfx.config.max_sh_per_se;
3515 config[no_regs++] = adev->gfx.config.max_backends_per_se;
3516 config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
3517 config[no_regs++] = adev->gfx.config.max_gprs;
3518 config[no_regs++] = adev->gfx.config.max_gs_threads;
3519 config[no_regs++] = adev->gfx.config.max_hw_contexts;
3520 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
3521 config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
3522 config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
3523 config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
3524 config[no_regs++] = adev->gfx.config.num_tile_pipes;
3525 config[no_regs++] = adev->gfx.config.backend_enable_mask;
3526 config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
3527 config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
3528 config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
3529 config[no_regs++] = adev->gfx.config.num_gpus;
3530 config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
3531 config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
3532 config[no_regs++] = adev->gfx.config.gb_addr_config;
3533 config[no_regs++] = adev->gfx.config.num_rbs;
3534
Tom St Denis89a8f302016-08-12 15:14:31 -04003535 /* rev==1 */
3536 config[no_regs++] = adev->rev_id;
3537 config[no_regs++] = adev->pg_flags;
3538 config[no_regs++] = adev->cg_flags;
3539
Tom St Denise9f11dc2016-08-17 12:00:51 -04003540 /* rev==2 */
3541 config[no_regs++] = adev->family;
3542 config[no_regs++] = adev->external_rev_id;
3543
Tom St Denis9a999352017-01-18 13:01:25 -05003544 /* rev==3 */
3545 config[no_regs++] = adev->pdev->device;
3546 config[no_regs++] = adev->pdev->revision;
3547 config[no_regs++] = adev->pdev->subsystem_device;
3548 config[no_regs++] = adev->pdev->subsystem_vendor;
3549
Tom St Denis1e051412016-06-27 09:57:18 -04003550 while (size && (*pos < no_regs * 4)) {
3551 uint32_t value;
3552
3553 value = config[*pos >> 2];
3554 r = put_user(value, (uint32_t *)buf);
3555 if (r) {
3556 kfree(config);
3557 return r;
3558 }
3559
3560 result += 4;
3561 buf += 4;
3562 *pos += 4;
3563 size -= 4;
3564 }
3565
3566 kfree(config);
3567 return result;
3568}
3569
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003570static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
3571 size_t size, loff_t *pos)
3572{
Al Viro45063092016-12-04 18:24:56 -05003573 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003574 int idx, x, outsize, r, valuesize;
3575 uint32_t values[16];
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003576
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003577 if (size & 3 || *pos & 0x3)
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003578 return -EINVAL;
3579
Samuel Pitoiset3cbc6142017-02-15 19:32:29 +01003580 if (amdgpu_dpm == 0)
3581 return -EINVAL;
3582
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003583 /* convert offset to sensor number */
3584 idx = *pos >> 2;
3585
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003586 valuesize = sizeof(values);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003587 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
Rex Zhucd4d7462017-09-06 18:43:52 +08003588 r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003589 else
3590 return -EINVAL;
3591
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003592 if (size > valuesize)
3593 return -EINVAL;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003594
Tom St Denis9f8df7d2017-02-09 14:29:01 -05003595 outsize = 0;
3596 x = 0;
3597 if (!r) {
3598 while (size) {
3599 r = put_user(values[x++], (int32_t *)buf);
3600 buf += 4;
3601 size -= 4;
3602 outsize += 4;
3603 }
3604 }
3605
3606 return !r ? outsize : r;
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003607}
Tom St Denis1e051412016-06-27 09:57:18 -04003608
Tom St Denis273d7aa2016-10-11 14:48:55 -04003609static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
3610 size_t size, loff_t *pos)
3611{
3612 struct amdgpu_device *adev = f->f_inode->i_private;
3613 int r, x;
3614 ssize_t result=0;
Tom St Denis472259f2016-10-14 09:49:09 -04003615 uint32_t offset, se, sh, cu, wave, simd, data[32];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003616
3617 if (size & 3 || *pos & 3)
3618 return -EINVAL;
3619
3620 /* decode offset */
3621 offset = (*pos & 0x7F);
3622 se = ((*pos >> 7) & 0xFF);
3623 sh = ((*pos >> 15) & 0xFF);
3624 cu = ((*pos >> 23) & 0xFF);
3625 wave = ((*pos >> 31) & 0xFF);
3626 simd = ((*pos >> 37) & 0xFF);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003627
3628 /* switch to the specific se/sh/cu */
3629 mutex_lock(&adev->grbm_idx_mutex);
3630 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3631
3632 x = 0;
Tom St Denis472259f2016-10-14 09:49:09 -04003633 if (adev->gfx.funcs->read_wave_data)
3634 adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
Tom St Denis273d7aa2016-10-11 14:48:55 -04003635
3636 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3637 mutex_unlock(&adev->grbm_idx_mutex);
3638
Tom St Denis5ecfb3b2016-10-13 12:15:03 -04003639 if (!x)
3640 return -EINVAL;
3641
Tom St Denis472259f2016-10-14 09:49:09 -04003642 while (size && (offset < x * 4)) {
Tom St Denis273d7aa2016-10-11 14:48:55 -04003643 uint32_t value;
3644
Tom St Denis472259f2016-10-14 09:49:09 -04003645 value = data[offset >> 2];
Tom St Denis273d7aa2016-10-11 14:48:55 -04003646 r = put_user(value, (uint32_t *)buf);
3647 if (r)
3648 return r;
3649
3650 result += 4;
3651 buf += 4;
Tom St Denis472259f2016-10-14 09:49:09 -04003652 offset += 4;
Tom St Denis273d7aa2016-10-11 14:48:55 -04003653 size -= 4;
3654 }
3655
3656 return result;
3657}
3658
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003659static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
3660 size_t size, loff_t *pos)
3661{
3662 struct amdgpu_device *adev = f->f_inode->i_private;
3663 int r;
3664 ssize_t result = 0;
3665 uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
3666
3667 if (size & 3 || *pos & 3)
3668 return -EINVAL;
3669
3670 /* decode offset */
3671 offset = (*pos & 0xFFF); /* in dwords */
3672 se = ((*pos >> 12) & 0xFF);
3673 sh = ((*pos >> 20) & 0xFF);
3674 cu = ((*pos >> 28) & 0xFF);
3675 wave = ((*pos >> 36) & 0xFF);
3676 simd = ((*pos >> 44) & 0xFF);
3677 thread = ((*pos >> 52) & 0xFF);
3678 bank = ((*pos >> 60) & 1);
3679
3680 data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
3681 if (!data)
3682 return -ENOMEM;
3683
3684 /* switch to the specific se/sh/cu */
3685 mutex_lock(&adev->grbm_idx_mutex);
3686 amdgpu_gfx_select_se_sh(adev, se, sh, cu);
3687
3688 if (bank == 0) {
3689 if (adev->gfx.funcs->read_wave_vgprs)
3690 adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
3691 } else {
3692 if (adev->gfx.funcs->read_wave_sgprs)
3693 adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
3694 }
3695
3696 amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
3697 mutex_unlock(&adev->grbm_idx_mutex);
3698
3699 while (size) {
3700 uint32_t value;
3701
3702 value = data[offset++];
3703 r = put_user(value, (uint32_t *)buf);
3704 if (r) {
3705 result = r;
3706 goto err;
3707 }
3708
3709 result += 4;
3710 buf += 4;
3711 size -= 4;
3712 }
3713
3714err:
3715 kfree(data);
3716 return result;
3717}
3718
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003719static const struct file_operations amdgpu_debugfs_regs_fops = {
3720 .owner = THIS_MODULE,
3721 .read = amdgpu_debugfs_regs_read,
3722 .write = amdgpu_debugfs_regs_write,
3723 .llseek = default_llseek
3724};
Tom St Denisadcec282016-04-15 13:08:44 -04003725static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
3726 .owner = THIS_MODULE,
3727 .read = amdgpu_debugfs_regs_didt_read,
3728 .write = amdgpu_debugfs_regs_didt_write,
3729 .llseek = default_llseek
3730};
3731static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
3732 .owner = THIS_MODULE,
3733 .read = amdgpu_debugfs_regs_pcie_read,
3734 .write = amdgpu_debugfs_regs_pcie_write,
3735 .llseek = default_llseek
3736};
3737static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
3738 .owner = THIS_MODULE,
3739 .read = amdgpu_debugfs_regs_smc_read,
3740 .write = amdgpu_debugfs_regs_smc_write,
3741 .llseek = default_llseek
3742};
3743
Tom St Denis1e051412016-06-27 09:57:18 -04003744static const struct file_operations amdgpu_debugfs_gca_config_fops = {
3745 .owner = THIS_MODULE,
3746 .read = amdgpu_debugfs_gca_config_read,
3747 .llseek = default_llseek
3748};
3749
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003750static const struct file_operations amdgpu_debugfs_sensors_fops = {
3751 .owner = THIS_MODULE,
3752 .read = amdgpu_debugfs_sensor_read,
3753 .llseek = default_llseek
3754};
3755
Tom St Denis273d7aa2016-10-11 14:48:55 -04003756static const struct file_operations amdgpu_debugfs_wave_fops = {
3757 .owner = THIS_MODULE,
3758 .read = amdgpu_debugfs_wave_read,
3759 .llseek = default_llseek
3760};
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003761static const struct file_operations amdgpu_debugfs_gpr_fops = {
3762 .owner = THIS_MODULE,
3763 .read = amdgpu_debugfs_gpr_read,
3764 .llseek = default_llseek
3765};
Tom St Denis273d7aa2016-10-11 14:48:55 -04003766
Tom St Denisadcec282016-04-15 13:08:44 -04003767static const struct file_operations *debugfs_regs[] = {
3768 &amdgpu_debugfs_regs_fops,
3769 &amdgpu_debugfs_regs_didt_fops,
3770 &amdgpu_debugfs_regs_pcie_fops,
3771 &amdgpu_debugfs_regs_smc_fops,
Tom St Denis1e051412016-06-27 09:57:18 -04003772 &amdgpu_debugfs_gca_config_fops,
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003773 &amdgpu_debugfs_sensors_fops,
Tom St Denis273d7aa2016-10-11 14:48:55 -04003774 &amdgpu_debugfs_wave_fops,
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003775 &amdgpu_debugfs_gpr_fops,
Tom St Denisadcec282016-04-15 13:08:44 -04003776};
3777
3778static const char *debugfs_regs_names[] = {
3779 "amdgpu_regs",
3780 "amdgpu_regs_didt",
3781 "amdgpu_regs_pcie",
3782 "amdgpu_regs_smc",
Tom St Denis1e051412016-06-27 09:57:18 -04003783 "amdgpu_gca_config",
Tom St Denisf2cdaf22016-09-15 10:08:44 -04003784 "amdgpu_sensors",
Tom St Denis273d7aa2016-10-11 14:48:55 -04003785 "amdgpu_wave",
Tom St Denisc5a60ce2016-12-05 11:39:19 -05003786 "amdgpu_gpr",
Tom St Denisadcec282016-04-15 13:08:44 -04003787};
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003788
3789static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3790{
3791 struct drm_minor *minor = adev->ddev->primary;
3792 struct dentry *ent, *root = minor->debugfs_root;
Tom St Denisadcec282016-04-15 13:08:44 -04003793 unsigned i, j;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003794
Tom St Denisadcec282016-04-15 13:08:44 -04003795 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3796 ent = debugfs_create_file(debugfs_regs_names[i],
3797 S_IFREG | S_IRUGO, root,
3798 adev, debugfs_regs[i]);
3799 if (IS_ERR(ent)) {
3800 for (j = 0; j < i; j++) {
3801 debugfs_remove(adev->debugfs_regs[i]);
3802 adev->debugfs_regs[i] = NULL;
3803 }
3804 return PTR_ERR(ent);
3805 }
3806
3807 if (!i)
3808 i_size_write(ent->d_inode, adev->rmmio_size);
3809 adev->debugfs_regs[i] = ent;
3810 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003811
3812 return 0;
3813}
3814
3815static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
3816{
Tom St Denisadcec282016-04-15 13:08:44 -04003817 unsigned i;
3818
3819 for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
3820 if (adev->debugfs_regs[i]) {
3821 debugfs_remove(adev->debugfs_regs[i]);
3822 adev->debugfs_regs[i] = NULL;
3823 }
3824 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003825}
3826
Huang Rui4f0955f2017-05-10 23:04:06 +08003827static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
3828{
3829 struct drm_info_node *node = (struct drm_info_node *) m->private;
3830 struct drm_device *dev = node->minor->dev;
3831 struct amdgpu_device *adev = dev->dev_private;
3832 int r = 0, i;
3833
3834 /* hold on the scheduler */
3835 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3836 struct amdgpu_ring *ring = adev->rings[i];
3837
3838 if (!ring || !ring->sched.thread)
3839 continue;
3840 kthread_park(ring->sched.thread);
3841 }
3842
3843 seq_printf(m, "run ib test:\n");
3844 r = amdgpu_ib_ring_tests(adev);
3845 if (r)
3846 seq_printf(m, "ib ring tests failed (%d).\n", r);
3847 else
3848 seq_printf(m, "ib ring tests passed.\n");
3849
3850 /* go on the scheduler */
3851 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
3852 struct amdgpu_ring *ring = adev->rings[i];
3853
3854 if (!ring || !ring->sched.thread)
3855 continue;
3856 kthread_unpark(ring->sched.thread);
3857 }
3858
3859 return 0;
3860}
3861
3862static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
3863 {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
3864};
3865
3866static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
3867{
3868 return amdgpu_debugfs_add_files(adev,
3869 amdgpu_debugfs_test_ib_ring_list, 1);
3870}
3871
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003872int amdgpu_debugfs_init(struct drm_minor *minor)
3873{
3874 return 0;
3875}
Kent Russelldb95e212017-08-22 12:31:43 -04003876
3877static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
3878{
3879 struct drm_info_node *node = (struct drm_info_node *) m->private;
3880 struct drm_device *dev = node->minor->dev;
3881 struct amdgpu_device *adev = dev->dev_private;
3882
3883 seq_write(m, adev->bios, adev->bios_size);
3884 return 0;
3885}
3886
Kent Russelldb95e212017-08-22 12:31:43 -04003887static const struct drm_info_list amdgpu_vbios_dump_list[] = {
3888 {"amdgpu_vbios",
3889 amdgpu_debugfs_get_vbios_dump,
3890 0, NULL},
3891};
3892
Kent Russelldb95e212017-08-22 12:31:43 -04003893static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
3894{
3895 return amdgpu_debugfs_add_files(adev,
3896 amdgpu_vbios_dump_list, 1);
3897}
Alexander Kuleshov7cebc722015-06-27 13:16:05 +06003898#else
Arnd Bergmann27bad5b2017-06-21 23:51:02 +02003899static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
Huang Rui4f0955f2017-05-10 23:04:06 +08003900{
3901 return 0;
3902}
Alexander Kuleshov7cebc722015-06-27 13:16:05 +06003903static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
3904{
3905 return 0;
3906}
Kent Russelldb95e212017-08-22 12:31:43 -04003907static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
3908{
3909 return 0;
3910}
Alexander Kuleshov7cebc722015-06-27 13:16:05 +06003911static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04003912#endif