blob: 932e96b755286ed9c0326500e136241e1d032912 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020021#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc_helper.h>
23#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060024
Andy Gross5c137792012-03-05 10:48:39 -060025#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060027
28#define DRIVER_NAME MODULE_NAME
29#define DRIVER_DESC "OMAP DRM"
30#define DRIVER_DATE "20110917"
31#define DRIVER_MAJOR 1
32#define DRIVER_MINOR 0
33#define DRIVER_PATCHLEVEL 0
34
Rob Clarkcd5351f2011-11-12 12:09:40 -060035/*
36 * mode config funcs
37 */
38
39/* Notes about mapping DSS and DRM entities:
40 * CRTC: overlay
41 * encoder: manager.. with some extension to allow one primary CRTC
42 * and zero or more video CRTC's to be mapped to one encoder?
43 * connector: dssdev.. manager can be attached/detached from different
44 * devices
45 */
46
47static void omap_fb_output_poll_changed(struct drm_device *dev)
48{
49 struct omap_drm_private *priv = dev->dev_private;
50 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090051 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060052 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060053}
54
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030055static void omap_atomic_wait_for_completion(struct drm_device *dev,
56 struct drm_atomic_state *old_state)
57{
58 struct drm_crtc_state *old_crtc_state;
59 struct drm_crtc *crtc;
60 unsigned int i;
61 int ret;
62
63 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
64 if (!crtc->state->enable)
65 continue;
66
67 ret = omap_crtc_wait_pending(crtc);
68
69 if (!ret)
70 dev_warn(dev->dev,
71 "atomic complete timeout (pipe %u)!\n", i);
72 }
73}
74
Laurent Pincharta9e6f9f2017-05-09 01:27:10 +030075static void omap_atomic_commit_tail(struct drm_atomic_state *old_state)
Laurent Pinchart748471a52015-03-05 23:42:39 +020076{
Laurent Pincharta9e6f9f2017-05-09 01:27:10 +030077 struct drm_device *dev = old_state->dev;
Laurent Pinchart748471a52015-03-05 23:42:39 +020078 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart748471a52015-03-05 23:42:39 +020079
Tomi Valkeinen9f759222015-11-05 18:39:52 +020080 priv->dispc_ops->runtime_get();
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030081
Laurent Pincharta9e6f9f2017-05-09 01:27:10 +030082 /* Apply the atomic update. */
Laurent Pinchart748471a52015-03-05 23:42:39 +020083 drm_atomic_helper_commit_modeset_disables(dev, old_state);
Jyri Sarha897145d2017-01-27 12:04:55 +020084
85 /* With the current dss dispc implementation we have to enable
86 * the new modeset before we can commit planes. The dispc ovl
87 * configuration relies on the video mode configuration been
88 * written into the HW when the ovl configuration is
89 * calculated.
90 *
91 * This approach is not ideal because after a mode change the
92 * plane update is executed only after the first vblank
93 * interrupt. The dispc implementation should be fixed so that
94 * it is able use uncommitted drm state information.
95 */
Laurent Pinchart748471a52015-03-05 23:42:39 +020096 drm_atomic_helper_commit_modeset_enables(dev, old_state);
Jyri Sarha897145d2017-01-27 12:04:55 +020097 omap_atomic_wait_for_completion(dev, old_state);
98
99 drm_atomic_helper_commit_planes(dev, old_state, 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200100
Laurent Pincharta9e6f9f2017-05-09 01:27:10 +0300101 drm_atomic_helper_commit_hw_done(old_state);
102
103 /*
104 * Wait for completion of the page flips to ensure that old buffers
105 * can't be touched by the hardware anymore before cleaning up planes.
106 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300107 omap_atomic_wait_for_completion(dev, old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200108
109 drm_atomic_helper_cleanup_planes(dev, old_state);
110
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200111 priv->dispc_ops->runtime_put();
Laurent Pinchart748471a52015-03-05 23:42:39 +0200112}
113
Laurent Pincharta9e6f9f2017-05-09 01:27:10 +0300114static const struct drm_mode_config_helper_funcs omap_mode_config_helper_funcs = {
115 .atomic_commit_tail = omap_atomic_commit_tail,
116};
Laurent Pinchart748471a52015-03-05 23:42:39 +0200117
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200118static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600119 .fb_create = omap_framebuffer_create,
120 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200121 .atomic_check = drm_atomic_helper_check,
Laurent Pincharta9e6f9f2017-05-09 01:27:10 +0300122 .atomic_commit = drm_atomic_helper_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600123};
124
125static int get_connector_type(struct omap_dss_device *dssdev)
126{
127 switch (dssdev->type) {
128 case OMAP_DISPLAY_TYPE_HDMI:
129 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300130 case OMAP_DISPLAY_TYPE_DVI:
131 return DRM_MODE_CONNECTOR_DVID;
Sebastian Reichel4a64b902016-03-08 17:39:36 +0100132 case OMAP_DISPLAY_TYPE_DSI:
133 return DRM_MODE_CONNECTOR_DSI;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600134 default:
135 return DRM_MODE_CONNECTOR_Unknown;
136 }
137}
138
Archit Tanejacc823bd2014-01-02 14:49:52 +0530139static void omap_disconnect_dssdevs(void)
140{
141 struct omap_dss_device *dssdev = NULL;
142
143 for_each_dss_dev(dssdev)
144 dssdev->driver->disconnect(dssdev);
145}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530146
Archit Taneja3a01ab22014-01-02 14:49:51 +0530147static int omap_connect_dssdevs(void)
148{
149 int r;
150 struct omap_dss_device *dssdev = NULL;
Peter Ujfalusia09d2bc2016-05-03 22:08:01 +0300151
152 if (!omapdss_stack_is_ready())
153 return -EPROBE_DEFER;
Archit Taneja3a01ab22014-01-02 14:49:51 +0530154
155 for_each_dss_dev(dssdev) {
156 r = dssdev->driver->connect(dssdev);
157 if (r == -EPROBE_DEFER) {
158 omap_dss_put_device(dssdev);
159 goto cleanup;
160 } else if (r) {
161 dev_warn(dssdev->dev, "could not connect display: %s\n",
162 dssdev->name);
Archit Taneja3a01ab22014-01-02 14:49:51 +0530163 }
164 }
165
Archit Taneja3a01ab22014-01-02 14:49:51 +0530166 return 0;
167
168cleanup:
169 /*
170 * if we are deferring probe, we disconnect the devices we previously
171 * connected
172 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530173 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530174
175 return r;
176}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600177
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200178static int omap_modeset_init_properties(struct drm_device *dev)
179{
180 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchartdff6c242017-05-09 01:27:14 +0300181 unsigned int num_planes = priv->dispc_ops->get_num_ovls();
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200182
Laurent Pinchartdff6c242017-05-09 01:27:14 +0300183 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0,
184 num_planes - 1);
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200185 if (!priv->zorder_prop)
186 return -ENOMEM;
187
188 return 0;
189}
190
Rob Clarkcd5351f2011-11-12 12:09:40 -0600191static int omap_modeset_init(struct drm_device *dev)
192{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600193 struct omap_drm_private *priv = dev->dev_private;
194 struct omap_dss_device *dssdev = NULL;
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200195 int num_ovls = priv->dispc_ops->get_num_ovls();
196 int num_mgrs = priv->dispc_ops->get_num_mgrs();
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200197 int num_crtcs, crtc_idx, plane_idx;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200198 int ret;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200199 u32 plane_crtc_mask;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300200
Rob Clarkcd5351f2011-11-12 12:09:40 -0600201 drm_mode_config_init(dev);
202
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200203 ret = omap_modeset_init_properties(dev);
204 if (ret < 0)
205 return ret;
206
Rob Clarkf5f94542012-12-04 13:59:12 -0600207 /*
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200208 * This function creates exactly one connector, encoder, crtc,
209 * and primary plane per each connected dss-device. Each
210 * connector->encoder->crtc chain is expected to be separate
211 * and each crtc is connect to a single dss-channel. If the
212 * configuration does not match the expectations or exceeds
213 * the available resources, the configuration is rejected.
Rob Clarkf5f94542012-12-04 13:59:12 -0600214 */
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200215 num_crtcs = 0;
Jyri Sarhaf1118b82017-03-24 16:47:51 +0200216 for_each_dss_dev(dssdev)
217 if (omapdss_device_is_connected(dssdev))
218 num_crtcs++;
219
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200220 if (num_crtcs > num_mgrs || num_crtcs > num_ovls ||
221 num_crtcs > ARRAY_SIZE(priv->crtcs) ||
222 num_crtcs > ARRAY_SIZE(priv->planes) ||
223 num_crtcs > ARRAY_SIZE(priv->encoders) ||
224 num_crtcs > ARRAY_SIZE(priv->connectors)) {
225 dev_err(dev->dev, "%s(): Too many connected displays\n",
226 __func__);
227 return -EINVAL;
228 }
229
230 /* All planes can be put to any CRTC */
231 plane_crtc_mask = (1 << num_crtcs) - 1;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600232
Archit Taneja0d8f3712013-03-26 19:15:19 +0530233 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600234
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200235 crtc_idx = 0;
236 plane_idx = 0;
Rob Clarkf5f94542012-12-04 13:59:12 -0600237 for_each_dss_dev(dssdev) {
238 struct drm_connector *connector;
239 struct drm_encoder *encoder;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200240 struct drm_plane *plane;
241 struct drm_crtc *crtc;
Rob Clarkf5f94542012-12-04 13:59:12 -0600242
Archit Taneja3a01ab22014-01-02 14:49:51 +0530243 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530244 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300245
Rob Clarkf5f94542012-12-04 13:59:12 -0600246 encoder = omap_encoder_init(dev, dssdev);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200247 if (!encoder)
Rob Clarkf5f94542012-12-04 13:59:12 -0600248 return -ENOMEM;
Rob Clarkf5f94542012-12-04 13:59:12 -0600249
250 connector = omap_connector_init(dev,
251 get_connector_type(dssdev), dssdev, encoder);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200252 if (!connector)
Rob Clarkf5f94542012-12-04 13:59:12 -0600253 return -ENOMEM;
Rob Clarkf5f94542012-12-04 13:59:12 -0600254
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200255 plane = omap_plane_init(dev, plane_idx, DRM_PLANE_TYPE_PRIMARY,
256 plane_crtc_mask);
257 if (IS_ERR(plane))
258 return PTR_ERR(plane);
Rob Clarkf5f94542012-12-04 13:59:12 -0600259
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200260 crtc = omap_crtc_init(dev, plane, dssdev);
261 if (IS_ERR(crtc))
262 return PTR_ERR(crtc);
263
264 drm_mode_connector_attach_encoder(connector, encoder);
265 encoder->possible_crtcs = (1 << crtc_idx);
266
267 priv->crtcs[priv->num_crtcs++] = crtc;
268 priv->planes[priv->num_planes++] = plane;
Rob Clarkf5f94542012-12-04 13:59:12 -0600269 priv->encoders[priv->num_encoders++] = encoder;
270 priv->connectors[priv->num_connectors++] = connector;
271
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200272 plane_idx++;
273 crtc_idx++;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530274 }
275
276 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530277 * Create normal planes for the remaining overlays:
278 */
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200279 for (; plane_idx < num_ovls; plane_idx++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200280 struct drm_plane *plane;
281
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200282 if (WARN_ON(priv->num_planes >= ARRAY_SIZE(priv->planes)))
283 return -EINVAL;
284
285 plane = omap_plane_init(dev, plane_idx, DRM_PLANE_TYPE_OVERLAY,
286 plane_crtc_mask);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200287 if (IS_ERR(plane))
288 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530289
Archit Taneja0d8f3712013-03-26 19:15:19 +0530290 priv->planes[priv->num_planes++] = plane;
291 }
292
Archit Taneja0d8f3712013-03-26 19:15:19 +0530293 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
294 priv->num_planes, priv->num_crtcs, priv->num_encoders,
295 priv->num_connectors);
296
Tomi Valkeinen1e907112016-08-23 12:35:39 +0300297 dev->mode_config.min_width = 8;
298 dev->mode_config.min_height = 2;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600299
300 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
301 * to fill in these limits properly on different OMAP generations..
302 */
303 dev->mode_config.max_width = 2048;
304 dev->mode_config.max_height = 2048;
305
306 dev->mode_config.funcs = &omap_mode_config_funcs;
Laurent Pincharta9e6f9f2017-05-09 01:27:10 +0300307 dev->mode_config.helper_private = &omap_mode_config_helper_funcs;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600308
Laurent Pinchart69a12262015-03-05 21:38:16 +0200309 drm_mode_config_reset(dev);
310
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300311 omap_drm_irq_install(dev);
312
Rob Clarkcd5351f2011-11-12 12:09:40 -0600313 return 0;
314}
315
Rob Clarkcd5351f2011-11-12 12:09:40 -0600316/*
317 * drm ioctl funcs
318 */
319
320
321static int ioctl_get_param(struct drm_device *dev, void *data,
322 struct drm_file *file_priv)
323{
Rob Clark5e3b0872012-10-29 09:31:12 +0100324 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600325 struct drm_omap_param *args = data;
326
327 DBG("%p: param=%llu", dev, args->param);
328
329 switch (args->param) {
330 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100331 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600332 break;
333 default:
334 DBG("unknown parameter %lld", args->param);
335 return -EINVAL;
336 }
337
338 return 0;
339}
340
341static int ioctl_set_param(struct drm_device *dev, void *data,
342 struct drm_file *file_priv)
343{
344 struct drm_omap_param *args = data;
345
346 switch (args->param) {
347 default:
348 DBG("unknown parameter %lld", args->param);
349 return -EINVAL;
350 }
351
352 return 0;
353}
354
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200355#define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */
356
Rob Clarkcd5351f2011-11-12 12:09:40 -0600357static int ioctl_gem_new(struct drm_device *dev, void *data,
358 struct drm_file *file_priv)
359{
360 struct drm_omap_gem_new *args = data;
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200361 u32 flags = args->flags & OMAP_BO_USER_MASK;
362
Rob Clarkf5f94542012-12-04 13:59:12 -0600363 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200364 args->size.bytes, flags);
365
366 return omap_gem_new_handle(dev, file_priv, args->size, flags,
367 &args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600368}
369
Rob Clarkcd5351f2011-11-12 12:09:40 -0600370static int ioctl_gem_info(struct drm_device *dev, void *data,
371 struct drm_file *file_priv)
372{
373 struct drm_omap_gem_info *args = data;
374 struct drm_gem_object *obj;
375 int ret = 0;
376
Rob Clarkf5f94542012-12-04 13:59:12 -0600377 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600378
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100379 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900380 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600381 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600382
Rob Clarkf7f9f452011-12-05 19:19:22 -0600383 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600384 args->offset = omap_gem_mmap_offset(obj);
385
386 drm_gem_object_unreference_unlocked(obj);
387
388 return ret;
389}
390
Rob Clarkbaa70942013-08-02 13:27:49 -0400391static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Hemant Hariyani5f6ab8c2016-06-07 13:23:19 -0500392 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param,
393 DRM_AUTH | DRM_RENDER_ALLOW),
394 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param,
395 DRM_AUTH | DRM_MASTER | DRM_ROOT_ONLY),
396 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new,
397 DRM_AUTH | DRM_RENDER_ALLOW),
Laurent Pinchartd6f544f2017-05-09 01:27:11 +0300398 /* Deprecated, to be removed. */
399 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, drm_noop,
Hemant Hariyani5f6ab8c2016-06-07 13:23:19 -0500400 DRM_AUTH | DRM_RENDER_ALLOW),
Laurent Pinchartd6f544f2017-05-09 01:27:11 +0300401 /* Deprecated, to be removed. */
402 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, drm_noop,
Hemant Hariyani5f6ab8c2016-06-07 13:23:19 -0500403 DRM_AUTH | DRM_RENDER_ALLOW),
404 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info,
405 DRM_AUTH | DRM_RENDER_ALLOW),
Rob Clarkcd5351f2011-11-12 12:09:40 -0600406};
407
408/*
409 * drm driver funcs
410 */
411
Rob Clarkcd5351f2011-11-12 12:09:40 -0600412static int dev_open(struct drm_device *dev, struct drm_file *file)
413{
414 file->driver_priv = NULL;
415
416 DBG("open: dev=%p, file=%p", dev, file);
417
418 return 0;
419}
420
Rob Clarkcd5351f2011-11-12 12:09:40 -0600421/**
422 * lastclose - clean up after all DRM clients have exited
423 * @dev: DRM device
424 *
425 * Take care of cleaning up after all DRM clients have exited. In the
426 * mode setting case, we want to restore the kernel's initial mode (just
427 * in case the last client left us in a bad state).
428 */
429static void dev_lastclose(struct drm_device *dev)
430{
Rob Clark3c810c62012-08-15 15:18:01 -0500431 int i;
432
Lukas Wunnerf15a66e2015-09-05 11:22:39 +0200433 /* we don't support vga_switcheroo.. so just make sure the fbdev
Rob Clarkcd5351f2011-11-12 12:09:40 -0600434 * mode is active
435 */
436 struct omap_drm_private *priv = dev->dev_private;
437 int ret;
438
439 DBG("lastclose: dev=%p", dev);
440
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300441 /* need to restore default rotation state.. not sure
442 * if there is a cleaner way to restore properties to
443 * default state? Maybe a flag that properties should
444 * automatically be restored to default state on
445 * lastclose?
446 */
447 for (i = 0; i < priv->num_crtcs; i++) {
448 struct drm_crtc *crtc = priv->crtcs[i];
Rob Clark3c810c62012-08-15 15:18:01 -0500449
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300450 if (!crtc->primary->rotation_property)
451 continue;
452
453 drm_object_property_set_value(&crtc->base,
454 crtc->primary->rotation_property,
Robert Fossc2c446a2017-05-19 16:50:17 -0400455 DRM_MODE_ROTATE_0);
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300456 }
457
458 for (i = 0; i < priv->num_planes; i++) {
459 struct drm_plane *plane = priv->planes[i];
460
461 if (!plane->rotation_property)
462 continue;
463
464 drm_object_property_set_value(&plane->base,
465 plane->rotation_property,
Robert Fossc2c446a2017-05-19 16:50:17 -0400466 DRM_MODE_ROTATE_0);
Rob Clark3c810c62012-08-15 15:18:01 -0500467 }
468
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000469 if (priv->fbdev) {
470 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
471 if (ret)
472 DBG("failed to restore crtc mode");
473 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600474}
475
Laurent Pinchart78b68552012-05-17 13:27:22 +0200476static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600477 .fault = omap_gem_fault,
478 .open = drm_gem_vm_open,
479 .close = drm_gem_vm_close,
480};
481
Rob Clarkff4f3872012-01-16 12:51:14 -0600482static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200483 .owner = THIS_MODULE,
484 .open = drm_open,
485 .unlocked_ioctl = drm_ioctl,
486 .release = drm_release,
487 .mmap = omap_gem_mmap,
488 .poll = drm_poll,
489 .read = drm_read,
490 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600491};
492
Rob Clarkcd5351f2011-11-12 12:09:40 -0600493static struct drm_driver omap_drm_driver = {
Tomi Valkeinen728fea72015-10-02 11:10:41 +0300494 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME |
Hemant Hariyani5f6ab8c2016-06-07 13:23:19 -0500495 DRIVER_ATOMIC | DRIVER_RENDER,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200496 .open = dev_open,
497 .lastclose = dev_lastclose,
Andy Gross6169a1482011-12-15 21:05:17 -0600498#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200499 .debugfs_init = omap_debugfs_init,
Andy Gross6169a1482011-12-15 21:05:17 -0600500#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200501 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
502 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
503 .gem_prime_export = omap_gem_prime_export,
504 .gem_prime_import = omap_gem_prime_import,
505 .gem_free_object = omap_gem_free_object,
506 .gem_vm_ops = &omap_gem_vm_ops,
507 .dumb_create = omap_gem_dumb_create,
508 .dumb_map_offset = omap_gem_dumb_map_offset,
509 .dumb_destroy = drm_gem_dumb_destroy,
510 .ioctls = ioctls,
511 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
512 .fops = &omapdriver_fops,
513 .name = DRIVER_NAME,
514 .desc = DRIVER_DESC,
515 .date = DRIVER_DATE,
516 .major = DRIVER_MAJOR,
517 .minor = DRIVER_MINOR,
518 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600519};
520
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200521static int pdev_probe(struct platform_device *pdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600522{
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200523 struct omap_drm_platform_data *pdata = pdev->dev.platform_data;
524 struct omap_drm_private *priv;
525 struct drm_device *ddev;
526 unsigned int i;
527 int ret;
528
529 DBG("%s", pdev->name);
Archit Taneja3a01ab22014-01-02 14:49:51 +0530530
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300531 if (omapdss_is_initialized() == false)
532 return -EPROBE_DEFER;
533
Archit Taneja3a01ab22014-01-02 14:49:51 +0530534 omap_crtc_pre_init();
535
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200536 ret = omap_connect_dssdevs();
537 if (ret)
538 goto err_crtc_uninit;
539
540 /* Allocate and initialize the driver private structure. */
541 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
542 if (!priv) {
543 ret = -ENOMEM;
544 goto err_disconnect_dssdevs;
Archit Taneja3a01ab22014-01-02 14:49:51 +0530545 }
546
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200547 priv->dispc_ops = dispc_get_ops();
548
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200549 priv->omaprev = pdata->omaprev;
550 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
551
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200552 spin_lock_init(&priv->list_lock);
553 INIT_LIST_HEAD(&priv->obj_list);
554
555 /* Allocate and initialize the DRM device. */
556 ddev = drm_dev_alloc(&omap_drm_driver, &pdev->dev);
557 if (IS_ERR(ddev)) {
558 ret = PTR_ERR(ddev);
559 goto err_free_priv;
560 }
561
562 ddev->dev_private = priv;
563 platform_set_drvdata(pdev, ddev);
564
565 omap_gem_init(ddev);
566
567 ret = omap_modeset_init(ddev);
568 if (ret) {
569 dev_err(&pdev->dev, "omap_modeset_init failed: ret=%d\n", ret);
570 goto err_free_drm_dev;
571 }
572
573 /* Initialize vblank handling, start with all CRTCs disabled. */
574 ret = drm_vblank_init(ddev, priv->num_crtcs);
575 if (ret) {
576 dev_err(&pdev->dev, "could not init vblank\n");
577 goto err_cleanup_modeset;
578 }
579
580 for (i = 0; i < priv->num_crtcs; i++)
581 drm_crtc_vblank_off(priv->crtcs[i]);
582
583 priv->fbdev = omap_fbdev_init(ddev);
584
585 drm_kms_helper_poll_init(ddev);
586
587 /*
588 * Register the DRM device with the core and the connectors with
589 * sysfs.
590 */
591 ret = drm_dev_register(ddev, 0);
592 if (ret)
593 goto err_cleanup_helpers;
594
595 return 0;
596
597err_cleanup_helpers:
598 drm_kms_helper_poll_fini(ddev);
599 if (priv->fbdev)
600 omap_fbdev_free(ddev);
601err_cleanup_modeset:
602 drm_mode_config_cleanup(ddev);
603 omap_drm_irq_uninstall(ddev);
604err_free_drm_dev:
605 omap_gem_deinit(ddev);
606 drm_dev_unref(ddev);
607err_free_priv:
608 destroy_workqueue(priv->wq);
609 kfree(priv);
610err_disconnect_dssdevs:
611 omap_disconnect_dssdevs();
612err_crtc_uninit:
613 omap_crtc_pre_uninit();
614 return ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600615}
616
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200617static int pdev_remove(struct platform_device *pdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600618{
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200619 struct drm_device *ddev = platform_get_drvdata(pdev);
620 struct omap_drm_private *priv = ddev->dev_private;
621
Rob Clarkcd5351f2011-11-12 12:09:40 -0600622 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600623
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200624 drm_dev_unregister(ddev);
625
626 drm_kms_helper_poll_fini(ddev);
627
628 if (priv->fbdev)
629 omap_fbdev_free(ddev);
630
Tomi Valkeinen8a54aa92017-03-27 10:02:22 +0300631 drm_atomic_helper_shutdown(ddev);
632
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200633 drm_mode_config_cleanup(ddev);
634
635 omap_drm_irq_uninstall(ddev);
636 omap_gem_deinit(ddev);
637
638 drm_dev_unref(ddev);
639
640 destroy_workqueue(priv->wq);
641 kfree(priv);
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300642
Archit Tanejacc823bd2014-01-02 14:49:52 +0530643 omap_disconnect_dssdevs();
644 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100645
Rob Clarkcd5351f2011-11-12 12:09:40 -0600646 return 0;
647}
648
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200649#ifdef CONFIG_PM_SLEEP
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300650static int omap_drm_suspend_all_displays(void)
651{
652 struct omap_dss_device *dssdev = NULL;
653
654 for_each_dss_dev(dssdev) {
655 if (!dssdev->driver)
656 continue;
657
658 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
659 dssdev->driver->disable(dssdev);
660 dssdev->activate_after_resume = true;
661 } else {
662 dssdev->activate_after_resume = false;
663 }
664 }
665
666 return 0;
667}
668
669static int omap_drm_resume_all_displays(void)
670{
671 struct omap_dss_device *dssdev = NULL;
672
673 for_each_dss_dev(dssdev) {
674 if (!dssdev->driver)
675 continue;
676
677 if (dssdev->activate_after_resume) {
678 dssdev->driver->enable(dssdev);
679 dssdev->activate_after_resume = false;
680 }
681 }
682
683 return 0;
684}
685
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200686static int omap_drm_suspend(struct device *dev)
687{
688 struct drm_device *drm_dev = dev_get_drvdata(dev);
689
690 drm_kms_helper_poll_disable(drm_dev);
691
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300692 drm_modeset_lock_all(drm_dev);
693 omap_drm_suspend_all_displays();
694 drm_modeset_unlock_all(drm_dev);
695
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200696 return 0;
697}
698
699static int omap_drm_resume(struct device *dev)
700{
701 struct drm_device *drm_dev = dev_get_drvdata(dev);
702
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300703 drm_modeset_lock_all(drm_dev);
704 omap_drm_resume_all_displays();
705 drm_modeset_unlock_all(drm_dev);
706
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200707 drm_kms_helper_poll_enable(drm_dev);
708
709 return omap_gem_resume(dev);
710}
Andy Grosse78edba2012-12-19 14:53:37 -0600711#endif
712
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200713static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
714
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300715static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200716 .driver = {
717 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200718 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200719 },
720 .probe = pdev_probe,
721 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600722};
723
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100724static struct platform_driver * const drivers[] = {
725 &omap_dmm_driver,
726 &pdev,
727};
728
Rob Clarkcd5351f2011-11-12 12:09:40 -0600729static int __init omap_drm_init(void)
730{
731 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300732
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100733 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600734}
735
736static void __exit omap_drm_fini(void)
737{
738 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300739
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100740 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600741}
742
743/* need late_initcall() so we load after dss_driver's are loaded */
744late_initcall(omap_drm_init);
745module_exit(omap_drm_fini);
746
747MODULE_AUTHOR("Rob Clark <rob@ti.com>");
748MODULE_DESCRIPTION("OMAP DRM Display Driver");
749MODULE_ALIAS("platform:" DRIVER_NAME);
750MODULE_LICENSE("GPL v2");