blob: 3f2554235225b5b5a37960d4e8511be1ff057e09 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <linux/wait.h>
21
22#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020023#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Andy Gross5c137792012-03-05 10:48:39 -060027#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020028#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
30#define DRIVER_NAME MODULE_NAME
31#define DRIVER_DESC "OMAP DRM"
32#define DRIVER_DATE "20110917"
33#define DRIVER_MAJOR 1
34#define DRIVER_MINOR 0
35#define DRIVER_PATCHLEVEL 0
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
38
39MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
40module_param(num_crtc, int, 0600);
41
42/*
43 * mode config funcs
44 */
45
46/* Notes about mapping DSS and DRM entities:
47 * CRTC: overlay
48 * encoder: manager.. with some extension to allow one primary CRTC
49 * and zero or more video CRTC's to be mapped to one encoder?
50 * connector: dssdev.. manager can be attached/detached from different
51 * devices
52 */
53
54static void omap_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct omap_drm_private *priv = dev->dev_private;
57 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090058 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060059 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060060}
61
Laurent Pinchart748471a52015-03-05 23:42:39 +020062struct omap_atomic_state_commit {
63 struct work_struct work;
64 struct drm_device *dev;
65 struct drm_atomic_state *state;
66 u32 crtcs;
67};
68
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030069static void omap_atomic_wait_for_completion(struct drm_device *dev,
70 struct drm_atomic_state *old_state)
71{
72 struct drm_crtc_state *old_crtc_state;
73 struct drm_crtc *crtc;
74 unsigned int i;
75 int ret;
76
77 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
78 if (!crtc->state->enable)
79 continue;
80
81 ret = omap_crtc_wait_pending(crtc);
82
83 if (!ret)
84 dev_warn(dev->dev,
85 "atomic complete timeout (pipe %u)!\n", i);
86 }
87}
88
Laurent Pinchart748471a52015-03-05 23:42:39 +020089static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
90{
91 struct drm_device *dev = commit->dev;
92 struct omap_drm_private *priv = dev->dev_private;
93 struct drm_atomic_state *old_state = commit->state;
94
95 /* Apply the atomic update. */
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030096 dispc_runtime_get();
97
Laurent Pinchart748471a52015-03-05 23:42:39 +020098 drm_atomic_helper_commit_modeset_disables(dev, old_state);
Jyri Sarha897145d2017-01-27 12:04:55 +020099
100 /* With the current dss dispc implementation we have to enable
101 * the new modeset before we can commit planes. The dispc ovl
102 * configuration relies on the video mode configuration been
103 * written into the HW when the ovl configuration is
104 * calculated.
105 *
106 * This approach is not ideal because after a mode change the
107 * plane update is executed only after the first vblank
108 * interrupt. The dispc implementation should be fixed so that
109 * it is able use uncommitted drm state information.
110 */
Laurent Pinchart748471a52015-03-05 23:42:39 +0200111 drm_atomic_helper_commit_modeset_enables(dev, old_state);
Jyri Sarha897145d2017-01-27 12:04:55 +0200112 omap_atomic_wait_for_completion(dev, old_state);
113
114 drm_atomic_helper_commit_planes(dev, old_state, 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200115
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300116 omap_atomic_wait_for_completion(dev, old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200117
118 drm_atomic_helper_cleanup_planes(dev, old_state);
119
Laurent Pinchart69fb7c82015-05-28 02:09:56 +0300120 dispc_runtime_put();
121
Chris Wilson08536952016-10-14 13:18:18 +0100122 drm_atomic_state_put(old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200123
124 /* Complete the commit, wake up any waiter. */
125 spin_lock(&priv->commit.lock);
126 priv->commit.pending &= ~commit->crtcs;
127 spin_unlock(&priv->commit.lock);
128
129 wake_up_all(&priv->commit.wait);
130
131 kfree(commit);
132}
133
134static void omap_atomic_work(struct work_struct *work)
135{
136 struct omap_atomic_state_commit *commit =
137 container_of(work, struct omap_atomic_state_commit, work);
138
139 omap_atomic_complete(commit);
140}
141
142static bool omap_atomic_is_pending(struct omap_drm_private *priv,
143 struct omap_atomic_state_commit *commit)
144{
145 bool pending;
146
147 spin_lock(&priv->commit.lock);
148 pending = priv->commit.pending & commit->crtcs;
149 spin_unlock(&priv->commit.lock);
150
151 return pending;
152}
153
154static int omap_atomic_commit(struct drm_device *dev,
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200155 struct drm_atomic_state *state, bool nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200156{
157 struct omap_drm_private *priv = dev->dev_private;
158 struct omap_atomic_state_commit *commit;
Daniel Vetter82072572016-06-02 00:06:29 +0200159 struct drm_crtc *crtc;
160 struct drm_crtc_state *crtc_state;
161 int i, ret;
Laurent Pinchart748471a52015-03-05 23:42:39 +0200162
163 ret = drm_atomic_helper_prepare_planes(dev, state);
164 if (ret)
165 return ret;
166
167 /* Allocate the commit object. */
168 commit = kzalloc(sizeof(*commit), GFP_KERNEL);
169 if (commit == NULL) {
170 ret = -ENOMEM;
171 goto error;
172 }
173
174 INIT_WORK(&commit->work, omap_atomic_work);
175 commit->dev = dev;
176 commit->state = state;
177
178 /* Wait until all affected CRTCs have completed previous commits and
179 * mark them as pending.
180 */
Daniel Vetter82072572016-06-02 00:06:29 +0200181 for_each_crtc_in_state(state, crtc, crtc_state, i)
182 commit->crtcs |= drm_crtc_mask(crtc);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200183
184 wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
185
186 spin_lock(&priv->commit.lock);
187 priv->commit.pending |= commit->crtcs;
188 spin_unlock(&priv->commit.lock);
189
190 /* Swap the state, this is the point of no return. */
Daniel Vetter5e84c262016-06-10 00:06:32 +0200191 drm_atomic_helper_swap_state(state, true);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200192
Chris Wilson08536952016-10-14 13:18:18 +0100193 drm_atomic_state_get(state);
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200194 if (nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200195 schedule_work(&commit->work);
196 else
197 omap_atomic_complete(commit);
198
199 return 0;
200
201error:
202 drm_atomic_helper_cleanup_planes(dev, state);
203 return ret;
204}
205
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200206static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600207 .fb_create = omap_framebuffer_create,
208 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200209 .atomic_check = drm_atomic_helper_check,
Laurent Pinchart748471a52015-03-05 23:42:39 +0200210 .atomic_commit = omap_atomic_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600211};
212
213static int get_connector_type(struct omap_dss_device *dssdev)
214{
215 switch (dssdev->type) {
216 case OMAP_DISPLAY_TYPE_HDMI:
217 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300218 case OMAP_DISPLAY_TYPE_DVI:
219 return DRM_MODE_CONNECTOR_DVID;
Sebastian Reichel4a64b902016-03-08 17:39:36 +0100220 case OMAP_DISPLAY_TYPE_DSI:
221 return DRM_MODE_CONNECTOR_DSI;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600222 default:
223 return DRM_MODE_CONNECTOR_Unknown;
224 }
225}
226
Archit Taneja0d8f3712013-03-26 19:15:19 +0530227static bool channel_used(struct drm_device *dev, enum omap_channel channel)
228{
229 struct omap_drm_private *priv = dev->dev_private;
230 int i;
231
232 for (i = 0; i < priv->num_crtcs; i++) {
233 struct drm_crtc *crtc = priv->crtcs[i];
234
235 if (omap_crtc_channel(crtc) == channel)
236 return true;
237 }
238
239 return false;
240}
Archit Tanejacc823bd2014-01-02 14:49:52 +0530241static void omap_disconnect_dssdevs(void)
242{
243 struct omap_dss_device *dssdev = NULL;
244
245 for_each_dss_dev(dssdev)
246 dssdev->driver->disconnect(dssdev);
247}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530248
Archit Taneja3a01ab22014-01-02 14:49:51 +0530249static int omap_connect_dssdevs(void)
250{
251 int r;
252 struct omap_dss_device *dssdev = NULL;
253 bool no_displays = true;
254
255 for_each_dss_dev(dssdev) {
256 r = dssdev->driver->connect(dssdev);
257 if (r == -EPROBE_DEFER) {
258 omap_dss_put_device(dssdev);
259 goto cleanup;
260 } else if (r) {
261 dev_warn(dssdev->dev, "could not connect display: %s\n",
262 dssdev->name);
263 } else {
264 no_displays = false;
265 }
266 }
267
268 if (no_displays)
269 return -EPROBE_DEFER;
270
271 return 0;
272
273cleanup:
274 /*
275 * if we are deferring probe, we disconnect the devices we previously
276 * connected
277 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530278 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530279
280 return r;
281}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600282
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200283static int omap_modeset_create_crtc(struct drm_device *dev, int id,
Tomi Valkeinene43f2c32016-12-02 16:07:11 +0200284 enum omap_channel channel,
285 u32 possible_crtcs)
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200286{
287 struct omap_drm_private *priv = dev->dev_private;
288 struct drm_plane *plane;
289 struct drm_crtc *crtc;
290
Tomi Valkeinene43f2c32016-12-02 16:07:11 +0200291 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY,
292 possible_crtcs);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200293 if (IS_ERR(plane))
294 return PTR_ERR(plane);
295
296 crtc = omap_crtc_init(dev, plane, channel, id);
297
298 BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
299 priv->crtcs[id] = crtc;
300 priv->num_crtcs++;
301
302 priv->planes[id] = plane;
303 priv->num_planes++;
304
305 return 0;
306}
307
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200308static int omap_modeset_init_properties(struct drm_device *dev)
309{
310 struct omap_drm_private *priv = dev->dev_private;
311
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200312 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
313 if (!priv->zorder_prop)
314 return -ENOMEM;
315
316 return 0;
317}
318
Rob Clarkcd5351f2011-11-12 12:09:40 -0600319static int omap_modeset_init(struct drm_device *dev)
320{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600321 struct omap_drm_private *priv = dev->dev_private;
322 struct omap_dss_device *dssdev = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600323 int num_ovls = dss_feat_get_num_ovls();
Archit Taneja0d8f3712013-03-26 19:15:19 +0530324 int num_mgrs = dss_feat_get_num_mgrs();
325 int num_crtcs;
326 int i, id = 0;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200327 int ret;
Tomi Valkeinene43f2c32016-12-02 16:07:11 +0200328 u32 possible_crtcs;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300329
Rob Clarkcd5351f2011-11-12 12:09:40 -0600330 drm_mode_config_init(dev);
331
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200332 ret = omap_modeset_init_properties(dev);
333 if (ret < 0)
334 return ret;
335
Rob Clarkf5f94542012-12-04 13:59:12 -0600336 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530337 * We usually don't want to create a CRTC for each manager, at least
338 * not until we have a way to expose private planes to userspace.
339 * Otherwise there would not be enough video pipes left for drm planes.
340 * We use the num_crtc argument to limit the number of crtcs we create.
Rob Clarkf5f94542012-12-04 13:59:12 -0600341 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530342 num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
Tomi Valkeinene43f2c32016-12-02 16:07:11 +0200343 possible_crtcs = (1 << num_crtcs) - 1;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600344
Archit Taneja0d8f3712013-03-26 19:15:19 +0530345 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600346
Rob Clarkf5f94542012-12-04 13:59:12 -0600347 for_each_dss_dev(dssdev) {
348 struct drm_connector *connector;
349 struct drm_encoder *encoder;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530350 enum omap_channel channel;
Tomi Valkeinen179df152015-10-21 16:17:23 +0300351 struct omap_dss_device *out;
Rob Clarkf5f94542012-12-04 13:59:12 -0600352
Archit Taneja3a01ab22014-01-02 14:49:51 +0530353 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530354 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300355
Rob Clarkf5f94542012-12-04 13:59:12 -0600356 encoder = omap_encoder_init(dev, dssdev);
357
358 if (!encoder) {
359 dev_err(dev->dev, "could not create encoder: %s\n",
360 dssdev->name);
361 return -ENOMEM;
362 }
363
364 connector = omap_connector_init(dev,
365 get_connector_type(dssdev), dssdev, encoder);
366
367 if (!connector) {
368 dev_err(dev->dev, "could not create connector: %s\n",
369 dssdev->name);
370 return -ENOMEM;
371 }
372
373 BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
374 BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
375
376 priv->encoders[priv->num_encoders++] = encoder;
377 priv->connectors[priv->num_connectors++] = connector;
378
379 drm_mode_connector_attach_encoder(connector, encoder);
380
Archit Taneja0d8f3712013-03-26 19:15:19 +0530381 /*
382 * if we have reached the limit of the crtcs we are allowed to
383 * create, let's not try to look for a crtc for this
384 * panel/encoder and onwards, we will, of course, populate the
385 * the possible_crtcs field for all the encoders with the final
386 * set of crtcs we create
387 */
388 if (id == num_crtcs)
389 continue;
390
391 /*
392 * get the recommended DISPC channel for this encoder. For now,
393 * we only try to get create a crtc out of the recommended, the
394 * other possible channels to which the encoder can connect are
395 * not considered.
396 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530397
Tomi Valkeinen179df152015-10-21 16:17:23 +0300398 out = omapdss_find_output_from_display(dssdev);
399 channel = out->dispc_channel;
400 omap_dss_put_device(out);
401
Archit Taneja0d8f3712013-03-26 19:15:19 +0530402 /*
403 * if this channel hasn't already been taken by a previously
404 * allocated crtc, we create a new crtc for it
405 */
406 if (!channel_used(dev, channel)) {
Tomi Valkeinene43f2c32016-12-02 16:07:11 +0200407 ret = omap_modeset_create_crtc(dev, id, channel,
408 possible_crtcs);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200409 if (ret < 0) {
410 dev_err(dev->dev,
411 "could not create CRTC (channel %u)\n",
412 channel);
413 return ret;
414 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530415
416 id++;
417 }
418 }
419
420 /*
421 * we have allocated crtcs according to the need of the panels/encoders,
422 * adding more crtcs here if needed
423 */
424 for (; id < num_crtcs; id++) {
425
426 /* find a free manager for this crtc */
427 for (i = 0; i < num_mgrs; i++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200428 if (!channel_used(dev, i))
Archit Taneja0d8f3712013-03-26 19:15:19 +0530429 break;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530430 }
431
432 if (i == num_mgrs) {
433 /* this shouldn't really happen */
434 dev_err(dev->dev, "no managers left for crtc\n");
435 return -ENOMEM;
436 }
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200437
Tomi Valkeinene43f2c32016-12-02 16:07:11 +0200438 ret = omap_modeset_create_crtc(dev, id, i,
439 possible_crtcs);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200440 if (ret < 0) {
441 dev_err(dev->dev,
442 "could not create CRTC (channel %u)\n", i);
443 return ret;
444 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530445 }
446
447 /*
448 * Create normal planes for the remaining overlays:
449 */
450 for (; id < num_ovls; id++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200451 struct drm_plane *plane;
452
Tomi Valkeinene43f2c32016-12-02 16:07:11 +0200453 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY,
454 possible_crtcs);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200455 if (IS_ERR(plane))
456 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530457
458 BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
459 priv->planes[priv->num_planes++] = plane;
460 }
461
462 for (i = 0; i < priv->num_encoders; i++) {
463 struct drm_encoder *encoder = priv->encoders[i];
464 struct omap_dss_device *dssdev =
465 omap_encoder_get_dssdev(encoder);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300466 struct omap_dss_device *output;
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300467
468 output = omapdss_find_output_from_display(dssdev);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530469
Rob Clarkf5f94542012-12-04 13:59:12 -0600470 /* figure out which crtc's we can connect the encoder to: */
471 encoder->possible_crtcs = 0;
472 for (id = 0; id < priv->num_crtcs; id++) {
Archit Taneja0d8f3712013-03-26 19:15:19 +0530473 struct drm_crtc *crtc = priv->crtcs[id];
474 enum omap_channel crtc_channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530475
476 crtc_channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530477
Tomi Valkeinen17337292014-09-03 19:25:49 +0000478 if (output->dispc_channel == crtc_channel) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600479 encoder->possible_crtcs |= (1 << id);
Tomi Valkeinen17337292014-09-03 19:25:49 +0000480 break;
481 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600482 }
Tomi Valkeinen820caab2013-04-25 14:53:18 +0300483
484 omap_dss_put_device(output);
Rob Clarkf5f94542012-12-04 13:59:12 -0600485 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600486
Archit Taneja0d8f3712013-03-26 19:15:19 +0530487 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
488 priv->num_planes, priv->num_crtcs, priv->num_encoders,
489 priv->num_connectors);
490
Rob Clark6b8ca4c2012-01-08 19:37:37 -0600491 dev->mode_config.min_width = 32;
492 dev->mode_config.min_height = 32;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600493
494 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
495 * to fill in these limits properly on different OMAP generations..
496 */
497 dev->mode_config.max_width = 2048;
498 dev->mode_config.max_height = 2048;
499
500 dev->mode_config.funcs = &omap_mode_config_funcs;
501
Laurent Pinchart69a12262015-03-05 21:38:16 +0200502 drm_mode_config_reset(dev);
503
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300504 omap_drm_irq_install(dev);
505
Rob Clarkcd5351f2011-11-12 12:09:40 -0600506 return 0;
507}
508
Rob Clarkcd5351f2011-11-12 12:09:40 -0600509/*
510 * drm ioctl funcs
511 */
512
513
514static int ioctl_get_param(struct drm_device *dev, void *data,
515 struct drm_file *file_priv)
516{
Rob Clark5e3b0872012-10-29 09:31:12 +0100517 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600518 struct drm_omap_param *args = data;
519
520 DBG("%p: param=%llu", dev, args->param);
521
522 switch (args->param) {
523 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100524 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600525 break;
526 default:
527 DBG("unknown parameter %lld", args->param);
528 return -EINVAL;
529 }
530
531 return 0;
532}
533
534static int ioctl_set_param(struct drm_device *dev, void *data,
535 struct drm_file *file_priv)
536{
537 struct drm_omap_param *args = data;
538
539 switch (args->param) {
540 default:
541 DBG("unknown parameter %lld", args->param);
542 return -EINVAL;
543 }
544
545 return 0;
546}
547
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200548#define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */
549
Rob Clarkcd5351f2011-11-12 12:09:40 -0600550static int ioctl_gem_new(struct drm_device *dev, void *data,
551 struct drm_file *file_priv)
552{
553 struct drm_omap_gem_new *args = data;
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200554 u32 flags = args->flags & OMAP_BO_USER_MASK;
555
Rob Clarkf5f94542012-12-04 13:59:12 -0600556 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200557 args->size.bytes, flags);
558
559 return omap_gem_new_handle(dev, file_priv, args->size, flags,
560 &args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600561}
562
563static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
564 struct drm_file *file_priv)
565{
566 struct drm_omap_gem_cpu_prep *args = data;
567 struct drm_gem_object *obj;
568 int ret;
569
570 VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
571
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100572 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900573 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600574 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600575
576 ret = omap_gem_op_sync(obj, args->op);
577
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900578 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600579 ret = omap_gem_op_start(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600580
581 drm_gem_object_unreference_unlocked(obj);
582
583 return ret;
584}
585
586static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
587 struct drm_file *file_priv)
588{
589 struct drm_omap_gem_cpu_fini *args = data;
590 struct drm_gem_object *obj;
591 int ret;
592
593 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
594
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100595 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900596 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600597 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600598
599 /* XXX flushy, flushy */
600 ret = 0;
601
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900602 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600603 ret = omap_gem_op_finish(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600604
605 drm_gem_object_unreference_unlocked(obj);
606
607 return ret;
608}
609
610static int ioctl_gem_info(struct drm_device *dev, void *data,
611 struct drm_file *file_priv)
612{
613 struct drm_omap_gem_info *args = data;
614 struct drm_gem_object *obj;
615 int ret = 0;
616
Rob Clarkf5f94542012-12-04 13:59:12 -0600617 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600618
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100619 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900620 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600621 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600622
Rob Clarkf7f9f452011-12-05 19:19:22 -0600623 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600624 args->offset = omap_gem_mmap_offset(obj);
625
626 drm_gem_object_unreference_unlocked(obj);
627
628 return ret;
629}
630
Rob Clarkbaa70942013-08-02 13:27:49 -0400631static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200632 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_AUTH),
633 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
634 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_AUTH),
635 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_AUTH),
636 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_AUTH),
637 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_AUTH),
Rob Clarkcd5351f2011-11-12 12:09:40 -0600638};
639
640/*
641 * drm driver funcs
642 */
643
Rob Clarkcd5351f2011-11-12 12:09:40 -0600644static int dev_open(struct drm_device *dev, struct drm_file *file)
645{
646 file->driver_priv = NULL;
647
648 DBG("open: dev=%p, file=%p", dev, file);
649
650 return 0;
651}
652
Rob Clarkcd5351f2011-11-12 12:09:40 -0600653/**
654 * lastclose - clean up after all DRM clients have exited
655 * @dev: DRM device
656 *
657 * Take care of cleaning up after all DRM clients have exited. In the
658 * mode setting case, we want to restore the kernel's initial mode (just
659 * in case the last client left us in a bad state).
660 */
661static void dev_lastclose(struct drm_device *dev)
662{
Rob Clark3c810c62012-08-15 15:18:01 -0500663 int i;
664
Lukas Wunnerf15a66e2015-09-05 11:22:39 +0200665 /* we don't support vga_switcheroo.. so just make sure the fbdev
Rob Clarkcd5351f2011-11-12 12:09:40 -0600666 * mode is active
667 */
668 struct omap_drm_private *priv = dev->dev_private;
669 int ret;
670
671 DBG("lastclose: dev=%p", dev);
672
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300673 /* need to restore default rotation state.. not sure
674 * if there is a cleaner way to restore properties to
675 * default state? Maybe a flag that properties should
676 * automatically be restored to default state on
677 * lastclose?
678 */
679 for (i = 0; i < priv->num_crtcs; i++) {
680 struct drm_crtc *crtc = priv->crtcs[i];
Rob Clark3c810c62012-08-15 15:18:01 -0500681
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300682 if (!crtc->primary->rotation_property)
683 continue;
684
685 drm_object_property_set_value(&crtc->base,
686 crtc->primary->rotation_property,
687 DRM_ROTATE_0);
688 }
689
690 for (i = 0; i < priv->num_planes; i++) {
691 struct drm_plane *plane = priv->planes[i];
692
693 if (!plane->rotation_property)
694 continue;
695
696 drm_object_property_set_value(&plane->base,
697 plane->rotation_property,
698 DRM_ROTATE_0);
Rob Clark3c810c62012-08-15 15:18:01 -0500699 }
700
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000701 if (priv->fbdev) {
702 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
703 if (ret)
704 DBG("failed to restore crtc mode");
705 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600706}
707
Laurent Pinchart78b68552012-05-17 13:27:22 +0200708static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600709 .fault = omap_gem_fault,
710 .open = drm_gem_vm_open,
711 .close = drm_gem_vm_close,
712};
713
Rob Clarkff4f3872012-01-16 12:51:14 -0600714static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200715 .owner = THIS_MODULE,
716 .open = drm_open,
717 .unlocked_ioctl = drm_ioctl,
718 .release = drm_release,
719 .mmap = omap_gem_mmap,
720 .poll = drm_poll,
721 .read = drm_read,
722 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600723};
724
Rob Clarkcd5351f2011-11-12 12:09:40 -0600725static struct drm_driver omap_drm_driver = {
Tomi Valkeinen728fea72015-10-02 11:10:41 +0300726 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME |
727 DRIVER_ATOMIC,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200728 .open = dev_open,
729 .lastclose = dev_lastclose,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300730 .get_vblank_counter = drm_vblank_no_hw_counter,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200731 .enable_vblank = omap_irq_enable_vblank,
732 .disable_vblank = omap_irq_disable_vblank,
Andy Gross6169a1482011-12-15 21:05:17 -0600733#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200734 .debugfs_init = omap_debugfs_init,
Andy Gross6169a1482011-12-15 21:05:17 -0600735#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200736 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
737 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
738 .gem_prime_export = omap_gem_prime_export,
739 .gem_prime_import = omap_gem_prime_import,
740 .gem_free_object = omap_gem_free_object,
741 .gem_vm_ops = &omap_gem_vm_ops,
742 .dumb_create = omap_gem_dumb_create,
743 .dumb_map_offset = omap_gem_dumb_map_offset,
744 .dumb_destroy = drm_gem_dumb_destroy,
745 .ioctls = ioctls,
746 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
747 .fops = &omapdriver_fops,
748 .name = DRIVER_NAME,
749 .desc = DRIVER_DESC,
750 .date = DRIVER_DATE,
751 .major = DRIVER_MAJOR,
752 .minor = DRIVER_MINOR,
753 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600754};
755
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200756static int pdev_probe(struct platform_device *pdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600757{
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200758 struct omap_drm_platform_data *pdata = pdev->dev.platform_data;
759 struct omap_drm_private *priv;
760 struct drm_device *ddev;
761 unsigned int i;
762 int ret;
763
764 DBG("%s", pdev->name);
Archit Taneja3a01ab22014-01-02 14:49:51 +0530765
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300766 if (omapdss_is_initialized() == false)
767 return -EPROBE_DEFER;
768
Archit Taneja3a01ab22014-01-02 14:49:51 +0530769 omap_crtc_pre_init();
770
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200771 ret = omap_connect_dssdevs();
772 if (ret)
773 goto err_crtc_uninit;
774
775 /* Allocate and initialize the driver private structure. */
776 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
777 if (!priv) {
778 ret = -ENOMEM;
779 goto err_disconnect_dssdevs;
Archit Taneja3a01ab22014-01-02 14:49:51 +0530780 }
781
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200782 priv->omaprev = pdata->omaprev;
783 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
784
785 init_waitqueue_head(&priv->commit.wait);
786 spin_lock_init(&priv->commit.lock);
787 spin_lock_init(&priv->list_lock);
788 INIT_LIST_HEAD(&priv->obj_list);
789
790 /* Allocate and initialize the DRM device. */
791 ddev = drm_dev_alloc(&omap_drm_driver, &pdev->dev);
792 if (IS_ERR(ddev)) {
793 ret = PTR_ERR(ddev);
794 goto err_free_priv;
795 }
796
797 ddev->dev_private = priv;
798 platform_set_drvdata(pdev, ddev);
799
800 omap_gem_init(ddev);
801
802 ret = omap_modeset_init(ddev);
803 if (ret) {
804 dev_err(&pdev->dev, "omap_modeset_init failed: ret=%d\n", ret);
805 goto err_free_drm_dev;
806 }
807
808 /* Initialize vblank handling, start with all CRTCs disabled. */
809 ret = drm_vblank_init(ddev, priv->num_crtcs);
810 if (ret) {
811 dev_err(&pdev->dev, "could not init vblank\n");
812 goto err_cleanup_modeset;
813 }
814
815 for (i = 0; i < priv->num_crtcs; i++)
816 drm_crtc_vblank_off(priv->crtcs[i]);
817
818 priv->fbdev = omap_fbdev_init(ddev);
819
820 drm_kms_helper_poll_init(ddev);
821
822 /*
823 * Register the DRM device with the core and the connectors with
824 * sysfs.
825 */
826 ret = drm_dev_register(ddev, 0);
827 if (ret)
828 goto err_cleanup_helpers;
829
830 return 0;
831
832err_cleanup_helpers:
833 drm_kms_helper_poll_fini(ddev);
834 if (priv->fbdev)
835 omap_fbdev_free(ddev);
836err_cleanup_modeset:
837 drm_mode_config_cleanup(ddev);
838 omap_drm_irq_uninstall(ddev);
839err_free_drm_dev:
840 omap_gem_deinit(ddev);
841 drm_dev_unref(ddev);
842err_free_priv:
843 destroy_workqueue(priv->wq);
844 kfree(priv);
845err_disconnect_dssdevs:
846 omap_disconnect_dssdevs();
847err_crtc_uninit:
848 omap_crtc_pre_uninit();
849 return ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600850}
851
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200852static int pdev_remove(struct platform_device *pdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600853{
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200854 struct drm_device *ddev = platform_get_drvdata(pdev);
855 struct omap_drm_private *priv = ddev->dev_private;
856
Rob Clarkcd5351f2011-11-12 12:09:40 -0600857 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600858
Laurent Pinchart2f95bc62016-12-12 11:28:47 +0200859 drm_dev_unregister(ddev);
860
861 drm_kms_helper_poll_fini(ddev);
862
863 if (priv->fbdev)
864 omap_fbdev_free(ddev);
865
866 drm_mode_config_cleanup(ddev);
867
868 omap_drm_irq_uninstall(ddev);
869 omap_gem_deinit(ddev);
870
871 drm_dev_unref(ddev);
872
873 destroy_workqueue(priv->wq);
874 kfree(priv);
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300875
Archit Tanejacc823bd2014-01-02 14:49:52 +0530876 omap_disconnect_dssdevs();
877 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100878
Rob Clarkcd5351f2011-11-12 12:09:40 -0600879 return 0;
880}
881
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200882#ifdef CONFIG_PM_SLEEP
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300883static int omap_drm_suspend_all_displays(void)
884{
885 struct omap_dss_device *dssdev = NULL;
886
887 for_each_dss_dev(dssdev) {
888 if (!dssdev->driver)
889 continue;
890
891 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
892 dssdev->driver->disable(dssdev);
893 dssdev->activate_after_resume = true;
894 } else {
895 dssdev->activate_after_resume = false;
896 }
897 }
898
899 return 0;
900}
901
902static int omap_drm_resume_all_displays(void)
903{
904 struct omap_dss_device *dssdev = NULL;
905
906 for_each_dss_dev(dssdev) {
907 if (!dssdev->driver)
908 continue;
909
910 if (dssdev->activate_after_resume) {
911 dssdev->driver->enable(dssdev);
912 dssdev->activate_after_resume = false;
913 }
914 }
915
916 return 0;
917}
918
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200919static int omap_drm_suspend(struct device *dev)
920{
921 struct drm_device *drm_dev = dev_get_drvdata(dev);
922
923 drm_kms_helper_poll_disable(drm_dev);
924
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300925 drm_modeset_lock_all(drm_dev);
926 omap_drm_suspend_all_displays();
927 drm_modeset_unlock_all(drm_dev);
928
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200929 return 0;
930}
931
932static int omap_drm_resume(struct device *dev)
933{
934 struct drm_device *drm_dev = dev_get_drvdata(dev);
935
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300936 drm_modeset_lock_all(drm_dev);
937 omap_drm_resume_all_displays();
938 drm_modeset_unlock_all(drm_dev);
939
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200940 drm_kms_helper_poll_enable(drm_dev);
941
942 return omap_gem_resume(dev);
943}
Andy Grosse78edba2012-12-19 14:53:37 -0600944#endif
945
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200946static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
947
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300948static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200949 .driver = {
950 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200951 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200952 },
953 .probe = pdev_probe,
954 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600955};
956
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100957static struct platform_driver * const drivers[] = {
958 &omap_dmm_driver,
959 &pdev,
960};
961
Rob Clarkcd5351f2011-11-12 12:09:40 -0600962static int __init omap_drm_init(void)
963{
964 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300965
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100966 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600967}
968
969static void __exit omap_drm_fini(void)
970{
971 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300972
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100973 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600974}
975
976/* need late_initcall() so we load after dss_driver's are loaded */
977late_initcall(omap_drm_init);
978module_exit(omap_drm_fini);
979
980MODULE_AUTHOR("Rob Clark <rob@ti.com>");
981MODULE_DESCRIPTION("OMAP DRM Display Driver");
982MODULE_ALIAS("platform:" DRIVER_NAME);
983MODULE_LICENSE("GPL v2");