blob: 5e5cda02ee19866a620c02f6c55fecda6eb0a40e [file] [log] [blame]
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_ringbuffer.h"
27#include "intel_lrc.h"
28
29static const struct engine_info {
30 const char *name;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000031 unsigned int exec_id;
32 unsigned int hw_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070033 u8 class;
34 u8 instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010035 u32 mmio_base;
36 unsigned irq_shift;
37 int (*init_legacy)(struct intel_engine_cs *engine);
38 int (*init_execlists)(struct intel_engine_cs *engine);
39} intel_engines[] = {
40 [RCS] = {
Chris Wilson17ab7922017-03-30 14:48:20 +010041 .name = "rcs",
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010042 .hw_id = RCS_HW,
Chris Wilson17ab7922017-03-30 14:48:20 +010043 .exec_id = I915_EXEC_RENDER,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070044 .class = RENDER_CLASS,
45 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010046 .mmio_base = RENDER_RING_BASE,
47 .irq_shift = GEN8_RCS_IRQ_SHIFT,
48 .init_execlists = logical_render_ring_init,
49 .init_legacy = intel_init_render_ring_buffer,
50 },
51 [BCS] = {
Chris Wilson17ab7922017-03-30 14:48:20 +010052 .name = "bcs",
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010053 .hw_id = BCS_HW,
Chris Wilson17ab7922017-03-30 14:48:20 +010054 .exec_id = I915_EXEC_BLT,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070055 .class = COPY_ENGINE_CLASS,
56 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010057 .mmio_base = BLT_RING_BASE,
58 .irq_shift = GEN8_BCS_IRQ_SHIFT,
59 .init_execlists = logical_xcs_ring_init,
60 .init_legacy = intel_init_blt_ring_buffer,
61 },
62 [VCS] = {
Chris Wilson17ab7922017-03-30 14:48:20 +010063 .name = "vcs",
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010064 .hw_id = VCS_HW,
Chris Wilson17ab7922017-03-30 14:48:20 +010065 .exec_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070066 .class = VIDEO_DECODE_CLASS,
67 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010068 .mmio_base = GEN6_BSD_RING_BASE,
69 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
70 .init_execlists = logical_xcs_ring_init,
71 .init_legacy = intel_init_bsd_ring_buffer,
72 },
73 [VCS2] = {
Oscar Mateo6e516142017-04-10 07:34:31 -070074 .name = "vcs",
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010075 .hw_id = VCS2_HW,
Chris Wilson17ab7922017-03-30 14:48:20 +010076 .exec_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070077 .class = VIDEO_DECODE_CLASS,
78 .instance = 1,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010079 .mmio_base = GEN8_BSD2_RING_BASE,
80 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
81 .init_execlists = logical_xcs_ring_init,
Oscar Mateo5ff36d32017-04-10 07:34:30 -070082 .init_legacy = intel_init_bsd_ring_buffer,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010083 },
84 [VECS] = {
Chris Wilson17ab7922017-03-30 14:48:20 +010085 .name = "vecs",
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010086 .hw_id = VECS_HW,
Chris Wilson17ab7922017-03-30 14:48:20 +010087 .exec_id = I915_EXEC_VEBOX,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070088 .class = VIDEO_ENHANCEMENT_CLASS,
89 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010090 .mmio_base = VEBOX_RING_BASE,
91 .irq_shift = GEN8_VECS_IRQ_SHIFT,
92 .init_execlists = logical_xcs_ring_init,
93 .init_legacy = intel_init_vebox_ring_buffer,
94 },
95};
96
Akash Goel3b3f1652016-10-13 22:44:48 +053097static int
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010098intel_engine_setup(struct drm_i915_private *dev_priv,
99 enum intel_engine_id id)
100{
101 const struct engine_info *info = &intel_engines[id];
Akash Goel3b3f1652016-10-13 22:44:48 +0530102 struct intel_engine_cs *engine;
103
104 GEM_BUG_ON(dev_priv->engine[id]);
105 engine = kzalloc(sizeof(*engine), GFP_KERNEL);
106 if (!engine)
107 return -ENOMEM;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100108
109 engine->id = id;
110 engine->i915 = dev_priv;
Oscar Mateo6e516142017-04-10 07:34:31 -0700111 WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
112 info->name, info->instance) >= sizeof(engine->name));
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100113 engine->exec_id = info->exec_id;
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100114 engine->hw_id = engine->guc_id = info->hw_id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100115 engine->mmio_base = info->mmio_base;
116 engine->irq_shift = info->irq_shift;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700117 engine->class = info->class;
118 engine->instance = info->instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100119
Chris Wilson0de91362016-11-14 20:41:01 +0000120 /* Nothing to do here, execute in order of dependencies */
121 engine->schedule = NULL;
122
Changbin Du3fc03062017-03-13 10:47:11 +0800123 ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
124
Akash Goel3b3f1652016-10-13 22:44:48 +0530125 dev_priv->engine[id] = engine;
126 return 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100127}
128
129/**
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000130 * intel_engines_init_early() - allocate the Engine Command Streamers
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000131 * @dev_priv: i915 device private
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100132 *
133 * Return: non-zero if the initialization failed.
134 */
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000135int intel_engines_init_early(struct drm_i915_private *dev_priv)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100136{
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100137 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100138 unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100139 unsigned int mask = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530140 struct intel_engine_cs *engine;
141 enum intel_engine_id id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100142 unsigned int i;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000143 int err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100144
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100145 WARN_ON(ring_mask == 0);
146 WARN_ON(ring_mask &
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100147 GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
148
149 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
150 if (!HAS_ENGINE(dev_priv, i))
151 continue;
152
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000153 err = intel_engine_setup(dev_priv, i);
154 if (err)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100155 goto cleanup;
156
157 mask |= ENGINE_MASK(i);
158 }
159
160 /*
161 * Catch failures to update intel_engines table when the new engines
162 * are added to the driver by a warning and disabling the forgotten
163 * engines.
164 */
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100165 if (WARN_ON(mask != ring_mask))
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100166 device_info->ring_mask = mask;
167
168 device_info->num_rings = hweight32(mask);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100169
170 return 0;
171
172cleanup:
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000173 for_each_engine(engine, dev_priv, id)
174 kfree(engine);
175 return err;
176}
177
178/**
179 * intel_engines_init() - allocate, populate and init the Engine Command Streamers
180 * @dev_priv: i915 device private
181 *
182 * Return: non-zero if the initialization failed.
183 */
184int intel_engines_init(struct drm_i915_private *dev_priv)
185{
186 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
187 struct intel_engine_cs *engine;
188 enum intel_engine_id id, err_id;
189 unsigned int mask = 0;
190 int err = 0;
191
Akash Goel3b3f1652016-10-13 22:44:48 +0530192 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000193 int (*init)(struct intel_engine_cs *engine);
194
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100195 if (i915.enable_execlists)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000196 init = intel_engines[id].init_execlists;
197 else
198 init = intel_engines[id].init_legacy;
199 if (!init) {
200 kfree(engine);
201 dev_priv->engine[id] = NULL;
202 continue;
203 }
204
205 err = init(engine);
206 if (err) {
207 err_id = id;
208 goto cleanup;
209 }
210
Chris Wilsonff44ad52017-03-16 17:13:03 +0000211 GEM_BUG_ON(!engine->submit_request);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000212 mask |= ENGINE_MASK(id);
213 }
214
215 /*
216 * Catch failures to update intel_engines table when the new engines
217 * are added to the driver by a warning and disabling the forgotten
218 * engines.
219 */
220 if (WARN_ON(mask != INTEL_INFO(dev_priv)->ring_mask))
221 device_info->ring_mask = mask;
222
223 device_info->num_rings = hweight32(mask);
224
225 return 0;
226
227cleanup:
228 for_each_engine(engine, dev_priv, id) {
229 if (id >= err_id)
230 kfree(engine);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100231 else
Tvrtko Ursulin8ee7c6e2017-02-16 12:23:22 +0000232 dev_priv->gt.cleanup_engine(engine);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100233 }
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000234 return err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100235}
236
Chris Wilson73cb9702016-10-28 13:58:46 +0100237void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson57f275a2016-08-15 10:49:00 +0100238{
239 struct drm_i915_private *dev_priv = engine->i915;
240
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100241 GEM_BUG_ON(!intel_engine_is_idle(engine));
242
Chris Wilson57f275a2016-08-15 10:49:00 +0100243 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
244 * so long as the semaphore value in the register/page is greater
245 * than the sync value), so whenever we reset the seqno,
246 * so long as we reset the tracking semaphore value to 0, it will
247 * always be before the next request's seqno. If we don't reset
248 * the semaphore value, then when the seqno moves backwards all
249 * future waits will complete instantly (causing rendering corruption).
250 */
251 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
252 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
253 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
254 if (HAS_VEBOX(dev_priv))
255 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
256 }
Chris Wilson51d545d2016-08-15 10:49:02 +0100257 if (dev_priv->semaphore) {
258 struct page *page = i915_vma_first_page(dev_priv->semaphore);
259 void *semaphores;
260
261 /* Semaphores are in noncoherent memory, flush to be safe */
Chris Wilson24caf652017-03-20 14:56:09 +0000262 semaphores = kmap_atomic(page);
Chris Wilson57f275a2016-08-15 10:49:00 +0100263 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
264 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson51d545d2016-08-15 10:49:02 +0100265 drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
266 I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson24caf652017-03-20 14:56:09 +0000267 kunmap_atomic(semaphores);
Chris Wilson57f275a2016-08-15 10:49:00 +0100268 }
Chris Wilson57f275a2016-08-15 10:49:00 +0100269
270 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Chris Wilson14a6bbf2017-03-14 11:14:52 +0000271 clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson73cb9702016-10-28 13:58:46 +0100272
273 GEM_BUG_ON(i915_gem_active_isset(&engine->timeline->last_request));
Chris Wilson57f275a2016-08-15 10:49:00 +0100274 engine->hangcheck.seqno = seqno;
275
276 /* After manually advancing the seqno, fake the interrupt in case
277 * there are any waiters for that seqno.
278 */
279 intel_engine_wakeup(engine);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100280
281 GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
Chris Wilson57f275a2016-08-15 10:49:00 +0100282}
283
Chris Wilson73cb9702016-10-28 13:58:46 +0100284static void intel_engine_init_timeline(struct intel_engine_cs *engine)
Chris Wilsondcff85c2016-08-05 10:14:11 +0100285{
Chris Wilson73cb9702016-10-28 13:58:46 +0100286 engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
Chris Wilsondcff85c2016-08-05 10:14:11 +0100287}
288
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100289/**
290 * intel_engines_setup_common - setup engine state not requiring hw access
291 * @engine: Engine to setup.
292 *
293 * Initializes @engine@ structure members shared between legacy and execlists
294 * submission modes which do not require hardware access.
295 *
296 * Typically done early in the submission mode specific engine setup stage.
297 */
298void intel_engine_setup_common(struct intel_engine_cs *engine)
299{
Chris Wilson20311bd2016-11-14 20:41:03 +0000300 engine->execlist_queue = RB_ROOT;
301 engine->execlist_first = NULL;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100302
Chris Wilson73cb9702016-10-28 13:58:46 +0100303 intel_engine_init_timeline(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100304 intel_engine_init_hangcheck(engine);
Chris Wilson115003e92016-08-04 16:32:19 +0100305 i915_gem_batch_pool_init(engine, &engine->batch_pool);
Chris Wilson7756e452016-08-18 17:17:10 +0100306
307 intel_engine_init_cmd_parser(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100308}
309
Chris Wilsonadc320c2016-08-15 10:48:59 +0100310int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
311{
312 struct drm_i915_gem_object *obj;
313 struct i915_vma *vma;
314 int ret;
315
316 WARN_ON(engine->scratch);
317
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000318 obj = i915_gem_object_create_stolen(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100319 if (!obj)
Chris Wilson920cf412016-10-28 13:58:30 +0100320 obj = i915_gem_object_create_internal(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100321 if (IS_ERR(obj)) {
322 DRM_ERROR("Failed to allocate scratch page\n");
323 return PTR_ERR(obj);
324 }
325
Chris Wilsona01cb372017-01-16 15:21:30 +0000326 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100327 if (IS_ERR(vma)) {
328 ret = PTR_ERR(vma);
329 goto err_unref;
330 }
331
332 ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
333 if (ret)
334 goto err_unref;
335
336 engine->scratch = vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100337 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
338 engine->name, i915_ggtt_offset(vma));
Chris Wilsonadc320c2016-08-15 10:48:59 +0100339 return 0;
340
341err_unref:
342 i915_gem_object_put(obj);
343 return ret;
344}
345
346static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
347{
Chris Wilson19880c42016-08-15 10:49:05 +0100348 i915_vma_unpin_and_release(&engine->scratch);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100349}
350
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100351/**
352 * intel_engines_init_common - initialize cengine state which might require hw access
353 * @engine: Engine to initialize.
354 *
355 * Initializes @engine@ structure members shared between legacy and execlists
356 * submission modes which do require hardware access.
357 *
358 * Typcally done at later stages of submission mode specific engine setup.
359 *
360 * Returns zero on success or an error code on failure.
361 */
362int intel_engine_init_common(struct intel_engine_cs *engine)
363{
364 int ret;
365
Chris Wilsonff44ad52017-03-16 17:13:03 +0000366 engine->set_default_submission(engine);
367
Chris Wilsone8a9c582016-12-18 15:37:20 +0000368 /* We may need to do things with the shrinker which
369 * require us to immediately switch back to the default
370 * context. This can cause a problem as pinning the
371 * default context also requires GTT space which may not
372 * be available. To avoid this we always pin the default
373 * context.
374 */
375 ret = engine->context_pin(engine, engine->i915->kernel_context);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100376 if (ret)
377 return ret;
378
Chris Wilsone8a9c582016-12-18 15:37:20 +0000379 ret = intel_engine_init_breadcrumbs(engine);
380 if (ret)
381 goto err_unpin;
382
Chris Wilson4e50f082016-10-28 13:58:31 +0100383 ret = i915_gem_render_state_init(engine);
384 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000385 goto err_unpin;
Chris Wilson4e50f082016-10-28 13:58:31 +0100386
Chris Wilson7756e452016-08-18 17:17:10 +0100387 return 0;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000388
389err_unpin:
390 engine->context_unpin(engine, engine->i915->kernel_context);
391 return ret;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100392}
Chris Wilson96a945a2016-08-03 13:19:16 +0100393
394/**
395 * intel_engines_cleanup_common - cleans up the engine state created by
396 * the common initiailizers.
397 * @engine: Engine to cleanup.
398 *
399 * This cleans up everything created by the common helpers.
400 */
401void intel_engine_cleanup_common(struct intel_engine_cs *engine)
402{
Chris Wilsonadc320c2016-08-15 10:48:59 +0100403 intel_engine_cleanup_scratch(engine);
404
Chris Wilson4e50f082016-10-28 13:58:31 +0100405 i915_gem_render_state_fini(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100406 intel_engine_fini_breadcrumbs(engine);
Chris Wilson7756e452016-08-18 17:17:10 +0100407 intel_engine_cleanup_cmd_parser(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100408 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000409
410 engine->context_unpin(engine, engine->i915->kernel_context);
Chris Wilson96a945a2016-08-03 13:19:16 +0100411}
Chris Wilson1b365952016-10-04 21:11:31 +0100412
413u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
414{
415 struct drm_i915_private *dev_priv = engine->i915;
416 u64 acthd;
417
418 if (INTEL_GEN(dev_priv) >= 8)
419 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
420 RING_ACTHD_UDW(engine->mmio_base));
421 else if (INTEL_GEN(dev_priv) >= 4)
422 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
423 else
424 acthd = I915_READ(ACTHD);
425
426 return acthd;
427}
428
429u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
430{
431 struct drm_i915_private *dev_priv = engine->i915;
432 u64 bbaddr;
433
434 if (INTEL_GEN(dev_priv) >= 8)
435 bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
436 RING_BBADDR_UDW(engine->mmio_base));
437 else
438 bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
439
440 return bbaddr;
441}
Chris Wilson0e704472016-10-12 10:05:17 +0100442
443const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
444{
445 switch (type) {
446 case I915_CACHE_NONE: return " uncached";
447 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
448 case I915_CACHE_L3_LLC: return " L3+LLC";
449 case I915_CACHE_WT: return " WT";
450 default: return "";
451 }
452}
453
454static inline uint32_t
455read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
456 int subslice, i915_reg_t reg)
457{
458 uint32_t mcr;
459 uint32_t ret;
460 enum forcewake_domains fw_domains;
461
462 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
463 FW_REG_READ);
464 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
465 GEN8_MCR_SELECTOR,
466 FW_REG_READ | FW_REG_WRITE);
467
468 spin_lock_irq(&dev_priv->uncore.lock);
469 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
470
471 mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
472 /*
473 * The HW expects the slice and sublice selectors to be reset to 0
474 * after reading out the registers.
475 */
476 WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
477 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
478 mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
479 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
480
481 ret = I915_READ_FW(reg);
482
483 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
484 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
485
486 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
487 spin_unlock_irq(&dev_priv->uncore.lock);
488
489 return ret;
490}
491
492/* NB: please notice the memset */
493void intel_engine_get_instdone(struct intel_engine_cs *engine,
494 struct intel_instdone *instdone)
495{
496 struct drm_i915_private *dev_priv = engine->i915;
497 u32 mmio_base = engine->mmio_base;
498 int slice;
499 int subslice;
500
501 memset(instdone, 0, sizeof(*instdone));
502
503 switch (INTEL_GEN(dev_priv)) {
504 default:
505 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
506
507 if (engine->id != RCS)
508 break;
509
510 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
511 for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
512 instdone->sampler[slice][subslice] =
513 read_subslice_reg(dev_priv, slice, subslice,
514 GEN7_SAMPLER_INSTDONE);
515 instdone->row[slice][subslice] =
516 read_subslice_reg(dev_priv, slice, subslice,
517 GEN7_ROW_INSTDONE);
518 }
519 break;
520 case 7:
521 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
522
523 if (engine->id != RCS)
524 break;
525
526 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
527 instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
528 instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
529
530 break;
531 case 6:
532 case 5:
533 case 4:
534 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
535
536 if (engine->id == RCS)
537 /* HACK: Using the wrong struct member */
538 instdone->slice_common = I915_READ(GEN4_INSTDONE1);
539 break;
540 case 3:
541 case 2:
542 instdone->instdone = I915_READ(GEN2_INSTDONE);
543 break;
544 }
545}
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000546
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000547static int wa_add(struct drm_i915_private *dev_priv,
548 i915_reg_t addr,
549 const u32 mask, const u32 val)
550{
551 const u32 idx = dev_priv->workarounds.count;
552
553 if (WARN_ON(idx >= I915_MAX_WA_REGS))
554 return -ENOSPC;
555
556 dev_priv->workarounds.reg[idx].addr = addr;
557 dev_priv->workarounds.reg[idx].value = val;
558 dev_priv->workarounds.reg[idx].mask = mask;
559
560 dev_priv->workarounds.count++;
561
562 return 0;
563}
564
565#define WA_REG(addr, mask, val) do { \
566 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
567 if (r) \
568 return r; \
569 } while (0)
570
571#define WA_SET_BIT_MASKED(addr, mask) \
572 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
573
574#define WA_CLR_BIT_MASKED(addr, mask) \
575 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
576
577#define WA_SET_FIELD_MASKED(addr, mask, value) \
578 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
579
580#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
581#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
582
583#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
584
585static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
586 i915_reg_t reg)
587{
588 struct drm_i915_private *dev_priv = engine->i915;
589 struct i915_workarounds *wa = &dev_priv->workarounds;
590 const uint32_t index = wa->hw_whitelist_count[engine->id];
591
592 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
593 return -EINVAL;
594
595 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
596 i915_mmio_reg_offset(reg));
597 wa->hw_whitelist_count[engine->id]++;
598
599 return 0;
600}
601
602static int gen8_init_workarounds(struct intel_engine_cs *engine)
603{
604 struct drm_i915_private *dev_priv = engine->i915;
605
606 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
607
608 /* WaDisableAsyncFlipPerfMode:bdw,chv */
609 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
610
611 /* WaDisablePartialInstShootdown:bdw,chv */
612 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
613 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
614
615 /* Use Force Non-Coherent whenever executing a 3D context. This is a
616 * workaround for for a possible hang in the unlikely event a TLB
617 * invalidation occurs during a PSD flush.
618 */
619 /* WaForceEnableNonCoherent:bdw,chv */
620 /* WaHdcDisableFetchWhenMasked:bdw,chv */
621 WA_SET_BIT_MASKED(HDC_CHICKEN0,
622 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
623 HDC_FORCE_NON_COHERENT);
624
625 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
626 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
627 * polygons in the same 8x4 pixel/sample area to be processed without
628 * stalling waiting for the earlier ones to write to Hierarchical Z
629 * buffer."
630 *
631 * This optimization is off by default for BDW and CHV; turn it on.
632 */
633 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
634
635 /* Wa4x4STCOptimizationDisable:bdw,chv */
636 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
637
638 /*
639 * BSpec recommends 8x4 when MSAA is used,
640 * however in practice 16x4 seems fastest.
641 *
642 * Note that PS/WM thread counts depend on the WIZ hashing
643 * disable bit, which we don't touch here, but it's good
644 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
645 */
646 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
647 GEN6_WIZ_HASHING_MASK,
648 GEN6_WIZ_HASHING_16x4);
649
650 return 0;
651}
652
653static int bdw_init_workarounds(struct intel_engine_cs *engine)
654{
655 struct drm_i915_private *dev_priv = engine->i915;
656 int ret;
657
658 ret = gen8_init_workarounds(engine);
659 if (ret)
660 return ret;
661
662 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
663 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
664
665 /* WaDisableDopClockGating:bdw
666 *
667 * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
668 * to disable EUTC clock gating.
669 */
670 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
671 DOP_CLOCK_GATING_DISABLE);
672
673 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
674 GEN8_SAMPLER_POWER_BYPASS_DIS);
675
676 WA_SET_BIT_MASKED(HDC_CHICKEN0,
677 /* WaForceContextSaveRestoreNonCoherent:bdw */
678 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
679 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
680 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
681
682 return 0;
683}
684
685static int chv_init_workarounds(struct intel_engine_cs *engine)
686{
687 struct drm_i915_private *dev_priv = engine->i915;
688 int ret;
689
690 ret = gen8_init_workarounds(engine);
691 if (ret)
692 return ret;
693
694 /* WaDisableThreadStallDopClockGating:chv */
695 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
696
697 /* Improve HiZ throughput on CHV. */
698 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
699
700 return 0;
701}
702
703static int gen9_init_workarounds(struct intel_engine_cs *engine)
704{
705 struct drm_i915_private *dev_priv = engine->i915;
706 int ret;
707
708 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk */
709 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
710
711 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk */
712 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
713 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
714
715 /* WaDisableKillLogic:bxt,skl,kbl */
716 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
717 ECOCHK_DIS_TLB);
718
719 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk */
720 /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk */
721 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
722 FLOW_CONTROL_ENABLE |
723 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
724
725 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
726 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
727 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
728
729 /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
730 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
731 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
732 GEN9_DG_MIRROR_FIX_ENABLE);
733
734 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
735 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
736 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
737 GEN9_RHWO_OPTIMIZATION_DISABLE);
738 /*
739 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
740 * but we do that in per ctx batchbuffer as there is an issue
741 * with this register not getting restored on ctx restore
742 */
743 }
744
745 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
746 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
747 GEN9_ENABLE_GPGPU_PREEMPTION);
748
749 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk */
750 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
751 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
752 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
753
754 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk */
755 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
756 GEN9_CCS_TLB_PREFETCH_ENABLE);
757
758 /* WaDisableMaskBasedCammingInRCC:bxt */
759 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
760 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
761 PIXEL_MASK_CAMMING_DISABLE);
762
763 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
764 WA_SET_BIT_MASKED(HDC_CHICKEN0,
765 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
766 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
767
768 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
769 * both tied to WaForceContextSaveRestoreNonCoherent
770 * in some hsds for skl. We keep the tie for all gen9. The
771 * documentation is a bit hazy and so we want to get common behaviour,
772 * even though there is no clear evidence we would need both on kbl/bxt.
773 * This area has been source of system hangs so we play it safe
774 * and mimic the skl regardless of what bspec says.
775 *
776 * Use Force Non-Coherent whenever executing a 3D context. This
777 * is a workaround for a possible hang in the unlikely event
778 * a TLB invalidation occurs during a PSD flush.
779 */
780
781 /* WaForceEnableNonCoherent:skl,bxt,kbl */
782 WA_SET_BIT_MASKED(HDC_CHICKEN0,
783 HDC_FORCE_NON_COHERENT);
784
785 /* WaDisableHDCInvalidation:skl,bxt,kbl */
786 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
787 BDW_DISABLE_HDC_INVALIDATION);
788
789 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
790 if (IS_SKYLAKE(dev_priv) ||
791 IS_KABYLAKE(dev_priv) ||
792 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
793 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
794 GEN8_SAMPLER_POWER_BYPASS_DIS);
795
796 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk */
797 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
798
799 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
800 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
801 GEN8_LQSC_FLUSH_COHERENT_LINES));
802
803 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk */
804 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
805 if (ret)
806 return ret;
807
808 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
809 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
810 if (ret)
811 return ret;
812
813 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk */
814 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
815 if (ret)
816 return ret;
817
818 return 0;
819}
820
821static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
822{
823 struct drm_i915_private *dev_priv = engine->i915;
824 u8 vals[3] = { 0, 0, 0 };
825 unsigned int i;
826
827 for (i = 0; i < 3; i++) {
828 u8 ss;
829
830 /*
831 * Only consider slices where one, and only one, subslice has 7
832 * EUs
833 */
834 if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
835 continue;
836
837 /*
838 * subslice_7eu[i] != 0 (because of the check above) and
839 * ss_max == 4 (maximum number of subslices possible per slice)
840 *
841 * -> 0 <= ss <= 3;
842 */
843 ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
844 vals[i] = 3 - ss;
845 }
846
847 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
848 return 0;
849
850 /* Tune IZ hashing. See intel_device_info_runtime_init() */
851 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
852 GEN9_IZ_HASHING_MASK(2) |
853 GEN9_IZ_HASHING_MASK(1) |
854 GEN9_IZ_HASHING_MASK(0),
855 GEN9_IZ_HASHING(2, vals[2]) |
856 GEN9_IZ_HASHING(1, vals[1]) |
857 GEN9_IZ_HASHING(0, vals[0]));
858
859 return 0;
860}
861
862static int skl_init_workarounds(struct intel_engine_cs *engine)
863{
864 struct drm_i915_private *dev_priv = engine->i915;
865 int ret;
866
867 ret = gen9_init_workarounds(engine);
868 if (ret)
869 return ret;
870
871 /*
872 * Actual WA is to disable percontext preemption granularity control
873 * until D0 which is the default case so this is equivalent to
874 * !WaDisablePerCtxtPreemptionGranularityControl:skl
875 */
876 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
877 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
878
879 /* WaEnableGapsTsvCreditFix:skl */
880 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
881 GEN9_GAPS_TSV_CREDIT_DISABLE));
882
883 /* WaDisableGafsUnitClkGating:skl */
884 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
885
886 /* WaInPlaceDecompressionHang:skl */
887 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
888 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
889 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
890
891 /* WaDisableLSQCROPERFforOCL:skl */
892 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
893 if (ret)
894 return ret;
895
896 return skl_tune_iz_hashing(engine);
897}
898
899static int bxt_init_workarounds(struct intel_engine_cs *engine)
900{
901 struct drm_i915_private *dev_priv = engine->i915;
902 int ret;
903
904 ret = gen9_init_workarounds(engine);
905 if (ret)
906 return ret;
907
908 /* WaStoreMultiplePTEenable:bxt */
909 /* This is a requirement according to Hardware specification */
910 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
911 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
912
913 /* WaSetClckGatingDisableMedia:bxt */
914 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
915 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
916 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
917 }
918
919 /* WaDisableThreadStallDopClockGating:bxt */
920 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
921 STALL_DOP_GATING_DISABLE);
922
923 /* WaDisablePooledEuLoadBalancingFix:bxt */
924 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
925 WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
926 GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
927 }
928
929 /* WaDisableSbeCacheDispatchPortSharing:bxt */
930 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
931 WA_SET_BIT_MASKED(
932 GEN7_HALF_SLICE_CHICKEN1,
933 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
934 }
935
936 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
937 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
938 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
939 /* WaDisableLSQCROPERFforOCL:bxt */
940 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
941 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
942 if (ret)
943 return ret;
944
945 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
946 if (ret)
947 return ret;
948 }
949
950 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
951 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
952 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
953 L3_HIGH_PRIO_CREDITS(2));
954
955 /* WaToEnableHwFixForPushConstHWBug:bxt */
956 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
957 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
958 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
959
960 /* WaInPlaceDecompressionHang:bxt */
961 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
962 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
963 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
964
965 return 0;
966}
967
968static int kbl_init_workarounds(struct intel_engine_cs *engine)
969{
970 struct drm_i915_private *dev_priv = engine->i915;
971 int ret;
972
973 ret = gen9_init_workarounds(engine);
974 if (ret)
975 return ret;
976
977 /* WaEnableGapsTsvCreditFix:kbl */
978 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
979 GEN9_GAPS_TSV_CREDIT_DISABLE));
980
981 /* WaDisableDynamicCreditSharing:kbl */
982 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
983 WA_SET_BIT(GAMT_CHKN_BIT_REG,
984 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
985
986 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
987 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
988 WA_SET_BIT_MASKED(HDC_CHICKEN0,
989 HDC_FENCE_DEST_SLM_DISABLE);
990
991 /* WaToEnableHwFixForPushConstHWBug:kbl */
992 if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
993 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
994 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
995
996 /* WaDisableGafsUnitClkGating:kbl */
997 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
998
999 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1000 WA_SET_BIT_MASKED(
1001 GEN7_HALF_SLICE_CHICKEN1,
1002 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1003
1004 /* WaInPlaceDecompressionHang:kbl */
1005 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1006 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1007
1008 /* WaDisableLSQCROPERFforOCL:kbl */
1009 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1010 if (ret)
1011 return ret;
1012
1013 return 0;
1014}
1015
1016static int glk_init_workarounds(struct intel_engine_cs *engine)
1017{
1018 struct drm_i915_private *dev_priv = engine->i915;
1019 int ret;
1020
1021 ret = gen9_init_workarounds(engine);
1022 if (ret)
1023 return ret;
1024
1025 /* WaToEnableHwFixForPushConstHWBug:glk */
1026 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1027 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1028
1029 return 0;
1030}
1031
1032int init_workarounds_ring(struct intel_engine_cs *engine)
1033{
1034 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson02e012f2017-03-01 12:11:31 +00001035 int err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001036
1037 WARN_ON(engine->id != RCS);
1038
1039 dev_priv->workarounds.count = 0;
Chris Wilson02e012f2017-03-01 12:11:31 +00001040 dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001041
1042 if (IS_BROADWELL(dev_priv))
Chris Wilson02e012f2017-03-01 12:11:31 +00001043 err = bdw_init_workarounds(engine);
1044 else if (IS_CHERRYVIEW(dev_priv))
1045 err = chv_init_workarounds(engine);
1046 else if (IS_SKYLAKE(dev_priv))
1047 err = skl_init_workarounds(engine);
1048 else if (IS_BROXTON(dev_priv))
1049 err = bxt_init_workarounds(engine);
1050 else if (IS_KABYLAKE(dev_priv))
1051 err = kbl_init_workarounds(engine);
1052 else if (IS_GEMINILAKE(dev_priv))
1053 err = glk_init_workarounds(engine);
1054 else
1055 err = 0;
1056 if (err)
1057 return err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001058
Chris Wilson02e012f2017-03-01 12:11:31 +00001059 DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
1060 engine->name, dev_priv->workarounds.count);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001061 return 0;
1062}
1063
1064int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
1065{
1066 struct i915_workarounds *w = &req->i915->workarounds;
1067 u32 *cs;
1068 int ret, i;
1069
1070 if (w->count == 0)
1071 return 0;
1072
1073 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1074 if (ret)
1075 return ret;
1076
1077 cs = intel_ring_begin(req, (w->count * 2 + 2));
1078 if (IS_ERR(cs))
1079 return PTR_ERR(cs);
1080
1081 *cs++ = MI_LOAD_REGISTER_IMM(w->count);
1082 for (i = 0; i < w->count; i++) {
1083 *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
1084 *cs++ = w->reg[i].value;
1085 }
1086 *cs++ = MI_NOOP;
1087
1088 intel_ring_advance(req, cs);
1089
1090 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1091 if (ret)
1092 return ret;
1093
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001094 return 0;
1095}
1096
Chris Wilson54003672017-03-03 12:19:46 +00001097/**
1098 * intel_engine_is_idle() - Report if the engine has finished process all work
1099 * @engine: the intel_engine_cs
1100 *
1101 * Return true if there are no requests pending, nothing left to be submitted
1102 * to hardware, and that the engine is idle.
1103 */
1104bool intel_engine_is_idle(struct intel_engine_cs *engine)
1105{
1106 struct drm_i915_private *dev_priv = engine->i915;
1107
1108 /* Any inflight/incomplete requests? */
1109 if (!i915_seqno_passed(intel_engine_get_seqno(engine),
1110 intel_engine_last_submit(engine)))
1111 return false;
1112
1113 /* Interrupt/tasklet pending? */
1114 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
1115 return false;
1116
1117 /* Both ports drained, no more ELSP submission? */
1118 if (engine->execlist_port[0].request)
1119 return false;
1120
1121 /* Ring stopped? */
1122 if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
1123 return false;
1124
1125 return true;
1126}
1127
Chris Wilson05425242017-03-03 12:19:47 +00001128bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
1129{
1130 struct intel_engine_cs *engine;
1131 enum intel_engine_id id;
1132
Chris Wilson8490ae202017-03-30 15:50:37 +01001133 if (READ_ONCE(dev_priv->gt.active_requests))
1134 return false;
1135
1136 /* If the driver is wedged, HW state may be very inconsistent and
1137 * report that it is still busy, even though we have stopped using it.
1138 */
1139 if (i915_terminally_wedged(&dev_priv->gpu_error))
1140 return true;
1141
Chris Wilson05425242017-03-03 12:19:47 +00001142 for_each_engine(engine, dev_priv, id) {
1143 if (!intel_engine_is_idle(engine))
1144 return false;
1145 }
1146
1147 return true;
1148}
1149
Chris Wilsonff44ad52017-03-16 17:13:03 +00001150void intel_engines_reset_default_submission(struct drm_i915_private *i915)
1151{
1152 struct intel_engine_cs *engine;
1153 enum intel_engine_id id;
1154
1155 for_each_engine(engine, i915, id)
1156 engine->set_default_submission(engine);
1157}
1158
Chris Wilsonf97fbf92017-02-13 17:15:14 +00001159#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1160#include "selftests/mock_engine.c"
1161#endif