blob: 8c9641b863f76030501466537e1b472eb1ce9269 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Johannes Berg128e63e2013-01-21 21:39:26 +01003 * Copyright(c) 2003 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
Johannes Berg2bfb5092012-12-27 21:43:48 +010084 * + The Host/Firmware iwl->rxq is replenished at irq thread time from the
85 * rx_free list. If there are no allocated buffers in iwl->rxq->rx_free,
86 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
87 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070088 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Johannes Bergfecba092013-06-20 21:56:49 +0200113static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
Ido Yariv351746c2013-07-15 12:41:27 -0400115 /* Make sure RX_QUEUE_SIZE is a power of 2 */
116 BUILD_BUG_ON(RX_QUEUE_SIZE & (RX_QUEUE_SIZE - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200117
Ido Yariv351746c2013-07-15 12:41:27 -0400118 /*
119 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
120 * between empty and completely full queues.
121 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
122 * defined for negative dividends.
123 */
124 return (rxq->read - rxq->write - 1) & (RX_QUEUE_SIZE - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700125}
126
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200127/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200128 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700129 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200130static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
131{
132 return cpu_to_le32((u32)(dma_addr >> 8));
133}
134
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200135/*
136 * iwl_pcie_rx_stop - stops the Rx DMA
137 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200138int iwl_pcie_rx_stop(struct iwl_trans *trans)
139{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200140 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
141 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
142 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
143}
144
145/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200146 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147 */
Johannes Bergfecba092013-06-20 21:56:49 +0200148static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
149 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700150{
151 unsigned long flags;
152 u32 reg;
153
Johannes Bergfecba092013-06-20 21:56:49 +0200154 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
Johannes Bergfecba092013-06-20 21:56:49 +0200156 if (rxq->need_update == 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157 goto exit_unlock;
158
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700159 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160 /* shadow register enabled */
161 /* Device expects a multiple of 8 */
Johannes Bergfecba092013-06-20 21:56:49 +0200162 rxq->write_actual = (rxq->write & ~0x7);
163 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700164 } else {
Don Fry47107e82012-03-15 13:27:06 -0700165 struct iwl_trans_pcie *trans_pcie =
166 IWL_TRANS_GET_PCIE_TRANS(trans);
167
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700168 /* If power-saving is in use, make sure device is awake */
Don Fry01d651d2012-03-23 08:34:31 -0700169 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200170 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700171
172 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700173 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700174 "Rx queue requesting wakeup,"
175 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200176 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700177 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
178 goto exit_unlock;
179 }
180
Johannes Bergfecba092013-06-20 21:56:49 +0200181 rxq->write_actual = (rxq->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200182 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Johannes Bergfecba092013-06-20 21:56:49 +0200183 rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700184
185 /* Else device is assumed to be awake */
186 } else {
187 /* Device expects a multiple of 8 */
Johannes Bergfecba092013-06-20 21:56:49 +0200188 rxq->write_actual = (rxq->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200189 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Johannes Bergfecba092013-06-20 21:56:49 +0200190 rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700191 }
192 }
Johannes Bergfecba092013-06-20 21:56:49 +0200193 rxq->need_update = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700194
195 exit_unlock:
Johannes Bergfecba092013-06-20 21:56:49 +0200196 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700197}
198
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200199/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200200 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700201 *
202 * If there are slots in the RX queue that need to be restocked,
203 * and we have free pre-allocated buffers, fill the ranks as much
204 * as we can, pulling from rx_free.
205 *
206 * This moves the 'write' index forward to catch up with 'processed', and
207 * also updates the memory address in the firmware to reference the new
208 * target buffer.
209 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200210static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700211{
Johannes Berg20d3b642012-05-16 22:54:29 +0200212 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200213 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700214 struct iwl_rx_mem_buffer *rxb;
215 unsigned long flags;
216
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300217 /*
218 * If the device isn't enabled - not need to try to add buffers...
219 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100220 * pending. We stop the APM before we sync the interrupts because we
221 * have to (see comment there). On the other hand, since the APM is
222 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300223 * So don't try to restock if the APM has been already stopped.
224 */
225 if (!test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status))
226 return;
227
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200229 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700230 /* The overwritten rxb must be a used one */
231 rxb = rxq->queue[rxq->write];
232 BUG_ON(rxb && rxb->page);
233
234 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100235 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
236 list);
237 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700238
239 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200240 rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700241 rxq->queue[rxq->write] = rxb;
242 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
243 rxq->free_count--;
244 }
245 spin_unlock_irqrestore(&rxq->lock, flags);
246 /* If the pre-allocated buffer pool is dropping low, schedule to
247 * refill it */
248 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800249 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700250
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700251 /* If we've added more space for the firmware to place data, tell it.
252 * Increment device's write pointer in multiples of 8. */
253 if (rxq->write_actual != (rxq->write & ~0x7)) {
254 spin_lock_irqsave(&rxq->lock, flags);
255 rxq->need_update = 1;
256 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200257 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700258 }
259}
260
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300261/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200262 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700263 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300264 * A used RBD is an Rx buffer that has been given to the stack. To use it again
265 * a page must be allocated and the RBD must point to the page. This function
266 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200267 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300268 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700269 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200270static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700271{
Johannes Berg20d3b642012-05-16 22:54:29 +0200272 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200273 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700274 struct iwl_rx_mem_buffer *rxb;
275 struct page *page;
276 unsigned long flags;
277 gfp_t gfp_mask = priority;
278
279 while (1) {
280 spin_lock_irqsave(&rxq->lock, flags);
281 if (list_empty(&rxq->rx_used)) {
282 spin_unlock_irqrestore(&rxq->lock, flags);
283 return;
284 }
285 spin_unlock_irqrestore(&rxq->lock, flags);
286
287 if (rxq->free_count > RX_LOW_WATERMARK)
288 gfp_mask |= __GFP_NOWARN;
289
Johannes Bergb2cf4102012-04-09 17:46:51 -0700290 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700291 gfp_mask |= __GFP_COMP;
292
293 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200294 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700295 if (!page) {
296 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700297 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700298 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700299 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700300
301 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
302 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700303 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700304 "Only %u free buffers remaining.\n",
305 priority == GFP_ATOMIC ?
306 "GFP_ATOMIC" : "GFP_KERNEL",
307 rxq->free_count);
308 /* We don't reschedule replenish work here -- we will
309 * call the restock method and if it still needs
310 * more buffers it will schedule replenish */
311 return;
312 }
313
314 spin_lock_irqsave(&rxq->lock, flags);
315
316 if (list_empty(&rxq->rx_used)) {
317 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700318 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700319 return;
320 }
Johannes Berge2b19302012-11-04 09:31:25 +0100321 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
322 list);
323 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700324 spin_unlock_irqrestore(&rxq->lock, flags);
325
326 BUG_ON(rxb->page);
327 rxb->page = page;
328 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200329 rxb->page_dma =
330 dma_map_page(trans->dev, page, 0,
331 PAGE_SIZE << trans_pcie->rx_page_order,
332 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100333 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
334 rxb->page = NULL;
335 spin_lock_irqsave(&rxq->lock, flags);
336 list_add(&rxb->list, &rxq->rx_used);
337 spin_unlock_irqrestore(&rxq->lock, flags);
338 __free_pages(page, trans_pcie->rx_page_order);
339 return;
340 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700341 /* dma address must be no more than 36 bits */
342 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
343 /* and also 256 byte aligned! */
344 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
345
346 spin_lock_irqsave(&rxq->lock, flags);
347
348 list_add_tail(&rxb->list, &rxq->rx_free);
349 rxq->free_count++;
350
351 spin_unlock_irqrestore(&rxq->lock, flags);
352 }
353}
354
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200355static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans)
356{
357 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
358 struct iwl_rxq *rxq = &trans_pcie->rxq;
359 int i;
360
Johannes Bergc7df1f42013-06-20 20:59:34 +0200361 lockdep_assert_held(&rxq->lock);
362
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200363 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
Johannes Bergc7df1f42013-06-20 20:59:34 +0200364 if (!rxq->pool[i].page)
365 continue;
366 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
367 PAGE_SIZE << trans_pcie->rx_page_order,
368 DMA_FROM_DEVICE);
369 __free_pages(rxq->pool[i].page, trans_pcie->rx_page_order);
370 rxq->pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200371 }
372}
373
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300374/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200375 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300376 *
377 * When moving to rx_free an page is allocated for the slot.
378 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200379 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300380 * This is called as a scheduled work item (except for during initialization)
381 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200382static void iwl_pcie_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700383{
Johannes Berg7b114882012-02-05 13:55:11 -0800384 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700385 unsigned long flags;
386
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200387 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700388
Johannes Berg7b114882012-02-05 13:55:11 -0800389 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200390 iwl_pcie_rxq_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800391 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700392}
393
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200394static void iwl_pcie_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700395{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200396 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700397
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200398 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700399}
400
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200401static void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700402{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700403 struct iwl_trans_pcie *trans_pcie =
404 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700405
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200406 iwl_pcie_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700407}
408
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200409static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
410{
411 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
412 struct iwl_rxq *rxq = &trans_pcie->rxq;
413 struct device *dev = trans->dev;
414
415 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
416
417 spin_lock_init(&rxq->lock);
418
419 if (WARN_ON(rxq->bd || rxq->rb_stts))
420 return -EINVAL;
421
422 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
423 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
424 &rxq->bd_dma, GFP_KERNEL);
425 if (!rxq->bd)
426 goto err_bd;
427
428 /*Allocate the driver's pointer to receive buffer status */
429 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
430 &rxq->rb_stts_dma, GFP_KERNEL);
431 if (!rxq->rb_stts)
432 goto err_rb_stts;
433
434 return 0;
435
436err_rb_stts:
437 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
438 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100439 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200440 rxq->bd = NULL;
441err_bd:
442 return -ENOMEM;
443}
444
445static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
446{
447 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
448 u32 rb_size;
449 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
450
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200451 if (trans_pcie->rx_buf_size_8k)
452 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
453 else
454 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
455
456 /* Stop Rx DMA */
457 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100458 /* reset and flush pointers */
459 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
460 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
461 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200462
463 /* Reset driver's Rx queue write index */
464 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
465
466 /* Tell device where to find RBD circular buffer in DRAM */
467 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
468 (u32)(rxq->bd_dma >> 8));
469
470 /* Tell device where in DRAM to update its Rx status */
471 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
472 rxq->rb_stts_dma >> 4);
473
474 /* Enable Rx DMA
475 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
476 * the credit mechanism in 5000 HW RX FIFO
477 * Direct rx interrupts to hosts
478 * Rx buffer size 4 or 8k
479 * RB timeout 0x10
480 * 256 RBDs
481 */
482 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
483 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
484 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
485 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
486 rb_size|
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200487 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200488 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
489
490 /* Set interrupt coalescing timer to default (2048 usecs) */
491 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
492}
493
Johannes Bergc7df1f42013-06-20 20:59:34 +0200494static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
495{
496 int i;
497
498 lockdep_assert_held(&rxq->lock);
499
500 INIT_LIST_HEAD(&rxq->rx_free);
501 INIT_LIST_HEAD(&rxq->rx_used);
502 rxq->free_count = 0;
503
504 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
505 list_add(&rxq->pool[i].list, &rxq->rx_used);
506}
507
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200508int iwl_pcie_rx_init(struct iwl_trans *trans)
509{
510 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
511 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200512 int i, err;
513 unsigned long flags;
514
515 if (!rxq->bd) {
516 err = iwl_pcie_rx_alloc(trans);
517 if (err)
518 return err;
519 }
520
521 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200522
Johannes Bergc7df1f42013-06-20 20:59:34 +0200523 INIT_WORK(&trans_pcie->rx_replenish, iwl_pcie_rx_replenish_work);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200524
Johannes Bergc7df1f42013-06-20 20:59:34 +0200525 /* free all first - we might be reconfigured for a different size */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200526 iwl_pcie_rxq_free_rbs(trans);
Johannes Bergc7df1f42013-06-20 20:59:34 +0200527 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200528
529 for (i = 0; i < RX_QUEUE_SIZE; i++)
530 rxq->queue[i] = NULL;
531
532 /* Set us so that we have processed and used all buffers, but have
533 * not restocked the Rx queue with fresh buffers */
534 rxq->read = rxq->write = 0;
535 rxq->write_actual = 0;
Johannes Bergddaf5a52013-01-08 11:25:44 +0100536 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200537 spin_unlock_irqrestore(&rxq->lock, flags);
538
539 iwl_pcie_rx_replenish(trans);
540
541 iwl_pcie_rx_hw_init(trans, rxq);
542
543 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
544 rxq->need_update = 1;
545 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
546 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
547
548 return 0;
549}
550
551void iwl_pcie_rx_free(struct iwl_trans *trans)
552{
553 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
554 struct iwl_rxq *rxq = &trans_pcie->rxq;
555 unsigned long flags;
556
557 /*if rxq->bd is NULL, it means that nothing has been allocated,
558 * exit now */
559 if (!rxq->bd) {
560 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
561 return;
562 }
563
Johannes Berg0aa86df2012-12-27 22:58:21 +0100564 cancel_work_sync(&trans_pcie->rx_replenish);
565
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200566 spin_lock_irqsave(&rxq->lock, flags);
567 iwl_pcie_rxq_free_rbs(trans);
568 spin_unlock_irqrestore(&rxq->lock, flags);
569
570 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
571 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100572 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200573 rxq->bd = NULL;
574
575 if (rxq->rb_stts)
576 dma_free_coherent(trans->dev,
577 sizeof(struct iwl_rb_status),
578 rxq->rb_stts, rxq->rb_stts_dma);
579 else
580 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100581 rxq->rb_stts_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200582 rxq->rb_stts = NULL;
583}
584
585static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800586 struct iwl_rx_mem_buffer *rxb)
587{
588 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200589 struct iwl_rxq *rxq = &trans_pcie->rxq;
590 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800591 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700592 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700593 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700594 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800595
596 if (WARN_ON(!rxb))
597 return;
598
Johannes Berg0c197442012-03-15 13:26:43 -0700599 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800600
Johannes Berg0c197442012-03-15 13:26:43 -0700601 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
602 struct iwl_rx_packet *pkt;
603 struct iwl_device_cmd *cmd;
604 u16 sequence;
605 bool reclaim;
606 int index, cmd_index, err, len;
607 struct iwl_rx_cmd_buffer rxcb = {
608 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +0200609 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -0700610 ._page = rxb->page,
611 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400612 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700613 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800614
Johannes Berg0c197442012-03-15 13:26:43 -0700615 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800616
Johannes Berg0c197442012-03-15 13:26:43 -0700617 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
618 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800619
Johannes Berg0c197442012-03-15 13:26:43 -0700620 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200621 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700622 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800623
Johannes Berg0c197442012-03-15 13:26:43 -0700624 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
625 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200626 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
627 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800628
Johannes Berg0c197442012-03-15 13:26:43 -0700629 /* Reclaim a command buffer only if this packet is a response
630 * to a (driver-originated) command.
631 * If the packet (e.g. Rx frame) originated from uCode,
632 * there is no command buffer to reclaim.
633 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
634 * but apparently a few don't get set; catch them here. */
635 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
636 if (reclaim) {
637 int i;
638
639 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
640 if (trans_pcie->no_reclaim_cmds[i] ==
641 pkt->hdr.cmd) {
642 reclaim = false;
643 break;
644 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800645 }
646 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800647
Johannes Berg0c197442012-03-15 13:26:43 -0700648 sequence = le16_to_cpu(pkt->hdr.sequence);
649 index = SEQ_TO_INDEX(sequence);
650 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800651
Johannes Berg38c0f3342013-02-27 13:18:50 +0100652 if (reclaim)
653 cmd = txq->entries[cmd_index].cmd;
654 else
Johannes Berg0c197442012-03-15 13:26:43 -0700655 cmd = NULL;
656
657 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
658
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300659 if (reclaim) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200660 kfree(txq->entries[cmd_index].free_buf);
661 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300662 }
663
Johannes Berg0c197442012-03-15 13:26:43 -0700664 /*
665 * After here, we should always check rxcb._page_stolen,
666 * if it is true then one of the handlers took the page.
667 */
668
669 if (reclaim) {
670 /* Invoke any callbacks, transfer the buffer to caller,
671 * and fire off the (possibly) blocking
672 * iwl_trans_send_cmd()
673 * as we reclaim the driver command queue */
674 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200675 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700676 else
677 IWL_WARN(trans, "Claim null rxb?\n");
678 }
679
680 page_stolen |= rxcb._page_stolen;
681 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800682 }
683
Johannes Berg0c197442012-03-15 13:26:43 -0700684 /* page was stolen from us -- free our reference */
685 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700686 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800687 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700688 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800689
690 /* Reuse the page if possible. For notification packets and
691 * SKBs that fail to Rx correctly, add them back into the
692 * rx_free list for reuse later. */
693 spin_lock_irqsave(&rxq->lock, flags);
694 if (rxb->page != NULL) {
695 rxb->page_dma =
696 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200697 PAGE_SIZE << trans_pcie->rx_page_order,
698 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100699 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
700 /*
701 * free the page(s) as well to not break
702 * the invariant that the items on the used
703 * list have no page(s)
704 */
705 __free_pages(rxb->page, trans_pcie->rx_page_order);
706 rxb->page = NULL;
707 list_add_tail(&rxb->list, &rxq->rx_used);
708 } else {
709 list_add_tail(&rxb->list, &rxq->rx_free);
710 rxq->free_count++;
711 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800712 } else
713 list_add_tail(&rxb->list, &rxq->rx_used);
714 spin_unlock_irqrestore(&rxq->lock, flags);
715}
716
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200717/*
718 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700719 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200720static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700721{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800722 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200723 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700724 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700725 u8 fill_rx = 0;
726 u32 count = 8;
727 int total_empty;
728
729 /* uCode's read index (stored in shared DRAM) indicates the last Rx
730 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +0200731 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700732 i = rxq->read;
733
734 /* Rx interrupt, but nothing sent from uCode */
735 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200736 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700737
738 /* calculate total frames need to be restock after handling RX */
739 total_empty = r - rxq->write_actual;
740 if (total_empty < 0)
741 total_empty += RX_QUEUE_SIZE;
742
743 if (total_empty > (RX_QUEUE_SIZE / 2))
744 fill_rx = 1;
745
746 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800747 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700748
749 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700750 rxq->queue[i] = NULL;
751
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200752 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
753 r, i, rxb);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200754 iwl_pcie_rx_handle_rb(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700755
756 i = (i + 1) & RX_QUEUE_MASK;
757 /* If there are a lot of unused frames,
758 * restock the Rx queue so ucode wont assert. */
759 if (fill_rx) {
760 count++;
761 if (count >= 8) {
762 rxq->read = i;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200763 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700764 count = 0;
765 }
766 }
767 }
768
769 /* Backtrack one entry */
770 rxq->read = i;
771 if (fill_rx)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200772 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700773 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200774 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700775}
776
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200777/*
778 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700779 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200780static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700781{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200782 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
783
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700784 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700785 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200786 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200787 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200788 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200789 APMG_PS_CTRL_VAL_RESET_REQ))) {
Don Fry74fda972012-03-20 16:36:54 -0700790 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700791 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200792 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700793 return;
794 }
795
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200796 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +0300797 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700798
Johannes Bergd18aa872012-11-06 16:36:21 +0100799 set_bit(STATUS_FW_ERROR, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200800 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
801 wake_up(&trans_pcie->wait_command_queue);
802
Johannes Berg2bfb5092012-12-27 21:43:48 +0100803 local_bh_disable();
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200804 iwl_op_mode_nic_error(trans->op_mode);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100805 local_bh_enable();
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700806}
807
Johannes Berg2bfb5092012-12-27 21:43:48 +0100808irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700809{
Johannes Berg2bfb5092012-12-27 21:43:48 +0100810 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +0200811 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
812 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700813 u32 inta = 0;
814 u32 handled = 0;
815 unsigned long flags;
816 u32 i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700817
Johannes Berg2bfb5092012-12-27 21:43:48 +0100818 lock_map_acquire(&trans->sync_cmd_lockdep_map);
819
Johannes Berg7b114882012-02-05 13:55:11 -0800820 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700821
822 /* Ack/clear/reset pending uCode interrupts.
823 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
824 */
825 /* There is a hardware bug in the interrupt mask function that some
826 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
827 * they are disabled in the CSR_INT_MASK register. Furthermore the
828 * ICT interrupt handling mechanism has another bug that might cause
829 * these unmasked interrupts fail to be detected. We workaround the
830 * hardware bugs here by ACKing all the possible interrupts so that
831 * interrupt coalescing can still be achieved.
832 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200833 iwl_write32(trans, CSR_INT,
Johannes Berg20d3b642012-05-16 22:54:29 +0200834 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700835
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700836 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700837
Johannes Berg51cd53a2013-06-12 09:56:51 +0200838 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -0700839 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +0200840 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700841
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700842 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
843 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700844
Johannes Berg7b114882012-02-05 13:55:11 -0800845 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -0800846
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700847 /* Now service all interrupt bits discovered above. */
848 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700849 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700850
851 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700852 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700853
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700854 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200855 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700856
857 handled |= CSR_INT_BIT_HW_ERR;
858
Johannes Berg2bfb5092012-12-27 21:43:48 +0100859 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700860 }
861
Johannes Berga8bceb32012-03-05 11:24:30 -0800862 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700863 /* NIC fires this, but we don't use it, redundant with WAKEUP */
864 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +0200865 IWL_DEBUG_ISR(trans,
866 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700867 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700868 }
869
870 /* Alive notification via Rx interrupt will do the real work */
871 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700872 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700873 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700874 }
875 }
Johannes Berg51cd53a2013-06-12 09:56:51 +0200876
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700877 /* Safely ignore these bits for debug checks below */
878 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
879
880 /* HW RF KILL switch toggled */
881 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800882 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700883
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200884 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700885 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200886 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700887
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700888 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700889
Johannes Bergc9eec952012-03-06 13:30:43 -0800890 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200891 if (hw_rfkill) {
892 set_bit(STATUS_RFKILL, &trans_pcie->status);
893 if (test_and_clear_bit(STATUS_HCMD_ACTIVE,
894 &trans_pcie->status))
895 IWL_DEBUG_RF_KILL(trans,
896 "Rfkill while SYNC HCMD in flight\n");
897 wake_up(&trans_pcie->wait_command_queue);
898 } else {
899 clear_bit(STATUS_RFKILL, &trans_pcie->status);
900 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700901
902 handled |= CSR_INT_BIT_RF_KILL;
903 }
904
905 /* Chip got too hot and stopped itself */
906 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700907 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700908 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700909 handled |= CSR_INT_BIT_CT_KILL;
910 }
911
912 /* Error detected by uCode */
913 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700914 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700915 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700916 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200917 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700918 handled |= CSR_INT_BIT_SW_ERR;
919 }
920
921 /* uCode wakes up after power-down sleep */
922 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700923 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200924 iwl_pcie_rxq_inc_wr_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700925 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200926 iwl_pcie_txq_inc_wr_ptr(trans, &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700927
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700928 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700929
930 handled |= CSR_INT_BIT_WAKEUP;
931 }
932
933 /* All uCode command responses, including Tx command responses,
934 * Rx "responses" (frame-received notification), and other
935 * notifications from uCode come through here*/
936 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +0200937 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700938 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700939 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
940 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200941 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700942 CSR_FH_INT_RX_MASK);
943 }
944 if (inta & CSR_INT_BIT_RX_PERIODIC) {
945 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200946 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700947 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700948 }
949 /* Sending RX interrupt require many steps to be done in the
950 * the device:
951 * 1- write interrupt to current index in ICT table.
952 * 2- dma RX frame.
953 * 3- update RX shared data to indicate last write index.
954 * 4- send interrupt.
955 * This could lead to RX race, driver could receive RX interrupt
956 * but the shared data changes does not reflect this;
957 * periodic interrupt will detect any dangling Rx activity.
958 */
959
960 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200961 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700962 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +0200963
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200964 iwl_pcie_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200965
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700966 /*
967 * Enable periodic interrupt in 8 msec only if we received
968 * real RX interrupt (instead of just periodic int), to catch
969 * any dangling Rx interrupt. If it was just the periodic
970 * interrupt, there was no dangling Rx activity, and no need
971 * to extend the periodic interrupt; one-shot is enough.
972 */
973 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200974 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200975 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700976
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700977 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700978 }
979
980 /* This "Tx" DMA channel is used only for loading uCode */
981 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200982 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700983 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700984 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700985 handled |= CSR_INT_BIT_FH_TX;
986 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -0800987 trans_pcie->ucode_write_complete = true;
988 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700989 }
990
991 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700992 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700993 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700994 }
995
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700996 if (inta & ~(trans_pcie->inta_mask)) {
997 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
998 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700999 }
1000
1001 /* Re-enable all interrupts */
1002 /* only Re-enable if disabled by irq */
Don Fry83626402012-03-07 09:52:37 -08001003 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001004 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001005 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001006 else if (handled & CSR_INT_BIT_RF_KILL)
1007 iwl_enable_rfkill_int(trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001008
1009out:
1010 lock_map_release(&trans->sync_cmd_lockdep_map);
1011 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001012}
1013
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001014/******************************************************************************
1015 *
1016 * ICT functions
1017 *
1018 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001019
1020/* a device (PCI-E) page is 4096 bytes long */
1021#define ICT_SHIFT 12
1022#define ICT_SIZE (1 << ICT_SHIFT)
1023#define ICT_COUNT (ICT_SIZE / sizeof(u32))
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001024
1025/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001026void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001027{
Johannes Berg20d3b642012-05-16 22:54:29 +02001028 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001029
Johannes Berg10667132011-12-19 14:00:59 -08001030 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001031 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001032 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001033 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001034 trans_pcie->ict_tbl = NULL;
1035 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001036 }
1037}
1038
Johannes Berg10667132011-12-19 14:00:59 -08001039/*
1040 * allocate dram shared table, it is an aligned memory
1041 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001042 * also reset all data related to ICT table interrupt.
1043 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001044int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001045{
Johannes Berg20d3b642012-05-16 22:54:29 +02001046 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001047
Johannes Berg10667132011-12-19 14:00:59 -08001048 trans_pcie->ict_tbl =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001049 dma_alloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001050 &trans_pcie->ict_tbl_dma,
1051 GFP_KERNEL);
1052 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001053 return -ENOMEM;
1054
Johannes Berg10667132011-12-19 14:00:59 -08001055 /* just an API sanity check ... it is guaranteed to be aligned */
1056 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001057 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001058 return -EINVAL;
1059 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001060
Johannes Berg10667132011-12-19 14:00:59 -08001061 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
1062 (unsigned long long)trans_pcie->ict_tbl_dma);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001063
Johannes Berg10667132011-12-19 14:00:59 -08001064 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001065
1066 /* reset table and index to all 0 */
Johannes Berg10667132011-12-19 14:00:59 -08001067 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001068 trans_pcie->ict_index = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001069
1070 /* add periodic RX interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001071 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001072 return 0;
1073}
1074
1075/* Device is going up inform it about using ICT interrupt table,
1076 * also we need to tell the driver to start using ICT interrupt.
1077 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001078void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001079{
Johannes Berg20d3b642012-05-16 22:54:29 +02001080 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001081 u32 val;
1082 unsigned long flags;
1083
Johannes Berg10667132011-12-19 14:00:59 -08001084 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001085 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001086
Johannes Berg7b114882012-02-05 13:55:11 -08001087 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001088 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001089
Johannes Berg10667132011-12-19 14:00:59 -08001090 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001091
Johannes Berg10667132011-12-19 14:00:59 -08001092 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001093
1094 val |= CSR_DRAM_INT_TBL_ENABLE;
1095 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
1096
Johannes Berg10667132011-12-19 14:00:59 -08001097 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001098
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001099 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001100 trans_pcie->use_ict = true;
1101 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001102 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001103 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001104 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001105}
1106
1107/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001108void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001109{
Johannes Berg20d3b642012-05-16 22:54:29 +02001110 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001111 unsigned long flags;
1112
Johannes Berg7b114882012-02-05 13:55:11 -08001113 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001114 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -08001115 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001116}
1117
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001118/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001119static irqreturn_t iwl_pcie_isr(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001120{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001121 struct iwl_trans *trans = data;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001123 u32 inta, inta_mask;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001124
1125 lockdep_assert_held(&trans_pcie->irq_lock);
1126
Johannes Berg6c1011e2012-03-06 13:30:48 -08001127 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001128
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001129 /* Disable (but don't clear!) interrupts here to avoid
1130 * back-to-back ISRs and sporadic interrupts from our NIC.
Johannes Berg2bfb5092012-12-27 21:43:48 +01001131 * If we have something to service, the irq thread will re-enable ints.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001132 * If we *don't* have something, we'll re-enable before leaving here. */
Emmanuel Grumbach25a17262012-11-28 10:51:34 +02001133 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001134 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001135
1136 /* Discover which interrupts are active/pending */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001137 inta = iwl_read32(trans, CSR_INT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001138
Emmanuel Grumbach25a17262012-11-28 10:51:34 +02001139 if (inta & (~inta_mask)) {
1140 IWL_DEBUG_ISR(trans,
1141 "We got a masked interrupt (0x%08x)...Ack and ignore\n",
1142 inta & (~inta_mask));
1143 iwl_write32(trans, CSR_INT, inta & (~inta_mask));
1144 inta &= inta_mask;
1145 }
1146
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001147 /* Ignore interrupt if there's nothing in NIC to service.
1148 * This may be due to IRQ shared with another device,
1149 * or due to sporadic interrupts thrown from our NIC. */
1150 if (!inta) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001151 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001152 goto none;
1153 }
1154
1155 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1156 /* Hardware disappeared. It might have already raised
1157 * an interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001158 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001159 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001160 }
1161
Johannes Berg51cd53a2013-06-12 09:56:51 +02001162 if (iwl_have_debug_level(IWL_DL_ISR))
1163 IWL_DEBUG_ISR(trans,
1164 "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
1165 inta, inta_mask,
1166 iwl_read32(trans, CSR_FH_INT_STATUS));
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001167
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001168 trans_pcie->inta |= inta;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001169 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001170 if (likely(inta))
Johannes Berg2bfb5092012-12-27 21:43:48 +01001171 return IRQ_WAKE_THREAD;
Don Fry83626402012-03-07 09:52:37 -08001172 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001173 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001174 iwl_enable_interrupts(trans);
Johannes Berg392d4ca2012-12-27 21:37:04 +01001175 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001176
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001177none:
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001178 /* re-enable interrupts here since we don't have anything to service. */
1179 /* only Re-enable if disabled by irq and no schedules tasklet. */
Don Fry83626402012-03-07 09:52:37 -08001180 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001181 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001182 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001183
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001184 return IRQ_NONE;
1185}
1186
1187/* interrupt handler using ict table, with this interrupt driver will
1188 * stop using INTA register to get device's interrupt, reading this register
1189 * is expensive, device will write interrupts in ICT dram table, increment
1190 * index then will fire interrupt to driver, driver will OR all ICT table
1191 * entries from current index up to table entry with 0 value. the result is
1192 * the interrupt we need to service, driver will set the entries back to 0 and
1193 * set index.
1194 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001195irqreturn_t iwl_pcie_isr_ict(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001196{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001197 struct iwl_trans *trans = data;
1198 struct iwl_trans_pcie *trans_pcie;
Johannes Berg01911da2013-06-11 21:12:29 +02001199 u32 inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001200 u32 val = 0;
Johannes Bergb80667e2011-12-09 07:26:13 -08001201 u32 read;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001202 unsigned long flags;
1203
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001204 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001205 return IRQ_NONE;
1206
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001207 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1208
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001209 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1210
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001211 /* dram interrupt table not set yet,
1212 * use legacy interrupt.
1213 */
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001214 if (unlikely(!trans_pcie->use_ict)) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001215 irqreturn_t ret = iwl_pcie_isr(irq, data);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001216 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1217 return ret;
1218 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001219
Johannes Berg6c1011e2012-03-06 13:30:48 -08001220 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001221
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001222 /* Disable (but don't clear!) interrupts here to avoid
1223 * back-to-back ISRs and sporadic interrupts from our NIC.
1224 * If we have something to service, the tasklet will re-enable ints.
1225 * If we *don't* have something, we'll re-enable before leaving here.
1226 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001227 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001228
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001229 /* Ignore interrupt if there's nothing in NIC to service.
1230 * This may be due to IRQ shared with another device,
1231 * or due to sporadic interrupts thrown from our NIC. */
Johannes Bergb80667e2011-12-09 07:26:13 -08001232 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001233 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Johannes Bergb80667e2011-12-09 07:26:13 -08001234 if (!read) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001235 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001236 goto none;
1237 }
1238
Johannes Bergb80667e2011-12-09 07:26:13 -08001239 /*
1240 * Collect all entries up to the first 0, starting from ict_index;
1241 * note we already read at ict_index.
1242 */
1243 do {
1244 val |= read;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001245 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
Johannes Bergb80667e2011-12-09 07:26:13 -08001246 trans_pcie->ict_index, read);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001247 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1248 trans_pcie->ict_index =
1249 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001250
Johannes Bergb80667e2011-12-09 07:26:13 -08001251 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001252 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
Johannes Bergb80667e2011-12-09 07:26:13 -08001253 read);
1254 } while (read);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001255
1256 /* We should not get this value, just ignore it. */
1257 if (val == 0xffffffff)
1258 val = 0;
1259
1260 /*
1261 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1262 * (bit 15 before shifting it to 31) to clear when using interrupt
1263 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1264 * so we use them to decide on the real state of the Rx bit.
1265 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1266 */
1267 if (val & 0xC0000)
1268 val |= 0x8000;
1269
1270 inta = (0xff & val) | ((0xff00 & val) << 16);
Johannes Berg01911da2013-06-11 21:12:29 +02001271 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled(sw) 0x%08x ict 0x%08x\n",
1272 inta, trans_pcie->inta_mask, val);
Johannes Berg01911da2013-06-11 21:12:29 +02001273 if (iwl_have_debug_level(IWL_DL_ISR))
1274 IWL_DEBUG_ISR(trans, "enabled(hw) 0x%08x\n",
1275 iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001276
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001277 inta &= trans_pcie->inta_mask;
1278 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001279
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001280 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Johannes Berg2bfb5092012-12-27 21:43:48 +01001281 if (likely(inta)) {
1282 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1283 return IRQ_WAKE_THREAD;
1284 } else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001285 !trans_pcie->inta) {
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001286 /* Allow interrupt if was disabled by this handler and
1287 * no tasklet was schedules, We should not enable interrupt,
1288 * tasklet will enable it.
1289 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001290 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001291 }
1292
Johannes Berg7b114882012-02-05 13:55:11 -08001293 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001294 return IRQ_HANDLED;
1295
1296 none:
1297 /* re-enable interrupts here since we don't have anything to service.
1298 * only Re-enable if disabled by irq.
1299 */
Don Fry83626402012-03-07 09:52:37 -08001300 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001301 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001302 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001303
Johannes Berg7b114882012-02-05 13:55:11 -08001304 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001305 return IRQ_NONE;
1306}