blob: 965b6a829a5d7c05459db4a921bcdca47e303865 [file] [log] [blame]
Marcin Wojtas3f518502014-07-10 16:52:13 -03001/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/platform_device.h>
17#include <linux/skbuff.h>
18#include <linux/inetdevice.h>
19#include <linux/mbus.h>
20#include <linux/module.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020021#include <linux/mfd/syscon.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030022#include <linux/interrupt.h>
23#include <linux/cpumask.h>
24#include <linux/of.h>
25#include <linux/of_irq.h>
26#include <linux/of_mdio.h>
27#include <linux/of_net.h>
28#include <linux/of_address.h>
Thomas Petazzonifaca9242017-03-07 16:53:06 +010029#include <linux/of_device.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030030#include <linux/phy.h>
Antoine Tenart542897d2017-08-30 10:29:15 +020031#include <linux/phy/phy.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030032#include <linux/clk.h>
Marcin Wojtasedc660f2015-08-06 19:00:30 +020033#include <linux/hrtimer.h>
34#include <linux/ktime.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020035#include <linux/regmap.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030036#include <uapi/linux/ppp_defs.h>
37#include <net/ip.h>
38#include <net/ipv6.h>
Antoine Ténart186cd4d2017-08-23 09:46:56 +020039#include <net/tso.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030040
Antoine Tenart7c10f972017-10-30 11:23:29 +010041/* Fifo Registers */
Marcin Wojtas3f518502014-07-10 16:52:13 -030042#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
43#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
44#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
45#define MVPP2_RX_FIFO_INIT_REG 0x64
Antoine Tenart7c10f972017-10-30 11:23:29 +010046#define MVPP22_TX_FIFO_SIZE_REG(port) (0x8860 + 4 * (port))
Marcin Wojtas3f518502014-07-10 16:52:13 -030047
48/* RX DMA Top Registers */
49#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
50#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
51#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
52#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
53#define MVPP2_POOL_BUF_SIZE_OFFSET 5
54#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
55#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
56#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
57#define MVPP2_RXQ_POOL_SHORT_OFFS 20
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010058#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
59#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
Marcin Wojtas3f518502014-07-10 16:52:13 -030060#define MVPP2_RXQ_POOL_LONG_OFFS 24
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010061#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
62#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
Marcin Wojtas3f518502014-07-10 16:52:13 -030063#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
64#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
65#define MVPP2_RXQ_DISABLE_MASK BIT(31)
66
67/* Parser Registers */
68#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
69#define MVPP2_PRS_PORT_LU_MAX 0xf
70#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
71#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
72#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
73#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
74#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
75#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
76#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
77#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
78#define MVPP2_PRS_TCAM_IDX_REG 0x1100
79#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
80#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
81#define MVPP2_PRS_SRAM_IDX_REG 0x1200
82#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
83#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
84#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
85
Antoine Tenart1d7d15d2017-10-30 11:23:30 +010086/* RSS Registers */
87#define MVPP22_RSS_INDEX 0x1500
88#define MVPP22_RSS_INDEX_TABLE_ENTRY(idx) ((idx) << 8)
89#define MVPP22_RSS_INDEX_TABLE(idx) ((idx) << 8)
90#define MVPP22_RSS_INDEX_QUEUE(idx) ((idx) << 16)
91#define MVPP22_RSS_TABLE_ENTRY 0x1508
92#define MVPP22_RSS_TABLE 0x1510
93#define MVPP22_RSS_TABLE_POINTER(p) (p)
94#define MVPP22_RSS_WIDTH 0x150c
95
Marcin Wojtas3f518502014-07-10 16:52:13 -030096/* Classifier Registers */
97#define MVPP2_CLS_MODE_REG 0x1800
98#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
99#define MVPP2_CLS_PORT_WAY_REG 0x1810
100#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
101#define MVPP2_CLS_LKP_INDEX_REG 0x1814
102#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
103#define MVPP2_CLS_LKP_TBL_REG 0x1818
104#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
105#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
106#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
107#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
108#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
109#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
110#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
111#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
112#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
113#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
114#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
115#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
116
117/* Descriptor Manager Top Registers */
118#define MVPP2_RXQ_NUM_REG 0x2040
119#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100120#define MVPP22_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300121#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
122#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
123#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
124#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
125#define MVPP2_RXQ_NUM_NEW_OFFSET 16
126#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
127#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
128#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
129#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
130#define MVPP2_RXQ_THRESH_REG 0x204c
131#define MVPP2_OCCUPIED_THRESH_OFFSET 0
132#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
133#define MVPP2_RXQ_INDEX_REG 0x2050
134#define MVPP2_TXQ_NUM_REG 0x2080
135#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
136#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
137#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200138#define MVPP2_TXQ_THRESH_REG 0x2094
139#define MVPP2_TXQ_THRESH_OFFSET 16
140#define MVPP2_TXQ_THRESH_MASK 0x3fff
Marcin Wojtas3f518502014-07-10 16:52:13 -0300141#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
Marcin Wojtas3f518502014-07-10 16:52:13 -0300142#define MVPP2_TXQ_INDEX_REG 0x2098
143#define MVPP2_TXQ_PREF_BUF_REG 0x209c
144#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
145#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
146#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
147#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
148#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
149#define MVPP2_TXQ_PENDING_REG 0x20a0
150#define MVPP2_TXQ_PENDING_MASK 0x3fff
151#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
152#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
153#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
154#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
155#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
156#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
157#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
158#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
159#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
160#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
161#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100162#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300163#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
164#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
165#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
166#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
167#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
168
169/* MBUS bridge registers */
170#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
171#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
172#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
173#define MVPP2_BASE_ADDR_ENABLE 0x4060
174
Thomas Petazzoni6763ce32017-03-07 16:53:15 +0100175/* AXI Bridge Registers */
176#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
177#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
178#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
179#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
180#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
181#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
182#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
183#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
184#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
185#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
186#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
187#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
188
189/* Values for AXI Bridge registers */
190#define MVPP22_AXI_ATTR_CACHE_OFFS 0
191#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
192
193#define MVPP22_AXI_CODE_CACHE_OFFS 0
194#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
195
196#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
197#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
198#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
199
200#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
201#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
202
Marcin Wojtas3f518502014-07-10 16:52:13 -0300203/* Interrupt Cause and Mask registers */
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200204#define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
205#define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
206
Marcin Wojtas3f518502014-07-10 16:52:13 -0300207#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
Thomas Petazzoniab426762017-02-21 11:28:04 +0100208#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
Thomas Petazzonieb1e93a2017-08-03 10:41:55 +0200209#define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100210
Antoine Ténart81b66302017-08-22 19:08:21 +0200211#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100212#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200213#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
214#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100215
216#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200217#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100218
Antoine Ténart81b66302017-08-22 19:08:21 +0200219#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
220#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
221#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
222#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100223
Marcin Wojtas3f518502014-07-10 16:52:13 -0300224#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
225#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
226#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
227#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
228#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
229#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200230#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
Marcin Wojtas3f518502014-07-10 16:52:13 -0300231#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
232#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
233#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
234#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
235#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
236#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
237#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
238#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
239#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
240#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
241#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
242#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
243
244/* Buffer Manager registers */
245#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
246#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
247#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
248#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
249#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
250#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
251#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
252#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
253#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
254#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
255#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
256#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
257#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
258#define MVPP2_BM_START_MASK BIT(0)
259#define MVPP2_BM_STOP_MASK BIT(1)
260#define MVPP2_BM_STATE_MASK BIT(4)
261#define MVPP2_BM_LOW_THRESH_OFFS 8
262#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
263#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
264 MVPP2_BM_LOW_THRESH_OFFS)
265#define MVPP2_BM_HIGH_THRESH_OFFS 16
266#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
267#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
268 MVPP2_BM_HIGH_THRESH_OFFS)
269#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
270#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
271#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
272#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
273#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
274#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
275#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
276#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
277#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
278#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100279#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
280#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
281#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
282#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300283#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
284#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
285#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
286#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
287#define MVPP2_BM_VIRT_RLS_REG 0x64c0
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100288#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
289#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
Antoine Ténart81b66302017-08-22 19:08:21 +0200290#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100291#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300292
293/* TX Scheduler registers */
294#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
295#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
296#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
297#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
298#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
299#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
300#define MVPP2_TXP_SCHED_MTU_REG 0x801c
301#define MVPP2_TXP_MTU_MAX 0x7FFFF
302#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
303#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
304#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
305#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
306#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
307#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
308#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
309#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
310#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
311#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
312#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
313#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
314#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
315#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
316
317/* TX general registers */
318#define MVPP2_TX_SNOOP_REG 0x8800
319#define MVPP2_TX_PORT_FLUSH_REG 0x8810
320#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
321
322/* LMS registers */
323#define MVPP2_SRC_ADDR_MIDDLE 0x24
324#define MVPP2_SRC_ADDR_HIGH 0x28
Marcin Wojtas08a23752014-07-21 13:48:12 -0300325#define MVPP2_PHY_AN_CFG0_REG 0x34
326#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300327#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
Thomas Petazzoni31d76772017-02-21 11:28:10 +0100328#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
Marcin Wojtas3f518502014-07-10 16:52:13 -0300329
330/* Per-port registers */
331#define MVPP2_GMAC_CTRL_0_REG 0x0
Antoine Ténart81b66302017-08-22 19:08:21 +0200332#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200333#define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200334#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
335#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
336#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300337#define MVPP2_GMAC_CTRL_1_REG 0x4
Antoine Ténart81b66302017-08-22 19:08:21 +0200338#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
339#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
340#define MVPP2_GMAC_PCS_LB_EN_BIT 6
341#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
342#define MVPP2_GMAC_SA_LOW_OFFS 7
Marcin Wojtas3f518502014-07-10 16:52:13 -0300343#define MVPP2_GMAC_CTRL_2_REG 0x8
Antoine Ténart81b66302017-08-22 19:08:21 +0200344#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200345#define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200346#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
Antoine Tenartc7dfc8c2017-09-25 14:59:48 +0200347#define MVPP2_GMAC_INTERNAL_CLK_MASK BIT(4)
Antoine Ténart39193572017-08-22 19:08:24 +0200348#define MVPP2_GMAC_DISABLE_PADDING BIT(5)
Antoine Ténart81b66302017-08-22 19:08:21 +0200349#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300350#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
Antoine Ténart81b66302017-08-22 19:08:21 +0200351#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
352#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
Antoine Ténart39193572017-08-22 19:08:24 +0200353#define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
354#define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
Antoine Ténart81b66302017-08-22 19:08:21 +0200355#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
356#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
357#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
358#define MVPP2_GMAC_FC_ADV_EN BIT(9)
Antoine Ténart39193572017-08-22 19:08:24 +0200359#define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
Antoine Ténart81b66302017-08-22 19:08:21 +0200360#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
361#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200362#define MVPP2_GMAC_STATUS0 0x10
363#define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300364#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
Antoine Ténart81b66302017-08-22 19:08:21 +0200365#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
366#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
367#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
Marcin Wojtas3f518502014-07-10 16:52:13 -0300368 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200369#define MVPP22_GMAC_INT_STAT 0x20
370#define MVPP22_GMAC_INT_STAT_LINK BIT(1)
371#define MVPP22_GMAC_INT_MASK 0x24
372#define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100373#define MVPP22_GMAC_CTRL_4_REG 0x90
Antoine Ténart81b66302017-08-22 19:08:21 +0200374#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
375#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
Antoine Ténart1068ec72017-08-22 19:08:22 +0200376#define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
Antoine Ténart81b66302017-08-22 19:08:21 +0200377#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200378#define MVPP22_GMAC_INT_SUM_MASK 0xa4
379#define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100380
381/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
382 * relative to port->base.
383 */
Antoine Ténart725757a2017-06-12 16:01:39 +0200384#define MVPP22_XLG_CTRL0_REG 0x100
Antoine Ténart81b66302017-08-22 19:08:21 +0200385#define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
386#define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
Antoine Ténart77321952017-08-22 19:08:25 +0200387#define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
Antoine Ténart81b66302017-08-22 19:08:21 +0200388#define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200389#define MVPP22_XLG_CTRL1_REG 0x104
Antoine Ténartec15ecd2017-08-25 15:24:46 +0200390#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200391#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200392#define MVPP22_XLG_STATUS 0x10c
393#define MVPP22_XLG_STATUS_LINK_UP BIT(0)
394#define MVPP22_XLG_INT_STAT 0x114
395#define MVPP22_XLG_INT_STAT_LINK BIT(1)
396#define MVPP22_XLG_INT_MASK 0x118
397#define MVPP22_XLG_INT_MASK_LINK BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100398#define MVPP22_XLG_CTRL3_REG 0x11c
Antoine Ténart81b66302017-08-22 19:08:21 +0200399#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
400#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
401#define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200402#define MVPP22_XLG_EXT_INT_MASK 0x15c
403#define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
404#define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
Antoine Ténart77321952017-08-22 19:08:25 +0200405#define MVPP22_XLG_CTRL4_REG 0x184
406#define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
407#define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
408#define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
409
Thomas Petazzoni26975822017-03-07 16:53:14 +0100410/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
411#define MVPP22_SMI_MISC_CFG_REG 0x1204
Antoine Ténart81b66302017-08-22 19:08:21 +0200412#define MVPP22_SMI_POLLING_EN BIT(10)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300413
Thomas Petazzonia7868412017-03-07 16:53:13 +0100414#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
415
Marcin Wojtas3f518502014-07-10 16:52:13 -0300416#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
417
418/* Descriptor ring Macros */
419#define MVPP2_QUEUE_NEXT_DESC(q, index) \
420 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
421
Antoine Ténartf84bf382017-08-22 19:08:27 +0200422/* XPCS registers. PPv2.2 only */
423#define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
424#define MVPP22_MPCS_CTRL 0x14
425#define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
426#define MVPP22_MPCS_CLK_RESET 0x14c
427#define MAC_CLK_RESET_SD_TX BIT(0)
428#define MAC_CLK_RESET_SD_RX BIT(1)
429#define MAC_CLK_RESET_MAC BIT(2)
430#define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
431#define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
432
433/* XPCS registers. PPv2.2 only */
434#define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
435#define MVPP22_XPCS_CFG0 0x0
436#define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
437#define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
438
439/* System controller registers. Accessed through a regmap. */
440#define GENCONF_SOFT_RESET1 0x1108
441#define GENCONF_SOFT_RESET1_GOP BIT(6)
442#define GENCONF_PORT_CTRL0 0x1110
443#define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
444#define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
445#define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
446#define GENCONF_PORT_CTRL1 0x1114
447#define GENCONF_PORT_CTRL1_EN(p) BIT(p)
448#define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
449#define GENCONF_CTRL0 0x1120
450#define GENCONF_CTRL0_PORT0_RGMII BIT(0)
451#define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
452#define GENCONF_CTRL0_PORT1_RGMII BIT(2)
453
Marcin Wojtas3f518502014-07-10 16:52:13 -0300454/* Various constants */
455
456/* Coalescing */
457#define MVPP2_TXDONE_COAL_PKTS_THRESH 15
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200458#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200459#define MVPP2_TXDONE_COAL_USEC 1000
Marcin Wojtas3f518502014-07-10 16:52:13 -0300460#define MVPP2_RX_COAL_PKTS 32
461#define MVPP2_RX_COAL_USEC 100
462
463/* The two bytes Marvell header. Either contains a special value used
464 * by Marvell switches when a specific hardware mode is enabled (not
465 * supported by this driver) or is filled automatically by zeroes on
466 * the RX side. Those two bytes being at the front of the Ethernet
467 * header, they allow to have the IP header aligned on a 4 bytes
468 * boundary automatically: the hardware skips those two bytes on its
469 * own.
470 */
471#define MVPP2_MH_SIZE 2
472#define MVPP2_ETH_TYPE_LEN 2
473#define MVPP2_PPPOE_HDR_SIZE 8
474#define MVPP2_VLAN_TAG_LEN 4
475
476/* Lbtd 802.3 type */
477#define MVPP2_IP_LBDT_TYPE 0xfffa
478
Marcin Wojtas3f518502014-07-10 16:52:13 -0300479#define MVPP2_TX_CSUM_MAX_SIZE 9800
480
481/* Timeout constants */
482#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
483#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
484
485#define MVPP2_TX_MTU_MAX 0x7ffff
486
487/* Maximum number of T-CONTs of PON port */
488#define MVPP2_MAX_TCONT 16
489
490/* Maximum number of supported ports */
491#define MVPP2_MAX_PORTS 4
492
493/* Maximum number of TXQs used by single port */
494#define MVPP2_MAX_TXQ 8
495
Antoine Tenart1d17db02017-10-30 11:23:31 +0100496/* MVPP2_MAX_TSO_SEGS is the maximum number of fragments to allow in the GSO
497 * skb. As we need a maxium of two descriptors per fragments (1 header, 1 data),
498 * multiply this value by two to count the maximum number of skb descs needed.
499 */
500#define MVPP2_MAX_TSO_SEGS 300
501#define MVPP2_MAX_SKB_DESCS (MVPP2_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
502
Marcin Wojtas3f518502014-07-10 16:52:13 -0300503/* Dfault number of RXQs in use */
504#define MVPP2_DEFAULT_RXQ 4
505
Marcin Wojtas3f518502014-07-10 16:52:13 -0300506/* Max number of Rx descriptors */
507#define MVPP2_MAX_RXD 128
508
509/* Max number of Tx descriptors */
510#define MVPP2_MAX_TXD 1024
511
512/* Amount of Tx descriptors that can be reserved at once by CPU */
513#define MVPP2_CPU_DESC_CHUNK 64
514
515/* Max number of Tx descriptors in each aggregated queue */
516#define MVPP2_AGGR_TXQ_SIZE 256
517
518/* Descriptor aligned size */
519#define MVPP2_DESC_ALIGNED_SIZE 32
520
521/* Descriptor alignment mask */
522#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
523
524/* RX FIFO constants */
Antoine Tenart2d1d7df2017-10-30 11:23:28 +0100525#define MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB 0x8000
526#define MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB 0x2000
527#define MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB 0x1000
528#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB 0x200
529#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB 0x80
530#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB 0x40
531#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
Marcin Wojtas3f518502014-07-10 16:52:13 -0300532
Antoine Tenart7c10f972017-10-30 11:23:29 +0100533/* TX FIFO constants */
534#define MVPP22_TX_FIFO_DATA_SIZE_10KB 0xa
535#define MVPP22_TX_FIFO_DATA_SIZE_3KB 0x3
536
Marcin Wojtas3f518502014-07-10 16:52:13 -0300537/* RX buffer constants */
538#define MVPP2_SKB_SHINFO_SIZE \
539 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
540
541#define MVPP2_RX_PKT_SIZE(mtu) \
542 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
Jisheng Zhang4a0a12d2016-04-01 17:11:05 +0800543 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
Marcin Wojtas3f518502014-07-10 16:52:13 -0300544
545#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
546#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
547#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
548 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
549
550#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
551
552/* IPv6 max L3 address size */
553#define MVPP2_MAX_L3_ADDR_SIZE 16
554
555/* Port flags */
556#define MVPP2_F_LOOPBACK BIT(0)
557
558/* Marvell tag types */
559enum mvpp2_tag_type {
560 MVPP2_TAG_TYPE_NONE = 0,
561 MVPP2_TAG_TYPE_MH = 1,
562 MVPP2_TAG_TYPE_DSA = 2,
563 MVPP2_TAG_TYPE_EDSA = 3,
564 MVPP2_TAG_TYPE_VLAN = 4,
565 MVPP2_TAG_TYPE_LAST = 5
566};
567
568/* Parser constants */
569#define MVPP2_PRS_TCAM_SRAM_SIZE 256
570#define MVPP2_PRS_TCAM_WORDS 6
571#define MVPP2_PRS_SRAM_WORDS 4
572#define MVPP2_PRS_FLOW_ID_SIZE 64
573#define MVPP2_PRS_FLOW_ID_MASK 0x3f
574#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
575#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
576#define MVPP2_PRS_IPV4_HEAD 0x40
577#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
578#define MVPP2_PRS_IPV4_MC 0xe0
579#define MVPP2_PRS_IPV4_MC_MASK 0xf0
580#define MVPP2_PRS_IPV4_BC_MASK 0xff
581#define MVPP2_PRS_IPV4_IHL 0x5
582#define MVPP2_PRS_IPV4_IHL_MASK 0xf
583#define MVPP2_PRS_IPV6_MC 0xff
584#define MVPP2_PRS_IPV6_MC_MASK 0xff
585#define MVPP2_PRS_IPV6_HOP_MASK 0xff
586#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
587#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
588#define MVPP2_PRS_DBL_VLANS_MAX 100
589
590/* Tcam structure:
591 * - lookup ID - 4 bits
592 * - port ID - 1 byte
593 * - additional information - 1 byte
594 * - header data - 8 bytes
595 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
596 */
597#define MVPP2_PRS_AI_BITS 8
598#define MVPP2_PRS_PORT_MASK 0xff
599#define MVPP2_PRS_LU_MASK 0xf
600#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
601 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
602#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
603 (((offs) * 2) - ((offs) % 2) + 2)
604#define MVPP2_PRS_TCAM_AI_BYTE 16
605#define MVPP2_PRS_TCAM_PORT_BYTE 17
606#define MVPP2_PRS_TCAM_LU_BYTE 20
607#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
608#define MVPP2_PRS_TCAM_INV_WORD 5
609/* Tcam entries ID */
610#define MVPP2_PE_DROP_ALL 0
611#define MVPP2_PE_FIRST_FREE_TID 1
612#define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
613#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
614#define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
615#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
616#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
617#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26)
618#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
619#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
620#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
621#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
622#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
623#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
624#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
625#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
626#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
627#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
628#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
629#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
630#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
631#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
632#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
633#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4)
634#define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
635#define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
636#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
637
638/* Sram structure
639 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
640 */
641#define MVPP2_PRS_SRAM_RI_OFFS 0
642#define MVPP2_PRS_SRAM_RI_WORD 0
643#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
644#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
645#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
646#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
647#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
648#define MVPP2_PRS_SRAM_UDF_OFFS 73
649#define MVPP2_PRS_SRAM_UDF_BITS 8
650#define MVPP2_PRS_SRAM_UDF_MASK 0xff
651#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
652#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
653#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
654#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
655#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
656#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
657#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
658#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
659#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
660#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
661#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
662#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
663#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
664#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
665#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
666#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
667#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
668#define MVPP2_PRS_SRAM_AI_OFFS 90
669#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
670#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
671#define MVPP2_PRS_SRAM_AI_MASK 0xff
672#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
673#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
674#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
675#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
676
677/* Sram result info bits assignment */
678#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
679#define MVPP2_PRS_RI_DSA_MASK 0x2
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100680#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
681#define MVPP2_PRS_RI_VLAN_NONE 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300682#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
683#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
684#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
685#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
686#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100687#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
688#define MVPP2_PRS_RI_L2_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300689#define MVPP2_PRS_RI_L2_MCAST BIT(9)
690#define MVPP2_PRS_RI_L2_BCAST BIT(10)
691#define MVPP2_PRS_RI_PPPOE_MASK 0x800
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100692#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
693#define MVPP2_PRS_RI_L3_UN 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300694#define MVPP2_PRS_RI_L3_IP4 BIT(12)
695#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
696#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
697#define MVPP2_PRS_RI_L3_IP6 BIT(14)
698#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
699#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100700#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
701#define MVPP2_PRS_RI_L3_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300702#define MVPP2_PRS_RI_L3_MCAST BIT(15)
703#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
704#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
Stefan Chulskiaff3da32017-09-25 14:59:46 +0200705#define MVPP2_PRS_RI_IP_FRAG_TRUE BIT(17)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300706#define MVPP2_PRS_RI_UDF3_MASK 0x300000
707#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
708#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
709#define MVPP2_PRS_RI_L4_TCP BIT(22)
710#define MVPP2_PRS_RI_L4_UDP BIT(23)
711#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
712#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
713#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
714#define MVPP2_PRS_RI_DROP_MASK 0x80000000
715
716/* Sram additional info bits assignment */
717#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
718#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
719#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
720#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
721#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
722#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
723#define MVPP2_PRS_SINGLE_VLAN_AI 0
724#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
725
726/* DSA/EDSA type */
727#define MVPP2_PRS_TAGGED true
728#define MVPP2_PRS_UNTAGGED false
729#define MVPP2_PRS_EDSA true
730#define MVPP2_PRS_DSA false
731
732/* MAC entries, shadow udf */
733enum mvpp2_prs_udf {
734 MVPP2_PRS_UDF_MAC_DEF,
735 MVPP2_PRS_UDF_MAC_RANGE,
736 MVPP2_PRS_UDF_L2_DEF,
737 MVPP2_PRS_UDF_L2_DEF_COPY,
738 MVPP2_PRS_UDF_L2_USER,
739};
740
741/* Lookup ID */
742enum mvpp2_prs_lookup {
743 MVPP2_PRS_LU_MH,
744 MVPP2_PRS_LU_MAC,
745 MVPP2_PRS_LU_DSA,
746 MVPP2_PRS_LU_VLAN,
747 MVPP2_PRS_LU_L2,
748 MVPP2_PRS_LU_PPPOE,
749 MVPP2_PRS_LU_IP4,
750 MVPP2_PRS_LU_IP6,
751 MVPP2_PRS_LU_FLOWS,
752 MVPP2_PRS_LU_LAST,
753};
754
755/* L3 cast enum */
756enum mvpp2_prs_l3_cast {
757 MVPP2_PRS_L3_UNI_CAST,
758 MVPP2_PRS_L3_MULTI_CAST,
759 MVPP2_PRS_L3_BROAD_CAST
760};
761
762/* Classifier constants */
763#define MVPP2_CLS_FLOWS_TBL_SIZE 512
764#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
765#define MVPP2_CLS_LKP_TBL_SIZE 64
Antoine Tenart1d7d15d2017-10-30 11:23:30 +0100766#define MVPP2_CLS_RX_QUEUES 256
767
768/* RSS constants */
769#define MVPP22_RSS_TABLE_ENTRIES 32
Marcin Wojtas3f518502014-07-10 16:52:13 -0300770
771/* BM constants */
772#define MVPP2_BM_POOLS_NUM 8
773#define MVPP2_BM_LONG_BUF_NUM 1024
774#define MVPP2_BM_SHORT_BUF_NUM 2048
775#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
776#define MVPP2_BM_POOL_PTR_ALIGN 128
777#define MVPP2_BM_SWF_LONG_POOL(port) ((port > 2) ? 2 : port)
778#define MVPP2_BM_SWF_SHORT_POOL 3
779
780/* BM cookie (32 bits) definition */
781#define MVPP2_BM_COOKIE_POOL_OFFS 8
782#define MVPP2_BM_COOKIE_CPU_OFFS 24
783
784/* BM short pool packet size
785 * These value assure that for SWF the total number
786 * of bytes allocated for each buffer will be 512
787 */
788#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512)
789
Thomas Petazzonia7868412017-03-07 16:53:13 +0100790#define MVPP21_ADDR_SPACE_SZ 0
791#define MVPP22_ADDR_SPACE_SZ SZ_64K
792
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200793#define MVPP2_MAX_THREADS 8
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200794#define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
Thomas Petazzonia7868412017-03-07 16:53:13 +0100795
Marcin Wojtas3f518502014-07-10 16:52:13 -0300796enum mvpp2_bm_type {
797 MVPP2_BM_FREE,
798 MVPP2_BM_SWF_LONG,
799 MVPP2_BM_SWF_SHORT
800};
801
802/* Definitions */
803
804/* Shared Packet Processor resources */
805struct mvpp2 {
806 /* Shared registers' base addresses */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300807 void __iomem *lms_base;
Thomas Petazzonia7868412017-03-07 16:53:13 +0100808 void __iomem *iface_base;
809
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200810 /* On PPv2.2, each "software thread" can access the base
811 * register through a separate address space, each 64 KB apart
812 * from each other. Typically, such address spaces will be
813 * used per CPU.
Thomas Petazzonia7868412017-03-07 16:53:13 +0100814 */
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200815 void __iomem *swth_base[MVPP2_MAX_THREADS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300816
Antoine Ténartf84bf382017-08-22 19:08:27 +0200817 /* On PPv2.2, some port control registers are located into the system
818 * controller space. These registers are accessible through a regmap.
819 */
820 struct regmap *sysctrl_base;
821
Marcin Wojtas3f518502014-07-10 16:52:13 -0300822 /* Common clocks */
823 struct clk *pp_clk;
824 struct clk *gop_clk;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +0100825 struct clk *mg_clk;
Gregory CLEMENT4792ea02017-09-29 14:27:39 +0200826 struct clk *axi_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300827
828 /* List of pointers to port structures */
829 struct mvpp2_port **port_list;
830
831 /* Aggregated TXQs */
832 struct mvpp2_tx_queue *aggr_txqs;
833
834 /* BM pools */
835 struct mvpp2_bm_pool *bm_pools;
836
837 /* PRS shadow table */
838 struct mvpp2_prs_shadow *prs_shadow;
839 /* PRS auxiliary table for double vlan entries control */
840 bool *prs_double_vlans;
841
842 /* Tclk value */
843 u32 tclk;
Thomas Petazzonifaca9242017-03-07 16:53:06 +0100844
845 /* HW version */
846 enum { MVPP21, MVPP22 } hw_version;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +0100847
848 /* Maximum number of RXQs per port */
849 unsigned int max_port_rxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300850};
851
852struct mvpp2_pcpu_stats {
853 struct u64_stats_sync syncp;
854 u64 rx_packets;
855 u64 rx_bytes;
856 u64 tx_packets;
857 u64 tx_bytes;
858};
859
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200860/* Per-CPU port control */
861struct mvpp2_port_pcpu {
862 struct hrtimer tx_done_timer;
863 bool timer_scheduled;
864 /* Tasklet for egress finalization */
865 struct tasklet_struct tx_done_tasklet;
866};
867
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200868struct mvpp2_queue_vector {
869 int irq;
870 struct napi_struct napi;
871 enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
872 int sw_thread_id;
873 u16 sw_thread_mask;
874 int first_rxq;
875 int nrxqs;
876 u32 pending_cause_rx;
877 struct mvpp2_port *port;
878};
879
Marcin Wojtas3f518502014-07-10 16:52:13 -0300880struct mvpp2_port {
881 u8 id;
882
Thomas Petazzonia7868412017-03-07 16:53:13 +0100883 /* Index of the port from the "group of ports" complex point
884 * of view
885 */
886 int gop_id;
887
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200888 int link_irq;
889
Marcin Wojtas3f518502014-07-10 16:52:13 -0300890 struct mvpp2 *priv;
891
892 /* Per-port registers' base address */
893 void __iomem *base;
894
895 struct mvpp2_rx_queue **rxqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +0200896 unsigned int nrxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300897 struct mvpp2_tx_queue **txqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +0200898 unsigned int ntxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300899 struct net_device *dev;
900
901 int pkt_size;
902
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200903 /* Per-CPU port control */
904 struct mvpp2_port_pcpu __percpu *pcpu;
905
Marcin Wojtas3f518502014-07-10 16:52:13 -0300906 /* Flags */
907 unsigned long flags;
908
909 u16 tx_ring_size;
910 u16 rx_ring_size;
911 struct mvpp2_pcpu_stats __percpu *stats;
912
Marcin Wojtas3f518502014-07-10 16:52:13 -0300913 phy_interface_t phy_interface;
914 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +0200915 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300916 unsigned int link;
917 unsigned int duplex;
918 unsigned int speed;
919
920 struct mvpp2_bm_pool *pool_long;
921 struct mvpp2_bm_pool *pool_short;
922
923 /* Index of first port's physical RXQ */
924 u8 first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200925
926 struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
927 unsigned int nqvecs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200928 bool has_tx_irqs;
929
930 u32 tx_time_coal;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300931};
932
933/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
934 * layout of the transmit and reception DMA descriptors, and their
935 * layout is therefore defined by the hardware design
936 */
937
938#define MVPP2_TXD_L3_OFF_SHIFT 0
939#define MVPP2_TXD_IP_HLEN_SHIFT 8
940#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
941#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
942#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
943#define MVPP2_TXD_PADDING_DISABLE BIT(23)
944#define MVPP2_TXD_L4_UDP BIT(24)
945#define MVPP2_TXD_L3_IP6 BIT(26)
946#define MVPP2_TXD_L_DESC BIT(28)
947#define MVPP2_TXD_F_DESC BIT(29)
948
949#define MVPP2_RXD_ERR_SUMMARY BIT(15)
950#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
951#define MVPP2_RXD_ERR_CRC 0x0
952#define MVPP2_RXD_ERR_OVERRUN BIT(13)
953#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
954#define MVPP2_RXD_BM_POOL_ID_OFFS 16
955#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
956#define MVPP2_RXD_HWF_SYNC BIT(21)
957#define MVPP2_RXD_L4_CSUM_OK BIT(22)
958#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
959#define MVPP2_RXD_L4_TCP BIT(25)
960#define MVPP2_RXD_L4_UDP BIT(26)
961#define MVPP2_RXD_L3_IP4 BIT(28)
962#define MVPP2_RXD_L3_IP6 BIT(30)
963#define MVPP2_RXD_BUF_HDR BIT(31)
964
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100965/* HW TX descriptor for PPv2.1 */
966struct mvpp21_tx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300967 u32 command; /* Options used by HW for packet transmitting.*/
968 u8 packet_offset; /* the offset from the buffer beginning */
969 u8 phys_txq; /* destination queue ID */
970 u16 data_size; /* data size of transmitted packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100971 u32 buf_dma_addr; /* physical addr of transmitted buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300972 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
973 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
974 u32 reserved2; /* reserved (for future use) */
975};
976
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100977/* HW RX descriptor for PPv2.1 */
978struct mvpp21_rx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300979 u32 status; /* info about received packet */
980 u16 reserved1; /* parser_info (for future use, PnC) */
981 u16 data_size; /* size of received packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100982 u32 buf_dma_addr; /* physical address of the buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300983 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
984 u16 reserved2; /* gem_port_id (for future use, PON) */
985 u16 reserved3; /* csum_l4 (for future use, PnC) */
986 u8 reserved4; /* bm_qset (for future use, BM) */
987 u8 reserved5;
988 u16 reserved6; /* classify_info (for future use, PnC) */
989 u32 reserved7; /* flow_id (for future use, PnC) */
990 u32 reserved8;
991};
992
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100993/* HW TX descriptor for PPv2.2 */
994struct mvpp22_tx_desc {
995 u32 command;
996 u8 packet_offset;
997 u8 phys_txq;
998 u16 data_size;
999 u64 reserved1;
1000 u64 buf_dma_addr_ptp;
1001 u64 buf_cookie_misc;
1002};
1003
1004/* HW RX descriptor for PPv2.2 */
1005struct mvpp22_rx_desc {
1006 u32 status;
1007 u16 reserved1;
1008 u16 data_size;
1009 u32 reserved2;
1010 u32 reserved3;
1011 u64 buf_dma_addr_key_hash;
1012 u64 buf_cookie_misc;
1013};
1014
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001015/* Opaque type used by the driver to manipulate the HW TX and RX
1016 * descriptors
1017 */
1018struct mvpp2_tx_desc {
1019 union {
1020 struct mvpp21_tx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001021 struct mvpp22_tx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001022 };
1023};
1024
1025struct mvpp2_rx_desc {
1026 union {
1027 struct mvpp21_rx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001028 struct mvpp22_rx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +01001029 };
1030};
1031
Thomas Petazzoni83544912016-12-21 11:28:49 +01001032struct mvpp2_txq_pcpu_buf {
1033 /* Transmitted SKB */
1034 struct sk_buff *skb;
1035
1036 /* Physical address of transmitted buffer */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001037 dma_addr_t dma;
Thomas Petazzoni83544912016-12-21 11:28:49 +01001038
1039 /* Size transmitted */
1040 size_t size;
1041};
1042
Marcin Wojtas3f518502014-07-10 16:52:13 -03001043/* Per-CPU Tx queue control */
1044struct mvpp2_txq_pcpu {
1045 int cpu;
1046
1047 /* Number of Tx DMA descriptors in the descriptor ring */
1048 int size;
1049
1050 /* Number of currently used Tx DMA descriptor in the
1051 * descriptor ring
1052 */
1053 int count;
1054
Antoine Tenart1d17db02017-10-30 11:23:31 +01001055 int wake_threshold;
1056 int stop_threshold;
1057
Marcin Wojtas3f518502014-07-10 16:52:13 -03001058 /* Number of Tx DMA descriptors reserved for each CPU */
1059 int reserved_num;
1060
Thomas Petazzoni83544912016-12-21 11:28:49 +01001061 /* Infos about transmitted buffers */
1062 struct mvpp2_txq_pcpu_buf *buffs;
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001063
Marcin Wojtas3f518502014-07-10 16:52:13 -03001064 /* Index of last TX DMA descriptor that was inserted */
1065 int txq_put_index;
1066
1067 /* Index of the TX DMA descriptor to be cleaned up */
1068 int txq_get_index;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02001069
1070 /* DMA buffer for TSO headers */
1071 char *tso_headers;
1072 dma_addr_t tso_headers_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001073};
1074
1075struct mvpp2_tx_queue {
1076 /* Physical number of this Tx queue */
1077 u8 id;
1078
1079 /* Logical number of this Tx queue */
1080 u8 log_id;
1081
1082 /* Number of Tx DMA descriptors in the descriptor ring */
1083 int size;
1084
1085 /* Number of currently used Tx DMA descriptor in the descriptor ring */
1086 int count;
1087
1088 /* Per-CPU control of physical Tx queues */
1089 struct mvpp2_txq_pcpu __percpu *pcpu;
1090
Marcin Wojtas3f518502014-07-10 16:52:13 -03001091 u32 done_pkts_coal;
1092
1093 /* Virtual address of thex Tx DMA descriptors array */
1094 struct mvpp2_tx_desc *descs;
1095
1096 /* DMA address of the Tx DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001097 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001098
1099 /* Index of the last Tx DMA descriptor */
1100 int last_desc;
1101
1102 /* Index of the next Tx DMA descriptor to process */
1103 int next_desc_to_proc;
1104};
1105
1106struct mvpp2_rx_queue {
1107 /* RX queue number, in the range 0-31 for physical RXQs */
1108 u8 id;
1109
1110 /* Num of rx descriptors in the rx descriptor ring */
1111 int size;
1112
1113 u32 pkts_coal;
1114 u32 time_coal;
1115
1116 /* Virtual address of the RX DMA descriptors array */
1117 struct mvpp2_rx_desc *descs;
1118
1119 /* DMA address of the RX DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001120 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001121
1122 /* Index of the last RX DMA descriptor */
1123 int last_desc;
1124
1125 /* Index of the next RX DMA descriptor to process */
1126 int next_desc_to_proc;
1127
1128 /* ID of port to which physical RXQ is mapped */
1129 int port;
1130
1131 /* Port's logic RXQ number to which physical RXQ is mapped */
1132 int logic_rxq;
1133};
1134
1135union mvpp2_prs_tcam_entry {
1136 u32 word[MVPP2_PRS_TCAM_WORDS];
1137 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
1138};
1139
1140union mvpp2_prs_sram_entry {
1141 u32 word[MVPP2_PRS_SRAM_WORDS];
1142 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
1143};
1144
1145struct mvpp2_prs_entry {
1146 u32 index;
1147 union mvpp2_prs_tcam_entry tcam;
1148 union mvpp2_prs_sram_entry sram;
1149};
1150
1151struct mvpp2_prs_shadow {
1152 bool valid;
1153 bool finish;
1154
1155 /* Lookup ID */
1156 int lu;
1157
1158 /* User defined offset */
1159 int udf;
1160
1161 /* Result info */
1162 u32 ri;
1163 u32 ri_mask;
1164};
1165
1166struct mvpp2_cls_flow_entry {
1167 u32 index;
1168 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1169};
1170
1171struct mvpp2_cls_lookup_entry {
1172 u32 lkpid;
1173 u32 way;
1174 u32 data;
1175};
1176
1177struct mvpp2_bm_pool {
1178 /* Pool number in the range 0-7 */
1179 int id;
1180 enum mvpp2_bm_type type;
1181
1182 /* Buffer Pointers Pool External (BPPE) size */
1183 int size;
Thomas Petazzonid01524d2017-03-07 16:53:09 +01001184 /* BPPE size in bytes */
1185 int size_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001186 /* Number of buffers for this pool */
1187 int buf_num;
1188 /* Pool buffer size */
1189 int buf_size;
1190 /* Packet size */
1191 int pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01001192 int frag_size;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001193
1194 /* BPPE virtual base address */
1195 u32 *virt_addr;
Thomas Petazzoni20396132017-03-07 16:53:00 +01001196 /* BPPE DMA base address */
1197 dma_addr_t dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001198
1199 /* Ports using BM pool */
1200 u32 port_map;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001201};
1202
Antoine Tenart20920262017-10-23 15:24:30 +02001203#define IS_TSO_HEADER(txq_pcpu, addr) \
1204 ((addr) >= (txq_pcpu)->tso_headers_dma && \
1205 (addr) < (txq_pcpu)->tso_headers_dma + \
1206 (txq_pcpu)->size * TSO_HEADER_SIZE)
1207
Thomas Petazzoni213f4282017-08-03 10:42:00 +02001208/* Queue modes */
1209#define MVPP2_QDIST_SINGLE_MODE 0
1210#define MVPP2_QDIST_MULTI_MODE 1
1211
1212static int queue_mode = MVPP2_QDIST_SINGLE_MODE;
1213
1214module_param(queue_mode, int, 0444);
1215MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
1216
Marcin Wojtas3f518502014-07-10 16:52:13 -03001217#define MVPP2_DRIVER_NAME "mvpp2"
1218#define MVPP2_DRIVER_VERSION "1.0"
1219
1220/* Utility/helper methods */
1221
1222static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1223{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001224 writel(data, priv->swth_base[0] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001225}
1226
1227static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1228{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001229 return readl(priv->swth_base[0] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001230}
1231
1232/* These accessors should be used to access:
1233 *
1234 * - per-CPU registers, where each CPU has its own copy of the
1235 * register.
1236 *
1237 * MVPP2_BM_VIRT_ALLOC_REG
1238 * MVPP2_BM_ADDR_HIGH_ALLOC
1239 * MVPP22_BM_ADDR_HIGH_RLS_REG
1240 * MVPP2_BM_VIRT_RLS_REG
1241 * MVPP2_ISR_RX_TX_CAUSE_REG
1242 * MVPP2_ISR_RX_TX_MASK_REG
1243 * MVPP2_TXQ_NUM_REG
1244 * MVPP2_AGGR_TXQ_UPDATE_REG
1245 * MVPP2_TXQ_RSVD_REQ_REG
1246 * MVPP2_TXQ_RSVD_RSLT_REG
1247 * MVPP2_TXQ_SENT_REG
1248 * MVPP2_RXQ_NUM_REG
1249 *
1250 * - global registers that must be accessed through a specific CPU
1251 * window, because they are related to an access to a per-CPU
1252 * register
1253 *
1254 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1255 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1256 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1257 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1258 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1259 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1260 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1261 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1262 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1263 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1264 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1265 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1266 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1267 */
1268static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1269 u32 offset, u32 data)
1270{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001271 writel(data, priv->swth_base[cpu] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001272}
1273
1274static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1275 u32 offset)
1276{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001277 return readl(priv->swth_base[cpu] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001278}
1279
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001280static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1281 struct mvpp2_tx_desc *tx_desc)
1282{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001283 if (port->priv->hw_version == MVPP21)
1284 return tx_desc->pp21.buf_dma_addr;
1285 else
1286 return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001287}
1288
1289static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1290 struct mvpp2_tx_desc *tx_desc,
1291 dma_addr_t dma_addr)
1292{
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001293 dma_addr_t addr, offset;
1294
1295 addr = dma_addr & ~MVPP2_TX_DESC_ALIGN;
1296 offset = dma_addr & MVPP2_TX_DESC_ALIGN;
1297
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001298 if (port->priv->hw_version == MVPP21) {
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001299 tx_desc->pp21.buf_dma_addr = addr;
1300 tx_desc->pp21.packet_offset = offset;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001301 } else {
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001302 u64 val = (u64)addr;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001303
1304 tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1305 tx_desc->pp22.buf_dma_addr_ptp |= val;
Antoine Tenart6eb5d372017-10-30 11:23:33 +01001306 tx_desc->pp22.packet_offset = offset;
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001307 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001308}
1309
1310static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1311 struct mvpp2_tx_desc *tx_desc)
1312{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001313 if (port->priv->hw_version == MVPP21)
1314 return tx_desc->pp21.data_size;
1315 else
1316 return tx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001317}
1318
1319static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1320 struct mvpp2_tx_desc *tx_desc,
1321 size_t size)
1322{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001323 if (port->priv->hw_version == MVPP21)
1324 tx_desc->pp21.data_size = size;
1325 else
1326 tx_desc->pp22.data_size = size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001327}
1328
1329static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1330 struct mvpp2_tx_desc *tx_desc,
1331 unsigned int txq)
1332{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001333 if (port->priv->hw_version == MVPP21)
1334 tx_desc->pp21.phys_txq = txq;
1335 else
1336 tx_desc->pp22.phys_txq = txq;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001337}
1338
1339static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1340 struct mvpp2_tx_desc *tx_desc,
1341 unsigned int command)
1342{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001343 if (port->priv->hw_version == MVPP21)
1344 tx_desc->pp21.command = command;
1345 else
1346 tx_desc->pp22.command = command;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001347}
1348
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001349static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1350 struct mvpp2_tx_desc *tx_desc)
1351{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001352 if (port->priv->hw_version == MVPP21)
1353 return tx_desc->pp21.packet_offset;
1354 else
1355 return tx_desc->pp22.packet_offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001356}
1357
1358static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1359 struct mvpp2_rx_desc *rx_desc)
1360{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001361 if (port->priv->hw_version == MVPP21)
1362 return rx_desc->pp21.buf_dma_addr;
1363 else
1364 return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001365}
1366
1367static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1368 struct mvpp2_rx_desc *rx_desc)
1369{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001370 if (port->priv->hw_version == MVPP21)
1371 return rx_desc->pp21.buf_cookie;
1372 else
1373 return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001374}
1375
1376static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1377 struct mvpp2_rx_desc *rx_desc)
1378{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001379 if (port->priv->hw_version == MVPP21)
1380 return rx_desc->pp21.data_size;
1381 else
1382 return rx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001383}
1384
1385static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1386 struct mvpp2_rx_desc *rx_desc)
1387{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001388 if (port->priv->hw_version == MVPP21)
1389 return rx_desc->pp21.status;
1390 else
1391 return rx_desc->pp22.status;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001392}
1393
Marcin Wojtas3f518502014-07-10 16:52:13 -03001394static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1395{
1396 txq_pcpu->txq_get_index++;
1397 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1398 txq_pcpu->txq_get_index = 0;
1399}
1400
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001401static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1402 struct mvpp2_txq_pcpu *txq_pcpu,
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001403 struct sk_buff *skb,
1404 struct mvpp2_tx_desc *tx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001405{
Thomas Petazzoni83544912016-12-21 11:28:49 +01001406 struct mvpp2_txq_pcpu_buf *tx_buf =
1407 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1408 tx_buf->skb = skb;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001409 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1410 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1411 mvpp2_txdesc_offset_get(port, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001412 txq_pcpu->txq_put_index++;
1413 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1414 txq_pcpu->txq_put_index = 0;
1415}
1416
1417/* Get number of physical egress port */
1418static inline int mvpp2_egress_port(struct mvpp2_port *port)
1419{
1420 return MVPP2_MAX_TCONT + port->id;
1421}
1422
1423/* Get number of physical TXQ */
1424static inline int mvpp2_txq_phys(int port, int txq)
1425{
1426 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1427}
1428
1429/* Parser configuration routines */
1430
1431/* Update parser tcam and sram hw entries */
1432static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1433{
1434 int i;
1435
1436 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1437 return -EINVAL;
1438
1439 /* Clear entry invalidation bit */
1440 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1441
1442 /* Write tcam index - indirect access */
1443 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1444 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1445 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1446
1447 /* Write sram index - indirect access */
1448 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1449 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1450 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1451
1452 return 0;
1453}
1454
1455/* Read tcam entry from hw */
1456static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1457{
1458 int i;
1459
1460 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1461 return -EINVAL;
1462
1463 /* Write tcam index - indirect access */
1464 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1465
1466 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1467 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1468 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1469 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1470
1471 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1472 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1473
1474 /* Write sram index - indirect access */
1475 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1476 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1477 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1478
1479 return 0;
1480}
1481
1482/* Invalidate tcam hw entry */
1483static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1484{
1485 /* Write index - indirect access */
1486 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1487 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1488 MVPP2_PRS_TCAM_INV_MASK);
1489}
1490
1491/* Enable shadow table entry and set its lookup ID */
1492static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1493{
1494 priv->prs_shadow[index].valid = true;
1495 priv->prs_shadow[index].lu = lu;
1496}
1497
1498/* Update ri fields in shadow table entry */
1499static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1500 unsigned int ri, unsigned int ri_mask)
1501{
1502 priv->prs_shadow[index].ri_mask = ri_mask;
1503 priv->prs_shadow[index].ri = ri;
1504}
1505
1506/* Update lookup field in tcam sw entry */
1507static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1508{
1509 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1510
1511 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1512 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1513}
1514
1515/* Update mask for single port in tcam sw entry */
1516static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1517 unsigned int port, bool add)
1518{
1519 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1520
1521 if (add)
1522 pe->tcam.byte[enable_off] &= ~(1 << port);
1523 else
1524 pe->tcam.byte[enable_off] |= 1 << port;
1525}
1526
1527/* Update port map in tcam sw entry */
1528static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1529 unsigned int ports)
1530{
1531 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1532 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1533
1534 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1535 pe->tcam.byte[enable_off] &= ~port_mask;
1536 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1537}
1538
1539/* Obtain port map from tcam sw entry */
1540static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1541{
1542 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1543
1544 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1545}
1546
1547/* Set byte of data and its enable bits in tcam sw entry */
1548static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1549 unsigned int offs, unsigned char byte,
1550 unsigned char enable)
1551{
1552 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1553 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1554}
1555
1556/* Get byte of data and its enable bits from tcam sw entry */
1557static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1558 unsigned int offs, unsigned char *byte,
1559 unsigned char *enable)
1560{
1561 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1562 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1563}
1564
1565/* Compare tcam data bytes with a pattern */
1566static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1567 u16 data)
1568{
1569 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1570 u16 tcam_data;
1571
Antoine Tenartef4816f2017-10-24 11:41:26 +02001572 tcam_data = (pe->tcam.byte[off + 1] << 8) | pe->tcam.byte[off];
Marcin Wojtas3f518502014-07-10 16:52:13 -03001573 if (tcam_data != data)
1574 return false;
1575 return true;
1576}
1577
1578/* Update ai bits in tcam sw entry */
1579static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1580 unsigned int bits, unsigned int enable)
1581{
1582 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1583
1584 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1585
1586 if (!(enable & BIT(i)))
1587 continue;
1588
1589 if (bits & BIT(i))
1590 pe->tcam.byte[ai_idx] |= 1 << i;
1591 else
1592 pe->tcam.byte[ai_idx] &= ~(1 << i);
1593 }
1594
1595 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1596}
1597
1598/* Get ai bits from tcam sw entry */
1599static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1600{
1601 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1602}
1603
1604/* Set ethertype in tcam sw entry */
1605static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1606 unsigned short ethertype)
1607{
1608 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1609 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1610}
1611
1612/* Set bits in sram sw entry */
1613static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1614 int val)
1615{
1616 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1617}
1618
1619/* Clear bits in sram sw entry */
1620static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1621 int val)
1622{
1623 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1624}
1625
1626/* Update ri bits in sram sw entry */
1627static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1628 unsigned int bits, unsigned int mask)
1629{
1630 unsigned int i;
1631
1632 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1633 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1634
1635 if (!(mask & BIT(i)))
1636 continue;
1637
1638 if (bits & BIT(i))
1639 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1640 else
1641 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1642
1643 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1644 }
1645}
1646
1647/* Obtain ri bits from sram sw entry */
1648static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1649{
1650 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1651}
1652
1653/* Update ai bits in sram sw entry */
1654static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1655 unsigned int bits, unsigned int mask)
1656{
1657 unsigned int i;
1658 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1659
1660 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1661
1662 if (!(mask & BIT(i)))
1663 continue;
1664
1665 if (bits & BIT(i))
1666 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1667 else
1668 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1669
1670 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1671 }
1672}
1673
1674/* Read ai bits from sram sw entry */
1675static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1676{
1677 u8 bits;
1678 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1679 int ai_en_off = ai_off + 1;
1680 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1681
1682 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1683 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1684
1685 return bits;
1686}
1687
1688/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1689 * lookup interation
1690 */
1691static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1692 unsigned int lu)
1693{
1694 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1695
1696 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1697 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1698 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1699}
1700
1701/* In the sram sw entry set sign and value of the next lookup offset
1702 * and the offset value generated to the classifier
1703 */
1704static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1705 unsigned int op)
1706{
1707 /* Set sign */
1708 if (shift < 0) {
1709 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1710 shift = 0 - shift;
1711 } else {
1712 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1713 }
1714
1715 /* Set value */
1716 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1717 (unsigned char)shift;
1718
1719 /* Reset and set operation */
1720 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1721 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1722 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1723
1724 /* Set base offset as current */
1725 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1726}
1727
1728/* In the sram sw entry set sign and value of the user defined offset
1729 * generated to the classifier
1730 */
1731static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1732 unsigned int type, int offset,
1733 unsigned int op)
1734{
1735 /* Set sign */
1736 if (offset < 0) {
1737 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1738 offset = 0 - offset;
1739 } else {
1740 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1741 }
1742
1743 /* Set value */
1744 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1745 MVPP2_PRS_SRAM_UDF_MASK);
1746 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1747 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1748 MVPP2_PRS_SRAM_UDF_BITS)] &=
1749 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1750 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1751 MVPP2_PRS_SRAM_UDF_BITS)] |=
1752 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1753
1754 /* Set offset type */
1755 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1756 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1757 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1758
1759 /* Set offset operation */
1760 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1761 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1762 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1763
1764 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1765 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1766 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1767 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1768
1769 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1770 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1771 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1772
1773 /* Set base offset as current */
1774 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1775}
1776
1777/* Find parser flow entry */
1778static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
1779{
1780 struct mvpp2_prs_entry *pe;
1781 int tid;
1782
1783 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1784 if (!pe)
1785 return NULL;
1786 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
1787
1788 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1789 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1790 u8 bits;
1791
1792 if (!priv->prs_shadow[tid].valid ||
1793 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1794 continue;
1795
1796 pe->index = tid;
1797 mvpp2_prs_hw_read(priv, pe);
1798 bits = mvpp2_prs_sram_ai_get(pe);
1799
1800 /* Sram store classification lookup ID in AI bits [5:0] */
1801 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
1802 return pe;
1803 }
1804 kfree(pe);
1805
1806 return NULL;
1807}
1808
1809/* Return first free tcam index, seeking from start to end */
1810static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1811 unsigned char end)
1812{
1813 int tid;
1814
1815 if (start > end)
1816 swap(start, end);
1817
1818 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1819 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1820
1821 for (tid = start; tid <= end; tid++) {
1822 if (!priv->prs_shadow[tid].valid)
1823 return tid;
1824 }
1825
1826 return -EINVAL;
1827}
1828
1829/* Enable/disable dropping all mac da's */
1830static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1831{
1832 struct mvpp2_prs_entry pe;
1833
1834 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1835 /* Entry exist - update port only */
1836 pe.index = MVPP2_PE_DROP_ALL;
1837 mvpp2_prs_hw_read(priv, &pe);
1838 } else {
1839 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001840 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001841 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1842 pe.index = MVPP2_PE_DROP_ALL;
1843
1844 /* Non-promiscuous mode for all ports - DROP unknown packets */
1845 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1846 MVPP2_PRS_RI_DROP_MASK);
1847
1848 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1849 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1850
1851 /* Update shadow table */
1852 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1853
1854 /* Mask all ports */
1855 mvpp2_prs_tcam_port_map_set(&pe, 0);
1856 }
1857
1858 /* Update port mask */
1859 mvpp2_prs_tcam_port_set(&pe, port, add);
1860
1861 mvpp2_prs_hw_write(priv, &pe);
1862}
1863
1864/* Set port to promiscuous mode */
1865static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
1866{
1867 struct mvpp2_prs_entry pe;
1868
Joe Perchesdbedd442015-03-06 20:49:12 -08001869 /* Promiscuous mode - Accept unknown packets */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001870
1871 if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
1872 /* Entry exist - update port only */
1873 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1874 mvpp2_prs_hw_read(priv, &pe);
1875 } else {
1876 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001877 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001878 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1879 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1880
1881 /* Continue - set next lookup */
1882 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1883
1884 /* Set result info bits */
1885 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
1886 MVPP2_PRS_RI_L2_CAST_MASK);
1887
1888 /* Shift to ethertype */
1889 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1890 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1891
1892 /* Mask all ports */
1893 mvpp2_prs_tcam_port_map_set(&pe, 0);
1894
1895 /* Update shadow table */
1896 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1897 }
1898
1899 /* Update port mask */
1900 mvpp2_prs_tcam_port_set(&pe, port, add);
1901
1902 mvpp2_prs_hw_write(priv, &pe);
1903}
1904
1905/* Accept multicast */
1906static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
1907 bool add)
1908{
1909 struct mvpp2_prs_entry pe;
1910 unsigned char da_mc;
1911
1912 /* Ethernet multicast address first byte is
1913 * 0x01 for IPv4 and 0x33 for IPv6
1914 */
1915 da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
1916
1917 if (priv->prs_shadow[index].valid) {
1918 /* Entry exist - update port only */
1919 pe.index = index;
1920 mvpp2_prs_hw_read(priv, &pe);
1921 } else {
1922 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001923 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001924 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1925 pe.index = index;
1926
1927 /* Continue - set next lookup */
1928 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1929
1930 /* Set result info bits */
1931 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
1932 MVPP2_PRS_RI_L2_CAST_MASK);
1933
1934 /* Update tcam entry data first byte */
1935 mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
1936
1937 /* Shift to ethertype */
1938 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1939 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1940
1941 /* Mask all ports */
1942 mvpp2_prs_tcam_port_map_set(&pe, 0);
1943
1944 /* Update shadow table */
1945 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1946 }
1947
1948 /* Update port mask */
1949 mvpp2_prs_tcam_port_set(&pe, port, add);
1950
1951 mvpp2_prs_hw_write(priv, &pe);
1952}
1953
1954/* Set entry for dsa packets */
1955static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
1956 bool tagged, bool extend)
1957{
1958 struct mvpp2_prs_entry pe;
1959 int tid, shift;
1960
1961 if (extend) {
1962 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
1963 shift = 8;
1964 } else {
1965 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
1966 shift = 4;
1967 }
1968
1969 if (priv->prs_shadow[tid].valid) {
1970 /* Entry exist - update port only */
1971 pe.index = tid;
1972 mvpp2_prs_hw_read(priv, &pe);
1973 } else {
1974 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001975 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001976 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
1977 pe.index = tid;
1978
1979 /* Shift 4 bytes if DSA tag or 8 bytes in case of EDSA tag*/
1980 mvpp2_prs_sram_shift_set(&pe, shift,
1981 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1982
1983 /* Update shadow table */
1984 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
1985
1986 if (tagged) {
1987 /* Set tagged bit in DSA tag */
1988 mvpp2_prs_tcam_data_byte_set(&pe, 0,
1989 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
1990 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
1991 /* Clear all ai bits for next iteration */
1992 mvpp2_prs_sram_ai_update(&pe, 0,
1993 MVPP2_PRS_SRAM_AI_MASK);
1994 /* If packet is tagged continue check vlans */
1995 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
1996 } else {
1997 /* Set result info bits to 'no vlans' */
1998 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
1999 MVPP2_PRS_RI_VLAN_MASK);
2000 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2001 }
2002
2003 /* Mask all ports */
2004 mvpp2_prs_tcam_port_map_set(&pe, 0);
2005 }
2006
2007 /* Update port mask */
2008 mvpp2_prs_tcam_port_set(&pe, port, add);
2009
2010 mvpp2_prs_hw_write(priv, &pe);
2011}
2012
2013/* Set entry for dsa ethertype */
2014static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
2015 bool add, bool tagged, bool extend)
2016{
2017 struct mvpp2_prs_entry pe;
2018 int tid, shift, port_mask;
2019
2020 if (extend) {
2021 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
2022 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
2023 port_mask = 0;
2024 shift = 8;
2025 } else {
2026 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
2027 MVPP2_PE_ETYPE_DSA_UNTAGGED;
2028 port_mask = MVPP2_PRS_PORT_MASK;
2029 shift = 4;
2030 }
2031
2032 if (priv->prs_shadow[tid].valid) {
2033 /* Entry exist - update port only */
2034 pe.index = tid;
2035 mvpp2_prs_hw_read(priv, &pe);
2036 } else {
2037 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002038 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002039 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2040 pe.index = tid;
2041
2042 /* Set ethertype */
2043 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
2044 mvpp2_prs_match_etype(&pe, 2, 0);
2045
2046 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
2047 MVPP2_PRS_RI_DSA_MASK);
2048 /* Shift ethertype + 2 byte reserved + tag*/
2049 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
2050 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2051
2052 /* Update shadow table */
2053 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2054
2055 if (tagged) {
2056 /* Set tagged bit in DSA tag */
2057 mvpp2_prs_tcam_data_byte_set(&pe,
2058 MVPP2_ETH_TYPE_LEN + 2 + 3,
2059 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2060 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2061 /* Clear all ai bits for next iteration */
2062 mvpp2_prs_sram_ai_update(&pe, 0,
2063 MVPP2_PRS_SRAM_AI_MASK);
2064 /* If packet is tagged continue check vlans */
2065 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2066 } else {
2067 /* Set result info bits to 'no vlans' */
2068 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2069 MVPP2_PRS_RI_VLAN_MASK);
2070 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2071 }
2072 /* Mask/unmask all ports, depending on dsa type */
2073 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
2074 }
2075
2076 /* Update port mask */
2077 mvpp2_prs_tcam_port_set(&pe, port, add);
2078
2079 mvpp2_prs_hw_write(priv, &pe);
2080}
2081
2082/* Search for existing single/triple vlan entry */
2083static struct mvpp2_prs_entry *mvpp2_prs_vlan_find(struct mvpp2 *priv,
2084 unsigned short tpid, int ai)
2085{
2086 struct mvpp2_prs_entry *pe;
2087 int tid;
2088
2089 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2090 if (!pe)
2091 return NULL;
2092 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2093
2094 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2095 for (tid = MVPP2_PE_FIRST_FREE_TID;
2096 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2097 unsigned int ri_bits, ai_bits;
2098 bool match;
2099
2100 if (!priv->prs_shadow[tid].valid ||
2101 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2102 continue;
2103
2104 pe->index = tid;
2105
2106 mvpp2_prs_hw_read(priv, pe);
2107 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid));
2108 if (!match)
2109 continue;
2110
2111 /* Get vlan type */
2112 ri_bits = mvpp2_prs_sram_ri_get(pe);
2113 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2114
2115 /* Get current ai value from tcam */
2116 ai_bits = mvpp2_prs_tcam_ai_get(pe);
2117 /* Clear double vlan bit */
2118 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
2119
2120 if (ai != ai_bits)
2121 continue;
2122
2123 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2124 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2125 return pe;
2126 }
2127 kfree(pe);
2128
2129 return NULL;
2130}
2131
2132/* Add/update single/triple vlan entry */
2133static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
2134 unsigned int port_map)
2135{
2136 struct mvpp2_prs_entry *pe;
2137 int tid_aux, tid;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302138 int ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002139
2140 pe = mvpp2_prs_vlan_find(priv, tpid, ai);
2141
2142 if (!pe) {
2143 /* Create new tcam entry */
2144 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
2145 MVPP2_PE_FIRST_FREE_TID);
2146 if (tid < 0)
2147 return tid;
2148
2149 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2150 if (!pe)
2151 return -ENOMEM;
2152
2153 /* Get last double vlan tid */
2154 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2155 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2156 unsigned int ri_bits;
2157
2158 if (!priv->prs_shadow[tid_aux].valid ||
2159 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2160 continue;
2161
2162 pe->index = tid_aux;
2163 mvpp2_prs_hw_read(priv, pe);
2164 ri_bits = mvpp2_prs_sram_ri_get(pe);
2165 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2166 MVPP2_PRS_RI_VLAN_DOUBLE)
2167 break;
2168 }
2169
Sudip Mukherjee43737472014-11-01 16:59:34 +05302170 if (tid <= tid_aux) {
2171 ret = -EINVAL;
Markus Elfringf9fd0e32017-04-17 13:50:35 +02002172 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302173 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002174
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002175 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002176 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2177 pe->index = tid;
2178
2179 mvpp2_prs_match_etype(pe, 0, tpid);
2180
2181 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_L2);
2182 /* Shift 4 bytes - skip 1 vlan tag */
2183 mvpp2_prs_sram_shift_set(pe, MVPP2_VLAN_TAG_LEN,
2184 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2185 /* Clear all ai bits for next iteration */
2186 mvpp2_prs_sram_ai_update(pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2187
2188 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
2189 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_SINGLE,
2190 MVPP2_PRS_RI_VLAN_MASK);
2191 } else {
2192 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
2193 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_TRIPLE,
2194 MVPP2_PRS_RI_VLAN_MASK);
2195 }
2196 mvpp2_prs_tcam_ai_update(pe, ai, MVPP2_PRS_SRAM_AI_MASK);
2197
2198 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2199 }
2200 /* Update ports' mask */
2201 mvpp2_prs_tcam_port_map_set(pe, port_map);
2202
2203 mvpp2_prs_hw_write(priv, pe);
Markus Elfringf9fd0e32017-04-17 13:50:35 +02002204free_pe:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002205 kfree(pe);
2206
Sudip Mukherjee43737472014-11-01 16:59:34 +05302207 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002208}
2209
2210/* Get first free double vlan ai number */
2211static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2212{
2213 int i;
2214
2215 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2216 if (!priv->prs_double_vlans[i])
2217 return i;
2218 }
2219
2220 return -EINVAL;
2221}
2222
2223/* Search for existing double vlan entry */
2224static struct mvpp2_prs_entry *mvpp2_prs_double_vlan_find(struct mvpp2 *priv,
2225 unsigned short tpid1,
2226 unsigned short tpid2)
2227{
2228 struct mvpp2_prs_entry *pe;
2229 int tid;
2230
2231 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2232 if (!pe)
2233 return NULL;
2234 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2235
2236 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2237 for (tid = MVPP2_PE_FIRST_FREE_TID;
2238 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2239 unsigned int ri_mask;
2240 bool match;
2241
2242 if (!priv->prs_shadow[tid].valid ||
2243 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2244 continue;
2245
2246 pe->index = tid;
2247 mvpp2_prs_hw_read(priv, pe);
2248
2249 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid1))
2250 && mvpp2_prs_tcam_data_cmp(pe, 4, swab16(tpid2));
2251
2252 if (!match)
2253 continue;
2254
2255 ri_mask = mvpp2_prs_sram_ri_get(pe) & MVPP2_PRS_RI_VLAN_MASK;
2256 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
2257 return pe;
2258 }
2259 kfree(pe);
2260
2261 return NULL;
2262}
2263
2264/* Add or update double vlan entry */
2265static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2266 unsigned short tpid2,
2267 unsigned int port_map)
2268{
2269 struct mvpp2_prs_entry *pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302270 int tid_aux, tid, ai, ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002271
2272 pe = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
2273
2274 if (!pe) {
2275 /* Create new tcam entry */
2276 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2277 MVPP2_PE_LAST_FREE_TID);
2278 if (tid < 0)
2279 return tid;
2280
2281 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2282 if (!pe)
2283 return -ENOMEM;
2284
2285 /* Set ai value for new double vlan entry */
2286 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302287 if (ai < 0) {
2288 ret = ai;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002289 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302290 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002291
2292 /* Get first single/triple vlan tid */
2293 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2294 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2295 unsigned int ri_bits;
2296
2297 if (!priv->prs_shadow[tid_aux].valid ||
2298 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2299 continue;
2300
2301 pe->index = tid_aux;
2302 mvpp2_prs_hw_read(priv, pe);
2303 ri_bits = mvpp2_prs_sram_ri_get(pe);
2304 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2305 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2306 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2307 break;
2308 }
2309
Sudip Mukherjee43737472014-11-01 16:59:34 +05302310 if (tid >= tid_aux) {
2311 ret = -ERANGE;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002312 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302313 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002314
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002315 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002316 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2317 pe->index = tid;
2318
2319 priv->prs_double_vlans[ai] = true;
2320
2321 mvpp2_prs_match_etype(pe, 0, tpid1);
2322 mvpp2_prs_match_etype(pe, 4, tpid2);
2323
2324 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_VLAN);
2325 /* Shift 8 bytes - skip 2 vlan tags */
2326 mvpp2_prs_sram_shift_set(pe, 2 * MVPP2_VLAN_TAG_LEN,
2327 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2328 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2329 MVPP2_PRS_RI_VLAN_MASK);
2330 mvpp2_prs_sram_ai_update(pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
2331 MVPP2_PRS_SRAM_AI_MASK);
2332
2333 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2334 }
2335
2336 /* Update ports' mask */
2337 mvpp2_prs_tcam_port_map_set(pe, port_map);
2338 mvpp2_prs_hw_write(priv, pe);
Markus Elfringc9a7e122017-04-17 13:03:49 +02002339free_pe:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002340 kfree(pe);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302341 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002342}
2343
2344/* IPv4 header parsing for fragmentation and L4 offset */
2345static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2346 unsigned int ri, unsigned int ri_mask)
2347{
2348 struct mvpp2_prs_entry pe;
2349 int tid;
2350
2351 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2352 (proto != IPPROTO_IGMP))
2353 return -EINVAL;
2354
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002355 /* Not fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002356 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2357 MVPP2_PE_LAST_FREE_TID);
2358 if (tid < 0)
2359 return tid;
2360
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002361 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002362 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2363 pe.index = tid;
2364
2365 /* Set next lu to IPv4 */
2366 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2367 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2368 /* Set L4 offset */
2369 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2370 sizeof(struct iphdr) - 4,
2371 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2372 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2373 MVPP2_PRS_IPV4_DIP_AI_BIT);
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002374 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2375
2376 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00,
2377 MVPP2_PRS_TCAM_PROTO_MASK_L);
2378 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00,
2379 MVPP2_PRS_TCAM_PROTO_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002380
2381 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2382 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2383 /* Unmask all ports */
2384 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2385
2386 /* Update shadow table and hw entry */
2387 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2388 mvpp2_prs_hw_write(priv, &pe);
2389
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002390 /* Fragmented packet */
Marcin Wojtas3f518502014-07-10 16:52:13 -03002391 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2392 MVPP2_PE_LAST_FREE_TID);
2393 if (tid < 0)
2394 return tid;
2395
2396 pe.index = tid;
2397 /* Clear ri before updating */
2398 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2399 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2400 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2401
Stefan Chulskiaff3da32017-09-25 14:59:46 +02002402 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_TRUE,
2403 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2404
2405 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, 0x0);
2406 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, 0x0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002407
2408 /* Update shadow table and hw entry */
2409 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2410 mvpp2_prs_hw_write(priv, &pe);
2411
2412 return 0;
2413}
2414
2415/* IPv4 L3 multicast or broadcast */
2416static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2417{
2418 struct mvpp2_prs_entry pe;
2419 int mask, tid;
2420
2421 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2422 MVPP2_PE_LAST_FREE_TID);
2423 if (tid < 0)
2424 return tid;
2425
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002426 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002427 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2428 pe.index = tid;
2429
2430 switch (l3_cast) {
2431 case MVPP2_PRS_L3_MULTI_CAST:
2432 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2433 MVPP2_PRS_IPV4_MC_MASK);
2434 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2435 MVPP2_PRS_RI_L3_ADDR_MASK);
2436 break;
2437 case MVPP2_PRS_L3_BROAD_CAST:
2438 mask = MVPP2_PRS_IPV4_BC_MASK;
2439 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2440 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2441 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2442 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2443 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2444 MVPP2_PRS_RI_L3_ADDR_MASK);
2445 break;
2446 default:
2447 return -EINVAL;
2448 }
2449
2450 /* Finished: go to flowid generation */
2451 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2452 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2453
2454 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2455 MVPP2_PRS_IPV4_DIP_AI_BIT);
2456 /* Unmask all ports */
2457 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2458
2459 /* Update shadow table and hw entry */
2460 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2461 mvpp2_prs_hw_write(priv, &pe);
2462
2463 return 0;
2464}
2465
2466/* Set entries for protocols over IPv6 */
2467static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2468 unsigned int ri, unsigned int ri_mask)
2469{
2470 struct mvpp2_prs_entry pe;
2471 int tid;
2472
2473 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2474 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2475 return -EINVAL;
2476
2477 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2478 MVPP2_PE_LAST_FREE_TID);
2479 if (tid < 0)
2480 return tid;
2481
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002482 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002483 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2484 pe.index = tid;
2485
2486 /* Finished: go to flowid generation */
2487 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2488 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2489 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2490 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2491 sizeof(struct ipv6hdr) - 6,
2492 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2493
2494 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2495 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2496 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2497 /* Unmask all ports */
2498 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2499
2500 /* Write HW */
2501 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2502 mvpp2_prs_hw_write(priv, &pe);
2503
2504 return 0;
2505}
2506
2507/* IPv6 L3 multicast entry */
2508static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2509{
2510 struct mvpp2_prs_entry pe;
2511 int tid;
2512
2513 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2514 return -EINVAL;
2515
2516 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2517 MVPP2_PE_LAST_FREE_TID);
2518 if (tid < 0)
2519 return tid;
2520
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002521 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002522 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2523 pe.index = tid;
2524
2525 /* Finished: go to flowid generation */
2526 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2527 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2528 MVPP2_PRS_RI_L3_ADDR_MASK);
2529 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2530 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2531 /* Shift back to IPv6 NH */
2532 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2533
2534 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2535 MVPP2_PRS_IPV6_MC_MASK);
2536 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2537 /* Unmask all ports */
2538 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2539
2540 /* Update shadow table and hw entry */
2541 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2542 mvpp2_prs_hw_write(priv, &pe);
2543
2544 return 0;
2545}
2546
2547/* Parser per-port initialization */
2548static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2549 int lu_max, int offset)
2550{
2551 u32 val;
2552
2553 /* Set lookup ID */
2554 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2555 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2556 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2557 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2558
2559 /* Set maximum number of loops for packet received from port */
2560 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2561 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2562 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2563 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2564
2565 /* Set initial offset for packet header extraction for the first
2566 * searching loop
2567 */
2568 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2569 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2570 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2571 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2572}
2573
2574/* Default flow entries initialization for all ports */
2575static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2576{
2577 struct mvpp2_prs_entry pe;
2578 int port;
2579
2580 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002581 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002582 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2583 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2584
2585 /* Mask all ports */
2586 mvpp2_prs_tcam_port_map_set(&pe, 0);
2587
2588 /* Set flow ID*/
2589 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2590 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2591
2592 /* Update shadow table and hw entry */
2593 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2594 mvpp2_prs_hw_write(priv, &pe);
2595 }
2596}
2597
2598/* Set default entry for Marvell Header field */
2599static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2600{
2601 struct mvpp2_prs_entry pe;
2602
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002603 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002604
2605 pe.index = MVPP2_PE_MH_DEFAULT;
2606 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2607 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2608 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2609 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2610
2611 /* Unmask all ports */
2612 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2613
2614 /* Update shadow table and hw entry */
2615 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2616 mvpp2_prs_hw_write(priv, &pe);
2617}
2618
2619/* Set default entires (place holder) for promiscuous, non-promiscuous and
2620 * multicast MAC addresses
2621 */
2622static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2623{
2624 struct mvpp2_prs_entry pe;
2625
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002626 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002627
2628 /* Non-promiscuous mode for all ports - DROP unknown packets */
2629 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2630 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2631
2632 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2633 MVPP2_PRS_RI_DROP_MASK);
2634 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2635 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2636
2637 /* Unmask all ports */
2638 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2639
2640 /* Update shadow table and hw entry */
2641 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2642 mvpp2_prs_hw_write(priv, &pe);
2643
2644 /* place holders only - no ports */
2645 mvpp2_prs_mac_drop_all_set(priv, 0, false);
2646 mvpp2_prs_mac_promisc_set(priv, 0, false);
Antoine Tenart20746d72017-10-24 11:41:27 +02002647 mvpp2_prs_mac_multi_set(priv, 0, MVPP2_PE_MAC_MC_ALL, false);
2648 mvpp2_prs_mac_multi_set(priv, 0, MVPP2_PE_MAC_MC_IP6, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03002649}
2650
2651/* Set default entries for various types of dsa packets */
2652static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2653{
2654 struct mvpp2_prs_entry pe;
2655
2656 /* None tagged EDSA entry - place holder */
2657 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2658 MVPP2_PRS_EDSA);
2659
2660 /* Tagged EDSA entry - place holder */
2661 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2662
2663 /* None tagged DSA entry - place holder */
2664 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2665 MVPP2_PRS_DSA);
2666
2667 /* Tagged DSA entry - place holder */
2668 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2669
2670 /* None tagged EDSA ethertype entry - place holder*/
2671 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2672 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2673
2674 /* Tagged EDSA ethertype entry - place holder*/
2675 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2676 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2677
2678 /* None tagged DSA ethertype entry */
2679 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2680 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2681
2682 /* Tagged DSA ethertype entry */
2683 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2684 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2685
2686 /* Set default entry, in case DSA or EDSA tag not found */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002687 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002688 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2689 pe.index = MVPP2_PE_DSA_DEFAULT;
2690 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2691
2692 /* Shift 0 bytes */
2693 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2694 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2695
2696 /* Clear all sram ai bits for next iteration */
2697 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2698
2699 /* Unmask all ports */
2700 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2701
2702 mvpp2_prs_hw_write(priv, &pe);
2703}
2704
2705/* Match basic ethertypes */
2706static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2707{
2708 struct mvpp2_prs_entry pe;
2709 int tid;
2710
2711 /* Ethertype: PPPoE */
2712 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2713 MVPP2_PE_LAST_FREE_TID);
2714 if (tid < 0)
2715 return tid;
2716
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002717 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002718 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2719 pe.index = tid;
2720
2721 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2722
2723 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2724 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2725 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2726 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2727 MVPP2_PRS_RI_PPPOE_MASK);
2728
2729 /* Update shadow table and hw entry */
2730 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2731 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2732 priv->prs_shadow[pe.index].finish = false;
2733 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2734 MVPP2_PRS_RI_PPPOE_MASK);
2735 mvpp2_prs_hw_write(priv, &pe);
2736
2737 /* Ethertype: ARP */
2738 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2739 MVPP2_PE_LAST_FREE_TID);
2740 if (tid < 0)
2741 return tid;
2742
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002743 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002744 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2745 pe.index = tid;
2746
2747 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2748
2749 /* Generate flow in the next iteration*/
2750 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2751 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2752 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2753 MVPP2_PRS_RI_L3_PROTO_MASK);
2754 /* Set L3 offset */
2755 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2756 MVPP2_ETH_TYPE_LEN,
2757 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2758
2759 /* Update shadow table and hw entry */
2760 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2761 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2762 priv->prs_shadow[pe.index].finish = true;
2763 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2764 MVPP2_PRS_RI_L3_PROTO_MASK);
2765 mvpp2_prs_hw_write(priv, &pe);
2766
2767 /* Ethertype: LBTD */
2768 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2769 MVPP2_PE_LAST_FREE_TID);
2770 if (tid < 0)
2771 return tid;
2772
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002773 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002774 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2775 pe.index = tid;
2776
2777 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2778
2779 /* Generate flow in the next iteration*/
2780 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2781 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2782 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2783 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2784 MVPP2_PRS_RI_CPU_CODE_MASK |
2785 MVPP2_PRS_RI_UDF3_MASK);
2786 /* Set L3 offset */
2787 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2788 MVPP2_ETH_TYPE_LEN,
2789 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2790
2791 /* Update shadow table and hw entry */
2792 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2793 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2794 priv->prs_shadow[pe.index].finish = true;
2795 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2796 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2797 MVPP2_PRS_RI_CPU_CODE_MASK |
2798 MVPP2_PRS_RI_UDF3_MASK);
2799 mvpp2_prs_hw_write(priv, &pe);
2800
2801 /* Ethertype: IPv4 without options */
2802 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2803 MVPP2_PE_LAST_FREE_TID);
2804 if (tid < 0)
2805 return tid;
2806
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002807 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002808 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2809 pe.index = tid;
2810
2811 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2812 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2813 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2814 MVPP2_PRS_IPV4_HEAD_MASK |
2815 MVPP2_PRS_IPV4_IHL_MASK);
2816
2817 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2818 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2819 MVPP2_PRS_RI_L3_PROTO_MASK);
2820 /* Skip eth_type + 4 bytes of IP header */
2821 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2822 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2823 /* Set L3 offset */
2824 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2825 MVPP2_ETH_TYPE_LEN,
2826 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2827
2828 /* Update shadow table and hw entry */
2829 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2830 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2831 priv->prs_shadow[pe.index].finish = false;
2832 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2833 MVPP2_PRS_RI_L3_PROTO_MASK);
2834 mvpp2_prs_hw_write(priv, &pe);
2835
2836 /* Ethertype: IPv4 with options */
2837 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2838 MVPP2_PE_LAST_FREE_TID);
2839 if (tid < 0)
2840 return tid;
2841
2842 pe.index = tid;
2843
2844 /* Clear tcam data before updating */
2845 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2846 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2847
2848 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2849 MVPP2_PRS_IPV4_HEAD,
2850 MVPP2_PRS_IPV4_HEAD_MASK);
2851
2852 /* Clear ri before updating */
2853 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2854 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2855 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2856 MVPP2_PRS_RI_L3_PROTO_MASK);
2857
2858 /* Update shadow table and hw entry */
2859 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2860 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2861 priv->prs_shadow[pe.index].finish = false;
2862 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
2863 MVPP2_PRS_RI_L3_PROTO_MASK);
2864 mvpp2_prs_hw_write(priv, &pe);
2865
2866 /* Ethertype: IPv6 without options */
2867 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2868 MVPP2_PE_LAST_FREE_TID);
2869 if (tid < 0)
2870 return tid;
2871
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002872 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002873 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2874 pe.index = tid;
2875
2876 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
2877
2878 /* Skip DIP of IPV6 header */
2879 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
2880 MVPP2_MAX_L3_ADDR_SIZE,
2881 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2882 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2883 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2884 MVPP2_PRS_RI_L3_PROTO_MASK);
2885 /* Set L3 offset */
2886 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2887 MVPP2_ETH_TYPE_LEN,
2888 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2889
2890 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2891 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2892 priv->prs_shadow[pe.index].finish = false;
2893 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
2894 MVPP2_PRS_RI_L3_PROTO_MASK);
2895 mvpp2_prs_hw_write(priv, &pe);
2896
2897 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
2898 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2899 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2900 pe.index = MVPP2_PE_ETH_TYPE_UN;
2901
2902 /* Unmask all ports */
2903 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2904
2905 /* Generate flow in the next iteration*/
2906 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2907 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2908 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2909 MVPP2_PRS_RI_L3_PROTO_MASK);
2910 /* Set L3 offset even it's unknown L3 */
2911 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2912 MVPP2_ETH_TYPE_LEN,
2913 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2914
2915 /* Update shadow table and hw entry */
2916 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2917 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2918 priv->prs_shadow[pe.index].finish = true;
2919 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
2920 MVPP2_PRS_RI_L3_PROTO_MASK);
2921 mvpp2_prs_hw_write(priv, &pe);
2922
2923 return 0;
2924}
2925
2926/* Configure vlan entries and detect up to 2 successive VLAN tags.
2927 * Possible options:
2928 * 0x8100, 0x88A8
2929 * 0x8100, 0x8100
2930 * 0x8100
2931 * 0x88A8
2932 */
2933static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
2934{
2935 struct mvpp2_prs_entry pe;
2936 int err;
2937
2938 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
2939 MVPP2_PRS_DBL_VLANS_MAX,
2940 GFP_KERNEL);
2941 if (!priv->prs_double_vlans)
2942 return -ENOMEM;
2943
2944 /* Double VLAN: 0x8100, 0x88A8 */
2945 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
2946 MVPP2_PRS_PORT_MASK);
2947 if (err)
2948 return err;
2949
2950 /* Double VLAN: 0x8100, 0x8100 */
2951 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
2952 MVPP2_PRS_PORT_MASK);
2953 if (err)
2954 return err;
2955
2956 /* Single VLAN: 0x88a8 */
2957 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
2958 MVPP2_PRS_PORT_MASK);
2959 if (err)
2960 return err;
2961
2962 /* Single VLAN: 0x8100 */
2963 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
2964 MVPP2_PRS_PORT_MASK);
2965 if (err)
2966 return err;
2967
2968 /* Set default double vlan entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002969 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002970 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2971 pe.index = MVPP2_PE_VLAN_DBL;
2972
2973 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2974 /* Clear ai for next iterations */
2975 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2976 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2977 MVPP2_PRS_RI_VLAN_MASK);
2978
2979 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
2980 MVPP2_PRS_DBL_VLAN_AI_BIT);
2981 /* Unmask all ports */
2982 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2983
2984 /* Update shadow table and hw entry */
2985 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2986 mvpp2_prs_hw_write(priv, &pe);
2987
2988 /* Set default vlan none entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002989 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002990 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2991 pe.index = MVPP2_PE_VLAN_NONE;
2992
2993 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2994 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2995 MVPP2_PRS_RI_VLAN_MASK);
2996
2997 /* Unmask all ports */
2998 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2999
3000 /* Update shadow table and hw entry */
3001 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
3002 mvpp2_prs_hw_write(priv, &pe);
3003
3004 return 0;
3005}
3006
3007/* Set entries for PPPoE ethertype */
3008static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
3009{
3010 struct mvpp2_prs_entry pe;
3011 int tid;
3012
3013 /* IPv4 over PPPoE with options */
3014 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3015 MVPP2_PE_LAST_FREE_TID);
3016 if (tid < 0)
3017 return tid;
3018
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003019 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003020 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3021 pe.index = tid;
3022
3023 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
3024
3025 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3026 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
3027 MVPP2_PRS_RI_L3_PROTO_MASK);
3028 /* Skip eth_type + 4 bytes of IP header */
3029 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3030 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3031 /* Set L3 offset */
3032 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3033 MVPP2_ETH_TYPE_LEN,
3034 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3035
3036 /* Update shadow table and hw entry */
3037 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3038 mvpp2_prs_hw_write(priv, &pe);
3039
3040 /* IPv4 over PPPoE without options */
3041 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3042 MVPP2_PE_LAST_FREE_TID);
3043 if (tid < 0)
3044 return tid;
3045
3046 pe.index = tid;
3047
3048 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
3049 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
3050 MVPP2_PRS_IPV4_HEAD_MASK |
3051 MVPP2_PRS_IPV4_IHL_MASK);
3052
3053 /* Clear ri before updating */
3054 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
3055 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
3056 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
3057 MVPP2_PRS_RI_L3_PROTO_MASK);
3058
3059 /* Update shadow table and hw entry */
3060 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3061 mvpp2_prs_hw_write(priv, &pe);
3062
3063 /* IPv6 over PPPoE */
3064 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3065 MVPP2_PE_LAST_FREE_TID);
3066 if (tid < 0)
3067 return tid;
3068
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003069 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003070 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3071 pe.index = tid;
3072
3073 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
3074
3075 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3076 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3077 MVPP2_PRS_RI_L3_PROTO_MASK);
3078 /* Skip eth_type + 4 bytes of IPv6 header */
3079 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3080 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3081 /* Set L3 offset */
3082 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3083 MVPP2_ETH_TYPE_LEN,
3084 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3085
3086 /* Update shadow table and hw entry */
3087 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3088 mvpp2_prs_hw_write(priv, &pe);
3089
3090 /* Non-IP over PPPoE */
3091 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3092 MVPP2_PE_LAST_FREE_TID);
3093 if (tid < 0)
3094 return tid;
3095
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003096 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003097 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3098 pe.index = tid;
3099
3100 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3101 MVPP2_PRS_RI_L3_PROTO_MASK);
3102
3103 /* Finished: go to flowid generation */
3104 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3105 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3106 /* Set L3 offset even if it's unknown L3 */
3107 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3108 MVPP2_ETH_TYPE_LEN,
3109 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3110
3111 /* Update shadow table and hw entry */
3112 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3113 mvpp2_prs_hw_write(priv, &pe);
3114
3115 return 0;
3116}
3117
3118/* Initialize entries for IPv4 */
3119static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
3120{
3121 struct mvpp2_prs_entry pe;
3122 int err;
3123
3124 /* Set entries for TCP, UDP and IGMP over IPv4 */
3125 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
3126 MVPP2_PRS_RI_L4_PROTO_MASK);
3127 if (err)
3128 return err;
3129
3130 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
3131 MVPP2_PRS_RI_L4_PROTO_MASK);
3132 if (err)
3133 return err;
3134
3135 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
3136 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3137 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3138 MVPP2_PRS_RI_CPU_CODE_MASK |
3139 MVPP2_PRS_RI_UDF3_MASK);
3140 if (err)
3141 return err;
3142
3143 /* IPv4 Broadcast */
3144 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
3145 if (err)
3146 return err;
3147
3148 /* IPv4 Multicast */
3149 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3150 if (err)
3151 return err;
3152
3153 /* Default IPv4 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003154 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003155 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3156 pe.index = MVPP2_PE_IP4_PROTO_UN;
3157
3158 /* Set next lu to IPv4 */
3159 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3160 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3161 /* Set L4 offset */
3162 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3163 sizeof(struct iphdr) - 4,
3164 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3165 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3166 MVPP2_PRS_IPV4_DIP_AI_BIT);
3167 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3168 MVPP2_PRS_RI_L4_PROTO_MASK);
3169
3170 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3171 /* Unmask all ports */
3172 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3173
3174 /* Update shadow table and hw entry */
3175 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3176 mvpp2_prs_hw_write(priv, &pe);
3177
3178 /* Default IPv4 entry for unicast address */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003179 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003180 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3181 pe.index = MVPP2_PE_IP4_ADDR_UN;
3182
3183 /* Finished: go to flowid generation */
3184 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3185 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3186 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3187 MVPP2_PRS_RI_L3_ADDR_MASK);
3188
3189 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3190 MVPP2_PRS_IPV4_DIP_AI_BIT);
3191 /* Unmask all ports */
3192 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3193
3194 /* Update shadow table and hw entry */
3195 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3196 mvpp2_prs_hw_write(priv, &pe);
3197
3198 return 0;
3199}
3200
3201/* Initialize entries for IPv6 */
3202static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3203{
3204 struct mvpp2_prs_entry pe;
3205 int tid, err;
3206
3207 /* Set entries for TCP, UDP and ICMP over IPv6 */
3208 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3209 MVPP2_PRS_RI_L4_TCP,
3210 MVPP2_PRS_RI_L4_PROTO_MASK);
3211 if (err)
3212 return err;
3213
3214 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3215 MVPP2_PRS_RI_L4_UDP,
3216 MVPP2_PRS_RI_L4_PROTO_MASK);
3217 if (err)
3218 return err;
3219
3220 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3221 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3222 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3223 MVPP2_PRS_RI_CPU_CODE_MASK |
3224 MVPP2_PRS_RI_UDF3_MASK);
3225 if (err)
3226 return err;
3227
3228 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3229 /* Result Info: UDF7=1, DS lite */
3230 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3231 MVPP2_PRS_RI_UDF7_IP6_LITE,
3232 MVPP2_PRS_RI_UDF7_MASK);
3233 if (err)
3234 return err;
3235
3236 /* IPv6 multicast */
3237 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3238 if (err)
3239 return err;
3240
3241 /* Entry for checking hop limit */
3242 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3243 MVPP2_PE_LAST_FREE_TID);
3244 if (tid < 0)
3245 return tid;
3246
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003247 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003248 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3249 pe.index = tid;
3250
3251 /* Finished: go to flowid generation */
3252 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3253 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3254 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3255 MVPP2_PRS_RI_DROP_MASK,
3256 MVPP2_PRS_RI_L3_PROTO_MASK |
3257 MVPP2_PRS_RI_DROP_MASK);
3258
3259 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3260 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3261 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3262
3263 /* Update shadow table and hw entry */
3264 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3265 mvpp2_prs_hw_write(priv, &pe);
3266
3267 /* Default IPv6 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003268 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003269 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3270 pe.index = MVPP2_PE_IP6_PROTO_UN;
3271
3272 /* Finished: go to flowid generation */
3273 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3274 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3275 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3276 MVPP2_PRS_RI_L4_PROTO_MASK);
3277 /* Set L4 offset relatively to our current place */
3278 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3279 sizeof(struct ipv6hdr) - 4,
3280 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3281
3282 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3283 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3284 /* Unmask all ports */
3285 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3286
3287 /* Update shadow table and hw entry */
3288 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3289 mvpp2_prs_hw_write(priv, &pe);
3290
3291 /* Default IPv6 entry for unknown ext protocols */
3292 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3293 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3294 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3295
3296 /* Finished: go to flowid generation */
3297 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3298 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3299 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3300 MVPP2_PRS_RI_L4_PROTO_MASK);
3301
3302 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3303 MVPP2_PRS_IPV6_EXT_AI_BIT);
3304 /* Unmask all ports */
3305 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3306
3307 /* Update shadow table and hw entry */
3308 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3309 mvpp2_prs_hw_write(priv, &pe);
3310
3311 /* Default IPv6 entry for unicast address */
3312 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3313 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3314 pe.index = MVPP2_PE_IP6_ADDR_UN;
3315
3316 /* Finished: go to IPv6 again */
3317 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3318 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3319 MVPP2_PRS_RI_L3_ADDR_MASK);
3320 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3321 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3322 /* Shift back to IPV6 NH */
3323 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3324
3325 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3326 /* Unmask all ports */
3327 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3328
3329 /* Update shadow table and hw entry */
3330 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3331 mvpp2_prs_hw_write(priv, &pe);
3332
3333 return 0;
3334}
3335
3336/* Parser default initialization */
3337static int mvpp2_prs_default_init(struct platform_device *pdev,
3338 struct mvpp2 *priv)
3339{
3340 int err, index, i;
3341
3342 /* Enable tcam table */
3343 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3344
3345 /* Clear all tcam and sram entries */
3346 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3347 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3348 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3349 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3350
3351 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3352 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3353 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3354 }
3355
3356 /* Invalidate all tcam entries */
3357 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3358 mvpp2_prs_hw_inv(priv, index);
3359
3360 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
Markus Elfring37df25e2017-04-17 09:12:34 +02003361 sizeof(*priv->prs_shadow),
Marcin Wojtas3f518502014-07-10 16:52:13 -03003362 GFP_KERNEL);
3363 if (!priv->prs_shadow)
3364 return -ENOMEM;
3365
3366 /* Always start from lookup = 0 */
3367 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3368 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3369 MVPP2_PRS_PORT_LU_MAX, 0);
3370
3371 mvpp2_prs_def_flow_init(priv);
3372
3373 mvpp2_prs_mh_init(priv);
3374
3375 mvpp2_prs_mac_init(priv);
3376
3377 mvpp2_prs_dsa_init(priv);
3378
3379 err = mvpp2_prs_etype_init(priv);
3380 if (err)
3381 return err;
3382
3383 err = mvpp2_prs_vlan_init(pdev, priv);
3384 if (err)
3385 return err;
3386
3387 err = mvpp2_prs_pppoe_init(priv);
3388 if (err)
3389 return err;
3390
3391 err = mvpp2_prs_ip6_init(priv);
3392 if (err)
3393 return err;
3394
3395 err = mvpp2_prs_ip4_init(priv);
3396 if (err)
3397 return err;
3398
3399 return 0;
3400}
3401
3402/* Compare MAC DA with tcam entry data */
3403static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3404 const u8 *da, unsigned char *mask)
3405{
3406 unsigned char tcam_byte, tcam_mask;
3407 int index;
3408
3409 for (index = 0; index < ETH_ALEN; index++) {
3410 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3411 if (tcam_mask != mask[index])
3412 return false;
3413
3414 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3415 return false;
3416 }
3417
3418 return true;
3419}
3420
3421/* Find tcam entry with matched pair <MAC DA, port> */
3422static struct mvpp2_prs_entry *
3423mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3424 unsigned char *mask, int udf_type)
3425{
3426 struct mvpp2_prs_entry *pe;
3427 int tid;
3428
Antoine Tenart239dd4e2017-10-24 11:41:28 +02003429 pe = kzalloc(sizeof(*pe), GFP_ATOMIC);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003430 if (!pe)
3431 return NULL;
3432 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3433
3434 /* Go through the all entires with MVPP2_PRS_LU_MAC */
3435 for (tid = MVPP2_PE_FIRST_FREE_TID;
3436 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3437 unsigned int entry_pmap;
3438
3439 if (!priv->prs_shadow[tid].valid ||
3440 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3441 (priv->prs_shadow[tid].udf != udf_type))
3442 continue;
3443
3444 pe->index = tid;
3445 mvpp2_prs_hw_read(priv, pe);
3446 entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
3447
3448 if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
3449 entry_pmap == pmap)
3450 return pe;
3451 }
3452 kfree(pe);
3453
3454 return NULL;
3455}
3456
3457/* Update parser's mac da entry */
3458static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
3459 const u8 *da, bool add)
3460{
3461 struct mvpp2_prs_entry *pe;
3462 unsigned int pmap, len, ri;
3463 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
3464 int tid;
3465
3466 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
3467 pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
3468 MVPP2_PRS_UDF_MAC_DEF);
3469
3470 /* No such entry */
3471 if (!pe) {
3472 if (!add)
3473 return 0;
3474
3475 /* Create new TCAM entry */
3476 /* Find first range mac entry*/
3477 for (tid = MVPP2_PE_FIRST_FREE_TID;
3478 tid <= MVPP2_PE_LAST_FREE_TID; tid++)
3479 if (priv->prs_shadow[tid].valid &&
3480 (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
3481 (priv->prs_shadow[tid].udf ==
3482 MVPP2_PRS_UDF_MAC_RANGE))
3483 break;
3484
3485 /* Go through the all entries from first to last */
3486 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3487 tid - 1);
3488 if (tid < 0)
3489 return tid;
3490
Antoine Tenart239dd4e2017-10-24 11:41:28 +02003491 pe = kzalloc(sizeof(*pe), GFP_ATOMIC);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003492 if (!pe)
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303493 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003494 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3495 pe->index = tid;
3496
3497 /* Mask all ports */
3498 mvpp2_prs_tcam_port_map_set(pe, 0);
3499 }
3500
3501 /* Update port mask */
3502 mvpp2_prs_tcam_port_set(pe, port, add);
3503
3504 /* Invalidate the entry if no ports are left enabled */
3505 pmap = mvpp2_prs_tcam_port_map_get(pe);
3506 if (pmap == 0) {
3507 if (add) {
3508 kfree(pe);
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303509 return -EINVAL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003510 }
3511 mvpp2_prs_hw_inv(priv, pe->index);
3512 priv->prs_shadow[pe->index].valid = false;
3513 kfree(pe);
3514 return 0;
3515 }
3516
3517 /* Continue - set next lookup */
3518 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
3519
3520 /* Set match on DA */
3521 len = ETH_ALEN;
3522 while (len--)
3523 mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
3524
3525 /* Set result info bits */
3526 if (is_broadcast_ether_addr(da))
3527 ri = MVPP2_PRS_RI_L2_BCAST;
3528 else if (is_multicast_ether_addr(da))
3529 ri = MVPP2_PRS_RI_L2_MCAST;
3530 else
3531 ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
3532
3533 mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3534 MVPP2_PRS_RI_MAC_ME_MASK);
3535 mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3536 MVPP2_PRS_RI_MAC_ME_MASK);
3537
3538 /* Shift to ethertype */
3539 mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
3540 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3541
3542 /* Update shadow table and hw entry */
3543 priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
3544 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
3545 mvpp2_prs_hw_write(priv, pe);
3546
3547 kfree(pe);
3548
3549 return 0;
3550}
3551
3552static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3553{
3554 struct mvpp2_port *port = netdev_priv(dev);
3555 int err;
3556
3557 /* Remove old parser entry */
3558 err = mvpp2_prs_mac_da_accept(port->priv, port->id, dev->dev_addr,
3559 false);
3560 if (err)
3561 return err;
3562
3563 /* Add new parser entry */
3564 err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
3565 if (err)
3566 return err;
3567
3568 /* Set addr in the device */
3569 ether_addr_copy(dev->dev_addr, da);
3570
3571 return 0;
3572}
3573
3574/* Delete all port's multicast simple (not range) entries */
3575static void mvpp2_prs_mcast_del_all(struct mvpp2 *priv, int port)
3576{
3577 struct mvpp2_prs_entry pe;
3578 int index, tid;
3579
3580 for (tid = MVPP2_PE_FIRST_FREE_TID;
3581 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3582 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3583
3584 if (!priv->prs_shadow[tid].valid ||
3585 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3586 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3587 continue;
3588
3589 /* Only simple mac entries */
3590 pe.index = tid;
3591 mvpp2_prs_hw_read(priv, &pe);
3592
3593 /* Read mac addr from entry */
3594 for (index = 0; index < ETH_ALEN; index++)
3595 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3596 &da_mask[index]);
3597
3598 if (is_multicast_ether_addr(da) && !is_broadcast_ether_addr(da))
3599 /* Delete this entry */
3600 mvpp2_prs_mac_da_accept(priv, port, da, false);
3601 }
3602}
3603
3604static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3605{
3606 switch (type) {
3607 case MVPP2_TAG_TYPE_EDSA:
3608 /* Add port to EDSA entries */
3609 mvpp2_prs_dsa_tag_set(priv, port, true,
3610 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3611 mvpp2_prs_dsa_tag_set(priv, port, true,
3612 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3613 /* Remove port from DSA entries */
3614 mvpp2_prs_dsa_tag_set(priv, port, false,
3615 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3616 mvpp2_prs_dsa_tag_set(priv, port, false,
3617 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3618 break;
3619
3620 case MVPP2_TAG_TYPE_DSA:
3621 /* Add port to DSA entries */
3622 mvpp2_prs_dsa_tag_set(priv, port, true,
3623 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3624 mvpp2_prs_dsa_tag_set(priv, port, true,
3625 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3626 /* Remove port from EDSA entries */
3627 mvpp2_prs_dsa_tag_set(priv, port, false,
3628 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3629 mvpp2_prs_dsa_tag_set(priv, port, false,
3630 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3631 break;
3632
3633 case MVPP2_TAG_TYPE_MH:
3634 case MVPP2_TAG_TYPE_NONE:
3635 /* Remove port form EDSA and DSA entries */
3636 mvpp2_prs_dsa_tag_set(priv, port, false,
3637 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3638 mvpp2_prs_dsa_tag_set(priv, port, false,
3639 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3640 mvpp2_prs_dsa_tag_set(priv, port, false,
3641 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3642 mvpp2_prs_dsa_tag_set(priv, port, false,
3643 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3644 break;
3645
3646 default:
3647 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
3648 return -EINVAL;
3649 }
3650
3651 return 0;
3652}
3653
3654/* Set prs flow for the port */
3655static int mvpp2_prs_def_flow(struct mvpp2_port *port)
3656{
3657 struct mvpp2_prs_entry *pe;
3658 int tid;
3659
3660 pe = mvpp2_prs_flow_find(port->priv, port->id);
3661
3662 /* Such entry not exist */
3663 if (!pe) {
3664 /* Go through the all entires from last to first */
3665 tid = mvpp2_prs_tcam_first_free(port->priv,
3666 MVPP2_PE_LAST_FREE_TID,
3667 MVPP2_PE_FIRST_FREE_TID);
3668 if (tid < 0)
3669 return tid;
3670
3671 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3672 if (!pe)
3673 return -ENOMEM;
3674
3675 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
3676 pe->index = tid;
3677
3678 /* Set flow ID*/
3679 mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
3680 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
3681
3682 /* Update shadow table */
3683 mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
3684 }
3685
3686 mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
3687 mvpp2_prs_hw_write(port->priv, pe);
3688 kfree(pe);
3689
3690 return 0;
3691}
3692
3693/* Classifier configuration routines */
3694
3695/* Update classification flow table registers */
3696static void mvpp2_cls_flow_write(struct mvpp2 *priv,
3697 struct mvpp2_cls_flow_entry *fe)
3698{
3699 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
3700 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
3701 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
3702 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
3703}
3704
3705/* Update classification lookup table register */
3706static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
3707 struct mvpp2_cls_lookup_entry *le)
3708{
3709 u32 val;
3710
3711 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
3712 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
3713 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
3714}
3715
3716/* Classifier default initialization */
3717static void mvpp2_cls_init(struct mvpp2 *priv)
3718{
3719 struct mvpp2_cls_lookup_entry le;
3720 struct mvpp2_cls_flow_entry fe;
3721 int index;
3722
3723 /* Enable classifier */
3724 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
3725
3726 /* Clear classifier flow table */
Arnd Bergmanne8f967c2016-11-24 17:28:12 +01003727 memset(&fe.data, 0, sizeof(fe.data));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003728 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
3729 fe.index = index;
3730 mvpp2_cls_flow_write(priv, &fe);
3731 }
3732
3733 /* Clear classifier lookup table */
3734 le.data = 0;
3735 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
3736 le.lkpid = index;
3737 le.way = 0;
3738 mvpp2_cls_lookup_write(priv, &le);
3739
3740 le.way = 1;
3741 mvpp2_cls_lookup_write(priv, &le);
3742 }
3743}
3744
3745static void mvpp2_cls_port_config(struct mvpp2_port *port)
3746{
3747 struct mvpp2_cls_lookup_entry le;
3748 u32 val;
3749
3750 /* Set way for the port */
3751 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
3752 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
3753 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
3754
3755 /* Pick the entry to be accessed in lookup ID decoding table
3756 * according to the way and lkpid.
3757 */
3758 le.lkpid = port->id;
3759 le.way = 0;
3760 le.data = 0;
3761
3762 /* Set initial CPU queue for receiving packets */
3763 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
3764 le.data |= port->first_rxq;
3765
3766 /* Disable classification engines */
3767 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
3768
3769 /* Update lookup ID table entry */
3770 mvpp2_cls_lookup_write(port->priv, &le);
3771}
3772
3773/* Set CPU queue number for oversize packets */
3774static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
3775{
3776 u32 val;
3777
3778 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
3779 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
3780
3781 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
3782 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
3783
3784 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
3785 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
3786 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
3787}
3788
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003789static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
3790{
3791 if (likely(pool->frag_size <= PAGE_SIZE))
3792 return netdev_alloc_frag(pool->frag_size);
3793 else
3794 return kmalloc(pool->frag_size, GFP_ATOMIC);
3795}
3796
3797static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
3798{
3799 if (likely(pool->frag_size <= PAGE_SIZE))
3800 skb_free_frag(data);
3801 else
3802 kfree(data);
3803}
3804
Marcin Wojtas3f518502014-07-10 16:52:13 -03003805/* Buffer Manager configuration routines */
3806
3807/* Create pool */
3808static int mvpp2_bm_pool_create(struct platform_device *pdev,
3809 struct mvpp2 *priv,
3810 struct mvpp2_bm_pool *bm_pool, int size)
3811{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003812 u32 val;
3813
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003814 /* Number of buffer pointers must be a multiple of 16, as per
3815 * hardware constraints
3816 */
3817 if (!IS_ALIGNED(size, 16))
3818 return -EINVAL;
3819
3820 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
3821 * bytes per buffer pointer
3822 */
3823 if (priv->hw_version == MVPP21)
3824 bm_pool->size_bytes = 2 * sizeof(u32) * size;
3825 else
3826 bm_pool->size_bytes = 2 * sizeof(u64) * size;
3827
3828 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003829 &bm_pool->dma_addr,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003830 GFP_KERNEL);
3831 if (!bm_pool->virt_addr)
3832 return -ENOMEM;
3833
Thomas Petazzonid3158802017-02-21 11:28:13 +01003834 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
3835 MVPP2_BM_POOL_PTR_ALIGN)) {
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003836 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
3837 bm_pool->virt_addr, bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003838 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
3839 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
3840 return -ENOMEM;
3841 }
3842
3843 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003844 lower_32_bits(bm_pool->dma_addr));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003845 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
3846
3847 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3848 val |= MVPP2_BM_START_MASK;
3849 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3850
3851 bm_pool->type = MVPP2_BM_FREE;
3852 bm_pool->size = size;
3853 bm_pool->pkt_size = 0;
3854 bm_pool->buf_num = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003855
3856 return 0;
3857}
3858
3859/* Set pool buffer size */
3860static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
3861 struct mvpp2_bm_pool *bm_pool,
3862 int buf_size)
3863{
3864 u32 val;
3865
3866 bm_pool->buf_size = buf_size;
3867
3868 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
3869 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
3870}
3871
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003872static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
3873 struct mvpp2_bm_pool *bm_pool,
3874 dma_addr_t *dma_addr,
3875 phys_addr_t *phys_addr)
3876{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02003877 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01003878
3879 *dma_addr = mvpp2_percpu_read(priv, cpu,
3880 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
3881 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003882
3883 if (priv->hw_version == MVPP22) {
3884 u32 val;
3885 u32 dma_addr_highbits, phys_addr_highbits;
3886
Thomas Petazzonia7868412017-03-07 16:53:13 +01003887 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003888 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
3889 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
3890 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
3891
3892 if (sizeof(dma_addr_t) == 8)
3893 *dma_addr |= (u64)dma_addr_highbits << 32;
3894
3895 if (sizeof(phys_addr_t) == 8)
3896 *phys_addr |= (u64)phys_addr_highbits << 32;
3897 }
Thomas Petazzonia704bb52017-06-10 23:18:22 +02003898
3899 put_cpu();
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003900}
3901
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003902/* Free all buffers from the pool */
Marcin Wojtas4229d502015-12-03 15:20:50 +01003903static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
3904 struct mvpp2_bm_pool *bm_pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003905{
3906 int i;
3907
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003908 for (i = 0; i < bm_pool->buf_num; i++) {
Thomas Petazzoni20396132017-03-07 16:53:00 +01003909 dma_addr_t buf_dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003910 phys_addr_t buf_phys_addr;
3911 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003912
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003913 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
3914 &buf_dma_addr, &buf_phys_addr);
Marcin Wojtas4229d502015-12-03 15:20:50 +01003915
Thomas Petazzoni20396132017-03-07 16:53:00 +01003916 dma_unmap_single(dev, buf_dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01003917 bm_pool->buf_size, DMA_FROM_DEVICE);
3918
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003919 data = (void *)phys_to_virt(buf_phys_addr);
3920 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003921 break;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003922
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003923 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003924 }
3925
3926 /* Update BM driver with number of buffers removed from pool */
3927 bm_pool->buf_num -= i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003928}
3929
3930/* Cleanup pool */
3931static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
3932 struct mvpp2 *priv,
3933 struct mvpp2_bm_pool *bm_pool)
3934{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003935 u32 val;
3936
Marcin Wojtas4229d502015-12-03 15:20:50 +01003937 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03003938 if (bm_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003939 WARN(1, "cannot free all buffers in pool %d\n", bm_pool->id);
3940 return 0;
3941 }
3942
3943 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3944 val |= MVPP2_BM_STOP_MASK;
3945 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3946
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003947 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003948 bm_pool->virt_addr,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003949 bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003950 return 0;
3951}
3952
3953static int mvpp2_bm_pools_init(struct platform_device *pdev,
3954 struct mvpp2 *priv)
3955{
3956 int i, err, size;
3957 struct mvpp2_bm_pool *bm_pool;
3958
3959 /* Create all pools with maximum size */
3960 size = MVPP2_BM_POOL_SIZE_MAX;
3961 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3962 bm_pool = &priv->bm_pools[i];
3963 bm_pool->id = i;
3964 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
3965 if (err)
3966 goto err_unroll_pools;
3967 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
3968 }
3969 return 0;
3970
3971err_unroll_pools:
3972 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
3973 for (i = i - 1; i >= 0; i--)
3974 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
3975 return err;
3976}
3977
3978static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
3979{
3980 int i, err;
3981
3982 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3983 /* Mask BM all interrupts */
3984 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
3985 /* Clear BM cause register */
3986 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
3987 }
3988
3989 /* Allocate and initialize BM pools */
3990 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
Markus Elfring81f915e2017-04-17 09:06:33 +02003991 sizeof(*priv->bm_pools), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003992 if (!priv->bm_pools)
3993 return -ENOMEM;
3994
3995 err = mvpp2_bm_pools_init(pdev, priv);
3996 if (err < 0)
3997 return err;
3998 return 0;
3999}
4000
4001/* Attach long pool to rxq */
4002static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
4003 int lrxq, int long_pool)
4004{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004005 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004006 int prxq;
4007
4008 /* Get queue physical ID */
4009 prxq = port->rxqs[lrxq]->id;
4010
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004011 if (port->priv->hw_version == MVPP21)
4012 mask = MVPP21_RXQ_POOL_LONG_MASK;
4013 else
4014 mask = MVPP22_RXQ_POOL_LONG_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004015
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004016 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4017 val &= ~mask;
4018 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004019 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4020}
4021
4022/* Attach short pool to rxq */
4023static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
4024 int lrxq, int short_pool)
4025{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004026 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004027 int prxq;
4028
4029 /* Get queue physical ID */
4030 prxq = port->rxqs[lrxq]->id;
4031
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004032 if (port->priv->hw_version == MVPP21)
4033 mask = MVPP21_RXQ_POOL_SHORT_MASK;
4034 else
4035 mask = MVPP22_RXQ_POOL_SHORT_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004036
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01004037 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4038 val &= ~mask;
4039 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004040 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4041}
4042
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004043static void *mvpp2_buf_alloc(struct mvpp2_port *port,
4044 struct mvpp2_bm_pool *bm_pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004045 dma_addr_t *buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004046 phys_addr_t *buf_phys_addr,
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004047 gfp_t gfp_mask)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004048{
Thomas Petazzoni20396132017-03-07 16:53:00 +01004049 dma_addr_t dma_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004050 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004051
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004052 data = mvpp2_frag_alloc(bm_pool);
4053 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004054 return NULL;
4055
Thomas Petazzoni20396132017-03-07 16:53:00 +01004056 dma_addr = dma_map_single(port->dev->dev.parent, data,
4057 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
4058 DMA_FROM_DEVICE);
4059 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004060 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004061 return NULL;
4062 }
Thomas Petazzoni20396132017-03-07 16:53:00 +01004063 *buf_dma_addr = dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004064 *buf_phys_addr = virt_to_phys(data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004065
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004066 return data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004067}
4068
Marcin Wojtas3f518502014-07-10 16:52:13 -03004069/* Release buffer to BM */
4070static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004071 dma_addr_t buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004072 phys_addr_t buf_phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004073{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004074 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01004075
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004076 if (port->priv->hw_version == MVPP22) {
4077 u32 val = 0;
4078
4079 if (sizeof(dma_addr_t) == 8)
4080 val |= upper_32_bits(buf_dma_addr) &
4081 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
4082
4083 if (sizeof(phys_addr_t) == 8)
4084 val |= (upper_32_bits(buf_phys_addr)
4085 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
4086 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
4087
Thomas Petazzonia7868412017-03-07 16:53:13 +01004088 mvpp2_percpu_write(port->priv, cpu,
4089 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004090 }
4091
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004092 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
4093 * returned in the "cookie" field of the RX
4094 * descriptor. Instead of storing the virtual address, we
4095 * store the physical address
4096 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004097 mvpp2_percpu_write(port->priv, cpu,
4098 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
4099 mvpp2_percpu_write(port->priv, cpu,
4100 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004101
4102 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03004103}
4104
Marcin Wojtas3f518502014-07-10 16:52:13 -03004105/* Allocate buffers for the pool */
4106static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
4107 struct mvpp2_bm_pool *bm_pool, int buf_num)
4108{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004109 int i, buf_size, total_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01004110 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004111 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004112 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004113
4114 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
4115 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
4116
4117 if (buf_num < 0 ||
4118 (buf_num + bm_pool->buf_num > bm_pool->size)) {
4119 netdev_err(port->dev,
4120 "cannot allocate %d buffers for pool %d\n",
4121 buf_num, bm_pool->id);
4122 return 0;
4123 }
4124
Marcin Wojtas3f518502014-07-10 16:52:13 -03004125 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004126 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
4127 &phys_addr, GFP_KERNEL);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004128 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004129 break;
4130
Thomas Petazzoni20396132017-03-07 16:53:00 +01004131 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004132 phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004133 }
4134
4135 /* Update BM driver with number of buffers added to pool */
4136 bm_pool->buf_num += i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004137
4138 netdev_dbg(port->dev,
4139 "%s pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
4140 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4141 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4142
4143 netdev_dbg(port->dev,
4144 "%s pool %d: %d of %d buffers added\n",
4145 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4146 bm_pool->id, i, buf_num);
4147 return i;
4148}
4149
4150/* Notify the driver that BM pool is being used as specific type and return the
4151 * pool pointer on success
4152 */
4153static struct mvpp2_bm_pool *
4154mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
4155 int pkt_size)
4156{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004157 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4158 int num;
4159
4160 if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
4161 netdev_err(port->dev, "mixing pool types is forbidden\n");
4162 return NULL;
4163 }
4164
Marcin Wojtas3f518502014-07-10 16:52:13 -03004165 if (new_pool->type == MVPP2_BM_FREE)
4166 new_pool->type = type;
4167
4168 /* Allocate buffers in case BM pool is used as long pool, but packet
4169 * size doesn't match MTU or BM pool hasn't being used yet
4170 */
4171 if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
4172 (new_pool->pkt_size == 0)) {
4173 int pkts_num;
4174
4175 /* Set default buffer number or free all the buffers in case
4176 * the pool is not empty
4177 */
4178 pkts_num = new_pool->buf_num;
4179 if (pkts_num == 0)
4180 pkts_num = type == MVPP2_BM_SWF_LONG ?
4181 MVPP2_BM_LONG_BUF_NUM :
4182 MVPP2_BM_SHORT_BUF_NUM;
4183 else
Marcin Wojtas4229d502015-12-03 15:20:50 +01004184 mvpp2_bm_bufs_free(port->dev->dev.parent,
4185 port->priv, new_pool);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004186
4187 new_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004188 new_pool->frag_size =
4189 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4190 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004191
4192 /* Allocate buffers for this pool */
4193 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4194 if (num != pkts_num) {
4195 WARN(1, "pool %d: %d of %d allocated\n",
4196 new_pool->id, num, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004197 return NULL;
4198 }
4199 }
4200
4201 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4202 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4203
Marcin Wojtas3f518502014-07-10 16:52:13 -03004204 return new_pool;
4205}
4206
4207/* Initialize pools for swf */
4208static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4209{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004210 int rxq;
4211
4212 if (!port->pool_long) {
4213 port->pool_long =
4214 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
4215 MVPP2_BM_SWF_LONG,
4216 port->pkt_size);
4217 if (!port->pool_long)
4218 return -ENOMEM;
4219
Marcin Wojtas3f518502014-07-10 16:52:13 -03004220 port->pool_long->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004221
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004222 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004223 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4224 }
4225
4226 if (!port->pool_short) {
4227 port->pool_short =
4228 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_SHORT_POOL,
4229 MVPP2_BM_SWF_SHORT,
4230 MVPP2_BM_SHORT_PKT_SIZE);
4231 if (!port->pool_short)
4232 return -ENOMEM;
4233
Marcin Wojtas3f518502014-07-10 16:52:13 -03004234 port->pool_short->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004235
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004236 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004237 mvpp2_rxq_short_pool_set(port, rxq,
4238 port->pool_short->id);
4239 }
4240
4241 return 0;
4242}
4243
4244static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4245{
4246 struct mvpp2_port *port = netdev_priv(dev);
4247 struct mvpp2_bm_pool *port_pool = port->pool_long;
4248 int num, pkts_num = port_pool->buf_num;
4249 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
4250
4251 /* Update BM pool with new buffer size */
Marcin Wojtas4229d502015-12-03 15:20:50 +01004252 mvpp2_bm_bufs_free(dev->dev.parent, port->priv, port_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03004253 if (port_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004254 WARN(1, "cannot free all buffers in pool %d\n", port_pool->id);
4255 return -EIO;
4256 }
4257
4258 port_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004259 port_pool->frag_size = SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4260 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004261 num = mvpp2_bm_bufs_add(port, port_pool, pkts_num);
4262 if (num != pkts_num) {
4263 WARN(1, "pool %d: %d of %d allocated\n",
4264 port_pool->id, num, pkts_num);
4265 return -EIO;
4266 }
4267
4268 mvpp2_bm_pool_bufsize_set(port->priv, port_pool,
4269 MVPP2_RX_BUF_SIZE(port_pool->pkt_size));
4270 dev->mtu = mtu;
4271 netdev_update_features(dev);
4272 return 0;
4273}
4274
4275static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4276{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004277 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004278
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004279 for (i = 0; i < port->nqvecs; i++)
4280 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4281
Marcin Wojtas3f518502014-07-10 16:52:13 -03004282 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004283 MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004284}
4285
4286static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4287{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004288 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004289
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004290 for (i = 0; i < port->nqvecs; i++)
4291 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4292
Marcin Wojtas3f518502014-07-10 16:52:13 -03004293 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004294 MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
4295}
4296
4297static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
4298{
4299 struct mvpp2_port *port = qvec->port;
4300
4301 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4302 MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
4303}
4304
4305static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
4306{
4307 struct mvpp2_port *port = qvec->port;
4308
4309 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4310 MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004311}
4312
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004313/* Mask the current CPU's Rx/Tx interrupts
4314 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4315 * using smp_processor_id() is OK.
4316 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004317static void mvpp2_interrupts_mask(void *arg)
4318{
4319 struct mvpp2_port *port = arg;
4320
Thomas Petazzonia7868412017-03-07 16:53:13 +01004321 mvpp2_percpu_write(port->priv, smp_processor_id(),
4322 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004323}
4324
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004325/* Unmask the current CPU's Rx/Tx interrupts.
4326 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4327 * using smp_processor_id() is OK.
4328 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004329static void mvpp2_interrupts_unmask(void *arg)
4330{
4331 struct mvpp2_port *port = arg;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004332 u32 val;
4333
4334 val = MVPP2_CAUSE_MISC_SUM_MASK |
4335 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4336 if (port->has_tx_irqs)
4337 val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004338
Thomas Petazzonia7868412017-03-07 16:53:13 +01004339 mvpp2_percpu_write(port->priv, smp_processor_id(),
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004340 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4341}
4342
4343static void
4344mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
4345{
4346 u32 val;
4347 int i;
4348
4349 if (port->priv->hw_version != MVPP22)
4350 return;
4351
4352 if (mask)
4353 val = 0;
4354 else
4355 val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4356
4357 for (i = 0; i < port->nqvecs; i++) {
4358 struct mvpp2_queue_vector *v = port->qvecs + i;
4359
4360 if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
4361 continue;
4362
4363 mvpp2_percpu_write(port->priv, v->sw_thread_id,
4364 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4365 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004366}
4367
4368/* Port configuration routines */
4369
Antoine Ténartf84bf382017-08-22 19:08:27 +02004370static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
4371{
4372 struct mvpp2 *priv = port->priv;
4373 u32 val;
4374
4375 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4376 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
4377 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4378
4379 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4380 if (port->gop_id == 2)
4381 val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
4382 else if (port->gop_id == 3)
4383 val |= GENCONF_CTRL0_PORT1_RGMII_MII;
4384 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4385}
4386
4387static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
4388{
4389 struct mvpp2 *priv = port->priv;
4390 u32 val;
4391
4392 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4393 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
4394 GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
4395 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4396
4397 if (port->gop_id > 1) {
4398 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4399 if (port->gop_id == 2)
4400 val &= ~GENCONF_CTRL0_PORT0_RGMII;
4401 else if (port->gop_id == 3)
4402 val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
4403 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4404 }
4405}
4406
4407static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
4408{
4409 struct mvpp2 *priv = port->priv;
4410 void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
4411 void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
4412 u32 val;
4413
4414 /* XPCS */
4415 val = readl(xpcs + MVPP22_XPCS_CFG0);
4416 val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
4417 MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
4418 val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
4419 writel(val, xpcs + MVPP22_XPCS_CFG0);
4420
4421 /* MPCS */
4422 val = readl(mpcs + MVPP22_MPCS_CTRL);
4423 val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
4424 writel(val, mpcs + MVPP22_MPCS_CTRL);
4425
4426 val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
4427 val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
4428 MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
4429 val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
4430 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4431
4432 val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
4433 val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
4434 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4435}
4436
4437static int mvpp22_gop_init(struct mvpp2_port *port)
4438{
4439 struct mvpp2 *priv = port->priv;
4440 u32 val;
4441
4442 if (!priv->sysctrl_base)
4443 return 0;
4444
4445 switch (port->phy_interface) {
4446 case PHY_INTERFACE_MODE_RGMII:
4447 case PHY_INTERFACE_MODE_RGMII_ID:
4448 case PHY_INTERFACE_MODE_RGMII_RXID:
4449 case PHY_INTERFACE_MODE_RGMII_TXID:
4450 if (port->gop_id == 0)
4451 goto invalid_conf;
4452 mvpp22_gop_init_rgmii(port);
4453 break;
4454 case PHY_INTERFACE_MODE_SGMII:
4455 mvpp22_gop_init_sgmii(port);
4456 break;
4457 case PHY_INTERFACE_MODE_10GKR:
4458 if (port->gop_id != 0)
4459 goto invalid_conf;
4460 mvpp22_gop_init_10gkr(port);
4461 break;
4462 default:
4463 goto unsupported_conf;
4464 }
4465
4466 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
4467 val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
4468 GENCONF_PORT_CTRL1_EN(port->gop_id);
4469 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
4470
4471 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4472 val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
4473 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4474
4475 regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
4476 val |= GENCONF_SOFT_RESET1_GOP;
4477 regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
4478
4479unsupported_conf:
4480 return 0;
4481
4482invalid_conf:
4483 netdev_err(port->dev, "Invalid port configuration\n");
4484 return -EINVAL;
4485}
4486
Antoine Tenartfd3651b2017-09-01 11:04:54 +02004487static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
4488{
4489 u32 val;
4490
4491 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4492 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4493 /* Enable the GMAC link status irq for this port */
4494 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4495 val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4496 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4497 }
4498
4499 if (port->gop_id == 0) {
4500 /* Enable the XLG/GIG irqs for this port */
4501 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4502 if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4503 val |= MVPP22_XLG_EXT_INT_MASK_XLG;
4504 else
4505 val |= MVPP22_XLG_EXT_INT_MASK_GIG;
4506 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4507 }
4508}
4509
4510static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
4511{
4512 u32 val;
4513
4514 if (port->gop_id == 0) {
4515 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4516 val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
4517 MVPP22_XLG_EXT_INT_MASK_GIG);
4518 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4519 }
4520
4521 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4522 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4523 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4524 val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4525 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4526 }
4527}
4528
4529static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
4530{
4531 u32 val;
4532
4533 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4534 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4535 val = readl(port->base + MVPP22_GMAC_INT_MASK);
4536 val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
4537 writel(val, port->base + MVPP22_GMAC_INT_MASK);
4538 }
4539
4540 if (port->gop_id == 0) {
4541 val = readl(port->base + MVPP22_XLG_INT_MASK);
4542 val |= MVPP22_XLG_INT_MASK_LINK;
4543 writel(val, port->base + MVPP22_XLG_INT_MASK);
4544 }
4545
4546 mvpp22_gop_unmask_irq(port);
4547}
4548
Antoine Tenart542897d2017-08-30 10:29:15 +02004549static int mvpp22_comphy_init(struct mvpp2_port *port)
4550{
4551 enum phy_mode mode;
4552 int ret;
4553
4554 if (!port->comphy)
4555 return 0;
4556
4557 switch (port->phy_interface) {
4558 case PHY_INTERFACE_MODE_SGMII:
4559 mode = PHY_MODE_SGMII;
4560 break;
4561 case PHY_INTERFACE_MODE_10GKR:
4562 mode = PHY_MODE_10GKR;
4563 break;
4564 default:
4565 return -EINVAL;
4566 }
4567
4568 ret = phy_set_mode(port->comphy, mode);
4569 if (ret)
4570 return ret;
4571
4572 return phy_power_on(port->comphy);
4573}
4574
Antoine Ténart39193572017-08-22 19:08:24 +02004575static void mvpp2_port_mii_gmac_configure_mode(struct mvpp2_port *port)
4576{
4577 u32 val;
4578
4579 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4580 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4581 val |= MVPP22_CTRL4_SYNC_BYPASS_DIS | MVPP22_CTRL4_DP_CLK_SEL |
4582 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4583 val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4584 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4585
4586 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4587 val |= MVPP2_GMAC_DISABLE_PADDING;
4588 val &= ~MVPP2_GMAC_FLOW_CTRL_MASK;
4589 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
Antoine Tenart1df22702017-09-01 11:04:52 +02004590 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004591 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4592 val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
4593 MVPP22_CTRL4_SYNC_BYPASS_DIS |
4594 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4595 val &= ~MVPP22_CTRL4_DP_CLK_SEL;
4596 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4597
4598 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4599 val &= ~MVPP2_GMAC_DISABLE_PADDING;
4600 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4601 }
4602
4603 /* The port is connected to a copper PHY */
4604 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4605 val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
4606 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4607
4608 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4609 val |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS |
4610 MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
4611 MVPP2_GMAC_AN_DUPLEX_EN;
4612 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4613 val |= MVPP2_GMAC_IN_BAND_AUTONEG;
4614 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4615}
4616
4617static void mvpp2_port_mii_gmac_configure(struct mvpp2_port *port)
4618{
4619 u32 val;
4620
4621 /* Force link down */
4622 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4623 val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
4624 val |= MVPP2_GMAC_FORCE_LINK_DOWN;
4625 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4626
4627 /* Set the GMAC in a reset state */
4628 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4629 val |= MVPP2_GMAC_PORT_RESET_MASK;
4630 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4631
4632 /* Configure the PCS and in-band AN */
4633 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4634 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4635 val |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Tenart1df22702017-09-01 11:04:52 +02004636 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004637 val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Ténart39193572017-08-22 19:08:24 +02004638 }
4639 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4640
4641 mvpp2_port_mii_gmac_configure_mode(port);
4642
4643 /* Unset the GMAC reset state */
4644 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4645 val &= ~MVPP2_GMAC_PORT_RESET_MASK;
4646 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4647
4648 /* Stop forcing link down */
4649 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4650 val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
4651 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4652}
4653
Antoine Ténart77321952017-08-22 19:08:25 +02004654static void mvpp2_port_mii_xlg_configure(struct mvpp2_port *port)
4655{
4656 u32 val;
4657
4658 if (port->gop_id != 0)
4659 return;
4660
4661 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4662 val |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
4663 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4664
4665 val = readl(port->base + MVPP22_XLG_CTRL4_REG);
4666 val &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
4667 val |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC;
4668 writel(val, port->base + MVPP22_XLG_CTRL4_REG);
4669}
4670
Thomas Petazzoni26975822017-03-07 16:53:14 +01004671static void mvpp22_port_mii_set(struct mvpp2_port *port)
4672{
4673 u32 val;
4674
Thomas Petazzoni26975822017-03-07 16:53:14 +01004675 /* Only GOP port 0 has an XLG MAC */
4676 if (port->gop_id == 0) {
4677 val = readl(port->base + MVPP22_XLG_CTRL3_REG);
4678 val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
Antoine Ténart725757a2017-06-12 16:01:39 +02004679
4680 if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4681 port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4682 val |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
4683 else
4684 val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
4685
Thomas Petazzoni26975822017-03-07 16:53:14 +01004686 writel(val, port->base + MVPP22_XLG_CTRL3_REG);
4687 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01004688}
4689
Marcin Wojtas3f518502014-07-10 16:52:13 -03004690static void mvpp2_port_mii_set(struct mvpp2_port *port)
4691{
Thomas Petazzoni26975822017-03-07 16:53:14 +01004692 if (port->priv->hw_version == MVPP22)
4693 mvpp22_port_mii_set(port);
4694
Antoine Tenart1df22702017-09-01 11:04:52 +02004695 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
Antoine Ténart39193572017-08-22 19:08:24 +02004696 port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4697 mvpp2_port_mii_gmac_configure(port);
Antoine Ténart77321952017-08-22 19:08:25 +02004698 else if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4699 mvpp2_port_mii_xlg_configure(port);
Marcin Wojtas08a23752014-07-21 13:48:12 -03004700}
4701
4702static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
4703{
4704 u32 val;
4705
4706 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4707 val |= MVPP2_GMAC_FC_ADV_EN;
4708 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004709}
4710
4711static void mvpp2_port_enable(struct mvpp2_port *port)
4712{
4713 u32 val;
4714
Antoine Ténart725757a2017-06-12 16:01:39 +02004715 /* Only GOP port 0 has an XLG MAC */
4716 if (port->gop_id == 0 &&
4717 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4718 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
4719 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4720 val |= MVPP22_XLG_CTRL0_PORT_EN |
4721 MVPP22_XLG_CTRL0_MAC_RESET_DIS;
4722 val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
4723 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4724 } else {
4725 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4726 val |= MVPP2_GMAC_PORT_EN_MASK;
4727 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
4728 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4729 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004730}
4731
4732static void mvpp2_port_disable(struct mvpp2_port *port)
4733{
4734 u32 val;
4735
Antoine Ténart725757a2017-06-12 16:01:39 +02004736 /* Only GOP port 0 has an XLG MAC */
4737 if (port->gop_id == 0 &&
4738 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4739 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
4740 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4741 val &= ~(MVPP22_XLG_CTRL0_PORT_EN |
4742 MVPP22_XLG_CTRL0_MAC_RESET_DIS);
4743 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4744 } else {
4745 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4746 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
4747 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4748 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004749}
4750
4751/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
4752static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
4753{
4754 u32 val;
4755
4756 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
4757 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
4758 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4759}
4760
4761/* Configure loopback port */
4762static void mvpp2_port_loopback_set(struct mvpp2_port *port)
4763{
4764 u32 val;
4765
4766 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
4767
4768 if (port->speed == 1000)
4769 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
4770 else
4771 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
4772
4773 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4774 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
4775 else
4776 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
4777
4778 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4779}
4780
4781static void mvpp2_port_reset(struct mvpp2_port *port)
4782{
4783 u32 val;
4784
4785 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4786 ~MVPP2_GMAC_PORT_RESET_MASK;
4787 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4788
4789 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4790 MVPP2_GMAC_PORT_RESET_MASK)
4791 continue;
4792}
4793
4794/* Change maximum receive size of the port */
4795static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
4796{
4797 u32 val;
4798
4799 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4800 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
4801 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
4802 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
4803 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4804}
4805
Stefan Chulski76eb1b12017-08-22 19:08:26 +02004806/* Change maximum receive size of the port */
4807static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
4808{
4809 u32 val;
4810
4811 val = readl(port->base + MVPP22_XLG_CTRL1_REG);
4812 val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
4813 val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
Antoine Ténartec15ecd2017-08-25 15:24:46 +02004814 MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
Stefan Chulski76eb1b12017-08-22 19:08:26 +02004815 writel(val, port->base + MVPP22_XLG_CTRL1_REG);
4816}
4817
Marcin Wojtas3f518502014-07-10 16:52:13 -03004818/* Set defaults to the MVPP2 port */
4819static void mvpp2_defaults_set(struct mvpp2_port *port)
4820{
4821 int tx_port_num, val, queue, ptxq, lrxq;
4822
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004823 if (port->priv->hw_version == MVPP21) {
4824 /* Configure port to loopback if needed */
4825 if (port->flags & MVPP2_F_LOOPBACK)
4826 mvpp2_port_loopback_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004827
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004828 /* Update TX FIFO MIN Threshold */
4829 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4830 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
4831 /* Min. TX threshold must be less than minimal packet length */
4832 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
4833 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4834 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004835
4836 /* Disable Legacy WRR, Disable EJP, Release from reset */
4837 tx_port_num = mvpp2_egress_port(port);
4838 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
4839 tx_port_num);
4840 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
4841
4842 /* Close bandwidth for all queues */
4843 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
4844 ptxq = mvpp2_txq_phys(port->id, queue);
4845 mvpp2_write(port->priv,
4846 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
4847 }
4848
4849 /* Set refill period to 1 usec, refill tokens
4850 * and bucket size to maximum
4851 */
4852 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
4853 port->priv->tclk / USEC_PER_SEC);
4854 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
4855 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
4856 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
4857 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
4858 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
4859 val = MVPP2_TXP_TOKEN_SIZE_MAX;
4860 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4861
4862 /* Set MaximumLowLatencyPacketSize value to 256 */
4863 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
4864 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
4865 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
4866
4867 /* Enable Rx cache snoop */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004868 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004869 queue = port->rxqs[lrxq]->id;
4870 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4871 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
4872 MVPP2_SNOOP_BUF_HDR_MASK;
4873 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4874 }
4875
4876 /* At default, mask all interrupts to all present cpus */
4877 mvpp2_interrupts_disable(port);
4878}
4879
4880/* Enable/disable receiving packets */
4881static void mvpp2_ingress_enable(struct mvpp2_port *port)
4882{
4883 u32 val;
4884 int lrxq, queue;
4885
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004886 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004887 queue = port->rxqs[lrxq]->id;
4888 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4889 val &= ~MVPP2_RXQ_DISABLE_MASK;
4890 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4891 }
4892}
4893
4894static void mvpp2_ingress_disable(struct mvpp2_port *port)
4895{
4896 u32 val;
4897 int lrxq, queue;
4898
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004899 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004900 queue = port->rxqs[lrxq]->id;
4901 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4902 val |= MVPP2_RXQ_DISABLE_MASK;
4903 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4904 }
4905}
4906
4907/* Enable transmit via physical egress queue
4908 * - HW starts take descriptors from DRAM
4909 */
4910static void mvpp2_egress_enable(struct mvpp2_port *port)
4911{
4912 u32 qmap;
4913 int queue;
4914 int tx_port_num = mvpp2_egress_port(port);
4915
4916 /* Enable all initialized TXs. */
4917 qmap = 0;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004918 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004919 struct mvpp2_tx_queue *txq = port->txqs[queue];
4920
Markus Elfringdbbb2f02017-04-17 14:07:52 +02004921 if (txq->descs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004922 qmap |= (1 << queue);
4923 }
4924
4925 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4926 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
4927}
4928
4929/* Disable transmit via physical egress queue
4930 * - HW doesn't take descriptors from DRAM
4931 */
4932static void mvpp2_egress_disable(struct mvpp2_port *port)
4933{
4934 u32 reg_data;
4935 int delay;
4936 int tx_port_num = mvpp2_egress_port(port);
4937
4938 /* Issue stop command for active channels only */
4939 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4940 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
4941 MVPP2_TXP_SCHED_ENQ_MASK;
4942 if (reg_data != 0)
4943 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
4944 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
4945
4946 /* Wait for all Tx activity to terminate. */
4947 delay = 0;
4948 do {
4949 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
4950 netdev_warn(port->dev,
4951 "Tx stop timed out, status=0x%08x\n",
4952 reg_data);
4953 break;
4954 }
4955 mdelay(1);
4956 delay++;
4957
4958 /* Check port TX Command register that all
4959 * Tx queues are stopped
4960 */
4961 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
4962 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
4963}
4964
4965/* Rx descriptors helper methods */
4966
4967/* Get number of Rx descriptors occupied by received packets */
4968static inline int
4969mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
4970{
4971 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
4972
4973 return val & MVPP2_RXQ_OCCUPIED_MASK;
4974}
4975
4976/* Update Rx queue status with the number of occupied and available
4977 * Rx descriptor slots.
4978 */
4979static inline void
4980mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
4981 int used_count, int free_count)
4982{
4983 /* Decrement the number of used descriptors and increment count
4984 * increment the number of free descriptors.
4985 */
4986 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
4987
4988 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
4989}
4990
4991/* Get pointer to next RX descriptor to be processed by SW */
4992static inline struct mvpp2_rx_desc *
4993mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
4994{
4995 int rx_desc = rxq->next_desc_to_proc;
4996
4997 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
4998 prefetch(rxq->descs + rxq->next_desc_to_proc);
4999 return rxq->descs + rx_desc;
5000}
5001
5002/* Set rx queue offset */
5003static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
5004 int prxq, int offset)
5005{
5006 u32 val;
5007
5008 /* Convert offset from bytes to units of 32 bytes */
5009 offset = offset >> 5;
5010
5011 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
5012 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
5013
5014 /* Offset is in */
5015 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
5016 MVPP2_RXQ_PACKET_OFFSET_MASK);
5017
5018 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
5019}
5020
Marcin Wojtas3f518502014-07-10 16:52:13 -03005021/* Tx descriptors helper methods */
5022
Marcin Wojtas3f518502014-07-10 16:52:13 -03005023/* Get pointer to next Tx descriptor to be processed (send) by HW */
5024static struct mvpp2_tx_desc *
5025mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
5026{
5027 int tx_desc = txq->next_desc_to_proc;
5028
5029 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
5030 return txq->descs + tx_desc;
5031}
5032
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005033/* Update HW with number of aggregated Tx descriptors to be sent
5034 *
5035 * Called only from mvpp2_tx(), so migration is disabled, using
5036 * smp_processor_id() is OK.
5037 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005038static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
5039{
5040 /* aggregated access - relevant TXQ number is written in TX desc */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005041 mvpp2_percpu_write(port->priv, smp_processor_id(),
5042 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005043}
5044
5045
5046/* Check if there are enough free descriptors in aggregated txq.
5047 * If not, update the number of occupied descriptors and repeat the check.
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005048 *
5049 * Called only from mvpp2_tx(), so migration is disabled, using
5050 * smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005051 */
5052static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
5053 struct mvpp2_tx_queue *aggr_txq, int num)
5054{
Antoine Tenart02856a32017-10-30 11:23:32 +01005055 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005056 /* Update number of occupied aggregated Tx descriptors */
5057 int cpu = smp_processor_id();
5058 u32 val = mvpp2_read(priv, MVPP2_AGGR_TXQ_STATUS_REG(cpu));
5059
5060 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
5061 }
5062
Antoine Tenart02856a32017-10-30 11:23:32 +01005063 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005064 return -ENOMEM;
5065
5066 return 0;
5067}
5068
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005069/* Reserved Tx descriptors allocation request
5070 *
5071 * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
5072 * only by mvpp2_tx(), so migration is disabled, using
5073 * smp_processor_id() is OK.
5074 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005075static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
5076 struct mvpp2_tx_queue *txq, int num)
5077{
5078 u32 val;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005079 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005080
5081 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005082 mvpp2_percpu_write(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005083
Thomas Petazzonia7868412017-03-07 16:53:13 +01005084 val = mvpp2_percpu_read(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005085
5086 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
5087}
5088
5089/* Check if there are enough reserved descriptors for transmission.
5090 * If not, request chunk of reserved descriptors and check again.
5091 */
5092static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
5093 struct mvpp2_tx_queue *txq,
5094 struct mvpp2_txq_pcpu *txq_pcpu,
5095 int num)
5096{
5097 int req, cpu, desc_count;
5098
5099 if (txq_pcpu->reserved_num >= num)
5100 return 0;
5101
5102 /* Not enough descriptors reserved! Update the reserved descriptor
5103 * count and check again.
5104 */
5105
5106 desc_count = 0;
5107 /* Compute total of used descriptors */
5108 for_each_present_cpu(cpu) {
5109 struct mvpp2_txq_pcpu *txq_pcpu_aux;
5110
5111 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
5112 desc_count += txq_pcpu_aux->count;
5113 desc_count += txq_pcpu_aux->reserved_num;
5114 }
5115
5116 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
5117 desc_count += req;
5118
5119 if (desc_count >
5120 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
5121 return -ENOMEM;
5122
5123 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
5124
5125 /* OK, the descriptor cound has been updated: check again. */
5126 if (txq_pcpu->reserved_num < num)
5127 return -ENOMEM;
5128 return 0;
5129}
5130
5131/* Release the last allocated Tx descriptor. Useful to handle DMA
5132 * mapping failures in the Tx path.
5133 */
5134static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
5135{
5136 if (txq->next_desc_to_proc == 0)
5137 txq->next_desc_to_proc = txq->last_desc - 1;
5138 else
5139 txq->next_desc_to_proc--;
5140}
5141
5142/* Set Tx descriptors fields relevant for CSUM calculation */
5143static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
5144 int ip_hdr_len, int l4_proto)
5145{
5146 u32 command;
5147
5148 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
5149 * G_L4_chk, L4_type required only for checksum calculation
5150 */
5151 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
5152 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
5153 command |= MVPP2_TXD_IP_CSUM_DISABLE;
5154
5155 if (l3_proto == swab16(ETH_P_IP)) {
5156 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
5157 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
5158 } else {
5159 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
5160 }
5161
5162 if (l4_proto == IPPROTO_TCP) {
5163 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
5164 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5165 } else if (l4_proto == IPPROTO_UDP) {
5166 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
5167 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5168 } else {
5169 command |= MVPP2_TXD_L4_CSUM_NOT;
5170 }
5171
5172 return command;
5173}
5174
5175/* Get number of sent descriptors and decrement counter.
5176 * The number of sent descriptors is returned.
5177 * Per-CPU access
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005178 *
5179 * Called only from mvpp2_txq_done(), called from mvpp2_tx()
5180 * (migration disabled) and from the TX completion tasklet (migration
5181 * disabled) so using smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005182 */
5183static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
5184 struct mvpp2_tx_queue *txq)
5185{
5186 u32 val;
5187
5188 /* Reading status reg resets transmitted descriptor counter */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005189 val = mvpp2_percpu_read(port->priv, smp_processor_id(),
5190 MVPP2_TXQ_SENT_REG(txq->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005191
5192 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
5193 MVPP2_TRANSMITTED_COUNT_OFFSET;
5194}
5195
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005196/* Called through on_each_cpu(), so runs on all CPUs, with migration
5197 * disabled, therefore using smp_processor_id() is OK.
5198 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005199static void mvpp2_txq_sent_counter_clear(void *arg)
5200{
5201 struct mvpp2_port *port = arg;
5202 int queue;
5203
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005204 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005205 int id = port->txqs[queue]->id;
5206
Thomas Petazzonia7868412017-03-07 16:53:13 +01005207 mvpp2_percpu_read(port->priv, smp_processor_id(),
5208 MVPP2_TXQ_SENT_REG(id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005209 }
5210}
5211
5212/* Set max sizes for Tx queues */
5213static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
5214{
5215 u32 val, size, mtu;
5216 int txq, tx_port_num;
5217
5218 mtu = port->pkt_size * 8;
5219 if (mtu > MVPP2_TXP_MTU_MAX)
5220 mtu = MVPP2_TXP_MTU_MAX;
5221
5222 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
5223 mtu = 3 * mtu;
5224
5225 /* Indirect access to registers */
5226 tx_port_num = mvpp2_egress_port(port);
5227 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5228
5229 /* Set MTU */
5230 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
5231 val &= ~MVPP2_TXP_MTU_MAX;
5232 val |= mtu;
5233 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
5234
5235 /* TXP token size and all TXQs token size must be larger that MTU */
5236 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
5237 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
5238 if (size < mtu) {
5239 size = mtu;
5240 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
5241 val |= size;
5242 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5243 }
5244
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005245 for (txq = 0; txq < port->ntxqs; txq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005246 val = mvpp2_read(port->priv,
5247 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
5248 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
5249
5250 if (size < mtu) {
5251 size = mtu;
5252 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
5253 val |= size;
5254 mvpp2_write(port->priv,
5255 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
5256 val);
5257 }
5258 }
5259}
5260
5261/* Set the number of packets that will be received before Rx interrupt
5262 * will be generated by HW.
5263 */
5264static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005265 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005266{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005267 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005268
Thomas Petazzonif8b0d5f2017-02-21 11:28:03 +01005269 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
5270 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005271
Thomas Petazzonia7868412017-03-07 16:53:13 +01005272 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5273 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
5274 rxq->pkts_coal);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005275
5276 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005277}
5278
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005279/* For some reason in the LSP this is done on each CPU. Why ? */
5280static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
5281 struct mvpp2_tx_queue *txq)
5282{
5283 int cpu = get_cpu();
5284 u32 val;
5285
5286 if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
5287 txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
5288
5289 val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
5290 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5291 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val);
5292
5293 put_cpu();
5294}
5295
Thomas Petazzoniab426762017-02-21 11:28:04 +01005296static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
5297{
5298 u64 tmp = (u64)clk_hz * usec;
5299
5300 do_div(tmp, USEC_PER_SEC);
5301
5302 return tmp > U32_MAX ? U32_MAX : tmp;
5303}
5304
5305static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
5306{
5307 u64 tmp = (u64)cycles * USEC_PER_SEC;
5308
5309 do_div(tmp, clk_hz);
5310
5311 return tmp > U32_MAX ? U32_MAX : tmp;
5312}
5313
Marcin Wojtas3f518502014-07-10 16:52:13 -03005314/* Set the time delay in usec before Rx interrupt */
5315static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005316 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005317{
Thomas Petazzoniab426762017-02-21 11:28:04 +01005318 unsigned long freq = port->priv->tclk;
5319 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005320
Thomas Petazzoniab426762017-02-21 11:28:04 +01005321 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
5322 rxq->time_coal =
5323 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
5324
5325 /* re-evaluate to get actual register value */
5326 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
5327 }
5328
Marcin Wojtas3f518502014-07-10 16:52:13 -03005329 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005330}
5331
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005332static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
5333{
5334 unsigned long freq = port->priv->tclk;
5335 u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5336
5337 if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
5338 port->tx_time_coal =
5339 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
5340
5341 /* re-evaluate to get actual register value */
5342 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5343 }
5344
5345 mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
5346}
5347
Marcin Wojtas3f518502014-07-10 16:52:13 -03005348/* Free Tx queue skbuffs */
5349static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
5350 struct mvpp2_tx_queue *txq,
5351 struct mvpp2_txq_pcpu *txq_pcpu, int num)
5352{
5353 int i;
5354
5355 for (i = 0; i < num; i++) {
Thomas Petazzoni83544912016-12-21 11:28:49 +01005356 struct mvpp2_txq_pcpu_buf *tx_buf =
5357 txq_pcpu->buffs + txq_pcpu->txq_get_index;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005358
Antoine Tenart20920262017-10-23 15:24:30 +02005359 if (!IS_TSO_HEADER(txq_pcpu, tx_buf->dma))
5360 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
5361 tx_buf->size, DMA_TO_DEVICE);
Thomas Petazzoni36fb7432017-02-21 11:28:05 +01005362 if (tx_buf->skb)
5363 dev_kfree_skb_any(tx_buf->skb);
5364
5365 mvpp2_txq_inc_get(txq_pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005366 }
5367}
5368
5369static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
5370 u32 cause)
5371{
5372 int queue = fls(cause) - 1;
5373
5374 return port->rxqs[queue];
5375}
5376
5377static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
5378 u32 cause)
5379{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005380 int queue = fls(cause) - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005381
5382 return port->txqs[queue];
5383}
5384
5385/* Handle end of transmission */
5386static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
5387 struct mvpp2_txq_pcpu *txq_pcpu)
5388{
5389 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
5390 int tx_done;
5391
5392 if (txq_pcpu->cpu != smp_processor_id())
5393 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
5394
5395 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
5396 if (!tx_done)
5397 return;
5398 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
5399
5400 txq_pcpu->count -= tx_done;
5401
5402 if (netif_tx_queue_stopped(nq))
Antoine Tenart1d17db02017-10-30 11:23:31 +01005403 if (txq_pcpu->count <= txq_pcpu->wake_threshold)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005404 netif_tx_wake_queue(nq);
5405}
5406
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005407static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
5408 int cpu)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005409{
5410 struct mvpp2_tx_queue *txq;
5411 struct mvpp2_txq_pcpu *txq_pcpu;
5412 unsigned int tx_todo = 0;
5413
5414 while (cause) {
5415 txq = mvpp2_get_tx_queue(port, cause);
5416 if (!txq)
5417 break;
5418
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005419 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005420
5421 if (txq_pcpu->count) {
5422 mvpp2_txq_done(port, txq, txq_pcpu);
5423 tx_todo += txq_pcpu->count;
5424 }
5425
5426 cause &= ~(1 << txq->log_id);
5427 }
5428 return tx_todo;
5429}
5430
Marcin Wojtas3f518502014-07-10 16:52:13 -03005431/* Rx/Tx queue initialization/cleanup methods */
5432
5433/* Allocate and initialize descriptors for aggr TXQ */
5434static int mvpp2_aggr_txq_init(struct platform_device *pdev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005435 struct mvpp2_tx_queue *aggr_txq, int cpu,
Marcin Wojtas3f518502014-07-10 16:52:13 -03005436 struct mvpp2 *priv)
5437{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005438 u32 txq_dma;
5439
Marcin Wojtas3f518502014-07-10 16:52:13 -03005440 /* Allocate memory for TX descriptors */
5441 aggr_txq->descs = dma_alloc_coherent(&pdev->dev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005442 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005443 &aggr_txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005444 if (!aggr_txq->descs)
5445 return -ENOMEM;
5446
Antoine Tenart02856a32017-10-30 11:23:32 +01005447 aggr_txq->last_desc = MVPP2_AGGR_TXQ_SIZE - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005448
5449 /* Aggr TXQ no reset WA */
5450 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
5451 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
5452
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005453 /* Set Tx descriptors queue starting address indirect
5454 * access
5455 */
5456 if (priv->hw_version == MVPP21)
5457 txq_dma = aggr_txq->descs_dma;
5458 else
5459 txq_dma = aggr_txq->descs_dma >>
5460 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
5461
5462 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
Antoine Ténart85affd72017-08-23 09:46:55 +02005463 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu),
5464 MVPP2_AGGR_TXQ_SIZE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005465
5466 return 0;
5467}
5468
5469/* Create a specified Rx queue */
5470static int mvpp2_rxq_init(struct mvpp2_port *port,
5471 struct mvpp2_rx_queue *rxq)
5472
5473{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005474 u32 rxq_dma;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005475 int cpu;
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005476
Marcin Wojtas3f518502014-07-10 16:52:13 -03005477 rxq->size = port->rx_ring_size;
5478
5479 /* Allocate memory for RX descriptors */
5480 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
5481 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005482 &rxq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005483 if (!rxq->descs)
5484 return -ENOMEM;
5485
Marcin Wojtas3f518502014-07-10 16:52:13 -03005486 rxq->last_desc = rxq->size - 1;
5487
5488 /* Zero occupied and non-occupied counters - direct access */
5489 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
5490
5491 /* Set Rx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005492 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005493 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005494 if (port->priv->hw_version == MVPP21)
5495 rxq_dma = rxq->descs_dma;
5496 else
5497 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005498 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
5499 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
5500 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005501 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005502
5503 /* Set Offset */
5504 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
5505
5506 /* Set coalescing pkts and time */
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005507 mvpp2_rx_pkts_coal_set(port, rxq);
5508 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005509
5510 /* Add number of descriptors ready for receiving packets */
5511 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
5512
5513 return 0;
5514}
5515
5516/* Push packets received by the RXQ to BM pool */
5517static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
5518 struct mvpp2_rx_queue *rxq)
5519{
5520 int rx_received, i;
5521
5522 rx_received = mvpp2_rxq_received(port, rxq->id);
5523 if (!rx_received)
5524 return;
5525
5526 for (i = 0; i < rx_received; i++) {
5527 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02005528 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
5529 int pool;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005530
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02005531 pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
5532 MVPP2_RXD_BM_POOL_ID_OFFS;
5533
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02005534 mvpp2_bm_pool_put(port, pool,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005535 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
5536 mvpp2_rxdesc_cookie_get(port, rx_desc));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005537 }
5538 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
5539}
5540
5541/* Cleanup Rx queue */
5542static void mvpp2_rxq_deinit(struct mvpp2_port *port,
5543 struct mvpp2_rx_queue *rxq)
5544{
Thomas Petazzonia7868412017-03-07 16:53:13 +01005545 int cpu;
5546
Marcin Wojtas3f518502014-07-10 16:52:13 -03005547 mvpp2_rxq_drop_pkts(port, rxq);
5548
5549 if (rxq->descs)
5550 dma_free_coherent(port->dev->dev.parent,
5551 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
5552 rxq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005553 rxq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005554
5555 rxq->descs = NULL;
5556 rxq->last_desc = 0;
5557 rxq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005558 rxq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005559
5560 /* Clear Rx descriptors queue starting address and size;
5561 * free descriptor number
5562 */
5563 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005564 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005565 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5566 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
5567 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005568 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005569}
5570
5571/* Create and initialize a Tx queue */
5572static int mvpp2_txq_init(struct mvpp2_port *port,
5573 struct mvpp2_tx_queue *txq)
5574{
5575 u32 val;
5576 int cpu, desc, desc_per_txq, tx_port_num;
5577 struct mvpp2_txq_pcpu *txq_pcpu;
5578
5579 txq->size = port->tx_ring_size;
5580
5581 /* Allocate memory for Tx descriptors */
5582 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
5583 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005584 &txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005585 if (!txq->descs)
5586 return -ENOMEM;
5587
Marcin Wojtas3f518502014-07-10 16:52:13 -03005588 txq->last_desc = txq->size - 1;
5589
5590 /* Set Tx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005591 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005592 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5593 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
5594 txq->descs_dma);
5595 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
5596 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
5597 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
5598 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
5599 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
5600 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005601 val &= ~MVPP2_TXQ_PENDING_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005602 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005603
5604 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
5605 * for each existing TXQ.
5606 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
5607 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
5608 */
5609 desc_per_txq = 16;
5610 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
5611 (txq->log_id * desc_per_txq);
5612
Thomas Petazzonia7868412017-03-07 16:53:13 +01005613 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
5614 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
5615 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005616 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005617
5618 /* WRR / EJP configuration - indirect access */
5619 tx_port_num = mvpp2_egress_port(port);
5620 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5621
5622 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
5623 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
5624 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
5625 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
5626 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
5627
5628 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
5629 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
5630 val);
5631
5632 for_each_present_cpu(cpu) {
5633 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5634 txq_pcpu->size = txq->size;
Markus Elfring02c91ec2017-04-17 08:09:07 +02005635 txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
5636 sizeof(*txq_pcpu->buffs),
5637 GFP_KERNEL);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005638 if (!txq_pcpu->buffs)
Markus Elfring20b1e162017-04-17 12:58:33 +02005639 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005640
5641 txq_pcpu->count = 0;
5642 txq_pcpu->reserved_num = 0;
5643 txq_pcpu->txq_put_index = 0;
5644 txq_pcpu->txq_get_index = 0;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005645
Antoine Tenart1d17db02017-10-30 11:23:31 +01005646 txq_pcpu->stop_threshold = txq->size - MVPP2_MAX_SKB_DESCS;
5647 txq_pcpu->wake_threshold = txq_pcpu->stop_threshold / 2;
5648
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005649 txq_pcpu->tso_headers =
5650 dma_alloc_coherent(port->dev->dev.parent,
Yan Markman822eaf72017-10-23 15:24:29 +02005651 txq_pcpu->size * TSO_HEADER_SIZE,
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005652 &txq_pcpu->tso_headers_dma,
5653 GFP_KERNEL);
5654 if (!txq_pcpu->tso_headers)
5655 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005656 }
5657
5658 return 0;
Markus Elfring20b1e162017-04-17 12:58:33 +02005659cleanup:
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005660 for_each_present_cpu(cpu) {
5661 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005662 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005663
5664 dma_free_coherent(port->dev->dev.parent,
Yan Markman822eaf72017-10-23 15:24:29 +02005665 txq_pcpu->size * TSO_HEADER_SIZE,
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005666 txq_pcpu->tso_headers,
5667 txq_pcpu->tso_headers_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005668 }
5669
5670 dma_free_coherent(port->dev->dev.parent,
5671 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005672 txq->descs, txq->descs_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005673
5674 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005675}
5676
5677/* Free allocated TXQ resources */
5678static void mvpp2_txq_deinit(struct mvpp2_port *port,
5679 struct mvpp2_tx_queue *txq)
5680{
5681 struct mvpp2_txq_pcpu *txq_pcpu;
5682 int cpu;
5683
5684 for_each_present_cpu(cpu) {
5685 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005686 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005687
5688 dma_free_coherent(port->dev->dev.parent,
Yan Markman822eaf72017-10-23 15:24:29 +02005689 txq_pcpu->size * TSO_HEADER_SIZE,
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005690 txq_pcpu->tso_headers,
5691 txq_pcpu->tso_headers_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005692 }
5693
5694 if (txq->descs)
5695 dma_free_coherent(port->dev->dev.parent,
5696 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005697 txq->descs, txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005698
5699 txq->descs = NULL;
5700 txq->last_desc = 0;
5701 txq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005702 txq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005703
5704 /* Set minimum bandwidth for disabled TXQs */
5705 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
5706
5707 /* Set Tx descriptors queue starting address and size */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005708 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005709 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5710 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
5711 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005712 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005713}
5714
5715/* Cleanup Tx ports */
5716static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
5717{
5718 struct mvpp2_txq_pcpu *txq_pcpu;
5719 int delay, pending, cpu;
5720 u32 val;
5721
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005722 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005723 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5724 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005725 val |= MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005726 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005727
5728 /* The napi queue has been stopped so wait for all packets
5729 * to be transmitted.
5730 */
5731 delay = 0;
5732 do {
5733 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
5734 netdev_warn(port->dev,
5735 "port %d: cleaning queue %d timed out\n",
5736 port->id, txq->log_id);
5737 break;
5738 }
5739 mdelay(1);
5740 delay++;
5741
Thomas Petazzonia7868412017-03-07 16:53:13 +01005742 pending = mvpp2_percpu_read(port->priv, cpu,
5743 MVPP2_TXQ_PENDING_REG);
5744 pending &= MVPP2_TXQ_PENDING_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005745 } while (pending);
5746
5747 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005748 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005749 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005750
5751 for_each_present_cpu(cpu) {
5752 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5753
5754 /* Release all packets */
5755 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
5756
5757 /* Reset queue */
5758 txq_pcpu->count = 0;
5759 txq_pcpu->txq_put_index = 0;
5760 txq_pcpu->txq_get_index = 0;
5761 }
5762}
5763
5764/* Cleanup all Tx queues */
5765static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
5766{
5767 struct mvpp2_tx_queue *txq;
5768 int queue;
5769 u32 val;
5770
5771 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
5772
5773 /* Reset Tx ports and delete Tx queues */
5774 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
5775 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5776
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005777 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005778 txq = port->txqs[queue];
5779 mvpp2_txq_clean(port, txq);
5780 mvpp2_txq_deinit(port, txq);
5781 }
5782
5783 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5784
5785 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
5786 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5787}
5788
5789/* Cleanup all Rx queues */
5790static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
5791{
5792 int queue;
5793
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005794 for (queue = 0; queue < port->nrxqs; queue++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005795 mvpp2_rxq_deinit(port, port->rxqs[queue]);
5796}
5797
5798/* Init all Rx queues for port */
5799static int mvpp2_setup_rxqs(struct mvpp2_port *port)
5800{
5801 int queue, err;
5802
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005803 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005804 err = mvpp2_rxq_init(port, port->rxqs[queue]);
5805 if (err)
5806 goto err_cleanup;
5807 }
5808 return 0;
5809
5810err_cleanup:
5811 mvpp2_cleanup_rxqs(port);
5812 return err;
5813}
5814
5815/* Init all tx queues for port */
5816static int mvpp2_setup_txqs(struct mvpp2_port *port)
5817{
5818 struct mvpp2_tx_queue *txq;
5819 int queue, err;
5820
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005821 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005822 txq = port->txqs[queue];
5823 err = mvpp2_txq_init(port, txq);
5824 if (err)
5825 goto err_cleanup;
5826 }
5827
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005828 if (port->has_tx_irqs) {
5829 mvpp2_tx_time_coal_set(port);
5830 for (queue = 0; queue < port->ntxqs; queue++) {
5831 txq = port->txqs[queue];
5832 mvpp2_tx_pkts_coal_set(port, txq);
5833 }
5834 }
5835
Marcin Wojtas3f518502014-07-10 16:52:13 -03005836 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5837 return 0;
5838
5839err_cleanup:
5840 mvpp2_cleanup_txqs(port);
5841 return err;
5842}
5843
5844/* The callback for per-port interrupt */
5845static irqreturn_t mvpp2_isr(int irq, void *dev_id)
5846{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005847 struct mvpp2_queue_vector *qv = dev_id;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005848
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005849 mvpp2_qvec_interrupt_disable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005850
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005851 napi_schedule(&qv->napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005852
5853 return IRQ_HANDLED;
5854}
5855
Antoine Tenartfd3651b2017-09-01 11:04:54 +02005856/* Per-port interrupt for link status changes */
5857static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
5858{
5859 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
5860 struct net_device *dev = port->dev;
5861 bool event = false, link = false;
5862 u32 val;
5863
5864 mvpp22_gop_mask_irq(port);
5865
5866 if (port->gop_id == 0 &&
5867 port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
5868 val = readl(port->base + MVPP22_XLG_INT_STAT);
5869 if (val & MVPP22_XLG_INT_STAT_LINK) {
5870 event = true;
5871 val = readl(port->base + MVPP22_XLG_STATUS);
5872 if (val & MVPP22_XLG_STATUS_LINK_UP)
5873 link = true;
5874 }
5875 } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
5876 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5877 val = readl(port->base + MVPP22_GMAC_INT_STAT);
5878 if (val & MVPP22_GMAC_INT_STAT_LINK) {
5879 event = true;
5880 val = readl(port->base + MVPP2_GMAC_STATUS0);
5881 if (val & MVPP2_GMAC_STATUS0_LINK_UP)
5882 link = true;
5883 }
5884 }
5885
5886 if (!netif_running(dev) || !event)
5887 goto handled;
5888
5889 if (link) {
5890 mvpp2_interrupts_enable(port);
5891
5892 mvpp2_egress_enable(port);
5893 mvpp2_ingress_enable(port);
5894 netif_carrier_on(dev);
5895 netif_tx_wake_all_queues(dev);
5896 } else {
5897 netif_tx_stop_all_queues(dev);
5898 netif_carrier_off(dev);
5899 mvpp2_ingress_disable(port);
5900 mvpp2_egress_disable(port);
5901
5902 mvpp2_interrupts_disable(port);
5903 }
5904
5905handled:
5906 mvpp22_gop_unmask_irq(port);
5907 return IRQ_HANDLED;
5908}
5909
Antoine Tenart65a2c092017-08-30 10:29:18 +02005910static void mvpp2_gmac_set_autoneg(struct mvpp2_port *port,
5911 struct phy_device *phydev)
5912{
5913 u32 val;
5914
5915 if (port->phy_interface != PHY_INTERFACE_MODE_RGMII &&
5916 port->phy_interface != PHY_INTERFACE_MODE_RGMII_ID &&
5917 port->phy_interface != PHY_INTERFACE_MODE_RGMII_RXID &&
5918 port->phy_interface != PHY_INTERFACE_MODE_RGMII_TXID &&
5919 port->phy_interface != PHY_INTERFACE_MODE_SGMII)
5920 return;
5921
5922 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5923 val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
5924 MVPP2_GMAC_CONFIG_GMII_SPEED |
5925 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
5926 MVPP2_GMAC_AN_SPEED_EN |
5927 MVPP2_GMAC_AN_DUPLEX_EN);
5928
5929 if (phydev->duplex)
5930 val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
5931
5932 if (phydev->speed == SPEED_1000)
5933 val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
5934 else if (phydev->speed == SPEED_100)
5935 val |= MVPP2_GMAC_CONFIG_MII_SPEED;
5936
5937 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Antoine Tenart65a2c092017-08-30 10:29:18 +02005938}
5939
Marcin Wojtas3f518502014-07-10 16:52:13 -03005940/* Adjust link */
5941static void mvpp2_link_event(struct net_device *dev)
5942{
5943 struct mvpp2_port *port = netdev_priv(dev);
Philippe Reynes8e072692016-06-28 00:08:11 +02005944 struct phy_device *phydev = dev->phydev;
Antoine Tenart89273bc2017-08-30 10:29:19 +02005945 bool link_reconfigured = false;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005946 u32 val;
5947
5948 if (phydev->link) {
Antoine Tenart89273bc2017-08-30 10:29:19 +02005949 if (port->phy_interface != phydev->interface && port->comphy) {
5950 /* disable current port for reconfiguration */
5951 mvpp2_interrupts_disable(port);
5952 netif_carrier_off(port->dev);
5953 mvpp2_port_disable(port);
5954 phy_power_off(port->comphy);
5955
5956 /* comphy reconfiguration */
5957 port->phy_interface = phydev->interface;
5958 mvpp22_comphy_init(port);
5959
5960 /* gop/mac reconfiguration */
5961 mvpp22_gop_init(port);
5962 mvpp2_port_mii_set(port);
5963
5964 link_reconfigured = true;
5965 }
5966
Marcin Wojtas3f518502014-07-10 16:52:13 -03005967 if ((port->speed != phydev->speed) ||
5968 (port->duplex != phydev->duplex)) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02005969 mvpp2_gmac_set_autoneg(port, phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005970
5971 port->duplex = phydev->duplex;
5972 port->speed = phydev->speed;
5973 }
5974 }
5975
Antoine Tenart89273bc2017-08-30 10:29:19 +02005976 if (phydev->link != port->link || link_reconfigured) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005977 port->link = phydev->link;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005978
Marcin Wojtas3f518502014-07-10 16:52:13 -03005979 if (phydev->link) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02005980 if (port->phy_interface == PHY_INTERFACE_MODE_RGMII ||
5981 port->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
5982 port->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID ||
5983 port->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID ||
5984 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5985 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5986 val |= (MVPP2_GMAC_FORCE_LINK_PASS |
5987 MVPP2_GMAC_FORCE_LINK_DOWN);
5988 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5989 }
Antoine Tenartf55744a2017-08-30 10:29:17 +02005990
5991 mvpp2_interrupts_enable(port);
5992 mvpp2_port_enable(port);
5993
Marcin Wojtas3f518502014-07-10 16:52:13 -03005994 mvpp2_egress_enable(port);
5995 mvpp2_ingress_enable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02005996 netif_carrier_on(dev);
5997 netif_tx_wake_all_queues(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005998 } else {
Antoine Tenart968b2112017-08-30 10:29:16 +02005999 port->duplex = -1;
6000 port->speed = 0;
6001
Antoine Tenartf55744a2017-08-30 10:29:17 +02006002 netif_tx_stop_all_queues(dev);
6003 netif_carrier_off(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006004 mvpp2_ingress_disable(port);
6005 mvpp2_egress_disable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02006006
6007 mvpp2_port_disable(port);
6008 mvpp2_interrupts_disable(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006009 }
Antoine Tenart968b2112017-08-30 10:29:16 +02006010
Marcin Wojtas3f518502014-07-10 16:52:13 -03006011 phy_print_status(phydev);
6012 }
6013}
6014
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006015static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
6016{
6017 ktime_t interval;
6018
6019 if (!port_pcpu->timer_scheduled) {
6020 port_pcpu->timer_scheduled = true;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01006021 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006022 hrtimer_start(&port_pcpu->tx_done_timer, interval,
6023 HRTIMER_MODE_REL_PINNED);
6024 }
6025}
6026
6027static void mvpp2_tx_proc_cb(unsigned long data)
6028{
6029 struct net_device *dev = (struct net_device *)data;
6030 struct mvpp2_port *port = netdev_priv(dev);
6031 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6032 unsigned int tx_todo, cause;
6033
6034 if (!netif_running(dev))
6035 return;
6036 port_pcpu->timer_scheduled = false;
6037
6038 /* Process all the Tx queues */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02006039 cause = (1 << port->ntxqs) - 1;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006040 tx_todo = mvpp2_tx_done(port, cause, smp_processor_id());
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006041
6042 /* Set the timer in case not all the packets were processed */
6043 if (tx_todo)
6044 mvpp2_timer_set(port_pcpu);
6045}
6046
6047static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
6048{
6049 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
6050 struct mvpp2_port_pcpu,
6051 tx_done_timer);
6052
6053 tasklet_schedule(&port_pcpu->tx_done_tasklet);
6054
6055 return HRTIMER_NORESTART;
6056}
6057
Marcin Wojtas3f518502014-07-10 16:52:13 -03006058/* Main RX/TX processing routines */
6059
6060/* Display more error info */
6061static void mvpp2_rx_error(struct mvpp2_port *port,
6062 struct mvpp2_rx_desc *rx_desc)
6063{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006064 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6065 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006066
6067 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
6068 case MVPP2_RXD_ERR_CRC:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006069 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
6070 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006071 break;
6072 case MVPP2_RXD_ERR_OVERRUN:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006073 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
6074 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006075 break;
6076 case MVPP2_RXD_ERR_RESOURCE:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006077 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
6078 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006079 break;
6080 }
6081}
6082
6083/* Handle RX checksum offload */
6084static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
6085 struct sk_buff *skb)
6086{
6087 if (((status & MVPP2_RXD_L3_IP4) &&
6088 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
6089 (status & MVPP2_RXD_L3_IP6))
6090 if (((status & MVPP2_RXD_L4_UDP) ||
6091 (status & MVPP2_RXD_L4_TCP)) &&
6092 (status & MVPP2_RXD_L4_CSUM_OK)) {
6093 skb->csum = 0;
6094 skb->ip_summed = CHECKSUM_UNNECESSARY;
6095 return;
6096 }
6097
6098 skb->ip_summed = CHECKSUM_NONE;
6099}
6100
6101/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
6102static int mvpp2_rx_refill(struct mvpp2_port *port,
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006103 struct mvpp2_bm_pool *bm_pool, int pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006104{
Thomas Petazzoni20396132017-03-07 16:53:00 +01006105 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006106 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006107 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006108
Marcin Wojtas3f518502014-07-10 16:52:13 -03006109 /* No recycle or too many buffers are in use, so allocate a new skb */
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006110 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
6111 GFP_ATOMIC);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006112 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006113 return -ENOMEM;
6114
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006115 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01006116
Marcin Wojtas3f518502014-07-10 16:52:13 -03006117 return 0;
6118}
6119
6120/* Handle tx checksum */
6121static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
6122{
6123 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6124 int ip_hdr_len = 0;
6125 u8 l4_proto;
6126
6127 if (skb->protocol == htons(ETH_P_IP)) {
6128 struct iphdr *ip4h = ip_hdr(skb);
6129
6130 /* Calculate IPv4 checksum and L4 checksum */
6131 ip_hdr_len = ip4h->ihl;
6132 l4_proto = ip4h->protocol;
6133 } else if (skb->protocol == htons(ETH_P_IPV6)) {
6134 struct ipv6hdr *ip6h = ipv6_hdr(skb);
6135
6136 /* Read l4_protocol from one of IPv6 extra headers */
6137 if (skb_network_header_len(skb) > 0)
6138 ip_hdr_len = (skb_network_header_len(skb) >> 2);
6139 l4_proto = ip6h->nexthdr;
6140 } else {
6141 return MVPP2_TXD_L4_CSUM_NOT;
6142 }
6143
6144 return mvpp2_txq_desc_csum(skb_network_offset(skb),
6145 skb->protocol, ip_hdr_len, l4_proto);
6146 }
6147
6148 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
6149}
6150
Marcin Wojtas3f518502014-07-10 16:52:13 -03006151/* Main rx processing */
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006152static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
6153 int rx_todo, struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006154{
6155 struct net_device *dev = port->dev;
Marcin Wojtasb5015852015-12-03 15:20:51 +01006156 int rx_received;
6157 int rx_done = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006158 u32 rcvd_pkts = 0;
6159 u32 rcvd_bytes = 0;
6160
6161 /* Get number of received packets and clamp the to-do */
6162 rx_received = mvpp2_rxq_received(port, rxq->id);
6163 if (rx_todo > rx_received)
6164 rx_todo = rx_received;
6165
Marcin Wojtasb5015852015-12-03 15:20:51 +01006166 while (rx_done < rx_todo) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006167 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
6168 struct mvpp2_bm_pool *bm_pool;
6169 struct sk_buff *skb;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006170 unsigned int frag_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006171 dma_addr_t dma_addr;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006172 phys_addr_t phys_addr;
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006173 u32 rx_status;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006174 int pool, rx_bytes, err;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006175 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006176
Marcin Wojtasb5015852015-12-03 15:20:51 +01006177 rx_done++;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006178 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
6179 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
6180 rx_bytes -= MVPP2_MH_SIZE;
6181 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
6182 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
6183 data = (void *)phys_to_virt(phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006184
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006185 pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6186 MVPP2_RXD_BM_POOL_ID_OFFS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006187 bm_pool = &port->priv->bm_pools[pool];
Marcin Wojtas3f518502014-07-10 16:52:13 -03006188
6189 /* In case of an error, release the requested buffer pointer
6190 * to the Buffer Manager. This request process is controlled
6191 * by the hardware, and the information about the buffer is
6192 * comprised by the RX descriptor.
6193 */
6194 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
Markus Elfring8a524882017-04-17 10:52:02 +02006195err_drop_frame:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006196 dev->stats.rx_errors++;
6197 mvpp2_rx_error(port, rx_desc);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006198 /* Return the buffer to the pool */
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006199 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006200 continue;
6201 }
6202
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006203 if (bm_pool->frag_size > PAGE_SIZE)
6204 frag_size = 0;
6205 else
6206 frag_size = bm_pool->frag_size;
6207
6208 skb = build_skb(data, frag_size);
6209 if (!skb) {
6210 netdev_warn(port->dev, "skb build failed\n");
6211 goto err_drop_frame;
6212 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006213
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006214 err = mvpp2_rx_refill(port, bm_pool, pool);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006215 if (err) {
6216 netdev_err(port->dev, "failed to refill BM pools\n");
6217 goto err_drop_frame;
6218 }
6219
Thomas Petazzoni20396132017-03-07 16:53:00 +01006220 dma_unmap_single(dev->dev.parent, dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01006221 bm_pool->buf_size, DMA_FROM_DEVICE);
6222
Marcin Wojtas3f518502014-07-10 16:52:13 -03006223 rcvd_pkts++;
6224 rcvd_bytes += rx_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006225
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006226 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006227 skb_put(skb, rx_bytes);
6228 skb->protocol = eth_type_trans(skb, dev);
6229 mvpp2_rx_csum(port, rx_status, skb);
6230
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006231 napi_gro_receive(napi, skb);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006232 }
6233
6234 if (rcvd_pkts) {
6235 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
6236
6237 u64_stats_update_begin(&stats->syncp);
6238 stats->rx_packets += rcvd_pkts;
6239 stats->rx_bytes += rcvd_bytes;
6240 u64_stats_update_end(&stats->syncp);
6241 }
6242
6243 /* Update Rx queue management counters */
6244 wmb();
Marcin Wojtasb5015852015-12-03 15:20:51 +01006245 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006246
6247 return rx_todo;
6248}
6249
6250static inline void
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006251tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006252 struct mvpp2_tx_desc *desc)
6253{
Antoine Tenart20920262017-10-23 15:24:30 +02006254 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6255
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006256 dma_addr_t buf_dma_addr =
6257 mvpp2_txdesc_dma_addr_get(port, desc);
6258 size_t buf_sz =
6259 mvpp2_txdesc_size_get(port, desc);
Antoine Tenart20920262017-10-23 15:24:30 +02006260 if (!IS_TSO_HEADER(txq_pcpu, buf_dma_addr))
6261 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
6262 buf_sz, DMA_TO_DEVICE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006263 mvpp2_txq_desc_put(txq);
6264}
6265
6266/* Handle tx fragmentation processing */
6267static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
6268 struct mvpp2_tx_queue *aggr_txq,
6269 struct mvpp2_tx_queue *txq)
6270{
6271 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6272 struct mvpp2_tx_desc *tx_desc;
6273 int i;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006274 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006275
6276 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6277 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6278 void *addr = page_address(frag->page.p) + frag->page_offset;
6279
6280 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006281 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6282 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006283
Thomas Petazzoni20396132017-03-07 16:53:00 +01006284 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006285 frag->size,
6286 DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006287 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006288 mvpp2_txq_desc_put(txq);
Markus Elfring32bae632017-04-17 11:36:34 +02006289 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006290 }
6291
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006292 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006293
6294 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
6295 /* Last descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006296 mvpp2_txdesc_cmd_set(port, tx_desc,
6297 MVPP2_TXD_L_DESC);
6298 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006299 } else {
6300 /* Descriptor in the middle: Not First, Not Last */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006301 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6302 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006303 }
6304 }
6305
6306 return 0;
Markus Elfring32bae632017-04-17 11:36:34 +02006307cleanup:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006308 /* Release all descriptors that were used to map fragments of
6309 * this packet, as well as the corresponding DMA mappings
6310 */
6311 for (i = i - 1; i >= 0; i--) {
6312 tx_desc = txq->descs + i;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006313 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006314 }
6315
6316 return -ENOMEM;
6317}
6318
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006319static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
6320 struct net_device *dev,
6321 struct mvpp2_tx_queue *txq,
6322 struct mvpp2_tx_queue *aggr_txq,
6323 struct mvpp2_txq_pcpu *txq_pcpu,
6324 int hdr_sz)
6325{
6326 struct mvpp2_port *port = netdev_priv(dev);
6327 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6328 dma_addr_t addr;
6329
6330 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6331 mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
6332
6333 addr = txq_pcpu->tso_headers_dma +
6334 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006335 mvpp2_txdesc_dma_addr_set(port, tx_desc, addr);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006336
6337 mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
6338 MVPP2_TXD_F_DESC |
6339 MVPP2_TXD_PADDING_DISABLE);
6340 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6341}
6342
6343static inline int mvpp2_tso_put_data(struct sk_buff *skb,
6344 struct net_device *dev, struct tso_t *tso,
6345 struct mvpp2_tx_queue *txq,
6346 struct mvpp2_tx_queue *aggr_txq,
6347 struct mvpp2_txq_pcpu *txq_pcpu,
6348 int sz, bool left, bool last)
6349{
6350 struct mvpp2_port *port = netdev_priv(dev);
6351 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6352 dma_addr_t buf_dma_addr;
6353
6354 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6355 mvpp2_txdesc_size_set(port, tx_desc, sz);
6356
6357 buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
6358 DMA_TO_DEVICE);
6359 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
6360 mvpp2_txq_desc_put(txq);
6361 return -ENOMEM;
6362 }
6363
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006364 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006365
6366 if (!left) {
6367 mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
6368 if (last) {
6369 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
6370 return 0;
6371 }
6372 } else {
6373 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6374 }
6375
6376 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6377 return 0;
6378}
6379
6380static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
6381 struct mvpp2_tx_queue *txq,
6382 struct mvpp2_tx_queue *aggr_txq,
6383 struct mvpp2_txq_pcpu *txq_pcpu)
6384{
6385 struct mvpp2_port *port = netdev_priv(dev);
6386 struct tso_t tso;
6387 int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
6388 int i, len, descs = 0;
6389
6390 /* Check number of available descriptors */
6391 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq,
6392 tso_count_descs(skb)) ||
6393 mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu,
6394 tso_count_descs(skb)))
6395 return 0;
6396
6397 tso_start(skb, &tso);
6398 len = skb->len - hdr_sz;
6399 while (len > 0) {
6400 int left = min_t(int, skb_shinfo(skb)->gso_size, len);
6401 char *hdr = txq_pcpu->tso_headers +
6402 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6403
6404 len -= left;
6405 descs++;
6406
6407 tso_build_hdr(skb, hdr, &tso, left, len == 0);
6408 mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
6409
6410 while (left > 0) {
6411 int sz = min_t(int, tso.size, left);
6412 left -= sz;
6413 descs++;
6414
6415 if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
6416 txq_pcpu, sz, left, len == 0))
6417 goto release;
6418 tso_build_data(skb, &tso, sz);
6419 }
6420 }
6421
6422 return descs;
6423
6424release:
6425 for (i = descs - 1; i >= 0; i--) {
6426 struct mvpp2_tx_desc *tx_desc = txq->descs + i;
6427 tx_desc_unmap_put(port, txq, tx_desc);
6428 }
6429 return 0;
6430}
6431
Marcin Wojtas3f518502014-07-10 16:52:13 -03006432/* Main tx processing */
6433static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
6434{
6435 struct mvpp2_port *port = netdev_priv(dev);
6436 struct mvpp2_tx_queue *txq, *aggr_txq;
6437 struct mvpp2_txq_pcpu *txq_pcpu;
6438 struct mvpp2_tx_desc *tx_desc;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006439 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006440 int frags = 0;
6441 u16 txq_id;
6442 u32 tx_cmd;
6443
6444 txq_id = skb_get_queue_mapping(skb);
6445 txq = port->txqs[txq_id];
6446 txq_pcpu = this_cpu_ptr(txq->pcpu);
6447 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
6448
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006449 if (skb_is_gso(skb)) {
6450 frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
6451 goto out;
6452 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006453 frags = skb_shinfo(skb)->nr_frags + 1;
6454
6455 /* Check number of available descriptors */
6456 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
6457 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
6458 txq_pcpu, frags)) {
6459 frags = 0;
6460 goto out;
6461 }
6462
6463 /* Get a descriptor for the first part of the packet */
6464 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006465 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6466 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006467
Thomas Petazzoni20396132017-03-07 16:53:00 +01006468 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006469 skb_headlen(skb), DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006470 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006471 mvpp2_txq_desc_put(txq);
6472 frags = 0;
6473 goto out;
6474 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006475
Antoine Tenart6eb5d372017-10-30 11:23:33 +01006476 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006477
6478 tx_cmd = mvpp2_skb_tx_csum(port, skb);
6479
6480 if (frags == 1) {
6481 /* First and Last descriptor */
6482 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006483 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6484 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006485 } else {
6486 /* First but not Last */
6487 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006488 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6489 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006490
6491 /* Continue with other skb fragments */
6492 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006493 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006494 frags = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006495 }
6496 }
6497
Marcin Wojtas3f518502014-07-10 16:52:13 -03006498out:
6499 if (frags > 0) {
6500 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006501 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
6502
6503 txq_pcpu->reserved_num -= frags;
6504 txq_pcpu->count += frags;
6505 aggr_txq->count += frags;
6506
6507 /* Enable transmit */
6508 wmb();
6509 mvpp2_aggr_txq_pend_desc_add(port, frags);
6510
Antoine Tenart1d17db02017-10-30 11:23:31 +01006511 if (txq_pcpu->count >= txq_pcpu->stop_threshold)
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006512 netif_tx_stop_queue(nq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006513
6514 u64_stats_update_begin(&stats->syncp);
6515 stats->tx_packets++;
6516 stats->tx_bytes += skb->len;
6517 u64_stats_update_end(&stats->syncp);
6518 } else {
6519 dev->stats.tx_dropped++;
6520 dev_kfree_skb_any(skb);
6521 }
6522
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006523 /* Finalize TX processing */
Antoine Tenart082297e2017-10-23 15:24:31 +02006524 if (!port->has_tx_irqs && txq_pcpu->count >= txq->done_pkts_coal)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006525 mvpp2_txq_done(port, txq, txq_pcpu);
6526
6527 /* Set the timer in case not all frags were processed */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006528 if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
6529 txq_pcpu->count > 0) {
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006530 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6531
6532 mvpp2_timer_set(port_pcpu);
6533 }
6534
Marcin Wojtas3f518502014-07-10 16:52:13 -03006535 return NETDEV_TX_OK;
6536}
6537
6538static inline void mvpp2_cause_error(struct net_device *dev, int cause)
6539{
6540 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
6541 netdev_err(dev, "FCS error\n");
6542 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
6543 netdev_err(dev, "rx fifo overrun error\n");
6544 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
6545 netdev_err(dev, "tx fifo underrun error\n");
6546}
6547
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006548static int mvpp2_poll(struct napi_struct *napi, int budget)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006549{
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006550 u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006551 int rx_done = 0;
6552 struct mvpp2_port *port = netdev_priv(napi->dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006553 struct mvpp2_queue_vector *qv;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006554 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006555
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006556 qv = container_of(napi, struct mvpp2_queue_vector, napi);
6557
Marcin Wojtas3f518502014-07-10 16:52:13 -03006558 /* Rx/Tx cause register
6559 *
6560 * Bits 0-15: each bit indicates received packets on the Rx queue
6561 * (bit 0 is for Rx queue 0).
6562 *
6563 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
6564 * (bit 16 is for Tx queue 0).
6565 *
6566 * Each CPU has its own Rx/Tx cause register
6567 */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006568 cause_rx_tx = mvpp2_percpu_read(port->priv, qv->sw_thread_id,
Thomas Petazzonia7868412017-03-07 16:53:13 +01006569 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006570
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006571 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006572 if (cause_misc) {
6573 mvpp2_cause_error(port->dev, cause_misc);
6574
6575 /* Clear the cause register */
6576 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01006577 mvpp2_percpu_write(port->priv, cpu,
6578 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
6579 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006580 }
6581
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006582 cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
6583 if (cause_tx) {
6584 cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
6585 mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
6586 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006587
6588 /* Process RX packets */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006589 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
6590 cause_rx <<= qv->first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006591 cause_rx |= qv->pending_cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006592 while (cause_rx && budget > 0) {
6593 int count;
6594 struct mvpp2_rx_queue *rxq;
6595
6596 rxq = mvpp2_get_rx_queue(port, cause_rx);
6597 if (!rxq)
6598 break;
6599
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006600 count = mvpp2_rx(port, napi, budget, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006601 rx_done += count;
6602 budget -= count;
6603 if (budget > 0) {
6604 /* Clear the bit associated to this Rx queue
6605 * so that next iteration will continue from
6606 * the next Rx queue.
6607 */
6608 cause_rx &= ~(1 << rxq->logic_rxq);
6609 }
6610 }
6611
6612 if (budget > 0) {
6613 cause_rx = 0;
Eric Dumazet6ad20162017-01-30 08:22:01 -08006614 napi_complete_done(napi, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006615
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006616 mvpp2_qvec_interrupt_enable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006617 }
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006618 qv->pending_cause_rx = cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006619 return rx_done;
6620}
6621
6622/* Set hw internals when starting port */
6623static void mvpp2_start_dev(struct mvpp2_port *port)
6624{
Philippe Reynes8e072692016-06-28 00:08:11 +02006625 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006626 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02006627
Stefan Chulski76eb1b12017-08-22 19:08:26 +02006628 if (port->gop_id == 0 &&
6629 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
6630 port->phy_interface == PHY_INTERFACE_MODE_10GKR))
6631 mvpp2_xlg_max_rx_size_set(port);
6632 else
6633 mvpp2_gmac_max_rx_size_set(port);
6634
Marcin Wojtas3f518502014-07-10 16:52:13 -03006635 mvpp2_txp_max_tx_size_set(port);
6636
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006637 for (i = 0; i < port->nqvecs; i++)
6638 napi_enable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006639
6640 /* Enable interrupts on all CPUs */
6641 mvpp2_interrupts_enable(port);
6642
Antoine Tenart542897d2017-08-30 10:29:15 +02006643 if (port->priv->hw_version == MVPP22) {
6644 mvpp22_comphy_init(port);
Antoine Ténartf84bf382017-08-22 19:08:27 +02006645 mvpp22_gop_init(port);
Antoine Tenart542897d2017-08-30 10:29:15 +02006646 }
Antoine Ténartf84bf382017-08-22 19:08:27 +02006647
Antoine Ténart2055d622017-08-22 19:08:23 +02006648 mvpp2_port_mii_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006649 mvpp2_port_enable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02006650 if (ndev->phydev)
6651 phy_start(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006652 netif_tx_start_all_queues(port->dev);
6653}
6654
6655/* Set hw internals when stopping port */
6656static void mvpp2_stop_dev(struct mvpp2_port *port)
6657{
Philippe Reynes8e072692016-06-28 00:08:11 +02006658 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006659 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02006660
Marcin Wojtas3f518502014-07-10 16:52:13 -03006661 /* Stop new packets from arriving to RXQs */
6662 mvpp2_ingress_disable(port);
6663
6664 mdelay(10);
6665
6666 /* Disable interrupts on all CPUs */
6667 mvpp2_interrupts_disable(port);
6668
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006669 for (i = 0; i < port->nqvecs; i++)
6670 napi_disable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006671
6672 netif_carrier_off(port->dev);
6673 netif_tx_stop_all_queues(port->dev);
6674
6675 mvpp2_egress_disable(port);
6676 mvpp2_port_disable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02006677 if (ndev->phydev)
6678 phy_stop(ndev->phydev);
Antoine Tenart542897d2017-08-30 10:29:15 +02006679 phy_power_off(port->comphy);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006680}
6681
Marcin Wojtas3f518502014-07-10 16:52:13 -03006682static int mvpp2_check_ringparam_valid(struct net_device *dev,
6683 struct ethtool_ringparam *ring)
6684{
6685 u16 new_rx_pending = ring->rx_pending;
6686 u16 new_tx_pending = ring->tx_pending;
6687
6688 if (ring->rx_pending == 0 || ring->tx_pending == 0)
6689 return -EINVAL;
6690
6691 if (ring->rx_pending > MVPP2_MAX_RXD)
6692 new_rx_pending = MVPP2_MAX_RXD;
6693 else if (!IS_ALIGNED(ring->rx_pending, 16))
6694 new_rx_pending = ALIGN(ring->rx_pending, 16);
6695
6696 if (ring->tx_pending > MVPP2_MAX_TXD)
6697 new_tx_pending = MVPP2_MAX_TXD;
6698 else if (!IS_ALIGNED(ring->tx_pending, 32))
6699 new_tx_pending = ALIGN(ring->tx_pending, 32);
6700
6701 if (ring->rx_pending != new_rx_pending) {
6702 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
6703 ring->rx_pending, new_rx_pending);
6704 ring->rx_pending = new_rx_pending;
6705 }
6706
6707 if (ring->tx_pending != new_tx_pending) {
6708 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
6709 ring->tx_pending, new_tx_pending);
6710 ring->tx_pending = new_tx_pending;
6711 }
6712
6713 return 0;
6714}
6715
Thomas Petazzoni26975822017-03-07 16:53:14 +01006716static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006717{
6718 u32 mac_addr_l, mac_addr_m, mac_addr_h;
6719
6720 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
6721 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
6722 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
6723 addr[0] = (mac_addr_h >> 24) & 0xFF;
6724 addr[1] = (mac_addr_h >> 16) & 0xFF;
6725 addr[2] = (mac_addr_h >> 8) & 0xFF;
6726 addr[3] = mac_addr_h & 0xFF;
6727 addr[4] = mac_addr_m & 0xFF;
6728 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
6729}
6730
6731static int mvpp2_phy_connect(struct mvpp2_port *port)
6732{
6733 struct phy_device *phy_dev;
6734
Antoine Tenart5997c862017-09-01 11:04:53 +02006735 /* No PHY is attached */
6736 if (!port->phy_node)
6737 return 0;
6738
Marcin Wojtas3f518502014-07-10 16:52:13 -03006739 phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0,
6740 port->phy_interface);
6741 if (!phy_dev) {
6742 netdev_err(port->dev, "cannot connect to phy\n");
6743 return -ENODEV;
6744 }
6745 phy_dev->supported &= PHY_GBIT_FEATURES;
6746 phy_dev->advertising = phy_dev->supported;
6747
Marcin Wojtas3f518502014-07-10 16:52:13 -03006748 port->link = 0;
6749 port->duplex = 0;
6750 port->speed = 0;
6751
6752 return 0;
6753}
6754
6755static void mvpp2_phy_disconnect(struct mvpp2_port *port)
6756{
Philippe Reynes8e072692016-06-28 00:08:11 +02006757 struct net_device *ndev = port->dev;
6758
Antoine Tenart5997c862017-09-01 11:04:53 +02006759 if (!ndev->phydev)
6760 return;
6761
Philippe Reynes8e072692016-06-28 00:08:11 +02006762 phy_disconnect(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006763}
6764
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006765static int mvpp2_irqs_init(struct mvpp2_port *port)
6766{
6767 int err, i;
6768
6769 for (i = 0; i < port->nqvecs; i++) {
6770 struct mvpp2_queue_vector *qv = port->qvecs + i;
6771
6772 err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
6773 if (err)
6774 goto err;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006775
6776 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
6777 irq_set_affinity_hint(qv->irq,
6778 cpumask_of(qv->sw_thread_id));
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006779 }
6780
6781 return 0;
6782err:
6783 for (i = 0; i < port->nqvecs; i++) {
6784 struct mvpp2_queue_vector *qv = port->qvecs + i;
6785
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006786 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006787 free_irq(qv->irq, qv);
6788 }
6789
6790 return err;
6791}
6792
6793static void mvpp2_irqs_deinit(struct mvpp2_port *port)
6794{
6795 int i;
6796
6797 for (i = 0; i < port->nqvecs; i++) {
6798 struct mvpp2_queue_vector *qv = port->qvecs + i;
6799
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006800 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006801 free_irq(qv->irq, qv);
6802 }
6803}
6804
Antoine Tenart1d7d15d2017-10-30 11:23:30 +01006805static void mvpp22_init_rss(struct mvpp2_port *port)
6806{
6807 struct mvpp2 *priv = port->priv;
6808 int i;
6809
6810 /* Set the table width: replace the whole classifier Rx queue number
6811 * with the ones configured in RSS table entries.
6812 */
6813 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_TABLE(0));
6814 mvpp2_write(priv, MVPP22_RSS_WIDTH, 8);
6815
6816 /* Loop through the classifier Rx Queues and map them to a RSS table.
6817 * Map them all to the first table (0) by default.
6818 */
6819 for (i = 0; i < MVPP2_CLS_RX_QUEUES; i++) {
6820 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_QUEUE(i));
6821 mvpp2_write(priv, MVPP22_RSS_TABLE,
6822 MVPP22_RSS_TABLE_POINTER(0));
6823 }
6824
6825 /* Configure the first table to evenly distribute the packets across
6826 * real Rx Queues. The table entries map a hash to an port Rx Queue.
6827 */
6828 for (i = 0; i < MVPP22_RSS_TABLE_ENTRIES; i++) {
6829 u32 sel = MVPP22_RSS_INDEX_TABLE(0) |
6830 MVPP22_RSS_INDEX_TABLE_ENTRY(i);
6831 mvpp2_write(priv, MVPP22_RSS_INDEX, sel);
6832
6833 mvpp2_write(priv, MVPP22_RSS_TABLE_ENTRY, i % port->nrxqs);
6834 }
6835
6836}
6837
Marcin Wojtas3f518502014-07-10 16:52:13 -03006838static int mvpp2_open(struct net_device *dev)
6839{
6840 struct mvpp2_port *port = netdev_priv(dev);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006841 struct mvpp2 *priv = port->priv;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006842 unsigned char mac_bcast[ETH_ALEN] = {
6843 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
6844 int err;
6845
6846 err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
6847 if (err) {
6848 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
6849 return err;
6850 }
6851 err = mvpp2_prs_mac_da_accept(port->priv, port->id,
6852 dev->dev_addr, true);
6853 if (err) {
6854 netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
6855 return err;
6856 }
6857 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
6858 if (err) {
6859 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
6860 return err;
6861 }
6862 err = mvpp2_prs_def_flow(port);
6863 if (err) {
6864 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
6865 return err;
6866 }
6867
6868 /* Allocate the Rx/Tx queues */
6869 err = mvpp2_setup_rxqs(port);
6870 if (err) {
6871 netdev_err(port->dev, "cannot allocate Rx queues\n");
6872 return err;
6873 }
6874
6875 err = mvpp2_setup_txqs(port);
6876 if (err) {
6877 netdev_err(port->dev, "cannot allocate Tx queues\n");
6878 goto err_cleanup_rxqs;
6879 }
6880
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006881 err = mvpp2_irqs_init(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006882 if (err) {
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006883 netdev_err(port->dev, "cannot init IRQs\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006884 goto err_cleanup_txqs;
6885 }
6886
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006887 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) {
6888 err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
6889 dev->name, port);
6890 if (err) {
6891 netdev_err(port->dev, "cannot request link IRQ %d\n",
6892 port->link_irq);
6893 goto err_free_irq;
6894 }
6895
6896 mvpp22_gop_setup_irq(port);
6897 }
6898
Marcin Wojtas3f518502014-07-10 16:52:13 -03006899 /* In default link is down */
6900 netif_carrier_off(port->dev);
6901
6902 err = mvpp2_phy_connect(port);
6903 if (err < 0)
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006904 goto err_free_link_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006905
6906 /* Unmask interrupts on all CPUs */
6907 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006908 mvpp2_shared_interrupt_mask_unmask(port, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006909
6910 mvpp2_start_dev(port);
6911
Antoine Tenart1d7d15d2017-10-30 11:23:30 +01006912 if (priv->hw_version == MVPP22)
6913 mvpp22_init_rss(port);
6914
Marcin Wojtas3f518502014-07-10 16:52:13 -03006915 return 0;
6916
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006917err_free_link_irq:
6918 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
6919 free_irq(port->link_irq, port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006920err_free_irq:
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006921 mvpp2_irqs_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006922err_cleanup_txqs:
6923 mvpp2_cleanup_txqs(port);
6924err_cleanup_rxqs:
6925 mvpp2_cleanup_rxqs(port);
6926 return err;
6927}
6928
6929static int mvpp2_stop(struct net_device *dev)
6930{
6931 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006932 struct mvpp2_port_pcpu *port_pcpu;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006933 struct mvpp2 *priv = port->priv;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006934 int cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006935
6936 mvpp2_stop_dev(port);
6937 mvpp2_phy_disconnect(port);
6938
6939 /* Mask interrupts on all CPUs */
6940 on_each_cpu(mvpp2_interrupts_mask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006941 mvpp2_shared_interrupt_mask_unmask(port, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006942
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006943 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
6944 free_irq(port->link_irq, port);
6945
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006946 mvpp2_irqs_deinit(port);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006947 if (!port->has_tx_irqs) {
6948 for_each_present_cpu(cpu) {
6949 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006950
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006951 hrtimer_cancel(&port_pcpu->tx_done_timer);
6952 port_pcpu->timer_scheduled = false;
6953 tasklet_kill(&port_pcpu->tx_done_tasklet);
6954 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006955 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006956 mvpp2_cleanup_rxqs(port);
6957 mvpp2_cleanup_txqs(port);
6958
6959 return 0;
6960}
6961
6962static void mvpp2_set_rx_mode(struct net_device *dev)
6963{
6964 struct mvpp2_port *port = netdev_priv(dev);
6965 struct mvpp2 *priv = port->priv;
6966 struct netdev_hw_addr *ha;
6967 int id = port->id;
6968 bool allmulti = dev->flags & IFF_ALLMULTI;
6969
6970 mvpp2_prs_mac_promisc_set(priv, id, dev->flags & IFF_PROMISC);
6971 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_ALL, allmulti);
6972 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_IP6, allmulti);
6973
6974 /* Remove all port->id's mcast enries */
6975 mvpp2_prs_mcast_del_all(priv, id);
6976
6977 if (allmulti && !netdev_mc_empty(dev)) {
6978 netdev_for_each_mc_addr(ha, dev)
6979 mvpp2_prs_mac_da_accept(priv, id, ha->addr, true);
6980 }
6981}
6982
6983static int mvpp2_set_mac_address(struct net_device *dev, void *p)
6984{
6985 struct mvpp2_port *port = netdev_priv(dev);
6986 const struct sockaddr *addr = p;
6987 int err;
6988
6989 if (!is_valid_ether_addr(addr->sa_data)) {
6990 err = -EADDRNOTAVAIL;
Markus Elfringc1175542017-04-17 11:10:47 +02006991 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006992 }
6993
6994 if (!netif_running(dev)) {
6995 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6996 if (!err)
6997 return 0;
6998 /* Reconfigure parser to accept the original MAC address */
6999 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7000 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007001 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007002 }
7003
7004 mvpp2_stop_dev(port);
7005
7006 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
7007 if (!err)
7008 goto out_start;
7009
7010 /* Reconfigure parser accept the original MAC address */
7011 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7012 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007013 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007014out_start:
7015 mvpp2_start_dev(port);
7016 mvpp2_egress_enable(port);
7017 mvpp2_ingress_enable(port);
7018 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02007019log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02007020 netdev_err(dev, "failed to change MAC address\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007021 return err;
7022}
7023
7024static int mvpp2_change_mtu(struct net_device *dev, int mtu)
7025{
7026 struct mvpp2_port *port = netdev_priv(dev);
7027 int err;
7028
Jarod Wilson57779872016-10-17 15:54:06 -04007029 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
7030 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
7031 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
7032 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007033 }
7034
7035 if (!netif_running(dev)) {
7036 err = mvpp2_bm_update_mtu(dev, mtu);
7037 if (!err) {
7038 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7039 return 0;
7040 }
7041
7042 /* Reconfigure BM to the original MTU */
7043 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7044 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007045 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007046 }
7047
7048 mvpp2_stop_dev(port);
7049
7050 err = mvpp2_bm_update_mtu(dev, mtu);
7051 if (!err) {
7052 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7053 goto out_start;
7054 }
7055
7056 /* Reconfigure BM to the original MTU */
7057 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7058 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02007059 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007060
7061out_start:
7062 mvpp2_start_dev(port);
7063 mvpp2_egress_enable(port);
7064 mvpp2_ingress_enable(port);
7065
7066 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02007067log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02007068 netdev_err(dev, "failed to change MTU\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007069 return err;
7070}
7071
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007072static void
Marcin Wojtas3f518502014-07-10 16:52:13 -03007073mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
7074{
7075 struct mvpp2_port *port = netdev_priv(dev);
7076 unsigned int start;
7077 int cpu;
7078
7079 for_each_possible_cpu(cpu) {
7080 struct mvpp2_pcpu_stats *cpu_stats;
7081 u64 rx_packets;
7082 u64 rx_bytes;
7083 u64 tx_packets;
7084 u64 tx_bytes;
7085
7086 cpu_stats = per_cpu_ptr(port->stats, cpu);
7087 do {
7088 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
7089 rx_packets = cpu_stats->rx_packets;
7090 rx_bytes = cpu_stats->rx_bytes;
7091 tx_packets = cpu_stats->tx_packets;
7092 tx_bytes = cpu_stats->tx_bytes;
7093 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
7094
7095 stats->rx_packets += rx_packets;
7096 stats->rx_bytes += rx_bytes;
7097 stats->tx_packets += tx_packets;
7098 stats->tx_bytes += tx_bytes;
7099 }
7100
7101 stats->rx_errors = dev->stats.rx_errors;
7102 stats->rx_dropped = dev->stats.rx_dropped;
7103 stats->tx_dropped = dev->stats.tx_dropped;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007104}
7105
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007106static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7107{
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007108 int ret;
7109
Philippe Reynes8e072692016-06-28 00:08:11 +02007110 if (!dev->phydev)
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007111 return -ENOTSUPP;
7112
Philippe Reynes8e072692016-06-28 00:08:11 +02007113 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007114 if (!ret)
7115 mvpp2_link_event(dev);
7116
7117 return ret;
7118}
7119
Marcin Wojtas3f518502014-07-10 16:52:13 -03007120/* Ethtool methods */
7121
Marcin Wojtas3f518502014-07-10 16:52:13 -03007122/* Set interrupt coalescing for ethtools */
7123static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
7124 struct ethtool_coalesce *c)
7125{
7126 struct mvpp2_port *port = netdev_priv(dev);
7127 int queue;
7128
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007129 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007130 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7131
7132 rxq->time_coal = c->rx_coalesce_usecs;
7133 rxq->pkts_coal = c->rx_max_coalesced_frames;
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01007134 mvpp2_rx_pkts_coal_set(port, rxq);
7135 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007136 }
7137
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007138 if (port->has_tx_irqs) {
7139 port->tx_time_coal = c->tx_coalesce_usecs;
7140 mvpp2_tx_time_coal_set(port);
7141 }
7142
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007143 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007144 struct mvpp2_tx_queue *txq = port->txqs[queue];
7145
7146 txq->done_pkts_coal = c->tx_max_coalesced_frames;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007147
7148 if (port->has_tx_irqs)
7149 mvpp2_tx_pkts_coal_set(port, txq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007150 }
7151
Marcin Wojtas3f518502014-07-10 16:52:13 -03007152 return 0;
7153}
7154
7155/* get coalescing for ethtools */
7156static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
7157 struct ethtool_coalesce *c)
7158{
7159 struct mvpp2_port *port = netdev_priv(dev);
7160
7161 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
7162 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
7163 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
7164 return 0;
7165}
7166
7167static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
7168 struct ethtool_drvinfo *drvinfo)
7169{
7170 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
7171 sizeof(drvinfo->driver));
7172 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
7173 sizeof(drvinfo->version));
7174 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
7175 sizeof(drvinfo->bus_info));
7176}
7177
7178static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
7179 struct ethtool_ringparam *ring)
7180{
7181 struct mvpp2_port *port = netdev_priv(dev);
7182
7183 ring->rx_max_pending = MVPP2_MAX_RXD;
7184 ring->tx_max_pending = MVPP2_MAX_TXD;
7185 ring->rx_pending = port->rx_ring_size;
7186 ring->tx_pending = port->tx_ring_size;
7187}
7188
7189static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
7190 struct ethtool_ringparam *ring)
7191{
7192 struct mvpp2_port *port = netdev_priv(dev);
7193 u16 prev_rx_ring_size = port->rx_ring_size;
7194 u16 prev_tx_ring_size = port->tx_ring_size;
7195 int err;
7196
7197 err = mvpp2_check_ringparam_valid(dev, ring);
7198 if (err)
7199 return err;
7200
7201 if (!netif_running(dev)) {
7202 port->rx_ring_size = ring->rx_pending;
7203 port->tx_ring_size = ring->tx_pending;
7204 return 0;
7205 }
7206
7207 /* The interface is running, so we have to force a
7208 * reallocation of the queues
7209 */
7210 mvpp2_stop_dev(port);
7211 mvpp2_cleanup_rxqs(port);
7212 mvpp2_cleanup_txqs(port);
7213
7214 port->rx_ring_size = ring->rx_pending;
7215 port->tx_ring_size = ring->tx_pending;
7216
7217 err = mvpp2_setup_rxqs(port);
7218 if (err) {
7219 /* Reallocate Rx queues with the original ring size */
7220 port->rx_ring_size = prev_rx_ring_size;
7221 ring->rx_pending = prev_rx_ring_size;
7222 err = mvpp2_setup_rxqs(port);
7223 if (err)
7224 goto err_out;
7225 }
7226 err = mvpp2_setup_txqs(port);
7227 if (err) {
7228 /* Reallocate Tx queues with the original ring size */
7229 port->tx_ring_size = prev_tx_ring_size;
7230 ring->tx_pending = prev_tx_ring_size;
7231 err = mvpp2_setup_txqs(port);
7232 if (err)
7233 goto err_clean_rxqs;
7234 }
7235
7236 mvpp2_start_dev(port);
7237 mvpp2_egress_enable(port);
7238 mvpp2_ingress_enable(port);
7239
7240 return 0;
7241
7242err_clean_rxqs:
7243 mvpp2_cleanup_rxqs(port);
7244err_out:
Markus Elfringdfd42402017-04-17 11:20:41 +02007245 netdev_err(dev, "failed to change ring parameters");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007246 return err;
7247}
7248
7249/* Device ops */
7250
7251static const struct net_device_ops mvpp2_netdev_ops = {
7252 .ndo_open = mvpp2_open,
7253 .ndo_stop = mvpp2_stop,
7254 .ndo_start_xmit = mvpp2_tx,
7255 .ndo_set_rx_mode = mvpp2_set_rx_mode,
7256 .ndo_set_mac_address = mvpp2_set_mac_address,
7257 .ndo_change_mtu = mvpp2_change_mtu,
7258 .ndo_get_stats64 = mvpp2_get_stats64,
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007259 .ndo_do_ioctl = mvpp2_ioctl,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007260};
7261
7262static const struct ethtool_ops mvpp2_eth_tool_ops = {
Florian Fainelli00606c42016-11-15 11:19:48 -08007263 .nway_reset = phy_ethtool_nway_reset,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007264 .get_link = ethtool_op_get_link,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007265 .set_coalesce = mvpp2_ethtool_set_coalesce,
7266 .get_coalesce = mvpp2_ethtool_get_coalesce,
7267 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
7268 .get_ringparam = mvpp2_ethtool_get_ringparam,
7269 .set_ringparam = mvpp2_ethtool_set_ringparam,
Philippe Reynesfb773e92016-06-28 00:08:12 +02007270 .get_link_ksettings = phy_ethtool_get_link_ksettings,
7271 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007272};
7273
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007274/* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
7275 * had a single IRQ defined per-port.
7276 */
7277static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
7278 struct device_node *port_node)
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007279{
7280 struct mvpp2_queue_vector *v = &port->qvecs[0];
7281
7282 v->first_rxq = 0;
7283 v->nrxqs = port->nrxqs;
7284 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7285 v->sw_thread_id = 0;
7286 v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
7287 v->port = port;
7288 v->irq = irq_of_parse_and_map(port_node, 0);
7289 if (v->irq <= 0)
7290 return -EINVAL;
7291 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7292 NAPI_POLL_WEIGHT);
7293
7294 port->nqvecs = 1;
7295
7296 return 0;
7297}
7298
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007299static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
7300 struct device_node *port_node)
7301{
7302 struct mvpp2_queue_vector *v;
7303 int i, ret;
7304
7305 port->nqvecs = num_possible_cpus();
7306 if (queue_mode == MVPP2_QDIST_SINGLE_MODE)
7307 port->nqvecs += 1;
7308
7309 for (i = 0; i < port->nqvecs; i++) {
7310 char irqname[16];
7311
7312 v = port->qvecs + i;
7313
7314 v->port = port;
7315 v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
7316 v->sw_thread_id = i;
7317 v->sw_thread_mask = BIT(i);
7318
7319 snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
7320
7321 if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
7322 v->first_rxq = i * MVPP2_DEFAULT_RXQ;
7323 v->nrxqs = MVPP2_DEFAULT_RXQ;
7324 } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
7325 i == (port->nqvecs - 1)) {
7326 v->first_rxq = 0;
7327 v->nrxqs = port->nrxqs;
7328 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7329 strncpy(irqname, "rx-shared", sizeof(irqname));
7330 }
7331
7332 v->irq = of_irq_get_byname(port_node, irqname);
7333 if (v->irq <= 0) {
7334 ret = -EINVAL;
7335 goto err;
7336 }
7337
7338 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7339 NAPI_POLL_WEIGHT);
7340 }
7341
7342 return 0;
7343
7344err:
7345 for (i = 0; i < port->nqvecs; i++)
7346 irq_dispose_mapping(port->qvecs[i].irq);
7347 return ret;
7348}
7349
7350static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
7351 struct device_node *port_node)
7352{
7353 if (port->has_tx_irqs)
7354 return mvpp2_multi_queue_vectors_init(port, port_node);
7355 else
7356 return mvpp2_simple_queue_vectors_init(port, port_node);
7357}
7358
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007359static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
7360{
7361 int i;
7362
7363 for (i = 0; i < port->nqvecs; i++)
7364 irq_dispose_mapping(port->qvecs[i].irq);
7365}
7366
7367/* Configure Rx queue group interrupt for this port */
7368static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
7369{
7370 struct mvpp2 *priv = port->priv;
7371 u32 val;
7372 int i;
7373
7374 if (priv->hw_version == MVPP21) {
7375 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
7376 port->nrxqs);
7377 return;
7378 }
7379
7380 /* Handle the more complicated PPv2.2 case */
7381 for (i = 0; i < port->nqvecs; i++) {
7382 struct mvpp2_queue_vector *qv = port->qvecs + i;
7383
7384 if (!qv->nrxqs)
7385 continue;
7386
7387 val = qv->sw_thread_id;
7388 val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
7389 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
7390
7391 val = qv->first_rxq;
7392 val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
7393 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
7394 }
7395}
7396
Marcin Wojtas3f518502014-07-10 16:52:13 -03007397/* Initialize port HW */
7398static int mvpp2_port_init(struct mvpp2_port *port)
7399{
7400 struct device *dev = port->dev->dev.parent;
7401 struct mvpp2 *priv = port->priv;
7402 struct mvpp2_txq_pcpu *txq_pcpu;
7403 int queue, cpu, err;
7404
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007405 /* Checks for hardware constraints */
7406 if (port->first_rxq + port->nrxqs >
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007407 MVPP2_MAX_PORTS * priv->max_port_rxqs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007408 return -EINVAL;
7409
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007410 if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) ||
7411 (port->ntxqs > MVPP2_MAX_TXQ))
7412 return -EINVAL;
7413
Marcin Wojtas3f518502014-07-10 16:52:13 -03007414 /* Disable port */
7415 mvpp2_egress_disable(port);
7416 mvpp2_port_disable(port);
7417
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007418 port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
7419
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007420 port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007421 GFP_KERNEL);
7422 if (!port->txqs)
7423 return -ENOMEM;
7424
7425 /* Associate physical Tx queues to this port and initialize.
7426 * The mapping is predefined.
7427 */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007428 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007429 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
7430 struct mvpp2_tx_queue *txq;
7431
7432 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
Christophe Jaillet177c8d12017-02-19 10:19:57 +01007433 if (!txq) {
7434 err = -ENOMEM;
7435 goto err_free_percpu;
7436 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007437
7438 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
7439 if (!txq->pcpu) {
7440 err = -ENOMEM;
7441 goto err_free_percpu;
7442 }
7443
7444 txq->id = queue_phy_id;
7445 txq->log_id = queue;
7446 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
7447 for_each_present_cpu(cpu) {
7448 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
7449 txq_pcpu->cpu = cpu;
7450 }
7451
7452 port->txqs[queue] = txq;
7453 }
7454
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007455 port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007456 GFP_KERNEL);
7457 if (!port->rxqs) {
7458 err = -ENOMEM;
7459 goto err_free_percpu;
7460 }
7461
7462 /* Allocate and initialize Rx queue for this port */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007463 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007464 struct mvpp2_rx_queue *rxq;
7465
7466 /* Map physical Rx queue to port's logical Rx queue */
7467 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08007468 if (!rxq) {
7469 err = -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007470 goto err_free_percpu;
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08007471 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007472 /* Map this Rx queue to a physical queue */
7473 rxq->id = port->first_rxq + queue;
7474 rxq->port = port->id;
7475 rxq->logic_rxq = queue;
7476
7477 port->rxqs[queue] = rxq;
7478 }
7479
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007480 mvpp2_rx_irqs_setup(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007481
7482 /* Create Rx descriptor rings */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007483 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007484 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7485
7486 rxq->size = port->rx_ring_size;
7487 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
7488 rxq->time_coal = MVPP2_RX_COAL_USEC;
7489 }
7490
7491 mvpp2_ingress_disable(port);
7492
7493 /* Port default configuration */
7494 mvpp2_defaults_set(port);
7495
7496 /* Port's classifier configuration */
7497 mvpp2_cls_oversize_rxq_set(port);
7498 mvpp2_cls_port_config(port);
7499
7500 /* Provide an initial Rx packet size */
7501 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
7502
7503 /* Initialize pools for swf */
7504 err = mvpp2_swf_bm_pool_init(port);
7505 if (err)
7506 goto err_free_percpu;
7507
7508 return 0;
7509
7510err_free_percpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007511 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007512 if (!port->txqs[queue])
7513 continue;
7514 free_percpu(port->txqs[queue]->pcpu);
7515 }
7516 return err;
7517}
7518
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007519/* Checks if the port DT description has the TX interrupts
7520 * described. On PPv2.1, there are no such interrupts. On PPv2.2,
7521 * there are available, but we need to keep support for old DTs.
7522 */
7523static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv,
7524 struct device_node *port_node)
7525{
7526 char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1",
7527 "tx-cpu2", "tx-cpu3" };
7528 int ret, i;
7529
7530 if (priv->hw_version == MVPP21)
7531 return false;
7532
7533 for (i = 0; i < 5; i++) {
7534 ret = of_property_match_string(port_node, "interrupt-names",
7535 irqs[i]);
7536 if (ret < 0)
7537 return false;
7538 }
7539
7540 return true;
7541}
7542
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007543static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
7544 struct device_node *port_node,
7545 char **mac_from)
7546{
7547 struct mvpp2_port *port = netdev_priv(dev);
7548 char hw_mac_addr[ETH_ALEN] = {0};
7549 const char *dt_mac_addr;
7550
7551 dt_mac_addr = of_get_mac_address(port_node);
7552 if (dt_mac_addr && is_valid_ether_addr(dt_mac_addr)) {
7553 *mac_from = "device tree";
7554 ether_addr_copy(dev->dev_addr, dt_mac_addr);
Antoine Tenart688cbaf2017-09-02 11:06:49 +02007555 return;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007556 }
Antoine Tenart688cbaf2017-09-02 11:06:49 +02007557
7558 if (priv->hw_version == MVPP21) {
7559 mvpp21_get_mac_address(port, hw_mac_addr);
7560 if (is_valid_ether_addr(hw_mac_addr)) {
7561 *mac_from = "hardware";
7562 ether_addr_copy(dev->dev_addr, hw_mac_addr);
7563 return;
7564 }
7565 }
7566
7567 *mac_from = "random";
7568 eth_hw_addr_random(dev);
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007569}
7570
Marcin Wojtas3f518502014-07-10 16:52:13 -03007571/* Ports initialization */
7572static int mvpp2_port_probe(struct platform_device *pdev,
7573 struct device_node *port_node,
Yan Markman6bf69a12017-09-25 14:59:47 +02007574 struct mvpp2 *priv, int index)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007575{
7576 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +02007577 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007578 struct mvpp2_port *port;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007579 struct mvpp2_port_pcpu *port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007580 struct net_device *dev;
7581 struct resource *res;
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007582 char *mac_from = "";
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007583 unsigned int ntxqs, nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007584 bool has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007585 u32 id;
7586 int features;
7587 int phy_mode;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007588 int err, i, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007589
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007590 has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node);
7591
7592 if (!has_tx_irqs)
7593 queue_mode = MVPP2_QDIST_SINGLE_MODE;
7594
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007595 ntxqs = MVPP2_MAX_TXQ;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007596 if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
7597 nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
7598 else
7599 nrxqs = MVPP2_DEFAULT_RXQ;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007600
7601 dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007602 if (!dev)
7603 return -ENOMEM;
7604
7605 phy_node = of_parse_phandle(port_node, "phy", 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007606 phy_mode = of_get_phy_mode(port_node);
7607 if (phy_mode < 0) {
7608 dev_err(&pdev->dev, "incorrect phy mode\n");
7609 err = phy_mode;
7610 goto err_free_netdev;
7611 }
7612
Antoine Tenart542897d2017-08-30 10:29:15 +02007613 comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
7614 if (IS_ERR(comphy)) {
7615 if (PTR_ERR(comphy) == -EPROBE_DEFER) {
7616 err = -EPROBE_DEFER;
7617 goto err_free_netdev;
7618 }
7619 comphy = NULL;
7620 }
7621
Marcin Wojtas3f518502014-07-10 16:52:13 -03007622 if (of_property_read_u32(port_node, "port-id", &id)) {
7623 err = -EINVAL;
7624 dev_err(&pdev->dev, "missing port-id value\n");
7625 goto err_free_netdev;
7626 }
7627
7628 dev->tx_queue_len = MVPP2_MAX_TXD;
7629 dev->watchdog_timeo = 5 * HZ;
7630 dev->netdev_ops = &mvpp2_netdev_ops;
7631 dev->ethtool_ops = &mvpp2_eth_tool_ops;
7632
7633 port = netdev_priv(dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007634 port->dev = dev;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007635 port->ntxqs = ntxqs;
7636 port->nrxqs = nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007637 port->priv = priv;
7638 port->has_tx_irqs = has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007639
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007640 err = mvpp2_queue_vectors_init(port, port_node);
7641 if (err)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007642 goto err_free_netdev;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007643
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007644 port->link_irq = of_irq_get_byname(port_node, "link");
7645 if (port->link_irq == -EPROBE_DEFER) {
7646 err = -EPROBE_DEFER;
7647 goto err_deinit_qvecs;
7648 }
7649 if (port->link_irq <= 0)
7650 /* the link irq is optional */
7651 port->link_irq = 0;
7652
Marcin Wojtas3f518502014-07-10 16:52:13 -03007653 if (of_property_read_bool(port_node, "marvell,loopback"))
7654 port->flags |= MVPP2_F_LOOPBACK;
7655
Marcin Wojtas3f518502014-07-10 16:52:13 -03007656 port->id = id;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007657 if (priv->hw_version == MVPP21)
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007658 port->first_rxq = port->id * port->nrxqs;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007659 else
7660 port->first_rxq = port->id * priv->max_port_rxqs;
7661
Marcin Wojtas3f518502014-07-10 16:52:13 -03007662 port->phy_node = phy_node;
7663 port->phy_interface = phy_mode;
Antoine Tenart542897d2017-08-30 10:29:15 +02007664 port->comphy = comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007665
Thomas Petazzonia7868412017-03-07 16:53:13 +01007666 if (priv->hw_version == MVPP21) {
7667 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
7668 port->base = devm_ioremap_resource(&pdev->dev, res);
7669 if (IS_ERR(port->base)) {
7670 err = PTR_ERR(port->base);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007671 goto err_free_irq;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007672 }
7673 } else {
7674 if (of_property_read_u32(port_node, "gop-port-id",
7675 &port->gop_id)) {
7676 err = -EINVAL;
7677 dev_err(&pdev->dev, "missing gop-port-id value\n");
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007678 goto err_deinit_qvecs;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007679 }
7680
7681 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007682 }
7683
7684 /* Alloc per-cpu stats */
7685 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
7686 if (!port->stats) {
7687 err = -ENOMEM;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007688 goto err_free_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007689 }
7690
Antoine Tenart3ba8c812017-09-02 11:06:47 +02007691 mvpp2_port_copy_mac_addr(dev, priv, port_node, &mac_from);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007692
7693 port->tx_ring_size = MVPP2_MAX_TXD;
7694 port->rx_ring_size = MVPP2_MAX_RXD;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007695 SET_NETDEV_DEV(dev, &pdev->dev);
7696
7697 err = mvpp2_port_init(port);
7698 if (err < 0) {
7699 dev_err(&pdev->dev, "failed to init port %d\n", id);
7700 goto err_free_stats;
7701 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01007702
Thomas Petazzoni26975822017-03-07 16:53:14 +01007703 mvpp2_port_periodic_xon_disable(port);
7704
7705 if (priv->hw_version == MVPP21)
7706 mvpp2_port_fc_adv_enable(port);
7707
7708 mvpp2_port_reset(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007709
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007710 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
7711 if (!port->pcpu) {
7712 err = -ENOMEM;
7713 goto err_free_txq_pcpu;
7714 }
7715
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007716 if (!port->has_tx_irqs) {
7717 for_each_present_cpu(cpu) {
7718 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007719
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007720 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
7721 HRTIMER_MODE_REL_PINNED);
7722 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
7723 port_pcpu->timer_scheduled = false;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007724
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007725 tasklet_init(&port_pcpu->tx_done_tasklet,
7726 mvpp2_tx_proc_cb,
7727 (unsigned long)dev);
7728 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007729 }
7730
Antoine Ténart186cd4d2017-08-23 09:46:56 +02007731 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007732 dev->features = features | NETIF_F_RXCSUM;
7733 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO;
7734 dev->vlan_features |= features;
Antoine Tenart1d17db02017-10-30 11:23:31 +01007735 dev->gso_max_segs = MVPP2_MAX_TSO_SEGS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007736
Jarod Wilson57779872016-10-17 15:54:06 -04007737 /* MTU range: 68 - 9676 */
7738 dev->min_mtu = ETH_MIN_MTU;
7739 /* 9676 == 9700 - 20 and rounding to 8 */
7740 dev->max_mtu = 9676;
7741
Marcin Wojtas3f518502014-07-10 16:52:13 -03007742 err = register_netdev(dev);
7743 if (err < 0) {
7744 dev_err(&pdev->dev, "failed to register netdev\n");
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007745 goto err_free_port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007746 }
7747 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
7748
Yan Markman6bf69a12017-09-25 14:59:47 +02007749 priv->port_list[index] = port;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007750 return 0;
7751
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007752err_free_port_pcpu:
7753 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007754err_free_txq_pcpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007755 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007756 free_percpu(port->txqs[i]->pcpu);
7757err_free_stats:
7758 free_percpu(port->stats);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007759err_free_irq:
7760 if (port->link_irq)
7761 irq_dispose_mapping(port->link_irq);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007762err_deinit_qvecs:
7763 mvpp2_queue_vectors_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007764err_free_netdev:
Peter Chenccb80392016-08-01 15:02:37 +08007765 of_node_put(phy_node);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007766 free_netdev(dev);
7767 return err;
7768}
7769
7770/* Ports removal routine */
7771static void mvpp2_port_remove(struct mvpp2_port *port)
7772{
7773 int i;
7774
7775 unregister_netdev(port->dev);
Peter Chenccb80392016-08-01 15:02:37 +08007776 of_node_put(port->phy_node);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007777 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007778 free_percpu(port->stats);
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007779 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007780 free_percpu(port->txqs[i]->pcpu);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007781 mvpp2_queue_vectors_deinit(port);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007782 if (port->link_irq)
7783 irq_dispose_mapping(port->link_irq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007784 free_netdev(port->dev);
7785}
7786
7787/* Initialize decoding windows */
7788static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
7789 struct mvpp2 *priv)
7790{
7791 u32 win_enable;
7792 int i;
7793
7794 for (i = 0; i < 6; i++) {
7795 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
7796 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
7797
7798 if (i < 4)
7799 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
7800 }
7801
7802 win_enable = 0;
7803
7804 for (i = 0; i < dram->num_cs; i++) {
7805 const struct mbus_dram_window *cs = dram->cs + i;
7806
7807 mvpp2_write(priv, MVPP2_WIN_BASE(i),
7808 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
7809 dram->mbus_dram_target_id);
7810
7811 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
7812 (cs->size - 1) & 0xffff0000);
7813
7814 win_enable |= (1 << i);
7815 }
7816
7817 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
7818}
7819
7820/* Initialize Rx FIFO's */
7821static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
7822{
7823 int port;
7824
7825 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
7826 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01007827 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007828 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01007829 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
7830 }
7831
7832 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
7833 MVPP2_RX_FIFO_PORT_MIN_PKT);
7834 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
7835}
7836
7837static void mvpp22_rx_fifo_init(struct mvpp2 *priv)
7838{
7839 int port;
7840
7841 /* The FIFO size parameters are set depending on the maximum speed a
7842 * given port can handle:
7843 * - Port 0: 10Gbps
7844 * - Port 1: 2.5Gbps
7845 * - Ports 2 and 3: 1Gbps
7846 */
7847
7848 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(0),
7849 MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB);
7850 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(0),
7851 MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB);
7852
7853 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(1),
7854 MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB);
7855 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(1),
7856 MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB);
7857
7858 for (port = 2; port < MVPP2_MAX_PORTS; port++) {
7859 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
7860 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
7861 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
7862 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007863 }
7864
7865 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
7866 MVPP2_RX_FIFO_PORT_MIN_PKT);
7867 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
7868}
7869
Antoine Tenart7c10f972017-10-30 11:23:29 +01007870/* Initialize Tx FIFO's */
7871static void mvpp22_tx_fifo_init(struct mvpp2 *priv)
7872{
7873 int port;
7874
7875 for (port = 0; port < MVPP2_MAX_PORTS; port++)
7876 mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port),
7877 MVPP22_TX_FIFO_DATA_SIZE_3KB);
7878}
7879
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01007880static void mvpp2_axi_init(struct mvpp2 *priv)
7881{
7882 u32 val, rdval, wrval;
7883
7884 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
7885
7886 /* AXI Bridge Configuration */
7887
7888 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
7889 << MVPP22_AXI_ATTR_CACHE_OFFS;
7890 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7891 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
7892
7893 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
7894 << MVPP22_AXI_ATTR_CACHE_OFFS;
7895 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7896 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
7897
7898 /* BM */
7899 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
7900 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
7901
7902 /* Descriptors */
7903 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
7904 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
7905 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
7906 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
7907
7908 /* Buffer Data */
7909 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
7910 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
7911
7912 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
7913 << MVPP22_AXI_CODE_CACHE_OFFS;
7914 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
7915 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7916 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
7917 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
7918
7919 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
7920 << MVPP22_AXI_CODE_CACHE_OFFS;
7921 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7922 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7923
7924 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
7925
7926 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
7927 << MVPP22_AXI_CODE_CACHE_OFFS;
7928 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7929 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7930
7931 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
7932}
7933
Marcin Wojtas3f518502014-07-10 16:52:13 -03007934/* Initialize network controller common part HW */
7935static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
7936{
7937 const struct mbus_dram_target_info *dram_target_info;
7938 int err, i;
Marcin Wojtas08a23752014-07-21 13:48:12 -03007939 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007940
Marcin Wojtas3f518502014-07-10 16:52:13 -03007941 /* MBUS windows configuration */
7942 dram_target_info = mv_mbus_dram_info();
7943 if (dram_target_info)
7944 mvpp2_conf_mbus_windows(dram_target_info, priv);
7945
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01007946 if (priv->hw_version == MVPP22)
7947 mvpp2_axi_init(priv);
7948
Marcin Wojtas08a23752014-07-21 13:48:12 -03007949 /* Disable HW PHY polling */
Thomas Petazzoni26975822017-03-07 16:53:14 +01007950 if (priv->hw_version == MVPP21) {
7951 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
7952 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
7953 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
7954 } else {
7955 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
7956 val &= ~MVPP22_SMI_POLLING_EN;
7957 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
7958 }
Marcin Wojtas08a23752014-07-21 13:48:12 -03007959
Marcin Wojtas3f518502014-07-10 16:52:13 -03007960 /* Allocate and initialize aggregated TXQs */
7961 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
Markus Elfringd7ce3ce2017-04-17 08:48:23 +02007962 sizeof(*priv->aggr_txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007963 GFP_KERNEL);
7964 if (!priv->aggr_txqs)
7965 return -ENOMEM;
7966
7967 for_each_present_cpu(i) {
7968 priv->aggr_txqs[i].id = i;
7969 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
Antoine Ténart85affd72017-08-23 09:46:55 +02007970 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007971 if (err < 0)
7972 return err;
7973 }
7974
Antoine Tenart7c10f972017-10-30 11:23:29 +01007975 /* Fifo Init */
7976 if (priv->hw_version == MVPP21) {
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01007977 mvpp2_rx_fifo_init(priv);
Antoine Tenart7c10f972017-10-30 11:23:29 +01007978 } else {
Antoine Tenart2d1d7df2017-10-30 11:23:28 +01007979 mvpp22_rx_fifo_init(priv);
Antoine Tenart7c10f972017-10-30 11:23:29 +01007980 mvpp22_tx_fifo_init(priv);
7981 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007982
Thomas Petazzoni26975822017-03-07 16:53:14 +01007983 if (priv->hw_version == MVPP21)
7984 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
7985 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007986
7987 /* Allow cache snoop when transmiting packets */
7988 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
7989
7990 /* Buffer Manager initialization */
7991 err = mvpp2_bm_init(pdev, priv);
7992 if (err < 0)
7993 return err;
7994
7995 /* Parser default initialization */
7996 err = mvpp2_prs_default_init(pdev, priv);
7997 if (err < 0)
7998 return err;
7999
8000 /* Classifier default initialization */
8001 mvpp2_cls_init(priv);
8002
8003 return 0;
8004}
8005
8006static int mvpp2_probe(struct platform_device *pdev)
8007{
8008 struct device_node *dn = pdev->dev.of_node;
8009 struct device_node *port_node;
8010 struct mvpp2 *priv;
8011 struct resource *res;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008012 void __iomem *base;
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02008013 int port_count, i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008014 int err;
8015
Markus Elfring0b92e592017-04-17 08:38:32 +02008016 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008017 if (!priv)
8018 return -ENOMEM;
8019
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008020 priv->hw_version =
8021 (unsigned long)of_device_get_match_data(&pdev->dev);
8022
Marcin Wojtas3f518502014-07-10 16:52:13 -03008023 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01008024 base = devm_ioremap_resource(&pdev->dev, res);
8025 if (IS_ERR(base))
8026 return PTR_ERR(base);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008027
Thomas Petazzonia7868412017-03-07 16:53:13 +01008028 if (priv->hw_version == MVPP21) {
8029 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
8030 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
8031 if (IS_ERR(priv->lms_base))
8032 return PTR_ERR(priv->lms_base);
8033 } else {
8034 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
8035 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
8036 if (IS_ERR(priv->iface_base))
8037 return PTR_ERR(priv->iface_base);
Antoine Ténartf84bf382017-08-22 19:08:27 +02008038
8039 priv->sysctrl_base =
8040 syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
8041 "marvell,system-controller");
8042 if (IS_ERR(priv->sysctrl_base))
8043 /* The system controller regmap is optional for dt
8044 * compatibility reasons. When not provided, the
8045 * configuration of the GoP relies on the
8046 * firmware/bootloader.
8047 */
8048 priv->sysctrl_base = NULL;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008049 }
8050
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02008051 for (i = 0; i < MVPP2_MAX_THREADS; i++) {
Thomas Petazzonia7868412017-03-07 16:53:13 +01008052 u32 addr_space_sz;
8053
8054 addr_space_sz = (priv->hw_version == MVPP21 ?
8055 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02008056 priv->swth_base[i] = base + i * addr_space_sz;
Thomas Petazzonia7868412017-03-07 16:53:13 +01008057 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03008058
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01008059 if (priv->hw_version == MVPP21)
8060 priv->max_port_rxqs = 8;
8061 else
8062 priv->max_port_rxqs = 32;
8063
Marcin Wojtas3f518502014-07-10 16:52:13 -03008064 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
8065 if (IS_ERR(priv->pp_clk))
8066 return PTR_ERR(priv->pp_clk);
8067 err = clk_prepare_enable(priv->pp_clk);
8068 if (err < 0)
8069 return err;
8070
8071 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
8072 if (IS_ERR(priv->gop_clk)) {
8073 err = PTR_ERR(priv->gop_clk);
8074 goto err_pp_clk;
8075 }
8076 err = clk_prepare_enable(priv->gop_clk);
8077 if (err < 0)
8078 goto err_pp_clk;
8079
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008080 if (priv->hw_version == MVPP22) {
8081 priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
8082 if (IS_ERR(priv->mg_clk)) {
8083 err = PTR_ERR(priv->mg_clk);
8084 goto err_gop_clk;
8085 }
8086
8087 err = clk_prepare_enable(priv->mg_clk);
8088 if (err < 0)
8089 goto err_gop_clk;
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008090
8091 priv->axi_clk = devm_clk_get(&pdev->dev, "axi_clk");
8092 if (IS_ERR(priv->axi_clk)) {
8093 err = PTR_ERR(priv->axi_clk);
8094 if (err == -EPROBE_DEFER)
8095 goto err_gop_clk;
8096 priv->axi_clk = NULL;
8097 } else {
8098 err = clk_prepare_enable(priv->axi_clk);
8099 if (err < 0)
8100 goto err_gop_clk;
8101 }
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008102 }
8103
Marcin Wojtas3f518502014-07-10 16:52:13 -03008104 /* Get system's tclk rate */
8105 priv->tclk = clk_get_rate(priv->pp_clk);
8106
Thomas Petazzoni2067e0a2017-03-07 16:53:19 +01008107 if (priv->hw_version == MVPP22) {
8108 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
8109 if (err)
8110 goto err_mg_clk;
8111 /* Sadly, the BM pools all share the same register to
8112 * store the high 32 bits of their address. So they
8113 * must all have the same high 32 bits, which forces
8114 * us to restrict coherent memory to DMA_BIT_MASK(32).
8115 */
8116 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
8117 if (err)
8118 goto err_mg_clk;
8119 }
8120
Marcin Wojtas3f518502014-07-10 16:52:13 -03008121 /* Initialize network controller */
8122 err = mvpp2_init(pdev, priv);
8123 if (err < 0) {
8124 dev_err(&pdev->dev, "failed to initialize controller\n");
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008125 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008126 }
8127
8128 port_count = of_get_available_child_count(dn);
8129 if (port_count == 0) {
8130 dev_err(&pdev->dev, "no ports enabled\n");
Wei Yongjun575a1932014-07-20 22:02:43 +08008131 err = -ENODEV;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008132 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008133 }
8134
8135 priv->port_list = devm_kcalloc(&pdev->dev, port_count,
Markus Elfring0b92e592017-04-17 08:38:32 +02008136 sizeof(*priv->port_list),
8137 GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008138 if (!priv->port_list) {
8139 err = -ENOMEM;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008140 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008141 }
8142
8143 /* Initialize ports */
Yan Markman6bf69a12017-09-25 14:59:47 +02008144 i = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008145 for_each_available_child_of_node(dn, port_node) {
Yan Markman6bf69a12017-09-25 14:59:47 +02008146 err = mvpp2_port_probe(pdev, port_node, priv, i);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008147 if (err < 0)
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008148 goto err_mg_clk;
Yan Markman6bf69a12017-09-25 14:59:47 +02008149 i++;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008150 }
8151
8152 platform_set_drvdata(pdev, priv);
8153 return 0;
8154
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008155err_mg_clk:
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008156 clk_disable_unprepare(priv->axi_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008157 if (priv->hw_version == MVPP22)
8158 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008159err_gop_clk:
8160 clk_disable_unprepare(priv->gop_clk);
8161err_pp_clk:
8162 clk_disable_unprepare(priv->pp_clk);
8163 return err;
8164}
8165
8166static int mvpp2_remove(struct platform_device *pdev)
8167{
8168 struct mvpp2 *priv = platform_get_drvdata(pdev);
8169 struct device_node *dn = pdev->dev.of_node;
8170 struct device_node *port_node;
8171 int i = 0;
8172
8173 for_each_available_child_of_node(dn, port_node) {
8174 if (priv->port_list[i])
8175 mvpp2_port_remove(priv->port_list[i]);
8176 i++;
8177 }
8178
8179 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
8180 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
8181
8182 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
8183 }
8184
8185 for_each_present_cpu(i) {
8186 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
8187
8188 dma_free_coherent(&pdev->dev,
8189 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
8190 aggr_txq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01008191 aggr_txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008192 }
8193
Gregory CLEMENT4792ea02017-09-29 14:27:39 +02008194 clk_disable_unprepare(priv->axi_clk);
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008195 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008196 clk_disable_unprepare(priv->pp_clk);
8197 clk_disable_unprepare(priv->gop_clk);
8198
8199 return 0;
8200}
8201
8202static const struct of_device_id mvpp2_match[] = {
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008203 {
8204 .compatible = "marvell,armada-375-pp2",
8205 .data = (void *)MVPP21,
8206 },
Thomas Petazzonifc5e1552017-03-07 16:53:20 +01008207 {
8208 .compatible = "marvell,armada-7k-pp22",
8209 .data = (void *)MVPP22,
8210 },
Marcin Wojtas3f518502014-07-10 16:52:13 -03008211 { }
8212};
8213MODULE_DEVICE_TABLE(of, mvpp2_match);
8214
8215static struct platform_driver mvpp2_driver = {
8216 .probe = mvpp2_probe,
8217 .remove = mvpp2_remove,
8218 .driver = {
8219 .name = MVPP2_DRIVER_NAME,
8220 .of_match_table = mvpp2_match,
8221 },
8222};
8223
8224module_platform_driver(mvpp2_driver);
8225
8226MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
8227MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
Ezequiel Garciac6340992014-07-14 10:34:47 -03008228MODULE_LICENSE("GPL v2");