blob: 656cb69f46408779d8445163ffc70fd68e021343 [file] [log] [blame]
Archit Tanejae1ef4d22010-09-15 18:47:29 +05301/*
2 * linux/drivers/video/omap2/dss/dss_features.c
3 *
4 * Copyright (C) 2010 Texas Instruments
5 * Author: Archit Taneja <archit@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include <linux/kernel.h>
21#include <linux/types.h>
22#include <linux/err.h>
23#include <linux/slab.h>
24
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030025#include <video/omapdss.h>
Archit Tanejae1ef4d22010-09-15 18:47:29 +053026#include <plat/cpu.h>
27
Archit Taneja067a57e2011-03-02 11:57:25 +053028#include "dss.h"
Archit Tanejae1ef4d22010-09-15 18:47:29 +053029#include "dss_features.h"
30
31/* Defines a generic omap register field */
32struct dss_reg_field {
Archit Tanejae1ef4d22010-09-15 18:47:29 +053033 u8 start, end;
34};
35
Taneja, Archit31ef8232011-03-14 23:28:22 -050036struct dss_param_range {
37 int min, max;
38};
39
Archit Tanejae1ef4d22010-09-15 18:47:29 +053040struct omap_dss_features {
41 const struct dss_reg_field *reg_fields;
42 const int num_reg_fields;
43
Archit Tanejac124f232012-01-30 10:52:39 +053044 const enum dss_feat_id *features;
45 const int num_features;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053046
47 const int num_mgrs;
48 const int num_ovls;
49 const enum omap_display_type *supported_displays;
50 const enum omap_color_mode *supported_color_modes;
Tomi Valkeinen67019db2011-08-15 15:18:15 +030051 const enum omap_overlay_caps *overlay_caps;
Taneja, Archit235e7db2011-03-14 23:28:21 -050052 const char * const *clksrc_names;
Taneja, Archit31ef8232011-03-14 23:28:22 -050053 const struct dss_param_range *dss_params;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030054
55 const u32 buffer_size_unit;
56 const u32 burst_size_unit;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053057};
58
59/* This struct is assigned to one of the below during initialization */
Tomi Valkeinenea290332011-04-20 10:09:36 +030060static const struct omap_dss_features *omap_current_dss_features;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053061
62static const struct dss_reg_field omap2_dss_reg_fields[] = {
Taneja, Archit49641112011-03-14 23:28:23 -050063 [FEAT_REG_FIRHINC] = { 11, 0 },
64 [FEAT_REG_FIRVINC] = { 27, 16 },
65 [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 },
66 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 },
67 [FEAT_REG_FIFOSIZE] = { 8, 0 },
68 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
69 [FEAT_REG_VERTICALACCU] = { 25, 16 },
70 [FEAT_REG_DISPC_CLK_SWITCH] = { 0, 0 },
71 [FEAT_REG_DSIPLL_REGN] = { 0, 0 },
72 [FEAT_REG_DSIPLL_REGM] = { 0, 0 },
73 [FEAT_REG_DSIPLL_REGM_DISPC] = { 0, 0 },
74 [FEAT_REG_DSIPLL_REGM_DSI] = { 0, 0 },
Archit Tanejae1ef4d22010-09-15 18:47:29 +053075};
76
77static const struct dss_reg_field omap3_dss_reg_fields[] = {
Taneja, Archit49641112011-03-14 23:28:23 -050078 [FEAT_REG_FIRHINC] = { 12, 0 },
79 [FEAT_REG_FIRVINC] = { 28, 16 },
80 [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 },
81 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 },
82 [FEAT_REG_FIFOSIZE] = { 10, 0 },
83 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
84 [FEAT_REG_VERTICALACCU] = { 25, 16 },
85 [FEAT_REG_DISPC_CLK_SWITCH] = { 0, 0 },
86 [FEAT_REG_DSIPLL_REGN] = { 7, 1 },
87 [FEAT_REG_DSIPLL_REGM] = { 18, 8 },
88 [FEAT_REG_DSIPLL_REGM_DISPC] = { 22, 19 },
89 [FEAT_REG_DSIPLL_REGM_DSI] = { 26, 23 },
Archit Taneja87a74842011-03-02 11:19:50 +053090};
91
92static const struct dss_reg_field omap4_dss_reg_fields[] = {
Taneja, Archit49641112011-03-14 23:28:23 -050093 [FEAT_REG_FIRHINC] = { 12, 0 },
94 [FEAT_REG_FIRVINC] = { 28, 16 },
95 [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 },
96 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 },
97 [FEAT_REG_FIFOSIZE] = { 15, 0 },
98 [FEAT_REG_HORIZONTALACCU] = { 10, 0 },
99 [FEAT_REG_VERTICALACCU] = { 26, 16 },
100 [FEAT_REG_DISPC_CLK_SWITCH] = { 9, 8 },
101 [FEAT_REG_DSIPLL_REGN] = { 8, 1 },
102 [FEAT_REG_DSIPLL_REGM] = { 20, 9 },
103 [FEAT_REG_DSIPLL_REGM_DISPC] = { 25, 21 },
104 [FEAT_REG_DSIPLL_REGM_DSI] = { 30, 26 },
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530105};
106
107static const enum omap_display_type omap2_dss_supported_displays[] = {
108 /* OMAP_DSS_CHANNEL_LCD */
Tomi Valkeinenf8df01f2011-02-24 14:21:25 +0200109 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530110
111 /* OMAP_DSS_CHANNEL_DIGIT */
112 OMAP_DISPLAY_TYPE_VENC,
113};
114
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200115static const enum omap_display_type omap3430_dss_supported_displays[] = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530116 /* OMAP_DSS_CHANNEL_LCD */
117 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
118 OMAP_DISPLAY_TYPE_SDI | OMAP_DISPLAY_TYPE_DSI,
119
120 /* OMAP_DSS_CHANNEL_DIGIT */
121 OMAP_DISPLAY_TYPE_VENC,
122};
123
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200124static const enum omap_display_type omap3630_dss_supported_displays[] = {
125 /* OMAP_DSS_CHANNEL_LCD */
126 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
127 OMAP_DISPLAY_TYPE_DSI,
128
129 /* OMAP_DSS_CHANNEL_DIGIT */
130 OMAP_DISPLAY_TYPE_VENC,
131};
132
Archit Tanejad50cd032010-12-02 11:27:08 +0000133static const enum omap_display_type omap4_dss_supported_displays[] = {
134 /* OMAP_DSS_CHANNEL_LCD */
135 OMAP_DISPLAY_TYPE_DBI | OMAP_DISPLAY_TYPE_DSI,
136
137 /* OMAP_DSS_CHANNEL_DIGIT */
Mythri P Kb1196012011-03-08 17:15:54 +0530138 OMAP_DISPLAY_TYPE_VENC | OMAP_DISPLAY_TYPE_HDMI,
Archit Tanejad50cd032010-12-02 11:27:08 +0000139
140 /* OMAP_DSS_CHANNEL_LCD2 */
141 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
142 OMAP_DISPLAY_TYPE_DSI,
143};
144
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530145static const enum omap_color_mode omap2_dss_supported_color_modes[] = {
146 /* OMAP_DSS_GFX */
147 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
148 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
149 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
150 OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P,
151
152 /* OMAP_DSS_VIDEO1 */
153 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
154 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
155 OMAP_DSS_COLOR_UYVY,
156
157 /* OMAP_DSS_VIDEO2 */
158 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
159 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
160 OMAP_DSS_COLOR_UYVY,
161};
162
163static const enum omap_color_mode omap3_dss_supported_color_modes[] = {
164 /* OMAP_DSS_GFX */
165 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
166 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
167 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
168 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
169 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_ARGB32 |
170 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
171
172 /* OMAP_DSS_VIDEO1 */
173 OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P |
174 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
175 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_UYVY,
176
177 /* OMAP_DSS_VIDEO2 */
178 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
179 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
180 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
181 OMAP_DSS_COLOR_UYVY | OMAP_DSS_COLOR_ARGB32 |
182 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
183};
184
Amber Jainf20e4222011-05-19 19:47:50 +0530185static const enum omap_color_mode omap4_dss_supported_color_modes[] = {
186 /* OMAP_DSS_GFX */
187 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
188 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
189 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
190 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
191 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_ARGB32 |
192 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32 |
193 OMAP_DSS_COLOR_ARGB16_1555,
194
195 /* OMAP_DSS_VIDEO1 */
196 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB12U |
197 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_ARGB16_1555 |
198 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_NV12 |
199 OMAP_DSS_COLOR_RGBA16 | OMAP_DSS_COLOR_RGB24U |
200 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_UYVY |
201 OMAP_DSS_COLOR_ARGB16 | OMAP_DSS_COLOR_XRGB16_1555 |
202 OMAP_DSS_COLOR_ARGB32 | OMAP_DSS_COLOR_RGBX16 |
203 OMAP_DSS_COLOR_RGBX32,
204
205 /* OMAP_DSS_VIDEO2 */
206 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB12U |
207 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_ARGB16_1555 |
208 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_NV12 |
209 OMAP_DSS_COLOR_RGBA16 | OMAP_DSS_COLOR_RGB24U |
210 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_UYVY |
211 OMAP_DSS_COLOR_ARGB16 | OMAP_DSS_COLOR_XRGB16_1555 |
212 OMAP_DSS_COLOR_ARGB32 | OMAP_DSS_COLOR_RGBX16 |
213 OMAP_DSS_COLOR_RGBX32,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530214
215 /* OMAP_DSS_VIDEO3 */
216 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB12U |
217 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_ARGB16_1555 |
218 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_NV12 |
219 OMAP_DSS_COLOR_RGBA16 | OMAP_DSS_COLOR_RGB24U |
220 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_UYVY |
221 OMAP_DSS_COLOR_ARGB16 | OMAP_DSS_COLOR_XRGB16_1555 |
222 OMAP_DSS_COLOR_ARGB32 | OMAP_DSS_COLOR_RGBX16 |
223 OMAP_DSS_COLOR_RGBX32,
Amber Jainf20e4222011-05-19 19:47:50 +0530224};
225
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300226static const enum omap_overlay_caps omap2_dss_overlay_caps[] = {
227 /* OMAP_DSS_GFX */
228 0,
229
230 /* OMAP_DSS_VIDEO1 */
231 OMAP_DSS_OVL_CAP_SCALE,
232
233 /* OMAP_DSS_VIDEO2 */
234 OMAP_DSS_OVL_CAP_SCALE,
235};
236
237static const enum omap_overlay_caps omap3430_dss_overlay_caps[] = {
238 /* OMAP_DSS_GFX */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300239 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300240
241 /* OMAP_DSS_VIDEO1 */
242 OMAP_DSS_OVL_CAP_SCALE,
243
244 /* OMAP_DSS_VIDEO2 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300245 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300246};
247
248static const enum omap_overlay_caps omap3630_dss_overlay_caps[] = {
249 /* OMAP_DSS_GFX */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300250 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300251
252 /* OMAP_DSS_VIDEO1 */
253 OMAP_DSS_OVL_CAP_SCALE,
254
255 /* OMAP_DSS_VIDEO2 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300256 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
257 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300258};
259
260static const enum omap_overlay_caps omap4_dss_overlay_caps[] = {
261 /* OMAP_DSS_GFX */
Archit Taneja11354dd2011-09-26 11:47:29 +0530262 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
263 OMAP_DSS_OVL_CAP_ZORDER,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300264
265 /* OMAP_DSS_VIDEO1 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300266 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
Archit Taneja11354dd2011-09-26 11:47:29 +0530267 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300268
269 /* OMAP_DSS_VIDEO2 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300270 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
Archit Taneja11354dd2011-09-26 11:47:29 +0530271 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530272
273 /* OMAP_DSS_VIDEO3 */
274 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
275 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300276};
277
Taneja, Archit235e7db2011-03-14 23:28:21 -0500278static const char * const omap2_dss_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530279 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "N/A",
280 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "N/A",
281 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCLK1",
Archit Taneja067a57e2011-03-02 11:57:25 +0530282};
283
Taneja, Archit235e7db2011-03-14 23:28:21 -0500284static const char * const omap3_dss_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530285 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI1_PLL_FCLK",
286 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI2_PLL_FCLK",
287 [OMAP_DSS_CLK_SRC_FCK] = "DSS1_ALWON_FCLK",
Archit Taneja067a57e2011-03-02 11:57:25 +0530288};
289
Taneja, Archit235e7db2011-03-14 23:28:21 -0500290static const char * const omap4_dss_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530291 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "PLL1_CLK1",
292 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "PLL1_CLK2",
293 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCLK",
Archit Taneja5a8b5722011-05-12 17:26:29 +0530294 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "PLL2_CLK1",
295 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "PLL2_CLK2",
Taneja, Architea751592011-03-08 05:50:35 -0600296};
297
Taneja, Archit31ef8232011-03-14 23:28:22 -0500298static const struct dss_param_range omap2_dss_param_range[] = {
Taneja, Archit49641112011-03-14 23:28:23 -0500299 [FEAT_PARAM_DSS_FCK] = { 0, 173000000 },
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +0300300 [FEAT_PARAM_DSS_PCD] = { 2, 255 },
Taneja, Archit49641112011-03-14 23:28:23 -0500301 [FEAT_PARAM_DSIPLL_REGN] = { 0, 0 },
302 [FEAT_PARAM_DSIPLL_REGM] = { 0, 0 },
303 [FEAT_PARAM_DSIPLL_REGM_DISPC] = { 0, 0 },
304 [FEAT_PARAM_DSIPLL_REGM_DSI] = { 0, 0 },
305 [FEAT_PARAM_DSIPLL_FINT] = { 0, 0 },
306 [FEAT_PARAM_DSIPLL_LPDIV] = { 0, 0 },
Archit Taneja0373cac2011-09-08 13:25:17 +0530307 [FEAT_PARAM_DOWNSCALE] = { 1, 2 },
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +0530308 /*
309 * Assuming the line width buffer to be 768 pixels as OMAP2 DISPC
310 * scaler cannot scale a image with width more than 768.
311 */
312 [FEAT_PARAM_LINEWIDTH] = { 1, 768 },
Taneja, Archit31ef8232011-03-14 23:28:22 -0500313};
314
315static const struct dss_param_range omap3_dss_param_range[] = {
Taneja, Archit49641112011-03-14 23:28:23 -0500316 [FEAT_PARAM_DSS_FCK] = { 0, 173000000 },
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +0300317 [FEAT_PARAM_DSS_PCD] = { 1, 255 },
Taneja, Archit49641112011-03-14 23:28:23 -0500318 [FEAT_PARAM_DSIPLL_REGN] = { 0, (1 << 7) - 1 },
319 [FEAT_PARAM_DSIPLL_REGM] = { 0, (1 << 11) - 1 },
320 [FEAT_PARAM_DSIPLL_REGM_DISPC] = { 0, (1 << 4) - 1 },
321 [FEAT_PARAM_DSIPLL_REGM_DSI] = { 0, (1 << 4) - 1 },
322 [FEAT_PARAM_DSIPLL_FINT] = { 750000, 2100000 },
323 [FEAT_PARAM_DSIPLL_LPDIV] = { 1, (1 << 13) - 1},
Archit Taneja0373cac2011-09-08 13:25:17 +0530324 [FEAT_PARAM_DOWNSCALE] = { 1, 4 },
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +0530325 [FEAT_PARAM_LINEWIDTH] = { 1, 1024 },
Taneja, Archit31ef8232011-03-14 23:28:22 -0500326};
327
328static const struct dss_param_range omap4_dss_param_range[] = {
Taneja, Archit49641112011-03-14 23:28:23 -0500329 [FEAT_PARAM_DSS_FCK] = { 0, 186000000 },
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +0300330 [FEAT_PARAM_DSS_PCD] = { 1, 255 },
Taneja, Archit49641112011-03-14 23:28:23 -0500331 [FEAT_PARAM_DSIPLL_REGN] = { 0, (1 << 8) - 1 },
332 [FEAT_PARAM_DSIPLL_REGM] = { 0, (1 << 12) - 1 },
333 [FEAT_PARAM_DSIPLL_REGM_DISPC] = { 0, (1 << 5) - 1 },
334 [FEAT_PARAM_DSIPLL_REGM_DSI] = { 0, (1 << 5) - 1 },
335 [FEAT_PARAM_DSIPLL_FINT] = { 500000, 2500000 },
336 [FEAT_PARAM_DSIPLL_LPDIV] = { 0, (1 << 13) - 1 },
Archit Taneja0373cac2011-09-08 13:25:17 +0530337 [FEAT_PARAM_DOWNSCALE] = { 1, 4 },
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +0530338 [FEAT_PARAM_LINEWIDTH] = { 1, 2048 },
Taneja, Archit31ef8232011-03-14 23:28:22 -0500339};
340
Archit Tanejac124f232012-01-30 10:52:39 +0530341static const enum dss_feat_id omap2_dss_feat_list[] = {
342 FEAT_LCDENABLEPOL,
343 FEAT_LCDENABLESIGNAL,
344 FEAT_PCKFREEENABLE,
345 FEAT_FUNCGATED,
346 FEAT_ROWREPEATENABLE,
347 FEAT_RESIZECONF,
348};
349
350static const enum dss_feat_id omap3430_dss_feat_list[] = {
351 FEAT_LCDENABLEPOL,
352 FEAT_LCDENABLESIGNAL,
353 FEAT_PCKFREEENABLE,
354 FEAT_FUNCGATED,
355 FEAT_LINEBUFFERSPLIT,
356 FEAT_ROWREPEATENABLE,
357 FEAT_RESIZECONF,
358 FEAT_DSI_PLL_FREQSEL,
359 FEAT_DSI_REVERSE_TXCLKESC,
360 FEAT_VENC_REQUIRES_TV_DAC_CLK,
361 FEAT_CPR,
362 FEAT_PRELOAD,
363 FEAT_FIR_COEF_V,
364 FEAT_ALPHA_FIXED_ZORDER,
365 FEAT_FIFO_MERGE,
366 FEAT_OMAP3_DSI_FIFO_BUG,
367};
368
369static const enum dss_feat_id omap3630_dss_feat_list[] = {
370 FEAT_LCDENABLEPOL,
371 FEAT_LCDENABLESIGNAL,
372 FEAT_PCKFREEENABLE,
373 FEAT_FUNCGATED,
374 FEAT_LINEBUFFERSPLIT,
375 FEAT_ROWREPEATENABLE,
376 FEAT_RESIZECONF,
377 FEAT_DSI_PLL_PWR_BUG,
378 FEAT_DSI_PLL_FREQSEL,
379 FEAT_CPR,
380 FEAT_PRELOAD,
381 FEAT_FIR_COEF_V,
382 FEAT_ALPHA_FIXED_ZORDER,
383 FEAT_FIFO_MERGE,
384 FEAT_OMAP3_DSI_FIFO_BUG,
385};
386
387static const enum dss_feat_id omap4430_es1_0_dss_feat_list[] = {
388 FEAT_MGR_LCD2,
389 FEAT_CORE_CLK_DIV,
390 FEAT_LCD_CLK_SRC,
391 FEAT_DSI_DCS_CMD_CONFIG_VC,
392 FEAT_DSI_VC_OCP_WIDTH,
393 FEAT_DSI_GNQ,
394 FEAT_HANDLE_UV_SEPARATE,
395 FEAT_ATTR2,
396 FEAT_CPR,
397 FEAT_PRELOAD,
398 FEAT_FIR_COEF_V,
399 FEAT_ALPHA_FREE_ZORDER,
400 FEAT_FIFO_MERGE,
401};
402
403static const enum dss_feat_id omap4_dss_feat_list[] = {
404 FEAT_MGR_LCD2,
405 FEAT_CORE_CLK_DIV,
406 FEAT_LCD_CLK_SRC,
407 FEAT_DSI_DCS_CMD_CONFIG_VC,
408 FEAT_DSI_VC_OCP_WIDTH,
409 FEAT_DSI_GNQ,
410 FEAT_HDMI_CTS_SWMODE,
411 FEAT_HANDLE_UV_SEPARATE,
412 FEAT_ATTR2,
413 FEAT_CPR,
414 FEAT_PRELOAD,
415 FEAT_FIR_COEF_V,
416 FEAT_ALPHA_FREE_ZORDER,
417 FEAT_FIFO_MERGE,
418};
419
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530420/* OMAP2 DSS Features */
Tomi Valkeinenea290332011-04-20 10:09:36 +0300421static const struct omap_dss_features omap2_dss_features = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530422 .reg_fields = omap2_dss_reg_fields,
423 .num_reg_fields = ARRAY_SIZE(omap2_dss_reg_fields),
424
Archit Tanejac124f232012-01-30 10:52:39 +0530425 .features = omap2_dss_feat_list,
426 .num_features = ARRAY_SIZE(omap2_dss_feat_list),
Archit Tanejad50cd032010-12-02 11:27:08 +0000427
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530428 .num_mgrs = 2,
429 .num_ovls = 3,
430 .supported_displays = omap2_dss_supported_displays,
431 .supported_color_modes = omap2_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300432 .overlay_caps = omap2_dss_overlay_caps,
Archit Taneja067a57e2011-03-02 11:57:25 +0530433 .clksrc_names = omap2_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500434 .dss_params = omap2_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300435 .buffer_size_unit = 1,
436 .burst_size_unit = 8,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530437};
438
439/* OMAP3 DSS Features */
Tomi Valkeinenea290332011-04-20 10:09:36 +0300440static const struct omap_dss_features omap3430_dss_features = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530441 .reg_fields = omap3_dss_reg_fields,
442 .num_reg_fields = ARRAY_SIZE(omap3_dss_reg_fields),
443
Archit Tanejac124f232012-01-30 10:52:39 +0530444 .features = omap3430_dss_feat_list,
445 .num_features = ARRAY_SIZE(omap3430_dss_feat_list),
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530446
447 .num_mgrs = 2,
448 .num_ovls = 3,
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200449 .supported_displays = omap3430_dss_supported_displays,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530450 .supported_color_modes = omap3_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300451 .overlay_caps = omap3430_dss_overlay_caps,
Archit Taneja067a57e2011-03-02 11:57:25 +0530452 .clksrc_names = omap3_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500453 .dss_params = omap3_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300454 .buffer_size_unit = 1,
455 .burst_size_unit = 8,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530456};
457
Tomi Valkeinenea290332011-04-20 10:09:36 +0300458static const struct omap_dss_features omap3630_dss_features = {
Samreen8fbde102010-11-04 12:28:41 +0100459 .reg_fields = omap3_dss_reg_fields,
460 .num_reg_fields = ARRAY_SIZE(omap3_dss_reg_fields),
461
Archit Tanejac124f232012-01-30 10:52:39 +0530462 .features = omap3630_dss_feat_list,
463 .num_features = ARRAY_SIZE(omap3630_dss_feat_list),
Samreen8fbde102010-11-04 12:28:41 +0100464
465 .num_mgrs = 2,
466 .num_ovls = 3,
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200467 .supported_displays = omap3630_dss_supported_displays,
Samreen8fbde102010-11-04 12:28:41 +0100468 .supported_color_modes = omap3_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300469 .overlay_caps = omap3630_dss_overlay_caps,
Archit Taneja067a57e2011-03-02 11:57:25 +0530470 .clksrc_names = omap3_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500471 .dss_params = omap3_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300472 .buffer_size_unit = 1,
473 .burst_size_unit = 8,
Samreen8fbde102010-11-04 12:28:41 +0100474};
475
Archit Tanejad50cd032010-12-02 11:27:08 +0000476/* OMAP4 DSS Features */
Ricardo Neri6ff70842011-05-18 22:23:33 -0500477/* For OMAP4430 ES 1.0 revision */
478static const struct omap_dss_features omap4430_es1_0_dss_features = {
479 .reg_fields = omap4_dss_reg_fields,
480 .num_reg_fields = ARRAY_SIZE(omap4_dss_reg_fields),
481
Archit Tanejac124f232012-01-30 10:52:39 +0530482 .features = omap4430_es1_0_dss_feat_list,
483 .num_features = ARRAY_SIZE(omap4430_es1_0_dss_feat_list),
Ricardo Neri6ff70842011-05-18 22:23:33 -0500484
485 .num_mgrs = 3,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530486 .num_ovls = 4,
Ricardo Neri6ff70842011-05-18 22:23:33 -0500487 .supported_displays = omap4_dss_supported_displays,
Amber Jainf20e4222011-05-19 19:47:50 +0530488 .supported_color_modes = omap4_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300489 .overlay_caps = omap4_dss_overlay_caps,
Ricardo Neri6ff70842011-05-18 22:23:33 -0500490 .clksrc_names = omap4_dss_clk_source_names,
491 .dss_params = omap4_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300492 .buffer_size_unit = 16,
493 .burst_size_unit = 16,
Ricardo Neri6ff70842011-05-18 22:23:33 -0500494};
495
496/* For all the other OMAP4 versions */
Tomi Valkeinenea290332011-04-20 10:09:36 +0300497static const struct omap_dss_features omap4_dss_features = {
Archit Taneja87a74842011-03-02 11:19:50 +0530498 .reg_fields = omap4_dss_reg_fields,
499 .num_reg_fields = ARRAY_SIZE(omap4_dss_reg_fields),
Archit Tanejad50cd032010-12-02 11:27:08 +0000500
Archit Tanejac124f232012-01-30 10:52:39 +0530501 .features = omap4_dss_feat_list,
502 .num_features = ARRAY_SIZE(omap4_dss_feat_list),
Archit Tanejad50cd032010-12-02 11:27:08 +0000503
504 .num_mgrs = 3,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530505 .num_ovls = 4,
Archit Tanejad50cd032010-12-02 11:27:08 +0000506 .supported_displays = omap4_dss_supported_displays,
Amber Jainf20e4222011-05-19 19:47:50 +0530507 .supported_color_modes = omap4_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300508 .overlay_caps = omap4_dss_overlay_caps,
Taneja, Architea751592011-03-08 05:50:35 -0600509 .clksrc_names = omap4_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500510 .dss_params = omap4_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300511 .buffer_size_unit = 16,
512 .burst_size_unit = 16,
Archit Tanejad50cd032010-12-02 11:27:08 +0000513};
514
Mythri P K60634a22011-09-08 19:06:26 +0530515#if defined(CONFIG_OMAP4_DSS_HDMI)
516/* HDMI OMAP4 Functions*/
517static const struct ti_hdmi_ip_ops omap4_hdmi_functions = {
518
519 .video_configure = ti_hdmi_4xxx_basic_configure,
520 .phy_enable = ti_hdmi_4xxx_phy_enable,
521 .phy_disable = ti_hdmi_4xxx_phy_disable,
522 .read_edid = ti_hdmi_4xxx_read_edid,
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300523 .detect = ti_hdmi_4xxx_detect,
Mythri P K60634a22011-09-08 19:06:26 +0530524 .pll_enable = ti_hdmi_4xxx_pll_enable,
525 .pll_disable = ti_hdmi_4xxx_pll_disable,
526 .video_enable = ti_hdmi_4xxx_wp_video_start,
Mythri P K162874d2011-09-22 13:37:45 +0530527 .dump_wrapper = ti_hdmi_4xxx_wp_dump,
528 .dump_core = ti_hdmi_4xxx_core_dump,
529 .dump_pll = ti_hdmi_4xxx_pll_dump,
530 .dump_phy = ti_hdmi_4xxx_phy_dump,
Ricardo Neri80a48592011-11-27 16:09:58 -0600531#if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
532 defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
533 .audio_enable = ti_hdmi_4xxx_wp_audio_enable,
534#endif
Mythri P K162874d2011-09-22 13:37:45 +0530535
Mythri P K60634a22011-09-08 19:06:26 +0530536};
537
538void dss_init_hdmi_ip_ops(struct hdmi_ip_data *ip_data)
539{
540 if (cpu_is_omap44xx())
541 ip_data->ops = &omap4_hdmi_functions;
542}
543#endif
544
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530545/* Functions returning values related to a DSS feature */
546int dss_feat_get_num_mgrs(void)
547{
548 return omap_current_dss_features->num_mgrs;
549}
550
551int dss_feat_get_num_ovls(void)
552{
553 return omap_current_dss_features->num_ovls;
554}
555
Taneja, Archit31ef8232011-03-14 23:28:22 -0500556unsigned long dss_feat_get_param_min(enum dss_range_param param)
Archit Taneja819d8072011-03-01 11:54:00 +0530557{
Taneja, Archit31ef8232011-03-14 23:28:22 -0500558 return omap_current_dss_features->dss_params[param].min;
559}
560
561unsigned long dss_feat_get_param_max(enum dss_range_param param)
562{
563 return omap_current_dss_features->dss_params[param].max;
Archit Taneja819d8072011-03-01 11:54:00 +0530564}
565
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530566enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel)
567{
568 return omap_current_dss_features->supported_displays[channel];
569}
570
571enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane)
572{
573 return omap_current_dss_features->supported_color_modes[plane];
574}
575
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300576enum omap_overlay_caps dss_feat_get_overlay_caps(enum omap_plane plane)
577{
578 return omap_current_dss_features->overlay_caps[plane];
579}
580
Archit Taneja8dad2ab2010-11-25 17:58:10 +0530581bool dss_feat_color_mode_supported(enum omap_plane plane,
582 enum omap_color_mode color_mode)
583{
584 return omap_current_dss_features->supported_color_modes[plane] &
585 color_mode;
586}
587
Archit Taneja89a35e52011-04-12 13:52:23 +0530588const char *dss_feat_get_clk_source_name(enum omap_dss_clk_source id)
Archit Taneja067a57e2011-03-02 11:57:25 +0530589{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500590 return omap_current_dss_features->clksrc_names[id];
Archit Taneja067a57e2011-03-02 11:57:25 +0530591}
592
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300593u32 dss_feat_get_buffer_size_unit(void)
594{
595 return omap_current_dss_features->buffer_size_unit;
596}
597
598u32 dss_feat_get_burst_size_unit(void)
599{
600 return omap_current_dss_features->burst_size_unit;
601}
602
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530603/* DSS has_feature check */
604bool dss_has_feature(enum dss_feat_id id)
605{
Archit Tanejac124f232012-01-30 10:52:39 +0530606 int i;
607 const enum dss_feat_id *features = omap_current_dss_features->features;
608 const int num_features = omap_current_dss_features->num_features;
609
610 for (i = 0; i < num_features; i++) {
611 if (features[i] == id)
612 return true;
613 }
614
615 return false;
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530616}
617
618void dss_feat_get_reg_field(enum dss_feat_reg_field id, u8 *start, u8 *end)
619{
620 if (id >= omap_current_dss_features->num_reg_fields)
621 BUG();
622
623 *start = omap_current_dss_features->reg_fields[id].start;
624 *end = omap_current_dss_features->reg_fields[id].end;
625}
626
627void dss_features_init(void)
628{
629 if (cpu_is_omap24xx())
630 omap_current_dss_features = &omap2_dss_features;
Samreen8fbde102010-11-04 12:28:41 +0100631 else if (cpu_is_omap3630())
632 omap_current_dss_features = &omap3630_dss_features;
633 else if (cpu_is_omap34xx())
634 omap_current_dss_features = &omap3430_dss_features;
Ricardo Neri6ff70842011-05-18 22:23:33 -0500635 else if (omap_rev() == OMAP4430_REV_ES1_0)
636 omap_current_dss_features = &omap4430_es1_0_dss_features;
637 else if (cpu_is_omap44xx())
Archit Tanejad50cd032010-12-02 11:27:08 +0000638 omap_current_dss_features = &omap4_dss_features;
Ricardo Neri6ff70842011-05-18 22:23:33 -0500639 else
640 DSSWARN("Unsupported OMAP version");
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530641}