blob: a723b2b93ab4bbe1b69ade468c3a1d4566faed33 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700173 struct pci_bus_region region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700253 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600254 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700256 region.start = l64;
257 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700258 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 }
260 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 goto fail;
265
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700266 region.start = l;
267 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700268 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 }
270
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600271 goto out;
272
273
274fail:
275 res->flags = 0;
276out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600277 if (!dev->mmio_always_on)
278 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
279
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600280 if (bar_too_big)
281 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", pos);
282 if (res->flags && !bar_disabled)
283 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
284
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600285 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800286}
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
289{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400290 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 for (pos = 0; pos < howmany; pos++) {
293 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400295 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400299 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400301 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
302 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
303 IORESOURCE_SIZEALIGN;
304 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
306}
307
Bill Pemberton15856ad2012-11-21 15:35:00 -0500308static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
310 struct pci_dev *dev = child->self;
311 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600312 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700313 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600314 struct resource *res;
315
316 io_mask = PCI_IO_RANGE_MASK;
317 io_granularity = 0x1000;
318 if (dev->io_window_1k) {
319 /* Support 1K I/O space granularity */
320 io_mask = PCI_IO_1K_RANGE_MASK;
321 io_granularity = 0x400;
322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 res = child->resource[0];
325 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
326 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600327 base = (io_base_lo & io_mask) << 8;
328 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
331 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
334 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600335 base |= ((unsigned long) io_base_hi << 16);
336 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600339 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700341 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600342 region.end = limit + io_granularity - 1;
343 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600344 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700346}
347
Bill Pemberton15856ad2012-11-21 15:35:00 -0500348static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700349{
350 struct pci_dev *dev = child->self;
351 u16 mem_base_lo, mem_limit_lo;
352 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700353 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700354 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 res = child->resource[1];
357 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
358 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
360 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600361 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700363 region.start = base;
364 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700365 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600366 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700368}
369
Bill Pemberton15856ad2012-11-21 15:35:00 -0500370static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700371{
372 struct pci_dev *dev = child->self;
373 u16 mem_base_lo, mem_limit_lo;
374 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378 res = child->resource[2];
379 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
380 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600381 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
382 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
385 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
388 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
389
390 /*
391 * Some bridges set the base > limit by default, and some
392 * (broken) BIOSes do not initialize them. If we find
393 * this, just assume they are not being used.
394 */
395 if (mem_base_hi <= mem_limit_hi) {
396#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600397 base |= ((unsigned long) mem_base_hi) << 32;
398 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399#else
400 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600401 dev_err(&dev->dev, "can't handle 64-bit "
402 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return;
404 }
405#endif
406 }
407 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600408 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700409 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
410 IORESOURCE_MEM | IORESOURCE_PREFETCH;
411 if (res->flags & PCI_PREF_RANGE_TYPE_64)
412 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700413 region.start = base;
414 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700415 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600416 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418}
419
Bill Pemberton15856ad2012-11-21 15:35:00 -0500420void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700421{
422 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700423 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700424 int i;
425
426 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
427 return;
428
Yinghai Lub918c622012-05-17 18:51:11 -0700429 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
430 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700431 dev->transparent ? " (subtractive decode)" : "");
432
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700433 pci_bus_remove_resources(child);
434 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
435 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
436
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700437 pci_read_bridge_io(child);
438 pci_read_bridge_mmio(child);
439 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700440
441 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700442 pci_bus_for_each_resource(child->parent, res, i) {
443 if (res) {
444 pci_bus_add_resource(child, res,
445 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700446 dev_printk(KERN_DEBUG, &dev->dev,
447 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700448 res);
449 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700450 }
451 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700452}
453
Sam Ravnborg96bde062007-03-26 21:53:30 -0800454static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
456 struct pci_bus *b;
457
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100458 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 INIT_LIST_HEAD(&b->node);
461 INIT_LIST_HEAD(&b->children);
462 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600463 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700464 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500465 b->max_bus_speed = PCI_SPEED_UNKNOWN;
466 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 }
468 return b;
469}
470
Jiang Liu70efde22013-06-07 16:16:51 -0600471static void pci_release_host_bridge_dev(struct device *dev)
472{
473 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
474
475 if (bridge->release_fn)
476 bridge->release_fn(bridge);
477
478 pci_free_resource_list(&bridge->windows);
479
480 kfree(bridge);
481}
482
Yinghai Lu7b543662012-04-02 18:31:53 -0700483static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
484{
485 struct pci_host_bridge *bridge;
486
487 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
488 if (bridge) {
489 INIT_LIST_HEAD(&bridge->windows);
490 bridge->bus = b;
491 }
492
493 return bridge;
494}
495
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500496static unsigned char pcix_bus_speed[] = {
497 PCI_SPEED_UNKNOWN, /* 0 */
498 PCI_SPEED_66MHz_PCIX, /* 1 */
499 PCI_SPEED_100MHz_PCIX, /* 2 */
500 PCI_SPEED_133MHz_PCIX, /* 3 */
501 PCI_SPEED_UNKNOWN, /* 4 */
502 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
503 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
504 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
505 PCI_SPEED_UNKNOWN, /* 8 */
506 PCI_SPEED_66MHz_PCIX_266, /* 9 */
507 PCI_SPEED_100MHz_PCIX_266, /* A */
508 PCI_SPEED_133MHz_PCIX_266, /* B */
509 PCI_SPEED_UNKNOWN, /* C */
510 PCI_SPEED_66MHz_PCIX_533, /* D */
511 PCI_SPEED_100MHz_PCIX_533, /* E */
512 PCI_SPEED_133MHz_PCIX_533 /* F */
513};
514
Matthew Wilcox3749c512009-12-13 08:11:32 -0500515static unsigned char pcie_link_speed[] = {
516 PCI_SPEED_UNKNOWN, /* 0 */
517 PCIE_SPEED_2_5GT, /* 1 */
518 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500519 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500520 PCI_SPEED_UNKNOWN, /* 4 */
521 PCI_SPEED_UNKNOWN, /* 5 */
522 PCI_SPEED_UNKNOWN, /* 6 */
523 PCI_SPEED_UNKNOWN, /* 7 */
524 PCI_SPEED_UNKNOWN, /* 8 */
525 PCI_SPEED_UNKNOWN, /* 9 */
526 PCI_SPEED_UNKNOWN, /* A */
527 PCI_SPEED_UNKNOWN, /* B */
528 PCI_SPEED_UNKNOWN, /* C */
529 PCI_SPEED_UNKNOWN, /* D */
530 PCI_SPEED_UNKNOWN, /* E */
531 PCI_SPEED_UNKNOWN /* F */
532};
533
534void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
535{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700536 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500537}
538EXPORT_SYMBOL_GPL(pcie_update_link_speed);
539
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500540static unsigned char agp_speeds[] = {
541 AGP_UNKNOWN,
542 AGP_1X,
543 AGP_2X,
544 AGP_4X,
545 AGP_8X
546};
547
548static enum pci_bus_speed agp_speed(int agp3, int agpstat)
549{
550 int index = 0;
551
552 if (agpstat & 4)
553 index = 3;
554 else if (agpstat & 2)
555 index = 2;
556 else if (agpstat & 1)
557 index = 1;
558 else
559 goto out;
560
561 if (agp3) {
562 index += 2;
563 if (index == 5)
564 index = 0;
565 }
566
567 out:
568 return agp_speeds[index];
569}
570
571
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500572static void pci_set_bus_speed(struct pci_bus *bus)
573{
574 struct pci_dev *bridge = bus->self;
575 int pos;
576
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500577 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
578 if (!pos)
579 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
580 if (pos) {
581 u32 agpstat, agpcmd;
582
583 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
584 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
585
586 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
587 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
588 }
589
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500590 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
591 if (pos) {
592 u16 status;
593 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500594
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700595 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
596 &status);
597
598 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500599 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700600 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500601 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700602 } else if (status & PCI_X_SSTATUS_133MHZ) {
603 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500604 max = PCI_SPEED_133MHz_PCIX_ECC;
605 } else {
606 max = PCI_SPEED_133MHz_PCIX;
607 }
608 } else {
609 max = PCI_SPEED_66MHz_PCIX;
610 }
611
612 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700613 bus->cur_bus_speed = pcix_bus_speed[
614 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500615
616 return;
617 }
618
619 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
620 if (pos) {
621 u32 linkcap;
622 u16 linksta;
623
Jiang Liu59875ae2012-07-24 17:20:06 +0800624 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700625 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500626
Jiang Liu59875ae2012-07-24 17:20:06 +0800627 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628 pcie_update_link_speed(bus, linksta);
629 }
630}
631
632
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700633static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
634 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
636 struct pci_bus *child;
637 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800638 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
640 /*
641 * Allocate a new bus, and inherit stuff from the parent..
642 */
643 child = pci_alloc_bus();
644 if (!child)
645 return NULL;
646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 child->parent = parent;
648 child->ops = parent->ops;
649 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200650 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400652 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800653 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400654 */
655 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100656 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
658 /*
659 * Set up the primary, secondary and subordinate
660 * bus numbers.
661 */
Yinghai Lub918c622012-05-17 18:51:11 -0700662 child->number = child->busn_res.start = busnr;
663 child->primary = parent->busn_res.start;
664 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Yinghai Lu4f535092013-01-21 13:20:52 -0800666 if (!bridge) {
667 child->dev.parent = parent->bridge;
668 goto add_dev;
669 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800670
671 child->self = bridge;
672 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800673 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000674 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500675 pci_set_bus_speed(child);
676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800678 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
680 child->resource[i]->name = child->name;
681 }
682 bridge->subordinate = child;
683
Yinghai Lu4f535092013-01-21 13:20:52 -0800684add_dev:
685 ret = device_register(&child->dev);
686 WARN_ON(ret < 0);
687
Jiang Liu10a95742013-04-12 05:44:20 +0000688 pcibios_add_bus(child);
689
Yinghai Lu4f535092013-01-21 13:20:52 -0800690 /* Create legacy_io and legacy_mem files for this bus */
691 pci_create_legacy_files(child);
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 return child;
694}
695
Sam Ravnborg451124a2008-02-02 22:33:43 +0100696struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697{
698 struct pci_bus *child;
699
700 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700701 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800702 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800704 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700705 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 return child;
707}
708
Sam Ravnborg96bde062007-03-26 21:53:30 -0800709static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700710{
711 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700712
713 /* Attempts to fix that up are really dangerous unless
714 we're going to re-assign all bus numbers. */
715 if (!pcibios_assign_all_busses())
716 return;
717
Yinghai Lub918c622012-05-17 18:51:11 -0700718 while (parent->parent && parent->busn_res.end < max) {
719 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700720 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
721 parent = parent->parent;
722 }
723}
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725/*
726 * If it's a bridge, configure it and scan the bus behind it.
727 * For CardBus bridges, we don't scan behind as the devices will
728 * be handled by the bridge driver itself.
729 *
730 * We need to process bridges in two passes -- first we scan those
731 * already configured by the BIOS and after we are done with all of
732 * them, we proceed to assigning numbers to the remaining buses in
733 * order to avoid overlaps between old and new bus numbers.
734 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500735int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736{
737 struct pci_bus *child;
738 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100739 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600741 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100742 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
744 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600745 primary = buses & 0xFF;
746 secondary = (buses >> 8) & 0xFF;
747 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600749 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
750 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100752 if (!primary && (primary != bus->number) && secondary && subordinate) {
753 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
754 primary = bus->number;
755 }
756
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100757 /* Check if setup is sensible at all */
758 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700759 (primary != bus->number || secondary <= bus->number ||
760 secondary > subordinate)) {
761 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
762 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100763 broken = 1;
764 }
765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 /* Disable MasterAbortMode during probing to avoid reporting
767 of bus errors (in some architectures) */
768 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
769 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
770 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
771
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600772 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
773 !is_cardbus && !broken) {
774 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 /*
776 * Bus already configured by firmware, process it in the first
777 * pass and just note the configuration.
778 */
779 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000780 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 /*
783 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600784 * don't re-add it. This can happen with the i450NX chipset.
785 *
786 * However, we continue to descend down the hierarchy and
787 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600789 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600790 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600791 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600792 if (!child)
793 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600794 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700795 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600796 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 }
798
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 cmax = pci_scan_child_bus(child);
800 if (cmax > max)
801 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700802 if (child->busn_res.end > max)
803 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 } else {
805 /*
806 * We need to assign a number to this bus which we always
807 * do in the second pass.
808 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700809 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100810 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700811 /* Temporarily disable forwarding of the
812 configuration cycles on all bridges in
813 this bus segment to avoid possible
814 conflicts in the second pass between two
815 bridges programmed with overlapping
816 bus ranges. */
817 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
818 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000819 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700820 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
822 /* Clear errors */
823 pci_write_config_word(dev, PCI_STATUS, 0xffff);
824
Rajesh Shahcc574502005-04-28 00:25:47 -0700825 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800826 * This can happen when a bridge is hot-plugged, so in
827 * this case we only re-scan this bus. */
828 child = pci_find_bus(pci_domain_nr(bus), max+1);
829 if (!child) {
830 child = pci_add_new_bus(bus, dev, ++max);
831 if (!child)
832 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700833 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 buses = (buses & 0xff000000)
836 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700837 | ((unsigned int)(child->busn_res.start) << 8)
838 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
840 /*
841 * yenta.c forces a secondary latency timer of 176.
842 * Copy that behaviour here.
843 */
844 if (is_cardbus) {
845 buses &= ~0xff000000;
846 buses |= CARDBUS_LATENCY_TIMER << 24;
847 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 /*
850 * We need to blast all three values with a single write.
851 */
852 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
853
854 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700855 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700856 /*
857 * Adjust subordinate busnr in parent buses.
858 * We do this before scanning for children because
859 * some devices may not be detected if the bios
860 * was lazy.
861 */
862 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 /* Now we can scan all subordinate buses... */
864 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800865 /*
866 * now fix it up again since we have found
867 * the real value of max.
868 */
869 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 } else {
871 /*
872 * For CardBus bridges, we leave 4 bus numbers
873 * as cards with a PCI-to-PCI bridge can be
874 * inserted later.
875 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100876 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
877 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700878 if (pci_find_bus(pci_domain_nr(bus),
879 max+i+1))
880 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100881 while (parent->parent) {
882 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700883 (parent->busn_res.end > max) &&
884 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100885 j = 1;
886 }
887 parent = parent->parent;
888 }
889 if (j) {
890 /*
891 * Often, there are two cardbus bridges
892 * -- try to leave one valid bus number
893 * for each one.
894 */
895 i /= 2;
896 break;
897 }
898 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700899 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700900 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 }
902 /*
903 * Set the subordinate bus number to its real value.
904 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700905 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
907 }
908
Gary Hadecb3576f2008-02-08 14:00:52 -0800909 sprintf(child->name,
910 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
911 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200913 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100914 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700915 if ((child->busn_res.end > bus->busn_res.end) ||
916 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100917 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700918 (child->busn_res.end < bus->number)) {
919 dev_info(&child->dev, "%pR %s "
920 "hidden behind%s bridge %s %pR\n",
921 &child->busn_res,
922 (bus->number > child->busn_res.end &&
923 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800924 "wholly" : "partially",
925 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700926 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700927 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100928 }
929 bus = bus->parent;
930 }
931
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000932out:
933 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 return max;
936}
937
938/*
939 * Read interrupt line and base address registers.
940 * The architecture-dependent code can tweak these, of course.
941 */
942static void pci_read_irq(struct pci_dev *dev)
943{
944 unsigned char irq;
945
946 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800947 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 if (irq)
949 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
950 dev->irq = irq;
951}
952
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000953void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800954{
955 int pos;
956 u16 reg16;
957
958 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
959 if (!pos)
960 return;
961 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900962 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800963 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800964 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500965 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
966 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800967}
968
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000969void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700970{
Eric W. Biederman28760482009-09-09 14:09:24 -0700971 u32 reg32;
972
Jiang Liu59875ae2012-07-24 17:20:06 +0800973 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700974 if (reg32 & PCI_EXP_SLTCAP_HPC)
975 pdev->is_hotplug_bridge = 1;
976}
977
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200978#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980/**
981 * pci_setup_device - fill in class and map information of a device
982 * @dev: the device structure to fill
983 *
984 * Initialize the device structure with information about the device's
985 * vendor,class,memory and IO-space addresses,IRQ lines etc.
986 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800987 * Returns 0 on success and negative if unknown type of device (not normal,
988 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800990int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
992 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800993 u8 hdr_type;
994 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500995 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700996 struct pci_bus_region region;
997 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800998
999 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1000 return -EIO;
1001
1002 dev->sysdata = dev->bus->sysdata;
1003 dev->dev.parent = dev->bus->bridge;
1004 dev->dev.bus = &pci_bus_type;
1005 dev->hdr_type = hdr_type & 0x7f;
1006 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001007 dev->error_state = pci_channel_io_normal;
1008 set_pcie_port_type(dev);
1009
1010 list_for_each_entry(slot, &dev->bus->slots, list)
1011 if (PCI_SLOT(dev->devfn) == slot->number)
1012 dev->slot = slot;
1013
1014 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1015 set this higher, assuming the system even supports it. */
1016 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001018 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1019 dev->bus->number, PCI_SLOT(dev->devfn),
1020 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001023 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001024 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001026 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1027 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
Yu Zhao853346e2009-03-21 22:05:11 +08001029 /* need to have dev->class ready */
1030 dev->cfg_size = pci_cfg_space_size(dev);
1031
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001033 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
1035 /* Early fixups, before probing the BARs */
1036 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001037 /* device class may be changed after fixup */
1038 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
1040 switch (dev->hdr_type) { /* header type */
1041 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1042 if (class == PCI_CLASS_BRIDGE_PCI)
1043 goto bad;
1044 pci_read_irq(dev);
1045 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1046 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1047 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001048
1049 /*
1050 * Do the ugly legacy mode stuff here rather than broken chip
1051 * quirk code. Legacy mode ATA controllers have fixed
1052 * addresses. These are not always echoed in BAR0-3, and
1053 * BAR0-3 in a few cases contain junk!
1054 */
1055 if (class == PCI_CLASS_STORAGE_IDE) {
1056 u8 progif;
1057 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1058 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001059 region.start = 0x1F0;
1060 region.end = 0x1F7;
1061 res = &dev->resource[0];
1062 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001063 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001064 region.start = 0x3F6;
1065 region.end = 0x3F6;
1066 res = &dev->resource[1];
1067 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001068 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001069 }
1070 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001071 region.start = 0x170;
1072 region.end = 0x177;
1073 res = &dev->resource[2];
1074 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001075 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001076 region.start = 0x376;
1077 region.end = 0x376;
1078 res = &dev->resource[3];
1079 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001080 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001081 }
1082 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 break;
1084
1085 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1086 if (class != PCI_CLASS_BRIDGE_PCI)
1087 goto bad;
1088 /* The PCI-to-PCI bridge spec requires that subtractive
1089 decoding (i.e. transparent) bridge must have programming
1090 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001091 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 dev->transparent = ((dev->class & 0xff) == 1);
1093 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001094 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001095 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1096 if (pos) {
1097 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1098 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1099 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 break;
1101
1102 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1103 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1104 goto bad;
1105 pci_read_irq(dev);
1106 pci_read_bases(dev, 1, 0);
1107 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1108 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1109 break;
1110
1111 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001112 dev_err(&dev->dev, "unknown header type %02x, "
1113 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001114 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
1116 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001117 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1118 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 dev->class = PCI_CLASS_NOT_DEFINED;
1120 }
1121
1122 /* We found a fine healthy device, go go go... */
1123 return 0;
1124}
1125
Zhao, Yu201de562008-10-13 19:49:55 +08001126static void pci_release_capabilities(struct pci_dev *dev)
1127{
1128 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001129 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001130 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001131}
1132
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133/**
1134 * pci_release_dev - free a pci device structure when all users of it are finished.
1135 * @dev: device that's been disconnected
1136 *
1137 * Will be called only by the device core when all users of this pci device are
1138 * done.
1139 */
1140static void pci_release_dev(struct device *dev)
1141{
1142 struct pci_dev *pci_dev;
1143
1144 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001145 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001146 pci_release_of_node(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001147 pci_bus_put(pci_dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 kfree(pci_dev);
1149}
1150
1151/**
1152 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001153 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 *
1155 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1156 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1157 * access it. Maybe we don't have a way to generate extended config space
1158 * accesses, or the device is behind a reverse Express bridge. So we try
1159 * reading the dword at 0x100 which must either be 0 or a valid extended
1160 * capability header.
1161 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001162int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001165 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Zhao, Yu557848c2008-10-13 19:18:07 +08001167 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 goto fail;
1169 if (status == 0xffffffff)
1170 goto fail;
1171
1172 return PCI_CFG_SPACE_EXP_SIZE;
1173
1174 fail:
1175 return PCI_CFG_SPACE_SIZE;
1176}
1177
Yinghai Lu57741a72008-02-15 01:32:50 -08001178int pci_cfg_space_size(struct pci_dev *dev)
1179{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001180 int pos;
1181 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001182 u16 class;
1183
1184 class = dev->class >> 8;
1185 if (class == PCI_CLASS_BRIDGE_HOST)
1186 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001187
Jiang Liu59875ae2012-07-24 17:20:06 +08001188 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001189 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1190 if (!pos)
1191 goto fail;
1192
1193 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1194 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1195 goto fail;
1196 }
1197
1198 return pci_cfg_space_size_ext(dev);
1199
1200 fail:
1201 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001202}
1203
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001204struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001205{
1206 struct pci_dev *dev;
1207
1208 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1209 if (!dev)
1210 return NULL;
1211
Michael Ellerman65891212007-04-05 17:19:08 +10001212 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001213 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001214 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001215
1216 return dev;
1217}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001218EXPORT_SYMBOL(pci_alloc_dev);
1219
1220struct pci_dev *alloc_pci_dev(void)
1221{
1222 return pci_alloc_dev(NULL);
1223}
Michael Ellerman65891212007-04-05 17:19:08 +10001224EXPORT_SYMBOL(alloc_pci_dev);
1225
Yinghai Luefdc87d2012-01-27 10:55:10 -08001226bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1227 int crs_timeout)
1228{
1229 int delay = 1;
1230
1231 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1232 return false;
1233
1234 /* some broken boards return 0 or ~0 if a slot is empty: */
1235 if (*l == 0xffffffff || *l == 0x00000000 ||
1236 *l == 0x0000ffff || *l == 0xffff0000)
1237 return false;
1238
1239 /* Configuration request Retry Status */
1240 while (*l == 0xffff0001) {
1241 if (!crs_timeout)
1242 return false;
1243
1244 msleep(delay);
1245 delay *= 2;
1246 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1247 return false;
1248 /* Card hasn't responded in 60 seconds? Must be stuck. */
1249 if (delay > crs_timeout) {
1250 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1251 "responding\n", pci_domain_nr(bus),
1252 bus->number, PCI_SLOT(devfn),
1253 PCI_FUNC(devfn));
1254 return false;
1255 }
1256 }
1257
1258 return true;
1259}
1260EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262/*
1263 * Read the config data for a PCI device, sanity-check it
1264 * and fill in the dev structure...
1265 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001266static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267{
1268 struct pci_dev *dev;
1269 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Yinghai Luefdc87d2012-01-27 10:55:10 -08001271 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 return NULL;
1273
Gu Zheng8b1fce02013-05-25 21:48:31 +08001274 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 if (!dev)
1276 return NULL;
1277
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 dev->vendor = l & 0xffff;
1280 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001282 pci_set_of_node(dev);
1283
Yu Zhao480b93b2009-03-20 11:25:14 +08001284 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001285 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 kfree(dev);
1287 return NULL;
1288 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001289
1290 return dev;
1291}
1292
Zhao, Yu201de562008-10-13 19:49:55 +08001293static void pci_init_capabilities(struct pci_dev *dev)
1294{
1295 /* MSI/MSI-X list */
1296 pci_msi_init_pci_dev(dev);
1297
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001298 /* Buffers for saving PCIe and PCI-X capabilities */
1299 pci_allocate_cap_save_buffers(dev);
1300
Zhao, Yu201de562008-10-13 19:49:55 +08001301 /* Power Management */
1302 pci_pm_init(dev);
1303
1304 /* Vital Product Data */
1305 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001306
1307 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001308 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001309
1310 /* Single Root I/O Virtualization */
1311 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001312
1313 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001314 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001315}
1316
Sam Ravnborg96bde062007-03-26 21:53:30 -08001317void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001318{
Yinghai Lu4f535092013-01-21 13:20:52 -08001319 int ret;
1320
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 device_initialize(&dev->dev);
1322 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
Yinghai Lu7629d192013-01-21 13:20:44 -08001324 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001326 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 dev->dev.coherent_dma_mask = 0xffffffffull;
1328
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001329 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001330 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 /* Fix up broken headers */
1333 pci_fixup_device(pci_fixup_header, dev);
1334
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001335 /* moved out from quirk header fixup code */
1336 pci_reassigndev_resource_alignment(dev);
1337
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001338 /* Clear the state_saved flag. */
1339 dev->state_saved = false;
1340
Zhao, Yu201de562008-10-13 19:49:55 +08001341 /* Initialize various capabilities */
1342 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001343
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 /*
1345 * Add the device to our list of discovered devices
1346 * and the bus list for fixup functions, etc.
1347 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001348 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001350 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001351
Yinghai Lu4f535092013-01-21 13:20:52 -08001352 ret = pcibios_add_device(dev);
1353 WARN_ON(ret < 0);
1354
1355 /* Notifier could use PCI capabilities */
1356 dev->match_driver = false;
1357 ret = device_add(&dev->dev);
1358 WARN_ON(ret < 0);
1359
1360 pci_proc_attach_device(dev);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001361}
1362
Sam Ravnborg451124a2008-02-02 22:33:43 +01001363struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001364{
1365 struct pci_dev *dev;
1366
Trent Piepho90bdb312009-03-20 14:56:00 -06001367 dev = pci_get_slot(bus, devfn);
1368 if (dev) {
1369 pci_dev_put(dev);
1370 return dev;
1371 }
1372
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001373 dev = pci_scan_device(bus, devfn);
1374 if (!dev)
1375 return NULL;
1376
1377 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
1379 return dev;
1380}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001381EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001383static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001384{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001385 int pos;
1386 u16 cap = 0;
1387 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001388
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001389 if (pci_ari_enabled(bus)) {
1390 if (!dev)
1391 return 0;
1392 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1393 if (!pos)
1394 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001395
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001396 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1397 next_fn = PCI_ARI_CAP_NFN(cap);
1398 if (next_fn <= fn)
1399 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001400
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001401 return next_fn;
1402 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001403
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001404 /* dev may be NULL for non-contiguous multifunction devices */
1405 if (!dev || dev->multifunction)
1406 return (fn + 1) % 8;
1407
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001408 return 0;
1409}
1410
1411static int only_one_child(struct pci_bus *bus)
1412{
1413 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001414
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001415 if (!parent || !pci_is_pcie(parent))
1416 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001417 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001418 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001419 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001420 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001421 return 1;
1422 return 0;
1423}
1424
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425/**
1426 * pci_scan_slot - scan a PCI slot on a bus for devices.
1427 * @bus: PCI bus to scan
1428 * @devfn: slot number to scan (must have zero function.)
1429 *
1430 * Scan a PCI slot on the specified PCI bus for devices, adding
1431 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001432 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001433 *
1434 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001436int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001438 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001439 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001440
1441 if (only_one_child(bus) && (devfn > 0))
1442 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001444 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001445 if (!dev)
1446 return 0;
1447 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001448 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001450 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001451 dev = pci_scan_single_device(bus, devfn + fn);
1452 if (dev) {
1453 if (!dev->is_added)
1454 nr++;
1455 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 }
1457 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001458
Shaohua Li149e1632008-07-23 10:32:31 +08001459 /* only one slot has pcie device */
1460 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001461 pcie_aspm_init_link_state(bus->self);
1462
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 return nr;
1464}
1465
Jon Masonb03e7492011-07-20 15:20:54 -05001466static int pcie_find_smpss(struct pci_dev *dev, void *data)
1467{
1468 u8 *smpss = data;
1469
1470 if (!pci_is_pcie(dev))
1471 return 0;
1472
1473 /* For PCIE hotplug enabled slots not connected directly to a
1474 * PCI-E root port, there can be problems when hotplugging
1475 * devices. This is due to the possibility of hotplugging a
1476 * device into the fabric with a smaller MPS that the devices
1477 * currently running have configured. Modifying the MPS on the
1478 * running devices could cause a fatal bus error due to an
1479 * incoming frame being larger than the newly configured MPS.
1480 * To work around this, the MPS for the entire fabric must be
1481 * set to the minimum size. Any devices hotplugged into this
1482 * fabric will have the minimum MPS set. If the PCI hotplug
1483 * slot is directly connected to the root port and there are not
1484 * other devices on the fabric (which seems to be the most
1485 * common case), then this is not an issue and MPS discovery
1486 * will occur as normal.
1487 */
1488 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001489 (dev->bus->self &&
Yijing Wang62f87c02012-07-24 17:20:03 +08001490 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001491 *smpss = 0;
1492
1493 if (*smpss > dev->pcie_mpss)
1494 *smpss = dev->pcie_mpss;
1495
1496 return 0;
1497}
1498
1499static void pcie_write_mps(struct pci_dev *dev, int mps)
1500{
Jon Mason62f392e2011-10-14 14:56:14 -05001501 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001502
1503 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001504 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001505
Yijing Wang62f87c02012-07-24 17:20:03 +08001506 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1507 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001508 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001509 * downstream communication will never be larger than
1510 * the MRRS. So, the MPS only needs to be configured
1511 * for the upstream communication. This being the case,
1512 * walk from the top down and set the MPS of the child
1513 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001514 *
1515 * Configure the device MPS with the smaller of the
1516 * device MPSS or the bridge MPS (which is assumed to be
1517 * properly configured at this point to the largest
1518 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001519 */
Jon Mason62f392e2011-10-14 14:56:14 -05001520 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001521 }
1522
1523 rc = pcie_set_mps(dev, mps);
1524 if (rc)
1525 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1526}
1527
Jon Mason62f392e2011-10-14 14:56:14 -05001528static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001529{
Jon Mason62f392e2011-10-14 14:56:14 -05001530 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001531
Jon Masoned2888e2011-09-08 16:41:18 -05001532 /* In the "safe" case, do not configure the MRRS. There appear to be
1533 * issues with setting MRRS to 0 on a number of devices.
1534 */
Jon Masoned2888e2011-09-08 16:41:18 -05001535 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1536 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001537
Jon Masoned2888e2011-09-08 16:41:18 -05001538 /* For Max performance, the MRRS must be set to the largest supported
1539 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001540 * device or the bus can support. This should already be properly
1541 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001542 */
Jon Mason62f392e2011-10-14 14:56:14 -05001543 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001544
1545 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001546 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001547 * If the MRRS value provided is not acceptable (e.g., too large),
1548 * shrink the value until it is acceptable to the HW.
1549 */
1550 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1551 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001552 if (!rc)
1553 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001554
Jon Mason62f392e2011-10-14 14:56:14 -05001555 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001556 mrrs /= 2;
1557 }
Jon Mason62f392e2011-10-14 14:56:14 -05001558
1559 if (mrrs < 128)
1560 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1561 "safe value. If problems are experienced, try running "
1562 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001563}
1564
1565static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1566{
Jon Masona513a99a72011-10-14 14:56:16 -05001567 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001568
1569 if (!pci_is_pcie(dev))
1570 return 0;
1571
Jon Masona513a99a72011-10-14 14:56:16 -05001572 mps = 128 << *(u8 *)data;
1573 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001574
1575 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001576 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001577
Jon Masona513a99a72011-10-14 14:56:16 -05001578 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1579 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1580 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001581
1582 return 0;
1583}
1584
Jon Masona513a99a72011-10-14 14:56:16 -05001585/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001586 * parents then children fashion. If this changes, then this code will not
1587 * work as designed.
1588 */
1589void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1590{
Jon Mason5f39e672011-10-03 09:50:20 -05001591 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001592
Jon Masonb03e7492011-07-20 15:20:54 -05001593 if (!pci_is_pcie(bus->self))
1594 return;
1595
Jon Mason5f39e672011-10-03 09:50:20 -05001596 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1597 return;
1598
1599 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1600 * to be aware to the MPS of the destination. To work around this,
1601 * simply force the MPS of the entire system to the smallest possible.
1602 */
1603 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1604 smpss = 0;
1605
Jon Masonb03e7492011-07-20 15:20:54 -05001606 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001607 smpss = mpss;
1608
Jon Masonb03e7492011-07-20 15:20:54 -05001609 pcie_find_smpss(bus->self, &smpss);
1610 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1611 }
1612
1613 pcie_bus_configure_set(bus->self, &smpss);
1614 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1615}
Jon Masondebc3b72011-08-02 00:01:18 -05001616EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001617
Bill Pemberton15856ad2012-11-21 15:35:00 -05001618unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619{
Yinghai Lub918c622012-05-17 18:51:11 -07001620 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 struct pci_dev *dev;
1622
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001623 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
1625 /* Go find them, Rover! */
1626 for (devfn = 0; devfn < 0x100; devfn += 8)
1627 pci_scan_slot(bus, devfn);
1628
Yu Zhaoa28724b2009-03-20 11:25:13 +08001629 /* Reserve buses for SR-IOV capability. */
1630 max += pci_iov_bus_range(bus);
1631
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 /*
1633 * After performing arch-dependent fixup of the bus, look behind
1634 * all PCI-to-PCI bridges on this bus.
1635 */
Alex Chiang74710de2009-03-20 14:56:10 -06001636 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001637 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001638 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001639 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001640 }
1641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 for (pass=0; pass < 2; pass++)
1643 list_for_each_entry(dev, &bus->devices, bus_list) {
1644 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1645 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1646 max = pci_scan_bridge(bus, dev, max, pass);
1647 }
1648
1649 /*
1650 * We've scanned the bus and so we know all about what's on
1651 * the other side of any bridges that may be on this bus plus
1652 * any devices.
1653 *
1654 * Return how far we've got finding sub-buses.
1655 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001656 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 return max;
1658}
1659
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001660/**
1661 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1662 * @bridge: Host bridge to set up.
1663 *
1664 * Default empty implementation. Replace with an architecture-specific setup
1665 * routine, if necessary.
1666 */
1667int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1668{
1669 return 0;
1670}
1671
Jiang Liu10a95742013-04-12 05:44:20 +00001672void __weak pcibios_add_bus(struct pci_bus *bus)
1673{
1674}
1675
1676void __weak pcibios_remove_bus(struct pci_bus *bus)
1677{
1678}
1679
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001680struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1681 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001683 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001684 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001685 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001686 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001687 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001688 resource_size_t offset;
1689 char bus_addr[64];
1690 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001692 b = pci_alloc_bus();
1693 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001694 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
1696 b->sysdata = sysdata;
1697 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001698 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001699 b2 = pci_find_bus(pci_domain_nr(b), bus);
1700 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001702 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 goto err_out;
1704 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001705
Yinghai Lu7b543662012-04-02 18:31:53 -07001706 bridge = pci_alloc_host_bridge(b);
1707 if (!bridge)
1708 goto err_out;
1709
1710 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001711 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001712 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001713 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001714 if (error) {
1715 kfree(bridge);
1716 goto err_out;
1717 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001718
Yinghai Lu7b543662012-04-02 18:31:53 -07001719 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001720 if (error) {
1721 put_device(&bridge->dev);
1722 goto err_out;
1723 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001724 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001725 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001726 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Yinghai Lu0d358f22008-02-19 03:20:41 -08001728 if (!parent)
1729 set_dev_node(b->bridge, pcibus_to_node(b));
1730
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001731 b->dev.class = &pcibus_class;
1732 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001733 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001734 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 if (error)
1736 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
Jiang Liu10a95742013-04-12 05:44:20 +00001738 pcibios_add_bus(b);
1739
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 /* Create legacy_io and legacy_mem files for this bus */
1741 pci_create_legacy_files(b);
1742
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001743 if (parent)
1744 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1745 else
1746 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1747
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001748 /* Add initial resources to the bus */
1749 list_for_each_entry_safe(window, n, resources, list) {
1750 list_move_tail(&window->list, &bridge->windows);
1751 res = window->res;
1752 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001753 if (res->flags & IORESOURCE_BUS)
1754 pci_bus_insert_busn_res(b, bus, res->end);
1755 else
1756 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001757 if (offset) {
1758 if (resource_type(res) == IORESOURCE_IO)
1759 fmt = " (bus address [%#06llx-%#06llx])";
1760 else
1761 fmt = " (bus address [%#010llx-%#010llx])";
1762 snprintf(bus_addr, sizeof(bus_addr), fmt,
1763 (unsigned long long) (res->start - offset),
1764 (unsigned long long) (res->end - offset));
1765 } else
1766 bus_addr[0] = '\0';
1767 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001768 }
1769
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001770 down_write(&pci_bus_sem);
1771 list_add_tail(&b->node, &pci_root_buses);
1772 up_write(&pci_bus_sem);
1773
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 return b;
1775
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001777 put_device(&bridge->dev);
1778 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001779err_out:
1780 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 return NULL;
1782}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001783
Yinghai Lu98a35832012-05-18 11:35:50 -06001784int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1785{
1786 struct resource *res = &b->busn_res;
1787 struct resource *parent_res, *conflict;
1788
1789 res->start = bus;
1790 res->end = bus_max;
1791 res->flags = IORESOURCE_BUS;
1792
1793 if (!pci_is_root_bus(b))
1794 parent_res = &b->parent->busn_res;
1795 else {
1796 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1797 res->flags |= IORESOURCE_PCI_FIXED;
1798 }
1799
1800 conflict = insert_resource_conflict(parent_res, res);
1801
1802 if (conflict)
1803 dev_printk(KERN_DEBUG, &b->dev,
1804 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1805 res, pci_is_root_bus(b) ? "domain " : "",
1806 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001807
1808 return conflict == NULL;
1809}
1810
1811int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1812{
1813 struct resource *res = &b->busn_res;
1814 struct resource old_res = *res;
1815 resource_size_t size;
1816 int ret;
1817
1818 if (res->start > bus_max)
1819 return -EINVAL;
1820
1821 size = bus_max - res->start + 1;
1822 ret = adjust_resource(res, res->start, size);
1823 dev_printk(KERN_DEBUG, &b->dev,
1824 "busn_res: %pR end %s updated to %02x\n",
1825 &old_res, ret ? "can not be" : "is", bus_max);
1826
1827 if (!ret && !res->parent)
1828 pci_bus_insert_busn_res(b, res->start, res->end);
1829
1830 return ret;
1831}
1832
1833void pci_bus_release_busn_res(struct pci_bus *b)
1834{
1835 struct resource *res = &b->busn_res;
1836 int ret;
1837
1838 if (!res->flags || !res->parent)
1839 return;
1840
1841 ret = release_resource(res);
1842 dev_printk(KERN_DEBUG, &b->dev,
1843 "busn_res: %pR %s released\n",
1844 res, ret ? "can not be" : "is");
1845}
1846
Bill Pemberton15856ad2012-11-21 15:35:00 -05001847struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001848 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1849{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001850 struct pci_host_bridge_window *window;
1851 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001852 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001853 int max;
1854
1855 list_for_each_entry(window, resources, list)
1856 if (window->res->flags & IORESOURCE_BUS) {
1857 found = true;
1858 break;
1859 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001860
1861 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1862 if (!b)
1863 return NULL;
1864
Yinghai Lu4d99f522012-05-17 18:51:12 -07001865 if (!found) {
1866 dev_info(&b->dev,
1867 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1868 bus);
1869 pci_bus_insert_busn_res(b, bus, 255);
1870 }
1871
1872 max = pci_scan_child_bus(b);
1873
1874 if (!found)
1875 pci_bus_update_busn_res_end(b, max);
1876
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001877 pci_bus_add_devices(b);
1878 return b;
1879}
1880EXPORT_SYMBOL(pci_scan_root_bus);
1881
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001882/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001883struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001884 int bus, struct pci_ops *ops, void *sysdata)
1885{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001886 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001887 struct pci_bus *b;
1888
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001889 pci_add_resource(&resources, &ioport_resource);
1890 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001891 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001892 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001893 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001894 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001895 else
1896 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001897 return b;
1898}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899EXPORT_SYMBOL(pci_scan_bus_parented);
1900
Bill Pemberton15856ad2012-11-21 15:35:00 -05001901struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001902 void *sysdata)
1903{
1904 LIST_HEAD(resources);
1905 struct pci_bus *b;
1906
1907 pci_add_resource(&resources, &ioport_resource);
1908 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001909 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001910 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1911 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001912 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001913 pci_bus_add_devices(b);
1914 } else {
1915 pci_free_resource_list(&resources);
1916 }
1917 return b;
1918}
1919EXPORT_SYMBOL(pci_scan_bus);
1920
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001921/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001922 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1923 * @bridge: PCI bridge for the bus to scan
1924 *
1925 * Scan a PCI bus and child buses for new devices, add them,
1926 * and enable them, resizing bridge mmio/io resource if necessary
1927 * and possible. The caller must ensure the child devices are already
1928 * removed for resizing to occur.
1929 *
1930 * Returns the max number of subordinate bus discovered.
1931 */
1932unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1933{
1934 unsigned int max;
1935 struct pci_bus *bus = bridge->subordinate;
1936
1937 max = pci_scan_child_bus(bus);
1938
1939 pci_assign_unassigned_bridge_resources(bridge);
1940
1941 pci_bus_add_devices(bus);
1942
1943 return max;
1944}
1945
Yinghai Lua5213a32012-10-30 14:31:21 -06001946/**
1947 * pci_rescan_bus - scan a PCI bus for devices.
1948 * @bus: PCI bus to scan
1949 *
1950 * Scan a PCI bus and child buses for new devices, adds them,
1951 * and enables them.
1952 *
1953 * Returns the max number of subordinate bus discovered.
1954 */
1955unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1956{
1957 unsigned int max;
1958
1959 max = pci_scan_child_bus(bus);
1960 pci_assign_unassigned_bus_resources(bus);
Yinghai Lue164f652012-10-30 14:31:26 -06001961 pci_enable_bridges(bus);
Yinghai Lua5213a32012-10-30 14:31:21 -06001962 pci_bus_add_devices(bus);
1963
1964 return max;
1965}
1966EXPORT_SYMBOL_GPL(pci_rescan_bus);
1967
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969EXPORT_SYMBOL(pci_scan_slot);
1970EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001972
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001973static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001974{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001975 const struct pci_dev *a = to_pci_dev(d_a);
1976 const struct pci_dev *b = to_pci_dev(d_b);
1977
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001978 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1979 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1980
1981 if (a->bus->number < b->bus->number) return -1;
1982 else if (a->bus->number > b->bus->number) return 1;
1983
1984 if (a->devfn < b->devfn) return -1;
1985 else if (a->devfn > b->devfn) return 1;
1986
1987 return 0;
1988}
1989
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001990void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001991{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001992 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001993}