blob: a66ce4944cae736f1baa0b7b30db8024893e3dd6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020034#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include "i915_drv.h"
Yu Zhange21fd552015-02-10 19:05:51 +080038#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010039#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060040#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020041#include <linux/console.h>
42#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100043#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080044#include <linux/acpi.h>
45#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100046#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010048#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020049#include <linux/pm.h>
50#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030051#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Imre Deak4fec15d2016-03-16 13:39:08 +020053static unsigned int i915_load_fail_count;
54
55bool __i915_inject_load_failure(const char *func, int line)
56{
57 if (i915_load_fail_count >= i915.inject_load_failure)
58 return false;
59
60 if (++i915_load_fail_count == i915.inject_load_failure) {
61 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
62 i915.inject_load_failure, func, line);
63 return true;
64 }
65
66 return false;
67}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Imre Deakd15d7532016-03-18 10:46:10 +020069#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
70#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
71 "providing the dmesg log by booting with drm.debug=0xf"
72
73void
74__i915_printk(struct drm_i915_private *dev_priv, const char *level,
75 const char *fmt, ...)
76{
77 static bool shown_bug_once;
78 struct device *dev = dev_priv->dev->dev;
79 bool is_error = level[1] <= KERN_ERR[1];
Imre Deakad45d832016-03-21 17:08:57 +020080 bool is_debug = level[1] == KERN_DEBUG[1];
Imre Deakd15d7532016-03-18 10:46:10 +020081 struct va_format vaf;
82 va_list args;
83
Imre Deakad45d832016-03-21 17:08:57 +020084 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
85 return;
86
Imre Deakd15d7532016-03-18 10:46:10 +020087 va_start(args, fmt);
88
89 vaf.fmt = fmt;
90 vaf.va = &args;
91
92 dev_printk(level, dev, "[" DRM_NAME ":%ps] %pV",
93 __builtin_return_address(0), &vaf);
94
95 if (is_error && !shown_bug_once) {
96 dev_notice(dev, "%s", FDO_BUG_MSG);
97 shown_bug_once = true;
98 }
99
100 va_end(args);
101}
102
103static bool i915_error_injected(struct drm_i915_private *dev_priv)
104{
105 return i915.inject_load_failure &&
106 i915_load_fail_count == i915.inject_load_failure;
107}
108
109#define i915_load_error(dev_priv, fmt, ...) \
110 __i915_printk(dev_priv, \
111 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
112 fmt, ##__VA_ARGS__)
113
Eric Anholtc153f452007-09-03 12:06:45 +1000114static int i915_getparam(struct drm_device *dev, void *data,
115 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300117 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000118 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 int value;
120
Eric Anholtc153f452007-09-03 12:06:45 +1000121 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 case I915_PARAM_IRQ_ACTIVE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 case I915_PARAM_ALLOW_BATCHBUFFER:
Dave Airlie0d6aa602006-01-02 20:14:23 +1100124 case I915_PARAM_LAST_DISPATCH:
Daniel Vetterac883c82014-11-19 21:24:54 +0100125 /* Reject all old ums/dri params. */
Chris Wilson5c6c6002014-09-06 10:28:27 +0100126 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400127 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +0300128 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400129 break;
Neil Roberts27cd4462015-03-04 14:41:16 +0000130 case I915_PARAM_REVISION:
131 value = dev->pdev->revision;
132 break;
Eric Anholt673a3942008-07-30 12:06:12 -0700133 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +0200134 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700135 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800136 case I915_PARAM_NUM_FENCES_AVAIL:
Daniel Vetterc668cde2015-09-30 10:46:59 +0200137 value = dev_priv->num_fence_regs;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800138 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200139 case I915_PARAM_HAS_OVERLAY:
140 value = dev_priv->overlay ? 1 : 0;
141 break;
Jesse Barnese9560f72009-11-19 10:49:07 -0800142 case I915_PARAM_HAS_PAGEFLIPPING:
143 value = 1;
144 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500145 case I915_PARAM_HAS_EXECBUF2:
146 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +0200147 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500148 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +0800149 case I915_PARAM_HAS_BSD:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000150 value = intel_engine_initialized(&dev_priv->engine[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +0800151 break;
Chris Wilson549f7362010-10-19 11:19:32 +0100152 case I915_PARAM_HAS_BLT:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000153 value = intel_engine_initialized(&dev_priv->engine[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +0100154 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -0700155 case I915_PARAM_HAS_VEBOX:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000156 value = intel_engine_initialized(&dev_priv->engine[VECS]);
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -0700157 break;
Zhipeng Gong08e16dc2015-01-13 08:48:25 +0800158 case I915_PARAM_HAS_BSD2:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000159 value = intel_engine_initialized(&dev_priv->engine[VCS2]);
Zhipeng Gong08e16dc2015-01-13 08:48:25 +0800160 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100161 case I915_PARAM_HAS_RELAXED_FENCING:
162 value = 1;
163 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100164 case I915_PARAM_HAS_COHERENT_RINGS:
165 value = 1;
166 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000167 case I915_PARAM_HAS_EXEC_CONSTANTS:
168 value = INTEL_INFO(dev)->gen >= 4;
169 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000170 case I915_PARAM_HAS_RELAXED_DELTA:
171 value = 1;
172 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800173 case I915_PARAM_HAS_GEN7_SOL_RESET:
174 value = 1;
175 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200176 case I915_PARAM_HAS_LLC:
177 value = HAS_LLC(dev);
178 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100179 case I915_PARAM_HAS_WT:
180 value = HAS_WT(dev);
181 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100182 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200183 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100184 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700185 case I915_PARAM_HAS_WAIT_TIMEOUT:
186 value = 1;
187 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100188 case I915_PARAM_HAS_SEMAPHORES:
189 value = i915_semaphore_is_enabled(dev);
190 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000191 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
192 value = 1;
193 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100194 case I915_PARAM_HAS_SECURE_BATCHES:
195 value = capable(CAP_SYS_ADMIN);
196 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100197 case I915_PARAM_HAS_PINNED_BATCHES:
198 value = 1;
199 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100200 case I915_PARAM_HAS_EXEC_NO_RELOC:
201 value = 1;
202 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000203 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
204 value = 1;
205 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800206 case I915_PARAM_CMD_PARSER_VERSION:
207 value = i915_cmd_parser_get_version();
208 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800209 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
210 value = 1;
211 break;
Akash Goel1816f922015-01-02 16:29:30 +0530212 case I915_PARAM_MMAP_VERSION:
213 value = 1;
214 break;
Jeff McGeea1559ff2015-03-09 16:06:54 -0700215 case I915_PARAM_SUBSLICE_TOTAL:
216 value = INTEL_INFO(dev)->subslice_total;
217 if (!value)
218 return -ENODEV;
219 break;
220 case I915_PARAM_EU_TOTAL:
221 value = INTEL_INFO(dev)->eu_total;
222 if (!value)
223 return -ENODEV;
224 break;
Chris Wilson49e4d8422015-06-15 12:23:48 +0100225 case I915_PARAM_HAS_GPU_RESET:
226 value = i915.enable_hangcheck &&
Chris Wilson49e4d8422015-06-15 12:23:48 +0100227 intel_has_gpu_reset(dev);
228 break;
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300229 case I915_PARAM_HAS_RESOURCE_STREAMER:
230 value = HAS_RESOURCE_STREAMER(dev);
231 break;
Chris Wilson506a8e82015-12-08 11:55:07 +0000232 case I915_PARAM_HAS_EXEC_SOFTPIN:
233 value = 1;
234 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700236 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000237 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 }
239
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100240 if (copy_to_user(param->value, &value, sizeof(int))) {
241 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000242 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 }
244
245 return 0;
246}
247
Dave Airlieec2a4c32009-08-04 11:43:41 +1000248static int i915_get_bridge_dev(struct drm_device *dev)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000253 if (!dev_priv->bridge_dev) {
254 DRM_ERROR("bridge device not found\n");
255 return -1;
256 }
257 return 0;
258}
259
Zhenyu Wangc48044112009-12-17 14:48:43 +0800260#define MCHBAR_I915 0x44
261#define MCHBAR_I965 0x48
262#define MCHBAR_SIZE (4*4096)
263
264#define DEVEN_REG 0x54
265#define DEVEN_MCHBAR_EN (1 << 28)
266
267/* Allocate space for the MCH regs if needed, return nonzero on error */
268static int
269intel_alloc_mchbar_resource(struct drm_device *dev)
270{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300271 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100272 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800273 u32 temp_lo, temp_hi = 0;
274 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100275 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800276
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100277 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800278 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
279 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
280 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
281
282 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
283#ifdef CONFIG_PNP
284 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100285 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
286 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800287#endif
288
289 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100290 dev_priv->mch_res.name = "i915 MCHBAR";
291 dev_priv->mch_res.flags = IORESOURCE_MEM;
292 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
293 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800294 MCHBAR_SIZE, MCHBAR_SIZE,
295 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100296 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800297 dev_priv->bridge_dev);
298 if (ret) {
299 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
300 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100301 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800302 }
303
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100304 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800305 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
306 upper_32_bits(dev_priv->mch_res.start));
307
308 pci_write_config_dword(dev_priv->bridge_dev, reg,
309 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100310 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800311}
312
313/* Setup MCHBAR if possible, return true if we should disable it again */
314static void
315intel_setup_mchbar(struct drm_device *dev)
316{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300317 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100318 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800319 u32 temp;
320 bool enabled;
321
Wayne Boyer666a4532015-12-09 12:29:35 -0800322 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800323 return;
324
Zhenyu Wangc48044112009-12-17 14:48:43 +0800325 dev_priv->mchbar_need_disable = false;
326
327 if (IS_I915G(dev) || IS_I915GM(dev)) {
328 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
329 enabled = !!(temp & DEVEN_MCHBAR_EN);
330 } else {
331 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
332 enabled = temp & 1;
333 }
334
335 /* If it's already enabled, don't have to do anything */
336 if (enabled)
337 return;
338
339 if (intel_alloc_mchbar_resource(dev))
340 return;
341
342 dev_priv->mchbar_need_disable = true;
343
344 /* Space is allocated or reserved, so enable it. */
345 if (IS_I915G(dev) || IS_I915GM(dev)) {
346 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
347 temp | DEVEN_MCHBAR_EN);
348 } else {
349 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
350 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
351 }
352}
353
354static void
355intel_teardown_mchbar(struct drm_device *dev)
356{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300357 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100358 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800359 u32 temp;
360
361 if (dev_priv->mchbar_need_disable) {
362 if (IS_I915G(dev) || IS_I915GM(dev)) {
363 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
364 temp &= ~DEVEN_MCHBAR_EN;
365 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
366 } else {
367 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
368 temp &= ~1;
369 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
370 }
371 }
372
373 if (dev_priv->mch_res.start)
374 release_resource(&dev_priv->mch_res);
375}
376
Dave Airlie28d52042009-09-21 14:33:58 +1000377/* true = enable decode, false = disable decoder */
378static unsigned int i915_vga_set_decode(void *cookie, bool state)
379{
380 struct drm_device *dev = cookie;
381
382 intel_modeset_vga_set_state(dev, state);
383 if (state)
384 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
385 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
386 else
387 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
388}
389
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000390static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
391{
392 struct drm_device *dev = pci_get_drvdata(pdev);
393 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200394
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000395 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700396 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000397 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000398 /* i915 resume handler doesn't set to D0 */
399 pci_set_power_state(dev->pdev, PCI_D0);
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200400 i915_resume_switcheroo(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000401 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000402 } else {
Ioan-Adrian Ratiufa9d6072015-10-31 01:16:00 +0200403 pr_info("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000404 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200405 i915_suspend_switcheroo(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000406 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000407 }
408}
409
410static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
411{
412 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000413
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100414 /*
415 * FIXME: open_count is protected by drm_global_mutex but that would lead to
416 * locking inversion with the driver load path. And the access here is
417 * completely racy anyway. So don't bother with locking for now.
418 */
419 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000420}
421
Takashi Iwai26ec6852012-05-11 07:51:17 +0200422static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
423 .set_gpu_state = i915_switcheroo_set_state,
424 .reprobe = NULL,
425 .can_switch = i915_switcheroo_can_switch,
426};
427
Chris Wilson2c7111d2011-03-29 10:40:27 +0100428static int i915_load_modeset_init(struct drm_device *dev)
429{
430 struct drm_i915_private *dev_priv = dev->dev_private;
431 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800432
Imre Deak4fec15d2016-03-16 13:39:08 +0200433 if (i915_inject_load_failure())
434 return -ENODEV;
435
Jani Nikula98f3a1d2015-12-16 15:04:20 +0200436 ret = intel_bios_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800437 if (ret)
438 DRM_INFO("failed to find VBIOS tables\n");
439
Chris Wilson934f992c2011-01-20 13:09:12 +0000440 /* If we have > 1 VGA cards, then we need to arbitrate access
441 * to the common VGA resources.
442 *
443 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
444 * then we do not take part in VGA arbitration and the
445 * vga_client_register() fails with -ENODEV.
446 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000447 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
448 if (ret && ret != -ENODEV)
449 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000450
Jesse Barnes723bfd72010-10-07 16:01:13 -0700451 intel_register_dsm_handler();
452
Dave Airlie0d697042012-09-10 12:28:36 +1000453 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000454 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100455 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000456
Imre Deak73dfc222015-11-17 17:33:53 +0200457 intel_power_domains_init_hw(dev_priv, false);
Imre Deake13192f2014-02-18 00:02:15 +0200458
Daniel Vetterf4448372015-10-28 23:59:02 +0200459 intel_csr_ucode_init(dev_priv);
Animesh Mannaebae38d2015-10-28 23:58:55 +0200460
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200461 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100462 if (ret)
Imre Deak89250fe2016-01-19 15:26:26 +0200463 goto cleanup_csr;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100464
Daniel Vetterf5949142016-01-13 11:55:28 +0100465 intel_setup_gmbus(dev);
466
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100467 /* Important: The output setup functions called by modeset_init need
468 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800469 intel_modeset_init(dev);
470
Alex Dai33a732f2015-08-12 15:43:36 +0100471 intel_guc_ucode_init(dev);
Alex Dai33a732f2015-08-12 15:43:36 +0100472
Chris Wilson1070a422012-04-24 15:47:41 +0100473 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800474 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300475 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100476
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100477 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100478
Jesse Barnes79e53942008-11-07 14:24:08 -0800479 /* Always safe in the mode setting case. */
480 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300481 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300482 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700483 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800484
Chris Wilson5a793952010-06-06 10:50:03 +0100485 ret = intel_fbdev_init(dev);
486 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100487 goto cleanup_gem;
488
489 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200490 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100491
492 /*
493 * Some ports require correctly set-up hpd registers for detection to
494 * work properly (leading to ghost connected connector status), e.g. VGA
495 * on gm45. Hence we can only set up the initial fbdev config after hpd
Lukas Wunnera7442b92016-03-09 12:52:53 +0100496 * irqs are fully enabled. We protect the fbdev initial config scanning
497 * against hotplug events by waiting in intel_fbdev_output_poll_changed
498 * until the asynchronous thread has finished.
Daniel Vetter20afbda2012-12-11 14:05:07 +0100499 */
Ville Syrjäläe00bf692015-11-06 15:08:33 +0200500 intel_fbdev_initial_config_async(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100501
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000502 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100503
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 return 0;
505
Chris Wilson2c7111d2011-03-29 10:40:27 +0100506cleanup_gem:
507 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000508 i915_gem_cleanup_engines(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700509 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100510 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300511cleanup_irq:
Alex Dai33a732f2015-08-12 15:43:36 +0100512 intel_guc_ucode_fini(dev);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100513 drm_irq_uninstall(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +0100514 intel_teardown_gmbus(dev);
Imre Deak89250fe2016-01-19 15:26:26 +0200515cleanup_csr:
516 intel_csr_ucode_fini(dev_priv);
Imre Deak65ff4422016-03-16 13:39:07 +0200517 intel_power_domains_fini(dev_priv);
Chris Wilson5a793952010-06-06 10:50:03 +0100518 vga_switcheroo_unregister_client(dev->pdev);
519cleanup_vga_client:
520 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800521out:
522 return ret;
523}
524
Daniel Vetter243eaf32013-12-17 10:00:54 +0100525#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000526static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200527{
528 struct apertures_struct *ap;
529 struct pci_dev *pdev = dev_priv->dev->pdev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300530 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vettere1887192012-06-12 11:28:17 +0200531 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000532 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200533
534 ap = alloc_apertures(1);
535 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000536 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200537
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300538 ap->ranges[0].base = ggtt->mappable_base;
539 ap->ranges[0].size = ggtt->mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800540
Daniel Vettere1887192012-06-12 11:28:17 +0200541 primary =
542 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
543
Chris Wilsonf96de582013-12-16 15:57:40 +0000544 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200545
546 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000547
548 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200549}
Daniel Vetter4520f532013-10-09 09:18:51 +0200550#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000551static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200552{
Chris Wilsonf96de582013-12-16 15:57:40 +0000553 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200554}
555#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200556
Daniel Vettera4de0522014-06-05 16:20:46 +0200557#if !defined(CONFIG_VGA_CONSOLE)
558static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
559{
560 return 0;
561}
562#elif !defined(CONFIG_DUMMY_CONSOLE)
563static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
564{
565 return -ENODEV;
566}
567#else
568static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
569{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200570 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200571
572 DRM_INFO("Replacing VGA console driver\n");
573
574 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200575 if (con_is_bound(&vga_con))
576 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200577 if (ret == 0) {
578 ret = do_unregister_con_driver(&vga_con);
579
580 /* Ignore "already unregistered". */
581 if (ret == -ENODEV)
582 ret = 0;
583 }
584 console_unlock();
585
586 return ret;
587}
588#endif
589
Daniel Vetterc96ea642012-08-08 22:01:51 +0200590static void i915_dump_device_info(struct drm_i915_private *dev_priv)
591{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000592 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200593
Damien Lespiaue2a58002013-04-23 16:38:34 +0100594#define PRINT_S(name) "%s"
595#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100596#define PRINT_FLAG(name) info->name ? #name "," : ""
597#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300598 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100599 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200600 info->gen,
601 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300602 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100603 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100604#undef PRINT_S
605#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100606#undef PRINT_FLAG
607#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200608}
609
Jeff McGee9705ad82015-04-03 18:13:15 -0700610static void cherryview_sseu_info_init(struct drm_device *dev)
611{
612 struct drm_i915_private *dev_priv = dev->dev_private;
613 struct intel_device_info *info;
614 u32 fuse, eu_dis;
615
616 info = (struct intel_device_info *)&dev_priv->info;
617 fuse = I915_READ(CHV_FUSE_GT);
618
619 info->slice_total = 1;
620
621 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
622 info->subslice_per_slice++;
623 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
624 CHV_FGT_EU_DIS_SS0_R1_MASK);
625 info->eu_total += 8 - hweight32(eu_dis);
626 }
627
628 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
629 info->subslice_per_slice++;
630 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
631 CHV_FGT_EU_DIS_SS1_R1_MASK);
632 info->eu_total += 8 - hweight32(eu_dis);
633 }
634
635 info->subslice_total = info->subslice_per_slice;
636 /*
637 * CHV expected to always have a uniform distribution of EU
638 * across subslices.
639 */
640 info->eu_per_subslice = info->subslice_total ?
641 info->eu_total / info->subslice_total :
642 0;
643 /*
644 * CHV supports subslice power gating on devices with more than
645 * one subslice, and supports EU power gating on devices with
646 * more than one EU pair per subslice.
647 */
648 info->has_slice_pg = 0;
649 info->has_subslice_pg = (info->subslice_total > 1);
650 info->has_eu_pg = (info->eu_per_subslice > 2);
651}
652
653static void gen9_sseu_info_init(struct drm_device *dev)
654{
655 struct drm_i915_private *dev_priv = dev->dev_private;
656 struct intel_device_info *info;
Jeff McGeedead16e2015-04-03 18:13:16 -0700657 int s_max = 3, ss_max = 4, eu_max = 8;
Jeff McGee9705ad82015-04-03 18:13:15 -0700658 int s, ss;
Jeff McGeedead16e2015-04-03 18:13:16 -0700659 u32 fuse2, s_enable, ss_disable, eu_disable;
660 u8 eu_mask = 0xff;
661
Jeff McGee9705ad82015-04-03 18:13:15 -0700662 info = (struct intel_device_info *)&dev_priv->info;
663 fuse2 = I915_READ(GEN8_FUSE2);
664 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
665 GEN8_F2_S_ENA_SHIFT;
666 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
667 GEN9_F2_SS_DIS_SHIFT;
668
Jeff McGee9705ad82015-04-03 18:13:15 -0700669 info->slice_total = hweight32(s_enable);
670 /*
671 * The subslice disable field is global, i.e. it applies
672 * to each of the enabled slices.
673 */
674 info->subslice_per_slice = ss_max - hweight32(ss_disable);
675 info->subslice_total = info->slice_total *
676 info->subslice_per_slice;
677
678 /*
679 * Iterate through enabled slices and subslices to
680 * count the total enabled EU.
681 */
682 for (s = 0; s < s_max; s++) {
683 if (!(s_enable & (0x1 << s)))
684 /* skip disabled slice */
685 continue;
686
Jeff McGeedead16e2015-04-03 18:13:16 -0700687 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
Jeff McGee9705ad82015-04-03 18:13:15 -0700688 for (ss = 0; ss < ss_max; ss++) {
Jeff McGeedead16e2015-04-03 18:13:16 -0700689 int eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700690
691 if (ss_disable & (0x1 << ss))
692 /* skip disabled subslice */
693 continue;
694
Jeff McGeedead16e2015-04-03 18:13:16 -0700695 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
696 eu_mask);
Jeff McGee9705ad82015-04-03 18:13:15 -0700697
698 /*
699 * Record which subslice(s) has(have) 7 EUs. we
700 * can tune the hash used to spread work among
701 * subslices if they are unbalanced.
702 */
Jeff McGeedead16e2015-04-03 18:13:16 -0700703 if (eu_per_ss == 7)
Jeff McGee9705ad82015-04-03 18:13:15 -0700704 info->subslice_7eu[s] |= 1 << ss;
705
Jeff McGeedead16e2015-04-03 18:13:16 -0700706 info->eu_total += eu_per_ss;
Jeff McGee9705ad82015-04-03 18:13:15 -0700707 }
708 }
709
710 /*
711 * SKL is expected to always have a uniform distribution
712 * of EU across subslices with the exception that any one
713 * EU in any one subslice may be fused off for die
Jeff McGeedead16e2015-04-03 18:13:16 -0700714 * recovery. BXT is expected to be perfectly uniform in EU
715 * distribution.
Jeff McGee9705ad82015-04-03 18:13:15 -0700716 */
717 info->eu_per_subslice = info->subslice_total ?
718 DIV_ROUND_UP(info->eu_total,
719 info->subslice_total) : 0;
720 /*
721 * SKL supports slice power gating on devices with more than
722 * one slice, and supports EU power gating on devices with
Jeff McGeedead16e2015-04-03 18:13:16 -0700723 * more than one EU pair per subslice. BXT supports subslice
724 * power gating on devices with more than one subslice, and
725 * supports EU power gating on devices with more than one EU
726 * pair per subslice.
Jeff McGee9705ad82015-04-03 18:13:15 -0700727 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700728 info->has_slice_pg = ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
729 (info->slice_total > 1));
Jeff McGeedead16e2015-04-03 18:13:16 -0700730 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
731 info->has_eu_pg = (info->eu_per_subslice > 2);
Jeff McGee9705ad82015-04-03 18:13:15 -0700732}
733
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200734static void broadwell_sseu_info_init(struct drm_device *dev)
735{
736 struct drm_i915_private *dev_priv = dev->dev_private;
737 struct intel_device_info *info;
738 const int s_max = 3, ss_max = 3, eu_max = 8;
739 int s, ss;
740 u32 fuse2, eu_disable[s_max], s_enable, ss_disable;
741
742 fuse2 = I915_READ(GEN8_FUSE2);
743 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT;
744 ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT;
745
746 eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK;
747 eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) |
748 ((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) <<
749 (32 - GEN8_EU_DIS0_S1_SHIFT));
750 eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) |
751 ((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) <<
752 (32 - GEN8_EU_DIS1_S2_SHIFT));
753
754
755 info = (struct intel_device_info *)&dev_priv->info;
756 info->slice_total = hweight32(s_enable);
757
758 /*
759 * The subslice disable field is global, i.e. it applies
760 * to each of the enabled slices.
761 */
762 info->subslice_per_slice = ss_max - hweight32(ss_disable);
763 info->subslice_total = info->slice_total * info->subslice_per_slice;
764
765 /*
766 * Iterate through enabled slices and subslices to
767 * count the total enabled EU.
768 */
769 for (s = 0; s < s_max; s++) {
770 if (!(s_enable & (0x1 << s)))
771 /* skip disabled slice */
772 continue;
773
774 for (ss = 0; ss < ss_max; ss++) {
775 u32 n_disabled;
776
777 if (ss_disable & (0x1 << ss))
778 /* skip disabled subslice */
779 continue;
780
781 n_disabled = hweight8(eu_disable[s] >> (ss * eu_max));
782
783 /*
784 * Record which subslices have 7 EUs.
785 */
786 if (eu_max - n_disabled == 7)
787 info->subslice_7eu[s] |= 1 << ss;
788
789 info->eu_total += eu_max - n_disabled;
790 }
791 }
792
793 /*
794 * BDW is expected to always have a uniform distribution of EU across
795 * subslices with the exception that any one EU in any one subslice may
796 * be fused off for die recovery.
797 */
798 info->eu_per_subslice = info->subslice_total ?
799 DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0;
800
801 /*
802 * BDW supports slice power gating on devices with more than
803 * one slice.
804 */
805 info->has_slice_pg = (info->slice_total > 1);
806 info->has_subslice_pg = 0;
807 info->has_eu_pg = 0;
808}
809
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000810/*
811 * Determine various intel_device_info fields at runtime.
812 *
813 * Use it when either:
814 * - it's judged too laborious to fill n static structures with the limit
815 * when a simple if statement does the job,
816 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000817 *
818 * This function needs to be called:
819 * - after the MMIO has been setup as we are reading registers,
820 * - after the PCH has been detected,
821 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000822 */
823static void intel_device_info_runtime_init(struct drm_device *dev)
824{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000825 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000826 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000827 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000828
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000829 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000830
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100831 /*
832 * Skylake and Broxton currently don't expose the topmost plane as its
833 * use is exclusive with the legacy cursor and we only want to expose
834 * one of those, not both. Until we can safely expose the topmost plane
835 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
836 * we don't expose the topmost plane at all to prevent ABI breakage
837 * down the line.
838 */
Damien Lespiau8fb93972015-03-17 11:39:32 +0200839 if (IS_BROXTON(dev)) {
Damien Lespiauedd43ed2015-07-16 17:08:08 +0100840 info->num_sprites[PIPE_A] = 2;
841 info->num_sprites[PIPE_B] = 2;
842 info->num_sprites[PIPE_C] = 1;
Wayne Boyer666a4532015-12-09 12:29:35 -0800843 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiau055e3932014-08-18 13:49:10 +0100844 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000845 info->num_sprites[pipe] = 2;
846 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100847 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000848 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000849
Damien Lespiaua0bae572014-02-10 17:20:55 +0000850 if (i915.disable_display) {
851 DRM_INFO("Display disabled (module parameter)\n");
852 info->num_pipes = 0;
853 } else if (info->num_pipes > 0 &&
854 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
Wayne Boyera7e478c2015-12-07 10:51:07 -0800855 HAS_PCH_SPLIT(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000856 u32 fuse_strap = I915_READ(FUSE_STRAP);
857 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
858
859 /*
860 * SFUSE_STRAP is supposed to have a bit signalling the display
861 * is fused off. Unfortunately it seems that, at least in
862 * certain cases, fused off display means that PCH display
863 * reads don't land anywhere. In that case, we read 0s.
864 *
865 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
866 * should be set when taking over after the firmware.
867 */
868 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
869 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
870 (dev_priv->pch_type == PCH_CPT &&
871 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
872 DRM_INFO("Display fused off, disabling\n");
873 info->num_pipes = 0;
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +0200874 } else if (fuse_strap & IVB_PIPE_C_DISABLE) {
875 DRM_INFO("PipeC fused off\n");
876 info->num_pipes -= 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000877 }
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +0100878 } else if (info->num_pipes > 0 && INTEL_INFO(dev)->gen == 9) {
879 u32 dfsm = I915_READ(SKL_DFSM);
880 u8 disabled_mask = 0;
881 bool invalid;
882 int num_bits;
883
884 if (dfsm & SKL_DFSM_PIPE_A_DISABLE)
885 disabled_mask |= BIT(PIPE_A);
886 if (dfsm & SKL_DFSM_PIPE_B_DISABLE)
887 disabled_mask |= BIT(PIPE_B);
888 if (dfsm & SKL_DFSM_PIPE_C_DISABLE)
889 disabled_mask |= BIT(PIPE_C);
890
891 num_bits = hweight8(disabled_mask);
892
893 switch (disabled_mask) {
894 case BIT(PIPE_A):
895 case BIT(PIPE_B):
896 case BIT(PIPE_A) | BIT(PIPE_B):
897 case BIT(PIPE_A) | BIT(PIPE_C):
898 invalid = true;
899 break;
900 default:
901 invalid = false;
902 }
903
904 if (num_bits > info->num_pipes || invalid)
905 DRM_ERROR("invalid pipe fuse configuration: 0x%x\n",
906 disabled_mask);
907 else
908 info->num_pipes -= num_bits;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000909 }
Deepak S693d11c2015-01-16 20:42:16 +0530910
Jeff McGee38732182015-02-13 10:27:54 -0600911 /* Initialize slice/subslice/EU info */
Jeff McGee9705ad82015-04-03 18:13:15 -0700912 if (IS_CHERRYVIEW(dev))
913 cherryview_sseu_info_init(dev);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +0200914 else if (IS_BROADWELL(dev))
915 broadwell_sseu_info_init(dev);
Jeff McGeedead16e2015-04-03 18:13:16 -0700916 else if (INTEL_INFO(dev)->gen >= 9)
Jeff McGee9705ad82015-04-03 18:13:15 -0700917 gen9_sseu_info_init(dev);
Deepak S693d11c2015-01-16 20:42:16 +0530918
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000919 /* Snooping is broken on BXT A stepping. */
920 info->has_snoop = !info->has_llc;
921 info->has_snoop &= !IS_BXT_REVID(dev, 0, BXT_REVID_A1);
922
Jeff McGee38732182015-02-13 10:27:54 -0600923 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
924 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
925 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
926 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
927 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
928 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
929 info->has_slice_pg ? "y" : "n");
930 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
931 info->has_subslice_pg ? "y" : "n");
932 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
933 info->has_eu_pg ? "y" : "n");
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000934}
935
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300936static void intel_init_dpio(struct drm_i915_private *dev_priv)
937{
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300938 /*
939 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
940 * CHV x1 PHY (DP/HDMI D)
941 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
942 */
943 if (IS_CHERRYVIEW(dev_priv)) {
944 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
945 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
Wayne Boyer666a4532015-12-09 12:29:35 -0800946 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjäläe27f2992015-07-08 23:45:50 +0300947 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
948 }
949}
950
Imre Deak399bb5b2016-01-19 15:26:30 +0200951static int i915_workqueues_init(struct drm_i915_private *dev_priv)
952{
953 /*
954 * The i915 workqueue is primarily used for batched retirement of
955 * requests (and thus managing bo) once the task has been completed
956 * by the GPU. i915_gem_retire_requests() is called directly when we
957 * need high-priority retirement, such as waiting for an explicit
958 * bo.
959 *
960 * It is also used for periodic low-priority events, such as
961 * idle-timers and recording error state.
962 *
963 * All tasks on the workqueue are expected to acquire the dev mutex
964 * so there is no point in running more than one instance of the
965 * workqueue at any time. Use an ordered one.
966 */
967 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
968 if (dev_priv->wq == NULL)
969 goto out_err;
970
971 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
972 if (dev_priv->hotplug.dp_wq == NULL)
973 goto out_free_wq;
974
975 dev_priv->gpu_error.hangcheck_wq =
976 alloc_ordered_workqueue("i915-hangcheck", 0);
977 if (dev_priv->gpu_error.hangcheck_wq == NULL)
978 goto out_free_dp_wq;
979
980 return 0;
981
982out_free_dp_wq:
983 destroy_workqueue(dev_priv->hotplug.dp_wq);
984out_free_wq:
985 destroy_workqueue(dev_priv->wq);
986out_err:
987 DRM_ERROR("Failed to allocate workqueues.\n");
988
989 return -ENOMEM;
990}
991
992static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
993{
994 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
995 destroy_workqueue(dev_priv->hotplug.dp_wq);
996 destroy_workqueue(dev_priv->wq);
997}
998
Imre Deak5d7a6ee2016-03-16 13:39:03 +0200999/**
1000 * i915_driver_init_early - setup state not requiring device access
1001 * @dev_priv: device private
1002 *
1003 * Initialize everything that is a "SW-only" state, that is state not
1004 * requiring accessing the device or exposing the driver via kernel internal
1005 * or userspace interfaces. Example steps belonging here: lock initialization,
1006 * system memory allocation, setting up device specific attributes and
1007 * function hooks not requiring accessing the device.
1008 */
1009static int i915_driver_init_early(struct drm_i915_private *dev_priv,
1010 struct drm_device *dev,
1011 struct intel_device_info *info)
1012{
1013 struct intel_device_info *device_info;
1014 int ret = 0;
1015
Imre Deak4fec15d2016-03-16 13:39:08 +02001016 if (i915_inject_load_failure())
1017 return -ENODEV;
1018
Imre Deak5d7a6ee2016-03-16 13:39:03 +02001019 /* Setup the write-once "constant" device info */
1020 device_info = (struct intel_device_info *)&dev_priv->info;
1021 memcpy(device_info, info, sizeof(dev_priv->info));
1022 device_info->device_id = dev->pdev->device;
1023
1024 spin_lock_init(&dev_priv->irq_lock);
1025 spin_lock_init(&dev_priv->gpu_error.lock);
1026 mutex_init(&dev_priv->backlight_lock);
1027 spin_lock_init(&dev_priv->uncore.lock);
1028 spin_lock_init(&dev_priv->mm.object_stat_lock);
1029 spin_lock_init(&dev_priv->mmio_flip_lock);
1030 mutex_init(&dev_priv->sb_lock);
1031 mutex_init(&dev_priv->modeset_restore_lock);
1032 mutex_init(&dev_priv->av_mutex);
1033 mutex_init(&dev_priv->wm.wm_mutex);
1034 mutex_init(&dev_priv->pps_mutex);
1035
1036 ret = i915_workqueues_init(dev_priv);
1037 if (ret < 0)
1038 return ret;
1039
1040 /* This must be called before any calls to HAS_PCH_* */
1041 intel_detect_pch(dev);
1042
1043 intel_pm_setup(dev);
1044 intel_init_dpio(dev_priv);
1045 intel_power_domains_init(dev_priv);
1046 intel_irq_init(dev_priv);
1047 intel_init_display_hooks(dev_priv);
1048 intel_init_clock_gating_hooks(dev_priv);
1049 intel_init_audio_hooks(dev_priv);
1050 i915_gem_load_init(dev);
1051
1052 intel_display_crc_init(dev);
1053
1054 i915_dump_device_info(dev_priv);
1055
1056 /* Not all pre-production machines fall into this category, only the
1057 * very first ones. Almost everything should work, except for maybe
1058 * suspend/resume. And we don't implement workarounds that affect only
1059 * pre-production machines. */
1060 if (IS_HSW_EARLY_SDV(dev))
1061 DRM_INFO("This is an early pre-production Haswell machine. "
1062 "It may not be fully functional.\n");
1063
1064 return 0;
1065}
1066
1067/**
1068 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
1069 * @dev_priv: device private
1070 */
1071static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
1072{
1073 i915_gem_load_cleanup(dev_priv->dev);
1074 i915_workqueues_cleanup(dev_priv);
1075}
1076
Imre Deakad5c3d32016-01-19 15:26:31 +02001077static int i915_mmio_setup(struct drm_device *dev)
1078{
1079 struct drm_i915_private *dev_priv = to_i915(dev);
1080 int mmio_bar;
1081 int mmio_size;
1082
1083 mmio_bar = IS_GEN2(dev) ? 1 : 0;
1084 /*
1085 * Before gen4, the registers and the GTT are behind different BARs.
1086 * However, from gen4 onwards, the registers and the GTT are shared
1087 * in the same BAR, so we want to restrict this ioremap from
1088 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
1089 * the register BAR remains the same size for all the earlier
1090 * generations up to Ironlake.
1091 */
1092 if (INTEL_INFO(dev)->gen < 5)
1093 mmio_size = 512 * 1024;
1094 else
1095 mmio_size = 2 * 1024 * 1024;
1096 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
1097 if (dev_priv->regs == NULL) {
1098 DRM_ERROR("failed to map registers\n");
1099
1100 return -EIO;
1101 }
1102
1103 /* Try to make sure MCHBAR is enabled before poking at it */
1104 intel_setup_mchbar(dev);
1105
1106 return 0;
1107}
1108
1109static void i915_mmio_cleanup(struct drm_device *dev)
1110{
1111 struct drm_i915_private *dev_priv = to_i915(dev);
1112
1113 intel_teardown_mchbar(dev);
1114 pci_iounmap(dev->pdev, dev_priv->regs);
1115}
1116
Eric Anholt63ee41d2010-12-20 18:40:06 -08001117/**
Imre Deakf28cea42016-03-16 13:39:04 +02001118 * i915_driver_init_mmio - setup device MMIO
1119 * @dev_priv: device private
1120 *
1121 * Setup minimal device state necessary for MMIO accesses later in the
1122 * initialization sequence. The setup here should avoid any other device-wide
1123 * side effects or exposing the driver via kernel internal or user space
1124 * interfaces.
1125 */
1126static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1127{
1128 struct drm_device *dev = dev_priv->dev;
1129 int ret;
1130
Imre Deak4fec15d2016-03-16 13:39:08 +02001131 if (i915_inject_load_failure())
1132 return -ENODEV;
1133
Imre Deakf28cea42016-03-16 13:39:04 +02001134 if (i915_get_bridge_dev(dev))
1135 return -EIO;
1136
1137 ret = i915_mmio_setup(dev);
1138 if (ret < 0)
1139 goto put_bridge;
1140
1141 intel_uncore_init(dev);
1142
1143 return 0;
1144
1145put_bridge:
1146 pci_dev_put(dev_priv->bridge_dev);
1147
1148 return ret;
1149}
1150
1151/**
1152 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1153 * @dev_priv: device private
1154 */
1155static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1156{
1157 struct drm_device *dev = dev_priv->dev;
1158
1159 intel_uncore_fini(dev);
1160 i915_mmio_cleanup(dev);
1161 pci_dev_put(dev_priv->bridge_dev);
1162}
1163
1164/**
Imre Deak09cfcb42016-03-16 13:39:05 +02001165 * i915_driver_init_hw - setup state requiring device access
1166 * @dev_priv: device private
Jesse Barnes79e53942008-11-07 14:24:08 -08001167 *
Imre Deak09cfcb42016-03-16 13:39:05 +02001168 * Setup state that requires accessing the device, but doesn't require
1169 * exposing the driver via kernel internal or userspace interfaces.
Jesse Barnes79e53942008-11-07 14:24:08 -08001170 */
Imre Deak09cfcb42016-03-16 13:39:05 +02001171static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
Dave Airlie22eae942005-11-10 22:16:34 +11001172{
Imre Deak09cfcb42016-03-16 13:39:05 +02001173 struct drm_device *dev = dev_priv->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001174 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter9021f282012-03-26 09:45:41 +02001175 uint32_t aperture_size;
Imre Deak09cfcb42016-03-16 13:39:05 +02001176 int ret;
Ben Widawskyc3d685a2013-10-08 16:31:03 -07001177
Imre Deak4fec15d2016-03-16 13:39:08 +02001178 if (i915_inject_load_failure())
1179 return -ENODEV;
1180
Imre Deak13c8f4c2016-03-16 13:38:55 +02001181 intel_device_info_runtime_init(dev);
1182
Joonas Lahtinend85489d2016-03-24 16:47:46 +02001183 ret = i915_ggtt_init_hw(dev);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001184 if (ret)
Imre Deak09cfcb42016-03-16 13:39:05 +02001185 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +02001186
Daniel Vetter17fa6462015-02-23 12:03:25 +01001187 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1188 * otherwise the vga fbdev driver falls over. */
1189 ret = i915_kick_out_firmware_fb(dev_priv);
1190 if (ret) {
1191 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Joonas Lahtinend85489d2016-03-24 16:47:46 +02001192 goto out_ggtt;
Daniel Vetter17fa6462015-02-23 12:03:25 +01001193 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +01001194
Daniel Vetter17fa6462015-02-23 12:03:25 +01001195 ret = i915_kick_out_vgacon(dev_priv);
1196 if (ret) {
1197 DRM_ERROR("failed to remove conflicting VGA console\n");
Joonas Lahtinend85489d2016-03-24 16:47:46 +02001198 goto out_ggtt;
Daniel Vettera4de0522014-06-05 16:20:46 +02001199 }
Daniel Vettere1887192012-06-12 11:28:17 +02001200
Dave Airlie466e69b2011-12-19 11:15:29 +00001201 pci_set_master(dev->pdev);
1202
Daniel Vetter9f82d232010-08-30 21:25:23 +02001203 /* overlay on gen2 is broken and can't address above 1G */
1204 if (IS_GEN2(dev))
1205 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1206
Jan Niehusmann6927faf2011-03-01 23:24:16 +01001207 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1208 * using 32bit addressing, overwriting memory if HWS is located
1209 * above 4GB.
1210 *
1211 * The documentation also mentions an issue with undefined
1212 * behaviour if any general state is accessed within a page above 4GB,
1213 * which also needs to be handled carefully.
1214 */
1215 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1216 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1217
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001218 aperture_size = ggtt->mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +01001219
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001220 ggtt->mappable =
1221 io_mapping_create_wc(ggtt->mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001222 aperture_size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001223 if (!ggtt->mappable) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001224 ret = -EIO;
Joonas Lahtinend85489d2016-03-24 16:47:46 +02001225 goto out_ggtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001226 }
1227
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001228 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base,
Ben Widawsky911bdf02013-06-27 16:30:23 -07001229 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -08001230
Imre Deakbd39ec52016-03-16 13:38:52 +02001231 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1232 PM_QOS_DEFAULT_VALUE);
1233
Ben Widawsky78511f22013-10-04 21:22:49 -07001234 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001235
Chris Wilson44834a62010-08-19 16:09:23 +01001236 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08001237
Imre Deak40ae4e12016-03-16 14:54:03 +02001238 i915_gem_load_init_fences(dev_priv);
1239
Eric Anholted4cb412008-07-29 12:10:39 -07001240 /* On the 945G/GM, the chipset reports the MSI capability on the
1241 * integrated graphics even though the support isn't actually there
1242 * according to the published specs. It doesn't appear to function
1243 * correctly in testing on 945G.
1244 * This may be a side effect of MSI having been made available for PEG
1245 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07001246 *
1247 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08001248 * be lost or delayed, but we use them anyways to avoid
1249 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07001250 */
Imre Deakb074eae2016-01-29 14:52:28 +02001251 if (!IS_I945G(dev) && !IS_I945GM(dev)) {
1252 if (pci_enable_msi(dev->pdev) < 0)
1253 DRM_DEBUG_DRIVER("can't enable MSI");
1254 }
Eric Anholted4cb412008-07-29 12:10:39 -07001255
Imre Deak09cfcb42016-03-16 13:39:05 +02001256 return 0;
1257
Joonas Lahtinend85489d2016-03-24 16:47:46 +02001258out_ggtt:
1259 i915_ggtt_cleanup_hw(dev);
Imre Deak09cfcb42016-03-16 13:39:05 +02001260
1261 return ret;
1262}
1263
1264/**
1265 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1266 * @dev_priv: device private
1267 */
1268static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1269{
1270 struct drm_device *dev = dev_priv->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001271 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Imre Deak09cfcb42016-03-16 13:39:05 +02001272
1273 if (dev->pdev->msi_enabled)
1274 pci_disable_msi(dev->pdev);
1275
1276 pm_qos_remove_request(&dev_priv->pm_qos);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001277 arch_phys_wc_del(ggtt->mtrr);
1278 io_mapping_free(ggtt->mappable);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02001279 i915_ggtt_cleanup_hw(dev);
Imre Deak09cfcb42016-03-16 13:39:05 +02001280}
1281
1282/**
Imre Deak432f8562016-03-16 13:39:06 +02001283 * i915_driver_register - register the driver with the rest of the system
1284 * @dev_priv: device private
1285 *
1286 * Perform any steps necessary to make the driver available via kernel
1287 * internal or userspace interfaces.
1288 */
1289static void i915_driver_register(struct drm_i915_private *dev_priv)
1290{
1291 struct drm_device *dev = dev_priv->dev;
1292
1293 i915_gem_shrinker_init(dev_priv);
1294 /*
1295 * Notify a valid surface after modesetting,
1296 * when running inside a VM.
1297 */
1298 if (intel_vgpu_active(dev))
1299 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1300
1301 i915_setup_sysfs(dev);
1302
1303 if (INTEL_INFO(dev_priv)->num_pipes) {
1304 /* Must be done after probing outputs */
1305 intel_opregion_init(dev);
1306 acpi_video_register();
1307 }
1308
1309 if (IS_GEN5(dev_priv))
1310 intel_gpu_ips_init(dev_priv);
1311
1312 i915_audio_component_init(dev_priv);
1313}
1314
1315/**
1316 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1317 * @dev_priv: device private
1318 */
1319static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1320{
1321 i915_audio_component_cleanup(dev_priv);
1322 intel_gpu_ips_teardown();
1323 acpi_video_unregister();
1324 intel_opregion_fini(dev_priv->dev);
1325 i915_teardown_sysfs(dev_priv->dev);
1326 i915_gem_shrinker_cleanup(dev_priv);
1327}
1328
1329/**
Imre Deak09cfcb42016-03-16 13:39:05 +02001330 * i915_driver_load - setup chip and create an initial config
1331 * @dev: DRM device
1332 * @flags: startup flags
1333 *
1334 * The driver load routine has to do several things:
1335 * - drive output discovery via intel_modeset_init()
1336 * - initialize the memory manager
1337 * - allocate initial config memory
1338 * - setup the DRM framebuffer with the allocated memory
1339 */
1340int i915_driver_load(struct drm_device *dev, unsigned long flags)
1341{
1342 struct drm_i915_private *dev_priv;
1343 int ret = 0;
1344
1345 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1346 if (dev_priv == NULL)
1347 return -ENOMEM;
1348
1349 dev->dev_private = dev_priv;
Imre Deakd15d7532016-03-18 10:46:10 +02001350 /* Must be set before calling __i915_printk */
1351 dev_priv->dev = dev;
Imre Deak09cfcb42016-03-16 13:39:05 +02001352
1353 ret = i915_driver_init_early(dev_priv, dev,
1354 (struct intel_device_info *)flags);
1355
1356 if (ret < 0)
1357 goto out_free_priv;
1358
1359 intel_runtime_pm_get(dev_priv);
1360
1361 ret = i915_driver_init_mmio(dev_priv);
1362 if (ret < 0)
1363 goto out_runtime_pm_put;
1364
1365 ret = i915_driver_init_hw(dev_priv);
1366 if (ret < 0)
1367 goto out_cleanup_mmio;
1368
Imre Deak432f8562016-03-16 13:39:06 +02001369 /*
1370 * TODO: move the vblank init and parts of modeset init steps into one
1371 * of the i915_driver_init_/i915_driver_register functions according
1372 * to the role/effect of the given init step.
1373 */
Ben Widawskye3c74752013-04-05 13:12:39 -07001374 if (INTEL_INFO(dev)->num_pipes) {
1375 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1376 if (ret)
Imre Deak09cfcb42016-03-16 13:39:05 +02001377 goto out_cleanup_hw;
Ben Widawskye3c74752013-04-05 13:12:39 -07001378 }
Keith Packard52440212008-11-18 09:30:25 -08001379
Daniel Vetter17fa6462015-02-23 12:03:25 +01001380 ret = i915_load_modeset_init(dev);
Imre Deakd15d7532016-03-18 10:46:10 +02001381 if (ret < 0)
Imre Deak65ff4422016-03-16 13:39:07 +02001382 goto out_cleanup_vblank;
Jesse Barnes79e53942008-11-07 14:24:08 -08001383
Imre Deak432f8562016-03-16 13:39:06 +02001384 i915_driver_register(dev_priv);
Imre Deak58fddc22015-01-08 17:54:14 +02001385
Imre Deak3487b662016-03-16 13:38:59 +02001386 intel_runtime_pm_enable(dev_priv);
1387
Imre Deak1f814da2015-12-16 02:52:19 +02001388 intel_runtime_pm_put(dev_priv);
1389
Jesse Barnes79e53942008-11-07 14:24:08 -08001390 return 0;
1391
Imre Deak65ff4422016-03-16 13:39:07 +02001392out_cleanup_vblank:
Chris Wilsoncbb47d12013-09-23 17:33:20 -03001393 drm_vblank_cleanup(dev);
Imre Deak09cfcb42016-03-16 13:39:05 +02001394out_cleanup_hw:
1395 i915_driver_cleanup_hw(dev_priv);
Imre Deakf28cea42016-03-16 13:39:04 +02001396out_cleanup_mmio:
1397 i915_driver_cleanup_mmio(dev_priv);
Imre Deak02036ce2016-01-19 15:26:27 +02001398out_runtime_pm_put:
Imre Deak1f814da2015-12-16 02:52:19 +02001399 intel_runtime_pm_put(dev_priv);
Imre Deak5d7a6ee2016-03-16 13:39:03 +02001400 i915_driver_cleanup_early(dev_priv);
Imre Deak399bb5b2016-01-19 15:26:30 +02001401out_free_priv:
Imre Deakd15d7532016-03-18 10:46:10 +02001402 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1403
Mika Kuoppala2dc10cd2016-03-23 10:31:46 +02001404 kfree(dev_priv);
1405
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001406 return ret;
1407}
1408
1409int i915_driver_unload(struct drm_device *dev)
1410{
1411 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02001412 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001413
Ville Syrjälä2013bfc2015-11-06 15:08:32 +02001414 intel_fbdev_fini(dev);
1415
Chris Wilsonce58c322013-12-02 11:26:07 -02001416 ret = i915_gem_suspend(dev);
1417 if (ret) {
1418 DRM_ERROR("failed to idle hardware: %d\n", ret);
1419 return ret;
1420 }
1421
Imre Deak250ad482016-03-16 13:39:00 +02001422 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001423
Imre Deak432f8562016-03-16 13:39:06 +02001424 i915_driver_unregister(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001425
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -03001426 drm_vblank_cleanup(dev);
1427
Daniel Vetter17fa6462015-02-23 12:03:25 +01001428 intel_modeset_cleanup(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07001429
Daniel Vetter17fa6462015-02-23 12:03:25 +01001430 /*
1431 * free the memory space allocated for the child device
1432 * config parsed from VBT
1433 */
1434 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1435 kfree(dev_priv->vbt.child_dev);
1436 dev_priv->vbt.child_dev = NULL;
1437 dev_priv->vbt.child_dev_num = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001438 }
Matt Roper9aa61142015-09-14 19:24:18 -07001439 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1440 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1441 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1442 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001443
Daniel Vetter17fa6462015-02-23 12:03:25 +01001444 vga_switcheroo_unregister_client(dev->pdev);
1445 vga_client_register(dev->pdev, NULL, NULL, NULL);
1446
Imre Deak89250fe2016-01-19 15:26:26 +02001447 intel_csr_ucode_fini(dev_priv);
1448
Daniel Vettera8b48992010-08-20 21:25:11 +02001449 /* Free error state after interrupts are fully disabled. */
Chris Wilson737b1502015-01-26 18:03:03 +02001450 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02001451 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02001452
Daniel Vetter17fa6462015-02-23 12:03:25 +01001453 /* Flush any outstanding unpin_work. */
1454 flush_workqueue(dev_priv->wq);
Daniel Vetter67e77c52010-08-20 22:26:30 +02001455
Alex Dai33a732f2015-08-12 15:43:36 +01001456 intel_guc_ucode_fini(dev);
Daniel Stonebf248ca2015-11-03 21:42:31 +00001457 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001458 i915_gem_cleanup_engines(dev);
Daniel Vetter17fa6462015-02-23 12:03:25 +01001459 i915_gem_context_fini(dev);
1460 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001461 intel_fbc_cleanup_cfb(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001462
Imre Deak250ad482016-03-16 13:39:00 +02001463 intel_power_domains_fini(dev_priv);
1464
Imre Deak09cfcb42016-03-16 13:39:05 +02001465 i915_driver_cleanup_hw(dev_priv);
Imre Deakf28cea42016-03-16 13:39:04 +02001466 i915_driver_cleanup_mmio(dev_priv);
Imre Deak250ad482016-03-16 13:39:00 +02001467
1468 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1469
Imre Deak5d7a6ee2016-03-16 13:39:03 +02001470 i915_driver_cleanup_early(dev_priv);
Daniel Vetter2206e6a2014-05-13 22:21:59 +02001471 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001472
Dave Airlie22eae942005-11-10 22:16:34 +11001473 return 0;
1474}
1475
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001476int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001477{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001478 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001479
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001480 ret = i915_gem_open(dev, file);
1481 if (ret)
1482 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -07001483
Eric Anholt673a3942008-07-30 12:06:12 -07001484 return 0;
1485}
1486
Jesse Barnes79e53942008-11-07 14:24:08 -08001487/**
1488 * i915_driver_lastclose - clean up after all DRM clients have exited
1489 * @dev: DRM device
1490 *
1491 * Take care of cleaning up after all DRM clients have exited. In the
1492 * mode setting case, we want to restore the kernel's initial mode (just
1493 * in case the last client left us in a bad state).
1494 *
Daniel Vetter9021f282012-03-26 09:45:41 +02001495 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -08001496 * and DMA structures, since the kernel won't be using them, and clea
1497 * up any GEM state.
1498 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001499void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500{
Daniel Vetter377e91b2014-11-19 20:36:49 +01001501 intel_fbdev_restore_mode(dev);
1502 vga_switcheroo_process_delayed_switch();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503}
1504
John Harrison2885f6a2014-06-26 18:23:52 +01001505void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001507 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001508 i915_gem_context_close(dev, file);
1509 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001510 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511}
1512
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001513void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001514{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001515 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001516
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001517 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001518}
1519
Daniel Vetter4feb7652014-11-24 11:21:52 +01001520static int
1521i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1522 struct drm_file *file)
1523{
1524 return -ENODEV;
1525}
1526
Rob Clarkbaa70942013-08-02 13:27:49 -04001527const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001528 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1529 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1530 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1531 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1532 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1533 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001534 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterc668cde2015-09-30 10:46:59 +02001535 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001536 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1537 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1538 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001539 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001540 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001541 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001542 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1543 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1544 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001545 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1546 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
1547 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
1548 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1549 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1550 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1551 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
1552 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1553 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1554 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1555 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1556 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1557 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
1558 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
1559 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1560 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
1561 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
1562 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1563 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
1564 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
1565 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1566 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
1567 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
1568 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
1569 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
1570 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
1571 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
1572 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1573 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1574 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
1575 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
1576 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_RENDER_ALLOW),
1577 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
1578 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
1579 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001580};
1581
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001582int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);