blob: bd83eb6d69ae77f8cc01909b8b6479736c63713c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030036#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100037#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030038#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020039#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010040
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010041/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000048 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010052 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000053#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040056 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010057 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010058 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010060 break; \
61 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020062 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000063 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070064 } else { \
65 cpu_relax(); \
66 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010067 } \
68 ret__; \
69})
70
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000071#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
72#define wait_for_us(COND, US) _wait_for((COND), (US), 1)
73
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000074/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
75#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
76# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
77#else
78# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
79#endif
80
81#define _wait_for_atomic(COND, US) ({ \
82 unsigned long end__; \
83 int ret__ = 0; \
84 _WAIT_FOR_ATOMIC_CHECK; \
85 BUILD_BUG_ON((US) > 50000); \
86 end__ = (local_clock() >> 10) + (US) + 1; \
87 while (!(COND)) { \
88 if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
89 /* Unlike the regular wait_for(), this atomic variant \
90 * cannot be preempted (and we'll just ignore the issue\
91 * of irq interruptions) and so we know that no time \
92 * has passed since the last check of COND and can \
93 * immediately report the timeout. \
94 */ \
95 ret__ = -ETIMEDOUT; \
96 break; \
97 } \
98 cpu_relax(); \
99 } \
100 ret__; \
101})
102
103#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000)
104#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US))
Chris Wilson481b6af2010-08-23 17:43:35 +0100105
Jani Nikula49938ac2014-01-10 17:10:20 +0200106#define KHz(x) (1000 * (x))
107#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100108
Jesse Barnes79e53942008-11-07 14:24:08 -0800109/*
110 * Display related stuff
111 */
112
113/* store information about an Ixxx DVO */
114/* The i830->i865 use multiple DVOs with multiple i2cs */
115/* the i915, i945 have a single sDVO i2c bus - which is different */
116#define MAX_OUTPUTS 6
117/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530119/* Maximum cursor sizes */
120#define GEN2_CURSOR_WIDTH 64
121#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000122#define MAX_CURSOR_WIDTH 256
123#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530124
Jesse Barnes79e53942008-11-07 14:24:08 -0800125#define INTEL_I2C_BUS_DVO 1
126#define INTEL_I2C_BUS_SDVO 2
127
128/* these are outputs from the chip - integrated only
129 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200130enum intel_output_type {
131 INTEL_OUTPUT_UNUSED = 0,
132 INTEL_OUTPUT_ANALOG = 1,
133 INTEL_OUTPUT_DVO = 2,
134 INTEL_OUTPUT_SDVO = 3,
135 INTEL_OUTPUT_LVDS = 4,
136 INTEL_OUTPUT_TVOUT = 5,
137 INTEL_OUTPUT_HDMI = 6,
138 INTEL_OUTPUT_DISPLAYPORT = 7,
139 INTEL_OUTPUT_EDP = 8,
140 INTEL_OUTPUT_DSI = 9,
141 INTEL_OUTPUT_UNKNOWN = 10,
142 INTEL_OUTPUT_DP_MST = 11,
143};
Jesse Barnes79e53942008-11-07 14:24:08 -0800144
145#define INTEL_DVO_CHIP_NONE 0
146#define INTEL_DVO_CHIP_LVDS 1
147#define INTEL_DVO_CHIP_TMDS 2
148#define INTEL_DVO_CHIP_TVOUT 4
149
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530150#define INTEL_DSI_VIDEO_MODE 0
151#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300152
Jesse Barnes79e53942008-11-07 14:24:08 -0800153struct intel_framebuffer {
154 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000155 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200156 struct intel_rotation_info rot_info;
Jesse Barnes79e53942008-11-07 14:24:08 -0800157};
158
Chris Wilson37811fc2010-08-25 22:45:57 +0100159struct intel_fbdev {
160 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800161 struct intel_framebuffer *fb;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800162 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100163};
Jesse Barnes79e53942008-11-07 14:24:08 -0800164
Eric Anholt21d40d32010-03-25 11:11:14 -0700165struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100166 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200167
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200168 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200169 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700170 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100171 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200172 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100173 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200174 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200175 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100176 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200177 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200178 void (*post_disable)(struct intel_encoder *);
Ville Syrjäläd6db9952015-07-08 23:45:49 +0300179 void (*post_pll_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200180 /* Read out the current hw state of this connector, returning true if
181 * the encoder is active. If the encoder is enabled it also set the pipe
182 * it is connected to in the pipe parameter. */
183 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700184 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200185 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800186 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
187 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700188 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200189 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300190 /*
191 * Called during system suspend after all pending requests for the
192 * encoder are flushed (for example for DP AUX transactions) and
193 * device interrupts are disabled.
194 */
195 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800196 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500197 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800198};
199
Jani Nikula1d508702012-10-19 14:51:49 +0300200struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300201 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530202 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300203 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200204
205 /* backlight */
206 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200207 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200208 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300209 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200210 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200211 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200212 bool combination_mode; /* gen 2/4 only */
213 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530214
215 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530216 bool util_pin_active_low; /* bxt+ */
217 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530218 struct pwm_device *pwm;
219
Jani Nikula58c68772013-11-08 16:48:54 +0200220 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300221
Jani Nikula5507fae2015-09-14 14:03:48 +0300222 /* Connector and platform specific backlight functions */
223 int (*setup)(struct intel_connector *connector, enum pipe pipe);
224 uint32_t (*get)(struct intel_connector *connector);
225 void (*set)(struct intel_connector *connector, uint32_t level);
226 void (*disable)(struct intel_connector *connector);
227 void (*enable)(struct intel_connector *connector);
228 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
229 uint32_t hz);
230 void (*power)(struct intel_connector *, bool enable);
231 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300232};
233
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800234struct intel_connector {
235 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200236 /*
237 * The fixed encoder this connector is connected to.
238 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100239 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200240
Daniel Vetterf0947c32012-07-02 13:10:34 +0200241 /* Reads out the current hw, returning true if the connector is enabled
242 * and active (i.e. dpms ON state). */
243 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300244
Imre Deak4932e2c2014-02-11 17:12:48 +0200245 /*
246 * Removes all interfaces through which the connector is accessible
247 * - like sysfs, debugfs entries -, so that no new operations can be
248 * started on the connector. Also makes sure all currently pending
249 * operations finish before returing.
250 */
251 void (*unregister)(struct intel_connector *);
252
Jani Nikula1d508702012-10-19 14:51:49 +0300253 /* Panel info for eDP and LVDS */
254 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300255
256 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
257 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100258 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200259
260 /* since POLL and HPD connectors may use the same HPD line keep the native
261 state of connector->polled in case hotplug storm detection changes it */
262 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000263
264 void *port; /* store this opaque as its illegal to dereference it */
265
266 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800267};
268
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300269struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300270 /* given values */
271 int n;
272 int m1, m2;
273 int p1, p2;
274 /* derived values */
275 int dot;
276 int vco;
277 int m;
278 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300279};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300280
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200281struct intel_atomic_state {
282 struct drm_atomic_state base;
283
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200284 unsigned int cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100285
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100286 /*
287 * Calculated device cdclk, can be different from cdclk
288 * only when all crtc's are DPMS off.
289 */
290 unsigned int dev_cdclk;
291
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100292 bool dpll_set, modeset;
293
Matt Roper8b4a7d02016-05-12 07:06:00 -0700294 /*
295 * Does this transaction change the pipes that are active? This mask
296 * tracks which CRTC's have changed their active state at the end of
297 * the transaction (not counting the temporary disable during modesets).
298 * This mask should only be non-zero when intel_state->modeset is true,
299 * but the converse is not necessarily true; simply changing a mode may
300 * not flip the final active status of any CRTC's
301 */
302 unsigned int active_pipe_changes;
303
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100304 unsigned int active_crtcs;
305 unsigned int min_pixclk[I915_MAX_PIPES];
306
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200307 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
Matt Roperaa363132015-09-24 15:53:18 -0700308 struct intel_wm_config wm_config;
Matt Ropered4a6a72016-02-23 17:20:13 -0800309
310 /*
311 * Current watermarks can't be trusted during hardware readout, so
312 * don't bother calculating intermediate watermarks.
313 */
314 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700315
316 /* Gen9+ only */
317 struct skl_ddb_allocation ddb;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200318};
319
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300320struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800321 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300322 struct drm_rect src;
323 struct drm_rect dst;
324 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300325 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800326
327 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700328 * scaler_id
329 * = -1 : not using a scaler
330 * >= 0 : using a scalers
331 *
332 * plane requiring a scaler:
333 * - During check_plane, its bit is set in
334 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200335 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700336 * - scaler_id indicates the scaler it got assigned.
337 *
338 * plane doesn't require a scaler:
339 * - this can happen when scaling is no more required or plane simply
340 * got disabled.
341 * - During check_plane, corresponding bit is reset in
342 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200343 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700344 */
345 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200346
347 struct drm_intel_sprite_colorkey ckey;
Maarten Lankhorst7580d772015-08-18 13:40:06 +0200348
349 /* async flip related structures */
350 struct drm_i915_gem_request *wait_req;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300351};
352
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000353struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000354 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000355 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800356 int size;
357 u32 base;
358};
359
Chandra Kondurube41e332015-04-07 15:28:36 -0700360#define SKL_MIN_SRC_W 8
361#define SKL_MAX_SRC_W 4096
362#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700363#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700364#define SKL_MIN_DST_W 8
365#define SKL_MAX_DST_W 4096
366#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700367#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700368
369struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700370 int in_use;
371 uint32_t mode;
372};
373
374struct intel_crtc_scaler_state {
375#define SKL_NUM_SCALERS 2
376 struct intel_scaler scalers[SKL_NUM_SCALERS];
377
378 /*
379 * scaler_users: keeps track of users requesting scalers on this crtc.
380 *
381 * If a bit is set, a user is using a scaler.
382 * Here user can be a plane or crtc as defined below:
383 * bits 0-30 - plane (bit position is index from drm_plane_index)
384 * bit 31 - crtc
385 *
386 * Instead of creating a new index to cover planes and crtc, using
387 * existing drm_plane_index for planes which is well less than 31
388 * planes and bit 31 for crtc. This should be fine to cover all
389 * our platforms.
390 *
391 * intel_atomic_setup_scalers will setup available scalers to users
392 * requesting scalers. It will gracefully fail if request exceeds
393 * avilability.
394 */
395#define SKL_CRTC_INDEX 31
396 unsigned scaler_users;
397
398 /* scaler used by crtc for panel fitting purpose */
399 int scaler_id;
400};
401
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200402/* drm_mode->private_flags */
403#define I915_MODE_FLAG_INHERITED 1
404
Matt Roper4e0963c2015-09-24 15:53:15 -0700405struct intel_pipe_wm {
406 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100407 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700408 uint32_t linetime;
409 bool fbc_wm_enabled;
410 bool pipe_enabled;
411 bool sprites_enabled;
412 bool sprites_scaled;
413};
414
415struct skl_pipe_wm {
416 struct skl_wm_level wm[8];
417 struct skl_wm_level trans_wm;
418 uint32_t linetime;
419};
420
Matt Ropere8f1f022016-05-12 07:05:55 -0700421struct intel_crtc_wm_state {
422 union {
423 struct {
424 /*
425 * Intermediate watermarks; these can be
426 * programmed immediately since they satisfy
427 * both the current configuration we're
428 * switching away from and the new
429 * configuration we're switching to.
430 */
431 struct intel_pipe_wm intermediate;
432
433 /*
434 * Optimal watermarks, programmed post-vblank
435 * when this state is committed.
436 */
437 struct intel_pipe_wm optimal;
438 } ilk;
439
440 struct {
441 /* gen9+ only needs 1-step wm programming */
442 struct skl_pipe_wm optimal;
Matt Ropera1de91e2016-05-12 07:05:57 -0700443
444 /* cached plane data rate */
445 unsigned plane_data_rate[I915_MAX_PLANES];
446 unsigned plane_y_data_rate[I915_MAX_PLANES];
Matt Roper86a2100a2016-05-12 07:05:59 -0700447
448 /* minimum block allocation */
449 uint16_t minimum_blocks[I915_MAX_PLANES];
450 uint16_t minimum_y_blocks[I915_MAX_PLANES];
Matt Ropere8f1f022016-05-12 07:05:55 -0700451 } skl;
452 };
453
454 /*
455 * Platforms with two-step watermark programming will need to
456 * update watermark programming post-vblank to switch from the
457 * safe intermediate watermarks to the optimal final
458 * watermarks.
459 */
460 bool need_postvbl_update;
461};
462
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200463struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200464 struct drm_crtc_state base;
465
Daniel Vetterbb760062013-06-06 14:55:52 +0200466 /**
467 * quirks - bitfield with hw state readout quirks
468 *
469 * For various reasons the hw state readout code might not be able to
470 * completely faithfully read out the current state. These cases are
471 * tracked with quirk flags so that fastboot and state checker can act
472 * accordingly.
473 */
Daniel Vetter99535992014-04-13 12:00:33 +0200474#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200475 unsigned long quirks;
476
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100477 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100478 bool update_pipe; /* can a fast modeset be performed? */
479 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200480 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100481 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200482
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300483 /* Pipe source size (ie. panel fitter input size)
484 * All planes will be positioned inside this space,
485 * and get clipped at the edges. */
486 int pipe_src_w, pipe_src_h;
487
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100488 /* Whether to set up the PCH/FDI. Note that we never allow sharing
489 * between pch encoders and cpu encoders. */
490 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100491
Jesse Barnese43823e2014-11-05 14:26:08 -0800492 /* Are we sending infoframes on the attached port */
493 bool has_infoframe;
494
Daniel Vetter3b117c82013-04-17 20:15:07 +0200495 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200496 * pipe on Haswell and later (where we have a special eDP transcoder)
497 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200498 enum transcoder cpu_transcoder;
499
Daniel Vetter50f3b012013-03-27 00:44:56 +0100500 /*
501 * Use reduced/limited/broadcast rbg range, compressing from the full
502 * range fed into the crtcs.
503 */
504 bool limited_color_range;
505
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200506 /* DP has a bunch of special case unfortunately, so mark the pipe
507 * accordingly. */
508 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200509
Jani Nikulaa65347b2015-11-27 12:21:46 +0200510 /* DSI has special cases */
511 bool has_dsi_encoder;
512
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200513 /* Whether we should send NULL infoframes. Required for audio. */
514 bool has_hdmi_sink;
515
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200516 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
517 * has_dp_encoder is set. */
518 bool has_audio;
519
Daniel Vetterd8b32242013-04-25 17:54:44 +0200520 /*
521 * Enable dithering, used when the selected pipe bpp doesn't match the
522 * plane bpp.
523 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100524 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100525
526 /* Controls for the clock computation, to override various stages. */
527 bool clock_set;
528
Daniel Vetter09ede542013-04-30 14:01:45 +0200529 /* SDVO TV has a bunch of special case. To make multifunction encoders
530 * work correctly, we need to track this at runtime.*/
531 bool sdvo_tv_clock;
532
Daniel Vettere29c22c2013-02-21 00:00:16 +0100533 /*
534 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
535 * required. This is set in the 2nd loop of calling encoder's
536 * ->compute_config if the first pick doesn't work out.
537 */
538 bool bw_constrained;
539
Daniel Vetterf47709a2013-03-28 10:42:02 +0100540 /* Settings for the intel dpll used on pretty much everything but
541 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300542 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100543
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200544 /* Selected dpll when shared or NULL. */
545 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200546
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000547 /*
548 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
549 * - enum skl_dpll on SKL
550 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300551 uint32_t ddi_pll_sel;
552
Daniel Vetter66e985c2013-06-05 13:34:20 +0200553 /* Actual register state of the dpll, for shared dpll cross-checking. */
554 struct intel_dpll_hw_state dpll_hw_state;
555
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300556 /* DSI PLL registers */
557 struct {
558 u32 ctrl, div;
559 } dsi_pll;
560
Daniel Vetter965e0c42013-03-27 00:44:57 +0100561 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200562 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200563
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530564 /* m2_n2 for eDP downclock */
565 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700566 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530567
Daniel Vetterff9a6752013-06-01 17:16:21 +0200568 /*
569 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300570 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
571 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100572 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200573 int port_clock;
574
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100575 /* Used by SDVO (and if we ever fix it, HDMI). */
576 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700577
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300578 uint8_t lane_count;
579
Jesse Barnes2dd24552013-04-25 12:55:01 -0700580 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700581 struct {
582 u32 control;
583 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200584 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700585 } gmch_pfit;
586
587 /* Panel fitter placement and size for Ironlake+ */
588 struct {
589 u32 pos;
590 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100591 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200592 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700593 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100594
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100595 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100596 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100597 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300598
599 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300600
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200601 bool enable_fbc;
602
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300603 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000604
605 bool dp_encoder_is_mst;
606 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700607
608 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200609
610 /* w/a for waiting 2 vblanks during crtc enable */
611 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700612
613 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
614 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700615
Matt Ropere8f1f022016-05-12 07:05:55 -0700616 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000617
618 /* Gamma mode programmed on the pipe */
619 uint32_t gamma_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100620};
621
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300622struct vlv_wm_state {
623 struct vlv_pipe_wm wm[3];
624 struct vlv_sr_wm sr[3];
625 uint8_t num_active_planes;
626 uint8_t num_levels;
627 uint8_t level;
628 bool cxsr;
629};
630
Sourab Gupta84c33a62014-06-02 16:47:17 +0530631struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200632 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100633 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200634 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100635 struct intel_crtc *crtc;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +0100636 unsigned int rotation;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530637};
638
Jesse Barnes79e53942008-11-07 14:24:08 -0800639struct intel_crtc {
640 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700641 enum pipe pipe;
642 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200644 /*
645 * Whether the crtc and the connected output pipeline is active. Implies
646 * that crtc->enabled is set, i.e. the current mode configuration has
647 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200648 */
649 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300650 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700651 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200652 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500653 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100654
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000655 atomic_t unpin_work_count;
656
Daniel Vettere506a0c2012-07-05 12:17:29 +0200657 /* Display surface base address adjustement for pageflips. Note that on
658 * gen4+ this only adjusts up to a tile, offsets within a tile are
659 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200660 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300661 int adjusted_x;
662 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200663
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100664 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300665 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300666 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300667 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700668
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200669 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100670
Ville Syrjälä10d83732013-01-29 18:13:34 +0200671 /* reset counter value when the last flip was submitted */
672 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300673
674 /* Access to these should be protected by dev_priv->irq_lock. */
675 bool cpu_fifo_underrun_disabled;
676 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300677
678 /* per-pipe watermark state */
679 struct {
680 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700681 union {
682 struct intel_pipe_wm ilk;
683 struct skl_pipe_wm skl;
684 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800685
Ville Syrjälä852eb002015-06-24 22:00:07 +0300686 /* allow CxSR on this pipe */
687 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300688 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300689
Ville Syrjälä80715b22014-05-15 20:23:23 +0300690 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800691
Jesse Barneseb120ef2015-09-15 14:19:32 -0700692 struct {
693 unsigned start_vbl_count;
694 ktime_t start_vbl_time;
695 int min_vbl, max_vbl;
696 int scanline_start;
697 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200698
Chandra Kondurube41e332015-04-07 15:28:36 -0700699 /* scalers available on this crtc */
700 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300701
702 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800703};
704
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300705struct intel_plane_wm_parameters {
706 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200707 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700708 /*
709 * For packed pixel formats:
710 * bytes_per_pixel - holds bytes per pixel
711 * For planar pixel formats:
712 * bytes_per_pixel - holds bytes per pixel for uv-plane
713 * y_bytes_per_pixel - holds bytes per pixel for y-plane
714 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300715 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700716 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300717 bool enabled;
718 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000719 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000720 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300721 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300722};
723
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800724struct intel_plane {
725 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700726 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800727 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100728 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800729 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300730 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300731
732 /* Since we need to change the watermarks before/after
733 * enabling/disabling the planes, we need to store the parameters here
734 * as the other pieces of the struct may not reflect the values we want
735 * for the watermark calculations. Currently only Haswell uses this.
736 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300737 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300738
Matt Roper8e7d6882015-01-21 16:35:41 -0800739 /*
740 * NOTE: Do not place new plane state fields here (e.g., when adding
741 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100742 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800743 */
744
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800745 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100746 const struct intel_crtc_state *crtc_state,
747 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300748 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200749 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800750 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200751 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800752 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800753};
754
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755struct intel_watermark_params {
756 unsigned long fifo_size;
757 unsigned long max_wm;
758 unsigned long default_wm;
759 unsigned long guard_size;
760 unsigned long cacheline_size;
761};
762
763struct cxsr_latency {
764 int is_desktop;
765 int is_ddr3;
766 unsigned long fsb_freq;
767 unsigned long mem_freq;
768 unsigned long display_sr;
769 unsigned long display_hpll_disable;
770 unsigned long cursor_sr;
771 unsigned long cursor_hpll_disable;
772};
773
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200774#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800775#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200776#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800777#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100778#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800779#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800780#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800781#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700782#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800783
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300784struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200785 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300786 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300787 struct {
788 enum drm_dp_dual_mode_type type;
789 int max_tmds_clock;
790 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300791 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200792 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300793 bool has_hdmi_sink;
794 bool has_audio;
795 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200796 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530797 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530798 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300799 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100800 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200801 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300802 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200803 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300804 const struct drm_display_mode *adjusted_mode);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200805 bool (*infoframe_enabled)(struct drm_encoder *encoder,
806 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300807};
808
Dave Airlie0e32b392014-05-02 14:02:48 +1000809struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400810#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300811
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +0530812/*
813 * enum link_m_n_set:
814 * When platform provides two set of M_N registers for dp, we can
815 * program them and switch between them incase of DRRS.
816 * But When only one such register is provided, we have to program the
817 * required divider value on that registers itself based on the DRRS state.
818 *
819 * M1_N1 : Program dp_m_n on M1_N1 registers
820 * dp_m2_n2 on M2_N2 registers (If supported)
821 *
822 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
823 * M2_N2 registers are not supported
824 */
825
826enum link_m_n_set {
827 /* Sets the m1_n1 and m2_n2 */
828 M1_N1 = 0,
829 M2_N2
830};
831
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300832struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200833 i915_reg_t output_reg;
834 i915_reg_t aux_ch_ctl_reg;
835 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300836 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300837 int link_rate;
838 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530839 uint8_t sink_count;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300840 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530841 bool detect_done;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300842 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300843 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200844 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300845 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300846 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400847 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100848 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200849 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
850 uint8_t num_sink_rates;
851 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200852 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300853 uint8_t train_set[4];
854 int panel_power_up_delay;
855 int panel_power_down_delay;
856 int panel_power_cycle_delay;
857 int backlight_on_delay;
858 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300859 struct delayed_work panel_vdd_work;
860 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200861 unsigned long last_power_on;
862 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800863 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000864
Clint Taylor01527b32014-07-07 13:01:46 -0700865 struct notifier_block edp_notifier;
866
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300867 /*
868 * Pipe whose power sequencer is currently locked into
869 * this port. Only relevant on VLV/CHV.
870 */
871 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300872 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300873
Dave Airlie0e32b392014-05-02 14:02:48 +1000874 bool can_mst; /* this port supports mst */
875 bool is_mst;
876 int active_mst_links;
877 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300878 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000879
Dave Airlie0e32b392014-05-02 14:02:48 +1000880 /* mst connector list */
881 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
882 struct drm_dp_mst_topology_mgr mst_mgr;
883
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000884 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000885 /*
886 * This function returns the value we have to program the AUX_CTL
887 * register with to kick off an AUX transaction.
888 */
889 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
890 bool has_aux_irq,
891 int send_bytes,
892 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +0300893
894 /* This is called before a link training is starterd */
895 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
896
Mika Kahola4e96c972015-04-29 09:17:39 +0300897 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700898
899 /* Displayport compliance testing */
900 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700901 unsigned long compliance_test_data;
902 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300903};
904
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200905struct intel_digital_port {
906 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200907 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -0700908 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200909 struct intel_dp dp;
910 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100911 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300912 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200913 uint8_t max_lanes;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100914 /* for communication with audio component; protected by av_mutex */
915 const struct drm_connector *audio_connector;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200916};
917
Dave Airlie0e32b392014-05-02 14:02:48 +1000918struct intel_dp_mst_encoder {
919 struct intel_encoder base;
920 enum pipe pipe;
921 struct intel_digital_port *primary;
922 void *port; /* store this opaque as its illegal to dereference it */
923};
924
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300925static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700926vlv_dport_to_channel(struct intel_digital_port *dport)
927{
928 switch (dport->port) {
929 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300930 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800931 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700932 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800933 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700934 default:
935 BUG();
936 }
937}
938
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300939static inline enum dpio_phy
940vlv_dport_to_phy(struct intel_digital_port *dport)
941{
942 switch (dport->port) {
943 case PORT_B:
944 case PORT_C:
945 return DPIO_PHY0;
946 case PORT_D:
947 return DPIO_PHY1;
948 default:
949 BUG();
950 }
951}
952
953static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300954vlv_pipe_to_channel(enum pipe pipe)
955{
956 switch (pipe) {
957 case PIPE_A:
958 case PIPE_C:
959 return DPIO_CH0;
960 case PIPE_B:
961 return DPIO_CH1;
962 default:
963 BUG();
964 }
965}
966
Chris Wilsonf875c152010-09-09 15:44:14 +0100967static inline struct drm_crtc *
968intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
969{
970 struct drm_i915_private *dev_priv = dev->dev_private;
971 return dev_priv->pipe_to_crtc_mapping[pipe];
972}
973
Chris Wilson417ae142011-01-19 15:04:42 +0000974static inline struct drm_crtc *
975intel_get_crtc_for_plane(struct drm_device *dev, int plane)
976{
977 struct drm_i915_private *dev_priv = dev->dev_private;
978 return dev_priv->plane_to_crtc_mapping[plane];
979}
980
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100981struct intel_unpin_work {
982 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000983 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000984 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000985 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100986 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000987 atomic_t pending;
988#define INTEL_FLIP_INACTIVE 0
989#define INTEL_FLIP_PENDING 1
990#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300991 u32 flip_count;
992 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000993 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +0300994 u32 flip_queued_vblank;
995 u32 flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100996 bool enable_stall_check;
997};
998
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300999struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001000 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001001};
Daniel Vetterb9805142012-08-31 17:37:33 +02001002
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001003static inline struct intel_encoder *
1004intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001005{
1006 return to_intel_connector(connector)->encoder;
1007}
1008
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001009static inline struct intel_digital_port *
1010enc_to_dig_port(struct drm_encoder *encoder)
1011{
1012 return container_of(encoder, struct intel_digital_port, base.base);
1013}
1014
Dave Airlie0e32b392014-05-02 14:02:48 +10001015static inline struct intel_dp_mst_encoder *
1016enc_to_mst(struct drm_encoder *encoder)
1017{
1018 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1019}
1020
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001021static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1022{
1023 return &enc_to_dig_port(encoder)->dp;
1024}
1025
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001026static inline struct intel_digital_port *
1027dp_to_dig_port(struct intel_dp *intel_dp)
1028{
1029 return container_of(intel_dp, struct intel_digital_port, dp);
1030}
1031
1032static inline struct intel_digital_port *
1033hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1034{
1035 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001036}
1037
Damien Lespiau6af31a62014-03-28 00:18:33 +05301038/*
1039 * Returns the number of planes for this pipe, ie the number of sprites + 1
1040 * (primary plane). This doesn't count the cursor plane then.
1041 */
1042static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1043{
1044 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1045}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001046
Daniel Vetter47339cd2014-09-30 10:56:46 +02001047/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001048bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001049 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001050bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001051 enum transcoder pch_transcoder,
1052 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001053void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1054 enum pipe pipe);
1055void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1056 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001057void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1058void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001059
1060/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001061void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1062void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1063void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1064void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001065void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001066void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1067void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Imre Deak59d02a12014-12-19 19:33:26 +02001068u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001069void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1070void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001071static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1072{
1073 /*
1074 * We only use drm_irq_uninstall() at unload and VT switch, so
1075 * this is the only thing we need to check.
1076 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001077 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001078}
1079
Ville Syrjäläa225f072014-04-29 13:35:45 +03001080int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001081void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1082 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001083void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1084 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08001085
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001086/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001087void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001088
Jesse Barnes79e53942008-11-07 14:24:08 -08001089
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001090/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001091void intel_ddi_clk_select(struct intel_encoder *encoder,
1092 const struct intel_crtc_state *pipe_config);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001093void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001094void hsw_fdi_link_train(struct drm_crtc *crtc);
1095void intel_ddi_init(struct drm_device *dev, enum port port);
1096enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1097bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001098void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1099void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1100 enum transcoder cpu_transcoder);
1101void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1102void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001103bool intel_ddi_pll_select(struct intel_crtc *crtc,
1104 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001105void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001106void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001107bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1108void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1109void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001110 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05301111struct intel_encoder *
1112intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001113
Dave Airlie44905a272014-05-02 13:36:43 +10001114void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001115void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001116 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001117void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001118uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001119
Daniel Vetterb680c372014-09-19 18:27:27 +02001120/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +02001121void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001122 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001123void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1124 unsigned frontbuffer_bits);
1125void intel_frontbuffer_flip_complete(struct drm_device *dev,
1126 unsigned frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001127void intel_frontbuffer_flip(struct drm_device *dev,
Daniel Vetterfdbff922015-06-18 11:23:24 +02001128 unsigned frontbuffer_bits);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001129unsigned int intel_fb_align_height(struct drm_device *dev,
1130 unsigned int height,
1131 uint32_t pixel_format,
1132 uint64_t fb_format_modifier);
Rodrigo Vivide152b62015-07-07 16:28:51 -07001133void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1134 enum fb_op_origin origin);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001135u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1136 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001137
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001138/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001139void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001140void intel_audio_codec_enable(struct intel_encoder *encoder);
1141void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001142void i915_audio_component_init(struct drm_i915_private *dev_priv);
1143void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001144
Daniel Vetterb680c372014-09-19 18:27:27 +02001145/* intel_display.c */
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001146void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001147int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1148 const char *name, u32 reg, int ref_freq);
Matt Roper65a3fea2015-01-21 16:35:42 -08001149extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001150void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001151unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Daniel Vetterb680c372014-09-19 18:27:27 +02001152bool intel_has_pending_fb_unpin(struct drm_device *dev);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001153void intel_mark_busy(struct drm_i915_private *dev_priv);
1154void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001155void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001156int intel_display_suspend(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001157void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001158int intel_connector_init(struct intel_connector *);
1159struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001160bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001161void intel_connector_attach_encoder(struct intel_connector *connector,
1162 struct intel_encoder *encoder);
1163struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1164struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1165 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001166enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001167int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1168 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001169enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1170 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001171bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001172static inline void
1173intel_wait_for_vblank(struct drm_device *dev, int pipe)
1174{
1175 drm_wait_one_vblank(dev, pipe);
1176}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001177static inline void
1178intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1179{
1180 const struct intel_crtc *crtc =
1181 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1182
1183 if (crtc->active)
1184 intel_wait_for_vblank(dev, pipe);
1185}
Paulo Zanoni87440422013-09-24 15:48:31 -03001186int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001187void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001188 struct intel_digital_port *dport,
1189 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001190bool intel_get_load_detect_pipe(struct drm_connector *connector,
1191 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001192 struct intel_load_detect_pipe *old,
1193 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001194void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001195 struct intel_load_detect_pipe *old,
1196 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä3465c582016-02-15 22:54:43 +02001197int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1198 unsigned int rotation);
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01001199void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001200struct drm_framebuffer *
1201__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001202 struct drm_mode_fb_cmd2 *mode_cmd,
1203 struct drm_i915_gem_object *obj);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001204void intel_prepare_page_flip(struct drm_i915_private *dev_priv, int plane);
1205void intel_finish_page_flip(struct drm_i915_private *dev_priv, int pipe);
1206void intel_finish_page_flip_plane(struct drm_i915_private *dev_priv, int plane);
1207void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001208int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001209 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001210void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001211 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001212int intel_plane_atomic_get_property(struct drm_plane *plane,
1213 const struct drm_plane_state *state,
1214 struct drm_property *property,
1215 uint64_t *val);
1216int intel_plane_atomic_set_property(struct drm_plane *plane,
1217 struct drm_plane_state *state,
1218 struct drm_property *property,
1219 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001220int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1221 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001222
Ville Syrjälä832be822016-01-12 21:08:33 +02001223unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1224 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001225
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001226static inline bool
1227intel_rotation_90_or_270(unsigned int rotation)
1228{
1229 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1230}
1231
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301232void intel_create_rotation_property(struct drm_device *dev,
1233 struct intel_plane *plane);
1234
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001235void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1236 enum pipe pipe);
1237
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001238int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1239 const struct dpll *dpll);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001240void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001241int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001242
Daniel Vetter716c2e52014-06-25 22:02:02 +03001243/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001244void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1245 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001246void assert_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state);
1248#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1249#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001250void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1251#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1252#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001253void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1254 enum pipe pipe, bool state);
1255#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1256#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001257void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001258#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1259#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001260u32 intel_compute_tile_offset(int *x, int *y,
1261 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001262 unsigned int pitch,
1263 unsigned int rotation);
Chris Wilsonc0336662016-05-06 15:40:21 +01001264void intel_prepare_reset(struct drm_i915_private *dev_priv);
1265void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001266void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1267void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakc6c46962016-04-01 16:02:40 +03001268void broxton_init_cdclk(struct drm_i915_private *dev_priv);
1269void broxton_uninit_cdclk(struct drm_i915_private *dev_priv);
Imre Deakadc7f042016-04-04 17:27:10 +03001270bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv);
Imre Deakc6c46962016-04-01 16:02:40 +03001271void broxton_ddi_phy_init(struct drm_i915_private *dev_priv);
1272void broxton_ddi_phy_uninit(struct drm_i915_private *dev_priv);
Imre Deakadc7f042016-04-04 17:27:10 +03001273void broxton_ddi_phy_verify_state(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001274void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301275void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1276void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001277void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001278void skl_init_cdclk(struct drm_i915_private *dev_priv);
Shobhit Kumarc73666f2015-10-20 18:13:12 +05301279int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001280void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301281void skl_enable_dc6(struct drm_i915_private *dev_priv);
1282void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001283void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001284 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05301285void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001286int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001287bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001288 struct dpll *best_clock);
1289int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001290
Paulo Zanoni87440422013-09-24 15:48:31 -03001291bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001292void hsw_enable_ips(struct intel_crtc *crtc);
1293void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001294enum intel_display_power_domain
1295intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001296enum intel_display_power_domain
1297intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001298void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001299 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001300
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001301int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001302int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001303
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02001304u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1305 struct drm_i915_gem_object *obj,
1306 unsigned int plane);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001307
Chandra Konduru6156a452015-04-27 13:48:39 -07001308u32 skl_plane_ctl_format(uint32_t pixel_format);
1309u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1310u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001311
Daniel Vettereb805622015-05-04 14:58:44 +02001312/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001313void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001314void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001315void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001316void intel_csr_ucode_suspend(struct drm_i915_private *);
1317void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001318
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001319/* intel_dp.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001320void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001321bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1322 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001323void intel_dp_set_link_params(struct intel_dp *intel_dp,
1324 const struct intel_crtc_state *pipe_config);
Paulo Zanoni87440422013-09-24 15:48:31 -03001325void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001326void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1327void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001328void intel_dp_encoder_reset(struct drm_encoder *encoder);
1329void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001330void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001331int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001332bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001333 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001334bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001335enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1336 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001337void intel_edp_backlight_on(struct intel_dp *intel_dp);
1338void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001339void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001340void intel_edp_panel_on(struct intel_dp *intel_dp);
1341void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001342void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1343void intel_dp_mst_suspend(struct drm_device *dev);
1344void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001345int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001346int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001347void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001348void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001349uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001350void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301351void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1352void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301353void intel_edp_drrs_invalidate(struct drm_device *dev,
1354 unsigned frontbuffer_bits);
1355void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Sonika Jindal237ed862015-09-15 09:44:20 +05301356bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1357 struct intel_digital_port *port);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001358
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001359void
1360intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1361 uint8_t dp_train_pat);
1362void
1363intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1364void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1365uint8_t
1366intel_dp_voltage_max(struct intel_dp *intel_dp);
1367uint8_t
1368intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1369void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1370 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001371bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001372bool
1373intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1374
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001375static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1376{
1377 return ~((1 << lane_count) - 1) & 0xf;
1378}
1379
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001380/* intel_dp_aux_backlight.c */
1381int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1382
Dave Airlie0e32b392014-05-02 14:02:48 +10001383/* intel_dp_mst.c */
1384int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1385void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001386/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001387void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001388
1389
1390/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001391void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001392
1393
Daniel Vetter0632fef2013-10-08 17:44:49 +02001394/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001395#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001396extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001397extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001398extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001399extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001400extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1401extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001402#else
1403static inline int intel_fbdev_init(struct drm_device *dev)
1404{
1405 return 0;
1406}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001407
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001408static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001409{
1410}
1411
1412static inline void intel_fbdev_fini(struct drm_device *dev)
1413{
1414}
1415
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001416static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001417{
1418}
1419
Daniel Vetter0632fef2013-10-08 17:44:49 +02001420static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001421{
1422}
1423#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001424
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001425/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001426void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1427 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001428bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001429void intel_fbc_pre_update(struct intel_crtc *crtc);
1430void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001431void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001432void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001433void intel_fbc_enable(struct intel_crtc *crtc);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001434void intel_fbc_disable(struct intel_crtc *crtc);
1435void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001436void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1437 unsigned int frontbuffer_bits,
1438 enum fb_op_origin origin);
1439void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001440 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001441void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001442
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001443/* intel_hdmi.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001445void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1446 struct intel_connector *intel_connector);
1447struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1448bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001449 struct intel_crtc_state *pipe_config);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001450void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001451
1452
1453/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001454void intel_lvds_init(struct drm_device *dev);
1455bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001456
1457
1458/* intel_modes.c */
1459int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001460 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001461int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001462void intel_attach_force_audio_property(struct drm_connector *connector);
1463void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001464void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001465
1466
1467/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001468void intel_setup_overlay(struct drm_i915_private *dev_priv);
1469void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001470int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001471int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *file_priv);
1473int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001475void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001476
1477
1478/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001479int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301480 struct drm_display_mode *fixed_mode,
1481 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001482void intel_panel_fini(struct intel_panel *panel);
1483void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1484 struct drm_display_mode *adjusted_mode);
1485void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001486 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001487 int fitting_mode);
1488void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001489 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001490 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001491void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1492 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001493int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001494void intel_panel_enable_backlight(struct intel_connector *connector);
1495void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001496void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001497enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301498extern struct drm_display_mode *intel_find_panel_downclock(
1499 struct drm_device *dev,
1500 struct drm_display_mode *fixed_mode,
1501 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001502void intel_backlight_register(struct drm_device *dev);
1503void intel_backlight_unregister(struct drm_device *dev);
1504
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001505
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001506/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001507void intel_psr_enable(struct intel_dp *intel_dp);
1508void intel_psr_disable(struct intel_dp *intel_dp);
1509void intel_psr_invalidate(struct drm_device *dev,
Daniel Vetter20c88382015-06-18 10:30:27 +02001510 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001511void intel_psr_flush(struct drm_device *dev,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001512 unsigned frontbuffer_bits,
1513 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001514void intel_psr_init(struct drm_device *dev);
Daniel Vetter20c88382015-06-18 10:30:27 +02001515void intel_psr_single_frame_update(struct drm_device *dev,
1516 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001517
Daniel Vetter9c065a72014-09-30 10:56:38 +02001518/* intel_runtime_pm.c */
1519int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001520void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001521void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1522void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001523void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1524void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001525void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001526const char *
1527intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001528
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001529bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1530 enum intel_display_power_domain domain);
1531bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1532 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001533void intel_display_power_get(struct drm_i915_private *dev_priv,
1534 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001535bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1536 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001537void intel_display_power_put(struct drm_i915_private *dev_priv,
1538 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001539
1540static inline void
1541assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1542{
1543 WARN_ONCE(dev_priv->pm.suspended,
1544 "Device suspended during HW access\n");
1545}
1546
1547static inline void
1548assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1549{
1550 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001551 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1552 * too much noise. */
1553 if (!atomic_read(&dev_priv->pm.wakeref_count))
1554 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001555}
1556
Imre Deak2b19efe2015-12-15 20:10:37 +02001557static inline int
1558assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1559{
1560 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1561
1562 assert_rpm_wakelock_held(dev_priv);
1563
1564 return seq;
1565}
1566
1567static inline void
1568assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1569{
1570 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1571 "HW access outside of RPM atomic section\n");
1572}
1573
Imre Deak1f814da2015-12-16 02:52:19 +02001574/**
1575 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1576 * @dev_priv: i915 device instance
1577 *
1578 * This function disable asserts that check if we hold an RPM wakelock
1579 * reference, while keeping the device-not-suspended checks still enabled.
1580 * It's meant to be used only in special circumstances where our rule about
1581 * the wakelock refcount wrt. the device power state doesn't hold. According
1582 * to this rule at any point where we access the HW or want to keep the HW in
1583 * an active state we must hold an RPM wakelock reference acquired via one of
1584 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1585 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1586 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1587 * users should avoid using this function.
1588 *
1589 * Any calls to this function must have a symmetric call to
1590 * enable_rpm_wakeref_asserts().
1591 */
1592static inline void
1593disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1594{
1595 atomic_inc(&dev_priv->pm.wakeref_count);
1596}
1597
1598/**
1599 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1600 * @dev_priv: i915 device instance
1601 *
1602 * This function re-enables the RPM assert checks after disabling them with
1603 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1604 * circumstances otherwise its use should be avoided.
1605 *
1606 * Any calls to this function must have a symmetric call to
1607 * disable_rpm_wakeref_asserts().
1608 */
1609static inline void
1610enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1611{
1612 atomic_dec(&dev_priv->pm.wakeref_count);
1613}
1614
1615/* TODO: convert users of these to rely instead on proper RPM refcounting */
1616#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1617 disable_rpm_wakeref_asserts(dev_priv)
1618
1619#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1620 enable_rpm_wakeref_asserts(dev_priv)
1621
Daniel Vetter9c065a72014-09-30 10:56:38 +02001622void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001623bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001624void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1625void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1626
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001627void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1628
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001629void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1630 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001631bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1632 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001633
1634
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001635/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001636void intel_init_clock_gating(struct drm_device *dev);
1637void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001638int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001639void intel_update_watermarks(struct drm_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001640void intel_init_pm(struct drm_device *dev);
Imre Deakbb400da2016-03-16 13:38:54 +02001641void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Daniel Vetterf742a552013-12-06 10:17:53 +01001642void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001643void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1644void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001645void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1646void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1647void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1648void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1649void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1650void intel_reset_gt_powersave(struct drm_i915_private *dev_priv);
1651void gen6_update_ring_freq(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001652void gen6_rps_busy(struct drm_i915_private *dev_priv);
1653void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001654void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001655void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001656 struct intel_rps_client *rps,
1657 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001658void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001659void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001660void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001661void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001662void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1663 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001664uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -08001665bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001666int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1667static inline int intel_enable_rc6(void)
1668{
1669 return i915.enable_rc6;
1670}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001671
1672/* intel_sdvo.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673bool intel_sdvo_init(struct drm_device *dev,
1674 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001675
1676
1677/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001678int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001679int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1680 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001681void intel_pipe_update_start(struct intel_crtc *crtc);
1682void intel_pipe_update_end(struct intel_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001683
1684/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001685void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001686
Matt Roperea2c67b2014-12-23 10:41:52 -08001687/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001688int intel_connector_atomic_get_property(struct drm_connector *connector,
1689 const struct drm_connector_state *state,
1690 struct drm_property *property,
1691 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001692struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1693void intel_crtc_destroy_state(struct drm_crtc *crtc,
1694 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001695struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1696void intel_atomic_state_clear(struct drm_atomic_state *);
1697struct intel_shared_dpll_config *
1698intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1699
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001700static inline struct intel_crtc_state *
1701intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1702 struct intel_crtc *crtc)
1703{
1704 struct drm_crtc_state *crtc_state;
1705 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1706 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001707 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001708
1709 return to_intel_crtc_state(crtc_state);
1710}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001711
1712static inline struct intel_plane_state *
1713intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1714 struct intel_plane *plane)
1715{
1716 struct drm_plane_state *plane_state;
1717
1718 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1719
1720 return to_intel_plane_state(plane_state);
1721}
1722
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001723int intel_atomic_setup_scalers(struct drm_device *dev,
1724 struct intel_crtc *intel_crtc,
1725 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001726
1727/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001728struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001729struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1730void intel_plane_destroy_state(struct drm_plane *plane,
1731 struct drm_plane_state *state);
1732extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1733
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001734/* intel_color.c */
1735void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001736int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001737void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1738void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001739
Jesse Barnes79e53942008-11-07 14:24:08 -08001740#endif /* __INTEL_DRV_H__ */