blob: 385c59a735a8a54cd24fe8e7874185b7c4056a9c [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Simon Wunderliche93d0832013-01-08 14:48:58 +010023#include <linux/relay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024
Sujith55624202010-01-08 10:36:02 +053025#include "ath9k.h"
26
Gabor Juhosab5c4f72012-12-10 15:30:28 +010027struct ath9k_eeprom_ctx {
28 struct completion complete;
29 struct ath_hw *ah;
30};
31
Sujith55624202010-01-08 10:36:02 +053032static char *dev_info = "ath9k";
33
34MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
39static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
40module_param_named(debug, ath9k_debug, uint, 0);
41MODULE_PARM_DESC(debug, "Debugging mask");
42
John W. Linville3e6109c2011-01-05 09:39:17 -050043int ath9k_modparam_nohwcrypt;
44module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053045MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
46
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053047int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053048module_param_named(blink, led_blink, int, 0444);
49MODULE_PARM_DESC(blink, "Enable LED blink on activity");
50
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080051static int ath9k_btcoex_enable;
52module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
53MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
54
Sujith Manoharane09f2dc2012-09-16 08:06:56 +053055static int ath9k_enable_diversity;
56module_param_named(enable_diversity, ath9k_enable_diversity, int, 0444);
57MODULE_PARM_DESC(enable_diversity, "Enable Antenna diversity for AR9565");
58
Rajkumar Manoharand5847472010-12-20 14:39:51 +053059bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053060/* We use the hw_value as an index into our private channel structure */
61
62#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053063 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053064 .center_freq = (_freq), \
65 .hw_value = (_idx), \
66 .max_power = 20, \
67}
68
69#define CHAN5G(_freq, _idx) { \
70 .band = IEEE80211_BAND_5GHZ, \
71 .center_freq = (_freq), \
72 .hw_value = (_idx), \
73 .max_power = 20, \
74}
75
76/* Some 2 GHz radios are actually tunable on 2312-2732
77 * on 5 MHz steps, we support the channels which we know
78 * we have calibration data for all cards though to make
79 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020080static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053081 CHAN2G(2412, 0), /* Channel 1 */
82 CHAN2G(2417, 1), /* Channel 2 */
83 CHAN2G(2422, 2), /* Channel 3 */
84 CHAN2G(2427, 3), /* Channel 4 */
85 CHAN2G(2432, 4), /* Channel 5 */
86 CHAN2G(2437, 5), /* Channel 6 */
87 CHAN2G(2442, 6), /* Channel 7 */
88 CHAN2G(2447, 7), /* Channel 8 */
89 CHAN2G(2452, 8), /* Channel 9 */
90 CHAN2G(2457, 9), /* Channel 10 */
91 CHAN2G(2462, 10), /* Channel 11 */
92 CHAN2G(2467, 11), /* Channel 12 */
93 CHAN2G(2472, 12), /* Channel 13 */
94 CHAN2G(2484, 13), /* Channel 14 */
95};
96
97/* Some 5 GHz radios are actually tunable on XXXX-YYYY
98 * on 5 MHz steps, we support the channels which we know
99 * we have calibration data for all cards though to make
100 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +0200101static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +0530102 /* _We_ call this UNII 1 */
103 CHAN5G(5180, 14), /* Channel 36 */
104 CHAN5G(5200, 15), /* Channel 40 */
105 CHAN5G(5220, 16), /* Channel 44 */
106 CHAN5G(5240, 17), /* Channel 48 */
107 /* _We_ call this UNII 2 */
108 CHAN5G(5260, 18), /* Channel 52 */
109 CHAN5G(5280, 19), /* Channel 56 */
110 CHAN5G(5300, 20), /* Channel 60 */
111 CHAN5G(5320, 21), /* Channel 64 */
112 /* _We_ call this "Middle band" */
113 CHAN5G(5500, 22), /* Channel 100 */
114 CHAN5G(5520, 23), /* Channel 104 */
115 CHAN5G(5540, 24), /* Channel 108 */
116 CHAN5G(5560, 25), /* Channel 112 */
117 CHAN5G(5580, 26), /* Channel 116 */
118 CHAN5G(5600, 27), /* Channel 120 */
119 CHAN5G(5620, 28), /* Channel 124 */
120 CHAN5G(5640, 29), /* Channel 128 */
121 CHAN5G(5660, 30), /* Channel 132 */
122 CHAN5G(5680, 31), /* Channel 136 */
123 CHAN5G(5700, 32), /* Channel 140 */
124 /* _We_ call this UNII 3 */
125 CHAN5G(5745, 33), /* Channel 149 */
126 CHAN5G(5765, 34), /* Channel 153 */
127 CHAN5G(5785, 35), /* Channel 157 */
128 CHAN5G(5805, 36), /* Channel 161 */
129 CHAN5G(5825, 37), /* Channel 165 */
130};
131
132/* Atheros hardware rate code addition for short premble */
133#define SHPCHECK(__hw_rate, __flags) \
134 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
135
136#define RATE(_bitrate, _hw_rate, _flags) { \
137 .bitrate = (_bitrate), \
138 .flags = (_flags), \
139 .hw_value = (_hw_rate), \
140 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
141}
142
143static struct ieee80211_rate ath9k_legacy_rates[] = {
144 RATE(10, 0x1b, 0),
145 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
146 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
147 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
148 RATE(60, 0x0b, 0),
149 RATE(90, 0x0f, 0),
150 RATE(120, 0x0a, 0),
151 RATE(180, 0x0e, 0),
152 RATE(240, 0x09, 0),
153 RATE(360, 0x0d, 0),
154 RATE(480, 0x08, 0),
155 RATE(540, 0x0c, 0),
156};
157
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100158#ifdef CONFIG_MAC80211_LEDS
159static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
160 { .throughput = 0 * 1024, .blink_time = 334 },
161 { .throughput = 1 * 1024, .blink_time = 260 },
162 { .throughput = 5 * 1024, .blink_time = 220 },
163 { .throughput = 10 * 1024, .blink_time = 190 },
164 { .throughput = 20 * 1024, .blink_time = 170 },
165 { .throughput = 50 * 1024, .blink_time = 150 },
166 { .throughput = 70 * 1024, .blink_time = 130 },
167 { .throughput = 100 * 1024, .blink_time = 110 },
168 { .throughput = 200 * 1024, .blink_time = 80 },
169 { .throughput = 300 * 1024, .blink_time = 50 },
170};
171#endif
172
Sujith285f2dd2010-01-08 10:36:07 +0530173static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530174
175/*
176 * Read and write, they both share the same lock. We do this to serialize
177 * reads and writes on Atheros 802.11n PCI devices only. This is required
178 * as the FIFO on these devices can only accept sanely 2 requests.
179 */
180
181static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
182{
183 struct ath_hw *ah = (struct ath_hw *) hw_priv;
184 struct ath_common *common = ath9k_hw_common(ah);
185 struct ath_softc *sc = (struct ath_softc *) common->priv;
186
Felix Fietkauf3eef642012-03-14 16:40:25 +0100187 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530188 unsigned long flags;
189 spin_lock_irqsave(&sc->sc_serial_rw, flags);
190 iowrite32(val, sc->mem + reg_offset);
191 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
192 } else
193 iowrite32(val, sc->mem + reg_offset);
194}
195
196static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
197{
198 struct ath_hw *ah = (struct ath_hw *) hw_priv;
199 struct ath_common *common = ath9k_hw_common(ah);
200 struct ath_softc *sc = (struct ath_softc *) common->priv;
201 u32 val;
202
Felix Fietkauf3eef642012-03-14 16:40:25 +0100203 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530204 unsigned long flags;
205 spin_lock_irqsave(&sc->sc_serial_rw, flags);
206 val = ioread32(sc->mem + reg_offset);
207 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
208 } else
209 val = ioread32(sc->mem + reg_offset);
210 return val;
211}
212
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530213static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
214 u32 set, u32 clr)
215{
216 u32 val;
217
218 val = ioread32(sc->mem + reg_offset);
219 val &= ~clr;
220 val |= set;
221 iowrite32(val, sc->mem + reg_offset);
222
223 return val;
224}
225
Felix Fietkau845e03c2011-03-23 20:57:25 +0100226static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
227{
228 struct ath_hw *ah = (struct ath_hw *) hw_priv;
229 struct ath_common *common = ath9k_hw_common(ah);
230 struct ath_softc *sc = (struct ath_softc *) common->priv;
231 unsigned long uninitialized_var(flags);
232 u32 val;
233
Felix Fietkauf3eef642012-03-14 16:40:25 +0100234 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100235 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530236 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100237 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530238 } else
239 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100240
241 return val;
242}
243
Sujith55624202010-01-08 10:36:02 +0530244/**************************/
245/* Initialization */
246/**************************/
247
248static void setup_ht_cap(struct ath_softc *sc,
249 struct ieee80211_sta_ht_cap *ht_info)
250{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200251 struct ath_hw *ah = sc->sc_ah;
252 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530253 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200254 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530255
256 ht_info->ht_supported = true;
257 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
258 IEEE80211_HT_CAP_SM_PS |
259 IEEE80211_HT_CAP_SGI_40 |
260 IEEE80211_HT_CAP_DSSSCCK40;
261
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400262 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
263 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
264
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700265 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
266 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
267
Sujith55624202010-01-08 10:36:02 +0530268 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
269 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
270
Sujith Manoharane41db612012-09-10 09:20:12 +0530271 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800272 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530273 else if (AR_SREV_9462(ah))
274 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800275 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200276 max_streams = 3;
277 else
278 max_streams = 2;
279
Felix Fietkau7a370812010-09-22 12:34:52 +0200280 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200281 if (max_streams >= 2)
282 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
283 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
284 }
285
Sujith55624202010-01-08 10:36:02 +0530286 /* set up supported mcs set */
287 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200288 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
289 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200290
Joe Perchesd2182b62011-12-15 14:55:53 -0800291 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800292 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530293
294 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530295 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
296 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
297 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
298 }
299
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200300 for (i = 0; i < rx_streams; i++)
301 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530302
303 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
304}
305
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000306static void ath9k_reg_notifier(struct wiphy *wiphy,
307 struct regulatory_request *request)
Sujith55624202010-01-08 10:36:02 +0530308{
309 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100310 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530311 struct ath_hw *ah = sc->sc_ah;
312 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
Sujith55624202010-01-08 10:36:02 +0530313
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000314 ath_reg_notifier_apply(wiphy, request, reg);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530315
316 /* Set tx power */
317 if (ah->curchan) {
318 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
319 ath9k_ps_wakeup(sc);
320 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
321 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
322 ath9k_ps_restore(sc);
323 }
Sujith55624202010-01-08 10:36:02 +0530324}
325
326/*
327 * This function will allocate both the DMA descriptor structure, and the
328 * buffers it contains. These are used to contain the descriptors used
329 * by the system.
330*/
331int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
332 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400333 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530334{
Sujith55624202010-01-08 10:36:02 +0530335 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400336 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530337 struct ath_buf *bf;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100338 int i, bsize, desc_len;
Sujith55624202010-01-08 10:36:02 +0530339
Joe Perchesd2182b62011-12-15 14:55:53 -0800340 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800341 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530342
343 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400344
345 if (is_tx)
346 desc_len = sc->sc_ah->caps.tx_desc_len;
347 else
348 desc_len = sizeof(struct ath_desc);
349
Sujith55624202010-01-08 10:36:02 +0530350 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400351 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800352 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400353 BUG_ON((desc_len % 4) != 0);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100354 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530355 }
356
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400357 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530358
359 /*
360 * Need additional DMA memory because we can't use
361 * descriptors that cross the 4K page boundary. Assume
362 * one skipped descriptor per 4K page.
363 */
364 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
365 u32 ndesc_skipped =
366 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
367 u32 dma_len;
368
369 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400370 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530371 dd->dd_desc_len += dma_len;
372
373 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700374 }
Sujith55624202010-01-08 10:36:02 +0530375 }
376
377 /* allocate descriptors */
Felix Fietkaub81950b12012-12-12 13:14:22 +0100378 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
379 &dd->dd_desc_paddr, GFP_KERNEL);
380 if (!dd->dd_desc)
381 return -ENOMEM;
382
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400383 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800384 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800385 name, ds, (u32) dd->dd_desc_len,
386 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530387
388 /* allocate buffers */
389 bsize = sizeof(struct ath_buf) * nbuf;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100390 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
391 if (!bf)
392 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530393
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400394 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530395 bf->bf_desc = ds;
396 bf->bf_daddr = DS2PHYS(dd, ds);
397
398 if (!(sc->sc_ah->caps.hw_caps &
399 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
400 /*
401 * Skip descriptor addresses which can cause 4KB
402 * boundary crossing (addr + length) with a 32 dword
403 * descriptor fetch.
404 */
405 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
406 BUG_ON((caddr_t) bf->bf_desc >=
407 ((caddr_t) dd->dd_desc +
408 dd->dd_desc_len));
409
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400410 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530411 bf->bf_desc = ds;
412 bf->bf_daddr = DS2PHYS(dd, ds);
413 }
414 }
415 list_add_tail(&bf->list, head);
416 }
417 return 0;
Sujith55624202010-01-08 10:36:02 +0530418}
419
Sujith285f2dd2010-01-08 10:36:07 +0530420static int ath9k_init_queues(struct ath_softc *sc)
421{
Sujith285f2dd2010-01-08 10:36:07 +0530422 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530423
Sujith285f2dd2010-01-08 10:36:07 +0530424 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530425 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530426
Sujith285f2dd2010-01-08 10:36:07 +0530427 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
428 ath_cabq_update(sc);
429
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530430 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100431 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800432 sc->tx.txq_map[i]->mac80211_qnum = i;
Felix Fietkau7702e782012-07-15 19:53:35 +0200433 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
Ben Greear60f2d1d2011-01-09 23:11:52 -0800434 }
Sujith285f2dd2010-01-08 10:36:07 +0530435 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530436}
437
Felix Fietkauf209f522010-10-01 01:06:53 +0200438static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530439{
Felix Fietkauf209f522010-10-01 01:06:53 +0200440 void *channels;
441
Felix Fietkaucac42202010-10-09 02:39:30 +0200442 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
443 ARRAY_SIZE(ath9k_5ghz_chantable) !=
444 ATH9K_NUM_CHANNELS);
445
Felix Fietkaud4659912010-10-14 16:02:39 +0200446 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkaub81950b12012-12-12 13:14:22 +0100447 channels = devm_kzalloc(sc->dev,
Felix Fietkauf209f522010-10-01 01:06:53 +0200448 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
449 if (!channels)
450 return -ENOMEM;
451
Felix Fietkaub81950b12012-12-12 13:14:22 +0100452 memcpy(channels, ath9k_2ghz_chantable,
453 sizeof(ath9k_2ghz_chantable));
Felix Fietkauf209f522010-10-01 01:06:53 +0200454 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530455 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
456 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
457 ARRAY_SIZE(ath9k_2ghz_chantable);
458 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
459 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
460 ARRAY_SIZE(ath9k_legacy_rates);
461 }
462
Felix Fietkaud4659912010-10-14 16:02:39 +0200463 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkaub81950b12012-12-12 13:14:22 +0100464 channels = devm_kzalloc(sc->dev,
Felix Fietkauf209f522010-10-01 01:06:53 +0200465 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100466 if (!channels)
Felix Fietkauf209f522010-10-01 01:06:53 +0200467 return -ENOMEM;
Felix Fietkauf209f522010-10-01 01:06:53 +0200468
Felix Fietkaub81950b12012-12-12 13:14:22 +0100469 memcpy(channels, ath9k_5ghz_chantable,
470 sizeof(ath9k_5ghz_chantable));
Felix Fietkauf209f522010-10-01 01:06:53 +0200471 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530472 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
473 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
474 ARRAY_SIZE(ath9k_5ghz_chantable);
475 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
476 ath9k_legacy_rates + 4;
477 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
478 ARRAY_SIZE(ath9k_legacy_rates) - 4;
479 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200480 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530481}
Sujith55624202010-01-08 10:36:02 +0530482
Sujith285f2dd2010-01-08 10:36:07 +0530483static void ath9k_init_misc(struct ath_softc *sc)
484{
485 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
486 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530487
Sujith285f2dd2010-01-08 10:36:07 +0530488 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
489
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530490 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith285f2dd2010-01-08 10:36:07 +0530491 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200492 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530493 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
494
Felix Fietkau7545daf2011-01-24 19:23:16 +0100495 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530496 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700497
498 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
499 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100500
501 sc->spec_config.enabled = 0;
502 sc->spec_config.short_repeat = true;
503 sc->spec_config.count = 8;
504 sc->spec_config.endless = false;
505 sc->spec_config.period = 0xFF;
506 sc->spec_config.fft_period = 0xF;
Sujith285f2dd2010-01-08 10:36:07 +0530507}
508
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100509static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
510 void *ctx)
511{
512 struct ath9k_eeprom_ctx *ec = ctx;
513
514 if (eeprom_blob)
515 ec->ah->eeprom_blob = eeprom_blob;
516
517 complete(&ec->complete);
518}
519
520static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
521{
522 struct ath9k_eeprom_ctx ec;
523 struct ath_hw *ah = ah = sc->sc_ah;
524 int err;
525
526 /* try to load the EEPROM content asynchronously */
527 init_completion(&ec.complete);
528 ec.ah = sc->sc_ah;
529
530 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
531 &ec, ath9k_eeprom_request_cb);
532 if (err < 0) {
533 ath_err(ath9k_hw_common(ah),
534 "EEPROM request failed\n");
535 return err;
536 }
537
538 wait_for_completion(&ec.complete);
539
540 if (!ah->eeprom_blob) {
541 ath_err(ath9k_hw_common(ah),
542 "Unable to load EEPROM file %s\n", name);
543 return -EINVAL;
544 }
545
546 return 0;
547}
548
549static void ath9k_eeprom_release(struct ath_softc *sc)
550{
551 release_firmware(sc->sc_ah->eeprom_blob);
552}
553
Pavel Roskineb93e892011-07-23 03:55:39 -0400554static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530555 const struct ath_bus_ops *bus_ops)
556{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100557 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530558 struct ath_hw *ah = NULL;
559 struct ath_common *common;
560 int ret = 0, i;
561 int csz = 0;
562
Felix Fietkaub81950b12012-12-12 13:14:22 +0100563 ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
Sujith285f2dd2010-01-08 10:36:07 +0530564 if (!ah)
565 return -ENOMEM;
566
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100567 ah->dev = sc->dev;
Ben Greear233536e2011-01-09 23:11:44 -0800568 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530569 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100570 ah->reg_ops.read = ath9k_ioread32;
571 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100572 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530573 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530574 sc->sc_ah = ah;
575
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200576 sc->dfs_detector = dfs_pattern_detector_init(NL80211_DFS_UNSET);
577
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100578 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100579 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100580 sc->sc_ah->led_pin = -1;
581 } else {
582 sc->sc_ah->gpio_mask = pdata->gpio_mask;
583 sc->sc_ah->gpio_val = pdata->gpio_val;
584 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530585 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200586 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200587 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100588 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100589
Sujith285f2dd2010-01-08 10:36:07 +0530590 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100591 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530592 common->bus_ops = bus_ops;
593 common->ah = ah;
594 common->hw = sc->hw;
595 common->priv = sc;
596 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800597 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530598 common->disable_ani = false;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530599
600 /*
601 * Enable Antenna diversity only when BTCOEX is disabled
602 * and the user manually requests the feature.
603 */
604 if (!common->btcoex_enabled && ath9k_enable_diversity)
605 common->antenna_diversity = 1;
606
Ben Greear20b257442010-10-15 15:04:09 -0700607 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530608
Sujith285f2dd2010-01-08 10:36:07 +0530609 spin_lock_init(&sc->sc_serial_rw);
610 spin_lock_init(&sc->sc_pm_lock);
611 mutex_init(&sc->mutex);
Felix Fietkau5baec742012-03-03 15:17:03 +0100612#ifdef CONFIG_ATH9K_MAC_DEBUG
613 spin_lock_init(&sc->debug.samp_lock);
614#endif
Sujith285f2dd2010-01-08 10:36:07 +0530615 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530616 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
Sujith285f2dd2010-01-08 10:36:07 +0530617 (unsigned long)sc);
618
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530619 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
620 INIT_WORK(&sc->hw_check_work, ath_hw_check);
621 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
622 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
623 setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);
624
Sujith285f2dd2010-01-08 10:36:07 +0530625 /*
626 * Cache line size is used to size and align various
627 * structures used to communicate with the hardware.
628 */
629 ath_read_cachesize(common, &csz);
630 common->cachelsz = csz << 2; /* convert to bytes */
631
Gabor Juhos36b07d12012-12-11 00:06:41 +0100632 if (pdata && pdata->eeprom_name) {
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100633 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
634 if (ret)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100635 return ret;
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100636 }
637
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530639 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400640 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530641 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530642
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100643 if (pdata && pdata->macaddr)
644 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
645
Sujith285f2dd2010-01-08 10:36:07 +0530646 ret = ath9k_init_queues(sc);
647 if (ret)
648 goto err_queues;
649
650 ret = ath9k_init_btcoex(sc);
651 if (ret)
652 goto err_btcoex;
653
Felix Fietkauf209f522010-10-01 01:06:53 +0200654 ret = ath9k_init_channels_rates(sc);
655 if (ret)
656 goto err_btcoex;
657
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530658 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530659 ath9k_init_misc(sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530660 ath_fill_led_pin(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530661
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530662 if (common->bus_ops->aspm_init)
663 common->bus_ops->aspm_init(common);
664
Sujith55624202010-01-08 10:36:02 +0530665 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530666
667err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530668 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
669 if (ATH_TXQ_SETUP(sc, i))
670 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530671err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530672 ath9k_hw_deinit(ah);
673err_hw:
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100674 ath9k_eeprom_release(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530675 return ret;
Sujith55624202010-01-08 10:36:02 +0530676}
677
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200678static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
679{
680 struct ieee80211_supported_band *sband;
681 struct ieee80211_channel *chan;
682 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200683 int i;
684
685 sband = &sc->sbands[band];
686 for (i = 0; i < sband->n_channels; i++) {
687 chan = &sband->channels[i];
688 ah->curchan = &ah->channels[chan->hw_value];
689 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
690 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200691 }
692}
693
694static void ath9k_init_txpower_limits(struct ath_softc *sc)
695{
696 struct ath_hw *ah = sc->sc_ah;
697 struct ath9k_channel *curchan = ah->curchan;
698
699 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
700 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
701 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
702 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
703
704 ah->curchan = curchan;
705}
706
Felix Fietkau43c35282011-09-03 01:40:27 +0200707void ath9k_reload_chainmask_settings(struct ath_softc *sc)
708{
709 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
710 return;
711
712 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
713 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
714 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
715 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
716}
717
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200718static const struct ieee80211_iface_limit if_limits[] = {
719 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) |
720 BIT(NL80211_IFTYPE_P2P_CLIENT) |
721 BIT(NL80211_IFTYPE_WDS) },
722 { .max = 8, .types =
723#ifdef CONFIG_MAC80211_MESH
724 BIT(NL80211_IFTYPE_MESH_POINT) |
725#endif
726 BIT(NL80211_IFTYPE_AP) |
727 BIT(NL80211_IFTYPE_P2P_GO) },
728};
729
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200730
731static const struct ieee80211_iface_limit if_dfs_limits[] = {
732 { .max = 1, .types = BIT(NL80211_IFTYPE_AP) },
733};
734
735static const struct ieee80211_iface_combination if_comb[] = {
736 {
737 .limits = if_limits,
738 .n_limits = ARRAY_SIZE(if_limits),
739 .max_interfaces = 2048,
740 .num_different_channels = 1,
741 .beacon_int_infra_match = true,
742 },
743 {
744 .limits = if_dfs_limits,
745 .n_limits = ARRAY_SIZE(if_dfs_limits),
746 .max_interfaces = 1,
747 .num_different_channels = 1,
748 .beacon_int_infra_match = true,
749 .radar_detect_widths = BIT(NL80211_CHAN_NO_HT) |
750 BIT(NL80211_CHAN_HT20),
751 }
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200752};
Felix Fietkau43c35282011-09-03 01:40:27 +0200753
Sujith285f2dd2010-01-08 10:36:07 +0530754void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530755{
Felix Fietkau43c35282011-09-03 01:40:27 +0200756 struct ath_hw *ah = sc->sc_ah;
757 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530758
Sujith55624202010-01-08 10:36:02 +0530759 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
760 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
761 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530762 IEEE80211_HW_SUPPORTS_PS |
763 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530764 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530765 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530766
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500767 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
768 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
769
John W. Linville3e6109c2011-01-05 09:39:17 -0500770 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530771 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
772
773 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100774 BIT(NL80211_IFTYPE_P2P_GO) |
775 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530776 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400777 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530778 BIT(NL80211_IFTYPE_STATION) |
779 BIT(NL80211_IFTYPE_ADHOC) |
780 BIT(NL80211_IFTYPE_MESH_POINT);
781
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200782 hw->wiphy->iface_combinations = if_comb;
783 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200784
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400785 if (AR_SREV_5416(sc->sc_ah))
786 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530787
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200788 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300789 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200790 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200791
Mohammed Shafi Shajakhan9f11e162012-07-10 14:55:35 +0530792#ifdef CONFIG_PM_SLEEP
793
794 if ((ah->caps.hw_caps & ATH9K_HW_WOW_DEVICE_CAPABLE) &&
795 device_can_wakeup(sc->dev)) {
796
797 hw->wiphy->wowlan.flags = WIPHY_WOWLAN_MAGIC_PKT |
798 WIPHY_WOWLAN_DISCONNECT;
799 hw->wiphy->wowlan.n_patterns = MAX_NUM_USER_PATTERN;
800 hw->wiphy->wowlan.pattern_min_len = 1;
801 hw->wiphy->wowlan.pattern_max_len = MAX_PATTERN_SIZE;
802
803 }
804
805 atomic_set(&sc->wow_sleep_proc_intr, -1);
806 atomic_set(&sc->wow_got_bmiss_intr, -1);
807
808#endif
809
Sujith55624202010-01-08 10:36:02 +0530810 hw->queues = 4;
811 hw->max_rates = 4;
812 hw->channel_change_time = 5000;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530813 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100814 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530815 hw->sta_data_size = sizeof(struct ath_node);
816 hw->vif_data_size = sizeof(struct ath_vif);
817
Felix Fietkau43c35282011-09-03 01:40:27 +0200818 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
819 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
820
821 /* single chain devices with rx diversity */
822 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
823 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
824
825 sc->ant_rx = hw->wiphy->available_antennas_rx;
826 sc->ant_tx = hw->wiphy->available_antennas_tx;
827
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200828#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530829 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200830#endif
Sujith55624202010-01-08 10:36:02 +0530831
Felix Fietkaud4659912010-10-14 16:02:39 +0200832 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530833 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
834 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200835 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530836 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
837 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530838
Felix Fietkau43c35282011-09-03 01:40:27 +0200839 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530840
841 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530842}
843
Pavel Roskineb93e892011-07-23 03:55:39 -0400844int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530845 const struct ath_bus_ops *bus_ops)
846{
847 struct ieee80211_hw *hw = sc->hw;
848 struct ath_common *common;
849 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530850 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530851 struct ath_regulatory *reg;
852
Sujith285f2dd2010-01-08 10:36:07 +0530853 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400854 error = ath9k_init_softc(devid, sc, bus_ops);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100855 if (error)
856 return error;
Sujith55624202010-01-08 10:36:02 +0530857
858 ah = sc->sc_ah;
859 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530860 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530861
Sujith285f2dd2010-01-08 10:36:07 +0530862 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530863 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
864 ath9k_reg_notifier);
865 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100866 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530867
868 reg = &common->regulatory;
869
Sujith285f2dd2010-01-08 10:36:07 +0530870 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530871 error = ath_tx_init(sc, ATH_TXBUF);
872 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100873 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530874
Sujith285f2dd2010-01-08 10:36:07 +0530875 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530876 error = ath_rx_init(sc, ATH_RXBUF);
877 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100878 goto deinit;
Sujith285f2dd2010-01-08 10:36:07 +0530879
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200880 ath9k_init_txpower_limits(sc);
881
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100882#ifdef CONFIG_MAC80211_LEDS
883 /* must be initialized before ieee80211_register_hw */
884 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
885 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
886 ARRAY_SIZE(ath9k_tpt_blink));
887#endif
888
Sujith285f2dd2010-01-08 10:36:07 +0530889 /* Register with mac80211 */
890 error = ieee80211_register_hw(hw);
891 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100892 goto rx_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530893
Ben Greeareb272442010-11-29 14:13:22 -0800894 error = ath9k_init_debug(ah);
895 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800896 ath_err(common, "Unable to create debugfs files\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100897 goto unregister;
Ben Greeareb272442010-11-29 14:13:22 -0800898 }
899
Sujith285f2dd2010-01-08 10:36:07 +0530900 /* Handle world regulatory */
901 if (!ath_is_world_regd(reg)) {
902 error = regulatory_hint(hw->wiphy, reg->alpha2);
903 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100904 goto unregister;
Sujith285f2dd2010-01-08 10:36:07 +0530905 }
Sujith55624202010-01-08 10:36:02 +0530906
Sujith55624202010-01-08 10:36:02 +0530907 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530908 ath_start_rfkill_poll(sc);
909
910 return 0;
911
Felix Fietkaub81950b12012-12-12 13:14:22 +0100912unregister:
Sujith285f2dd2010-01-08 10:36:07 +0530913 ieee80211_unregister_hw(hw);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100914rx_cleanup:
Sujith285f2dd2010-01-08 10:36:07 +0530915 ath_rx_cleanup(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100916deinit:
Sujith285f2dd2010-01-08 10:36:07 +0530917 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530918 return error;
919}
920
921/*****************************/
922/* De-Initialization */
923/*****************************/
924
Sujith285f2dd2010-01-08 10:36:07 +0530925static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530926{
Sujith285f2dd2010-01-08 10:36:07 +0530927 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530928
Sujith Manoharan59081202012-02-22 12:40:21 +0530929 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530930
Sujith285f2dd2010-01-08 10:36:07 +0530931 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
932 if (ATH_TXQ_SETUP(sc, i))
933 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
934
Sujith285f2dd2010-01-08 10:36:07 +0530935 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200936 if (sc->dfs_detector != NULL)
937 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530938
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100939 ath9k_eeprom_release(sc);
Simon Wunderliche93d0832013-01-08 14:48:58 +0100940
Sven Eckelmann00b54182013-01-31 15:56:56 +0100941 if (config_enabled(CONFIG_ATH9K_DEBUGFS) && sc->rfs_chan_spec_scan) {
Simon Wunderliche93d0832013-01-08 14:48:58 +0100942 relay_close(sc->rfs_chan_spec_scan);
943 sc->rfs_chan_spec_scan = NULL;
944 }
Sujith55624202010-01-08 10:36:02 +0530945}
946
Sujith285f2dd2010-01-08 10:36:07 +0530947void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530948{
949 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530950
951 ath9k_ps_wakeup(sc);
952
Sujith55624202010-01-08 10:36:02 +0530953 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530954 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530955
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530956 ath9k_ps_restore(sc);
957
Sujith55624202010-01-08 10:36:02 +0530958 ieee80211_unregister_hw(hw);
959 ath_rx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530960 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530961}
962
Sujith55624202010-01-08 10:36:02 +0530963/************************/
964/* Module Hooks */
965/************************/
966
967static int __init ath9k_init(void)
968{
969 int error;
970
971 /* Register rate control algorithm */
972 error = ath_rate_control_register();
973 if (error != 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700974 pr_err("Unable to register rate control algorithm: %d\n",
975 error);
Sujith55624202010-01-08 10:36:02 +0530976 goto err_out;
977 }
978
Sujith55624202010-01-08 10:36:02 +0530979 error = ath_pci_init();
980 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700981 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +0530982 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800983 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530984 }
985
986 error = ath_ahb_init();
987 if (error < 0) {
988 error = -ENODEV;
989 goto err_pci_exit;
990 }
991
992 return 0;
993
994 err_pci_exit:
995 ath_pci_exit();
996
Sujith55624202010-01-08 10:36:02 +0530997 err_rate_unregister:
998 ath_rate_control_unregister();
999 err_out:
1000 return error;
1001}
1002module_init(ath9k_init);
1003
1004static void __exit ath9k_exit(void)
1005{
Rajkumar Manoharand5847472010-12-20 14:39:51 +05301006 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +05301007 ath_ahb_exit();
1008 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +05301009 ath_rate_control_unregister();
Joe Perches516304b2012-03-18 17:30:52 -07001010 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +05301011}
1012module_exit(ath9k_exit);