blob: 27703a5e48d66ac2fd165aadb1dd1dbcf9276f25 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023
Sujith55624202010-01-08 10:36:02 +053024#include "ath9k.h"
25
Gabor Juhosab5c4f72012-12-10 15:30:28 +010026struct ath9k_eeprom_ctx {
27 struct completion complete;
28 struct ath_hw *ah;
29};
30
Sujith55624202010-01-08 10:36:02 +053031static char *dev_info = "ath9k";
32
33MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
39module_param_named(debug, ath9k_debug, uint, 0);
40MODULE_PARM_DESC(debug, "Debugging mask");
41
John W. Linville3e6109c2011-01-05 09:39:17 -050042int ath9k_modparam_nohwcrypt;
43module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053044MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
45
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053046int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053047module_param_named(blink, led_blink, int, 0444);
48MODULE_PARM_DESC(blink, "Enable LED blink on activity");
49
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080050static int ath9k_btcoex_enable;
51module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
52MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
53
Sujith Manoharane09f2dc2012-09-16 08:06:56 +053054static int ath9k_enable_diversity;
55module_param_named(enable_diversity, ath9k_enable_diversity, int, 0444);
56MODULE_PARM_DESC(enable_diversity, "Enable Antenna diversity for AR9565");
57
Rajkumar Manoharand5847472010-12-20 14:39:51 +053058bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053059/* We use the hw_value as an index into our private channel structure */
60
61#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053062 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053063 .center_freq = (_freq), \
64 .hw_value = (_idx), \
65 .max_power = 20, \
66}
67
68#define CHAN5G(_freq, _idx) { \
69 .band = IEEE80211_BAND_5GHZ, \
70 .center_freq = (_freq), \
71 .hw_value = (_idx), \
72 .max_power = 20, \
73}
74
75/* Some 2 GHz radios are actually tunable on 2312-2732
76 * on 5 MHz steps, we support the channels which we know
77 * we have calibration data for all cards though to make
78 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020079static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053080 CHAN2G(2412, 0), /* Channel 1 */
81 CHAN2G(2417, 1), /* Channel 2 */
82 CHAN2G(2422, 2), /* Channel 3 */
83 CHAN2G(2427, 3), /* Channel 4 */
84 CHAN2G(2432, 4), /* Channel 5 */
85 CHAN2G(2437, 5), /* Channel 6 */
86 CHAN2G(2442, 6), /* Channel 7 */
87 CHAN2G(2447, 7), /* Channel 8 */
88 CHAN2G(2452, 8), /* Channel 9 */
89 CHAN2G(2457, 9), /* Channel 10 */
90 CHAN2G(2462, 10), /* Channel 11 */
91 CHAN2G(2467, 11), /* Channel 12 */
92 CHAN2G(2472, 12), /* Channel 13 */
93 CHAN2G(2484, 13), /* Channel 14 */
94};
95
96/* Some 5 GHz radios are actually tunable on XXXX-YYYY
97 * on 5 MHz steps, we support the channels which we know
98 * we have calibration data for all cards though to make
99 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +0200100static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +0530101 /* _We_ call this UNII 1 */
102 CHAN5G(5180, 14), /* Channel 36 */
103 CHAN5G(5200, 15), /* Channel 40 */
104 CHAN5G(5220, 16), /* Channel 44 */
105 CHAN5G(5240, 17), /* Channel 48 */
106 /* _We_ call this UNII 2 */
107 CHAN5G(5260, 18), /* Channel 52 */
108 CHAN5G(5280, 19), /* Channel 56 */
109 CHAN5G(5300, 20), /* Channel 60 */
110 CHAN5G(5320, 21), /* Channel 64 */
111 /* _We_ call this "Middle band" */
112 CHAN5G(5500, 22), /* Channel 100 */
113 CHAN5G(5520, 23), /* Channel 104 */
114 CHAN5G(5540, 24), /* Channel 108 */
115 CHAN5G(5560, 25), /* Channel 112 */
116 CHAN5G(5580, 26), /* Channel 116 */
117 CHAN5G(5600, 27), /* Channel 120 */
118 CHAN5G(5620, 28), /* Channel 124 */
119 CHAN5G(5640, 29), /* Channel 128 */
120 CHAN5G(5660, 30), /* Channel 132 */
121 CHAN5G(5680, 31), /* Channel 136 */
122 CHAN5G(5700, 32), /* Channel 140 */
123 /* _We_ call this UNII 3 */
124 CHAN5G(5745, 33), /* Channel 149 */
125 CHAN5G(5765, 34), /* Channel 153 */
126 CHAN5G(5785, 35), /* Channel 157 */
127 CHAN5G(5805, 36), /* Channel 161 */
128 CHAN5G(5825, 37), /* Channel 165 */
129};
130
131/* Atheros hardware rate code addition for short premble */
132#define SHPCHECK(__hw_rate, __flags) \
133 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
134
135#define RATE(_bitrate, _hw_rate, _flags) { \
136 .bitrate = (_bitrate), \
137 .flags = (_flags), \
138 .hw_value = (_hw_rate), \
139 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
140}
141
142static struct ieee80211_rate ath9k_legacy_rates[] = {
143 RATE(10, 0x1b, 0),
144 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
145 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
146 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
147 RATE(60, 0x0b, 0),
148 RATE(90, 0x0f, 0),
149 RATE(120, 0x0a, 0),
150 RATE(180, 0x0e, 0),
151 RATE(240, 0x09, 0),
152 RATE(360, 0x0d, 0),
153 RATE(480, 0x08, 0),
154 RATE(540, 0x0c, 0),
155};
156
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100157#ifdef CONFIG_MAC80211_LEDS
158static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
159 { .throughput = 0 * 1024, .blink_time = 334 },
160 { .throughput = 1 * 1024, .blink_time = 260 },
161 { .throughput = 5 * 1024, .blink_time = 220 },
162 { .throughput = 10 * 1024, .blink_time = 190 },
163 { .throughput = 20 * 1024, .blink_time = 170 },
164 { .throughput = 50 * 1024, .blink_time = 150 },
165 { .throughput = 70 * 1024, .blink_time = 130 },
166 { .throughput = 100 * 1024, .blink_time = 110 },
167 { .throughput = 200 * 1024, .blink_time = 80 },
168 { .throughput = 300 * 1024, .blink_time = 50 },
169};
170#endif
171
Sujith285f2dd2010-01-08 10:36:07 +0530172static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530173
174/*
175 * Read and write, they both share the same lock. We do this to serialize
176 * reads and writes on Atheros 802.11n PCI devices only. This is required
177 * as the FIFO on these devices can only accept sanely 2 requests.
178 */
179
180static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
181{
182 struct ath_hw *ah = (struct ath_hw *) hw_priv;
183 struct ath_common *common = ath9k_hw_common(ah);
184 struct ath_softc *sc = (struct ath_softc *) common->priv;
185
Felix Fietkauf3eef642012-03-14 16:40:25 +0100186 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530187 unsigned long flags;
188 spin_lock_irqsave(&sc->sc_serial_rw, flags);
189 iowrite32(val, sc->mem + reg_offset);
190 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
191 } else
192 iowrite32(val, sc->mem + reg_offset);
193}
194
195static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
196{
197 struct ath_hw *ah = (struct ath_hw *) hw_priv;
198 struct ath_common *common = ath9k_hw_common(ah);
199 struct ath_softc *sc = (struct ath_softc *) common->priv;
200 u32 val;
201
Felix Fietkauf3eef642012-03-14 16:40:25 +0100202 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530203 unsigned long flags;
204 spin_lock_irqsave(&sc->sc_serial_rw, flags);
205 val = ioread32(sc->mem + reg_offset);
206 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
207 } else
208 val = ioread32(sc->mem + reg_offset);
209 return val;
210}
211
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530212static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
213 u32 set, u32 clr)
214{
215 u32 val;
216
217 val = ioread32(sc->mem + reg_offset);
218 val &= ~clr;
219 val |= set;
220 iowrite32(val, sc->mem + reg_offset);
221
222 return val;
223}
224
Felix Fietkau845e03c2011-03-23 20:57:25 +0100225static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
226{
227 struct ath_hw *ah = (struct ath_hw *) hw_priv;
228 struct ath_common *common = ath9k_hw_common(ah);
229 struct ath_softc *sc = (struct ath_softc *) common->priv;
230 unsigned long uninitialized_var(flags);
231 u32 val;
232
Felix Fietkauf3eef642012-03-14 16:40:25 +0100233 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100234 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530235 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100236 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530237 } else
238 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100239
240 return val;
241}
242
Sujith55624202010-01-08 10:36:02 +0530243/**************************/
244/* Initialization */
245/**************************/
246
247static void setup_ht_cap(struct ath_softc *sc,
248 struct ieee80211_sta_ht_cap *ht_info)
249{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200250 struct ath_hw *ah = sc->sc_ah;
251 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530252 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200253 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530254
255 ht_info->ht_supported = true;
256 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
257 IEEE80211_HT_CAP_SM_PS |
258 IEEE80211_HT_CAP_SGI_40 |
259 IEEE80211_HT_CAP_DSSSCCK40;
260
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400261 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
262 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
263
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700264 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
265 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
266
Sujith55624202010-01-08 10:36:02 +0530267 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
268 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
269
Sujith Manoharane41db612012-09-10 09:20:12 +0530270 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800271 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530272 else if (AR_SREV_9462(ah))
273 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800274 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200275 max_streams = 3;
276 else
277 max_streams = 2;
278
Felix Fietkau7a370812010-09-22 12:34:52 +0200279 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200280 if (max_streams >= 2)
281 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
282 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
283 }
284
Sujith55624202010-01-08 10:36:02 +0530285 /* set up supported mcs set */
286 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200287 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
288 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200289
Joe Perchesd2182b62011-12-15 14:55:53 -0800290 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800291 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530292
293 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530294 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
295 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
296 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
297 }
298
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200299 for (i = 0; i < rx_streams; i++)
300 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530301
302 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
303}
304
305static int ath9k_reg_notifier(struct wiphy *wiphy,
306 struct regulatory_request *request)
307{
308 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100309 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530310 struct ath_hw *ah = sc->sc_ah;
311 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
312 int ret;
Sujith55624202010-01-08 10:36:02 +0530313
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530314 ret = ath_reg_notifier_apply(wiphy, request, reg);
315
316 /* Set tx power */
317 if (ah->curchan) {
318 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
319 ath9k_ps_wakeup(sc);
320 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
321 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
322 ath9k_ps_restore(sc);
323 }
324
325 return ret;
Sujith55624202010-01-08 10:36:02 +0530326}
327
328/*
329 * This function will allocate both the DMA descriptor structure, and the
330 * buffers it contains. These are used to contain the descriptors used
331 * by the system.
332*/
333int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
334 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400335 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530336{
Sujith55624202010-01-08 10:36:02 +0530337 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400338 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530339 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400340 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530341
Joe Perchesd2182b62011-12-15 14:55:53 -0800342 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800343 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530344
345 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400346
347 if (is_tx)
348 desc_len = sc->sc_ah->caps.tx_desc_len;
349 else
350 desc_len = sizeof(struct ath_desc);
351
Sujith55624202010-01-08 10:36:02 +0530352 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400353 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800354 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400355 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530356 error = -ENOMEM;
357 goto fail;
358 }
359
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400360 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530361
362 /*
363 * Need additional DMA memory because we can't use
364 * descriptors that cross the 4K page boundary. Assume
365 * one skipped descriptor per 4K page.
366 */
367 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
368 u32 ndesc_skipped =
369 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
370 u32 dma_len;
371
372 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400373 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530374 dd->dd_desc_len += dma_len;
375
376 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700377 }
Sujith55624202010-01-08 10:36:02 +0530378 }
379
380 /* allocate descriptors */
381 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
382 &dd->dd_desc_paddr, GFP_KERNEL);
383 if (dd->dd_desc == NULL) {
384 error = -ENOMEM;
385 goto fail;
386 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400387 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800388 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800389 name, ds, (u32) dd->dd_desc_len,
390 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530391
392 /* allocate buffers */
393 bsize = sizeof(struct ath_buf) * nbuf;
394 bf = kzalloc(bsize, GFP_KERNEL);
395 if (bf == NULL) {
396 error = -ENOMEM;
397 goto fail2;
398 }
399 dd->dd_bufptr = bf;
400
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400401 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530402 bf->bf_desc = ds;
403 bf->bf_daddr = DS2PHYS(dd, ds);
404
405 if (!(sc->sc_ah->caps.hw_caps &
406 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
407 /*
408 * Skip descriptor addresses which can cause 4KB
409 * boundary crossing (addr + length) with a 32 dword
410 * descriptor fetch.
411 */
412 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
413 BUG_ON((caddr_t) bf->bf_desc >=
414 ((caddr_t) dd->dd_desc +
415 dd->dd_desc_len));
416
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400417 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530418 bf->bf_desc = ds;
419 bf->bf_daddr = DS2PHYS(dd, ds);
420 }
421 }
422 list_add_tail(&bf->list, head);
423 }
424 return 0;
425fail2:
426 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
427 dd->dd_desc_paddr);
428fail:
429 memset(dd, 0, sizeof(*dd));
430 return error;
Sujith55624202010-01-08 10:36:02 +0530431}
432
Sujith285f2dd2010-01-08 10:36:07 +0530433static int ath9k_init_queues(struct ath_softc *sc)
434{
Sujith285f2dd2010-01-08 10:36:07 +0530435 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530436
Sujith285f2dd2010-01-08 10:36:07 +0530437 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530438 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530439
Sujith285f2dd2010-01-08 10:36:07 +0530440 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
441 ath_cabq_update(sc);
442
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530443 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100444 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800445 sc->tx.txq_map[i]->mac80211_qnum = i;
Felix Fietkau7702e782012-07-15 19:53:35 +0200446 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
Ben Greear60f2d1d2011-01-09 23:11:52 -0800447 }
Sujith285f2dd2010-01-08 10:36:07 +0530448 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530449}
450
Felix Fietkauf209f522010-10-01 01:06:53 +0200451static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530452{
Felix Fietkauf209f522010-10-01 01:06:53 +0200453 void *channels;
454
Felix Fietkaucac42202010-10-09 02:39:30 +0200455 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
456 ARRAY_SIZE(ath9k_5ghz_chantable) !=
457 ATH9K_NUM_CHANNELS);
458
Felix Fietkaud4659912010-10-14 16:02:39 +0200459 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200460 channels = kmemdup(ath9k_2ghz_chantable,
461 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
462 if (!channels)
463 return -ENOMEM;
464
465 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530466 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
467 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
468 ARRAY_SIZE(ath9k_2ghz_chantable);
469 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
470 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
471 ARRAY_SIZE(ath9k_legacy_rates);
472 }
473
Felix Fietkaud4659912010-10-14 16:02:39 +0200474 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200475 channels = kmemdup(ath9k_5ghz_chantable,
476 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
477 if (!channels) {
478 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
479 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
480 return -ENOMEM;
481 }
482
483 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530484 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
485 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
486 ARRAY_SIZE(ath9k_5ghz_chantable);
487 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
488 ath9k_legacy_rates + 4;
489 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
490 ARRAY_SIZE(ath9k_legacy_rates) - 4;
491 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200492 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530493}
Sujith55624202010-01-08 10:36:02 +0530494
Sujith285f2dd2010-01-08 10:36:07 +0530495static void ath9k_init_misc(struct ath_softc *sc)
496{
497 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
498 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530499
Sujith285f2dd2010-01-08 10:36:07 +0530500 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
501
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530502 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith285f2dd2010-01-08 10:36:07 +0530503 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200504 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530505 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
506
Felix Fietkau7545daf2011-01-24 19:23:16 +0100507 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530508 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700509
510 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
511 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530512}
513
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100514static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
515 void *ctx)
516{
517 struct ath9k_eeprom_ctx *ec = ctx;
518
519 if (eeprom_blob)
520 ec->ah->eeprom_blob = eeprom_blob;
521
522 complete(&ec->complete);
523}
524
525static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
526{
527 struct ath9k_eeprom_ctx ec;
528 struct ath_hw *ah = ah = sc->sc_ah;
529 int err;
530
531 /* try to load the EEPROM content asynchronously */
532 init_completion(&ec.complete);
533 ec.ah = sc->sc_ah;
534
535 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
536 &ec, ath9k_eeprom_request_cb);
537 if (err < 0) {
538 ath_err(ath9k_hw_common(ah),
539 "EEPROM request failed\n");
540 return err;
541 }
542
543 wait_for_completion(&ec.complete);
544
545 if (!ah->eeprom_blob) {
546 ath_err(ath9k_hw_common(ah),
547 "Unable to load EEPROM file %s\n", name);
548 return -EINVAL;
549 }
550
551 return 0;
552}
553
554static void ath9k_eeprom_release(struct ath_softc *sc)
555{
556 release_firmware(sc->sc_ah->eeprom_blob);
557}
558
Pavel Roskineb93e892011-07-23 03:55:39 -0400559static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530560 const struct ath_bus_ops *bus_ops)
561{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100562 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530563 struct ath_hw *ah = NULL;
564 struct ath_common *common;
565 int ret = 0, i;
566 int csz = 0;
567
Sujith285f2dd2010-01-08 10:36:07 +0530568 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
569 if (!ah)
570 return -ENOMEM;
571
Ben Greear233536e2011-01-09 23:11:44 -0800572 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530573 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100574 ah->reg_ops.read = ath9k_ioread32;
575 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100576 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530577 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530578 sc->sc_ah = ah;
579
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200580 sc->dfs_detector = dfs_pattern_detector_init(NL80211_DFS_UNSET);
581
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100582 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100583 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100584 sc->sc_ah->led_pin = -1;
585 } else {
586 sc->sc_ah->gpio_mask = pdata->gpio_mask;
587 sc->sc_ah->gpio_val = pdata->gpio_val;
588 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530589 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200590 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200591 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100592 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100593
Sujith285f2dd2010-01-08 10:36:07 +0530594 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100595 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530596 common->bus_ops = bus_ops;
597 common->ah = ah;
598 common->hw = sc->hw;
599 common->priv = sc;
600 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800601 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530602 common->disable_ani = false;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530603
604 /*
605 * Enable Antenna diversity only when BTCOEX is disabled
606 * and the user manually requests the feature.
607 */
608 if (!common->btcoex_enabled && ath9k_enable_diversity)
609 common->antenna_diversity = 1;
610
Ben Greear20b257442010-10-15 15:04:09 -0700611 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530612
Sujith285f2dd2010-01-08 10:36:07 +0530613 spin_lock_init(&sc->sc_serial_rw);
614 spin_lock_init(&sc->sc_pm_lock);
615 mutex_init(&sc->mutex);
Felix Fietkau5baec742012-03-03 15:17:03 +0100616#ifdef CONFIG_ATH9K_MAC_DEBUG
617 spin_lock_init(&sc->debug.samp_lock);
618#endif
Sujith285f2dd2010-01-08 10:36:07 +0530619 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530620 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
Sujith285f2dd2010-01-08 10:36:07 +0530621 (unsigned long)sc);
622
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530623 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
624 INIT_WORK(&sc->hw_check_work, ath_hw_check);
625 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
626 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
627 setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);
628
Sujith285f2dd2010-01-08 10:36:07 +0530629 /*
630 * Cache line size is used to size and align various
631 * structures used to communicate with the hardware.
632 */
633 ath_read_cachesize(common, &csz);
634 common->cachelsz = csz << 2; /* convert to bytes */
635
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100636 if (pdata->eeprom_name) {
637 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
638 if (ret)
639 goto err_eeprom;
640 }
641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530643 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400644 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530645 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530646
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100647 if (pdata && pdata->macaddr)
648 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
649
Sujith285f2dd2010-01-08 10:36:07 +0530650 ret = ath9k_init_queues(sc);
651 if (ret)
652 goto err_queues;
653
654 ret = ath9k_init_btcoex(sc);
655 if (ret)
656 goto err_btcoex;
657
Felix Fietkauf209f522010-10-01 01:06:53 +0200658 ret = ath9k_init_channels_rates(sc);
659 if (ret)
660 goto err_btcoex;
661
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530662 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530663 ath9k_init_misc(sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530664 ath_fill_led_pin(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530665
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530666 if (common->bus_ops->aspm_init)
667 common->bus_ops->aspm_init(common);
668
Sujith55624202010-01-08 10:36:02 +0530669 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530670
671err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530672 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
673 if (ATH_TXQ_SETUP(sc, i))
674 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530675err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530676 ath9k_hw_deinit(ah);
677err_hw:
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100678 ath9k_eeprom_release(sc);
679err_eeprom:
Sujith285f2dd2010-01-08 10:36:07 +0530680 kfree(ah);
681 sc->sc_ah = NULL;
682
683 return ret;
Sujith55624202010-01-08 10:36:02 +0530684}
685
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200686static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
687{
688 struct ieee80211_supported_band *sband;
689 struct ieee80211_channel *chan;
690 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200691 int i;
692
693 sband = &sc->sbands[band];
694 for (i = 0; i < sband->n_channels; i++) {
695 chan = &sband->channels[i];
696 ah->curchan = &ah->channels[chan->hw_value];
697 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
698 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200699 }
700}
701
702static void ath9k_init_txpower_limits(struct ath_softc *sc)
703{
704 struct ath_hw *ah = sc->sc_ah;
705 struct ath9k_channel *curchan = ah->curchan;
706
707 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
708 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
709 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
710 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
711
712 ah->curchan = curchan;
713}
714
Felix Fietkau43c35282011-09-03 01:40:27 +0200715void ath9k_reload_chainmask_settings(struct ath_softc *sc)
716{
717 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
718 return;
719
720 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
721 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
722 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
723 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
724}
725
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200726static const struct ieee80211_iface_limit if_limits[] = {
727 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) |
728 BIT(NL80211_IFTYPE_P2P_CLIENT) |
729 BIT(NL80211_IFTYPE_WDS) },
730 { .max = 8, .types =
731#ifdef CONFIG_MAC80211_MESH
732 BIT(NL80211_IFTYPE_MESH_POINT) |
733#endif
734 BIT(NL80211_IFTYPE_AP) |
735 BIT(NL80211_IFTYPE_P2P_GO) },
736};
737
738static const struct ieee80211_iface_combination if_comb = {
739 .limits = if_limits,
740 .n_limits = ARRAY_SIZE(if_limits),
741 .max_interfaces = 2048,
742 .num_different_channels = 1,
Mohammed Shafi Shajakhanaebc0d42012-10-08 21:30:54 +0530743 .beacon_int_infra_match = true,
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200744};
Felix Fietkau43c35282011-09-03 01:40:27 +0200745
Sujith285f2dd2010-01-08 10:36:07 +0530746void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530747{
Felix Fietkau43c35282011-09-03 01:40:27 +0200748 struct ath_hw *ah = sc->sc_ah;
749 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530750
Sujith55624202010-01-08 10:36:02 +0530751 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
752 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
753 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530754 IEEE80211_HW_SUPPORTS_PS |
755 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530756 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530757 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530758
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500759 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
760 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
761
John W. Linville3e6109c2011-01-05 09:39:17 -0500762 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530763 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
764
765 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100766 BIT(NL80211_IFTYPE_P2P_GO) |
767 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530768 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400769 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530770 BIT(NL80211_IFTYPE_STATION) |
771 BIT(NL80211_IFTYPE_ADHOC) |
772 BIT(NL80211_IFTYPE_MESH_POINT);
773
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200774 hw->wiphy->iface_combinations = &if_comb;
775 hw->wiphy->n_iface_combinations = 1;
776
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400777 if (AR_SREV_5416(sc->sc_ah))
778 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530779
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200780 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300781 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200782 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200783
Mohammed Shafi Shajakhan9f11e162012-07-10 14:55:35 +0530784#ifdef CONFIG_PM_SLEEP
785
786 if ((ah->caps.hw_caps & ATH9K_HW_WOW_DEVICE_CAPABLE) &&
787 device_can_wakeup(sc->dev)) {
788
789 hw->wiphy->wowlan.flags = WIPHY_WOWLAN_MAGIC_PKT |
790 WIPHY_WOWLAN_DISCONNECT;
791 hw->wiphy->wowlan.n_patterns = MAX_NUM_USER_PATTERN;
792 hw->wiphy->wowlan.pattern_min_len = 1;
793 hw->wiphy->wowlan.pattern_max_len = MAX_PATTERN_SIZE;
794
795 }
796
797 atomic_set(&sc->wow_sleep_proc_intr, -1);
798 atomic_set(&sc->wow_got_bmiss_intr, -1);
799
800#endif
801
Sujith55624202010-01-08 10:36:02 +0530802 hw->queues = 4;
803 hw->max_rates = 4;
804 hw->channel_change_time = 5000;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530805 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100806 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530807 hw->sta_data_size = sizeof(struct ath_node);
808 hw->vif_data_size = sizeof(struct ath_vif);
809
Felix Fietkau43c35282011-09-03 01:40:27 +0200810 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
811 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
812
813 /* single chain devices with rx diversity */
814 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
815 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
816
817 sc->ant_rx = hw->wiphy->available_antennas_rx;
818 sc->ant_tx = hw->wiphy->available_antennas_tx;
819
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200820#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530821 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200822#endif
Sujith55624202010-01-08 10:36:02 +0530823
Felix Fietkaud4659912010-10-14 16:02:39 +0200824 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530825 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
826 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200827 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530828 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
829 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530830
Felix Fietkau43c35282011-09-03 01:40:27 +0200831 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530832
833 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530834}
835
Pavel Roskineb93e892011-07-23 03:55:39 -0400836int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530837 const struct ath_bus_ops *bus_ops)
838{
839 struct ieee80211_hw *hw = sc->hw;
840 struct ath_common *common;
841 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530842 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530843 struct ath_regulatory *reg;
844
Sujith285f2dd2010-01-08 10:36:07 +0530845 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400846 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530847 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530848 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530849
850 ah = sc->sc_ah;
851 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530852 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530853
Sujith285f2dd2010-01-08 10:36:07 +0530854 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530855 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
856 ath9k_reg_notifier);
857 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530858 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530859
860 reg = &common->regulatory;
861
Sujith285f2dd2010-01-08 10:36:07 +0530862 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530863 error = ath_tx_init(sc, ATH_TXBUF);
864 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530865 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530866
Sujith285f2dd2010-01-08 10:36:07 +0530867 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530868 error = ath_rx_init(sc, ATH_RXBUF);
869 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530870 goto error_rx;
871
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200872 ath9k_init_txpower_limits(sc);
873
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100874#ifdef CONFIG_MAC80211_LEDS
875 /* must be initialized before ieee80211_register_hw */
876 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
877 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
878 ARRAY_SIZE(ath9k_tpt_blink));
879#endif
880
Sujith285f2dd2010-01-08 10:36:07 +0530881 /* Register with mac80211 */
882 error = ieee80211_register_hw(hw);
883 if (error)
884 goto error_register;
885
Ben Greeareb272442010-11-29 14:13:22 -0800886 error = ath9k_init_debug(ah);
887 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800888 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800889 goto error_world;
890 }
891
Sujith285f2dd2010-01-08 10:36:07 +0530892 /* Handle world regulatory */
893 if (!ath_is_world_regd(reg)) {
894 error = regulatory_hint(hw->wiphy, reg->alpha2);
895 if (error)
896 goto error_world;
897 }
Sujith55624202010-01-08 10:36:02 +0530898
Sujith55624202010-01-08 10:36:02 +0530899 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530900 ath_start_rfkill_poll(sc);
901
902 return 0;
903
Sujith285f2dd2010-01-08 10:36:07 +0530904error_world:
905 ieee80211_unregister_hw(hw);
906error_register:
907 ath_rx_cleanup(sc);
908error_rx:
909 ath_tx_cleanup(sc);
910error_tx:
911 /* Nothing */
912error_regd:
913 ath9k_deinit_softc(sc);
914error_init:
Sujith55624202010-01-08 10:36:02 +0530915 return error;
916}
917
918/*****************************/
919/* De-Initialization */
920/*****************************/
921
Sujith285f2dd2010-01-08 10:36:07 +0530922static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530923{
Sujith285f2dd2010-01-08 10:36:07 +0530924 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530925
Felix Fietkauf209f522010-10-01 01:06:53 +0200926 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
927 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
928
929 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
930 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
931
Sujith Manoharan59081202012-02-22 12:40:21 +0530932 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530933
Sujith285f2dd2010-01-08 10:36:07 +0530934 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
935 if (ATH_TXQ_SETUP(sc, i))
936 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
937
Sujith285f2dd2010-01-08 10:36:07 +0530938 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200939 if (sc->dfs_detector != NULL)
940 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530941
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100942 ath9k_eeprom_release(sc);
Sujith736b3a22010-03-17 14:25:24 +0530943 kfree(sc->sc_ah);
944 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530945}
946
Sujith285f2dd2010-01-08 10:36:07 +0530947void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530948{
949 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530950
951 ath9k_ps_wakeup(sc);
952
Sujith55624202010-01-08 10:36:02 +0530953 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530954 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530955
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530956 ath9k_ps_restore(sc);
957
Sujith55624202010-01-08 10:36:02 +0530958 ieee80211_unregister_hw(hw);
959 ath_rx_cleanup(sc);
960 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530961 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530962}
963
964void ath_descdma_cleanup(struct ath_softc *sc,
965 struct ath_descdma *dd,
966 struct list_head *head)
967{
968 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
969 dd->dd_desc_paddr);
970
971 INIT_LIST_HEAD(head);
972 kfree(dd->dd_bufptr);
973 memset(dd, 0, sizeof(*dd));
974}
975
Sujith55624202010-01-08 10:36:02 +0530976/************************/
977/* Module Hooks */
978/************************/
979
980static int __init ath9k_init(void)
981{
982 int error;
983
984 /* Register rate control algorithm */
985 error = ath_rate_control_register();
986 if (error != 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700987 pr_err("Unable to register rate control algorithm: %d\n",
988 error);
Sujith55624202010-01-08 10:36:02 +0530989 goto err_out;
990 }
991
Sujith55624202010-01-08 10:36:02 +0530992 error = ath_pci_init();
993 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700994 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +0530995 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800996 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530997 }
998
999 error = ath_ahb_init();
1000 if (error < 0) {
1001 error = -ENODEV;
1002 goto err_pci_exit;
1003 }
1004
1005 return 0;
1006
1007 err_pci_exit:
1008 ath_pci_exit();
1009
Sujith55624202010-01-08 10:36:02 +05301010 err_rate_unregister:
1011 ath_rate_control_unregister();
1012 err_out:
1013 return error;
1014}
1015module_init(ath9k_init);
1016
1017static void __exit ath9k_exit(void)
1018{
Rajkumar Manoharand5847472010-12-20 14:39:51 +05301019 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +05301020 ath_ahb_exit();
1021 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +05301022 ath_rate_control_unregister();
Joe Perches516304b2012-03-18 17:30:52 -07001023 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +05301024}
1025module_exit(ath9k_exit);