blob: 495da064327806f648058e5b19d7276c01e5fccd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030028#include <linux/dmaengine.h>
29#include <linux/platform_data/dma-dw.h>
Andy Shevchenkof549e942015-02-23 16:24:43 +020030#include <linux/platform_data/dma-hsu.h>
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030031
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include "8250.h"
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * init function returns:
36 * > 0 - number of ports
37 * = 0 - use board->num_ports
38 * < 0 - error
39 */
40struct pci_serial_quirk {
41 u32 vendor;
42 u32 device;
43 u32 subvendor;
44 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040045 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000047 int (*setup)(struct serial_private *,
48 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010049 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 void (*exit)(struct pci_dev *dev);
51};
52
53#define PCI_NUM_BAR_RESOURCES 6
54
55struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010056 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 unsigned int nr;
58 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
59 struct pci_serial_quirk *quirk;
60 int line[0];
61};
62
Nicos Gollan7808edc2011-05-05 21:00:37 +020063static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010064 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066static void moan_device(const char *str, struct pci_dev *dev)
67{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070068 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070069 "%s: %s\n"
70 "Please send the output of lspci -vv, this\n"
71 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
72 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000073 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 pci_name(dev), str, dev->vendor, dev->device,
75 dev->subsystem_vendor, dev->subsystem_device);
76}
77
78static int
Alan Cox2655a2c2012-07-12 12:59:50 +010079setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 int bar, int offset, int regshift)
81{
Russell King70db3d92005-07-27 11:34:27 +010082 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84 if (bar >= PCI_NUM_BAR_RESOURCES)
85 return -EINVAL;
86
87 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 if (!priv->remapped_bar[bar])
Aaron Sierra398a9db2014-10-30 19:49:45 -050089 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 if (!priv->remapped_bar[bar])
91 return -ENOMEM;
92
Alan Cox2655a2c2012-07-12 12:59:50 +010093 port->port.iotype = UPIO_MEM;
94 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050095 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010096 port->port.membase = priv->remapped_bar[bar] + offset;
97 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010099 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500100 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +0100101 port->port.mapbase = 0;
102 port->port.membase = NULL;
103 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 }
105 return 0;
106}
107
108/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800109 * ADDI-DATA GmbH communication cards <info@addi-data.com>
110 */
111static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000112 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100113 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800114{
115 unsigned int bar = 0, offset = board->first_offset;
116 bar = FL_GET_BASE(board->flags);
117
118 if (idx < 2) {
119 offset += idx * board->uart_offset;
120 } else if ((idx >= 2) && (idx < 4)) {
121 bar += 1;
122 offset += ((idx - 2) * board->uart_offset);
123 } else if ((idx >= 4) && (idx < 6)) {
124 bar += 2;
125 offset += ((idx - 4) * board->uart_offset);
126 } else if (idx >= 6) {
127 bar += 3;
128 offset += ((idx - 6) * board->uart_offset);
129 }
130
131 return setup_port(priv, port, bar, offset, board->reg_shift);
132}
133
134/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 * AFAVLAB uses a different mixture of BARs and offsets
136 * Not that ugly ;) -- HW
137 */
138static int
Russell King975a1a72009-01-02 13:44:27 +0000139afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100140 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
142 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 bar = FL_GET_BASE(board->flags);
145 if (idx < 4)
146 bar += idx;
147 else {
148 bar = 4;
149 offset += (idx - 4) * board->uart_offset;
150 }
151
Russell King70db3d92005-07-27 11:34:27 +0100152 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
155/*
156 * HP's Remote Management Console. The Diva chip came in several
157 * different versions. N-class, L2000 and A500 have two Diva chips, each
158 * with 3 UARTs (the third UART on the second chip is unused). Superdome
159 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
160 * one Diva chip, but it has been expanded to 5 UARTs.
161 */
Russell King61a116e2006-07-03 15:22:35 +0100162static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
164 int rc = 0;
165
166 switch (dev->subsystem_device) {
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
168 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
169 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
170 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
171 rc = 3;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
174 rc = 2;
175 break;
176 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
177 rc = 4;
178 break;
179 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100180 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 rc = 1;
182 break;
183 }
184
185 return rc;
186}
187
188/*
189 * HP's Diva chip puts the 4th/5th serial port further out, and
190 * some serial ports are supposed to be hidden on certain models.
191 */
192static int
Russell King975a1a72009-01-02 13:44:27 +0000193pci_hp_diva_setup(struct serial_private *priv,
194 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100195 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196{
197 unsigned int offset = board->first_offset;
198 unsigned int bar = FL_GET_BASE(board->flags);
199
Russell King70db3d92005-07-27 11:34:27 +0100200 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
202 if (idx == 3)
203 idx++;
204 break;
205 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
206 if (idx > 0)
207 idx++;
208 if (idx > 2)
209 idx++;
210 break;
211 }
212 if (idx > 2)
213 offset = 0x18;
214
215 offset += idx * board->uart_offset;
216
Russell King70db3d92005-07-27 11:34:27 +0100217 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218}
219
220/*
221 * Added for EKF Intel i960 serial boards
222 */
Russell King61a116e2006-07-03 15:22:35 +0100223static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200225 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227 if (!(dev->subsystem_device & 0x1000))
228 return -ENODEV;
229
230 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200231 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800232 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700233 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 return -ENODEV;
235 }
236 return 0;
237}
238
239/*
240 * Some PCI serial cards using the PLX 9050 PCI interface chip require
241 * that the card interrupt be explicitly enabled or disabled. This
242 * seems to be mainly needed on card using the PLX which also use I/O
243 * mapped memory.
244 */
Russell King61a116e2006-07-03 15:22:35 +0100245static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246{
247 u8 irq_config;
248 void __iomem *p;
249
250 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
251 moan_device("no memory in bar 0", dev);
252 return 0;
253 }
254
255 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100256 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800257 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800261 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 /*
263 * As the megawolf cards have the int pins active
264 * high, and have 2 UART chips, both ints must be
265 * enabled on the 9050. Also, the UARTS are set in
266 * 16450 mode by default, so we have to enable the
267 * 16C950 'enhanced' mode so that we can use the
268 * deep FIFOs
269 */
270 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 /*
272 * enable/disable interrupts
273 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700274 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 if (p == NULL)
276 return -ENOMEM;
277 writel(irq_config, p + 0x4c);
278
279 /*
280 * Read the register back to ensure that it took effect.
281 */
282 readl(p + 0x4c);
283 iounmap(p);
284
285 return 0;
286}
287
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500288static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 u8 __iomem *p;
291
292 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
293 return;
294
295 /*
296 * disable interrupts
297 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700298 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 if (p != NULL) {
300 writel(0, p + 0x4c);
301
302 /*
303 * Read the register back to ensure that it took effect.
304 */
305 readl(p + 0x4c);
306 iounmap(p);
307 }
308}
309
Will Page04bf7e72009-04-06 17:32:15 +0100310#define NI8420_INT_ENABLE_REG 0x38
311#define NI8420_INT_ENABLE_BIT 0x2000
312
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500313static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100314{
315 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100316 unsigned int bar = 0;
317
318 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
319 moan_device("no memory in bar", dev);
320 return;
321 }
322
Aaron Sierra398a9db2014-10-30 19:49:45 -0500323 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100324 if (p == NULL)
325 return;
326
327 /* Disable the CPU Interrupt */
328 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
329 p + NI8420_INT_ENABLE_REG);
330 iounmap(p);
331}
332
333
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100334/* MITE registers */
335#define MITE_IOWBSR1 0xc4
336#define MITE_IOWCR1 0xf4
337#define MITE_LCIMR1 0x08
338#define MITE_LCIMR2 0x10
339
340#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
341
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500342static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100343{
344 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100345 unsigned int bar = 0;
346
347 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
348 moan_device("no memory in bar", dev);
349 return;
350 }
351
Aaron Sierra398a9db2014-10-30 19:49:45 -0500352 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100353 if (p == NULL)
354 return;
355
356 /* Disable the CPU Interrupt */
357 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
358 iounmap(p);
359}
360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
362static int
Russell King975a1a72009-01-02 13:44:27 +0000363sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100364 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365{
366 unsigned int bar, offset = board->first_offset;
367
368 bar = 0;
369
370 if (idx < 4) {
371 /* first four channels map to 0, 0x100, 0x200, 0x300 */
372 offset += idx * board->uart_offset;
373 } else if (idx < 8) {
374 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
375 offset += idx * board->uart_offset + 0xC00;
376 } else /* we have only 8 ports on PMC-OCTALPRO */
377 return 1;
378
Russell King70db3d92005-07-27 11:34:27 +0100379 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380}
381
382/*
383* This does initialization for PMC OCTALPRO cards:
384* maps the device memory, resets the UARTs (needed, bc
385* if the module is removed and inserted again, the card
386* is in the sleep mode) and enables global interrupt.
387*/
388
389/* global control register offset for SBS PMC-OctalPro */
390#define OCT_REG_CR_OFF 0x500
391
Russell King61a116e2006-07-03 15:22:35 +0100392static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393{
394 u8 __iomem *p;
395
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100396 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398 if (p == NULL)
399 return -ENOMEM;
400 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800401 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800403 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 /* Set bit-2 (INTENABLE) of Control Register */
406 writeb(0x4, p + OCT_REG_CR_OFF);
407 iounmap(p);
408
409 return 0;
410}
411
412/*
413 * Disables the global interrupt of PMC-OctalPro
414 */
415
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500416static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 u8 __iomem *p;
419
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100420 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800421 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
422 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 iounmap(p);
425}
426
427/*
428 * SIIG serial cards have an PCI interface chip which also controls
429 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300430 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 * are stored in the EEPROM chip. It can cause problems because this
432 * version of serial driver doesn't support differently clocked UART's
433 * on single PCI card. To prevent this, initialization functions set
434 * high frequency clocking for all UART's on given card. It is safe (I
435 * hope) because it doesn't touch EEPROM settings to prevent conflicts
436 * with other OSes (like M$ DOS).
437 *
438 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800439 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 * There is two family of SIIG serial cards with different PCI
441 * interface chip and different configuration methods:
442 * - 10x cards have control registers in IO and/or memory space;
443 * - 20x cards have control registers in standard PCI configuration space.
444 *
Russell King67d74b82005-07-27 11:33:03 +0100445 * Note: all 10x cards have PCI device ids 0x10..
446 * all 20x cards have PCI device ids 0x20..
447 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100448 * There are also Quartet Serial cards which use Oxford Semiconductor
449 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
450 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 * Note: some SIIG cards are probed by the parport_serial object.
452 */
453
454#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
455#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
456
457static int pci_siig10x_init(struct pci_dev *dev)
458{
459 u16 data;
460 void __iomem *p;
461
462 switch (dev->device & 0xfff8) {
463 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
464 data = 0xffdf;
465 break;
466 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
467 data = 0xf7ff;
468 break;
469 default: /* 1S1P, 4S */
470 data = 0xfffb;
471 break;
472 }
473
Alan Cox6f441fe2008-05-01 04:34:59 -0700474 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 if (p == NULL)
476 return -ENOMEM;
477
478 writew(readw(p + 0x28) & data, p + 0x28);
479 readw(p + 0x28);
480 iounmap(p);
481 return 0;
482}
483
484#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
485#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
486
487static int pci_siig20x_init(struct pci_dev *dev)
488{
489 u8 data;
490
491 /* Change clock frequency for the first UART. */
492 pci_read_config_byte(dev, 0x6f, &data);
493 pci_write_config_byte(dev, 0x6f, data & 0xef);
494
495 /* If this card has 2 UART, we have to do the same with second UART. */
496 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
497 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
498 pci_read_config_byte(dev, 0x73, &data);
499 pci_write_config_byte(dev, 0x73, data & 0xef);
500 }
501 return 0;
502}
503
Russell King67d74b82005-07-27 11:33:03 +0100504static int pci_siig_init(struct pci_dev *dev)
505{
506 unsigned int type = dev->device & 0xff00;
507
508 if (type == 0x1000)
509 return pci_siig10x_init(dev);
510 else if (type == 0x2000)
511 return pci_siig20x_init(dev);
512
513 moan_device("Unknown SIIG card", dev);
514 return -ENODEV;
515}
516
Andrey Panin3ec9c592006-02-02 20:15:09 +0000517static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000518 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100519 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000520{
521 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
522
523 if (idx > 3) {
524 bar = 4;
525 offset = (idx - 4) * 8;
526 }
527
528 return setup_port(priv, port, bar, offset, 0);
529}
530
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531/*
532 * Timedia has an explosion of boards, and to avoid the PCI table from
533 * growing *huge*, we use this function to collapse some 70 entries
534 * in the PCI table into one, for sanity's and compactness's sake.
535 */
Helge Dellere9422e02006-08-29 21:57:29 +0200536static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
538};
539
Helge Dellere9422e02006-08-29 21:57:29 +0200540static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800542 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
543 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
545 0xD079, 0
546};
547
Helge Dellere9422e02006-08-29 21:57:29 +0200548static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800549 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
550 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
552 0xB157, 0
553};
554
Helge Dellere9422e02006-08-29 21:57:29 +0200555static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800556 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
558};
559
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000560static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200562 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563} timedia_data[] = {
564 { 1, timedia_single_port },
565 { 2, timedia_dual_port },
566 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200567 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568};
569
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400570/*
571 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
572 * listing them individually, this driver merely grabs them all with
573 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
574 * and should be left free to be claimed by parport_serial instead.
575 */
576static int pci_timedia_probe(struct pci_dev *dev)
577{
578 /*
579 * Check the third digit of the subdevice ID
580 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
581 */
582 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
583 dev_info(&dev->dev,
584 "ignoring Timedia subdevice %04x for parport_serial\n",
585 dev->subsystem_device);
586 return -ENODEV;
587 }
588
589 return 0;
590}
591
Russell King61a116e2006-07-03 15:22:35 +0100592static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593{
Helge Dellere9422e02006-08-29 21:57:29 +0200594 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 int i, j;
596
Helge Dellere9422e02006-08-29 21:57:29 +0200597 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 ids = timedia_data[i].ids;
599 for (j = 0; ids[j]; j++)
600 if (dev->subsystem_device == ids[j])
601 return timedia_data[i].num;
602 }
603 return 0;
604}
605
606/*
607 * Timedia/SUNIX uses a mixture of BARs and offsets
608 * Ugh, this is ugly as all hell --- TYT
609 */
610static int
Russell King975a1a72009-01-02 13:44:27 +0000611pci_timedia_setup(struct serial_private *priv,
612 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100613 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
615 unsigned int bar = 0, offset = board->first_offset;
616
617 switch (idx) {
618 case 0:
619 bar = 0;
620 break;
621 case 1:
622 offset = board->uart_offset;
623 bar = 0;
624 break;
625 case 2:
626 bar = 1;
627 break;
628 case 3:
629 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000630 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 case 4: /* BAR 2 */
632 case 5: /* BAR 3 */
633 case 6: /* BAR 4 */
634 case 7: /* BAR 5 */
635 bar = idx - 2;
636 }
637
Russell King70db3d92005-07-27 11:34:27 +0100638 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
641/*
642 * Some Titan cards are also a little weird
643 */
644static int
Russell King70db3d92005-07-27 11:34:27 +0100645titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000646 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100647 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648{
649 unsigned int bar, offset = board->first_offset;
650
651 switch (idx) {
652 case 0:
653 bar = 1;
654 break;
655 case 1:
656 bar = 2;
657 break;
658 default:
659 bar = 4;
660 offset = (idx - 2) * board->uart_offset;
661 }
662
Russell King70db3d92005-07-27 11:34:27 +0100663 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664}
665
Russell King61a116e2006-07-03 15:22:35 +0100666static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 msleep(100);
669 return 0;
670}
671
Will Page04bf7e72009-04-06 17:32:15 +0100672static int pci_ni8420_init(struct pci_dev *dev)
673{
674 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100675 unsigned int bar = 0;
676
677 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
678 moan_device("no memory in bar", dev);
679 return 0;
680 }
681
Aaron Sierra398a9db2014-10-30 19:49:45 -0500682 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100683 if (p == NULL)
684 return -ENOMEM;
685
686 /* Enable CPU Interrupt */
687 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
688 p + NI8420_INT_ENABLE_REG);
689
690 iounmap(p);
691 return 0;
692}
693
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100694#define MITE_IOWBSR1_WSIZE 0xa
695#define MITE_IOWBSR1_WIN_OFFSET 0x800
696#define MITE_IOWBSR1_WENAB (1 << 7)
697#define MITE_LCIMR1_IO_IE_0 (1 << 24)
698#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
699#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
700
701static int pci_ni8430_init(struct pci_dev *dev)
702{
703 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500704 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100705 u32 device_window;
706 unsigned int bar = 0;
707
708 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
709 moan_device("no memory in bar", dev);
710 return 0;
711 }
712
Aaron Sierra398a9db2014-10-30 19:49:45 -0500713 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100714 if (p == NULL)
715 return -ENOMEM;
716
Aaron Sierra398a9db2014-10-30 19:49:45 -0500717 /*
718 * Set device window address and size in BAR0, while acknowledging that
719 * the resource structure may contain a translated address that differs
720 * from the address the device responds to.
721 */
722 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
723 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100724 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
725 writel(device_window, p + MITE_IOWBSR1);
726
727 /* Set window access to go to RAMSEL IO address space */
728 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
729 p + MITE_IOWCR1);
730
731 /* Enable IO Bus Interrupt 0 */
732 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
733
734 /* Enable CPU Interrupt */
735 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
736
737 iounmap(p);
738 return 0;
739}
740
741/* UART Port Control Register */
742#define NI8430_PORTCON 0x0f
743#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
744
745static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100746pci_ni8430_setup(struct serial_private *priv,
747 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100748 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100749{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500750 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100751 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100752 unsigned int bar, offset = board->first_offset;
753
754 if (idx >= board->num_ports)
755 return 1;
756
757 bar = FL_GET_BASE(board->flags);
758 offset += idx * board->uart_offset;
759
Aaron Sierra398a9db2014-10-30 19:49:45 -0500760 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500761 if (!p)
762 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100763
Joe Perches7c9d4402011-06-23 11:39:20 -0700764 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100765 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
766 p + offset + NI8430_PORTCON);
767
768 iounmap(p);
769
770 return setup_port(priv, port, bar, offset, board->reg_shift);
771}
772
Nicos Gollan7808edc2011-05-05 21:00:37 +0200773static int pci_netmos_9900_setup(struct serial_private *priv,
774 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100775 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200776{
777 unsigned int bar;
778
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400779 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
780 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200781 /* netmos apparently orders BARs by datasheet layout, so serial
782 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
783 */
784 bar = 3 * idx;
785
786 return setup_port(priv, port, bar, 0, board->reg_shift);
787 } else {
788 return pci_default_setup(priv, board, port, idx);
789 }
790}
791
792/* the 99xx series comes with a range of device IDs and a variety
793 * of capabilities:
794 *
795 * 9900 has varying capabilities and can cascade to sub-controllers
796 * (cascading should be purely internal)
797 * 9904 is hardwired with 4 serial ports
798 * 9912 and 9922 are hardwired with 2 serial ports
799 */
800static int pci_netmos_9900_numports(struct pci_dev *dev)
801{
802 unsigned int c = dev->class;
803 unsigned int pi;
804 unsigned short sub_serports;
805
806 pi = (c & 0xff);
807
808 if (pi == 2) {
809 return 1;
810 } else if ((pi == 0) &&
811 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
812 /* two possibilities: 0x30ps encodes number of parallel and
813 * serial ports, or 0x1000 indicates *something*. This is not
814 * immediately obvious, since the 2s1p+4s configuration seems
815 * to offer all functionality on functions 0..2, while still
816 * advertising the same function 3 as the 4s+2s1p config.
817 */
818 sub_serports = dev->subsystem_device & 0xf;
819 if (sub_serports > 0) {
820 return sub_serports;
821 } else {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700822 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
Nicos Gollan7808edc2011-05-05 21:00:37 +0200823 return 0;
824 }
825 }
826
827 moan_device("unknown NetMos/Mostech program interface", dev);
828 return 0;
829}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100830
Russell King61a116e2006-07-03 15:22:35 +0100831static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
833 /* subdevice 0x00PS means <P> parallel, <S> serial */
834 unsigned int num_serial = dev->subsystem_device & 0xf;
835
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800836 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
837 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700838 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200839
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000840 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
841 dev->subsystem_device == 0x0299)
842 return 0;
843
Nicos Gollan7808edc2011-05-05 21:00:37 +0200844 switch (dev->device) { /* FALLTHROUGH on all */
845 case PCI_DEVICE_ID_NETMOS_9904:
846 case PCI_DEVICE_ID_NETMOS_9912:
847 case PCI_DEVICE_ID_NETMOS_9922:
848 case PCI_DEVICE_ID_NETMOS_9900:
849 num_serial = pci_netmos_9900_numports(dev);
850 break;
851
852 default:
853 if (num_serial == 0 ) {
854 moan_device("unknown NetMos/Mostech device", dev);
855 }
856 }
857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 if (num_serial == 0)
859 return -ENODEV;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200860
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 return num_serial;
862}
863
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700864/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700865 * These chips are available with optionally one parallel port and up to
866 * two serial ports. Unfortunately they all have the same product id.
867 *
868 * Basic configuration is done over a region of 32 I/O ports. The base
869 * ioport is called INTA or INTC, depending on docs/other drivers.
870 *
871 * The region of the 32 I/O ports is configured in POSIO0R...
872 */
873
874/* registers */
875#define ITE_887x_MISCR 0x9c
876#define ITE_887x_INTCBAR 0x78
877#define ITE_887x_UARTBAR 0x7c
878#define ITE_887x_PS0BAR 0x10
879#define ITE_887x_POSIO0 0x60
880
881/* I/O space size */
882#define ITE_887x_IOSIZE 32
883/* I/O space size (bits 26-24; 8 bytes = 011b) */
884#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
885/* I/O space size (bits 26-24; 32 bytes = 101b) */
886#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
887/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
888#define ITE_887x_POSIO_SPEED (3 << 29)
889/* enable IO_Space bit */
890#define ITE_887x_POSIO_ENABLE (1 << 31)
891
Ralf Baechlef79abb82007-08-30 23:56:31 -0700892static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700893{
894 /* inta_addr are the configuration addresses of the ITE */
895 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
896 0x200, 0x280, 0 };
897 int ret, i, type;
898 struct resource *iobase = NULL;
899 u32 miscr, uartbar, ioport;
900
901 /* search for the base-ioport */
902 i = 0;
903 while (inta_addr[i] && iobase == NULL) {
904 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
905 "ite887x");
906 if (iobase != NULL) {
907 /* write POSIO0R - speed | size | ioport */
908 pci_write_config_dword(dev, ITE_887x_POSIO0,
909 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
910 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
911 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800912 pci_write_config_dword(dev, ITE_887x_INTCBAR,
913 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700914 ret = inb(inta_addr[i]);
915 if (ret != 0xff) {
916 /* ioport connected */
917 break;
918 }
919 release_region(iobase->start, ITE_887x_IOSIZE);
920 iobase = NULL;
921 }
922 i++;
923 }
924
925 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700926 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700927 return -ENODEV;
928 }
929
930 /* start of undocumented type checking (see parport_pc.c) */
931 type = inb(iobase->start + 0x18) & 0x0f;
932
933 switch (type) {
934 case 0x2: /* ITE8871 (1P) */
935 case 0xa: /* ITE8875 (1P) */
936 ret = 0;
937 break;
938 case 0xe: /* ITE8872 (2S1P) */
939 ret = 2;
940 break;
941 case 0x6: /* ITE8873 (1S) */
942 ret = 1;
943 break;
944 case 0x8: /* ITE8874 (2S) */
945 ret = 2;
946 break;
947 default:
948 moan_device("Unknown ITE887x", dev);
949 ret = -ENODEV;
950 }
951
952 /* configure all serial ports */
953 for (i = 0; i < ret; i++) {
954 /* read the I/O port from the device */
955 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
956 &ioport);
957 ioport &= 0x0000FF00; /* the actual base address */
958 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
959 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
960 ITE_887x_POSIO_IOSIZE_8 | ioport);
961
962 /* write the ioport to the UARTBAR */
963 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
964 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
965 uartbar |= (ioport << (16 * i)); /* set the ioport */
966 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
967
968 /* get current config */
969 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
970 /* disable interrupts (UARTx_Routing[3:0]) */
971 miscr &= ~(0xf << (12 - 4 * i));
972 /* activate the UART (UARTx_En) */
973 miscr |= 1 << (23 - i);
974 /* write new config with activated UART */
975 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
976 }
977
978 if (ret <= 0) {
979 /* the device has no UARTs if we get here */
980 release_region(iobase->start, ITE_887x_IOSIZE);
981 }
982
983 return ret;
984}
985
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500986static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700987{
988 u32 ioport;
989 /* the ioport is bit 0-15 in POSIO0R */
990 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
991 ioport &= 0xffff;
992 release_region(ioport, ITE_887x_IOSIZE);
993}
994
Russell King9f2a0362009-01-02 13:44:20 +0000995/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700996 * EndRun Technologies.
997 * Determine the number of ports available on the device.
998 */
999#define PCI_VENDOR_ID_ENDRUN 0x7401
1000#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
1001
1002static int pci_endrun_init(struct pci_dev *dev)
1003{
1004 u8 __iomem *p;
1005 unsigned long deviceID;
1006 unsigned int number_uarts = 0;
1007
1008 /* EndRun device is all 0xexxx */
1009 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1010 (dev->device & 0xf000) != 0xe000)
1011 return 0;
1012
1013 p = pci_iomap(dev, 0, 5);
1014 if (p == NULL)
1015 return -ENOMEM;
1016
1017 deviceID = ioread32(p);
1018 /* EndRun device */
1019 if (deviceID == 0x07000200) {
1020 number_uarts = ioread8(p + 4);
1021 dev_dbg(&dev->dev,
1022 "%d ports detected on EndRun PCI Express device\n",
1023 number_uarts);
1024 }
1025 pci_iounmap(dev, p);
1026 return number_uarts;
1027}
1028
1029/*
Russell King9f2a0362009-01-02 13:44:20 +00001030 * Oxford Semiconductor Inc.
1031 * Check that device is part of the Tornado range of devices, then determine
1032 * the number of ports available on the device.
1033 */
1034static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1035{
1036 u8 __iomem *p;
1037 unsigned long deviceID;
1038 unsigned int number_uarts = 0;
1039
1040 /* OxSemi Tornado devices are all 0xCxxx */
1041 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1042 (dev->device & 0xF000) != 0xC000)
1043 return 0;
1044
1045 p = pci_iomap(dev, 0, 5);
1046 if (p == NULL)
1047 return -ENOMEM;
1048
1049 deviceID = ioread32(p);
1050 /* Tornado device */
1051 if (deviceID == 0x07000200) {
1052 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001053 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001054 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001055 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001056 }
1057 pci_iounmap(dev, p);
1058 return number_uarts;
1059}
1060
Alan Coxeb26dfe2012-07-12 13:00:31 +01001061static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001062 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001063 struct uart_8250_port *port, int idx)
1064{
1065 port->bugs |= UART_BUG_PARITY;
1066 return pci_default_setup(priv, board, port, idx);
1067}
1068
Alan Cox55c7c0f2012-11-29 09:03:00 +10301069/* Quatech devices have their own extra interface features */
1070
1071struct quatech_feature {
1072 u16 devid;
1073 bool amcc;
1074};
1075
1076#define QPCR_TEST_FOR1 0x3F
1077#define QPCR_TEST_GET1 0x00
1078#define QPCR_TEST_FOR2 0x40
1079#define QPCR_TEST_GET2 0x40
1080#define QPCR_TEST_FOR3 0x80
1081#define QPCR_TEST_GET3 0x40
1082#define QPCR_TEST_FOR4 0xC0
1083#define QPCR_TEST_GET4 0x80
1084
1085#define QOPR_CLOCK_X1 0x0000
1086#define QOPR_CLOCK_X2 0x0001
1087#define QOPR_CLOCK_X4 0x0002
1088#define QOPR_CLOCK_X8 0x0003
1089#define QOPR_CLOCK_RATE_MASK 0x0003
1090
1091
1092static struct quatech_feature quatech_cards[] = {
1093 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1094 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1096 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1097 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1098 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1099 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1100 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1101 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1102 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1103 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1104 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1105 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1106 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1107 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1108 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1109 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1110 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1111 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1112 { 0, }
1113};
1114
1115static int pci_quatech_amcc(u16 devid)
1116{
1117 struct quatech_feature *qf = &quatech_cards[0];
1118 while (qf->devid) {
1119 if (qf->devid == devid)
1120 return qf->amcc;
1121 qf++;
1122 }
1123 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1124 return 0;
1125};
1126
1127static int pci_quatech_rqopr(struct uart_8250_port *port)
1128{
1129 unsigned long base = port->port.iobase;
1130 u8 LCR, val;
1131
1132 LCR = inb(base + UART_LCR);
1133 outb(0xBF, base + UART_LCR);
1134 val = inb(base + UART_SCR);
1135 outb(LCR, base + UART_LCR);
1136 return val;
1137}
1138
1139static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1140{
1141 unsigned long base = port->port.iobase;
1142 u8 LCR, val;
1143
1144 LCR = inb(base + UART_LCR);
1145 outb(0xBF, base + UART_LCR);
1146 val = inb(base + UART_SCR);
1147 outb(qopr, base + UART_SCR);
1148 outb(LCR, base + UART_LCR);
1149}
1150
1151static int pci_quatech_rqmcr(struct uart_8250_port *port)
1152{
1153 unsigned long base = port->port.iobase;
1154 u8 LCR, val, qmcr;
1155
1156 LCR = inb(base + UART_LCR);
1157 outb(0xBF, base + UART_LCR);
1158 val = inb(base + UART_SCR);
1159 outb(val | 0x10, base + UART_SCR);
1160 qmcr = inb(base + UART_MCR);
1161 outb(val, base + UART_SCR);
1162 outb(LCR, base + UART_LCR);
1163
1164 return qmcr;
1165}
1166
1167static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1168{
1169 unsigned long base = port->port.iobase;
1170 u8 LCR, val;
1171
1172 LCR = inb(base + UART_LCR);
1173 outb(0xBF, base + UART_LCR);
1174 val = inb(base + UART_SCR);
1175 outb(val | 0x10, base + UART_SCR);
1176 outb(qmcr, base + UART_MCR);
1177 outb(val, base + UART_SCR);
1178 outb(LCR, base + UART_LCR);
1179}
1180
1181static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1182{
1183 unsigned long base = port->port.iobase;
1184 u8 LCR, val;
1185
1186 LCR = inb(base + UART_LCR);
1187 outb(0xBF, base + UART_LCR);
1188 val = inb(base + UART_SCR);
1189 if (val & 0x20) {
1190 outb(0x80, UART_LCR);
1191 if (!(inb(UART_SCR) & 0x20)) {
1192 outb(LCR, base + UART_LCR);
1193 return 1;
1194 }
1195 }
1196 return 0;
1197}
1198
1199static int pci_quatech_test(struct uart_8250_port *port)
1200{
1201 u8 reg;
1202 u8 qopr = pci_quatech_rqopr(port);
1203 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1204 reg = pci_quatech_rqopr(port) & 0xC0;
1205 if (reg != QPCR_TEST_GET1)
1206 return -EINVAL;
1207 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1208 reg = pci_quatech_rqopr(port) & 0xC0;
1209 if (reg != QPCR_TEST_GET2)
1210 return -EINVAL;
1211 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1212 reg = pci_quatech_rqopr(port) & 0xC0;
1213 if (reg != QPCR_TEST_GET3)
1214 return -EINVAL;
1215 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1216 reg = pci_quatech_rqopr(port) & 0xC0;
1217 if (reg != QPCR_TEST_GET4)
1218 return -EINVAL;
1219
1220 pci_quatech_wqopr(port, qopr);
1221 return 0;
1222}
1223
1224static int pci_quatech_clock(struct uart_8250_port *port)
1225{
1226 u8 qopr, reg, set;
1227 unsigned long clock;
1228
1229 if (pci_quatech_test(port) < 0)
1230 return 1843200;
1231
1232 qopr = pci_quatech_rqopr(port);
1233
1234 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1235 reg = pci_quatech_rqopr(port);
1236 if (reg & QOPR_CLOCK_X8) {
1237 clock = 1843200;
1238 goto out;
1239 }
1240 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1241 reg = pci_quatech_rqopr(port);
1242 if (!(reg & QOPR_CLOCK_X8)) {
1243 clock = 1843200;
1244 goto out;
1245 }
1246 reg &= QOPR_CLOCK_X8;
1247 if (reg == QOPR_CLOCK_X2) {
1248 clock = 3685400;
1249 set = QOPR_CLOCK_X2;
1250 } else if (reg == QOPR_CLOCK_X4) {
1251 clock = 7372800;
1252 set = QOPR_CLOCK_X4;
1253 } else if (reg == QOPR_CLOCK_X8) {
1254 clock = 14745600;
1255 set = QOPR_CLOCK_X8;
1256 } else {
1257 clock = 1843200;
1258 set = QOPR_CLOCK_X1;
1259 }
1260 qopr &= ~QOPR_CLOCK_RATE_MASK;
1261 qopr |= set;
1262
1263out:
1264 pci_quatech_wqopr(port, qopr);
1265 return clock;
1266}
1267
1268static int pci_quatech_rs422(struct uart_8250_port *port)
1269{
1270 u8 qmcr;
1271 int rs422 = 0;
1272
1273 if (!pci_quatech_has_qmcr(port))
1274 return 0;
1275 qmcr = pci_quatech_rqmcr(port);
1276 pci_quatech_wqmcr(port, 0xFF);
1277 if (pci_quatech_rqmcr(port))
1278 rs422 = 1;
1279 pci_quatech_wqmcr(port, qmcr);
1280 return rs422;
1281}
1282
1283static int pci_quatech_init(struct pci_dev *dev)
1284{
1285 if (pci_quatech_amcc(dev->device)) {
1286 unsigned long base = pci_resource_start(dev, 0);
1287 if (base) {
1288 u32 tmp;
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301289 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301290 tmp = inl(base + 0x3c);
1291 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301292 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301293 }
1294 }
1295 return 0;
1296}
1297
1298static int pci_quatech_setup(struct serial_private *priv,
1299 const struct pciserial_board *board,
1300 struct uart_8250_port *port, int idx)
1301{
1302 /* Needed by pci_quatech calls below */
1303 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1304 /* Set up the clocking */
1305 port->port.uartclk = pci_quatech_clock(port);
1306 /* For now just warn about RS422 */
1307 if (pci_quatech_rs422(port))
1308 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1309 return pci_default_setup(priv, board, port, idx);
1310}
1311
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001312static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301313{
1314}
1315
Alan Coxeb26dfe2012-07-12 13:00:31 +01001316static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001317 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001318 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
1320 unsigned int bar, offset = board->first_offset, maxnr;
1321
1322 bar = FL_GET_BASE(board->flags);
1323 if (board->flags & FL_BASE_BARS)
1324 bar += idx;
1325 else
1326 offset += idx * board->uart_offset;
1327
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001328 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1329 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
1331 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1332 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001333
Russell King70db3d92005-07-27 11:34:27 +01001334 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335}
1336
Angelo Butti94341472013-10-15 22:41:10 +03001337static int pci_pericom_setup(struct serial_private *priv,
1338 const struct pciserial_board *board,
1339 struct uart_8250_port *port, int idx)
1340{
1341 unsigned int bar, offset = board->first_offset, maxnr;
1342
1343 bar = FL_GET_BASE(board->flags);
1344 if (board->flags & FL_BASE_BARS)
1345 bar += idx;
1346 else
1347 offset += idx * board->uart_offset;
1348
1349 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1350 (board->reg_shift + 3);
1351
1352 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1353 return 1;
1354
1355 port->port.uartclk = 14745600;
1356
1357 return setup_port(priv, port, bar, offset, board->reg_shift);
1358}
1359
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001360static int
1361ce4100_serial_setup(struct serial_private *priv,
1362 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001363 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001364{
1365 int ret;
1366
Maxime Bizon08ec2122012-10-19 10:45:07 +02001367 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001368 port->port.iotype = UPIO_MEM32;
1369 port->port.type = PORT_XSCALE;
1370 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1371 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001372
1373 return ret;
1374}
1375
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001376#define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1377#define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1378
Alan Cox29897082014-08-19 20:29:23 +03001379#define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1380#define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1381
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001382#define BYT_PRV_CLK 0x800
1383#define BYT_PRV_CLK_EN (1 << 0)
1384#define BYT_PRV_CLK_M_VAL_SHIFT 1
1385#define BYT_PRV_CLK_N_VAL_SHIFT 16
1386#define BYT_PRV_CLK_UPDATE (1 << 31)
1387
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001388#define BYT_TX_OVF_INT 0x820
1389#define BYT_TX_OVF_INT_MASK (1 << 1)
1390
1391static void
1392byt_set_termios(struct uart_port *p, struct ktermios *termios,
1393 struct ktermios *old)
1394{
1395 unsigned int baud = tty_termios_baud_rate(termios);
Aaron Sierra50825c52014-03-03 19:54:29 -06001396 unsigned int m, n;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001397 u32 reg;
1398
Aaron Sierra50825c52014-03-03 19:54:29 -06001399 /*
1400 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1401 * dividers must be adjusted.
1402 *
1403 * uartclk = (m / n) * 100 MHz, where m <= n
1404 */
1405 switch (baud) {
1406 case 500000:
1407 case 1000000:
1408 case 2000000:
1409 case 4000000:
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001410 m = 64;
1411 n = 100;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001412 p->uartclk = 64000000;
Aaron Sierra50825c52014-03-03 19:54:29 -06001413 break;
1414 case 3500000:
1415 m = 56;
1416 n = 100;
1417 p->uartclk = 56000000;
1418 break;
1419 case 1500000:
1420 case 3000000:
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001421 m = 48;
1422 n = 100;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001423 p->uartclk = 48000000;
Aaron Sierra50825c52014-03-03 19:54:29 -06001424 break;
1425 case 2500000:
1426 m = 40;
1427 n = 100;
1428 p->uartclk = 40000000;
1429 break;
1430 default:
Aaron Sierra41d3f092014-03-03 19:54:36 -06001431 m = 2304;
1432 n = 3125;
1433 p->uartclk = 73728000;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001434 }
1435
1436 /* Reset the clock */
1437 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1438 writel(reg, p->membase + BYT_PRV_CLK);
1439 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1440 writel(reg, p->membase + BYT_PRV_CLK);
1441
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001442 serial8250_do_set_termios(p, termios, old);
1443}
1444
1445static bool byt_dma_filter(struct dma_chan *chan, void *param)
1446{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001447 struct dw_dma_slave *dws = param;
1448
1449 if (dws->dma_dev != chan->device->dev)
1450 return false;
1451
1452 chan->private = dws;
1453 return true;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001454}
1455
1456static int
1457byt_serial_setup(struct serial_private *priv,
1458 const struct pciserial_board *board,
1459 struct uart_8250_port *port, int idx)
1460{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001461 struct pci_dev *pdev = priv->dev;
1462 struct device *dev = port->port.dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001463 struct uart_8250_dma *dma;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001464 struct dw_dma_slave *tx_param, *rx_param;
1465 struct pci_dev *dma_dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001466 int ret;
1467
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001468 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001469 if (!dma)
1470 return -ENOMEM;
1471
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001472 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1473 if (!tx_param)
1474 return -ENOMEM;
1475
1476 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1477 if (!rx_param)
1478 return -ENOMEM;
1479
1480 switch (pdev->device) {
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001481 case PCI_DEVICE_ID_INTEL_BYT_UART1:
Alan Cox29897082014-08-19 20:29:23 +03001482 case PCI_DEVICE_ID_INTEL_BSW_UART1:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001483 rx_param->src_id = 3;
1484 tx_param->dst_id = 2;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001485 break;
1486 case PCI_DEVICE_ID_INTEL_BYT_UART2:
Alan Cox29897082014-08-19 20:29:23 +03001487 case PCI_DEVICE_ID_INTEL_BSW_UART2:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001488 rx_param->src_id = 5;
1489 tx_param->dst_id = 4;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001490 break;
1491 default:
1492 return -EINVAL;
1493 }
1494
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001495 rx_param->src_master = 1;
1496 rx_param->dst_master = 0;
1497
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001498 dma->rxconf.src_maxburst = 16;
1499
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001500 tx_param->src_master = 1;
1501 tx_param->dst_master = 0;
1502
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001503 dma->txconf.dst_maxburst = 16;
1504
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001505 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1506 rx_param->dma_dev = &dma_dev->dev;
1507 tx_param->dma_dev = &dma_dev->dev;
1508
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001509 dma->fn = byt_dma_filter;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001510 dma->rx_param = rx_param;
1511 dma->tx_param = tx_param;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001512
1513 ret = pci_default_setup(priv, board, port, idx);
1514 port->port.iotype = UPIO_MEM;
1515 port->port.type = PORT_16550A;
1516 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1517 port->port.set_termios = byt_set_termios;
1518 port->port.fifosize = 64;
1519 port->tx_loadsz = 64;
1520 port->dma = dma;
1521 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1522
1523 /* Disable Tx counter interrupts */
1524 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1525
1526 return ret;
1527}
1528
Andy Shevchenkof549e942015-02-23 16:24:43 +02001529#define INTEL_MID_UART_PS 0x30
1530#define INTEL_MID_UART_MUL 0x34
1531
1532static void intel_mid_set_termios_50M(struct uart_port *p,
1533 struct ktermios *termios,
1534 struct ktermios *old)
1535{
1536 unsigned int baud = tty_termios_baud_rate(termios);
1537 u32 ps, mul;
1538
1539 /*
1540 * The uart clk is 50Mhz, and the baud rate come from:
1541 * baud = 50M * MUL / (DIV * PS * DLAB)
1542 *
1543 * For those basic low baud rate we can get the direct
1544 * scalar from 2746800, like 115200 = 2746800/24. For those
1545 * higher baud rate, we handle them case by case, mainly by
1546 * adjusting the MUL/PS registers, and DIV register is kept
1547 * as default value 0x3d09 to make things simple.
1548 */
1549
1550 ps = 0x10;
1551
1552 switch (baud) {
1553 case 500000:
1554 case 1000000:
1555 case 1500000:
1556 case 3000000:
1557 mul = 0x3a98;
1558 p->uartclk = 48000000;
1559 break;
1560 case 2000000:
1561 case 4000000:
1562 mul = 0x2710;
1563 ps = 0x08;
1564 p->uartclk = 64000000;
1565 break;
1566 case 2500000:
1567 mul = 0x30d4;
1568 p->uartclk = 40000000;
1569 break;
1570 case 3500000:
1571 mul = 0x3345;
1572 ps = 0x0c;
1573 p->uartclk = 56000000;
1574 break;
1575 default:
1576 mul = 0x2400;
1577 p->uartclk = 29491200;
1578 }
1579
1580 writel(ps, p->membase + INTEL_MID_UART_PS); /* set PS */
1581 writel(mul, p->membase + INTEL_MID_UART_MUL); /* set MUL */
1582
1583 serial8250_do_set_termios(p, termios, old);
1584}
1585
1586static bool intel_mid_dma_filter(struct dma_chan *chan, void *param)
1587{
1588 struct hsu_dma_slave *s = param;
1589
1590 if (s->dma_dev != chan->device->dev || s->chan_id != chan->chan_id)
1591 return false;
1592
1593 chan->private = s;
1594 return true;
1595}
1596
1597static int intel_mid_serial_setup(struct serial_private *priv,
1598 const struct pciserial_board *board,
1599 struct uart_8250_port *port, int idx,
1600 int index, struct pci_dev *dma_dev)
1601{
1602 struct device *dev = port->port.dev;
1603 struct uart_8250_dma *dma;
1604 struct hsu_dma_slave *tx_param, *rx_param;
1605
1606 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
1607 if (!dma)
1608 return -ENOMEM;
1609
1610 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1611 if (!tx_param)
1612 return -ENOMEM;
1613
1614 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1615 if (!rx_param)
1616 return -ENOMEM;
1617
1618 rx_param->chan_id = index * 2 + 1;
1619 tx_param->chan_id = index * 2;
1620
1621 dma->rxconf.src_maxburst = 64;
1622 dma->txconf.dst_maxburst = 64;
1623
1624 rx_param->dma_dev = &dma_dev->dev;
1625 tx_param->dma_dev = &dma_dev->dev;
1626
1627 dma->fn = intel_mid_dma_filter;
1628 dma->rx_param = rx_param;
1629 dma->tx_param = tx_param;
1630
1631 port->port.type = PORT_16750;
1632 port->port.flags |= UPF_FIXED_PORT | UPF_FIXED_TYPE;
1633 port->dma = dma;
1634
1635 return pci_default_setup(priv, board, port, idx);
1636}
1637
1638#define PCI_DEVICE_ID_INTEL_PNW_UART1 0x081b
1639#define PCI_DEVICE_ID_INTEL_PNW_UART2 0x081c
1640#define PCI_DEVICE_ID_INTEL_PNW_UART3 0x081d
1641
1642static int pnw_serial_setup(struct serial_private *priv,
1643 const struct pciserial_board *board,
1644 struct uart_8250_port *port, int idx)
1645{
1646 struct pci_dev *pdev = priv->dev;
1647 struct pci_dev *dma_dev;
1648 int index;
1649
1650 switch (pdev->device) {
1651 case PCI_DEVICE_ID_INTEL_PNW_UART1:
1652 index = 0;
1653 break;
1654 case PCI_DEVICE_ID_INTEL_PNW_UART2:
1655 index = 1;
1656 break;
1657 case PCI_DEVICE_ID_INTEL_PNW_UART3:
1658 index = 2;
1659 break;
1660 default:
1661 return -EINVAL;
1662 }
1663
1664 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 3));
1665
1666 port->port.set_termios = intel_mid_set_termios_50M;
1667
1668 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1669}
1670
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001671static int
1672pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001673 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001674 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001675{
1676 return setup_port(priv, port, 2, idx * 8, 0);
1677}
1678
Stephen Hurdebebd492013-01-17 14:14:53 -08001679static int
1680pci_brcm_trumanage_setup(struct serial_private *priv,
1681 const struct pciserial_board *board,
1682 struct uart_8250_port *port, int idx)
1683{
1684 int ret = pci_default_setup(priv, board, port, idx);
1685
1686 port->port.type = PORT_BRCM_TRUMANAGE;
1687 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1688 return ret;
1689}
1690
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001691static int pci_fintek_setup(struct serial_private *priv,
1692 const struct pciserial_board *board,
1693 struct uart_8250_port *port, int idx)
1694{
1695 struct pci_dev *pdev = priv->dev;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001696 unsigned long iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001697 u8 config_base;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001698 u32 bar_data[3];
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001699
1700 /*
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001701 * Find each UARTs offset in PCI configuraion space
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001702 */
1703 switch (idx) {
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001704 case 0:
1705 config_base = 0x40;
1706 break;
1707 case 1:
1708 config_base = 0x48;
1709 break;
1710 case 2:
1711 config_base = 0x50;
1712 break;
1713 case 3:
1714 config_base = 0x58;
1715 break;
1716 case 4:
1717 config_base = 0x60;
1718 break;
1719 case 5:
1720 config_base = 0x68;
1721 break;
1722 case 6:
1723 config_base = 0x70;
1724 break;
1725 case 7:
1726 config_base = 0x78;
1727 break;
1728 case 8:
1729 config_base = 0x80;
1730 break;
1731 case 9:
1732 config_base = 0x88;
1733 break;
1734 case 10:
1735 config_base = 0x90;
1736 break;
1737 case 11:
1738 config_base = 0x98;
1739 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001740 default:
1741 /* Unknown number of ports, get out of here */
1742 return -EINVAL;
1743 }
1744
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001745 /* Get the io address dispatch from the BIOS */
1746 pci_read_config_dword(pdev, 0x24, &bar_data[0]);
1747 pci_read_config_dword(pdev, 0x20, &bar_data[1]);
1748 pci_read_config_dword(pdev, 0x1c, &bar_data[2]);
1749
1750 /* Calculate Real IO Port */
1751 iobase = (bar_data[idx/4] & 0xffffffe0) + (idx % 4) * 8;
1752
Peter Hung77002c62015-03-17 18:02:14 +08001753 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%lx config_base=0x%2x\n",
1754 __func__, idx, iobase, config_base);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001755
1756 /* Enable UART I/O port */
1757 pci_write_config_byte(pdev, config_base + 0x00, 0x01);
1758
1759 /* Select 128-byte FIFO and 8x FIFO threshold */
1760 pci_write_config_byte(pdev, config_base + 0x01, 0x33);
1761
1762 /* LSB UART */
1763 pci_write_config_byte(pdev, config_base + 0x04, (u8)(iobase & 0xff));
1764
1765 /* MSB UART */
1766 pci_write_config_byte(pdev, config_base + 0x05, (u8)((iobase & 0xff00) >> 8));
1767
1768 /* irq number, this usually fails, but the spec says to do it anyway. */
1769 pci_write_config_byte(pdev, config_base + 0x06, pdev->irq);
1770
1771 port->port.iotype = UPIO_PORT;
1772 port->port.iobase = iobase;
1773 port->port.mapbase = 0;
1774 port->port.membase = NULL;
1775 port->port.regshift = 0;
1776
1777 return 0;
1778}
1779
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001780static int skip_tx_en_setup(struct serial_private *priv,
1781 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001782 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001783{
Alan Cox2655a2c2012-07-12 12:59:50 +01001784 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001785 dev_dbg(&priv->dev->dev,
1786 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1787 priv->dev->vendor, priv->dev->device,
1788 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001789
1790 return pci_default_setup(priv, board, port, idx);
1791}
1792
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001793static void kt_handle_break(struct uart_port *p)
1794{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001795 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001796 /*
1797 * On receipt of a BI, serial device in Intel ME (Intel
1798 * management engine) needs to have its fifos cleared for sane
1799 * SOL (Serial Over Lan) output.
1800 */
1801 serial8250_clear_and_reinit_fifos(up);
1802}
1803
1804static unsigned int kt_serial_in(struct uart_port *p, int offset)
1805{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001806 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001807 unsigned int val;
1808
1809 /*
1810 * When the Intel ME (management engine) gets reset its serial
1811 * port registers could return 0 momentarily. Functions like
1812 * serial8250_console_write, read and save the IER, perform
1813 * some operation and then restore it. In order to avoid
1814 * setting IER register inadvertently to 0, if the value read
1815 * is 0, double check with ier value in uart_8250_port and use
1816 * that instead. up->ier should be the same value as what is
1817 * currently configured.
1818 */
1819 val = inb(p->iobase + offset);
1820 if (offset == UART_IER) {
1821 if (val == 0)
1822 val = up->ier;
1823 }
1824 return val;
1825}
1826
Dan Williamsbc02d152012-04-06 11:49:50 -07001827static int kt_serial_setup(struct serial_private *priv,
1828 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001829 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001830{
Alan Cox2655a2c2012-07-12 12:59:50 +01001831 port->port.flags |= UPF_BUG_THRE;
1832 port->port.serial_in = kt_serial_in;
1833 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001834 return skip_tx_en_setup(priv, board, port, idx);
1835}
1836
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001837static int pci_eg20t_init(struct pci_dev *dev)
1838{
1839#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1840 return -ENODEV;
1841#else
1842 return 0;
1843#endif
1844}
1845
Søren Holm06315342011-09-02 22:55:37 +02001846static int
1847pci_xr17c154_setup(struct serial_private *priv,
1848 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001849 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001850{
Alan Cox2655a2c2012-07-12 12:59:50 +01001851 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001852 return pci_default_setup(priv, board, port, idx);
1853}
1854
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001855static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001856pci_xr17v35x_setup(struct serial_private *priv,
1857 const struct pciserial_board *board,
1858 struct uart_8250_port *port, int idx)
1859{
1860 u8 __iomem *p;
1861
1862 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001863 if (p == NULL)
1864 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001865
1866 port->port.flags |= UPF_EXAR_EFR;
1867
1868 /*
1869 * Setup Multipurpose Input/Output pins.
1870 */
1871 if (idx == 0) {
1872 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1873 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1874 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1875 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1876 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1877 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1878 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1879 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1880 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1881 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1882 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1883 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1884 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001885 writeb(0x00, p + UART_EXAR_8XMODE);
1886 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1887 writeb(128, p + UART_EXAR_TXTRG);
1888 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001889 iounmap(p);
1890
1891 return pci_default_setup(priv, board, port, idx);
1892}
1893
Matt Schulte14faa8c2012-11-21 10:35:15 -06001894#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1895#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1896#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1897#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1898
1899static int
1900pci_fastcom335_setup(struct serial_private *priv,
1901 const struct pciserial_board *board,
1902 struct uart_8250_port *port, int idx)
1903{
1904 u8 __iomem *p;
1905
1906 p = pci_ioremap_bar(priv->dev, 0);
1907 if (p == NULL)
1908 return -ENOMEM;
1909
1910 port->port.flags |= UPF_EXAR_EFR;
1911
1912 /*
1913 * Setup Multipurpose Input/Output pins.
1914 */
1915 if (idx == 0) {
1916 switch (priv->dev->device) {
1917 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1918 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1919 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1920 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1921 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1922 break;
1923 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1924 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1925 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1926 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1927 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1928 break;
1929 }
1930 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1931 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1932 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1933 }
1934 writeb(0x00, p + UART_EXAR_8XMODE);
1935 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1936 writeb(32, p + UART_EXAR_TXTRG);
1937 writeb(32, p + UART_EXAR_RXTRG);
1938 iounmap(p);
1939
1940 return pci_default_setup(priv, board, port, idx);
1941}
1942
Matt Schultedc96efb2012-11-19 09:12:04 -06001943static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001944pci_wch_ch353_setup(struct serial_private *priv,
1945 const struct pciserial_board *board,
1946 struct uart_8250_port *port, int idx)
1947{
1948 port->port.flags |= UPF_FIXED_TYPE;
1949 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 return pci_default_setup(priv, board, port, idx);
1951}
1952
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001953static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001954pci_wch_ch38x_setup(struct serial_private *priv,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001955 const struct pciserial_board *board,
1956 struct uart_8250_port *port, int idx)
1957{
1958 port->port.flags |= UPF_FIXED_TYPE;
1959 port->port.type = PORT_16850;
1960 return pci_default_setup(priv, board, port, idx);
1961}
1962
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1964#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1965#define PCI_DEVICE_ID_OCTPRO 0x0001
1966#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1967#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1968#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1969#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001970#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1971#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001972#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001973#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001974#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001975#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1976#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001977#define PCI_DEVICE_ID_TITAN_200I 0x8028
1978#define PCI_DEVICE_ID_TITAN_400I 0x8048
1979#define PCI_DEVICE_ID_TITAN_800I 0x8088
1980#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1981#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1982#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1983#define PCI_DEVICE_ID_TITAN_100E 0xA010
1984#define PCI_DEVICE_ID_TITAN_200E 0xA012
1985#define PCI_DEVICE_ID_TITAN_400E 0xA013
1986#define PCI_DEVICE_ID_TITAN_800E 0xA014
1987#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1988#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001989#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001990#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1991#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1992#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1993#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001994#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001995#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001996#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001997#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001998#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001999#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01002000#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
2001#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002002#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01002003#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alan Cox66835492012-08-16 12:01:33 +01002004#define PCI_VENDOR_ID_AGESTAR 0x5372
2005#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01002006#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06002007#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
2008#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06002009#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08002010#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01002011#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002012#define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
Matt Schulte14faa8c2012-11-21 10:35:15 -06002013
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002014#define PCI_VENDOR_ID_SUNIX 0x1fd4
2015#define PCI_DEVICE_ID_SUNIX_1999 0x1999
2016
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002017#define PCIE_VENDOR_ID_WCH 0x1c00
2018#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002019#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07002021/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
2022#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00002023#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07002024
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025/*
2026 * Master list of serial port init/setup/exit quirks.
2027 * This does not describe the general nature of the port.
2028 * (ie, baud base, number and location of ports, etc)
2029 *
2030 * This list is ordered alphabetically by vendor then device.
2031 * Specific entries must come before more generic entries.
2032 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07002033static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002035 * ADDI-DATA GmbH communication cards <info@addi-data.com>
2036 */
2037 {
Ian Abbott086231f2013-07-16 16:14:39 +01002038 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01002039 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002040 .subvendor = PCI_ANY_ID,
2041 .subdevice = PCI_ANY_ID,
2042 .setup = addidata_apci7800_setup,
2043 },
2044 /*
Russell King61a116e2006-07-03 15:22:35 +01002045 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 * It is not clear whether this applies to all products.
2047 */
2048 {
2049 .vendor = PCI_VENDOR_ID_AFAVLAB,
2050 .device = PCI_ANY_ID,
2051 .subvendor = PCI_ANY_ID,
2052 .subdevice = PCI_ANY_ID,
2053 .setup = afavlab_setup,
2054 },
2055 /*
2056 * HP Diva
2057 */
2058 {
2059 .vendor = PCI_VENDOR_ID_HP,
2060 .device = PCI_DEVICE_ID_HP_DIVA,
2061 .subvendor = PCI_ANY_ID,
2062 .subdevice = PCI_ANY_ID,
2063 .init = pci_hp_diva_init,
2064 .setup = pci_hp_diva_setup,
2065 },
2066 /*
2067 * Intel
2068 */
2069 {
2070 .vendor = PCI_VENDOR_ID_INTEL,
2071 .device = PCI_DEVICE_ID_INTEL_80960_RP,
2072 .subvendor = 0xe4bf,
2073 .subdevice = PCI_ANY_ID,
2074 .init = pci_inteli960ni_init,
2075 .setup = pci_default_setup,
2076 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08002077 {
2078 .vendor = PCI_VENDOR_ID_INTEL,
2079 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
2080 .subvendor = PCI_ANY_ID,
2081 .subdevice = PCI_ANY_ID,
2082 .setup = skip_tx_en_setup,
2083 },
2084 {
2085 .vendor = PCI_VENDOR_ID_INTEL,
2086 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
2087 .subvendor = PCI_ANY_ID,
2088 .subdevice = PCI_ANY_ID,
2089 .setup = skip_tx_en_setup,
2090 },
2091 {
2092 .vendor = PCI_VENDOR_ID_INTEL,
2093 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
2094 .subvendor = PCI_ANY_ID,
2095 .subdevice = PCI_ANY_ID,
2096 .setup = skip_tx_en_setup,
2097 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002098 {
2099 .vendor = PCI_VENDOR_ID_INTEL,
2100 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
2101 .subvendor = PCI_ANY_ID,
2102 .subdevice = PCI_ANY_ID,
2103 .setup = ce4100_serial_setup,
2104 },
Dan Williamsbc02d152012-04-06 11:49:50 -07002105 {
2106 .vendor = PCI_VENDOR_ID_INTEL,
2107 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
2108 .subvendor = PCI_ANY_ID,
2109 .subdevice = PCI_ANY_ID,
2110 .setup = kt_serial_setup,
2111 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002112 {
2113 .vendor = PCI_VENDOR_ID_INTEL,
2114 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
2115 .subvendor = PCI_ANY_ID,
2116 .subdevice = PCI_ANY_ID,
2117 .setup = byt_serial_setup,
2118 },
2119 {
2120 .vendor = PCI_VENDOR_ID_INTEL,
2121 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
2122 .subvendor = PCI_ANY_ID,
2123 .subdevice = PCI_ANY_ID,
2124 .setup = byt_serial_setup,
2125 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002126 {
2127 .vendor = PCI_VENDOR_ID_INTEL,
Andy Shevchenkof549e942015-02-23 16:24:43 +02002128 .device = PCI_DEVICE_ID_INTEL_PNW_UART1,
2129 .subvendor = PCI_ANY_ID,
2130 .subdevice = PCI_ANY_ID,
2131 .setup = pnw_serial_setup,
2132 },
2133 {
2134 .vendor = PCI_VENDOR_ID_INTEL,
2135 .device = PCI_DEVICE_ID_INTEL_PNW_UART2,
2136 .subvendor = PCI_ANY_ID,
2137 .subdevice = PCI_ANY_ID,
2138 .setup = pnw_serial_setup,
2139 },
2140 {
2141 .vendor = PCI_VENDOR_ID_INTEL,
2142 .device = PCI_DEVICE_ID_INTEL_PNW_UART3,
2143 .subvendor = PCI_ANY_ID,
2144 .subdevice = PCI_ANY_ID,
2145 .setup = pnw_serial_setup,
2146 },
2147 {
2148 .vendor = PCI_VENDOR_ID_INTEL,
Alan Cox29897082014-08-19 20:29:23 +03002149 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
2150 .subvendor = PCI_ANY_ID,
2151 .subdevice = PCI_ANY_ID,
2152 .setup = byt_serial_setup,
2153 },
2154 {
2155 .vendor = PCI_VENDOR_ID_INTEL,
2156 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
2157 .subvendor = PCI_ANY_ID,
2158 .subdevice = PCI_ANY_ID,
2159 .setup = byt_serial_setup,
2160 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002162 * ITE
2163 */
2164 {
2165 .vendor = PCI_VENDOR_ID_ITE,
2166 .device = PCI_DEVICE_ID_ITE_8872,
2167 .subvendor = PCI_ANY_ID,
2168 .subdevice = PCI_ANY_ID,
2169 .init = pci_ite887x_init,
2170 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002171 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002172 },
2173 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002174 * National Instruments
2175 */
2176 {
2177 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01002178 .device = PCI_DEVICE_ID_NI_PCI23216,
2179 .subvendor = PCI_ANY_ID,
2180 .subdevice = PCI_ANY_ID,
2181 .init = pci_ni8420_init,
2182 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002183 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002184 },
2185 {
2186 .vendor = PCI_VENDOR_ID_NI,
2187 .device = PCI_DEVICE_ID_NI_PCI2328,
2188 .subvendor = PCI_ANY_ID,
2189 .subdevice = PCI_ANY_ID,
2190 .init = pci_ni8420_init,
2191 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002192 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002193 },
2194 {
2195 .vendor = PCI_VENDOR_ID_NI,
2196 .device = PCI_DEVICE_ID_NI_PCI2324,
2197 .subvendor = PCI_ANY_ID,
2198 .subdevice = PCI_ANY_ID,
2199 .init = pci_ni8420_init,
2200 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002201 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002202 },
2203 {
2204 .vendor = PCI_VENDOR_ID_NI,
2205 .device = PCI_DEVICE_ID_NI_PCI2322,
2206 .subvendor = PCI_ANY_ID,
2207 .subdevice = PCI_ANY_ID,
2208 .init = pci_ni8420_init,
2209 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002210 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002211 },
2212 {
2213 .vendor = PCI_VENDOR_ID_NI,
2214 .device = PCI_DEVICE_ID_NI_PCI2324I,
2215 .subvendor = PCI_ANY_ID,
2216 .subdevice = PCI_ANY_ID,
2217 .init = pci_ni8420_init,
2218 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002219 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002220 },
2221 {
2222 .vendor = PCI_VENDOR_ID_NI,
2223 .device = PCI_DEVICE_ID_NI_PCI2322I,
2224 .subvendor = PCI_ANY_ID,
2225 .subdevice = PCI_ANY_ID,
2226 .init = pci_ni8420_init,
2227 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002228 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002229 },
2230 {
2231 .vendor = PCI_VENDOR_ID_NI,
2232 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2233 .subvendor = PCI_ANY_ID,
2234 .subdevice = PCI_ANY_ID,
2235 .init = pci_ni8420_init,
2236 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002237 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002238 },
2239 {
2240 .vendor = PCI_VENDOR_ID_NI,
2241 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2242 .subvendor = PCI_ANY_ID,
2243 .subdevice = PCI_ANY_ID,
2244 .init = pci_ni8420_init,
2245 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002246 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002247 },
2248 {
2249 .vendor = PCI_VENDOR_ID_NI,
2250 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2251 .subvendor = PCI_ANY_ID,
2252 .subdevice = PCI_ANY_ID,
2253 .init = pci_ni8420_init,
2254 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002255 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002256 },
2257 {
2258 .vendor = PCI_VENDOR_ID_NI,
2259 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2260 .subvendor = PCI_ANY_ID,
2261 .subdevice = PCI_ANY_ID,
2262 .init = pci_ni8420_init,
2263 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002264 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002265 },
2266 {
2267 .vendor = PCI_VENDOR_ID_NI,
2268 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2269 .subvendor = PCI_ANY_ID,
2270 .subdevice = PCI_ANY_ID,
2271 .init = pci_ni8420_init,
2272 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002273 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002274 },
2275 {
2276 .vendor = PCI_VENDOR_ID_NI,
2277 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2278 .subvendor = PCI_ANY_ID,
2279 .subdevice = PCI_ANY_ID,
2280 .init = pci_ni8420_init,
2281 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002282 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002283 },
2284 {
2285 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002286 .device = PCI_ANY_ID,
2287 .subvendor = PCI_ANY_ID,
2288 .subdevice = PCI_ANY_ID,
2289 .init = pci_ni8430_init,
2290 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002291 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002292 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302293 /* Quatech */
2294 {
2295 .vendor = PCI_VENDOR_ID_QUATECH,
2296 .device = PCI_ANY_ID,
2297 .subvendor = PCI_ANY_ID,
2298 .subdevice = PCI_ANY_ID,
2299 .init = pci_quatech_init,
2300 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002301 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302302 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002303 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304 * Panacom
2305 */
2306 {
2307 .vendor = PCI_VENDOR_ID_PANACOM,
2308 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2309 .subvendor = PCI_ANY_ID,
2310 .subdevice = PCI_ANY_ID,
2311 .init = pci_plx9050_init,
2312 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002313 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002314 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315 {
2316 .vendor = PCI_VENDOR_ID_PANACOM,
2317 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2318 .subvendor = PCI_ANY_ID,
2319 .subdevice = PCI_ANY_ID,
2320 .init = pci_plx9050_init,
2321 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002322 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 },
2324 /*
Angelo Butti94341472013-10-15 22:41:10 +03002325 * Pericom
2326 */
2327 {
2328 .vendor = 0x12d8,
2329 .device = 0x7952,
2330 .subvendor = PCI_ANY_ID,
2331 .subdevice = PCI_ANY_ID,
2332 .setup = pci_pericom_setup,
2333 },
2334 {
2335 .vendor = 0x12d8,
2336 .device = 0x7954,
2337 .subvendor = PCI_ANY_ID,
2338 .subdevice = PCI_ANY_ID,
2339 .setup = pci_pericom_setup,
2340 },
2341 {
2342 .vendor = 0x12d8,
2343 .device = 0x7958,
2344 .subvendor = PCI_ANY_ID,
2345 .subdevice = PCI_ANY_ID,
2346 .setup = pci_pericom_setup,
2347 },
2348
2349 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 * PLX
2351 */
2352 {
2353 .vendor = PCI_VENDOR_ID_PLX,
2354 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002355 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2356 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2357 .init = pci_plx9050_init,
2358 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002359 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002360 },
2361 {
2362 .vendor = PCI_VENDOR_ID_PLX,
2363 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2365 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2366 .init = pci_plx9050_init,
2367 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002368 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 },
2370 {
2371 .vendor = PCI_VENDOR_ID_PLX,
2372 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2373 .subvendor = PCI_VENDOR_ID_PLX,
2374 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2375 .init = pci_plx9050_init,
2376 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002377 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378 },
2379 /*
2380 * SBS Technologies, Inc., PMC-OCTALPRO 232
2381 */
2382 {
2383 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2384 .device = PCI_DEVICE_ID_OCTPRO,
2385 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2386 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2387 .init = sbs_init,
2388 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002389 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390 },
2391 /*
2392 * SBS Technologies, Inc., PMC-OCTALPRO 422
2393 */
2394 {
2395 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2396 .device = PCI_DEVICE_ID_OCTPRO,
2397 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2398 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2399 .init = sbs_init,
2400 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002401 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 },
2403 /*
2404 * SBS Technologies, Inc., P-Octal 232
2405 */
2406 {
2407 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2408 .device = PCI_DEVICE_ID_OCTPRO,
2409 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2410 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2411 .init = sbs_init,
2412 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002413 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 },
2415 /*
2416 * SBS Technologies, Inc., P-Octal 422
2417 */
2418 {
2419 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2420 .device = PCI_DEVICE_ID_OCTPRO,
2421 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2422 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2423 .init = sbs_init,
2424 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002425 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 /*
Russell King61a116e2006-07-03 15:22:35 +01002428 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 */
2430 {
2431 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002432 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 .subvendor = PCI_ANY_ID,
2434 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002435 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002436 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 },
2438 /*
2439 * Titan cards
2440 */
2441 {
2442 .vendor = PCI_VENDOR_ID_TITAN,
2443 .device = PCI_DEVICE_ID_TITAN_400L,
2444 .subvendor = PCI_ANY_ID,
2445 .subdevice = PCI_ANY_ID,
2446 .setup = titan_400l_800l_setup,
2447 },
2448 {
2449 .vendor = PCI_VENDOR_ID_TITAN,
2450 .device = PCI_DEVICE_ID_TITAN_800L,
2451 .subvendor = PCI_ANY_ID,
2452 .subdevice = PCI_ANY_ID,
2453 .setup = titan_400l_800l_setup,
2454 },
2455 /*
2456 * Timedia cards
2457 */
2458 {
2459 .vendor = PCI_VENDOR_ID_TIMEDIA,
2460 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2461 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2462 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002463 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 .init = pci_timedia_init,
2465 .setup = pci_timedia_setup,
2466 },
2467 {
2468 .vendor = PCI_VENDOR_ID_TIMEDIA,
2469 .device = PCI_ANY_ID,
2470 .subvendor = PCI_ANY_ID,
2471 .subdevice = PCI_ANY_ID,
2472 .setup = pci_timedia_setup,
2473 },
2474 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002475 * SUNIX (Timedia) cards
2476 * Do not "probe" for these cards as there is at least one combination
2477 * card that should be handled by parport_pc that doesn't match the
2478 * rule in pci_timedia_probe.
2479 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2480 * There are some boards with part number SER5037AL that report
2481 * subdevice ID 0x0002.
2482 */
2483 {
2484 .vendor = PCI_VENDOR_ID_SUNIX,
2485 .device = PCI_DEVICE_ID_SUNIX_1999,
2486 .subvendor = PCI_VENDOR_ID_SUNIX,
2487 .subdevice = PCI_ANY_ID,
2488 .init = pci_timedia_init,
2489 .setup = pci_timedia_setup,
2490 },
2491 /*
Søren Holm06315342011-09-02 22:55:37 +02002492 * Exar cards
2493 */
2494 {
2495 .vendor = PCI_VENDOR_ID_EXAR,
2496 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2497 .subvendor = PCI_ANY_ID,
2498 .subdevice = PCI_ANY_ID,
2499 .setup = pci_xr17c154_setup,
2500 },
2501 {
2502 .vendor = PCI_VENDOR_ID_EXAR,
2503 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2504 .subvendor = PCI_ANY_ID,
2505 .subdevice = PCI_ANY_ID,
2506 .setup = pci_xr17c154_setup,
2507 },
2508 {
2509 .vendor = PCI_VENDOR_ID_EXAR,
2510 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2511 .subvendor = PCI_ANY_ID,
2512 .subdevice = PCI_ANY_ID,
2513 .setup = pci_xr17c154_setup,
2514 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002515 {
2516 .vendor = PCI_VENDOR_ID_EXAR,
2517 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2518 .subvendor = PCI_ANY_ID,
2519 .subdevice = PCI_ANY_ID,
2520 .setup = pci_xr17v35x_setup,
2521 },
2522 {
2523 .vendor = PCI_VENDOR_ID_EXAR,
2524 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2525 .subvendor = PCI_ANY_ID,
2526 .subdevice = PCI_ANY_ID,
2527 .setup = pci_xr17v35x_setup,
2528 },
2529 {
2530 .vendor = PCI_VENDOR_ID_EXAR,
2531 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2532 .subvendor = PCI_ANY_ID,
2533 .subdevice = PCI_ANY_ID,
2534 .setup = pci_xr17v35x_setup,
2535 },
Søren Holm06315342011-09-02 22:55:37 +02002536 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 * Xircom cards
2538 */
2539 {
2540 .vendor = PCI_VENDOR_ID_XIRCOM,
2541 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2542 .subvendor = PCI_ANY_ID,
2543 .subdevice = PCI_ANY_ID,
2544 .init = pci_xircom_init,
2545 .setup = pci_default_setup,
2546 },
2547 /*
Russell King61a116e2006-07-03 15:22:35 +01002548 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 */
2550 {
2551 .vendor = PCI_VENDOR_ID_NETMOS,
2552 .device = PCI_ANY_ID,
2553 .subvendor = PCI_ANY_ID,
2554 .subdevice = PCI_ANY_ID,
2555 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002556 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557 },
2558 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002559 * EndRun Technologies
2560 */
2561 {
2562 .vendor = PCI_VENDOR_ID_ENDRUN,
2563 .device = PCI_ANY_ID,
2564 .subvendor = PCI_ANY_ID,
2565 .subdevice = PCI_ANY_ID,
2566 .init = pci_endrun_init,
2567 .setup = pci_default_setup,
2568 },
2569 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002570 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002571 */
2572 {
2573 .vendor = PCI_VENDOR_ID_OXSEMI,
2574 .device = PCI_ANY_ID,
2575 .subvendor = PCI_ANY_ID,
2576 .subdevice = PCI_ANY_ID,
2577 .init = pci_oxsemi_tornado_init,
2578 .setup = pci_default_setup,
2579 },
2580 {
2581 .vendor = PCI_VENDOR_ID_MAINPINE,
2582 .device = PCI_ANY_ID,
2583 .subvendor = PCI_ANY_ID,
2584 .subdevice = PCI_ANY_ID,
2585 .init = pci_oxsemi_tornado_init,
2586 .setup = pci_default_setup,
2587 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002588 {
2589 .vendor = PCI_VENDOR_ID_DIGI,
2590 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2591 .subvendor = PCI_SUBVENDOR_ID_IBM,
2592 .subdevice = PCI_ANY_ID,
2593 .init = pci_oxsemi_tornado_init,
2594 .setup = pci_default_setup,
2595 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002596 {
2597 .vendor = PCI_VENDOR_ID_INTEL,
2598 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002599 .subvendor = PCI_ANY_ID,
2600 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002601 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002602 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002603 },
2604 {
2605 .vendor = PCI_VENDOR_ID_INTEL,
2606 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002607 .subvendor = PCI_ANY_ID,
2608 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002609 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002610 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002611 },
2612 {
2613 .vendor = PCI_VENDOR_ID_INTEL,
2614 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002615 .subvendor = PCI_ANY_ID,
2616 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002617 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002618 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002619 },
2620 {
2621 .vendor = PCI_VENDOR_ID_INTEL,
2622 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002623 .subvendor = PCI_ANY_ID,
2624 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002625 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002626 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002627 },
2628 {
2629 .vendor = 0x10DB,
2630 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002631 .subvendor = PCI_ANY_ID,
2632 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002633 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002634 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002635 },
2636 {
2637 .vendor = 0x10DB,
2638 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002639 .subvendor = PCI_ANY_ID,
2640 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002641 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002642 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002643 },
2644 {
2645 .vendor = 0x10DB,
2646 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002647 .subvendor = PCI_ANY_ID,
2648 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002649 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002650 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002651 },
2652 {
2653 .vendor = 0x10DB,
2654 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002655 .subvendor = PCI_ANY_ID,
2656 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002657 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002658 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002659 },
2660 {
2661 .vendor = 0x10DB,
2662 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002663 .subvendor = PCI_ANY_ID,
2664 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002665 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002666 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002667 },
Russell King9f2a0362009-01-02 13:44:20 +00002668 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002669 * Cronyx Omega PCI (PLX-chip based)
2670 */
2671 {
2672 .vendor = PCI_VENDOR_ID_PLX,
2673 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2674 .subvendor = PCI_ANY_ID,
2675 .subdevice = PCI_ANY_ID,
2676 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002677 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002678 /* WCH CH353 1S1P card (16550 clone) */
2679 {
2680 .vendor = PCI_VENDOR_ID_WCH,
2681 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2682 .subvendor = PCI_ANY_ID,
2683 .subdevice = PCI_ANY_ID,
2684 .setup = pci_wch_ch353_setup,
2685 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002686 /* WCH CH353 2S1P card (16550 clone) */
2687 {
Alan Cox27788c52012-09-04 16:21:06 +01002688 .vendor = PCI_VENDOR_ID_WCH,
2689 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2690 .subvendor = PCI_ANY_ID,
2691 .subdevice = PCI_ANY_ID,
2692 .setup = pci_wch_ch353_setup,
2693 },
2694 /* WCH CH353 4S card (16550 clone) */
2695 {
2696 .vendor = PCI_VENDOR_ID_WCH,
2697 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2698 .subvendor = PCI_ANY_ID,
2699 .subdevice = PCI_ANY_ID,
2700 .setup = pci_wch_ch353_setup,
2701 },
2702 /* WCH CH353 2S1PF card (16550 clone) */
2703 {
2704 .vendor = PCI_VENDOR_ID_WCH,
2705 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2706 .subvendor = PCI_ANY_ID,
2707 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002708 .setup = pci_wch_ch353_setup,
2709 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002710 /* WCH CH352 2S card (16550 clone) */
2711 {
2712 .vendor = PCI_VENDOR_ID_WCH,
2713 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2714 .subvendor = PCI_ANY_ID,
2715 .subdevice = PCI_ANY_ID,
2716 .setup = pci_wch_ch353_setup,
2717 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002718 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002719 {
2720 .vendor = PCIE_VENDOR_ID_WCH,
2721 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2722 .subvendor = PCI_ANY_ID,
2723 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002724 .setup = pci_wch_ch38x_setup,
2725 },
2726 /* WCH CH384 4S card (16850 clone) */
2727 {
2728 .vendor = PCIE_VENDOR_ID_WCH,
2729 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2730 .subvendor = PCI_ANY_ID,
2731 .subdevice = PCI_ANY_ID,
2732 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002733 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002734 /*
2735 * ASIX devices with FIFO bug
2736 */
2737 {
2738 .vendor = PCI_VENDOR_ID_ASIX,
2739 .device = PCI_ANY_ID,
2740 .subvendor = PCI_ANY_ID,
2741 .subdevice = PCI_ANY_ID,
2742 .setup = pci_asix_setup,
2743 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002744 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002745 * Commtech, Inc. Fastcom adapters
2746 *
2747 */
2748 {
2749 .vendor = PCI_VENDOR_ID_COMMTECH,
2750 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2751 .subvendor = PCI_ANY_ID,
2752 .subdevice = PCI_ANY_ID,
2753 .setup = pci_fastcom335_setup,
2754 },
2755 {
2756 .vendor = PCI_VENDOR_ID_COMMTECH,
2757 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2758 .subvendor = PCI_ANY_ID,
2759 .subdevice = PCI_ANY_ID,
2760 .setup = pci_fastcom335_setup,
2761 },
2762 {
2763 .vendor = PCI_VENDOR_ID_COMMTECH,
2764 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2765 .subvendor = PCI_ANY_ID,
2766 .subdevice = PCI_ANY_ID,
2767 .setup = pci_fastcom335_setup,
2768 },
2769 {
2770 .vendor = PCI_VENDOR_ID_COMMTECH,
2771 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2772 .subvendor = PCI_ANY_ID,
2773 .subdevice = PCI_ANY_ID,
2774 .setup = pci_fastcom335_setup,
2775 },
2776 {
2777 .vendor = PCI_VENDOR_ID_COMMTECH,
2778 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2779 .subvendor = PCI_ANY_ID,
2780 .subdevice = PCI_ANY_ID,
2781 .setup = pci_xr17v35x_setup,
2782 },
2783 {
2784 .vendor = PCI_VENDOR_ID_COMMTECH,
2785 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2786 .subvendor = PCI_ANY_ID,
2787 .subdevice = PCI_ANY_ID,
2788 .setup = pci_xr17v35x_setup,
2789 },
2790 {
2791 .vendor = PCI_VENDOR_ID_COMMTECH,
2792 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2793 .subvendor = PCI_ANY_ID,
2794 .subdevice = PCI_ANY_ID,
2795 .setup = pci_xr17v35x_setup,
2796 },
2797 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002798 * Broadcom TruManage (NetXtreme)
2799 */
2800 {
2801 .vendor = PCI_VENDOR_ID_BROADCOM,
2802 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2803 .subvendor = PCI_ANY_ID,
2804 .subdevice = PCI_ANY_ID,
2805 .setup = pci_brcm_trumanage_setup,
2806 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002807 {
2808 .vendor = 0x1c29,
2809 .device = 0x1104,
2810 .subvendor = PCI_ANY_ID,
2811 .subdevice = PCI_ANY_ID,
2812 .setup = pci_fintek_setup,
2813 },
2814 {
2815 .vendor = 0x1c29,
2816 .device = 0x1108,
2817 .subvendor = PCI_ANY_ID,
2818 .subdevice = PCI_ANY_ID,
2819 .setup = pci_fintek_setup,
2820 },
2821 {
2822 .vendor = 0x1c29,
2823 .device = 0x1112,
2824 .subvendor = PCI_ANY_ID,
2825 .subdevice = PCI_ANY_ID,
2826 .setup = pci_fintek_setup,
2827 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002828
2829 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002830 * Default "match everything" terminator entry
2831 */
2832 {
2833 .vendor = PCI_ANY_ID,
2834 .device = PCI_ANY_ID,
2835 .subvendor = PCI_ANY_ID,
2836 .subdevice = PCI_ANY_ID,
2837 .setup = pci_default_setup,
2838 }
2839};
2840
2841static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2842{
2843 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2844}
2845
2846static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2847{
2848 struct pci_serial_quirk *quirk;
2849
2850 for (quirk = pci_serial_quirks; ; quirk++)
2851 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2852 quirk_id_matches(quirk->device, dev->device) &&
2853 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2854 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002855 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 return quirk;
2857}
2858
Andrew Mortondd68e882006-01-05 10:55:26 +00002859static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002860 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861{
2862 if (board->flags & FL_NOIRQ)
2863 return 0;
2864 else
2865 return dev->irq;
2866}
2867
2868/*
2869 * This is the configuration table for all of the PCI serial boards
2870 * which we support. It is directly indexed by the pci_board_num_t enum
2871 * value, which is encoded in the pci_device_id PCI probe table's
2872 * driver_data member.
2873 *
2874 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002875 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002877 * bn = PCI BAR number
2878 * bt = Index using PCI BARs
2879 * n = number of serial ports
2880 * baud = baud rate
2881 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002883 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002884 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885 * Please note: in theory if n = 1, _bt infix should make no difference.
2886 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2887 */
2888enum pci_board_num_t {
2889 pbn_default = 0,
2890
2891 pbn_b0_1_115200,
2892 pbn_b0_2_115200,
2893 pbn_b0_4_115200,
2894 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002895 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896
2897 pbn_b0_1_921600,
2898 pbn_b0_2_921600,
2899 pbn_b0_4_921600,
2900
David Ransondb1de152005-07-27 11:43:55 -07002901 pbn_b0_2_1130000,
2902
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002903 pbn_b0_4_1152000,
2904
Matt Schulte14faa8c2012-11-21 10:35:15 -06002905 pbn_b0_2_1152000_200,
2906 pbn_b0_4_1152000_200,
2907 pbn_b0_8_1152000_200,
2908
Gareth Howlett26e92862006-01-04 17:00:42 +00002909 pbn_b0_2_1843200,
2910 pbn_b0_4_1843200,
2911
2912 pbn_b0_2_1843200_200,
2913 pbn_b0_4_1843200_200,
2914 pbn_b0_8_1843200_200,
2915
Lee Howard7106b4e2008-10-21 13:48:58 +01002916 pbn_b0_1_4000000,
2917
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 pbn_b0_bt_1_115200,
2919 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002920 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 pbn_b0_bt_8_115200,
2922
2923 pbn_b0_bt_1_460800,
2924 pbn_b0_bt_2_460800,
2925 pbn_b0_bt_4_460800,
2926
2927 pbn_b0_bt_1_921600,
2928 pbn_b0_bt_2_921600,
2929 pbn_b0_bt_4_921600,
2930 pbn_b0_bt_8_921600,
2931
2932 pbn_b1_1_115200,
2933 pbn_b1_2_115200,
2934 pbn_b1_4_115200,
2935 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002936 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
2938 pbn_b1_1_921600,
2939 pbn_b1_2_921600,
2940 pbn_b1_4_921600,
2941 pbn_b1_8_921600,
2942
Gareth Howlett26e92862006-01-04 17:00:42 +00002943 pbn_b1_2_1250000,
2944
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002945 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002946 pbn_b1_bt_2_115200,
2947 pbn_b1_bt_4_115200,
2948
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 pbn_b1_bt_2_921600,
2950
2951 pbn_b1_1_1382400,
2952 pbn_b1_2_1382400,
2953 pbn_b1_4_1382400,
2954 pbn_b1_8_1382400,
2955
2956 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002957 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002958 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959 pbn_b2_8_115200,
2960
2961 pbn_b2_1_460800,
2962 pbn_b2_4_460800,
2963 pbn_b2_8_460800,
2964 pbn_b2_16_460800,
2965
2966 pbn_b2_1_921600,
2967 pbn_b2_4_921600,
2968 pbn_b2_8_921600,
2969
Lytochkin Borise8470032010-07-26 10:02:26 +04002970 pbn_b2_8_1152000,
2971
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972 pbn_b2_bt_1_115200,
2973 pbn_b2_bt_2_115200,
2974 pbn_b2_bt_4_115200,
2975
2976 pbn_b2_bt_2_921600,
2977 pbn_b2_bt_4_921600,
2978
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002979 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980 pbn_b3_4_115200,
2981 pbn_b3_8_115200,
2982
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002983 pbn_b4_bt_2_921600,
2984 pbn_b4_bt_4_921600,
2985 pbn_b4_bt_8_921600,
2986
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 /*
2988 * Board-specific versions.
2989 */
2990 pbn_panacom,
2991 pbn_panacom2,
2992 pbn_panacom4,
2993 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002994 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002996 pbn_oxsemi_1_4000000,
2997 pbn_oxsemi_2_4000000,
2998 pbn_oxsemi_4_4000000,
2999 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000 pbn_intel_i960,
3001 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002 pbn_computone_4,
3003 pbn_computone_6,
3004 pbn_computone_8,
3005 pbn_sbsxrsio,
3006 pbn_exar_XR17C152,
3007 pbn_exar_XR17C154,
3008 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06003009 pbn_exar_XR17V352,
3010 pbn_exar_XR17V354,
3011 pbn_exar_XR17V358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003012 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07003013 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003014 pbn_ni8430_2,
3015 pbn_ni8430_4,
3016 pbn_ni8430_8,
3017 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003018 pbn_ADDIDATA_PCIe_1_3906250,
3019 pbn_ADDIDATA_PCIe_2_3906250,
3020 pbn_ADDIDATA_PCIe_4_3906250,
3021 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003022 pbn_ce4100_1_115200,
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003023 pbn_byt,
Andy Shevchenkof549e942015-02-23 16:24:43 +02003024 pbn_pnw,
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003025 pbn_qrk,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003026 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02003027 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08003028 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003029 pbn_fintek_4,
3030 pbn_fintek_8,
3031 pbn_fintek_12,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003032 pbn_wch384_4,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033};
3034
3035/*
3036 * uart_offset - the space between channels
3037 * reg_shift - describes how the UART registers are mapped
3038 * to PCI memory by the card.
3039 * For example IER register on SBS, Inc. PMC-OctPro is located at
3040 * offset 0x10 from the UART base, while UART_IER is defined as 1
3041 * in include/linux/serial_reg.h,
3042 * see first lines of serial_in() and serial_out() in 8250.c
3043*/
3044
Bill Pembertonde88b342012-11-19 13:24:32 -05003045static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046 [pbn_default] = {
3047 .flags = FL_BASE0,
3048 .num_ports = 1,
3049 .base_baud = 115200,
3050 .uart_offset = 8,
3051 },
3052 [pbn_b0_1_115200] = {
3053 .flags = FL_BASE0,
3054 .num_ports = 1,
3055 .base_baud = 115200,
3056 .uart_offset = 8,
3057 },
3058 [pbn_b0_2_115200] = {
3059 .flags = FL_BASE0,
3060 .num_ports = 2,
3061 .base_baud = 115200,
3062 .uart_offset = 8,
3063 },
3064 [pbn_b0_4_115200] = {
3065 .flags = FL_BASE0,
3066 .num_ports = 4,
3067 .base_baud = 115200,
3068 .uart_offset = 8,
3069 },
3070 [pbn_b0_5_115200] = {
3071 .flags = FL_BASE0,
3072 .num_ports = 5,
3073 .base_baud = 115200,
3074 .uart_offset = 8,
3075 },
Alan Coxbf0df632007-10-16 01:24:00 -07003076 [pbn_b0_8_115200] = {
3077 .flags = FL_BASE0,
3078 .num_ports = 8,
3079 .base_baud = 115200,
3080 .uart_offset = 8,
3081 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082 [pbn_b0_1_921600] = {
3083 .flags = FL_BASE0,
3084 .num_ports = 1,
3085 .base_baud = 921600,
3086 .uart_offset = 8,
3087 },
3088 [pbn_b0_2_921600] = {
3089 .flags = FL_BASE0,
3090 .num_ports = 2,
3091 .base_baud = 921600,
3092 .uart_offset = 8,
3093 },
3094 [pbn_b0_4_921600] = {
3095 .flags = FL_BASE0,
3096 .num_ports = 4,
3097 .base_baud = 921600,
3098 .uart_offset = 8,
3099 },
David Ransondb1de152005-07-27 11:43:55 -07003100
3101 [pbn_b0_2_1130000] = {
3102 .flags = FL_BASE0,
3103 .num_ports = 2,
3104 .base_baud = 1130000,
3105 .uart_offset = 8,
3106 },
3107
Andrey Paninfbc0dc02005-07-18 11:38:09 +01003108 [pbn_b0_4_1152000] = {
3109 .flags = FL_BASE0,
3110 .num_ports = 4,
3111 .base_baud = 1152000,
3112 .uart_offset = 8,
3113 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114
Matt Schulte14faa8c2012-11-21 10:35:15 -06003115 [pbn_b0_2_1152000_200] = {
3116 .flags = FL_BASE0,
3117 .num_ports = 2,
3118 .base_baud = 1152000,
3119 .uart_offset = 0x200,
3120 },
3121
3122 [pbn_b0_4_1152000_200] = {
3123 .flags = FL_BASE0,
3124 .num_ports = 4,
3125 .base_baud = 1152000,
3126 .uart_offset = 0x200,
3127 },
3128
3129 [pbn_b0_8_1152000_200] = {
3130 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06003131 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06003132 .base_baud = 1152000,
3133 .uart_offset = 0x200,
3134 },
3135
Gareth Howlett26e92862006-01-04 17:00:42 +00003136 [pbn_b0_2_1843200] = {
3137 .flags = FL_BASE0,
3138 .num_ports = 2,
3139 .base_baud = 1843200,
3140 .uart_offset = 8,
3141 },
3142 [pbn_b0_4_1843200] = {
3143 .flags = FL_BASE0,
3144 .num_ports = 4,
3145 .base_baud = 1843200,
3146 .uart_offset = 8,
3147 },
3148
3149 [pbn_b0_2_1843200_200] = {
3150 .flags = FL_BASE0,
3151 .num_ports = 2,
3152 .base_baud = 1843200,
3153 .uart_offset = 0x200,
3154 },
3155 [pbn_b0_4_1843200_200] = {
3156 .flags = FL_BASE0,
3157 .num_ports = 4,
3158 .base_baud = 1843200,
3159 .uart_offset = 0x200,
3160 },
3161 [pbn_b0_8_1843200_200] = {
3162 .flags = FL_BASE0,
3163 .num_ports = 8,
3164 .base_baud = 1843200,
3165 .uart_offset = 0x200,
3166 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003167 [pbn_b0_1_4000000] = {
3168 .flags = FL_BASE0,
3169 .num_ports = 1,
3170 .base_baud = 4000000,
3171 .uart_offset = 8,
3172 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003173
Linus Torvalds1da177e2005-04-16 15:20:36 -07003174 [pbn_b0_bt_1_115200] = {
3175 .flags = FL_BASE0|FL_BASE_BARS,
3176 .num_ports = 1,
3177 .base_baud = 115200,
3178 .uart_offset = 8,
3179 },
3180 [pbn_b0_bt_2_115200] = {
3181 .flags = FL_BASE0|FL_BASE_BARS,
3182 .num_ports = 2,
3183 .base_baud = 115200,
3184 .uart_offset = 8,
3185 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003186 [pbn_b0_bt_4_115200] = {
3187 .flags = FL_BASE0|FL_BASE_BARS,
3188 .num_ports = 4,
3189 .base_baud = 115200,
3190 .uart_offset = 8,
3191 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003192 [pbn_b0_bt_8_115200] = {
3193 .flags = FL_BASE0|FL_BASE_BARS,
3194 .num_ports = 8,
3195 .base_baud = 115200,
3196 .uart_offset = 8,
3197 },
3198
3199 [pbn_b0_bt_1_460800] = {
3200 .flags = FL_BASE0|FL_BASE_BARS,
3201 .num_ports = 1,
3202 .base_baud = 460800,
3203 .uart_offset = 8,
3204 },
3205 [pbn_b0_bt_2_460800] = {
3206 .flags = FL_BASE0|FL_BASE_BARS,
3207 .num_ports = 2,
3208 .base_baud = 460800,
3209 .uart_offset = 8,
3210 },
3211 [pbn_b0_bt_4_460800] = {
3212 .flags = FL_BASE0|FL_BASE_BARS,
3213 .num_ports = 4,
3214 .base_baud = 460800,
3215 .uart_offset = 8,
3216 },
3217
3218 [pbn_b0_bt_1_921600] = {
3219 .flags = FL_BASE0|FL_BASE_BARS,
3220 .num_ports = 1,
3221 .base_baud = 921600,
3222 .uart_offset = 8,
3223 },
3224 [pbn_b0_bt_2_921600] = {
3225 .flags = FL_BASE0|FL_BASE_BARS,
3226 .num_ports = 2,
3227 .base_baud = 921600,
3228 .uart_offset = 8,
3229 },
3230 [pbn_b0_bt_4_921600] = {
3231 .flags = FL_BASE0|FL_BASE_BARS,
3232 .num_ports = 4,
3233 .base_baud = 921600,
3234 .uart_offset = 8,
3235 },
3236 [pbn_b0_bt_8_921600] = {
3237 .flags = FL_BASE0|FL_BASE_BARS,
3238 .num_ports = 8,
3239 .base_baud = 921600,
3240 .uart_offset = 8,
3241 },
3242
3243 [pbn_b1_1_115200] = {
3244 .flags = FL_BASE1,
3245 .num_ports = 1,
3246 .base_baud = 115200,
3247 .uart_offset = 8,
3248 },
3249 [pbn_b1_2_115200] = {
3250 .flags = FL_BASE1,
3251 .num_ports = 2,
3252 .base_baud = 115200,
3253 .uart_offset = 8,
3254 },
3255 [pbn_b1_4_115200] = {
3256 .flags = FL_BASE1,
3257 .num_ports = 4,
3258 .base_baud = 115200,
3259 .uart_offset = 8,
3260 },
3261 [pbn_b1_8_115200] = {
3262 .flags = FL_BASE1,
3263 .num_ports = 8,
3264 .base_baud = 115200,
3265 .uart_offset = 8,
3266 },
Will Page04bf7e72009-04-06 17:32:15 +01003267 [pbn_b1_16_115200] = {
3268 .flags = FL_BASE1,
3269 .num_ports = 16,
3270 .base_baud = 115200,
3271 .uart_offset = 8,
3272 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273
3274 [pbn_b1_1_921600] = {
3275 .flags = FL_BASE1,
3276 .num_ports = 1,
3277 .base_baud = 921600,
3278 .uart_offset = 8,
3279 },
3280 [pbn_b1_2_921600] = {
3281 .flags = FL_BASE1,
3282 .num_ports = 2,
3283 .base_baud = 921600,
3284 .uart_offset = 8,
3285 },
3286 [pbn_b1_4_921600] = {
3287 .flags = FL_BASE1,
3288 .num_ports = 4,
3289 .base_baud = 921600,
3290 .uart_offset = 8,
3291 },
3292 [pbn_b1_8_921600] = {
3293 .flags = FL_BASE1,
3294 .num_ports = 8,
3295 .base_baud = 921600,
3296 .uart_offset = 8,
3297 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003298 [pbn_b1_2_1250000] = {
3299 .flags = FL_BASE1,
3300 .num_ports = 2,
3301 .base_baud = 1250000,
3302 .uart_offset = 8,
3303 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003305 [pbn_b1_bt_1_115200] = {
3306 .flags = FL_BASE1|FL_BASE_BARS,
3307 .num_ports = 1,
3308 .base_baud = 115200,
3309 .uart_offset = 8,
3310 },
Will Page04bf7e72009-04-06 17:32:15 +01003311 [pbn_b1_bt_2_115200] = {
3312 .flags = FL_BASE1|FL_BASE_BARS,
3313 .num_ports = 2,
3314 .base_baud = 115200,
3315 .uart_offset = 8,
3316 },
3317 [pbn_b1_bt_4_115200] = {
3318 .flags = FL_BASE1|FL_BASE_BARS,
3319 .num_ports = 4,
3320 .base_baud = 115200,
3321 .uart_offset = 8,
3322 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003323
Linus Torvalds1da177e2005-04-16 15:20:36 -07003324 [pbn_b1_bt_2_921600] = {
3325 .flags = FL_BASE1|FL_BASE_BARS,
3326 .num_ports = 2,
3327 .base_baud = 921600,
3328 .uart_offset = 8,
3329 },
3330
3331 [pbn_b1_1_1382400] = {
3332 .flags = FL_BASE1,
3333 .num_ports = 1,
3334 .base_baud = 1382400,
3335 .uart_offset = 8,
3336 },
3337 [pbn_b1_2_1382400] = {
3338 .flags = FL_BASE1,
3339 .num_ports = 2,
3340 .base_baud = 1382400,
3341 .uart_offset = 8,
3342 },
3343 [pbn_b1_4_1382400] = {
3344 .flags = FL_BASE1,
3345 .num_ports = 4,
3346 .base_baud = 1382400,
3347 .uart_offset = 8,
3348 },
3349 [pbn_b1_8_1382400] = {
3350 .flags = FL_BASE1,
3351 .num_ports = 8,
3352 .base_baud = 1382400,
3353 .uart_offset = 8,
3354 },
3355
3356 [pbn_b2_1_115200] = {
3357 .flags = FL_BASE2,
3358 .num_ports = 1,
3359 .base_baud = 115200,
3360 .uart_offset = 8,
3361 },
Peter Horton737c1752006-08-26 09:07:36 +01003362 [pbn_b2_2_115200] = {
3363 .flags = FL_BASE2,
3364 .num_ports = 2,
3365 .base_baud = 115200,
3366 .uart_offset = 8,
3367 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003368 [pbn_b2_4_115200] = {
3369 .flags = FL_BASE2,
3370 .num_ports = 4,
3371 .base_baud = 115200,
3372 .uart_offset = 8,
3373 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003374 [pbn_b2_8_115200] = {
3375 .flags = FL_BASE2,
3376 .num_ports = 8,
3377 .base_baud = 115200,
3378 .uart_offset = 8,
3379 },
3380
3381 [pbn_b2_1_460800] = {
3382 .flags = FL_BASE2,
3383 .num_ports = 1,
3384 .base_baud = 460800,
3385 .uart_offset = 8,
3386 },
3387 [pbn_b2_4_460800] = {
3388 .flags = FL_BASE2,
3389 .num_ports = 4,
3390 .base_baud = 460800,
3391 .uart_offset = 8,
3392 },
3393 [pbn_b2_8_460800] = {
3394 .flags = FL_BASE2,
3395 .num_ports = 8,
3396 .base_baud = 460800,
3397 .uart_offset = 8,
3398 },
3399 [pbn_b2_16_460800] = {
3400 .flags = FL_BASE2,
3401 .num_ports = 16,
3402 .base_baud = 460800,
3403 .uart_offset = 8,
3404 },
3405
3406 [pbn_b2_1_921600] = {
3407 .flags = FL_BASE2,
3408 .num_ports = 1,
3409 .base_baud = 921600,
3410 .uart_offset = 8,
3411 },
3412 [pbn_b2_4_921600] = {
3413 .flags = FL_BASE2,
3414 .num_ports = 4,
3415 .base_baud = 921600,
3416 .uart_offset = 8,
3417 },
3418 [pbn_b2_8_921600] = {
3419 .flags = FL_BASE2,
3420 .num_ports = 8,
3421 .base_baud = 921600,
3422 .uart_offset = 8,
3423 },
3424
Lytochkin Borise8470032010-07-26 10:02:26 +04003425 [pbn_b2_8_1152000] = {
3426 .flags = FL_BASE2,
3427 .num_ports = 8,
3428 .base_baud = 1152000,
3429 .uart_offset = 8,
3430 },
3431
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432 [pbn_b2_bt_1_115200] = {
3433 .flags = FL_BASE2|FL_BASE_BARS,
3434 .num_ports = 1,
3435 .base_baud = 115200,
3436 .uart_offset = 8,
3437 },
3438 [pbn_b2_bt_2_115200] = {
3439 .flags = FL_BASE2|FL_BASE_BARS,
3440 .num_ports = 2,
3441 .base_baud = 115200,
3442 .uart_offset = 8,
3443 },
3444 [pbn_b2_bt_4_115200] = {
3445 .flags = FL_BASE2|FL_BASE_BARS,
3446 .num_ports = 4,
3447 .base_baud = 115200,
3448 .uart_offset = 8,
3449 },
3450
3451 [pbn_b2_bt_2_921600] = {
3452 .flags = FL_BASE2|FL_BASE_BARS,
3453 .num_ports = 2,
3454 .base_baud = 921600,
3455 .uart_offset = 8,
3456 },
3457 [pbn_b2_bt_4_921600] = {
3458 .flags = FL_BASE2|FL_BASE_BARS,
3459 .num_ports = 4,
3460 .base_baud = 921600,
3461 .uart_offset = 8,
3462 },
3463
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003464 [pbn_b3_2_115200] = {
3465 .flags = FL_BASE3,
3466 .num_ports = 2,
3467 .base_baud = 115200,
3468 .uart_offset = 8,
3469 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 [pbn_b3_4_115200] = {
3471 .flags = FL_BASE3,
3472 .num_ports = 4,
3473 .base_baud = 115200,
3474 .uart_offset = 8,
3475 },
3476 [pbn_b3_8_115200] = {
3477 .flags = FL_BASE3,
3478 .num_ports = 8,
3479 .base_baud = 115200,
3480 .uart_offset = 8,
3481 },
3482
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003483 [pbn_b4_bt_2_921600] = {
3484 .flags = FL_BASE4,
3485 .num_ports = 2,
3486 .base_baud = 921600,
3487 .uart_offset = 8,
3488 },
3489 [pbn_b4_bt_4_921600] = {
3490 .flags = FL_BASE4,
3491 .num_ports = 4,
3492 .base_baud = 921600,
3493 .uart_offset = 8,
3494 },
3495 [pbn_b4_bt_8_921600] = {
3496 .flags = FL_BASE4,
3497 .num_ports = 8,
3498 .base_baud = 921600,
3499 .uart_offset = 8,
3500 },
3501
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502 /*
3503 * Entries following this are board-specific.
3504 */
3505
3506 /*
3507 * Panacom - IOMEM
3508 */
3509 [pbn_panacom] = {
3510 .flags = FL_BASE2,
3511 .num_ports = 2,
3512 .base_baud = 921600,
3513 .uart_offset = 0x400,
3514 .reg_shift = 7,
3515 },
3516 [pbn_panacom2] = {
3517 .flags = FL_BASE2|FL_BASE_BARS,
3518 .num_ports = 2,
3519 .base_baud = 921600,
3520 .uart_offset = 0x400,
3521 .reg_shift = 7,
3522 },
3523 [pbn_panacom4] = {
3524 .flags = FL_BASE2|FL_BASE_BARS,
3525 .num_ports = 4,
3526 .base_baud = 921600,
3527 .uart_offset = 0x400,
3528 .reg_shift = 7,
3529 },
3530
3531 /* I think this entry is broken - the first_offset looks wrong --rmk */
3532 [pbn_plx_romulus] = {
3533 .flags = FL_BASE2,
3534 .num_ports = 4,
3535 .base_baud = 921600,
3536 .uart_offset = 8 << 2,
3537 .reg_shift = 2,
3538 .first_offset = 0x03,
3539 },
3540
3541 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003542 * EndRun Technologies
3543 * Uses the size of PCI Base region 0 to
3544 * signal now many ports are available
3545 * 2 port 952 Uart support
3546 */
3547 [pbn_endrun_2_4000000] = {
3548 .flags = FL_BASE0,
3549 .num_ports = 2,
3550 .base_baud = 4000000,
3551 .uart_offset = 0x200,
3552 .first_offset = 0x1000,
3553 },
3554
3555 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003556 * This board uses the size of PCI Base region 0 to
3557 * signal now many ports are available
3558 */
3559 [pbn_oxsemi] = {
3560 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3561 .num_ports = 32,
3562 .base_baud = 115200,
3563 .uart_offset = 8,
3564 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003565 [pbn_oxsemi_1_4000000] = {
3566 .flags = FL_BASE0,
3567 .num_ports = 1,
3568 .base_baud = 4000000,
3569 .uart_offset = 0x200,
3570 .first_offset = 0x1000,
3571 },
3572 [pbn_oxsemi_2_4000000] = {
3573 .flags = FL_BASE0,
3574 .num_ports = 2,
3575 .base_baud = 4000000,
3576 .uart_offset = 0x200,
3577 .first_offset = 0x1000,
3578 },
3579 [pbn_oxsemi_4_4000000] = {
3580 .flags = FL_BASE0,
3581 .num_ports = 4,
3582 .base_baud = 4000000,
3583 .uart_offset = 0x200,
3584 .first_offset = 0x1000,
3585 },
3586 [pbn_oxsemi_8_4000000] = {
3587 .flags = FL_BASE0,
3588 .num_ports = 8,
3589 .base_baud = 4000000,
3590 .uart_offset = 0x200,
3591 .first_offset = 0x1000,
3592 },
3593
Linus Torvalds1da177e2005-04-16 15:20:36 -07003594
3595 /*
3596 * EKF addition for i960 Boards form EKF with serial port.
3597 * Max 256 ports.
3598 */
3599 [pbn_intel_i960] = {
3600 .flags = FL_BASE0,
3601 .num_ports = 32,
3602 .base_baud = 921600,
3603 .uart_offset = 8 << 2,
3604 .reg_shift = 2,
3605 .first_offset = 0x10000,
3606 },
3607 [pbn_sgi_ioc3] = {
3608 .flags = FL_BASE0|FL_NOIRQ,
3609 .num_ports = 1,
3610 .base_baud = 458333,
3611 .uart_offset = 8,
3612 .reg_shift = 0,
3613 .first_offset = 0x20178,
3614 },
3615
3616 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003617 * Computone - uses IOMEM.
3618 */
3619 [pbn_computone_4] = {
3620 .flags = FL_BASE0,
3621 .num_ports = 4,
3622 .base_baud = 921600,
3623 .uart_offset = 0x40,
3624 .reg_shift = 2,
3625 .first_offset = 0x200,
3626 },
3627 [pbn_computone_6] = {
3628 .flags = FL_BASE0,
3629 .num_ports = 6,
3630 .base_baud = 921600,
3631 .uart_offset = 0x40,
3632 .reg_shift = 2,
3633 .first_offset = 0x200,
3634 },
3635 [pbn_computone_8] = {
3636 .flags = FL_BASE0,
3637 .num_ports = 8,
3638 .base_baud = 921600,
3639 .uart_offset = 0x40,
3640 .reg_shift = 2,
3641 .first_offset = 0x200,
3642 },
3643 [pbn_sbsxrsio] = {
3644 .flags = FL_BASE0,
3645 .num_ports = 8,
3646 .base_baud = 460800,
3647 .uart_offset = 256,
3648 .reg_shift = 4,
3649 },
3650 /*
3651 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3652 * Only basic 16550A support.
3653 * XR17C15[24] are not tested, but they should work.
3654 */
3655 [pbn_exar_XR17C152] = {
3656 .flags = FL_BASE0,
3657 .num_ports = 2,
3658 .base_baud = 921600,
3659 .uart_offset = 0x200,
3660 },
3661 [pbn_exar_XR17C154] = {
3662 .flags = FL_BASE0,
3663 .num_ports = 4,
3664 .base_baud = 921600,
3665 .uart_offset = 0x200,
3666 },
3667 [pbn_exar_XR17C158] = {
3668 .flags = FL_BASE0,
3669 .num_ports = 8,
3670 .base_baud = 921600,
3671 .uart_offset = 0x200,
3672 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003673 [pbn_exar_XR17V352] = {
3674 .flags = FL_BASE0,
3675 .num_ports = 2,
3676 .base_baud = 7812500,
3677 .uart_offset = 0x400,
3678 .reg_shift = 0,
3679 .first_offset = 0,
3680 },
3681 [pbn_exar_XR17V354] = {
3682 .flags = FL_BASE0,
3683 .num_ports = 4,
3684 .base_baud = 7812500,
3685 .uart_offset = 0x400,
3686 .reg_shift = 0,
3687 .first_offset = 0,
3688 },
3689 [pbn_exar_XR17V358] = {
3690 .flags = FL_BASE0,
3691 .num_ports = 8,
3692 .base_baud = 7812500,
3693 .uart_offset = 0x400,
3694 .reg_shift = 0,
3695 .first_offset = 0,
3696 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003697 [pbn_exar_ibm_saturn] = {
3698 .flags = FL_BASE0,
3699 .num_ports = 1,
3700 .base_baud = 921600,
3701 .uart_offset = 0x200,
3702 },
3703
Olof Johanssonaa798502007-08-22 14:01:55 -07003704 /*
3705 * PA Semi PWRficient PA6T-1682M on-chip UART
3706 */
3707 [pbn_pasemi_1682M] = {
3708 .flags = FL_BASE0,
3709 .num_ports = 1,
3710 .base_baud = 8333333,
3711 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003712 /*
3713 * National Instruments 843x
3714 */
3715 [pbn_ni8430_16] = {
3716 .flags = FL_BASE0,
3717 .num_ports = 16,
3718 .base_baud = 3686400,
3719 .uart_offset = 0x10,
3720 .first_offset = 0x800,
3721 },
3722 [pbn_ni8430_8] = {
3723 .flags = FL_BASE0,
3724 .num_ports = 8,
3725 .base_baud = 3686400,
3726 .uart_offset = 0x10,
3727 .first_offset = 0x800,
3728 },
3729 [pbn_ni8430_4] = {
3730 .flags = FL_BASE0,
3731 .num_ports = 4,
3732 .base_baud = 3686400,
3733 .uart_offset = 0x10,
3734 .first_offset = 0x800,
3735 },
3736 [pbn_ni8430_2] = {
3737 .flags = FL_BASE0,
3738 .num_ports = 2,
3739 .base_baud = 3686400,
3740 .uart_offset = 0x10,
3741 .first_offset = 0x800,
3742 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003743 /*
3744 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3745 */
3746 [pbn_ADDIDATA_PCIe_1_3906250] = {
3747 .flags = FL_BASE0,
3748 .num_ports = 1,
3749 .base_baud = 3906250,
3750 .uart_offset = 0x200,
3751 .first_offset = 0x1000,
3752 },
3753 [pbn_ADDIDATA_PCIe_2_3906250] = {
3754 .flags = FL_BASE0,
3755 .num_ports = 2,
3756 .base_baud = 3906250,
3757 .uart_offset = 0x200,
3758 .first_offset = 0x1000,
3759 },
3760 [pbn_ADDIDATA_PCIe_4_3906250] = {
3761 .flags = FL_BASE0,
3762 .num_ports = 4,
3763 .base_baud = 3906250,
3764 .uart_offset = 0x200,
3765 .first_offset = 0x1000,
3766 },
3767 [pbn_ADDIDATA_PCIe_8_3906250] = {
3768 .flags = FL_BASE0,
3769 .num_ports = 8,
3770 .base_baud = 3906250,
3771 .uart_offset = 0x200,
3772 .first_offset = 0x1000,
3773 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003774 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003775 .flags = FL_BASE_BARS,
3776 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003777 .base_baud = 921600,
3778 .reg_shift = 2,
3779 },
Aaron Sierra41d3f092014-03-03 19:54:36 -06003780 /*
3781 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3782 * but is overridden by byt_set_termios.
3783 */
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003784 [pbn_byt] = {
3785 .flags = FL_BASE0,
3786 .num_ports = 1,
3787 .base_baud = 2764800,
3788 .uart_offset = 0x80,
3789 .reg_shift = 2,
3790 },
Andy Shevchenkof549e942015-02-23 16:24:43 +02003791 [pbn_pnw] = {
3792 .flags = FL_BASE0,
3793 .num_ports = 1,
3794 .base_baud = 115200,
3795 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003796 [pbn_qrk] = {
3797 .flags = FL_BASE0,
3798 .num_ports = 1,
3799 .base_baud = 2764800,
3800 .reg_shift = 2,
3801 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003802 [pbn_omegapci] = {
3803 .flags = FL_BASE0,
3804 .num_ports = 8,
3805 .base_baud = 115200,
3806 .uart_offset = 0x200,
3807 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003808 [pbn_NETMOS9900_2s_115200] = {
3809 .flags = FL_BASE0,
3810 .num_ports = 2,
3811 .base_baud = 115200,
3812 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003813 [pbn_brcm_trumanage] = {
3814 .flags = FL_BASE0,
3815 .num_ports = 1,
3816 .reg_shift = 2,
3817 .base_baud = 115200,
3818 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003819 [pbn_fintek_4] = {
3820 .num_ports = 4,
3821 .uart_offset = 8,
3822 .base_baud = 115200,
3823 .first_offset = 0x40,
3824 },
3825 [pbn_fintek_8] = {
3826 .num_ports = 8,
3827 .uart_offset = 8,
3828 .base_baud = 115200,
3829 .first_offset = 0x40,
3830 },
3831 [pbn_fintek_12] = {
3832 .num_ports = 12,
3833 .uart_offset = 8,
3834 .base_baud = 115200,
3835 .first_offset = 0x40,
3836 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003837
3838 [pbn_wch384_4] = {
3839 .flags = FL_BASE0,
3840 .num_ports = 4,
3841 .base_baud = 115200,
3842 .uart_offset = 8,
3843 .first_offset = 0xC0,
3844 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845};
3846
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003847static const struct pci_device_id blacklist[] = {
3848 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003849 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003850 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3851 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003852
3853 /* multi-io cards handled by parport_serial */
3854 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003855 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003856 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003857 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Christian Schmidt436bbd42007-08-22 14:01:19 -07003858};
3859
Linus Torvalds1da177e2005-04-16 15:20:36 -07003860/*
3861 * Given a complete unknown PCI device, try to use some heuristics to
3862 * guess what the configuration might be, based on the pitiful PCI
3863 * serial specs. Returns 0 on success, 1 on failure.
3864 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003865static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003866serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003867{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003868 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003869 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003870
Linus Torvalds1da177e2005-04-16 15:20:36 -07003871 /*
3872 * If it is not a communications device or the programming
3873 * interface is greater than 6, give up.
3874 *
3875 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003876 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877 */
3878 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3879 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3880 (dev->class & 0xff) > 6)
3881 return -ENODEV;
3882
Christian Schmidt436bbd42007-08-22 14:01:19 -07003883 /*
3884 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003885 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003886 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003887 for (bldev = blacklist;
3888 bldev < blacklist + ARRAY_SIZE(blacklist);
3889 bldev++) {
3890 if (dev->vendor == bldev->vendor &&
3891 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003892 return -ENODEV;
3893 }
3894
Linus Torvalds1da177e2005-04-16 15:20:36 -07003895 num_iomem = num_port = 0;
3896 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3897 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3898 num_port++;
3899 if (first_port == -1)
3900 first_port = i;
3901 }
3902 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3903 num_iomem++;
3904 }
3905
3906 /*
3907 * If there is 1 or 0 iomem regions, and exactly one port,
3908 * use it. We guess the number of ports based on the IO
3909 * region size.
3910 */
3911 if (num_iomem <= 1 && num_port == 1) {
3912 board->flags = first_port;
3913 board->num_ports = pci_resource_len(dev, first_port) / 8;
3914 return 0;
3915 }
3916
3917 /*
3918 * Now guess if we've got a board which indexes by BARs.
3919 * Each IO BAR should be 8 bytes, and they should follow
3920 * consecutively.
3921 */
3922 first_port = -1;
3923 num_port = 0;
3924 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3925 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3926 pci_resource_len(dev, i) == 8 &&
3927 (first_port == -1 || (first_port + num_port) == i)) {
3928 num_port++;
3929 if (first_port == -1)
3930 first_port = i;
3931 }
3932 }
3933
3934 if (num_port > 1) {
3935 board->flags = first_port | FL_BASE_BARS;
3936 board->num_ports = num_port;
3937 return 0;
3938 }
3939
3940 return -ENODEV;
3941}
3942
3943static inline int
Russell King975a1a72009-01-02 13:44:27 +00003944serial_pci_matches(const struct pciserial_board *board,
3945 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003946{
3947 return
3948 board->num_ports == guessed->num_ports &&
3949 board->base_baud == guessed->base_baud &&
3950 board->uart_offset == guessed->uart_offset &&
3951 board->reg_shift == guessed->reg_shift &&
3952 board->first_offset == guessed->first_offset;
3953}
3954
Russell King241fc432005-07-27 11:35:54 +01003955struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003956pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003957{
Alan Cox2655a2c2012-07-12 12:59:50 +01003958 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003959 struct serial_private *priv;
3960 struct pci_serial_quirk *quirk;
3961 int rc, nr_ports, i;
3962
3963 nr_ports = board->num_ports;
3964
3965 /*
3966 * Find an init and setup quirks.
3967 */
3968 quirk = find_quirk(dev);
3969
3970 /*
3971 * Run the new-style initialization function.
3972 * The initialization function returns:
3973 * <0 - error
3974 * 0 - use board->num_ports
3975 * >0 - number of ports
3976 */
3977 if (quirk->init) {
3978 rc = quirk->init(dev);
3979 if (rc < 0) {
3980 priv = ERR_PTR(rc);
3981 goto err_out;
3982 }
3983 if (rc)
3984 nr_ports = rc;
3985 }
3986
Burman Yan8f31bb32007-02-14 00:33:07 -08003987 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003988 sizeof(unsigned int) * nr_ports,
3989 GFP_KERNEL);
3990 if (!priv) {
3991 priv = ERR_PTR(-ENOMEM);
3992 goto err_deinit;
3993 }
3994
Russell King241fc432005-07-27 11:35:54 +01003995 priv->dev = dev;
3996 priv->quirk = quirk;
3997
Alan Cox2655a2c2012-07-12 12:59:50 +01003998 memset(&uart, 0, sizeof(uart));
3999 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
4000 uart.port.uartclk = board->base_baud * 16;
4001 uart.port.irq = get_pci_irq(dev, board);
4002 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01004003
4004 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01004005 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01004006 break;
4007
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004008 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
4009 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08004010
Alan Cox2655a2c2012-07-12 12:59:50 +01004011 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01004012 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004013 dev_err(&dev->dev,
4014 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
4015 uart.port.iobase, uart.port.irq,
4016 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01004017 break;
4018 }
4019 }
Russell King241fc432005-07-27 11:35:54 +01004020 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01004021 return priv;
4022
Alan Cox5756ee92008-02-08 04:18:51 -08004023err_deinit:
Russell King241fc432005-07-27 11:35:54 +01004024 if (quirk->exit)
4025 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08004026err_out:
Russell King241fc432005-07-27 11:35:54 +01004027 return priv;
4028}
4029EXPORT_SYMBOL_GPL(pciserial_init_ports);
4030
4031void pciserial_remove_ports(struct serial_private *priv)
4032{
4033 struct pci_serial_quirk *quirk;
4034 int i;
4035
4036 for (i = 0; i < priv->nr; i++)
4037 serial8250_unregister_port(priv->line[i]);
4038
4039 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
4040 if (priv->remapped_bar[i])
4041 iounmap(priv->remapped_bar[i]);
4042 priv->remapped_bar[i] = NULL;
4043 }
4044
4045 /*
4046 * Find the exit quirks.
4047 */
4048 quirk = find_quirk(priv->dev);
4049 if (quirk->exit)
4050 quirk->exit(priv->dev);
4051
4052 kfree(priv);
4053}
4054EXPORT_SYMBOL_GPL(pciserial_remove_ports);
4055
4056void pciserial_suspend_ports(struct serial_private *priv)
4057{
4058 int i;
4059
4060 for (i = 0; i < priv->nr; i++)
4061 if (priv->line[i] >= 0)
4062 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07004063
4064 /*
4065 * Ensure that every init quirk is properly torn down
4066 */
4067 if (priv->quirk->exit)
4068 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01004069}
4070EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4071
4072void pciserial_resume_ports(struct serial_private *priv)
4073{
4074 int i;
4075
4076 /*
4077 * Ensure that the board is correctly configured.
4078 */
4079 if (priv->quirk->init)
4080 priv->quirk->init(priv->dev);
4081
4082 for (i = 0; i < priv->nr; i++)
4083 if (priv->line[i] >= 0)
4084 serial8250_resume_port(priv->line[i]);
4085}
4086EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4087
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088/*
4089 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4090 * to the arrangement of serial ports on a PCI card.
4091 */
Bill Pemberton9671f092012-11-19 13:21:50 -05004092static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07004093pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4094{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004095 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004096 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00004097 const struct pciserial_board *board;
4098 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01004099 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004100
Frédéric Brière5bf8f502011-05-29 15:08:03 -04004101 quirk = find_quirk(dev);
4102 if (quirk->probe) {
4103 rc = quirk->probe(dev);
4104 if (rc)
4105 return rc;
4106 }
4107
Linus Torvalds1da177e2005-04-16 15:20:36 -07004108 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004109 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004110 ent->driver_data);
4111 return -EINVAL;
4112 }
4113
4114 board = &pci_boards[ent->driver_data];
4115
4116 rc = pci_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05004117 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004118 if (rc)
4119 return rc;
4120
4121 if (ent->driver_data == pbn_default) {
4122 /*
4123 * Use a copy of the pci_board entry for this;
4124 * avoid changing entries in the table.
4125 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004126 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 board = &tmp;
4128
4129 /*
4130 * We matched one of our class entries. Try to
4131 * determine the parameters of this board.
4132 */
Russell King975a1a72009-01-02 13:44:27 +00004133 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004134 if (rc)
4135 goto disable;
4136 } else {
4137 /*
4138 * We matched an explicit entry. If we are able to
4139 * detect this boards settings with our heuristic,
4140 * then we no longer need this entry.
4141 */
Russell King1c7c1fe2005-07-27 11:31:19 +01004142 memcpy(&tmp, &pci_boards[pbn_default],
4143 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004144 rc = serial_pci_guess_board(dev, &tmp);
4145 if (rc == 0 && serial_pci_matches(board, &tmp))
4146 moan_device("Redundant entry in serial pci_table.",
4147 dev);
4148 }
4149
Russell King241fc432005-07-27 11:35:54 +01004150 priv = pciserial_init_ports(dev, board);
4151 if (!IS_ERR(priv)) {
4152 pci_set_drvdata(dev, priv);
4153 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004154 }
4155
Russell King241fc432005-07-27 11:35:54 +01004156 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004157
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158 disable:
4159 pci_disable_device(dev);
4160 return rc;
4161}
4162
Bill Pembertonae8d8a12012-11-19 13:26:18 -05004163static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004164{
4165 struct serial_private *priv = pci_get_drvdata(dev);
4166
Russell King241fc432005-07-27 11:35:54 +01004167 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01004168
4169 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004170}
4171
Andy Shevchenko61702c32015-02-02 14:53:26 +02004172#ifdef CONFIG_PM_SLEEP
4173static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004174{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004175 struct pci_dev *pdev = to_pci_dev(dev);
4176 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004177
Russell King241fc432005-07-27 11:35:54 +01004178 if (priv)
4179 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004180
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181 return 0;
4182}
4183
Andy Shevchenko61702c32015-02-02 14:53:26 +02004184static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004185{
Andy Shevchenko61702c32015-02-02 14:53:26 +02004186 struct pci_dev *pdev = to_pci_dev(dev);
4187 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004188 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004189
4190 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004191 /*
4192 * The device may have been disabled. Re-enable it.
4193 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02004194 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01004195 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004196 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02004197 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004198 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199 }
4200 return 0;
4201}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004202#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203
Andy Shevchenko61702c32015-02-02 14:53:26 +02004204static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4205 pciserial_resume_one);
4206
Linus Torvalds1da177e2005-04-16 15:20:36 -07004207static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004208 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4209 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4210 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4211 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004212 /* Advantech also use 0x3618 and 0xf618 */
4213 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4214 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4215 pbn_b0_4_921600 },
4216 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4217 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4218 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004219 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4220 PCI_SUBVENDOR_ID_CONNECT_TECH,
4221 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4222 pbn_b1_8_1382400 },
4223 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4224 PCI_SUBVENDOR_ID_CONNECT_TECH,
4225 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4226 pbn_b1_4_1382400 },
4227 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4228 PCI_SUBVENDOR_ID_CONNECT_TECH,
4229 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4230 pbn_b1_2_1382400 },
4231 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4232 PCI_SUBVENDOR_ID_CONNECT_TECH,
4233 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4234 pbn_b1_8_1382400 },
4235 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4236 PCI_SUBVENDOR_ID_CONNECT_TECH,
4237 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4238 pbn_b1_4_1382400 },
4239 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4240 PCI_SUBVENDOR_ID_CONNECT_TECH,
4241 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4242 pbn_b1_2_1382400 },
4243 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4244 PCI_SUBVENDOR_ID_CONNECT_TECH,
4245 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4246 pbn_b1_8_921600 },
4247 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4248 PCI_SUBVENDOR_ID_CONNECT_TECH,
4249 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4250 pbn_b1_8_921600 },
4251 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4252 PCI_SUBVENDOR_ID_CONNECT_TECH,
4253 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4254 pbn_b1_4_921600 },
4255 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4256 PCI_SUBVENDOR_ID_CONNECT_TECH,
4257 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4258 pbn_b1_4_921600 },
4259 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4260 PCI_SUBVENDOR_ID_CONNECT_TECH,
4261 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4262 pbn_b1_2_921600 },
4263 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4264 PCI_SUBVENDOR_ID_CONNECT_TECH,
4265 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4266 pbn_b1_8_921600 },
4267 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4268 PCI_SUBVENDOR_ID_CONNECT_TECH,
4269 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4270 pbn_b1_8_921600 },
4271 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4272 PCI_SUBVENDOR_ID_CONNECT_TECH,
4273 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4274 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004275 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4276 PCI_SUBVENDOR_ID_CONNECT_TECH,
4277 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4278 pbn_b1_2_1250000 },
4279 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4280 PCI_SUBVENDOR_ID_CONNECT_TECH,
4281 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4282 pbn_b0_2_1843200 },
4283 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4284 PCI_SUBVENDOR_ID_CONNECT_TECH,
4285 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4286 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004287 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4288 PCI_VENDOR_ID_AFAVLAB,
4289 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4290 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004291 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4292 PCI_SUBVENDOR_ID_CONNECT_TECH,
4293 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4294 pbn_b0_2_1843200_200 },
4295 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4296 PCI_SUBVENDOR_ID_CONNECT_TECH,
4297 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4298 pbn_b0_4_1843200_200 },
4299 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4300 PCI_SUBVENDOR_ID_CONNECT_TECH,
4301 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4302 pbn_b0_8_1843200_200 },
4303 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4304 PCI_SUBVENDOR_ID_CONNECT_TECH,
4305 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4306 pbn_b0_2_1843200_200 },
4307 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4308 PCI_SUBVENDOR_ID_CONNECT_TECH,
4309 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4310 pbn_b0_4_1843200_200 },
4311 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4312 PCI_SUBVENDOR_ID_CONNECT_TECH,
4313 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4314 pbn_b0_8_1843200_200 },
4315 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4316 PCI_SUBVENDOR_ID_CONNECT_TECH,
4317 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4318 pbn_b0_2_1843200_200 },
4319 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4320 PCI_SUBVENDOR_ID_CONNECT_TECH,
4321 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4322 pbn_b0_4_1843200_200 },
4323 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4324 PCI_SUBVENDOR_ID_CONNECT_TECH,
4325 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4326 pbn_b0_8_1843200_200 },
4327 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4328 PCI_SUBVENDOR_ID_CONNECT_TECH,
4329 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4330 pbn_b0_2_1843200_200 },
4331 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4332 PCI_SUBVENDOR_ID_CONNECT_TECH,
4333 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4334 pbn_b0_4_1843200_200 },
4335 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4336 PCI_SUBVENDOR_ID_CONNECT_TECH,
4337 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4338 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004339 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4340 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4341 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004342
4343 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004344 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004345 pbn_b2_bt_1_115200 },
4346 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004347 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004348 pbn_b2_bt_2_115200 },
4349 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004350 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 pbn_b2_bt_4_115200 },
4352 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004353 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004354 pbn_b2_bt_2_115200 },
4355 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004356 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004357 pbn_b2_bt_4_115200 },
4358 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004359 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004360 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004361 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4362 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4363 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004364 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4365 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4366 pbn_b2_8_115200 },
4367
4368 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4369 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4370 pbn_b2_bt_2_115200 },
4371 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4372 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4373 pbn_b2_bt_2_921600 },
4374 /*
4375 * VScom SPCOM800, from sl@s.pl
4376 */
Alan Cox5756ee92008-02-08 04:18:51 -08004377 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4378 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004379 pbn_b2_8_921600 },
4380 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004381 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004382 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004383 /* Unknown card - subdevice 0x1584 */
4384 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4385 PCI_VENDOR_ID_PLX,
4386 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004387 pbn_b2_4_115200 },
4388 /* Unknown card - subdevice 0x1588 */
4389 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4390 PCI_VENDOR_ID_PLX,
4391 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4392 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004393 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4394 PCI_SUBVENDOR_ID_KEYSPAN,
4395 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4396 pbn_panacom },
4397 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4398 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4399 pbn_panacom4 },
4400 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4401 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4402 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004403 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4404 PCI_VENDOR_ID_ESDGMBH,
4405 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4406 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4408 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004409 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410 pbn_b2_4_460800 },
4411 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4412 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004413 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004414 pbn_b2_8_460800 },
4415 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4416 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004417 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004418 pbn_b2_16_460800 },
4419 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4420 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004421 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004422 pbn_b2_16_460800 },
4423 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4424 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004425 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004426 pbn_b2_4_460800 },
4427 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4428 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004429 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004430 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004431 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4432 PCI_SUBVENDOR_ID_EXSYS,
4433 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004434 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004435 /*
4436 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4437 * (Exoray@isys.ca)
4438 */
4439 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4440 0x10b5, 0x106a, 0, 0,
4441 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304442 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004443 * EndRun Technologies. PCI express device range.
4444 * EndRun PTP/1588 has 2 Native UARTs.
4445 */
4446 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4447 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4448 pbn_endrun_2_4000000 },
4449 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304450 * Quatech cards. These actually have configurable clocks but for
4451 * now we just use the default.
4452 *
4453 * 100 series are RS232, 200 series RS422,
4454 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004455 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4456 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4457 pbn_b1_4_115200 },
4458 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4459 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4460 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304461 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4462 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4463 pbn_b2_2_115200 },
4464 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4465 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4466 pbn_b1_2_115200 },
4467 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4468 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4469 pbn_b2_2_115200 },
4470 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4471 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4472 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004473 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4474 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4475 pbn_b1_8_115200 },
4476 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4477 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4478 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304479 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4480 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4481 pbn_b1_4_115200 },
4482 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4483 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4484 pbn_b1_2_115200 },
4485 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4486 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4487 pbn_b1_4_115200 },
4488 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4489 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4490 pbn_b1_2_115200 },
4491 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4492 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4493 pbn_b2_4_115200 },
4494 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4495 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4496 pbn_b2_2_115200 },
4497 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4498 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4499 pbn_b2_1_115200 },
4500 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4501 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4502 pbn_b2_4_115200 },
4503 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4504 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4505 pbn_b2_2_115200 },
4506 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4507 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4508 pbn_b2_1_115200 },
4509 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4510 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4511 pbn_b0_8_115200 },
4512
Linus Torvalds1da177e2005-04-16 15:20:36 -07004513 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004514 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4515 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004516 pbn_b0_4_921600 },
4517 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004518 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4519 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004520 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004521 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4522 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4523 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004524
4525 /*
4526 * The below card is a little controversial since it is the
4527 * subject of a PCI vendor/device ID clash. (See
4528 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4529 * For now just used the hex ID 0x950a.
4530 */
4531 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004532 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4533 0, 0, pbn_b0_2_115200 },
4534 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4535 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4536 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004537 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004538 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4539 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004540 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4541 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4542 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004543 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004544 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4545 pbn_b0_4_115200 },
4546 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4547 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4548 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004549 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4550 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4551 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004552
4553 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004554 * Oxford Semiconductor Inc. Tornado PCI express device range.
4555 */
4556 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4557 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4558 pbn_b0_1_4000000 },
4559 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4560 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4561 pbn_b0_1_4000000 },
4562 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4563 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4564 pbn_oxsemi_1_4000000 },
4565 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4566 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4567 pbn_oxsemi_1_4000000 },
4568 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4569 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4570 pbn_b0_1_4000000 },
4571 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4572 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4573 pbn_b0_1_4000000 },
4574 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4575 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4576 pbn_oxsemi_1_4000000 },
4577 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4578 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4579 pbn_oxsemi_1_4000000 },
4580 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4581 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4582 pbn_b0_1_4000000 },
4583 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4584 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4585 pbn_b0_1_4000000 },
4586 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4587 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4588 pbn_b0_1_4000000 },
4589 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4590 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4591 pbn_b0_1_4000000 },
4592 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4593 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4594 pbn_oxsemi_2_4000000 },
4595 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4596 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4597 pbn_oxsemi_2_4000000 },
4598 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4599 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4600 pbn_oxsemi_4_4000000 },
4601 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4602 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4603 pbn_oxsemi_4_4000000 },
4604 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4605 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4606 pbn_oxsemi_8_4000000 },
4607 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4608 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4609 pbn_oxsemi_8_4000000 },
4610 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4611 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4612 pbn_oxsemi_1_4000000 },
4613 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4614 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4615 pbn_oxsemi_1_4000000 },
4616 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4617 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4618 pbn_oxsemi_1_4000000 },
4619 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4620 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4621 pbn_oxsemi_1_4000000 },
4622 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4623 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4624 pbn_oxsemi_1_4000000 },
4625 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4626 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4627 pbn_oxsemi_1_4000000 },
4628 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4629 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4630 pbn_oxsemi_1_4000000 },
4631 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4632 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4633 pbn_oxsemi_1_4000000 },
4634 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4635 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4636 pbn_oxsemi_1_4000000 },
4637 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4638 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4639 pbn_oxsemi_1_4000000 },
4640 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4641 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4642 pbn_oxsemi_1_4000000 },
4643 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4644 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4645 pbn_oxsemi_1_4000000 },
4646 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4647 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4648 pbn_oxsemi_1_4000000 },
4649 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4650 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4651 pbn_oxsemi_1_4000000 },
4652 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4653 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4654 pbn_oxsemi_1_4000000 },
4655 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4656 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4657 pbn_oxsemi_1_4000000 },
4658 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4659 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4660 pbn_oxsemi_1_4000000 },
4661 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4662 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4663 pbn_oxsemi_1_4000000 },
4664 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4665 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4666 pbn_oxsemi_1_4000000 },
4667 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4668 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4669 pbn_oxsemi_1_4000000 },
4670 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4671 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4672 pbn_oxsemi_1_4000000 },
4673 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4674 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4675 pbn_oxsemi_1_4000000 },
4676 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4677 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4678 pbn_oxsemi_1_4000000 },
4679 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4680 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4681 pbn_oxsemi_1_4000000 },
4682 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4683 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4684 pbn_oxsemi_1_4000000 },
4685 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4686 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4687 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004688 /*
4689 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4690 */
4691 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4692 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4693 pbn_oxsemi_1_4000000 },
4694 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4695 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4696 pbn_oxsemi_2_4000000 },
4697 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4698 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4699 pbn_oxsemi_4_4000000 },
4700 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4701 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4702 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004703
4704 /*
4705 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4706 */
4707 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4708 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4709 pbn_oxsemi_2_4000000 },
4710
Lee Howard7106b4e2008-10-21 13:48:58 +01004711 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004712 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4713 * from skokodyn@yahoo.com
4714 */
4715 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4716 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4717 pbn_sbsxrsio },
4718 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4719 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4720 pbn_sbsxrsio },
4721 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4722 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4723 pbn_sbsxrsio },
4724 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4725 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4726 pbn_sbsxrsio },
4727
4728 /*
4729 * Digitan DS560-558, from jimd@esoft.com
4730 */
4731 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004732 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733 pbn_b1_1_115200 },
4734
4735 /*
4736 * Titan Electronic cards
4737 * The 400L and 800L have a custom setup quirk.
4738 */
4739 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004740 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004741 pbn_b0_1_921600 },
4742 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004743 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004744 pbn_b0_2_921600 },
4745 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004746 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004747 pbn_b0_4_921600 },
4748 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004749 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004750 pbn_b0_4_921600 },
4751 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4752 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4753 pbn_b1_1_921600 },
4754 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4755 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4756 pbn_b1_bt_2_921600 },
4757 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4758 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4759 pbn_b0_bt_4_921600 },
4760 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4761 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4762 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004763 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4764 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4765 pbn_b4_bt_2_921600 },
4766 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4767 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4768 pbn_b4_bt_4_921600 },
4769 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4770 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4771 pbn_b4_bt_8_921600 },
4772 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4773 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4774 pbn_b0_4_921600 },
4775 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4776 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4777 pbn_b0_4_921600 },
4778 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4779 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4780 pbn_b0_4_921600 },
4781 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4782 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4783 pbn_oxsemi_1_4000000 },
4784 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4785 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4786 pbn_oxsemi_2_4000000 },
4787 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4788 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4789 pbn_oxsemi_4_4000000 },
4790 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4791 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4792 pbn_oxsemi_8_4000000 },
4793 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4794 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4795 pbn_oxsemi_2_4000000 },
4796 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4797 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4798 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004799 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4800 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4801 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004802 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4803 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4804 pbn_b0_4_921600 },
4805 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4806 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4807 pbn_b0_4_921600 },
4808 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4809 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4810 pbn_b0_4_921600 },
4811 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4812 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4813 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004814
4815 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4816 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4817 pbn_b2_1_460800 },
4818 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4819 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4820 pbn_b2_1_460800 },
4821 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4822 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4823 pbn_b2_1_460800 },
4824 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4825 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4826 pbn_b2_bt_2_921600 },
4827 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4828 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4829 pbn_b2_bt_2_921600 },
4830 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4831 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4832 pbn_b2_bt_2_921600 },
4833 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4834 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4835 pbn_b2_bt_4_921600 },
4836 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4837 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4838 pbn_b2_bt_4_921600 },
4839 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4840 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4841 pbn_b2_bt_4_921600 },
4842 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4843 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4844 pbn_b0_1_921600 },
4845 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4846 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4847 pbn_b0_1_921600 },
4848 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4849 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4850 pbn_b0_1_921600 },
4851 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4852 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4853 pbn_b0_bt_2_921600 },
4854 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4855 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4856 pbn_b0_bt_2_921600 },
4857 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4858 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4859 pbn_b0_bt_2_921600 },
4860 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4861 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4862 pbn_b0_bt_4_921600 },
4863 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4864 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4865 pbn_b0_bt_4_921600 },
4866 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4867 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4868 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004869 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4870 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4871 pbn_b0_bt_8_921600 },
4872 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4873 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4874 pbn_b0_bt_8_921600 },
4875 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4876 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4877 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004878
4879 /*
4880 * Computone devices submitted by Doug McNash dmcnash@computone.com
4881 */
4882 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4883 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4884 0, 0, pbn_computone_4 },
4885 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4886 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4887 0, 0, pbn_computone_8 },
4888 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4889 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4890 0, 0, pbn_computone_6 },
4891
4892 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4893 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4894 pbn_oxsemi },
4895 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4896 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4897 pbn_b0_bt_1_921600 },
4898
4899 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004900 * SUNIX (TIMEDIA)
4901 */
4902 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4903 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4904 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4905 pbn_b0_bt_1_921600 },
4906
4907 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4908 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4909 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4910 pbn_b0_bt_1_921600 },
4911
4912 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004913 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4914 */
4915 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4916 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4917 pbn_b0_bt_8_115200 },
4918 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4919 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4920 pbn_b0_bt_8_115200 },
4921
4922 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4923 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4924 pbn_b0_bt_2_115200 },
4925 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4926 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4927 pbn_b0_bt_2_115200 },
4928 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4929 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4930 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004931 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4932 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4933 pbn_b0_bt_2_115200 },
4934 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4935 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4936 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004937 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4938 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4939 pbn_b0_bt_4_460800 },
4940 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4941 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4942 pbn_b0_bt_4_460800 },
4943 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4944 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4945 pbn_b0_bt_2_460800 },
4946 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4947 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4948 pbn_b0_bt_2_460800 },
4949 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4950 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4951 pbn_b0_bt_2_460800 },
4952 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4953 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4954 pbn_b0_bt_1_115200 },
4955 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4956 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4957 pbn_b0_bt_1_460800 },
4958
4959 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004960 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4961 * Cards are identified by their subsystem vendor IDs, which
4962 * (in hex) match the model number.
4963 *
4964 * Note that JC140x are RS422/485 cards which require ox950
4965 * ACR = 0x10, and as such are not currently fully supported.
4966 */
4967 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4968 0x1204, 0x0004, 0, 0,
4969 pbn_b0_4_921600 },
4970 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4971 0x1208, 0x0004, 0, 0,
4972 pbn_b0_4_921600 },
4973/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4974 0x1402, 0x0002, 0, 0,
4975 pbn_b0_2_921600 }, */
4976/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4977 0x1404, 0x0004, 0, 0,
4978 pbn_b0_4_921600 }, */
4979 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4980 0x1208, 0x0004, 0, 0,
4981 pbn_b0_4_921600 },
4982
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004983 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4984 0x1204, 0x0004, 0, 0,
4985 pbn_b0_4_921600 },
4986 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4987 0x1208, 0x0004, 0, 0,
4988 pbn_b0_4_921600 },
4989 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4990 0x1208, 0x0004, 0, 0,
4991 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004992 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004993 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4994 */
4995 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4996 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4997 pbn_b1_1_1382400 },
4998
4999 /*
5000 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
5001 */
5002 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
5003 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5004 pbn_b1_1_1382400 },
5005
5006 /*
5007 * RAStel 2 port modem, gerg@moreton.com.au
5008 */
5009 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
5010 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5011 pbn_b2_bt_2_115200 },
5012
5013 /*
5014 * EKF addition for i960 Boards form EKF with serial port
5015 */
5016 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
5017 0xE4BF, PCI_ANY_ID, 0, 0,
5018 pbn_intel_i960 },
5019
5020 /*
5021 * Xircom Cardbus/Ethernet combos
5022 */
5023 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
5024 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5025 pbn_b0_1_115200 },
5026 /*
5027 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
5028 */
5029 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
5030 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5031 pbn_b0_1_115200 },
5032
5033 /*
5034 * Untested PCI modems, sent in from various folks...
5035 */
5036
5037 /*
5038 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
5039 */
5040 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
5041 0x1048, 0x1500, 0, 0,
5042 pbn_b1_1_115200 },
5043
5044 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
5045 0xFF00, 0, 0, 0,
5046 pbn_sgi_ioc3 },
5047
5048 /*
5049 * HP Diva card
5050 */
5051 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5052 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
5053 pbn_b1_1_115200 },
5054 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5055 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5056 pbn_b0_5_115200 },
5057 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
5058 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5059 pbn_b2_1_115200 },
5060
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00005061 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5062 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5063 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005064 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5065 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5066 pbn_b3_4_115200 },
5067 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5068 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5069 pbn_b3_8_115200 },
5070
5071 /*
5072 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
5073 */
5074 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
5075 PCI_ANY_ID, PCI_ANY_ID,
5076 0,
5077 0, pbn_exar_XR17C152 },
5078 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
5079 PCI_ANY_ID, PCI_ANY_ID,
5080 0,
5081 0, pbn_exar_XR17C154 },
5082 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
5083 PCI_ANY_ID, PCI_ANY_ID,
5084 0,
5085 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06005086 /*
5087 * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
5088 */
5089 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
5090 PCI_ANY_ID, PCI_ANY_ID,
5091 0,
5092 0, pbn_exar_XR17V352 },
5093 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
5094 PCI_ANY_ID, PCI_ANY_ID,
5095 0,
5096 0, pbn_exar_XR17V354 },
5097 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
5098 PCI_ANY_ID, PCI_ANY_ID,
5099 0,
5100 0, pbn_exar_XR17V358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005101
5102 /*
5103 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5104 */
5105 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5106 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5107 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07005108 /*
5109 * ITE
5110 */
5111 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5112 PCI_ANY_ID, PCI_ANY_ID,
5113 0, 0,
5114 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005115
5116 /*
Peter Horton737c1752006-08-26 09:07:36 +01005117 * IntaShield IS-200
5118 */
5119 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5121 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07005122 /*
5123 * IntaShield IS-400
5124 */
5125 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5127 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01005128 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08005129 * Perle PCI-RAS cards
5130 */
5131 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5132 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5133 0, 0, pbn_b2_4_921600 },
5134 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5135 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5136 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07005137
5138 /*
5139 * Mainpine series cards: Fairly standard layout but fools
5140 * parts of the autodetect in some cases and uses otherwise
5141 * unmatched communications subclasses in the PCI Express case
5142 */
5143
5144 { /* RockForceDUO */
5145 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5146 PCI_VENDOR_ID_MAINPINE, 0x0200,
5147 0, 0, pbn_b0_2_115200 },
5148 { /* RockForceQUATRO */
5149 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5150 PCI_VENDOR_ID_MAINPINE, 0x0300,
5151 0, 0, pbn_b0_4_115200 },
5152 { /* RockForceDUO+ */
5153 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5154 PCI_VENDOR_ID_MAINPINE, 0x0400,
5155 0, 0, pbn_b0_2_115200 },
5156 { /* RockForceQUATRO+ */
5157 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5158 PCI_VENDOR_ID_MAINPINE, 0x0500,
5159 0, 0, pbn_b0_4_115200 },
5160 { /* RockForce+ */
5161 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5162 PCI_VENDOR_ID_MAINPINE, 0x0600,
5163 0, 0, pbn_b0_2_115200 },
5164 { /* RockForce+ */
5165 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5166 PCI_VENDOR_ID_MAINPINE, 0x0700,
5167 0, 0, pbn_b0_4_115200 },
5168 { /* RockForceOCTO+ */
5169 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5170 PCI_VENDOR_ID_MAINPINE, 0x0800,
5171 0, 0, pbn_b0_8_115200 },
5172 { /* RockForceDUO+ */
5173 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5174 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5175 0, 0, pbn_b0_2_115200 },
5176 { /* RockForceQUARTRO+ */
5177 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5178 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5179 0, 0, pbn_b0_4_115200 },
5180 { /* RockForceOCTO+ */
5181 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5182 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5183 0, 0, pbn_b0_8_115200 },
5184 { /* RockForceD1 */
5185 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5186 PCI_VENDOR_ID_MAINPINE, 0x2000,
5187 0, 0, pbn_b0_1_115200 },
5188 { /* RockForceF1 */
5189 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5190 PCI_VENDOR_ID_MAINPINE, 0x2100,
5191 0, 0, pbn_b0_1_115200 },
5192 { /* RockForceD2 */
5193 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5194 PCI_VENDOR_ID_MAINPINE, 0x2200,
5195 0, 0, pbn_b0_2_115200 },
5196 { /* RockForceF2 */
5197 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5198 PCI_VENDOR_ID_MAINPINE, 0x2300,
5199 0, 0, pbn_b0_2_115200 },
5200 { /* RockForceD4 */
5201 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5202 PCI_VENDOR_ID_MAINPINE, 0x2400,
5203 0, 0, pbn_b0_4_115200 },
5204 { /* RockForceF4 */
5205 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5206 PCI_VENDOR_ID_MAINPINE, 0x2500,
5207 0, 0, pbn_b0_4_115200 },
5208 { /* RockForceD8 */
5209 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5210 PCI_VENDOR_ID_MAINPINE, 0x2600,
5211 0, 0, pbn_b0_8_115200 },
5212 { /* RockForceF8 */
5213 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5214 PCI_VENDOR_ID_MAINPINE, 0x2700,
5215 0, 0, pbn_b0_8_115200 },
5216 { /* IQ Express D1 */
5217 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5218 PCI_VENDOR_ID_MAINPINE, 0x3000,
5219 0, 0, pbn_b0_1_115200 },
5220 { /* IQ Express F1 */
5221 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5222 PCI_VENDOR_ID_MAINPINE, 0x3100,
5223 0, 0, pbn_b0_1_115200 },
5224 { /* IQ Express D2 */
5225 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5226 PCI_VENDOR_ID_MAINPINE, 0x3200,
5227 0, 0, pbn_b0_2_115200 },
5228 { /* IQ Express F2 */
5229 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5230 PCI_VENDOR_ID_MAINPINE, 0x3300,
5231 0, 0, pbn_b0_2_115200 },
5232 { /* IQ Express D4 */
5233 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5234 PCI_VENDOR_ID_MAINPINE, 0x3400,
5235 0, 0, pbn_b0_4_115200 },
5236 { /* IQ Express F4 */
5237 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5238 PCI_VENDOR_ID_MAINPINE, 0x3500,
5239 0, 0, pbn_b0_4_115200 },
5240 { /* IQ Express D8 */
5241 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5242 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5243 0, 0, pbn_b0_8_115200 },
5244 { /* IQ Express F8 */
5245 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5246 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5247 0, 0, pbn_b0_8_115200 },
5248
5249
Thomas Hoehn48212002007-02-10 01:46:05 -08005250 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005251 * PA Semi PA6T-1682M on-chip UART
5252 */
5253 { PCI_VENDOR_ID_PASEMI, 0xa004,
5254 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5255 pbn_pasemi_1682M },
5256
5257 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005258 * National Instruments
5259 */
Will Page04bf7e72009-04-06 17:32:15 +01005260 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5261 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5262 pbn_b1_16_115200 },
5263 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5264 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5265 pbn_b1_8_115200 },
5266 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5267 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5268 pbn_b1_bt_4_115200 },
5269 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5270 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5271 pbn_b1_bt_2_115200 },
5272 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5273 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5274 pbn_b1_bt_4_115200 },
5275 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5276 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5277 pbn_b1_bt_2_115200 },
5278 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5279 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5280 pbn_b1_16_115200 },
5281 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5282 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5283 pbn_b1_8_115200 },
5284 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5285 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5286 pbn_b1_bt_4_115200 },
5287 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5288 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5289 pbn_b1_bt_2_115200 },
5290 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5291 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5292 pbn_b1_bt_4_115200 },
5293 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5294 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5295 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005296 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5297 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5298 pbn_ni8430_2 },
5299 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5300 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5301 pbn_ni8430_2 },
5302 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5303 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5304 pbn_ni8430_4 },
5305 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5306 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5307 pbn_ni8430_4 },
5308 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5309 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5310 pbn_ni8430_8 },
5311 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5312 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5313 pbn_ni8430_8 },
5314 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5315 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5316 pbn_ni8430_16 },
5317 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5318 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5319 pbn_ni8430_16 },
5320 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5321 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5322 pbn_ni8430_2 },
5323 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5324 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5325 pbn_ni8430_2 },
5326 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5327 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5328 pbn_ni8430_4 },
5329 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5330 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5331 pbn_ni8430_4 },
5332
5333 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005334 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5335 */
5336 { PCI_VENDOR_ID_ADDIDATA,
5337 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5338 PCI_ANY_ID,
5339 PCI_ANY_ID,
5340 0,
5341 0,
5342 pbn_b0_4_115200 },
5343
5344 { PCI_VENDOR_ID_ADDIDATA,
5345 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5346 PCI_ANY_ID,
5347 PCI_ANY_ID,
5348 0,
5349 0,
5350 pbn_b0_2_115200 },
5351
5352 { PCI_VENDOR_ID_ADDIDATA,
5353 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5354 PCI_ANY_ID,
5355 PCI_ANY_ID,
5356 0,
5357 0,
5358 pbn_b0_1_115200 },
5359
Ian Abbott086231f2013-07-16 16:14:39 +01005360 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005361 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005362 PCI_ANY_ID,
5363 PCI_ANY_ID,
5364 0,
5365 0,
5366 pbn_b1_8_115200 },
5367
5368 { PCI_VENDOR_ID_ADDIDATA,
5369 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5370 PCI_ANY_ID,
5371 PCI_ANY_ID,
5372 0,
5373 0,
5374 pbn_b0_4_115200 },
5375
5376 { PCI_VENDOR_ID_ADDIDATA,
5377 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5378 PCI_ANY_ID,
5379 PCI_ANY_ID,
5380 0,
5381 0,
5382 pbn_b0_2_115200 },
5383
5384 { PCI_VENDOR_ID_ADDIDATA,
5385 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5386 PCI_ANY_ID,
5387 PCI_ANY_ID,
5388 0,
5389 0,
5390 pbn_b0_1_115200 },
5391
5392 { PCI_VENDOR_ID_ADDIDATA,
5393 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5394 PCI_ANY_ID,
5395 PCI_ANY_ID,
5396 0,
5397 0,
5398 pbn_b0_4_115200 },
5399
5400 { PCI_VENDOR_ID_ADDIDATA,
5401 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5402 PCI_ANY_ID,
5403 PCI_ANY_ID,
5404 0,
5405 0,
5406 pbn_b0_2_115200 },
5407
5408 { PCI_VENDOR_ID_ADDIDATA,
5409 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5410 PCI_ANY_ID,
5411 PCI_ANY_ID,
5412 0,
5413 0,
5414 pbn_b0_1_115200 },
5415
5416 { PCI_VENDOR_ID_ADDIDATA,
5417 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5418 PCI_ANY_ID,
5419 PCI_ANY_ID,
5420 0,
5421 0,
5422 pbn_b0_8_115200 },
5423
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005424 { PCI_VENDOR_ID_ADDIDATA,
5425 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5426 PCI_ANY_ID,
5427 PCI_ANY_ID,
5428 0,
5429 0,
5430 pbn_ADDIDATA_PCIe_4_3906250 },
5431
5432 { PCI_VENDOR_ID_ADDIDATA,
5433 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5434 PCI_ANY_ID,
5435 PCI_ANY_ID,
5436 0,
5437 0,
5438 pbn_ADDIDATA_PCIe_2_3906250 },
5439
5440 { PCI_VENDOR_ID_ADDIDATA,
5441 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5442 PCI_ANY_ID,
5443 PCI_ANY_ID,
5444 0,
5445 0,
5446 pbn_ADDIDATA_PCIe_1_3906250 },
5447
5448 { PCI_VENDOR_ID_ADDIDATA,
5449 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5450 PCI_ANY_ID,
5451 PCI_ANY_ID,
5452 0,
5453 0,
5454 pbn_ADDIDATA_PCIe_8_3906250 },
5455
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005456 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5457 PCI_VENDOR_ID_IBM, 0x0299,
5458 0, 0, pbn_b0_bt_2_115200 },
5459
Stefan Seyfried972ce082013-07-01 09:14:21 +02005460 /*
5461 * other NetMos 9835 devices are most likely handled by the
5462 * parport_serial driver, check drivers/parport/parport_serial.c
5463 * before adding them here.
5464 */
5465
Michael Bueschc4285b42009-06-30 11:41:21 -07005466 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5467 0xA000, 0x1000,
5468 0, 0, pbn_b0_1_115200 },
5469
Nicos Gollan7808edc2011-05-05 21:00:37 +02005470 /* the 9901 is a rebranded 9912 */
5471 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5472 0xA000, 0x1000,
5473 0, 0, pbn_b0_1_115200 },
5474
5475 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5476 0xA000, 0x1000,
5477 0, 0, pbn_b0_1_115200 },
5478
5479 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5480 0xA000, 0x1000,
5481 0, 0, pbn_b0_1_115200 },
5482
5483 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5484 0xA000, 0x1000,
5485 0, 0, pbn_b0_1_115200 },
5486
5487 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5488 0xA000, 0x3002,
5489 0, 0, pbn_NETMOS9900_2s_115200 },
5490
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005491 /*
Eric Smith44178172011-07-11 22:53:13 -06005492 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005493 */
5494
5495 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5496 0xA000, 0x1000,
5497 0, 0, pbn_b0_1_115200 },
5498
5499 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005500 0xA000, 0x3002,
5501 0, 0, pbn_b0_bt_2_115200 },
5502
5503 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005504 0xA000, 0x3004,
5505 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005506 /* Intel CE4100 */
5507 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5508 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5509 pbn_ce4100_1_115200 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03005510 /* Intel BayTrail */
5511 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5512 PCI_ANY_ID, PCI_ANY_ID,
5513 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5514 pbn_byt },
5515 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5516 PCI_ANY_ID, PCI_ANY_ID,
5517 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5518 pbn_byt },
Alan Cox29897082014-08-19 20:29:23 +03005519 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5520 PCI_ANY_ID, PCI_ANY_ID,
5521 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5522 pbn_byt },
5523 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5524 PCI_ANY_ID, PCI_ANY_ID,
5525 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5526 pbn_byt },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005527
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005528 /*
Andy Shevchenkof549e942015-02-23 16:24:43 +02005529 * Intel Penwell
5530 */
5531 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART1,
5532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5533 pbn_pnw},
5534 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART2,
5535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5536 pbn_pnw},
5537 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART3,
5538 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5539 pbn_pnw},
5540
5541 /*
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01005542 * Intel Quark x1000
5543 */
5544 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5545 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5546 pbn_qrk },
5547 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005548 * Cronyx Omega PCI
5549 */
5550 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5551 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5552 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005553
5554 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005555 * Broadcom TruManage
5556 */
5557 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5558 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5559 pbn_brcm_trumanage },
5560
5561 /*
Alan Cox66835492012-08-16 12:01:33 +01005562 * AgeStar as-prs2-009
5563 */
5564 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5565 PCI_ANY_ID, PCI_ANY_ID,
5566 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005567
5568 /*
5569 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5570 * so not listed here.
5571 */
5572 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5573 PCI_ANY_ID, PCI_ANY_ID,
5574 0, 0, pbn_b0_bt_4_115200 },
5575
5576 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5577 PCI_ANY_ID, PCI_ANY_ID,
5578 0, 0, pbn_b0_bt_2_115200 },
5579
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005580 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5581 PCI_ANY_ID, PCI_ANY_ID,
5582 0, 0, pbn_wch384_4 },
5583
Alan Cox66835492012-08-16 12:01:33 +01005584 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005585 * Commtech, Inc. Fastcom adapters
5586 */
5587 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5588 PCI_ANY_ID, PCI_ANY_ID,
5589 0,
5590 0, pbn_b0_2_1152000_200 },
5591 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5592 PCI_ANY_ID, PCI_ANY_ID,
5593 0,
5594 0, pbn_b0_4_1152000_200 },
5595 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5596 PCI_ANY_ID, PCI_ANY_ID,
5597 0,
5598 0, pbn_b0_4_1152000_200 },
5599 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5600 PCI_ANY_ID, PCI_ANY_ID,
5601 0,
5602 0, pbn_b0_8_1152000_200 },
5603 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5604 PCI_ANY_ID, PCI_ANY_ID,
5605 0,
5606 0, pbn_exar_XR17V352 },
5607 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5608 PCI_ANY_ID, PCI_ANY_ID,
5609 0,
5610 0, pbn_exar_XR17V354 },
5611 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5612 PCI_ANY_ID, PCI_ANY_ID,
5613 0,
5614 0, pbn_exar_XR17V358 },
5615
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005616 /* Fintek PCI serial cards */
5617 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5618 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5619 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5620
Matt Schulte14faa8c2012-11-21 10:35:15 -06005621 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622 * These entries match devices with class COMMUNICATION_SERIAL,
5623 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5624 */
5625 { PCI_ANY_ID, PCI_ANY_ID,
5626 PCI_ANY_ID, PCI_ANY_ID,
5627 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5628 0xffff00, pbn_default },
5629 { PCI_ANY_ID, PCI_ANY_ID,
5630 PCI_ANY_ID, PCI_ANY_ID,
5631 PCI_CLASS_COMMUNICATION_MODEM << 8,
5632 0xffff00, pbn_default },
5633 { PCI_ANY_ID, PCI_ANY_ID,
5634 PCI_ANY_ID, PCI_ANY_ID,
5635 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5636 0xffff00, pbn_default },
5637 { 0, }
5638};
5639
Michael Reed28071902011-05-31 12:06:28 -05005640static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5641 pci_channel_state_t state)
5642{
5643 struct serial_private *priv = pci_get_drvdata(dev);
5644
5645 if (state == pci_channel_io_perm_failure)
5646 return PCI_ERS_RESULT_DISCONNECT;
5647
5648 if (priv)
5649 pciserial_suspend_ports(priv);
5650
5651 pci_disable_device(dev);
5652
5653 return PCI_ERS_RESULT_NEED_RESET;
5654}
5655
5656static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5657{
5658 int rc;
5659
5660 rc = pci_enable_device(dev);
5661
5662 if (rc)
5663 return PCI_ERS_RESULT_DISCONNECT;
5664
5665 pci_restore_state(dev);
5666 pci_save_state(dev);
5667
5668 return PCI_ERS_RESULT_RECOVERED;
5669}
5670
5671static void serial8250_io_resume(struct pci_dev *dev)
5672{
5673 struct serial_private *priv = pci_get_drvdata(dev);
5674
5675 if (priv)
5676 pciserial_resume_ports(priv);
5677}
5678
Stephen Hemminger1d352032012-09-07 09:33:17 -07005679static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005680 .error_detected = serial8250_io_error_detected,
5681 .slot_reset = serial8250_io_slot_reset,
5682 .resume = serial8250_io_resume,
5683};
5684
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685static struct pci_driver serial_pci_driver = {
5686 .name = "serial",
5687 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005688 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005689 .driver = {
5690 .pm = &pciserial_pm_ops,
5691 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005692 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005693 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005694};
5695
Wei Yongjun15a12e82012-10-26 23:04:22 +08005696module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005697
5698MODULE_LICENSE("GPL");
5699MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5700MODULE_DEVICE_TABLE(pci, serial_pci_tbl);