blob: 5fd242795178ac8b594fc2f03d5b525fb123866a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "radeon_reg.h"
33#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000034#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100035#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020036#include "rs100d.h"
37#include "rv200d.h"
38#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040039#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100040
Ben Hutchings70967ab2009-08-29 14:53:51 +010041#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040042#include <linux/module.h>
Ben Hutchings70967ab2009-08-29 14:53:51 +010043
Dave Airlie551ebd82009-09-01 15:25:57 +100044#include "r100_reg_safe.h"
45#include "rn50_reg_safe.h"
46
Ben Hutchings70967ab2009-08-29 14:53:51 +010047/* Firmware Names */
48#define FIRMWARE_R100 "radeon/R100_cp.bin"
49#define FIRMWARE_R200 "radeon/R200_cp.bin"
50#define FIRMWARE_R300 "radeon/R300_cp.bin"
51#define FIRMWARE_R420 "radeon/R420_cp.bin"
52#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
53#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
54#define FIRMWARE_R520 "radeon/R520_cp.bin"
55
56MODULE_FIRMWARE(FIRMWARE_R100);
57MODULE_FIRMWARE(FIRMWARE_R200);
58MODULE_FIRMWARE(FIRMWARE_R300);
59MODULE_FIRMWARE(FIRMWARE_R420);
60MODULE_FIRMWARE(FIRMWARE_RS690);
61MODULE_FIRMWARE(FIRMWARE_RS600);
62MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063
Dave Airlie551ebd82009-09-01 15:25:57 +100064#include "r100_track.h"
65
Alex Deucher48ef7792012-07-17 14:02:41 -040066/* This files gather functions specifics to:
67 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
68 * and others in some cases.
69 */
70
Alex Deucher2b48b962013-04-09 18:32:01 -040071static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
72{
73 if (crtc == 0) {
74 if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
75 return true;
76 else
77 return false;
78 } else {
79 if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
80 return true;
81 else
82 return false;
83 }
84}
85
86static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
87{
88 u32 vline1, vline2;
89
90 if (crtc == 0) {
91 vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
92 vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
93 } else {
94 vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
95 vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
96 }
97 if (vline1 != vline2)
98 return true;
99 else
100 return false;
101}
102
Alex Deucher48ef7792012-07-17 14:02:41 -0400103/**
104 * r100_wait_for_vblank - vblank wait asic callback.
105 *
106 * @rdev: radeon_device pointer
107 * @crtc: crtc to wait for vblank on
108 *
109 * Wait for vblank on the requested crtc (r1xx-r4xx).
110 */
Alex Deucher3ae19b72012-02-23 17:53:37 -0500111void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
112{
Alex Deucher2b48b962013-04-09 18:32:01 -0400113 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500114
Alex Deucher94f768f2012-08-15 16:58:30 -0400115 if (crtc >= rdev->num_crtc)
116 return;
117
118 if (crtc == 0) {
Alex Deucher2b48b962013-04-09 18:32:01 -0400119 if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
120 return;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500121 } else {
Alex Deucher2b48b962013-04-09 18:32:01 -0400122 if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
123 return;
124 }
125
126 /* depending on when we hit vblank, we may be close to active; if so,
127 * wait for another frame.
128 */
129 while (r100_is_in_vblank(rdev, crtc)) {
130 if (i++ % 100 == 0) {
131 if (!r100_is_counter_moving(rdev, crtc))
132 break;
133 }
134 }
135
136 while (!r100_is_in_vblank(rdev, crtc)) {
137 if (i++ % 100 == 0) {
138 if (!r100_is_counter_moving(rdev, crtc))
139 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500140 }
141 }
142}
143
Alex Deucher48ef7792012-07-17 14:02:41 -0400144/**
Alex Deucher48ef7792012-07-17 14:02:41 -0400145 * r100_page_flip - pageflip callback.
146 *
147 * @rdev: radeon_device pointer
148 * @crtc_id: crtc to cleanup pageflip on
149 * @crtc_base: new address of the crtc (GPU MC address)
150 *
151 * Does the actual pageflip (r1xx-r4xx).
152 * During vblank we take the crtc lock and wait for the update_pending
153 * bit to go high, when it does, we release the lock, and allow the
154 * double buffered update to take place.
Alex Deucher48ef7792012-07-17 14:02:41 -0400155 */
Christian König157fa142014-05-27 16:49:20 +0200156void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
Alex Deucher6f34be52010-11-21 10:59:01 -0500157{
158 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
159 u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
Alex Deucherf6496472011-11-28 14:49:26 -0500160 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500161
162 /* Lock the graphics update lock */
163 /* update the scanout addresses */
164 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
165
Alex Deucheracb32502010-11-23 00:41:00 -0500166 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500167 for (i = 0; i < rdev->usec_timeout; i++) {
168 if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
169 break;
170 udelay(1);
171 }
Alex Deucheracb32502010-11-23 00:41:00 -0500172 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500173
174 /* Unlock the lock, so double-buffering can take place inside vblank */
175 tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
176 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
177
Christian König157fa142014-05-27 16:49:20 +0200178}
179
180/**
181 * r100_page_flip_pending - check if page flip is still pending
182 *
183 * @rdev: radeon_device pointer
184 * @crtc_id: crtc to check
185 *
186 * Check if the last pagefilp is still pending (r1xx-r4xx).
187 * Returns the current update pending status.
188 */
189bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id)
190{
191 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
192
Alex Deucher6f34be52010-11-21 10:59:01 -0500193 /* Return current update_pending status: */
Christian König157fa142014-05-27 16:49:20 +0200194 return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) &
195 RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET);
Alex Deucher6f34be52010-11-21 10:59:01 -0500196}
197
Alex Deucher48ef7792012-07-17 14:02:41 -0400198/**
199 * r100_pm_get_dynpm_state - look up dynpm power state callback.
200 *
201 * @rdev: radeon_device pointer
202 *
203 * Look up the optimal power state based on the
204 * current state of the GPU (r1xx-r5xx).
205 * Used for dynpm only.
206 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400207void r100_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400208{
209 int i;
Alex Deucherce8f5372010-05-07 15:10:16 -0400210 rdev->pm.dynpm_can_upclock = true;
211 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400212
Alex Deucherce8f5372010-05-07 15:10:16 -0400213 switch (rdev->pm.dynpm_planned_action) {
214 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400215 rdev->pm.requested_power_state_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400216 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400217 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400218 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400219 if (rdev->pm.current_power_state_index == 0) {
220 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400221 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400222 } else {
223 if (rdev->pm.active_crtc_count > 1) {
224 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400225 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400226 continue;
227 else if (i >= rdev->pm.current_power_state_index) {
228 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
229 break;
230 } else {
231 rdev->pm.requested_power_state_index = i;
232 break;
233 }
234 }
235 } else
236 rdev->pm.requested_power_state_index =
237 rdev->pm.current_power_state_index - 1;
238 }
Alex Deucherd7311172010-05-03 01:13:14 -0400239 /* don't use the power state if crtcs are active and no display flag is set */
240 if ((rdev->pm.active_crtc_count > 0) &&
241 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
242 RADEON_PM_MODE_NO_DISPLAY)) {
243 rdev->pm.requested_power_state_index++;
244 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400245 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
248 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400249 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400250 } else {
251 if (rdev->pm.active_crtc_count > 1) {
252 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400253 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 continue;
255 else if (i <= rdev->pm.current_power_state_index) {
256 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
257 break;
258 } else {
259 rdev->pm.requested_power_state_index = i;
260 break;
261 }
262 }
263 } else
264 rdev->pm.requested_power_state_index =
265 rdev->pm.current_power_state_index + 1;
266 }
267 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400269 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400270 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400271 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400272 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400273 default:
274 DRM_ERROR("Requested mode for not defined action\n");
275 return;
276 }
277 /* only one clock mode per power state */
278 rdev->pm.requested_clock_mode_index = 0;
279
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000280 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400281 rdev->pm.power_state[rdev->pm.requested_power_state_index].
282 clock_info[rdev->pm.requested_clock_mode_index].sclk,
283 rdev->pm.power_state[rdev->pm.requested_power_state_index].
284 clock_info[rdev->pm.requested_clock_mode_index].mclk,
285 rdev->pm.power_state[rdev->pm.requested_power_state_index].
286 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400287}
288
Alex Deucher48ef7792012-07-17 14:02:41 -0400289/**
290 * r100_pm_init_profile - Initialize power profiles callback.
291 *
292 * @rdev: radeon_device pointer
293 *
294 * Initialize the power states used in profile mode
295 * (r1xx-r3xx).
296 * Used for profile mode only.
297 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400298void r100_pm_init_profile(struct radeon_device *rdev)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400299{
Alex Deucherce8f5372010-05-07 15:10:16 -0400300 /* default */
301 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
302 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
303 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
305 /* low sh */
306 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400310 /* mid sh */
311 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
313 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400315 /* high sh */
316 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
318 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
320 /* low mh */
321 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400325 /* mid mh */
326 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
328 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400330 /* high mh */
331 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
332 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherbae6b5622010-04-22 13:38:05 -0400335}
336
Alex Deucher48ef7792012-07-17 14:02:41 -0400337/**
338 * r100_pm_misc - set additional pm hw parameters callback.
339 *
340 * @rdev: radeon_device pointer
341 *
342 * Set non-clock parameters associated with a power state
343 * (voltage, pcie lanes, etc.) (r1xx-r4xx).
344 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400345void r100_pm_misc(struct radeon_device *rdev)
346{
Alex Deucher49e02b72010-04-23 17:57:27 -0400347 int requested_index = rdev->pm.requested_power_state_index;
348 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
349 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
350 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
351
352 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
353 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
354 tmp = RREG32(voltage->gpio.reg);
355 if (voltage->active_high)
356 tmp |= voltage->gpio.mask;
357 else
358 tmp &= ~(voltage->gpio.mask);
359 WREG32(voltage->gpio.reg, tmp);
360 if (voltage->delay)
361 udelay(voltage->delay);
362 } else {
363 tmp = RREG32(voltage->gpio.reg);
364 if (voltage->active_high)
365 tmp &= ~voltage->gpio.mask;
366 else
367 tmp |= voltage->gpio.mask;
368 WREG32(voltage->gpio.reg, tmp);
369 if (voltage->delay)
370 udelay(voltage->delay);
371 }
372 }
373
374 sclk_cntl = RREG32_PLL(SCLK_CNTL);
375 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
376 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
377 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
378 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
379 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
380 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
381 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
382 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
383 else
384 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
385 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
386 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
387 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
388 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
389 } else
390 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
391
392 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
393 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
394 if (voltage->delay) {
395 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
396 switch (voltage->delay) {
397 case 33:
398 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
399 break;
400 case 66:
401 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
402 break;
403 case 99:
404 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
405 break;
406 case 132:
407 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
408 break;
409 }
410 } else
411 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
412 } else
413 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
414
415 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
416 sclk_cntl &= ~FORCE_HDP;
417 else
418 sclk_cntl |= FORCE_HDP;
419
420 WREG32_PLL(SCLK_CNTL, sclk_cntl);
421 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
422 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
423
424 /* set pcie lanes */
425 if ((rdev->flags & RADEON_IS_PCIE) &&
426 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500427 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400428 (ps->pcie_lanes !=
429 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
430 radeon_set_pcie_lanes(rdev,
431 ps->pcie_lanes);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000432 DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400433 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400434}
435
Alex Deucher48ef7792012-07-17 14:02:41 -0400436/**
437 * r100_pm_prepare - pre-power state change callback.
438 *
439 * @rdev: radeon_device pointer
440 *
441 * Prepare for a power state change (r1xx-r4xx).
442 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400443void r100_pm_prepare(struct radeon_device *rdev)
444{
445 struct drm_device *ddev = rdev->ddev;
446 struct drm_crtc *crtc;
447 struct radeon_crtc *radeon_crtc;
448 u32 tmp;
449
450 /* disable any active CRTCs */
451 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
452 radeon_crtc = to_radeon_crtc(crtc);
453 if (radeon_crtc->enabled) {
454 if (radeon_crtc->crtc_id) {
455 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
456 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
457 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
458 } else {
459 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
460 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
461 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
462 }
463 }
464 }
465}
466
Alex Deucher48ef7792012-07-17 14:02:41 -0400467/**
468 * r100_pm_finish - post-power state change callback.
469 *
470 * @rdev: radeon_device pointer
471 *
472 * Clean up after a power state change (r1xx-r4xx).
473 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400474void r100_pm_finish(struct radeon_device *rdev)
475{
476 struct drm_device *ddev = rdev->ddev;
477 struct drm_crtc *crtc;
478 struct radeon_crtc *radeon_crtc;
479 u32 tmp;
480
481 /* enable any active CRTCs */
482 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
483 radeon_crtc = to_radeon_crtc(crtc);
484 if (radeon_crtc->enabled) {
485 if (radeon_crtc->crtc_id) {
486 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
487 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
488 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
489 } else {
490 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
491 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
492 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
493 }
494 }
495 }
496}
497
Alex Deucher48ef7792012-07-17 14:02:41 -0400498/**
499 * r100_gui_idle - gui idle callback.
500 *
501 * @rdev: radeon_device pointer
502 *
503 * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
504 * Returns true if idle, false if not.
505 */
Alex Deucherdef9ba92010-04-22 12:39:58 -0400506bool r100_gui_idle(struct radeon_device *rdev)
507{
508 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
509 return false;
510 else
511 return true;
512}
513
Alex Deucher05a05c52009-12-04 14:53:41 -0500514/* hpd for digital panel detect/disconnect */
Alex Deucher48ef7792012-07-17 14:02:41 -0400515/**
516 * r100_hpd_sense - hpd sense callback.
517 *
518 * @rdev: radeon_device pointer
519 * @hpd: hpd (hotplug detect) pin
520 *
521 * Checks if a digital monitor is connected (r1xx-r4xx).
522 * Returns true if connected, false if not connected.
523 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500524bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
525{
526 bool connected = false;
527
528 switch (hpd) {
529 case RADEON_HPD_1:
530 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
531 connected = true;
532 break;
533 case RADEON_HPD_2:
534 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
535 connected = true;
536 break;
537 default:
538 break;
539 }
540 return connected;
541}
542
Alex Deucher48ef7792012-07-17 14:02:41 -0400543/**
544 * r100_hpd_set_polarity - hpd set polarity callback.
545 *
546 * @rdev: radeon_device pointer
547 * @hpd: hpd (hotplug detect) pin
548 *
549 * Set the polarity of the hpd pin (r1xx-r4xx).
550 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500551void r100_hpd_set_polarity(struct radeon_device *rdev,
552 enum radeon_hpd_id hpd)
553{
554 u32 tmp;
555 bool connected = r100_hpd_sense(rdev, hpd);
556
557 switch (hpd) {
558 case RADEON_HPD_1:
559 tmp = RREG32(RADEON_FP_GEN_CNTL);
560 if (connected)
561 tmp &= ~RADEON_FP_DETECT_INT_POL;
562 else
563 tmp |= RADEON_FP_DETECT_INT_POL;
564 WREG32(RADEON_FP_GEN_CNTL, tmp);
565 break;
566 case RADEON_HPD_2:
567 tmp = RREG32(RADEON_FP2_GEN_CNTL);
568 if (connected)
569 tmp &= ~RADEON_FP2_DETECT_INT_POL;
570 else
571 tmp |= RADEON_FP2_DETECT_INT_POL;
572 WREG32(RADEON_FP2_GEN_CNTL, tmp);
573 break;
574 default:
575 break;
576 }
577}
578
Alex Deucher48ef7792012-07-17 14:02:41 -0400579/**
580 * r100_hpd_init - hpd setup callback.
581 *
582 * @rdev: radeon_device pointer
583 *
584 * Setup the hpd pins used by the card (r1xx-r4xx).
585 * Set the polarity, and enable the hpd interrupts.
586 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500587void r100_hpd_init(struct radeon_device *rdev)
588{
589 struct drm_device *dev = rdev->ddev;
590 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200591 unsigned enable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500592
593 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
594 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200595 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400596 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher05a05c52009-12-04 14:53:41 -0500597 }
Christian Koenigfb982572012-05-17 01:33:30 +0200598 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500599}
600
Alex Deucher48ef7792012-07-17 14:02:41 -0400601/**
602 * r100_hpd_fini - hpd tear down callback.
603 *
604 * @rdev: radeon_device pointer
605 *
606 * Tear down the hpd pins used by the card (r1xx-r4xx).
607 * Disable the hpd interrupts.
608 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500609void r100_hpd_fini(struct radeon_device *rdev)
610{
611 struct drm_device *dev = rdev->ddev;
612 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200613 unsigned disable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500614
615 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
616 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200617 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher05a05c52009-12-04 14:53:41 -0500618 }
Christian Koenigfb982572012-05-17 01:33:30 +0200619 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500620}
621
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622/*
623 * PCI GART
624 */
625void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
626{
627 /* TODO: can we do somethings here ? */
628 /* It seems hw only cache one entry so we should discard this
629 * entry otherwise if first GPU GART read hit this entry it
630 * could end up in wrong address. */
631}
632
Jerome Glisse4aac0472009-09-14 18:29:49 +0200633int r100_pci_gart_init(struct radeon_device *rdev)
634{
635 int r;
636
Jerome Glissec9a1be92011-11-03 11:16:49 -0400637 if (rdev->gart.ptr) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000638 WARN(1, "R100 PCI GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200639 return 0;
640 }
641 /* Initialize common gart structure */
642 r = radeon_gart_init(rdev);
643 if (r)
644 return r;
645 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500646 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
647 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200648 return radeon_gart_table_ram_alloc(rdev);
649}
650
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651int r100_pci_gart_enable(struct radeon_device *rdev)
652{
653 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 /* discard memory request outside of configured range */
656 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
657 WREG32(RADEON_AIC_CNTL, tmp);
658 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000659 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
660 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661 /* set PCI GART page-table base address */
662 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
663 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
664 WREG32(RADEON_AIC_CNTL, tmp);
665 r100_pci_gart_tlb_flush(rdev);
Michel Dänzer43caf452012-05-02 10:29:56 +0200666 DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000667 (unsigned)(rdev->mc.gtt_size >> 20),
668 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 rdev->gart.ready = true;
670 return 0;
671}
672
673void r100_pci_gart_disable(struct radeon_device *rdev)
674{
675 uint32_t tmp;
676
677 /* discard memory request outside of configured range */
678 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
679 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
680 WREG32(RADEON_AIC_LO_ADDR, 0);
681 WREG32(RADEON_AIC_HI_ADDR, 0);
682}
683
Christian König7f90fc92014-06-04 15:29:57 +0200684void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +0900685 uint64_t addr, uint32_t flags)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200686{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400687 u32 *gtt = rdev->gart.ptr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400688 gtt[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689}
690
Jerome Glisse4aac0472009-09-14 18:29:49 +0200691void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692{
Jerome Glissef9274562010-03-17 14:44:29 +0000693 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200694 r100_pci_gart_disable(rdev);
695 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696}
697
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200698int r100_irq_set(struct radeon_device *rdev)
699{
700 uint32_t tmp = 0;
701
Jerome Glisse003e69f2010-01-07 15:39:14 +0100702 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000703 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100704 WREG32(R_000040_GEN_INT_CNTL, 0);
705 return -EINVAL;
706 }
Christian Koenig736fc372012-05-17 19:52:00 +0200707 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200708 tmp |= RADEON_SW_INT_ENABLE;
709 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500710 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200711 atomic_read(&rdev->irq.pflip[0])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200712 tmp |= RADEON_CRTC_VBLANK_MASK;
713 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500714 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200715 atomic_read(&rdev->irq.pflip[1])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200716 tmp |= RADEON_CRTC2_VBLANK_MASK;
717 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500718 if (rdev->irq.hpd[0]) {
719 tmp |= RADEON_FP_DETECT_MASK;
720 }
721 if (rdev->irq.hpd[1]) {
722 tmp |= RADEON_FP2_DETECT_MASK;
723 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200724 WREG32(RADEON_GEN_INT_CNTL, tmp);
725 return 0;
726}
727
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200728void r100_irq_disable(struct radeon_device *rdev)
729{
730 u32 tmp;
731
732 WREG32(R_000040_GEN_INT_CNTL, 0);
733 /* Wait and acknowledge irq */
734 mdelay(1);
735 tmp = RREG32(R_000044_GEN_INT_STATUS);
736 WREG32(R_000044_GEN_INT_STATUS, tmp);
737}
738
Andi Kleencbdd4502011-10-13 16:08:46 -0700739static uint32_t r100_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200740{
741 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500742 uint32_t irq_mask = RADEON_SW_INT_TEST |
743 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
744 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200745
746 if (irqs) {
747 WREG32(RADEON_GEN_INT_STATUS, irqs);
748 }
749 return irqs & irq_mask;
750}
751
752int r100_irq_process(struct radeon_device *rdev)
753{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400754 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500755 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200756
757 status = r100_irq_ack(rdev);
758 if (!status) {
759 return IRQ_NONE;
760 }
Jerome Glissea513c182009-09-09 22:23:07 +0200761 if (rdev->shutdown) {
762 return IRQ_NONE;
763 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200764 while (status) {
765 /* SW interrupt */
766 if (status & RADEON_SW_INT_TEST) {
Alex Deucher74652802011-08-25 13:39:48 -0400767 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200768 }
769 /* Vertical blank interrupts */
770 if (status & RADEON_CRTC_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500771 if (rdev->irq.crtc_vblank_int[0]) {
772 drm_handle_vblank(rdev->ddev, 0);
773 rdev->pm.vblank_sync = true;
774 wake_up(&rdev->irq.vblank_queue);
775 }
Christian Koenig736fc372012-05-17 19:52:00 +0200776 if (atomic_read(&rdev->irq.pflip[0]))
Christian König1a0e7912014-05-27 16:49:21 +0200777 radeon_crtc_handle_vblank(rdev, 0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200778 }
779 if (status & RADEON_CRTC2_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500780 if (rdev->irq.crtc_vblank_int[1]) {
781 drm_handle_vblank(rdev->ddev, 1);
782 rdev->pm.vblank_sync = true;
783 wake_up(&rdev->irq.vblank_queue);
784 }
Christian Koenig736fc372012-05-17 19:52:00 +0200785 if (atomic_read(&rdev->irq.pflip[1]))
Christian König1a0e7912014-05-27 16:49:21 +0200786 radeon_crtc_handle_vblank(rdev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200787 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500788 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500789 queue_hotplug = true;
790 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500791 }
792 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500793 queue_hotplug = true;
794 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500795 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200796 status = r100_irq_ack(rdev);
797 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500798 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100799 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400800 if (rdev->msi_enabled) {
801 switch (rdev->family) {
802 case CHIP_RS400:
803 case CHIP_RS480:
804 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
805 WREG32(RADEON_AIC_CNTL, msi_rearm);
806 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
807 break;
808 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500809 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400810 break;
811 }
812 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200813 return IRQ_HANDLED;
814}
815
816u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
817{
818 if (crtc == 0)
819 return RREG32(RADEON_CRTC_CRNT_FRAME);
820 else
821 return RREG32(RADEON_CRTC2_CRNT_FRAME);
822}
823
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200824/* Who ever call radeon_fence_emit should call ring_lock and ask
825 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826void r100_fence_ring_emit(struct radeon_device *rdev,
827 struct radeon_fence *fence)
828{
Christian Könige32eb502011-10-23 12:56:27 +0200829 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +0200830
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200831 /* We have to make sure that caches are flushed before
832 * CPU might read something from VRAM. */
Christian Könige32eb502011-10-23 12:56:27 +0200833 radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
834 radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
835 radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
836 radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837 /* Wait until IDLE & CLEAN */
Christian Könige32eb502011-10-23 12:56:27 +0200838 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
839 radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
840 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
841 radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
Jerome Glissecafe6602010-01-07 12:39:21 +0100842 RADEON_HDP_READ_BUFFER_INVALIDATE);
Christian Könige32eb502011-10-23 12:56:27 +0200843 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
844 radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +0200846 radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
847 radeon_ring_write(ring, fence->seq);
848 radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
849 radeon_ring_write(ring, RADEON_SW_INT_FIRE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850}
851
Christian König1654b812013-11-12 12:58:05 +0100852bool r100_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200853 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +0200854 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200855 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +0200856{
857 /* Unused on older asics, since we don't have semaphores or multiple rings */
858 BUG();
Christian König1654b812013-11-12 12:58:05 +0100859 return false;
Christian König15d33322011-09-15 19:02:22 +0200860}
861
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862int r100_copy_blit(struct radeon_device *rdev,
863 uint64_t src_offset,
864 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400865 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +0200866 struct radeon_fence **fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200867{
Christian Könige32eb502011-10-23 12:56:27 +0200868 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200869 uint32_t cur_pages;
Alex Deucher003cefe2011-09-16 12:04:08 -0400870 uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871 uint32_t pitch;
872 uint32_t stride_pixels;
873 unsigned ndw;
874 int num_loops;
875 int r = 0;
876
877 /* radeon limited to 16k stride */
878 stride_bytes &= 0x3fff;
879 /* radeon pitch is /64 */
880 pitch = stride_bytes / 64;
881 stride_pixels = stride_bytes / 4;
Alex Deucher003cefe2011-09-16 12:04:08 -0400882 num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883
884 /* Ask for enough room for blit + flush + fence */
885 ndw = 64 + (10 * num_loops);
Christian Könige32eb502011-10-23 12:56:27 +0200886 r = radeon_ring_lock(rdev, ring, ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 if (r) {
888 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
889 return -EINVAL;
890 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400891 while (num_gpu_pages > 0) {
892 cur_pages = num_gpu_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893 if (cur_pages > 8191) {
894 cur_pages = 8191;
895 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400896 num_gpu_pages -= cur_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200897
898 /* pages are in Y direction - height
899 page width in X direction - width */
Christian Könige32eb502011-10-23 12:56:27 +0200900 radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
901 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
903 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
904 RADEON_GMC_SRC_CLIPPING |
905 RADEON_GMC_DST_CLIPPING |
906 RADEON_GMC_BRUSH_NONE |
907 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
908 RADEON_GMC_SRC_DATATYPE_COLOR |
909 RADEON_ROP3_S |
910 RADEON_DP_SRC_SOURCE_MEMORY |
911 RADEON_GMC_CLR_CMP_CNTL_DIS |
912 RADEON_GMC_WR_MSK_DIS);
Christian Könige32eb502011-10-23 12:56:27 +0200913 radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
914 radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
915 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
916 radeon_ring_write(ring, 0);
917 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
918 radeon_ring_write(ring, num_gpu_pages);
919 radeon_ring_write(ring, num_gpu_pages);
920 radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 }
Christian Könige32eb502011-10-23 12:56:27 +0200922 radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
923 radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
924 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
925 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926 RADEON_WAIT_2D_IDLECLEAN |
927 RADEON_WAIT_HOST_IDLECLEAN |
928 RADEON_WAIT_DMA_GUI_IDLE);
929 if (fence) {
Christian König876dc9f2012-05-08 14:24:01 +0200930 r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931 }
Christian Könige32eb502011-10-23 12:56:27 +0200932 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933 return r;
934}
935
Jerome Glisse45600232009-09-09 22:23:45 +0200936static int r100_cp_wait_for_idle(struct radeon_device *rdev)
937{
938 unsigned i;
939 u32 tmp;
940
941 for (i = 0; i < rdev->usec_timeout; i++) {
942 tmp = RREG32(R_000E40_RBBM_STATUS);
943 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
944 return 0;
945 }
946 udelay(1);
947 }
948 return -1;
949}
950
Alex Deucherf7128122012-02-23 17:53:45 -0500951void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200952{
953 int r;
954
Christian Könige32eb502011-10-23 12:56:27 +0200955 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956 if (r) {
957 return;
958 }
Christian Könige32eb502011-10-23 12:56:27 +0200959 radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
960 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961 RADEON_ISYNC_ANY2D_IDLE3D |
962 RADEON_ISYNC_ANY3D_IDLE2D |
963 RADEON_ISYNC_WAIT_IDLEGUI |
964 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +0200965 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200966}
967
Ben Hutchings70967ab2009-08-29 14:53:51 +0100968
969/* Load the microcode for the CP */
970static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100972 const char *fw_name = NULL;
973 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000975 DRM_DEBUG_KMS("\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100976
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200977 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
978 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
979 (rdev->family == CHIP_RS200)) {
980 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100981 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982 } else if ((rdev->family == CHIP_R200) ||
983 (rdev->family == CHIP_RV250) ||
984 (rdev->family == CHIP_RV280) ||
985 (rdev->family == CHIP_RS300)) {
986 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100987 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988 } else if ((rdev->family == CHIP_R300) ||
989 (rdev->family == CHIP_R350) ||
990 (rdev->family == CHIP_RV350) ||
991 (rdev->family == CHIP_RV380) ||
992 (rdev->family == CHIP_RS400) ||
993 (rdev->family == CHIP_RS480)) {
994 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100995 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996 } else if ((rdev->family == CHIP_R420) ||
997 (rdev->family == CHIP_R423) ||
998 (rdev->family == CHIP_RV410)) {
999 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001000 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001 } else if ((rdev->family == CHIP_RS690) ||
1002 (rdev->family == CHIP_RS740)) {
1003 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001004 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005 } else if (rdev->family == CHIP_RS600) {
1006 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001007 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008 } else if ((rdev->family == CHIP_RV515) ||
1009 (rdev->family == CHIP_R520) ||
1010 (rdev->family == CHIP_RV530) ||
1011 (rdev->family == CHIP_R580) ||
1012 (rdev->family == CHIP_RV560) ||
1013 (rdev->family == CHIP_RV570)) {
1014 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001015 fw_name = FIRMWARE_R520;
1016 }
1017
Jerome Glisse0a168932013-07-11 15:53:01 -04001018 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001019 if (err) {
1020 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
1021 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001022 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001023 printk(KERN_ERR
1024 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001025 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001026 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001027 release_firmware(rdev->me_fw);
1028 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +01001029 }
1030 return err;
1031}
Jerome Glissed4550902009-10-01 10:12:06 +02001032
Alex Deucherea31bf62013-12-09 19:44:30 -05001033u32 r100_gfx_get_rptr(struct radeon_device *rdev,
1034 struct radeon_ring *ring)
1035{
1036 u32 rptr;
1037
1038 if (rdev->wb.enabled)
1039 rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
1040 else
1041 rptr = RREG32(RADEON_CP_RB_RPTR);
1042
1043 return rptr;
1044}
1045
1046u32 r100_gfx_get_wptr(struct radeon_device *rdev,
1047 struct radeon_ring *ring)
1048{
1049 u32 wptr;
1050
1051 wptr = RREG32(RADEON_CP_RB_WPTR);
1052
1053 return wptr;
1054}
1055
1056void r100_gfx_set_wptr(struct radeon_device *rdev,
1057 struct radeon_ring *ring)
1058{
1059 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1060 (void)RREG32(RADEON_CP_RB_WPTR);
1061}
1062
Ben Hutchings70967ab2009-08-29 14:53:51 +01001063static void r100_cp_load_microcode(struct radeon_device *rdev)
1064{
1065 const __be32 *fw_data;
1066 int i, size;
1067
1068 if (r100_gui_wait_for_idle(rdev)) {
1069 printk(KERN_WARNING "Failed to wait GUI idle while "
1070 "programming pipes. Bad things might happen.\n");
1071 }
1072
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001073 if (rdev->me_fw) {
1074 size = rdev->me_fw->size / 4;
1075 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +01001076 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
1077 for (i = 0; i < size; i += 2) {
1078 WREG32(RADEON_CP_ME_RAM_DATAH,
1079 be32_to_cpup(&fw_data[i]));
1080 WREG32(RADEON_CP_ME_RAM_DATAL,
1081 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001082 }
1083 }
1084}
1085
1086int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1087{
Christian Könige32eb502011-10-23 12:56:27 +02001088 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001089 unsigned rb_bufsz;
1090 unsigned rb_blksz;
1091 unsigned max_fetch;
1092 unsigned pre_write_timer;
1093 unsigned pre_write_limit;
1094 unsigned indirect2_start;
1095 unsigned indirect1_start;
1096 uint32_t tmp;
1097 int r;
1098
1099 if (r100_debugfs_cp_init(rdev)) {
1100 DRM_ERROR("Failed to register debugfs file for CP !\n");
1101 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001102 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001103 r = r100_cp_init_microcode(rdev);
1104 if (r) {
1105 DRM_ERROR("Failed to load firmware!\n");
1106 return r;
1107 }
1108 }
1109
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001110 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02001111 rb_bufsz = order_base_2(ring_size / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001112 ring_size = (1 << (rb_bufsz + 1)) * 4;
1113 r100_cp_load_microcode(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001114 r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02001115 RADEON_CP_PACKET2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 if (r) {
1117 return r;
1118 }
1119 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1120 * the rptr copy in system ram */
1121 rb_blksz = 9;
1122 /* cp will read 128bytes at a time (4 dwords) */
1123 max_fetch = 1;
Christian Könige32eb502011-10-23 12:56:27 +02001124 ring->align_mask = 16 - 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1126 pre_write_timer = 64;
1127 /* Force CP_RB_WPTR write if written more than one time before the
1128 * delay expire
1129 */
1130 pre_write_limit = 0;
1131 /* Setup the cp cache like this (cache size is 96 dwords) :
1132 * RING 0 to 15
1133 * INDIRECT1 16 to 79
1134 * INDIRECT2 80 to 95
1135 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1136 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1137 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1138 * Idea being that most of the gpu cmd will be through indirect1 buffer
1139 * so it gets the bigger cache.
1140 */
1141 indirect2_start = 80;
1142 indirect1_start = 16;
1143 /* cp setup */
1144 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001145 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001146 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
Alex Deucher724c80e2010-08-27 18:25:25 -04001147 REG_SET(RADEON_MAX_FETCH, max_fetch));
Alex Deucherd6f28932009-11-02 16:01:27 -05001148#ifdef __BIG_ENDIAN
1149 tmp |= RADEON_BUF_SWAP_32BIT;
1150#endif
Alex Deucher724c80e2010-08-27 18:25:25 -04001151 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001152
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153 /* Set ring address */
Christian Könige32eb502011-10-23 12:56:27 +02001154 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1155 WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001156 /* Force read & write ptr to 0 */
Alex Deucher724c80e2010-08-27 18:25:25 -04001157 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001158 WREG32(RADEON_CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001159 ring->wptr = 0;
1160 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001161
1162 /* set the wb address whether it's enabled or not */
1163 WREG32(R_00070C_CP_RB_RPTR_ADDR,
1164 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1165 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1166
1167 if (rdev->wb.enabled)
1168 WREG32(R_000770_SCRATCH_UMSK, 0xff);
1169 else {
1170 tmp |= RADEON_RB_NO_UPDATE;
1171 WREG32(R_000770_SCRATCH_UMSK, 0);
1172 }
1173
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174 WREG32(RADEON_CP_RB_CNTL, tmp);
1175 udelay(10);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 /* Set cp mode to bus mastering & enable cp*/
1177 WREG32(RADEON_CP_CSQ_MODE,
1178 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1179 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
Alex Deucherd75ee3b2011-01-24 23:24:59 -05001180 WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1181 WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001182 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
Dave Airlie20998102012-04-03 11:53:05 +01001183
1184 /* at this point everything should be setup correctly to enable master */
1185 pci_set_master(rdev->pdev);
1186
Alex Deucherf7128122012-02-23 17:53:45 -05001187 radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1188 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001189 if (r) {
1190 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1191 return r;
1192 }
Christian Könige32eb502011-10-23 12:56:27 +02001193 ring->ready = true;
Dave Airlie53595332011-03-14 09:47:24 +10001194 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Alex Deucherc7eff972012-07-17 14:02:32 -04001195
Simon Kitching16c58082012-09-20 12:59:16 -04001196 if (!ring->rptr_save_reg /* not resuming from suspend */
1197 && radeon_ring_supports_scratch_reg(rdev, ring)) {
Alex Deucherc7eff972012-07-17 14:02:32 -04001198 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1199 if (r) {
1200 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1201 ring->rptr_save_reg = 0;
1202 }
1203 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001204 return 0;
1205}
1206
1207void r100_cp_fini(struct radeon_device *rdev)
1208{
Jerome Glisse45600232009-09-09 22:23:45 +02001209 if (r100_cp_wait_for_idle(rdev)) {
1210 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1211 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001213 r100_cp_disable(rdev);
Alex Deucherc7eff972012-07-17 14:02:32 -04001214 radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
Christian Könige32eb502011-10-23 12:56:27 +02001215 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001216 DRM_INFO("radeon: cp finalized\n");
1217}
1218
1219void r100_cp_disable(struct radeon_device *rdev)
1220{
1221 /* Disable ring */
Dave Airlie53595332011-03-14 09:47:24 +10001222 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian Könige32eb502011-10-23 12:56:27 +02001223 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001224 WREG32(RADEON_CP_CSQ_MODE, 0);
1225 WREG32(RADEON_CP_CSQ_CNTL, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001226 WREG32(R_000770_SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001227 if (r100_gui_wait_for_idle(rdev)) {
1228 printk(KERN_WARNING "Failed to wait GUI idle while "
1229 "programming pipes. Bad things might happen.\n");
1230 }
1231}
1232
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001233/*
1234 * CS functions
1235 */
Alex Deucher0242f742012-06-28 17:50:34 -04001236int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
1237 struct radeon_cs_packet *pkt,
1238 unsigned idx,
1239 unsigned reg)
1240{
1241 int r;
1242 u32 tile_flags = 0;
1243 u32 tmp;
1244 struct radeon_cs_reloc *reloc;
1245 u32 value;
1246
Ilija Hadzic012e9762013-01-02 18:27:47 -05001247 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001248 if (r) {
1249 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1250 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001251 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001252 return r;
1253 }
1254
1255 value = radeon_get_ib_value(p, idx);
1256 tmp = value & 0x003fffff;
Christian Königdf0af442014-03-03 12:38:08 +01001257 tmp += (((u32)reloc->gpu_offset) >> 10);
Alex Deucher0242f742012-06-28 17:50:34 -04001258
1259 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +01001260 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucher0242f742012-06-28 17:50:34 -04001261 tile_flags |= RADEON_DST_TILE_MACRO;
Christian Königdf0af442014-03-03 12:38:08 +01001262 if (reloc->tiling_flags & RADEON_TILING_MICRO) {
Alex Deucher0242f742012-06-28 17:50:34 -04001263 if (reg == RADEON_SRC_PITCH_OFFSET) {
1264 DRM_ERROR("Cannot src blit from microtiled surface\n");
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001265 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001266 return -EINVAL;
1267 }
1268 tile_flags |= RADEON_DST_TILE_MICRO;
1269 }
1270
1271 tmp |= tile_flags;
1272 p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
1273 } else
1274 p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
1275 return 0;
1276}
1277
1278int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
1279 struct radeon_cs_packet *pkt,
1280 int idx)
1281{
1282 unsigned c, i;
1283 struct radeon_cs_reloc *reloc;
1284 struct r100_cs_track *track;
1285 int r = 0;
1286 volatile uint32_t *ib;
1287 u32 idx_value;
1288
1289 ib = p->ib.ptr;
1290 track = (struct r100_cs_track *)p->track;
1291 c = radeon_get_ib_value(p, idx++) & 0x1F;
1292 if (c > 16) {
1293 DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
1294 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001295 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001296 return -EINVAL;
1297 }
1298 track->num_arrays = c;
1299 for (i = 0; i < (c - 1); i+=2, idx+=3) {
Ilija Hadzic012e9762013-01-02 18:27:47 -05001300 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001301 if (r) {
1302 DRM_ERROR("No reloc for packet3 %d\n",
1303 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001304 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001305 return r;
1306 }
1307 idx_value = radeon_get_ib_value(p, idx);
Christian Königdf0af442014-03-03 12:38:08 +01001308 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
Alex Deucher0242f742012-06-28 17:50:34 -04001309
1310 track->arrays[i + 0].esize = idx_value >> 8;
1311 track->arrays[i + 0].robj = reloc->robj;
1312 track->arrays[i + 0].esize &= 0x7F;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001313 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001314 if (r) {
1315 DRM_ERROR("No reloc for packet3 %d\n",
1316 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001317 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001318 return r;
1319 }
Christian Königdf0af442014-03-03 12:38:08 +01001320 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset);
Alex Deucher0242f742012-06-28 17:50:34 -04001321 track->arrays[i + 1].robj = reloc->robj;
1322 track->arrays[i + 1].esize = idx_value >> 24;
1323 track->arrays[i + 1].esize &= 0x7F;
1324 }
1325 if (c & 1) {
Ilija Hadzic012e9762013-01-02 18:27:47 -05001326 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001327 if (r) {
1328 DRM_ERROR("No reloc for packet3 %d\n",
1329 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001330 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001331 return r;
1332 }
1333 idx_value = radeon_get_ib_value(p, idx);
Christian Königdf0af442014-03-03 12:38:08 +01001334 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
Alex Deucher0242f742012-06-28 17:50:34 -04001335 track->arrays[i + 0].robj = reloc->robj;
1336 track->arrays[i + 0].esize = idx_value >> 8;
1337 track->arrays[i + 0].esize &= 0x7F;
1338 }
1339 return r;
1340}
1341
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001342int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1343 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001344 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001345 radeon_packet0_check_t check)
1346{
1347 unsigned reg;
1348 unsigned i, j, m;
1349 unsigned idx;
1350 int r;
1351
1352 idx = pkt->idx + 1;
1353 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001354 /* Check that register fall into register range
1355 * determined by the number of entry (n) in the
1356 * safe register bitmap.
1357 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358 if (pkt->one_reg_wr) {
1359 if ((reg >> 7) > n) {
1360 return -EINVAL;
1361 }
1362 } else {
1363 if (((reg + (pkt->count << 2)) >> 7) > n) {
1364 return -EINVAL;
1365 }
1366 }
1367 for (i = 0; i <= pkt->count; i++, idx++) {
1368 j = (reg >> 7);
1369 m = 1 << ((reg >> 2) & 31);
1370 if (auth[j] & m) {
1371 r = check(p, pkt, idx, reg);
1372 if (r) {
1373 return r;
1374 }
1375 }
1376 if (pkt->one_reg_wr) {
1377 if (!(auth[j] & m)) {
1378 break;
1379 }
1380 } else {
1381 reg += 4;
1382 }
1383 }
1384 return 0;
1385}
1386
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001387/**
Dave Airlie531369e2009-06-29 11:21:25 +10001388 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1389 * @parser: parser structure holding parsing context.
1390 *
1391 * Userspace sends a special sequence for VLINE waits.
1392 * PACKET0 - VLINE_START_END + value
1393 * PACKET0 - WAIT_UNTIL +_value
1394 * RELOC (P3) - crtc_id in reloc.
1395 *
1396 * This function parses this and relocates the VLINE START END
1397 * and WAIT UNTIL packets to the correct crtc.
1398 * It also detects a switched off crtc and nulls out the
1399 * wait in that case.
1400 */
1401int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1402{
Dave Airlie531369e2009-06-29 11:21:25 +10001403 struct drm_crtc *crtc;
1404 struct radeon_crtc *radeon_crtc;
1405 struct radeon_cs_packet p3reloc, waitreloc;
1406 int crtc_id;
1407 int r;
1408 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001409 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001410
Jerome Glissef2e39222012-05-09 15:35:02 +02001411 ib = p->ib.ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001412
1413 /* parse the wait until */
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001414 r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
Dave Airlie531369e2009-06-29 11:21:25 +10001415 if (r)
1416 return r;
1417
1418 /* check its a wait until and only 1 count */
1419 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1420 waitreloc.count != 0) {
1421 DRM_ERROR("vline wait had illegal wait until segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001422 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001423 }
1424
Dave Airlie513bcb42009-09-23 16:56:27 +10001425 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001426 DRM_ERROR("vline wait had illegal wait until\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001427 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001428 }
1429
1430 /* jump over the NOP */
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001431 r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001432 if (r)
1433 return r;
1434
1435 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001436 p->idx += waitreloc.count + 2;
1437 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001438
Dave Airlie513bcb42009-09-23 16:56:27 +10001439 header = radeon_get_ib_value(p, h_idx);
1440 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05001441 reg = R100_CP_PACKET0_GET_REG(header);
Rob Clarkb957f452014-07-17 23:30:05 -04001442 crtc = drm_crtc_find(p->rdev->ddev, crtc_id);
1443 if (!crtc) {
Dave Airlie531369e2009-06-29 11:21:25 +10001444 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Ville Syrjälä10e10d32013-10-17 13:35:04 +03001445 return -ENOENT;
Dave Airlie531369e2009-06-29 11:21:25 +10001446 }
Dave Airlie531369e2009-06-29 11:21:25 +10001447 radeon_crtc = to_radeon_crtc(crtc);
1448 crtc_id = radeon_crtc->crtc_id;
1449
1450 if (!crtc->enabled) {
1451 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001452 ib[h_idx + 2] = PACKET2(0);
1453 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001454 } else if (crtc_id == 1) {
1455 switch (reg) {
1456 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001457 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001458 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1459 break;
1460 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001461 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001462 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1463 break;
1464 default:
1465 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001466 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001467 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001468 ib[h_idx] = header;
1469 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001470 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001471
1472 return 0;
Dave Airlie531369e2009-06-29 11:21:25 +10001473}
1474
Dave Airlie551ebd82009-09-01 15:25:57 +10001475static int r100_get_vtx_size(uint32_t vtx_fmt)
1476{
1477 int vtx_size;
1478 vtx_size = 2;
1479 /* ordered according to bits in spec */
1480 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1481 vtx_size++;
1482 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1483 vtx_size += 3;
1484 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1485 vtx_size++;
1486 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1487 vtx_size++;
1488 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1489 vtx_size += 3;
1490 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1491 vtx_size++;
1492 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1493 vtx_size++;
1494 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1495 vtx_size += 2;
1496 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1497 vtx_size += 2;
1498 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1499 vtx_size++;
1500 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1501 vtx_size += 2;
1502 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1503 vtx_size++;
1504 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1505 vtx_size += 2;
1506 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1507 vtx_size++;
1508 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1509 vtx_size++;
1510 /* blend weight */
1511 if (vtx_fmt & (0x7 << 15))
1512 vtx_size += (vtx_fmt >> 15) & 0x7;
1513 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1514 vtx_size += 3;
1515 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1516 vtx_size += 2;
1517 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1518 vtx_size++;
1519 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1520 vtx_size++;
1521 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1522 vtx_size++;
1523 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1524 vtx_size++;
1525 return vtx_size;
1526}
1527
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001528static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001529 struct radeon_cs_packet *pkt,
1530 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001532 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001533 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001534 volatile uint32_t *ib;
1535 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001536 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001537 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001538 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001539 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001540
Jerome Glissef2e39222012-05-09 15:35:02 +02001541 ib = p->ib.ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001542 track = (struct r100_cs_track *)p->track;
1543
Dave Airlie513bcb42009-09-23 16:56:27 +10001544 idx_value = radeon_get_ib_value(p, idx);
1545
Dave Airlie551ebd82009-09-01 15:25:57 +10001546 switch (reg) {
1547 case RADEON_CRTC_GUI_TRIG_VLINE:
1548 r = r100_cs_packet_parse_vline(p);
1549 if (r) {
1550 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1551 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001552 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001553 return r;
1554 }
1555 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001556 /* FIXME: only allow PACKET3 blit? easier to check for out of
1557 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001558 case RADEON_DST_PITCH_OFFSET:
1559 case RADEON_SRC_PITCH_OFFSET:
1560 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1561 if (r)
1562 return r;
1563 break;
1564 case RADEON_RB3D_DEPTHOFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001565 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001566 if (r) {
1567 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1568 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001569 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001570 return r;
1571 }
1572 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001573 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001574 track->zb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +01001575 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001576 break;
1577 case RADEON_RB3D_COLOROFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001578 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001579 if (r) {
1580 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1581 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001582 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001583 return r;
1584 }
1585 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001586 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001587 track->cb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +01001588 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001589 break;
1590 case RADEON_PP_TXOFFSET_0:
1591 case RADEON_PP_TXOFFSET_1:
1592 case RADEON_PP_TXOFFSET_2:
1593 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001594 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001595 if (r) {
1596 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1597 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001598 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001599 return r;
1600 }
Alex Deucherf2746f82012-02-02 10:11:12 -05001601 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +01001602 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucherf2746f82012-02-02 10:11:12 -05001603 tile_flags |= RADEON_TXO_MACRO_TILE;
Christian Königdf0af442014-03-03 12:38:08 +01001604 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Alex Deucherf2746f82012-02-02 10:11:12 -05001605 tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1606
1607 tmp = idx_value & ~(0x7 << 2);
1608 tmp |= tile_flags;
Christian Königdf0af442014-03-03 12:38:08 +01001609 ib[idx] = tmp + ((u32)reloc->gpu_offset);
Alex Deucherf2746f82012-02-02 10:11:12 -05001610 } else
Christian Königdf0af442014-03-03 12:38:08 +01001611 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001612 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001613 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001614 break;
1615 case RADEON_PP_CUBIC_OFFSET_T0_0:
1616 case RADEON_PP_CUBIC_OFFSET_T0_1:
1617 case RADEON_PP_CUBIC_OFFSET_T0_2:
1618 case RADEON_PP_CUBIC_OFFSET_T0_3:
1619 case RADEON_PP_CUBIC_OFFSET_T0_4:
1620 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001621 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001622 if (r) {
1623 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1624 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001625 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001626 return r;
1627 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001628 track->textures[0].cube_info[i].offset = idx_value;
Christian Königdf0af442014-03-03 12:38:08 +01001629 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001630 track->textures[0].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001631 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001632 break;
1633 case RADEON_PP_CUBIC_OFFSET_T1_0:
1634 case RADEON_PP_CUBIC_OFFSET_T1_1:
1635 case RADEON_PP_CUBIC_OFFSET_T1_2:
1636 case RADEON_PP_CUBIC_OFFSET_T1_3:
1637 case RADEON_PP_CUBIC_OFFSET_T1_4:
1638 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001639 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001640 if (r) {
1641 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1642 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001643 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001644 return r;
1645 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001646 track->textures[1].cube_info[i].offset = idx_value;
Christian Königdf0af442014-03-03 12:38:08 +01001647 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001648 track->textures[1].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001649 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001650 break;
1651 case RADEON_PP_CUBIC_OFFSET_T2_0:
1652 case RADEON_PP_CUBIC_OFFSET_T2_1:
1653 case RADEON_PP_CUBIC_OFFSET_T2_2:
1654 case RADEON_PP_CUBIC_OFFSET_T2_3:
1655 case RADEON_PP_CUBIC_OFFSET_T2_4:
1656 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001657 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001658 if (r) {
1659 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1660 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001661 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001662 return r;
1663 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001664 track->textures[2].cube_info[i].offset = idx_value;
Christian Königdf0af442014-03-03 12:38:08 +01001665 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001666 track->textures[2].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001667 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001668 break;
1669 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001670 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +01001671 track->cb_dirty = true;
1672 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001673 break;
1674 case RADEON_RB3D_COLORPITCH:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001675 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001676 if (r) {
1677 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1678 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001679 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001680 return r;
1681 }
Alex Deucherc9068eb2012-02-02 10:11:11 -05001682 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +01001683 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucherc9068eb2012-02-02 10:11:11 -05001684 tile_flags |= RADEON_COLOR_TILE_ENABLE;
Christian Königdf0af442014-03-03 12:38:08 +01001685 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Alex Deucherc9068eb2012-02-02 10:11:11 -05001686 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001687
Alex Deucherc9068eb2012-02-02 10:11:11 -05001688 tmp = idx_value & ~(0x7 << 16);
1689 tmp |= tile_flags;
1690 ib[idx] = tmp;
1691 } else
1692 ib[idx] = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001693
Dave Airlie513bcb42009-09-23 16:56:27 +10001694 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001695 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001696 break;
1697 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001698 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001699 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001700 break;
1701 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001702 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001703 case 7:
1704 case 8:
1705 case 9:
1706 case 11:
1707 case 12:
1708 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001709 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001710 case 3:
1711 case 4:
1712 case 15:
1713 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001714 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001715 case 6:
1716 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001717 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001718 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001719 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001720 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001721 return -EINVAL;
1722 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001723 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +01001724 track->cb_dirty = true;
1725 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001726 break;
1727 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001728 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001729 case 0:
1730 track->zb.cpp = 2;
1731 break;
1732 case 2:
1733 case 3:
1734 case 4:
1735 case 5:
1736 case 9:
1737 case 11:
1738 track->zb.cpp = 4;
1739 break;
1740 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001741 break;
1742 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001743 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001744 break;
1745 case RADEON_RB3D_ZPASS_ADDR:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001746 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001747 if (r) {
1748 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1749 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001750 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001751 return r;
1752 }
Christian Königdf0af442014-03-03 12:38:08 +01001753 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001754 break;
1755 case RADEON_PP_CNTL:
1756 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001757 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001758 for (i = 0; i < track->num_texture; i++)
1759 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +01001760 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001761 }
1762 break;
1763 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001764 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001765 break;
1766 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001767 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001768 break;
1769 case RADEON_PP_TEX_SIZE_0:
1770 case RADEON_PP_TEX_SIZE_1:
1771 case RADEON_PP_TEX_SIZE_2:
1772 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001773 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1774 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +01001775 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001776 break;
1777 case RADEON_PP_TEX_PITCH_0:
1778 case RADEON_PP_TEX_PITCH_1:
1779 case RADEON_PP_TEX_PITCH_2:
1780 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001781 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +01001782 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001783 break;
1784 case RADEON_PP_TXFILTER_0:
1785 case RADEON_PP_TXFILTER_1:
1786 case RADEON_PP_TXFILTER_2:
1787 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001788 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001789 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001790 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001791 if (tmp == 2 || tmp == 6)
1792 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001793 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001794 if (tmp == 2 || tmp == 6)
1795 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +01001796 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001797 break;
1798 case RADEON_PP_TXFORMAT_0:
1799 case RADEON_PP_TXFORMAT_1:
1800 case RADEON_PP_TXFORMAT_2:
1801 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001802 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001803 track->textures[i].use_pitch = 1;
1804 } else {
1805 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001806 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1807 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001808 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001809 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001810 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001811 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001812 case RADEON_TXFORMAT_I8:
1813 case RADEON_TXFORMAT_RGB332:
1814 case RADEON_TXFORMAT_Y8:
1815 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001816 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001817 break;
1818 case RADEON_TXFORMAT_AI88:
1819 case RADEON_TXFORMAT_ARGB1555:
1820 case RADEON_TXFORMAT_RGB565:
1821 case RADEON_TXFORMAT_ARGB4444:
1822 case RADEON_TXFORMAT_VYUY422:
1823 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001824 case RADEON_TXFORMAT_SHADOW16:
1825 case RADEON_TXFORMAT_LDUDV655:
1826 case RADEON_TXFORMAT_DUDV88:
1827 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001828 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001829 break;
1830 case RADEON_TXFORMAT_ARGB8888:
1831 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001832 case RADEON_TXFORMAT_SHADOW32:
1833 case RADEON_TXFORMAT_LDUDUV8888:
1834 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001835 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001836 break;
Dave Airlied785d782009-12-07 13:16:06 +10001837 case RADEON_TXFORMAT_DXT1:
1838 track->textures[i].cpp = 1;
1839 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1840 break;
1841 case RADEON_TXFORMAT_DXT23:
1842 case RADEON_TXFORMAT_DXT45:
1843 track->textures[i].cpp = 1;
1844 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1845 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001846 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001847 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1848 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +01001849 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001850 break;
1851 case RADEON_PP_CUBIC_FACES_0:
1852 case RADEON_PP_CUBIC_FACES_1:
1853 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001854 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001855 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1856 for (face = 0; face < 4; face++) {
1857 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1858 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1859 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001860 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001861 break;
1862 default:
1863 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1864 reg, idx);
1865 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001866 }
1867 return 0;
1868}
1869
Jerome Glisse068a1172009-06-17 13:28:30 +02001870int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1871 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001872 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001873{
Jerome Glisse068a1172009-06-17 13:28:30 +02001874 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001875 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001876 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001877 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001878 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001879 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1880 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001881 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001882 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001883 return -EINVAL;
1884 }
1885 return 0;
1886}
1887
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001888static int r100_packet3_check(struct radeon_cs_parser *p,
1889 struct radeon_cs_packet *pkt)
1890{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001891 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001892 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001893 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001894 volatile uint32_t *ib;
1895 int r;
1896
Jerome Glissef2e39222012-05-09 15:35:02 +02001897 ib = p->ib.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001898 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001899 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001900 switch (pkt->opcode) {
1901 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001902 r = r100_packet3_load_vbpntr(p, pkt, idx);
1903 if (r)
1904 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001905 break;
1906 case PACKET3_INDX_BUFFER:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001907 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001908 if (r) {
1909 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001910 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001911 return r;
1912 }
Christian Königdf0af442014-03-03 12:38:08 +01001913 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001914 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1915 if (r) {
1916 return r;
1917 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001918 break;
1919 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001920 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
Ilija Hadzic012e9762013-01-02 18:27:47 -05001921 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001922 if (r) {
1923 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001924 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001925 return r;
1926 }
Christian Königdf0af442014-03-03 12:38:08 +01001927 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001928 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001929 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001930
1931 track->arrays[0].robj = reloc->robj;
1932 track->arrays[0].esize = track->vtx_size;
1933
Dave Airlie513bcb42009-09-23 16:56:27 +10001934 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001935
Dave Airlie513bcb42009-09-23 16:56:27 +10001936 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001937 track->immd_dwords = pkt->count - 1;
1938 r = r100_cs_track_check(p->rdev, track);
1939 if (r)
1940 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001941 break;
1942 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001943 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001944 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1945 return -EINVAL;
1946 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001947 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001948 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001949 track->immd_dwords = pkt->count - 1;
1950 r = r100_cs_track_check(p->rdev, track);
1951 if (r)
1952 return r;
1953 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001954 /* triggers drawing using in-packet vertex data */
1955 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001956 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001957 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1958 return -EINVAL;
1959 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001960 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001961 track->immd_dwords = pkt->count;
1962 r = r100_cs_track_check(p->rdev, track);
1963 if (r)
1964 return r;
1965 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001966 /* triggers drawing using in-packet vertex data */
1967 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001968 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001969 r = r100_cs_track_check(p->rdev, track);
1970 if (r)
1971 return r;
1972 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001973 /* triggers drawing of vertex buffers setup elsewhere */
1974 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001975 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001976 r = r100_cs_track_check(p->rdev, track);
1977 if (r)
1978 return r;
1979 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001980 /* triggers drawing using indices to vertex buffer */
1981 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001982 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001983 r = r100_cs_track_check(p->rdev, track);
1984 if (r)
1985 return r;
1986 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001987 /* triggers drawing of vertex buffers setup elsewhere */
1988 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001989 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001990 r = r100_cs_track_check(p->rdev, track);
1991 if (r)
1992 return r;
1993 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001994 /* triggers drawing using indices to vertex buffer */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001995 case PACKET3_3D_CLEAR_HIZ:
1996 case PACKET3_3D_CLEAR_ZMASK:
1997 if (p->rdev->hyperz_filp != p->filp)
1998 return -EINVAL;
1999 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002000 case PACKET3_NOP:
2001 break;
2002 default:
2003 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2004 return -EINVAL;
2005 }
2006 return 0;
2007}
2008
2009int r100_cs_parse(struct radeon_cs_parser *p)
2010{
2011 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002012 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002013 int r;
2014
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002015 track = kzalloc(sizeof(*track), GFP_KERNEL);
Dan Carpenterce067912012-05-15 11:56:59 +03002016 if (!track)
2017 return -ENOMEM;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002018 r100_cs_track_clear(p->rdev, track);
2019 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002020 do {
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002021 r = radeon_cs_packet_parse(p, &pkt, p->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002022 if (r) {
2023 return r;
2024 }
2025 p->idx += pkt.count + 2;
2026 switch (pkt.type) {
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05002027 case RADEON_PACKET_TYPE0:
Ilija Hadzic66b35432013-01-02 18:27:39 -05002028 if (p->rdev->family >= CHIP_R200)
2029 r = r100_cs_parse_packet0(p, &pkt,
2030 p->rdev->config.r100.reg_safe_bm,
2031 p->rdev->config.r100.reg_safe_bm_size,
2032 &r200_packet0_check);
2033 else
2034 r = r100_cs_parse_packet0(p, &pkt,
2035 p->rdev->config.r100.reg_safe_bm,
2036 p->rdev->config.r100.reg_safe_bm_size,
2037 &r100_packet0_check);
2038 break;
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05002039 case RADEON_PACKET_TYPE2:
Ilija Hadzic66b35432013-01-02 18:27:39 -05002040 break;
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05002041 case RADEON_PACKET_TYPE3:
Ilija Hadzic66b35432013-01-02 18:27:39 -05002042 r = r100_packet3_check(p, &pkt);
2043 break;
2044 default:
2045 DRM_ERROR("Unknown packet type %d !\n",
2046 pkt.type);
2047 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002048 }
Ilija Hadzic66b35432013-01-02 18:27:39 -05002049 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002050 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002051 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2052 return 0;
2053}
2054
Alex Deucher0242f742012-06-28 17:50:34 -04002055static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
2056{
2057 DRM_ERROR("pitch %d\n", t->pitch);
2058 DRM_ERROR("use_pitch %d\n", t->use_pitch);
2059 DRM_ERROR("width %d\n", t->width);
2060 DRM_ERROR("width_11 %d\n", t->width_11);
2061 DRM_ERROR("height %d\n", t->height);
2062 DRM_ERROR("height_11 %d\n", t->height_11);
2063 DRM_ERROR("num levels %d\n", t->num_levels);
2064 DRM_ERROR("depth %d\n", t->txdepth);
2065 DRM_ERROR("bpp %d\n", t->cpp);
2066 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
2067 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
2068 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
2069 DRM_ERROR("compress format %d\n", t->compress_format);
2070}
2071
2072static int r100_track_compress_size(int compress_format, int w, int h)
2073{
2074 int block_width, block_height, block_bytes;
2075 int wblocks, hblocks;
2076 int min_wblocks;
2077 int sz;
2078
2079 block_width = 4;
2080 block_height = 4;
2081
2082 switch (compress_format) {
2083 case R100_TRACK_COMP_DXT1:
2084 block_bytes = 8;
2085 min_wblocks = 4;
2086 break;
2087 default:
2088 case R100_TRACK_COMP_DXT35:
2089 block_bytes = 16;
2090 min_wblocks = 2;
2091 break;
2092 }
2093
2094 hblocks = (h + block_height - 1) / block_height;
2095 wblocks = (w + block_width - 1) / block_width;
2096 if (wblocks < min_wblocks)
2097 wblocks = min_wblocks;
2098 sz = wblocks * hblocks * block_bytes;
2099 return sz;
2100}
2101
2102static int r100_cs_track_cube(struct radeon_device *rdev,
2103 struct r100_cs_track *track, unsigned idx)
2104{
2105 unsigned face, w, h;
2106 struct radeon_bo *cube_robj;
2107 unsigned long size;
2108 unsigned compress_format = track->textures[idx].compress_format;
2109
2110 for (face = 0; face < 5; face++) {
2111 cube_robj = track->textures[idx].cube_info[face].robj;
2112 w = track->textures[idx].cube_info[face].width;
2113 h = track->textures[idx].cube_info[face].height;
2114
2115 if (compress_format) {
2116 size = r100_track_compress_size(compress_format, w, h);
2117 } else
2118 size = w * h;
2119 size *= track->textures[idx].cpp;
2120
2121 size += track->textures[idx].cube_info[face].offset;
2122
2123 if (size > radeon_bo_size(cube_robj)) {
2124 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
2125 size, radeon_bo_size(cube_robj));
2126 r100_cs_track_texture_print(&track->textures[idx]);
2127 return -1;
2128 }
2129 }
2130 return 0;
2131}
2132
2133static int r100_cs_track_texture_check(struct radeon_device *rdev,
2134 struct r100_cs_track *track)
2135{
2136 struct radeon_bo *robj;
2137 unsigned long size;
2138 unsigned u, i, w, h, d;
2139 int ret;
2140
2141 for (u = 0; u < track->num_texture; u++) {
2142 if (!track->textures[u].enabled)
2143 continue;
2144 if (track->textures[u].lookup_disable)
2145 continue;
2146 robj = track->textures[u].robj;
2147 if (robj == NULL) {
2148 DRM_ERROR("No texture bound to unit %u\n", u);
2149 return -EINVAL;
2150 }
2151 size = 0;
2152 for (i = 0; i <= track->textures[u].num_levels; i++) {
2153 if (track->textures[u].use_pitch) {
2154 if (rdev->family < CHIP_R300)
2155 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
2156 else
2157 w = track->textures[u].pitch / (1 << i);
2158 } else {
2159 w = track->textures[u].width;
2160 if (rdev->family >= CHIP_RV515)
2161 w |= track->textures[u].width_11;
2162 w = w / (1 << i);
2163 if (track->textures[u].roundup_w)
2164 w = roundup_pow_of_two(w);
2165 }
2166 h = track->textures[u].height;
2167 if (rdev->family >= CHIP_RV515)
2168 h |= track->textures[u].height_11;
2169 h = h / (1 << i);
2170 if (track->textures[u].roundup_h)
2171 h = roundup_pow_of_two(h);
2172 if (track->textures[u].tex_coord_type == 1) {
2173 d = (1 << track->textures[u].txdepth) / (1 << i);
2174 if (!d)
2175 d = 1;
2176 } else {
2177 d = 1;
2178 }
2179 if (track->textures[u].compress_format) {
2180
2181 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
2182 /* compressed textures are block based */
2183 } else
2184 size += w * h * d;
2185 }
2186 size *= track->textures[u].cpp;
2187
2188 switch (track->textures[u].tex_coord_type) {
2189 case 0:
2190 case 1:
2191 break;
2192 case 2:
2193 if (track->separate_cube) {
2194 ret = r100_cs_track_cube(rdev, track, u);
2195 if (ret)
2196 return ret;
2197 } else
2198 size *= 6;
2199 break;
2200 default:
2201 DRM_ERROR("Invalid texture coordinate type %u for unit "
2202 "%u\n", track->textures[u].tex_coord_type, u);
2203 return -EINVAL;
2204 }
2205 if (size > radeon_bo_size(robj)) {
2206 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
2207 "%lu\n", u, size, radeon_bo_size(robj));
2208 r100_cs_track_texture_print(&track->textures[u]);
2209 return -EINVAL;
2210 }
2211 }
2212 return 0;
2213}
2214
2215int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
2216{
2217 unsigned i;
2218 unsigned long size;
2219 unsigned prim_walk;
2220 unsigned nverts;
2221 unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
2222
2223 if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
2224 !track->blend_read_enable)
2225 num_cb = 0;
2226
2227 for (i = 0; i < num_cb; i++) {
2228 if (track->cb[i].robj == NULL) {
2229 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
2230 return -EINVAL;
2231 }
2232 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
2233 size += track->cb[i].offset;
2234 if (size > radeon_bo_size(track->cb[i].robj)) {
2235 DRM_ERROR("[drm] Buffer too small for color buffer %d "
2236 "(need %lu have %lu) !\n", i, size,
2237 radeon_bo_size(track->cb[i].robj));
2238 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
2239 i, track->cb[i].pitch, track->cb[i].cpp,
2240 track->cb[i].offset, track->maxy);
2241 return -EINVAL;
2242 }
2243 }
2244 track->cb_dirty = false;
2245
2246 if (track->zb_dirty && track->z_enabled) {
2247 if (track->zb.robj == NULL) {
2248 DRM_ERROR("[drm] No buffer for z buffer !\n");
2249 return -EINVAL;
2250 }
2251 size = track->zb.pitch * track->zb.cpp * track->maxy;
2252 size += track->zb.offset;
2253 if (size > radeon_bo_size(track->zb.robj)) {
2254 DRM_ERROR("[drm] Buffer too small for z buffer "
2255 "(need %lu have %lu) !\n", size,
2256 radeon_bo_size(track->zb.robj));
2257 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
2258 track->zb.pitch, track->zb.cpp,
2259 track->zb.offset, track->maxy);
2260 return -EINVAL;
2261 }
2262 }
2263 track->zb_dirty = false;
2264
2265 if (track->aa_dirty && track->aaresolve) {
2266 if (track->aa.robj == NULL) {
2267 DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
2268 return -EINVAL;
2269 }
2270 /* I believe the format comes from colorbuffer0. */
2271 size = track->aa.pitch * track->cb[0].cpp * track->maxy;
2272 size += track->aa.offset;
2273 if (size > radeon_bo_size(track->aa.robj)) {
2274 DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
2275 "(need %lu have %lu) !\n", i, size,
2276 radeon_bo_size(track->aa.robj));
2277 DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
2278 i, track->aa.pitch, track->cb[0].cpp,
2279 track->aa.offset, track->maxy);
2280 return -EINVAL;
2281 }
2282 }
2283 track->aa_dirty = false;
2284
2285 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
2286 if (track->vap_vf_cntl & (1 << 14)) {
2287 nverts = track->vap_alt_nverts;
2288 } else {
2289 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
2290 }
2291 switch (prim_walk) {
2292 case 1:
2293 for (i = 0; i < track->num_arrays; i++) {
2294 size = track->arrays[i].esize * track->max_indx * 4;
2295 if (track->arrays[i].robj == NULL) {
2296 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2297 "bound\n", prim_walk, i);
2298 return -EINVAL;
2299 }
2300 if (size > radeon_bo_size(track->arrays[i].robj)) {
2301 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2302 "need %lu dwords have %lu dwords\n",
2303 prim_walk, i, size >> 2,
2304 radeon_bo_size(track->arrays[i].robj)
2305 >> 2);
2306 DRM_ERROR("Max indices %u\n", track->max_indx);
2307 return -EINVAL;
2308 }
2309 }
2310 break;
2311 case 2:
2312 for (i = 0; i < track->num_arrays; i++) {
2313 size = track->arrays[i].esize * (nverts - 1) * 4;
2314 if (track->arrays[i].robj == NULL) {
2315 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2316 "bound\n", prim_walk, i);
2317 return -EINVAL;
2318 }
2319 if (size > radeon_bo_size(track->arrays[i].robj)) {
2320 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2321 "need %lu dwords have %lu dwords\n",
2322 prim_walk, i, size >> 2,
2323 radeon_bo_size(track->arrays[i].robj)
2324 >> 2);
2325 return -EINVAL;
2326 }
2327 }
2328 break;
2329 case 3:
2330 size = track->vtx_size * nverts;
2331 if (size != track->immd_dwords) {
2332 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
2333 track->immd_dwords, size);
2334 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
2335 nverts, track->vtx_size);
2336 return -EINVAL;
2337 }
2338 break;
2339 default:
2340 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
2341 prim_walk);
2342 return -EINVAL;
2343 }
2344
2345 if (track->tex_dirty) {
2346 track->tex_dirty = false;
2347 return r100_cs_track_texture_check(rdev, track);
2348 }
2349 return 0;
2350}
2351
2352void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
2353{
2354 unsigned i, face;
2355
2356 track->cb_dirty = true;
2357 track->zb_dirty = true;
2358 track->tex_dirty = true;
2359 track->aa_dirty = true;
2360
2361 if (rdev->family < CHIP_R300) {
2362 track->num_cb = 1;
2363 if (rdev->family <= CHIP_RS200)
2364 track->num_texture = 3;
2365 else
2366 track->num_texture = 6;
2367 track->maxy = 2048;
2368 track->separate_cube = 1;
2369 } else {
2370 track->num_cb = 4;
2371 track->num_texture = 16;
2372 track->maxy = 4096;
2373 track->separate_cube = 0;
2374 track->aaresolve = false;
2375 track->aa.robj = NULL;
2376 }
2377
2378 for (i = 0; i < track->num_cb; i++) {
2379 track->cb[i].robj = NULL;
2380 track->cb[i].pitch = 8192;
2381 track->cb[i].cpp = 16;
2382 track->cb[i].offset = 0;
2383 }
2384 track->z_enabled = true;
2385 track->zb.robj = NULL;
2386 track->zb.pitch = 8192;
2387 track->zb.cpp = 4;
2388 track->zb.offset = 0;
2389 track->vtx_size = 0x7F;
2390 track->immd_dwords = 0xFFFFFFFFUL;
2391 track->num_arrays = 11;
2392 track->max_indx = 0x00FFFFFFUL;
2393 for (i = 0; i < track->num_arrays; i++) {
2394 track->arrays[i].robj = NULL;
2395 track->arrays[i].esize = 0x7F;
2396 }
2397 for (i = 0; i < track->num_texture; i++) {
2398 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
2399 track->textures[i].pitch = 16536;
2400 track->textures[i].width = 16536;
2401 track->textures[i].height = 16536;
2402 track->textures[i].width_11 = 1 << 11;
2403 track->textures[i].height_11 = 1 << 11;
2404 track->textures[i].num_levels = 12;
2405 if (rdev->family <= CHIP_RS200) {
2406 track->textures[i].tex_coord_type = 0;
2407 track->textures[i].txdepth = 0;
2408 } else {
2409 track->textures[i].txdepth = 16;
2410 track->textures[i].tex_coord_type = 1;
2411 }
2412 track->textures[i].cpp = 64;
2413 track->textures[i].robj = NULL;
2414 /* CS IB emission code makes sure texture unit are disabled */
2415 track->textures[i].enabled = false;
2416 track->textures[i].lookup_disable = false;
2417 track->textures[i].roundup_w = true;
2418 track->textures[i].roundup_h = true;
2419 if (track->separate_cube)
2420 for (face = 0; face < 5; face++) {
2421 track->textures[i].cube_info[face].robj = NULL;
2422 track->textures[i].cube_info[face].width = 16536;
2423 track->textures[i].cube_info[face].height = 16536;
2424 track->textures[i].cube_info[face].offset = 0;
2425 }
2426 }
2427}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002428
2429/*
2430 * Global GPU functions
2431 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002432static void r100_errata(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002433{
2434 rdev->pll_errata = 0;
2435
2436 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2437 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2438 }
2439
2440 if (rdev->family == CHIP_RV100 ||
2441 rdev->family == CHIP_RS100 ||
2442 rdev->family == CHIP_RS200) {
2443 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2444 }
2445}
2446
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002447static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002448{
2449 unsigned i;
2450 uint32_t tmp;
2451
2452 for (i = 0; i < rdev->usec_timeout; i++) {
2453 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2454 if (tmp >= n) {
2455 return 0;
2456 }
2457 DRM_UDELAY(1);
2458 }
2459 return -1;
2460}
2461
2462int r100_gui_wait_for_idle(struct radeon_device *rdev)
2463{
2464 unsigned i;
2465 uint32_t tmp;
2466
2467 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2468 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2469 " Bad things might happen.\n");
2470 }
2471 for (i = 0; i < rdev->usec_timeout; i++) {
2472 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05002473 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002474 return 0;
2475 }
2476 DRM_UDELAY(1);
2477 }
2478 return -1;
2479}
2480
2481int r100_mc_wait_for_idle(struct radeon_device *rdev)
2482{
2483 unsigned i;
2484 uint32_t tmp;
2485
2486 for (i = 0; i < rdev->usec_timeout; i++) {
2487 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05002488 tmp = RREG32(RADEON_MC_STATUS);
2489 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002490 return 0;
2491 }
2492 DRM_UDELAY(1);
2493 }
2494 return -1;
2495}
2496
Christian Könige32eb502011-10-23 12:56:27 +02002497bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002498{
Jerome Glisse225758d2010-03-09 14:45:10 +00002499 u32 rbbm_status;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002500
Jerome Glisse225758d2010-03-09 14:45:10 +00002501 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2502 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
Christian Königff212f22014-02-18 14:52:33 +01002503 radeon_ring_lockup_update(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002504 return false;
2505 }
Christian König069211e2012-05-02 15:11:20 +02002506 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002507}
2508
Alex Deucher74da01d2012-06-28 17:50:35 -04002509/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
2510void r100_enable_bm(struct radeon_device *rdev)
2511{
2512 uint32_t tmp;
2513 /* Enable bus mastering */
2514 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
2515 WREG32(RADEON_BUS_CNTL, tmp);
2516}
2517
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002518void r100_bm_disable(struct radeon_device *rdev)
2519{
2520 u32 tmp;
2521
2522 /* disable bus mastering */
2523 tmp = RREG32(R_000030_BUS_CNTL);
2524 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002525 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002526 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2527 mdelay(1);
2528 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2529 tmp = RREG32(RADEON_BUS_CNTL);
2530 mdelay(1);
Michel Dänzer642ce522012-01-12 16:04:11 +01002531 pci_clear_master(rdev->pdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002532 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002533}
2534
Jerome Glissea2d07b72010-03-09 14:45:11 +00002535int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002536{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002537 struct r100_mc_save save;
2538 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002539 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002540
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002541 status = RREG32(R_000E40_RBBM_STATUS);
2542 if (!G_000E40_GUI_ACTIVE(status)) {
2543 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002544 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002545 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002546 status = RREG32(R_000E40_RBBM_STATUS);
2547 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2548 /* stop CP */
2549 WREG32(RADEON_CP_CSQ_CNTL, 0);
2550 tmp = RREG32(RADEON_CP_RB_CNTL);
2551 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2552 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2553 WREG32(RADEON_CP_RB_WPTR, 0);
2554 WREG32(RADEON_CP_RB_CNTL, tmp);
2555 /* save PCI state */
2556 pci_save_state(rdev->pdev);
2557 /* disable bus mastering */
2558 r100_bm_disable(rdev);
2559 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2560 S_0000F0_SOFT_RESET_RE(1) |
2561 S_0000F0_SOFT_RESET_PP(1) |
2562 S_0000F0_SOFT_RESET_RB(1));
2563 RREG32(R_0000F0_RBBM_SOFT_RESET);
2564 mdelay(500);
2565 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2566 mdelay(1);
2567 status = RREG32(R_000E40_RBBM_STATUS);
2568 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002569 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002570 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2571 RREG32(R_0000F0_RBBM_SOFT_RESET);
2572 mdelay(500);
2573 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2574 mdelay(1);
2575 status = RREG32(R_000E40_RBBM_STATUS);
2576 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2577 /* restore PCI & busmastering */
2578 pci_restore_state(rdev->pdev);
2579 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002580 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002581 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2582 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2583 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002584 ret = -1;
2585 } else
2586 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002587 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002588 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002589}
2590
Alex Deucher92cde002009-12-04 10:55:12 -05002591void r100_set_common_regs(struct radeon_device *rdev)
2592{
Alex Deucher2739d492010-02-05 03:34:16 -05002593 struct drm_device *dev = rdev->ddev;
2594 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002595 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002596
Alex Deucher92cde002009-12-04 10:55:12 -05002597 /* set these so they don't interfere with anything */
2598 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2599 WREG32(RADEON_SUBPIC_CNTL, 0);
2600 WREG32(RADEON_VIPH_CONTROL, 0);
2601 WREG32(RADEON_I2C_CNTL_1, 0);
2602 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2603 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2604 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002605
2606 /* always set up dac2 on rn50 and some rv100 as lots
2607 * of servers seem to wire it up to a VGA port but
2608 * don't report it in the bios connector
2609 * table.
2610 */
2611 switch (dev->pdev->device) {
2612 /* RN50 */
2613 case 0x515e:
2614 case 0x5969:
2615 force_dac2 = true;
2616 break;
2617 /* RV100*/
2618 case 0x5159:
2619 case 0x515a:
2620 /* DELL triple head servers */
2621 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2622 ((dev->pdev->subsystem_device == 0x016c) ||
2623 (dev->pdev->subsystem_device == 0x016d) ||
2624 (dev->pdev->subsystem_device == 0x016e) ||
2625 (dev->pdev->subsystem_device == 0x016f) ||
2626 (dev->pdev->subsystem_device == 0x0170) ||
2627 (dev->pdev->subsystem_device == 0x017d) ||
2628 (dev->pdev->subsystem_device == 0x017e) ||
2629 (dev->pdev->subsystem_device == 0x0183) ||
2630 (dev->pdev->subsystem_device == 0x018a) ||
2631 (dev->pdev->subsystem_device == 0x019a)))
2632 force_dac2 = true;
2633 break;
2634 }
2635
2636 if (force_dac2) {
2637 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2638 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2639 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2640
2641 /* For CRT on DAC2, don't turn it on if BIOS didn't
2642 enable it, even it's detected.
2643 */
2644
2645 /* force it to crtc0 */
2646 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2647 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2648 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2649
2650 /* set up the TV DAC */
2651 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2652 RADEON_TV_DAC_STD_MASK |
2653 RADEON_TV_DAC_RDACPD |
2654 RADEON_TV_DAC_GDACPD |
2655 RADEON_TV_DAC_BDACPD |
2656 RADEON_TV_DAC_BGADJ_MASK |
2657 RADEON_TV_DAC_DACADJ_MASK);
2658 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2659 RADEON_TV_DAC_NHOLD |
2660 RADEON_TV_DAC_STD_PS2 |
2661 (0x58 << 16));
2662
2663 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2664 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2665 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2666 }
Dave Airlied6680462010-03-31 13:41:35 +10002667
2668 /* switch PM block to ACPI mode */
2669 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2670 tmp &= ~RADEON_PM_MODE_SEL;
2671 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2672
Alex Deucher92cde002009-12-04 10:55:12 -05002673}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002674
2675/*
2676 * VRAM info
2677 */
2678static void r100_vram_get_type(struct radeon_device *rdev)
2679{
2680 uint32_t tmp;
2681
2682 rdev->mc.vram_is_ddr = false;
2683 if (rdev->flags & RADEON_IS_IGP)
2684 rdev->mc.vram_is_ddr = true;
2685 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2686 rdev->mc.vram_is_ddr = true;
2687 if ((rdev->family == CHIP_RV100) ||
2688 (rdev->family == CHIP_RS100) ||
2689 (rdev->family == CHIP_RS200)) {
2690 tmp = RREG32(RADEON_MEM_CNTL);
2691 if (tmp & RV100_HALF_MODE) {
2692 rdev->mc.vram_width = 32;
2693 } else {
2694 rdev->mc.vram_width = 64;
2695 }
2696 if (rdev->flags & RADEON_SINGLE_CRTC) {
2697 rdev->mc.vram_width /= 4;
2698 rdev->mc.vram_is_ddr = true;
2699 }
2700 } else if (rdev->family <= CHIP_RV280) {
2701 tmp = RREG32(RADEON_MEM_CNTL);
2702 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2703 rdev->mc.vram_width = 128;
2704 } else {
2705 rdev->mc.vram_width = 64;
2706 }
2707 } else {
2708 /* newer IGPs */
2709 rdev->mc.vram_width = 128;
2710 }
2711}
2712
Dave Airlie2a0f8912009-07-11 04:44:47 +10002713static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002714{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002715 u32 aper_size;
2716 u8 byte;
2717
2718 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2719
2720 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2721 * that is has the 2nd generation multifunction PCI interface
2722 */
2723 if (rdev->family == CHIP_RV280 ||
2724 rdev->family >= CHIP_RV350) {
2725 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2726 ~RADEON_HDP_APER_CNTL);
2727 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2728 return aper_size * 2;
2729 }
2730
2731 /* Older cards have all sorts of funny issues to deal with. First
2732 * check if it's a multifunction card by reading the PCI config
2733 * header type... Limit those to one aperture size
2734 */
2735 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2736 if (byte & 0x80) {
2737 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2738 DRM_INFO("Limiting VRAM to one aperture\n");
2739 return aper_size;
2740 }
2741
2742 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2743 * have set it up. We don't write this as it's broken on some ASICs but
2744 * we expect the BIOS to have done the right thing (might be too optimistic...)
2745 */
2746 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2747 return aper_size * 2;
2748 return aper_size;
2749}
2750
2751void r100_vram_init_sizes(struct radeon_device *rdev)
2752{
2753 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002754
Jerome Glissed594e462010-02-17 21:54:29 +00002755 /* work out accessible VRAM */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002756 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2757 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002758 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2759 /* FIXME we don't use the second aperture yet when we could use it */
2760 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2761 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002762 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002763 if (rdev->flags & RADEON_IS_IGP) {
2764 uint32_t tom;
2765 /* read NB_TOM to get the amount of ram stolen for the GPU */
2766 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002767 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002768 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2769 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002770 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002771 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002772 /* Some production boards of m6 will report 0
2773 * if it's 8 MB
2774 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002775 if (rdev->mc.real_vram_size == 0) {
2776 rdev->mc.real_vram_size = 8192 * 1024;
2777 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002778 }
Jerome Glissed594e462010-02-17 21:54:29 +00002779 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2780 * Novell bug 204882 + along with lots of ubuntu ones
2781 */
Alex Deucherb7d8cce2010-10-25 19:44:00 -04002782 if (rdev->mc.aper_size > config_aper_size)
2783 config_aper_size = rdev->mc.aper_size;
2784
Dave Airlie7a50f012009-07-21 20:39:30 +10002785 if (config_aper_size > rdev->mc.real_vram_size)
2786 rdev->mc.mc_vram_size = config_aper_size;
2787 else
2788 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002789 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002790}
2791
Dave Airlie28d52042009-09-21 14:33:58 +10002792void r100_vga_set_state(struct radeon_device *rdev, bool state)
2793{
2794 uint32_t temp;
2795
2796 temp = RREG32(RADEON_CONFIG_CNTL);
2797 if (state == false) {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002798 temp &= ~RADEON_CFG_VGA_RAM_EN;
2799 temp |= RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002800 } else {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002801 temp &= ~RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002802 }
2803 WREG32(RADEON_CONFIG_CNTL, temp);
2804}
2805
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002806static void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002807{
Jerome Glissed594e462010-02-17 21:54:29 +00002808 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002809
Jerome Glissed594e462010-02-17 21:54:29 +00002810 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002811 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002812 base = rdev->mc.aper_base;
2813 if (rdev->flags & RADEON_IS_IGP)
2814 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2815 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04002816 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00002817 if (!(rdev->flags & RADEON_IS_AGP))
2818 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002819 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002820}
2821
2822
2823/*
2824 * Indirect registers accessor
2825 */
2826void r100_pll_errata_after_index(struct radeon_device *rdev)
2827{
Alex Deucher4ce91982010-06-30 12:13:55 -04002828 if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2829 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2830 (void)RREG32(RADEON_CRTC_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002831 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002832}
2833
2834static void r100_pll_errata_after_data(struct radeon_device *rdev)
2835{
2836 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2837 * or the chip could hang on a subsequent access
2838 */
2839 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
Arnd Bergmann4de833c2012-04-05 12:58:22 -06002840 mdelay(5);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002841 }
2842
2843 /* This function is required to workaround a hardware bug in some (all?)
2844 * revisions of the R300. This workaround should be called after every
2845 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2846 * may not be correct.
2847 */
2848 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2849 uint32_t save, tmp;
2850
2851 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2852 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2853 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2854 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2855 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2856 }
2857}
2858
2859uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2860{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002861 unsigned long flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002862 uint32_t data;
2863
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002864 spin_lock_irqsave(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002865 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2866 r100_pll_errata_after_index(rdev);
2867 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2868 r100_pll_errata_after_data(rdev);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002869 spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002870 return data;
2871}
2872
2873void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2874{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002875 unsigned long flags;
2876
2877 spin_lock_irqsave(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002878 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2879 r100_pll_errata_after_index(rdev);
2880 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2881 r100_pll_errata_after_data(rdev);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002882 spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002883}
2884
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002885static void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002886{
Dave Airlie551ebd82009-09-01 15:25:57 +10002887 if (ASIC_IS_RN50(rdev)) {
2888 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2889 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2890 } else if (rdev->family < CHIP_R200) {
2891 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2892 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2893 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002894 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002895 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002896}
2897
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002898/*
2899 * Debugfs info
2900 */
2901#if defined(CONFIG_DEBUG_FS)
2902static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2903{
2904 struct drm_info_node *node = (struct drm_info_node *) m->private;
2905 struct drm_device *dev = node->minor->dev;
2906 struct radeon_device *rdev = dev->dev_private;
2907 uint32_t reg, value;
2908 unsigned i;
2909
2910 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2911 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2912 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2913 for (i = 0; i < 64; i++) {
2914 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2915 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2916 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2917 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2918 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2919 }
2920 return 0;
2921}
2922
2923static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2924{
2925 struct drm_info_node *node = (struct drm_info_node *) m->private;
2926 struct drm_device *dev = node->minor->dev;
2927 struct radeon_device *rdev = dev->dev_private;
Christian Könige32eb502011-10-23 12:56:27 +02002928 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002929 uint32_t rdp, wdp;
2930 unsigned count, i, j;
2931
Christian Könige32eb502011-10-23 12:56:27 +02002932 radeon_ring_free_size(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002933 rdp = RREG32(RADEON_CP_RB_RPTR);
2934 wdp = RREG32(RADEON_CP_RB_WPTR);
Christian Könige32eb502011-10-23 12:56:27 +02002935 count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002936 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2937 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2938 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
Christian Könige32eb502011-10-23 12:56:27 +02002939 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002940 seq_printf(m, "%u dwords in ring\n", count);
Alex Ivanov0eb34482013-09-20 17:36:06 +04002941 if (ring->ready) {
2942 for (j = 0; j <= count; j++) {
2943 i = (rdp + j) & ring->ptr_mask;
2944 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2945 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002946 }
2947 return 0;
2948}
2949
2950
2951static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2952{
2953 struct drm_info_node *node = (struct drm_info_node *) m->private;
2954 struct drm_device *dev = node->minor->dev;
2955 struct radeon_device *rdev = dev->dev_private;
2956 uint32_t csq_stat, csq2_stat, tmp;
2957 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2958 unsigned i;
2959
2960 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2961 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2962 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2963 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2964 r_rptr = (csq_stat >> 0) & 0x3ff;
2965 r_wptr = (csq_stat >> 10) & 0x3ff;
2966 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2967 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2968 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2969 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2970 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2971 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2972 seq_printf(m, "Ring rptr %u\n", r_rptr);
2973 seq_printf(m, "Ring wptr %u\n", r_wptr);
2974 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2975 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2976 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2977 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2978 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2979 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2980 seq_printf(m, "Ring fifo:\n");
2981 for (i = 0; i < 256; i++) {
2982 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2983 tmp = RREG32(RADEON_CP_CSQ_DATA);
2984 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2985 }
2986 seq_printf(m, "Indirect1 fifo:\n");
2987 for (i = 256; i <= 512; i++) {
2988 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2989 tmp = RREG32(RADEON_CP_CSQ_DATA);
2990 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2991 }
2992 seq_printf(m, "Indirect2 fifo:\n");
2993 for (i = 640; i < ib1_wptr; i++) {
2994 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2995 tmp = RREG32(RADEON_CP_CSQ_DATA);
2996 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2997 }
2998 return 0;
2999}
3000
3001static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3002{
3003 struct drm_info_node *node = (struct drm_info_node *) m->private;
3004 struct drm_device *dev = node->minor->dev;
3005 struct radeon_device *rdev = dev->dev_private;
3006 uint32_t tmp;
3007
3008 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3009 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3010 tmp = RREG32(RADEON_MC_FB_LOCATION);
3011 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3012 tmp = RREG32(RADEON_BUS_CNTL);
3013 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3014 tmp = RREG32(RADEON_MC_AGP_LOCATION);
3015 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3016 tmp = RREG32(RADEON_AGP_BASE);
3017 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3018 tmp = RREG32(RADEON_HOST_PATH_CNTL);
3019 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3020 tmp = RREG32(0x01D0);
3021 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3022 tmp = RREG32(RADEON_AIC_LO_ADDR);
3023 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3024 tmp = RREG32(RADEON_AIC_HI_ADDR);
3025 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3026 tmp = RREG32(0x01E4);
3027 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3028 return 0;
3029}
3030
3031static struct drm_info_list r100_debugfs_rbbm_list[] = {
3032 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3033};
3034
3035static struct drm_info_list r100_debugfs_cp_list[] = {
3036 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3037 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3038};
3039
3040static struct drm_info_list r100_debugfs_mc_info_list[] = {
3041 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3042};
3043#endif
3044
3045int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3046{
3047#if defined(CONFIG_DEBUG_FS)
3048 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3049#else
3050 return 0;
3051#endif
3052}
3053
3054int r100_debugfs_cp_init(struct radeon_device *rdev)
3055{
3056#if defined(CONFIG_DEBUG_FS)
3057 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3058#else
3059 return 0;
3060#endif
3061}
3062
3063int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3064{
3065#if defined(CONFIG_DEBUG_FS)
3066 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3067#else
3068 return 0;
3069#endif
3070}
Dave Airliee024e112009-06-24 09:48:08 +10003071
3072int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3073 uint32_t tiling_flags, uint32_t pitch,
3074 uint32_t offset, uint32_t obj_size)
3075{
3076 int surf_index = reg * 16;
3077 int flags = 0;
3078
Dave Airliee024e112009-06-24 09:48:08 +10003079 if (rdev->family <= CHIP_RS200) {
3080 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3081 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3082 flags |= RADEON_SURF_TILE_COLOR_BOTH;
3083 if (tiling_flags & RADEON_TILING_MACRO)
3084 flags |= RADEON_SURF_TILE_COLOR_MACRO;
Alex Deucher67d5ced2013-07-05 10:05:49 -04003085 /* setting pitch to 0 disables tiling */
3086 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3087 == 0)
3088 pitch = 0;
Dave Airliee024e112009-06-24 09:48:08 +10003089 } else if (rdev->family <= CHIP_RV280) {
3090 if (tiling_flags & (RADEON_TILING_MACRO))
3091 flags |= R200_SURF_TILE_COLOR_MACRO;
3092 if (tiling_flags & RADEON_TILING_MICRO)
3093 flags |= R200_SURF_TILE_COLOR_MICRO;
3094 } else {
3095 if (tiling_flags & RADEON_TILING_MACRO)
3096 flags |= R300_SURF_TILE_MACRO;
3097 if (tiling_flags & RADEON_TILING_MICRO)
3098 flags |= R300_SURF_TILE_MICRO;
3099 }
3100
Michel Dänzerc88f9f02009-09-15 17:09:30 +02003101 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3102 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3103 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3104 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3105
Dave Airlief5c5f042010-06-11 14:40:16 +10003106 /* r100/r200 divide by 16 */
3107 if (rdev->family < CHIP_R300)
3108 flags |= pitch / 16;
3109 else
3110 flags |= pitch / 8;
3111
3112
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003113 DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
Dave Airliee024e112009-06-24 09:48:08 +10003114 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3115 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3116 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3117 return 0;
3118}
3119
3120void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3121{
3122 int surf_index = reg * 16;
3123 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3124}
Jerome Glissec93bb852009-07-13 21:04:08 +02003125
3126void r100_bandwidth_update(struct radeon_device *rdev)
3127{
3128 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3129 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3130 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3131 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3132 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003133 dfixed_init(1),
3134 dfixed_init(2),
3135 dfixed_init(3),
3136 dfixed_init(0),
3137 dfixed_init_half(1),
3138 dfixed_init_half(2),
3139 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02003140 };
3141 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003142 dfixed_init(0),
3143 dfixed_init(1),
3144 dfixed_init(2),
3145 dfixed_init(3),
3146 dfixed_init(0),
3147 dfixed_init_half(1),
3148 dfixed_init_half(2),
3149 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02003150 };
3151 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003152 dfixed_init(0),
3153 dfixed_init(1),
3154 dfixed_init(2),
3155 dfixed_init(3),
3156 dfixed_init(4),
3157 dfixed_init(5),
3158 dfixed_init(6),
3159 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02003160 };
3161 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003162 dfixed_init(1),
3163 dfixed_init_half(1),
3164 dfixed_init(2),
3165 dfixed_init_half(2),
3166 dfixed_init(3),
3167 dfixed_init_half(3),
3168 dfixed_init(4),
3169 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02003170 };
3171 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003172 dfixed_init(4),
3173 dfixed_init(5),
3174 dfixed_init(6),
3175 dfixed_init(7),
3176 dfixed_init(8),
3177 dfixed_init(9),
3178 dfixed_init(10),
3179 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02003180 };
3181 fixed20_12 min_mem_eff;
3182 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3183 fixed20_12 cur_latency_mclk, cur_latency_sclk;
3184 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3185 disp_drain_rate2, read_return_rate;
3186 fixed20_12 time_disp1_drop_priority;
3187 int c;
3188 int cur_size = 16; /* in octawords */
3189 int critical_point = 0, critical_point2;
3190/* uint32_t read_return_rate, time_disp1_drop_priority; */
3191 int stop_req, max_stop_req;
3192 struct drm_display_mode *mode1 = NULL;
3193 struct drm_display_mode *mode2 = NULL;
3194 uint32_t pixel_bytes1 = 0;
3195 uint32_t pixel_bytes2 = 0;
3196
Alex Deucherf46c0122010-03-31 00:33:27 -04003197 radeon_update_display_priority(rdev);
3198
Jerome Glissec93bb852009-07-13 21:04:08 +02003199 if (rdev->mode_info.crtcs[0]->base.enabled) {
3200 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
Matt Roperf4510a22014-04-01 15:22:40 -07003201 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.primary->fb->bits_per_pixel / 8;
Jerome Glissec93bb852009-07-13 21:04:08 +02003202 }
Dave Airliedfee5612009-10-02 09:19:09 +10003203 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3204 if (rdev->mode_info.crtcs[1]->base.enabled) {
3205 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
Matt Roperf4510a22014-04-01 15:22:40 -07003206 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.primary->fb->bits_per_pixel / 8;
Dave Airliedfee5612009-10-02 09:19:09 +10003207 }
Jerome Glissec93bb852009-07-13 21:04:08 +02003208 }
3209
Ben Skeggs68adac52010-04-28 11:46:42 +10003210 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003211 /* get modes */
3212 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3213 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3214 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3215 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3216 /* check crtc enables */
3217 if (mode2)
3218 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3219 if (mode1)
3220 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3221 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3222 }
3223
3224 /*
3225 * determine is there is enough bw for current mode
3226 */
Alex Deucherf47299c2010-03-16 20:54:38 -04003227 sclk_ff = rdev->pm.sclk;
3228 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02003229
3230 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10003231 temp_ff.full = dfixed_const(temp);
3232 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003233
3234 pix_clk.full = 0;
3235 pix_clk2.full = 0;
3236 peak_disp_bw.full = 0;
3237 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003238 temp_ff.full = dfixed_const(1000);
3239 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
3240 pix_clk.full = dfixed_div(pix_clk, temp_ff);
3241 temp_ff.full = dfixed_const(pixel_bytes1);
3242 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003243 }
3244 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003245 temp_ff.full = dfixed_const(1000);
3246 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
3247 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
3248 temp_ff.full = dfixed_const(pixel_bytes2);
3249 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003250 }
3251
Ben Skeggs68adac52010-04-28 11:46:42 +10003252 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003253 if (peak_disp_bw.full >= mem_bw.full) {
3254 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3255 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3256 }
3257
3258 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
3259 temp = RREG32(RADEON_MEM_TIMING_CNTL);
3260 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3261 mem_trcd = ((temp >> 2) & 0x3) + 1;
3262 mem_trp = ((temp & 0x3)) + 1;
3263 mem_tras = ((temp & 0x70) >> 4) + 1;
3264 } else if (rdev->family == CHIP_R300 ||
3265 rdev->family == CHIP_R350) { /* r300, r350 */
3266 mem_trcd = (temp & 0x7) + 1;
3267 mem_trp = ((temp >> 8) & 0x7) + 1;
3268 mem_tras = ((temp >> 11) & 0xf) + 4;
3269 } else if (rdev->family == CHIP_RV350 ||
3270 rdev->family <= CHIP_RV380) {
3271 /* rv3x0 */
3272 mem_trcd = (temp & 0x7) + 3;
3273 mem_trp = ((temp >> 8) & 0x7) + 3;
3274 mem_tras = ((temp >> 11) & 0xf) + 6;
3275 } else if (rdev->family == CHIP_R420 ||
3276 rdev->family == CHIP_R423 ||
3277 rdev->family == CHIP_RV410) {
3278 /* r4xx */
3279 mem_trcd = (temp & 0xf) + 3;
3280 if (mem_trcd > 15)
3281 mem_trcd = 15;
3282 mem_trp = ((temp >> 8) & 0xf) + 3;
3283 if (mem_trp > 15)
3284 mem_trp = 15;
3285 mem_tras = ((temp >> 12) & 0x1f) + 6;
3286 if (mem_tras > 31)
3287 mem_tras = 31;
3288 } else { /* RV200, R200 */
3289 mem_trcd = (temp & 0x7) + 1;
3290 mem_trp = ((temp >> 8) & 0x7) + 1;
3291 mem_tras = ((temp >> 12) & 0xf) + 4;
3292 }
3293 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10003294 trcd_ff.full = dfixed_const(mem_trcd);
3295 trp_ff.full = dfixed_const(mem_trp);
3296 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02003297
3298 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3299 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3300 data = (temp & (7 << 20)) >> 20;
3301 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3302 if (rdev->family == CHIP_RS480) /* don't think rs400 */
3303 tcas_ff = memtcas_rs480_ff[data];
3304 else
3305 tcas_ff = memtcas_ff[data];
3306 } else
3307 tcas_ff = memtcas2_ff[data];
3308
3309 if (rdev->family == CHIP_RS400 ||
3310 rdev->family == CHIP_RS480) {
3311 /* extra cas latency stored in bits 23-25 0-4 clocks */
3312 data = (temp >> 23) & 0x7;
3313 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10003314 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02003315 }
3316
3317 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3318 /* on the R300, Tcas is included in Trbs.
3319 */
3320 temp = RREG32(RADEON_MEM_CNTL);
3321 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3322 if (data == 1) {
3323 if (R300_MEM_USE_CD_CH_ONLY & temp) {
3324 temp = RREG32(R300_MC_IND_INDEX);
3325 temp &= ~R300_MC_IND_ADDR_MASK;
3326 temp |= R300_MC_READ_CNTL_CD_mcind;
3327 WREG32(R300_MC_IND_INDEX, temp);
3328 temp = RREG32(R300_MC_IND_DATA);
3329 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3330 } else {
3331 temp = RREG32(R300_MC_READ_CNTL_AB);
3332 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3333 }
3334 } else {
3335 temp = RREG32(R300_MC_READ_CNTL_AB);
3336 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3337 }
3338 if (rdev->family == CHIP_RV410 ||
3339 rdev->family == CHIP_R420 ||
3340 rdev->family == CHIP_R423)
3341 trbs_ff = memtrbs_r4xx[data];
3342 else
3343 trbs_ff = memtrbs[data];
3344 tcas_ff.full += trbs_ff.full;
3345 }
3346
3347 sclk_eff_ff.full = sclk_ff.full;
3348
3349 if (rdev->flags & RADEON_IS_AGP) {
3350 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10003351 agpmode_ff.full = dfixed_const(radeon_agpmode);
3352 temp_ff.full = dfixed_const_666(16);
3353 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003354 }
3355 /* TODO PCIE lanes may affect this - agpmode == 16?? */
3356
3357 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003358 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02003359 } else {
3360 if ((rdev->family == CHIP_RV100) ||
3361 rdev->flags & RADEON_IS_IGP) {
3362 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10003363 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003364 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003365 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02003366 } else {
3367 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10003368 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02003369 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003370 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003371 }
3372 }
3373
Ben Skeggs68adac52010-04-28 11:46:42 +10003374 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003375
3376 if (rdev->mc.vram_is_ddr) {
3377 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003378 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003379 c = 3;
3380 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003381 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02003382 c = 1;
3383 }
3384 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003385 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003386 c = 3;
3387 }
3388
Ben Skeggs68adac52010-04-28 11:46:42 +10003389 temp_ff.full = dfixed_const(2);
3390 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3391 temp_ff.full = dfixed_const(c);
3392 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3393 temp_ff.full = dfixed_const(4);
3394 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3395 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003396 mc_latency_mclk.full += k1.full;
3397
Ben Skeggs68adac52010-04-28 11:46:42 +10003398 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3399 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003400
3401 /*
3402 HW cursor time assuming worst case of full size colour cursor.
3403 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003404 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02003405 temp_ff.full += trcd_ff.full;
3406 if (temp_ff.full < tras_ff.full)
3407 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003408 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003409
Ben Skeggs68adac52010-04-28 11:46:42 +10003410 temp_ff.full = dfixed_const(cur_size);
3411 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003412 /*
3413 Find the total latency for the display data.
3414 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003415 disp_latency_overhead.full = dfixed_const(8);
3416 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003417 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3418 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3419
3420 if (mc_latency_mclk.full > mc_latency_sclk.full)
3421 disp_latency.full = mc_latency_mclk.full;
3422 else
3423 disp_latency.full = mc_latency_sclk.full;
3424
3425 /* setup Max GRPH_STOP_REQ default value */
3426 if (ASIC_IS_RV100(rdev))
3427 max_stop_req = 0x5c;
3428 else
3429 max_stop_req = 0x7c;
3430
3431 if (mode1) {
3432 /* CRTC1
3433 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3434 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3435 */
3436 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3437
3438 if (stop_req > max_stop_req)
3439 stop_req = max_stop_req;
3440
3441 /*
3442 Find the drain rate of the display buffer.
3443 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003444 temp_ff.full = dfixed_const((16/pixel_bytes1));
3445 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003446
3447 /*
3448 Find the critical point of the display buffer.
3449 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003450 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3451 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003452
Ben Skeggs68adac52010-04-28 11:46:42 +10003453 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003454
3455 if (rdev->disp_priority == 2) {
3456 critical_point = 0;
3457 }
3458
3459 /*
3460 The critical point should never be above max_stop_req-4. Setting
3461 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3462 */
3463 if (max_stop_req - critical_point < 4)
3464 critical_point = 0;
3465
3466 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3467 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3468 critical_point = 0x10;
3469 }
3470
3471 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3472 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3473 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3474 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3475 if ((rdev->family == CHIP_R350) &&
3476 (stop_req > 0x15)) {
3477 stop_req -= 0x10;
3478 }
3479 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3480 temp |= RADEON_GRPH_BUFFER_SIZE;
3481 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3482 RADEON_GRPH_CRITICAL_AT_SOF |
3483 RADEON_GRPH_STOP_CNTL);
3484 /*
3485 Write the result into the register.
3486 */
3487 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3488 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3489
3490#if 0
3491 if ((rdev->family == CHIP_RS400) ||
3492 (rdev->family == CHIP_RS480)) {
3493 /* attempt to program RS400 disp regs correctly ??? */
3494 temp = RREG32(RS400_DISP1_REG_CNTL);
3495 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3496 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3497 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3498 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3499 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3500 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3501 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3502 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3503 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3504 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3505 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3506 }
3507#endif
3508
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003509 DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003510 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3511 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3512 }
3513
3514 if (mode2) {
3515 u32 grph2_cntl;
3516 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3517
3518 if (stop_req > max_stop_req)
3519 stop_req = max_stop_req;
3520
3521 /*
3522 Find the drain rate of the display buffer.
3523 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003524 temp_ff.full = dfixed_const((16/pixel_bytes2));
3525 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003526
3527 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3528 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3529 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3530 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3531 if ((rdev->family == CHIP_R350) &&
3532 (stop_req > 0x15)) {
3533 stop_req -= 0x10;
3534 }
3535 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3536 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3537 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3538 RADEON_GRPH_CRITICAL_AT_SOF |
3539 RADEON_GRPH_STOP_CNTL);
3540
3541 if ((rdev->family == CHIP_RS100) ||
3542 (rdev->family == CHIP_RS200))
3543 critical_point2 = 0;
3544 else {
3545 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003546 temp_ff.full = dfixed_const(temp);
3547 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003548 if (sclk_ff.full < temp_ff.full)
3549 temp_ff.full = sclk_ff.full;
3550
3551 read_return_rate.full = temp_ff.full;
3552
3553 if (mode1) {
3554 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003555 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003556 } else {
3557 time_disp1_drop_priority.full = 0;
3558 }
3559 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003560 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3561 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003562
Ben Skeggs68adac52010-04-28 11:46:42 +10003563 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003564
3565 if (rdev->disp_priority == 2) {
3566 critical_point2 = 0;
3567 }
3568
3569 if (max_stop_req - critical_point2 < 4)
3570 critical_point2 = 0;
3571
3572 }
3573
3574 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3575 /* some R300 cards have problem with this set to 0 */
3576 critical_point2 = 0x10;
3577 }
3578
3579 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3580 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3581
3582 if ((rdev->family == CHIP_RS400) ||
3583 (rdev->family == CHIP_RS480)) {
3584#if 0
3585 /* attempt to program RS400 disp2 regs correctly ??? */
3586 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3587 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3588 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3589 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3590 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3591 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3592 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3593 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3594 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3595 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3596 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3597 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3598#endif
3599 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3600 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3601 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3602 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3603 }
3604
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003605 DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003606 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3607 }
3608}
Dave Airlie551ebd82009-09-01 15:25:57 +10003609
Christian Könige32eb502011-10-23 12:56:27 +02003610int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003611{
3612 uint32_t scratch;
3613 uint32_t tmp = 0;
3614 unsigned i;
3615 int r;
3616
3617 r = radeon_scratch_get(rdev, &scratch);
3618 if (r) {
3619 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3620 return r;
3621 }
3622 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02003623 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003624 if (r) {
3625 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3626 radeon_scratch_free(rdev, scratch);
3627 return r;
3628 }
Christian Könige32eb502011-10-23 12:56:27 +02003629 radeon_ring_write(ring, PACKET0(scratch, 0));
3630 radeon_ring_write(ring, 0xDEADBEEF);
3631 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003632 for (i = 0; i < rdev->usec_timeout; i++) {
3633 tmp = RREG32(scratch);
3634 if (tmp == 0xDEADBEEF) {
3635 break;
3636 }
3637 DRM_UDELAY(1);
3638 }
3639 if (i < rdev->usec_timeout) {
3640 DRM_INFO("ring test succeeded in %d usecs\n", i);
3641 } else {
Alex Deucher369d7ec2011-01-17 18:08:58 +00003642 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003643 scratch, tmp);
3644 r = -EINVAL;
3645 }
3646 radeon_scratch_free(rdev, scratch);
3647 return r;
3648}
3649
3650void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3651{
Christian Könige32eb502011-10-23 12:56:27 +02003652 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003653
Alex Deucherc7eff972012-07-17 14:02:32 -04003654 if (ring->rptr_save_reg) {
3655 u32 next_rptr = ring->wptr + 2 + 3;
3656 radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3657 radeon_ring_write(ring, next_rptr);
3658 }
3659
Christian Könige32eb502011-10-23 12:56:27 +02003660 radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3661 radeon_ring_write(ring, ib->gpu_addr);
3662 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003663}
3664
Alex Deucherf7128122012-02-23 17:53:45 -05003665int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003666{
Jerome Glissef2e39222012-05-09 15:35:02 +02003667 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003668 uint32_t scratch;
3669 uint32_t tmp = 0;
3670 unsigned i;
3671 int r;
3672
3673 r = radeon_scratch_get(rdev, &scratch);
3674 if (r) {
3675 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3676 return r;
3677 }
3678 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003679 r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003680 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003681 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3682 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003683 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003684 ib.ptr[0] = PACKET0(scratch, 0);
3685 ib.ptr[1] = 0xDEADBEEF;
3686 ib.ptr[2] = PACKET2(0);
3687 ib.ptr[3] = PACKET2(0);
3688 ib.ptr[4] = PACKET2(0);
3689 ib.ptr[5] = PACKET2(0);
3690 ib.ptr[6] = PACKET2(0);
3691 ib.ptr[7] = PACKET2(0);
3692 ib.length_dw = 8;
Christian König4ef72562012-07-13 13:06:00 +02003693 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003694 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003695 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3696 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003697 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003698 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003699 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003700 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3701 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003702 }
3703 for (i = 0; i < rdev->usec_timeout; i++) {
3704 tmp = RREG32(scratch);
3705 if (tmp == 0xDEADBEEF) {
3706 break;
3707 }
3708 DRM_UDELAY(1);
3709 }
3710 if (i < rdev->usec_timeout) {
3711 DRM_INFO("ib test succeeded in %u usecs\n", i);
3712 } else {
Paul Bolle62f288c2011-02-19 22:34:00 +01003713 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003714 scratch, tmp);
3715 r = -EINVAL;
3716 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003717free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003718 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003719free_scratch:
3720 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003721 return r;
3722}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003723
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003724void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3725{
3726 /* Shutdown CP we shouldn't need to do that but better be safe than
3727 * sorry
3728 */
Christian Könige32eb502011-10-23 12:56:27 +02003729 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003730 WREG32(R_000740_CP_CSQ_CNTL, 0);
3731
3732 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003733 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003734 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3735 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3736 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3737 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3738 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3739 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3740 }
3741
3742 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003743 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003744 /* Disable cursor, overlay, crtc */
3745 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3746 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3747 S_000054_CRTC_DISPLAY_DIS(1));
3748 WREG32(R_000050_CRTC_GEN_CNTL,
3749 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3750 S_000050_CRTC_DISP_REQ_EN_B(1));
3751 WREG32(R_000420_OV0_SCALE_CNTL,
3752 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3753 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3754 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3755 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3756 S_000360_CUR2_LOCK(1));
3757 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3758 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3759 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3760 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3761 WREG32(R_000360_CUR2_OFFSET,
3762 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3763 }
3764}
3765
3766void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3767{
3768 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003769 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003770 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003771 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003772 }
3773 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003774 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003775 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3776 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3777 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3778 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3779 }
3780}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003781
3782void r100_vga_render_disable(struct radeon_device *rdev)
3783{
Jerome Glissed4550902009-10-01 10:12:06 +02003784 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003785
Jerome Glissed4550902009-10-01 10:12:06 +02003786 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003787 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3788}
Jerome Glissed4550902009-10-01 10:12:06 +02003789
3790static void r100_debugfs(struct radeon_device *rdev)
3791{
3792 int r;
3793
3794 r = r100_debugfs_mc_info_init(rdev);
3795 if (r)
3796 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3797}
3798
3799static void r100_mc_program(struct radeon_device *rdev)
3800{
3801 struct r100_mc_save save;
3802
3803 /* Stops all mc clients */
3804 r100_mc_stop(rdev, &save);
3805 if (rdev->flags & RADEON_IS_AGP) {
3806 WREG32(R_00014C_MC_AGP_LOCATION,
3807 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3808 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3809 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3810 if (rdev->family > CHIP_RV200)
3811 WREG32(R_00015C_AGP_BASE_2,
3812 upper_32_bits(rdev->mc.agp_base) & 0xff);
3813 } else {
3814 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3815 WREG32(R_000170_AGP_BASE, 0);
3816 if (rdev->family > CHIP_RV200)
3817 WREG32(R_00015C_AGP_BASE_2, 0);
3818 }
3819 /* Wait for mc idle */
3820 if (r100_mc_wait_for_idle(rdev))
3821 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3822 /* Program MC, should be a 32bits limited address space */
3823 WREG32(R_000148_MC_FB_LOCATION,
3824 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3825 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3826 r100_mc_resume(rdev, &save);
3827}
3828
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003829static void r100_clock_startup(struct radeon_device *rdev)
Jerome Glissed4550902009-10-01 10:12:06 +02003830{
3831 u32 tmp;
3832
3833 if (radeon_dynclks != -1 && radeon_dynclks)
3834 radeon_legacy_set_clock_gating(rdev, 1);
3835 /* We need to force on some of the block */
3836 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3837 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3838 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3839 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3840 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3841}
3842
3843static int r100_startup(struct radeon_device *rdev)
3844{
3845 int r;
3846
Alex Deucher92cde002009-12-04 10:55:12 -05003847 /* set common regs */
3848 r100_set_common_regs(rdev);
3849 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003850 r100_mc_program(rdev);
3851 /* Resume clock */
3852 r100_clock_startup(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003853 /* Initialize GART (initialize after TTM so we can allocate
3854 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003855 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003856 if (rdev->flags & RADEON_IS_PCI) {
3857 r = r100_pci_gart_enable(rdev);
3858 if (r)
3859 return r;
3860 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003861
3862 /* allocate wb buffer */
3863 r = radeon_wb_init(rdev);
3864 if (r)
3865 return r;
3866
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003867 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3868 if (r) {
3869 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3870 return r;
3871 }
3872
Jerome Glissed4550902009-10-01 10:12:06 +02003873 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02003874 if (!rdev->irq.installed) {
3875 r = radeon_irq_kms_init(rdev);
3876 if (r)
3877 return r;
3878 }
3879
Jerome Glissed4550902009-10-01 10:12:06 +02003880 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003881 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003882 /* 1M ring buffer */
3883 r = r100_cp_init(rdev, 1024 * 1024);
3884 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003885 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003886 return r;
3887 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003888
Christian König2898c342012-07-05 11:55:34 +02003889 r = radeon_ib_pool_init(rdev);
3890 if (r) {
3891 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003892 return r;
Christian König2898c342012-07-05 11:55:34 +02003893 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003894
Jerome Glissed4550902009-10-01 10:12:06 +02003895 return 0;
3896}
3897
3898int r100_resume(struct radeon_device *rdev)
3899{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003900 int r;
3901
Jerome Glissed4550902009-10-01 10:12:06 +02003902 /* Make sur GART are not working */
3903 if (rdev->flags & RADEON_IS_PCI)
3904 r100_pci_gart_disable(rdev);
3905 /* Resume clock before doing reset */
3906 r100_clock_startup(rdev);
3907 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003908 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003909 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3910 RREG32(R_000E40_RBBM_STATUS),
3911 RREG32(R_0007C0_CP_STAT));
3912 }
3913 /* post */
3914 radeon_combios_asic_init(rdev->ddev);
3915 /* Resume clock after posting */
3916 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003917 /* Initialize surface registers */
3918 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003919
3920 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003921 r = r100_startup(rdev);
3922 if (r) {
3923 rdev->accel_working = false;
3924 }
3925 return r;
Jerome Glissed4550902009-10-01 10:12:06 +02003926}
3927
3928int r100_suspend(struct radeon_device *rdev)
3929{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003930 radeon_pm_suspend(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003931 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003932 radeon_wb_disable(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003933 r100_irq_disable(rdev);
3934 if (rdev->flags & RADEON_IS_PCI)
3935 r100_pci_gart_disable(rdev);
3936 return 0;
3937}
3938
3939void r100_fini(struct radeon_device *rdev)
3940{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003941 radeon_pm_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003942 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003943 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003944 radeon_ib_pool_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003945 radeon_gem_fini(rdev);
3946 if (rdev->flags & RADEON_IS_PCI)
3947 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003948 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003949 radeon_irq_kms_fini(rdev);
3950 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003951 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003952 radeon_atombios_fini(rdev);
3953 kfree(rdev->bios);
3954 rdev->bios = NULL;
3955}
3956
Dave Airlie4c712e62010-07-15 12:13:50 +10003957/*
3958 * Due to how kexec works, it can leave the hw fully initialised when it
3959 * boots the new kernel. However doing our init sequence with the CP and
3960 * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
3961 * do some quick sanity checks and restore sane values to avoid this
3962 * problem.
3963 */
3964void r100_restore_sanity(struct radeon_device *rdev)
3965{
3966 u32 tmp;
3967
3968 tmp = RREG32(RADEON_CP_CSQ_CNTL);
3969 if (tmp) {
3970 WREG32(RADEON_CP_CSQ_CNTL, 0);
3971 }
3972 tmp = RREG32(RADEON_CP_RB_CNTL);
3973 if (tmp) {
3974 WREG32(RADEON_CP_RB_CNTL, 0);
3975 }
3976 tmp = RREG32(RADEON_SCRATCH_UMSK);
3977 if (tmp) {
3978 WREG32(RADEON_SCRATCH_UMSK, 0);
3979 }
3980}
3981
Jerome Glissed4550902009-10-01 10:12:06 +02003982int r100_init(struct radeon_device *rdev)
3983{
3984 int r;
3985
Jerome Glissed4550902009-10-01 10:12:06 +02003986 /* Register debugfs file specific to this group of asics */
3987 r100_debugfs(rdev);
3988 /* Disable VGA */
3989 r100_vga_render_disable(rdev);
3990 /* Initialize scratch registers */
3991 radeon_scratch_init(rdev);
3992 /* Initialize surface registers */
3993 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10003994 /* sanity check some register to avoid hangs like after kexec */
3995 r100_restore_sanity(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003996 /* TODO: disable VGA need to use VGA request */
3997 /* BIOS*/
3998 if (!radeon_get_bios(rdev)) {
3999 if (ASIC_IS_AVIVO(rdev))
4000 return -EINVAL;
4001 }
4002 if (rdev->is_atom_bios) {
4003 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4004 return -EINVAL;
4005 } else {
4006 r = radeon_combios_init(rdev);
4007 if (r)
4008 return r;
4009 }
4010 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00004011 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02004012 dev_warn(rdev->dev,
4013 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4014 RREG32(R_000E40_RBBM_STATUS),
4015 RREG32(R_0007C0_CP_STAT));
4016 }
4017 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10004018 if (radeon_boot_test_post_card(rdev) == false)
4019 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02004020 /* Set asic errata */
4021 r100_errata(rdev);
4022 /* Initialize clocks */
4023 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00004024 /* initialize AGP */
4025 if (rdev->flags & RADEON_IS_AGP) {
4026 r = radeon_agp_init(rdev);
4027 if (r) {
4028 radeon_agp_disable(rdev);
4029 }
4030 }
4031 /* initialize VRAM */
4032 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004033 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00004034 r = radeon_fence_driver_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004035 if (r)
4036 return r;
Jerome Glissed4550902009-10-01 10:12:06 +02004037 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01004038 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004039 if (r)
4040 return r;
4041 if (rdev->flags & RADEON_IS_PCI) {
4042 r = r100_pci_gart_init(rdev);
4043 if (r)
4044 return r;
4045 }
4046 r100_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05004047
Alex Deucher6c7bcce2013-12-18 14:07:14 -05004048 /* Initialize power management */
4049 radeon_pm_init(rdev);
4050
Jerome Glissed4550902009-10-01 10:12:06 +02004051 rdev->accel_working = true;
4052 r = r100_startup(rdev);
4053 if (r) {
4054 /* Somethings want wront with the accel init stop accel */
4055 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02004056 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004057 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02004058 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01004059 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004060 if (rdev->flags & RADEON_IS_PCI)
4061 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004062 rdev->accel_working = false;
4063 }
4064 return 0;
4065}
Andi Kleen6fcbef72011-10-13 16:08:42 -07004066
Andi Kleen6fcbef72011-10-13 16:08:42 -07004067u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4068{
4069 if (reg < rdev->rio_mem_size)
4070 return ioread32(rdev->rio_mem + reg);
4071 else {
4072 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4073 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4074 }
4075}
4076
4077void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4078{
4079 if (reg < rdev->rio_mem_size)
4080 iowrite32(v, rdev->rio_mem + reg);
4081 else {
4082 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4083 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4084 }
4085}