blob: d02d19bd34e0a19748267f164a85da90cc3a25e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Michael Chande750e42014-05-11 20:22:55 -07007 * Copyright (C) 2005-2014 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000028#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000035#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070037#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070038#include <linux/brcmphy.h>
Michael Chane565eec2014-01-03 10:09:12 -080039#include <linux/if.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000047#include <linux/ssb/ssb_driver_gige.h>
Michael Chanaed93e02012-07-16 16:24:02 +000048#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030052#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000056#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Matt Carlsonbe947302012-12-03 19:36:57 +000058#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
David S. Miller49b6e95f2007-03-29 01:38:42 -070061#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070063#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#endif
65
Matt Carlson63532392008-11-03 16:49:57 -080066#define BAR_0 0
67#define BAR_2 2
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include "tg3.h"
70
Joe Perches63c3a662011-04-26 08:12:10 +000071/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000096#define TG3_MAJ_NUM 3
Michael Chande750e42014-05-11 20:22:55 -070097#define TG3_MIN_NUM 137
Matt Carlson6867c842010-07-11 09:31:44 +000098#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Michael Chande750e42014-05-11 20:22:55 -0700100#define DRV_MODULE_RELDATE "May 11, 2014"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
Matt Carlson520b2752011-06-13 13:39:02 +0000118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
Joe Perches63c3a662011-04-26 08:12:10 +0000123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000135#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000139#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
Matt Carlson2c49a442010-09-30 10:34:35 +0000154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
Matt Carlson287be122009-08-28 13:58:46 +0000164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Matt Carlson2c49a442010-09-30 10:34:35 +0000174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000176
Matt Carlson2c49a442010-09-30 10:34:35 +0000177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000179
Matt Carlsond2757fc2010-04-12 06:58:27 +0000180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
Matt Carlson81389f52011-08-31 11:44:49 +0000198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
Eric Dumazet9205fd92011-11-18 06:47:01 +0000201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
Matt Carlson81389f52011-08-31 11:44:49 +0000202#endif
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Matt Carlson55086ad2011-12-14 11:09:59 +0000206#define TG3_TX_BD_DMA_MAX_2K 2048
Matt Carlsona4cb4282011-12-14 11:09:58 +0000207#define TG3_TX_BD_DMA_MAX_4K 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Matt Carlsonad829262008-11-21 17:16:16 -0800209#define TG3_RAW_IP_ALIGN 2
210
Michael Chane565eec2014-01-03 10:09:12 -0800211#define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
212#define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
213
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000214#define TG3_FW_UPDATE_TIMEOUT_SEC 5
Matt Carlson21f76382012-02-22 12:35:21 +0000215#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000216
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800217#define FIRMWARE_TG3 "tigon/tg3.bin"
Nithin Sujirc4dab502013-03-06 17:02:34 +0000218#define FIRMWARE_TG357766 "tigon/tg357766.bin"
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800219#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
220#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
221
Bill Pemberton229b1ad2012-12-03 09:22:59 -0500222static char version[] =
Joe Perches05dbe002010-02-17 19:44:19 +0000223 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
226MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
227MODULE_LICENSE("GPL");
228MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800229MODULE_FIRMWARE(FIRMWARE_TG3);
230MODULE_FIRMWARE(FIRMWARE_TG3TSO);
231MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
234module_param(tg3_debug, int, 0);
235MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
236
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000237#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
238#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
239
Benoit Taine9baa3c32014-08-08 15:56:03 +0200240static const struct pci_device_id tg3_pci_tbl[] = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
263 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
264 TG3_DRV_DATA_FLAG_5705_10_100},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
267 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
268 TG3_DRV_DATA_FLAG_5705_10_100},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +0000271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
275 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
281 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000289 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
290 PCI_VENDOR_ID_LENOVO,
291 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
295 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
311 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000312 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
313 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
317 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
318 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
319 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Matt Carlson321d32a2008-11-21 17:22:19 -0800320 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
323 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
Michael Chan79d49692012-11-05 14:26:29 +0000326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
330 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +0000332 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
333 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
335 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
Matt Carlson302b5002010-06-05 17:24:38 +0000336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Greg KH02eca3f2012-07-12 15:39:44 +0000338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
Matt Carlsond3f677a2013-02-14 14:27:51 +0000339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
Michael Chanc86a8562013-01-06 12:51:08 +0000340 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
341 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
342 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
Nithin Sujir68273712013-09-20 16:46:56 -0700343 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
344 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
345 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
346 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
347 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700348 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
349 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
350 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
351 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
352 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
353 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
354 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000355 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700356 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357};
358
359MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
360
Andreas Mohr50da8592006-08-14 23:54:30 -0700361static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000363} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 { "rx_octets" },
365 { "rx_fragments" },
366 { "rx_ucast_packets" },
367 { "rx_mcast_packets" },
368 { "rx_bcast_packets" },
369 { "rx_fcs_errors" },
370 { "rx_align_errors" },
371 { "rx_xon_pause_rcvd" },
372 { "rx_xoff_pause_rcvd" },
373 { "rx_mac_ctrl_rcvd" },
374 { "rx_xoff_entered" },
375 { "rx_frame_too_long_errors" },
376 { "rx_jabbers" },
377 { "rx_undersize_packets" },
378 { "rx_in_length_errors" },
379 { "rx_out_length_errors" },
380 { "rx_64_or_less_octet_packets" },
381 { "rx_65_to_127_octet_packets" },
382 { "rx_128_to_255_octet_packets" },
383 { "rx_256_to_511_octet_packets" },
384 { "rx_512_to_1023_octet_packets" },
385 { "rx_1024_to_1522_octet_packets" },
386 { "rx_1523_to_2047_octet_packets" },
387 { "rx_2048_to_4095_octet_packets" },
388 { "rx_4096_to_8191_octet_packets" },
389 { "rx_8192_to_9022_octet_packets" },
390
391 { "tx_octets" },
392 { "tx_collisions" },
393
394 { "tx_xon_sent" },
395 { "tx_xoff_sent" },
396 { "tx_flow_control" },
397 { "tx_mac_errors" },
398 { "tx_single_collisions" },
399 { "tx_mult_collisions" },
400 { "tx_deferred" },
401 { "tx_excessive_collisions" },
402 { "tx_late_collisions" },
403 { "tx_collide_2times" },
404 { "tx_collide_3times" },
405 { "tx_collide_4times" },
406 { "tx_collide_5times" },
407 { "tx_collide_6times" },
408 { "tx_collide_7times" },
409 { "tx_collide_8times" },
410 { "tx_collide_9times" },
411 { "tx_collide_10times" },
412 { "tx_collide_11times" },
413 { "tx_collide_12times" },
414 { "tx_collide_13times" },
415 { "tx_collide_14times" },
416 { "tx_collide_15times" },
417 { "tx_ucast_packets" },
418 { "tx_mcast_packets" },
419 { "tx_bcast_packets" },
420 { "tx_carrier_sense_errors" },
421 { "tx_discards" },
422 { "tx_errors" },
423
424 { "dma_writeq_full" },
425 { "dma_write_prioq_full" },
426 { "rxbds_empty" },
427 { "rx_discards" },
428 { "rx_errors" },
429 { "rx_threshold_hit" },
430
431 { "dma_readq_full" },
432 { "dma_read_prioq_full" },
433 { "tx_comp_queue_full" },
434
435 { "ring_set_send_prod_index" },
436 { "ring_status_update" },
437 { "nic_irqs" },
438 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000439 { "nic_tx_threshold_hit" },
440
441 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442};
443
Matt Carlson48fa55a2011-04-13 11:05:06 +0000444#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +0000445#define TG3_NVRAM_TEST 0
446#define TG3_LINK_TEST 1
447#define TG3_REGISTER_TEST 2
448#define TG3_MEMORY_TEST 3
449#define TG3_MAC_LOOPB_TEST 4
450#define TG3_PHY_LOOPB_TEST 5
451#define TG3_EXT_LOOPB_TEST 6
452#define TG3_INTERRUPT_TEST 7
Matt Carlson48fa55a2011-04-13 11:05:06 +0000453
454
Andreas Mohr50da8592006-08-14 23:54:30 -0700455static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700456 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000457} ethtool_test_keys[] = {
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +0000458 [TG3_NVRAM_TEST] = { "nvram test (online) " },
459 [TG3_LINK_TEST] = { "link test (online) " },
460 [TG3_REGISTER_TEST] = { "register test (offline)" },
461 [TG3_MEMORY_TEST] = { "memory test (offline)" },
462 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
463 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
464 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
465 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
Michael Chan4cafd3f2005-05-29 14:56:34 -0700466};
467
Matt Carlson48fa55a2011-04-13 11:05:06 +0000468#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
469
470
Michael Chanb401e9e2005-12-19 16:27:04 -0800471static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
472{
473 writel(val, tp->regs + off);
474}
475
476static u32 tg3_read32(struct tg3 *tp, u32 off)
477{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000478 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800479}
480
Matt Carlson0d3031d2007-10-10 18:02:43 -0700481static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
482{
483 writel(val, tp->aperegs + off);
484}
485
486static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
487{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000488 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700489}
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
492{
Michael Chan68929142005-08-09 20:17:14 -0700493 unsigned long flags;
494
495 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700496 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
497 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700498 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700499}
500
501static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
502{
503 writel(val, tp->regs + off);
504 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505}
506
Michael Chan68929142005-08-09 20:17:14 -0700507static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
508{
509 unsigned long flags;
510 u32 val;
511
512 spin_lock_irqsave(&tp->indirect_lock, flags);
513 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
514 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
515 spin_unlock_irqrestore(&tp->indirect_lock, flags);
516 return val;
517}
518
519static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
520{
521 unsigned long flags;
522
523 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
524 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
525 TG3_64BIT_REG_LOW, val);
526 return;
527 }
Matt Carlson66711e62009-11-13 13:03:49 +0000528 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700529 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
530 TG3_64BIT_REG_LOW, val);
531 return;
532 }
533
534 spin_lock_irqsave(&tp->indirect_lock, flags);
535 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
536 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
537 spin_unlock_irqrestore(&tp->indirect_lock, flags);
538
539 /* In indirect mode when disabling interrupts, we also need
540 * to clear the interrupt bit in the GRC local ctrl register.
541 */
542 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
543 (val == 0x1)) {
544 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
545 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
546 }
547}
548
549static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
550{
551 unsigned long flags;
552 u32 val;
553
554 spin_lock_irqsave(&tp->indirect_lock, flags);
555 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
556 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
557 spin_unlock_irqrestore(&tp->indirect_lock, flags);
558 return val;
559}
560
Michael Chanb401e9e2005-12-19 16:27:04 -0800561/* usec_wait specifies the wait time in usec when writing to certain registers
562 * where it is unsafe to read back the register without some delay.
563 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
564 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
565 */
566static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
Joe Perches63c3a662011-04-26 08:12:10 +0000568 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800569 /* Non-posted methods */
570 tp->write32(tp, off, val);
571 else {
572 /* Posted method */
573 tg3_write32(tp, off, val);
574 if (usec_wait)
575 udelay(usec_wait);
576 tp->read32(tp, off);
577 }
578 /* Wait again after the read for the posted method to guarantee that
579 * the wait time is met.
580 */
581 if (usec_wait)
582 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583}
584
Michael Chan09ee9292005-08-09 20:17:00 -0700585static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
586{
587 tp->write32_mbox(tp, off, val);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +0000588 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
589 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
590 !tg3_flag(tp, ICH_WORKAROUND)))
Michael Chan68929142005-08-09 20:17:14 -0700591 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700592}
593
Michael Chan20094932005-08-09 20:16:32 -0700594static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
596 void __iomem *mbox = tp->regs + off;
597 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000598 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 writel(val, mbox);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +0000600 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
601 tg3_flag(tp, FLUSH_POSTED_WRITES))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 readl(mbox);
603}
604
Michael Chanb5d37722006-09-27 16:06:21 -0700605static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
606{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000607 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700608}
609
610static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
611{
612 writel(val, tp->regs + off + GRCMBOX_BASE);
613}
614
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000615#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700616#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000617#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
618#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
619#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700620
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000621#define tw32(reg, val) tp->write32(tp, reg, val)
622#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
623#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
624#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
626static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
627{
Michael Chan68929142005-08-09 20:17:14 -0700628 unsigned long flags;
629
Joe Perches41535772013-02-16 11:20:04 +0000630 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700631 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
632 return;
633
Michael Chan68929142005-08-09 20:17:14 -0700634 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000635 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700636 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
637 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Michael Chanbbadf502006-04-06 21:46:34 -0700639 /* Always leave this as zero. */
640 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
641 } else {
642 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
643 tw32_f(TG3PCI_MEM_WIN_DATA, val);
644
645 /* Always leave this as zero. */
646 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
647 }
Michael Chan68929142005-08-09 20:17:14 -0700648 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649}
650
651static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
652{
Michael Chan68929142005-08-09 20:17:14 -0700653 unsigned long flags;
654
Joe Perches41535772013-02-16 11:20:04 +0000655 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700656 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
657 *val = 0;
658 return;
659 }
660
Michael Chan68929142005-08-09 20:17:14 -0700661 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000662 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700663 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
664 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Michael Chanbbadf502006-04-06 21:46:34 -0700666 /* Always leave this as zero. */
667 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
668 } else {
669 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
670 *val = tr32(TG3PCI_MEM_WIN_DATA);
671
672 /* Always leave this as zero. */
673 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
674 }
Michael Chan68929142005-08-09 20:17:14 -0700675 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676}
677
Matt Carlson0d3031d2007-10-10 18:02:43 -0700678static void tg3_ape_lock_init(struct tg3 *tp)
679{
680 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000681 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000682
Joe Perches41535772013-02-16 11:20:04 +0000683 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000684 regbase = TG3_APE_LOCK_GRANT;
685 else
686 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700687
688 /* Make sure the driver hasn't any stale locks. */
Matt Carlson78f94dc2011-11-04 09:14:58 +0000689 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
690 switch (i) {
691 case TG3_APE_LOCK_PHY0:
692 case TG3_APE_LOCK_PHY1:
693 case TG3_APE_LOCK_PHY2:
694 case TG3_APE_LOCK_PHY3:
695 bit = APE_LOCK_GRANT_DRIVER;
696 break;
697 default:
698 if (!tp->pci_fn)
699 bit = APE_LOCK_GRANT_DRIVER;
700 else
701 bit = 1 << tp->pci_fn;
702 }
703 tg3_ape_write32(tp, regbase + 4 * i, bit);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000704 }
705
Matt Carlson0d3031d2007-10-10 18:02:43 -0700706}
707
708static int tg3_ape_lock(struct tg3 *tp, int locknum)
709{
710 int i, off;
711 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000712 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700713
Joe Perches63c3a662011-04-26 08:12:10 +0000714 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700715 return 0;
716
717 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000718 case TG3_APE_LOCK_GPIO:
Joe Perches41535772013-02-16 11:20:04 +0000719 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000720 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000721 case TG3_APE_LOCK_GRC:
722 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000723 if (!tp->pci_fn)
724 bit = APE_LOCK_REQ_DRIVER;
725 else
726 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000727 break;
Michael Chan8151ad52012-07-29 19:15:41 +0000728 case TG3_APE_LOCK_PHY0:
729 case TG3_APE_LOCK_PHY1:
730 case TG3_APE_LOCK_PHY2:
731 case TG3_APE_LOCK_PHY3:
732 bit = APE_LOCK_REQ_DRIVER;
733 break;
Matt Carlson33f401a2010-04-05 10:19:27 +0000734 default:
735 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700736 }
737
Joe Perches41535772013-02-16 11:20:04 +0000738 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000739 req = TG3_APE_LOCK_REQ;
740 gnt = TG3_APE_LOCK_GRANT;
741 } else {
742 req = TG3_APE_PER_LOCK_REQ;
743 gnt = TG3_APE_PER_LOCK_GRANT;
744 }
745
Matt Carlson0d3031d2007-10-10 18:02:43 -0700746 off = 4 * locknum;
747
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000748 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700749
750 /* Wait for up to 1 millisecond to acquire lock. */
751 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000752 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000753 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700754 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +0800755 if (pci_channel_offline(tp->pdev))
756 break;
757
Matt Carlson0d3031d2007-10-10 18:02:43 -0700758 udelay(10);
759 }
760
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000761 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700762 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000763 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700764 ret = -EBUSY;
765 }
766
767 return ret;
768}
769
770static void tg3_ape_unlock(struct tg3 *tp, int locknum)
771{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000772 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700773
Joe Perches63c3a662011-04-26 08:12:10 +0000774 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700775 return;
776
777 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000778 case TG3_APE_LOCK_GPIO:
Joe Perches41535772013-02-16 11:20:04 +0000779 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000780 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000781 case TG3_APE_LOCK_GRC:
782 case TG3_APE_LOCK_MEM:
Matt Carlson78f94dc2011-11-04 09:14:58 +0000783 if (!tp->pci_fn)
784 bit = APE_LOCK_GRANT_DRIVER;
785 else
786 bit = 1 << tp->pci_fn;
Matt Carlson33f401a2010-04-05 10:19:27 +0000787 break;
Michael Chan8151ad52012-07-29 19:15:41 +0000788 case TG3_APE_LOCK_PHY0:
789 case TG3_APE_LOCK_PHY1:
790 case TG3_APE_LOCK_PHY2:
791 case TG3_APE_LOCK_PHY3:
792 bit = APE_LOCK_GRANT_DRIVER;
793 break;
Matt Carlson33f401a2010-04-05 10:19:27 +0000794 default:
795 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700796 }
797
Joe Perches41535772013-02-16 11:20:04 +0000798 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000799 gnt = TG3_APE_LOCK_GRANT;
800 else
801 gnt = TG3_APE_PER_LOCK_GRANT;
802
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000803 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700804}
805
Matt Carlsonb65a3722012-07-16 16:24:00 +0000806static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000807{
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000808 u32 apedata;
809
Matt Carlsonb65a3722012-07-16 16:24:00 +0000810 while (timeout_us) {
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000811 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
Matt Carlsonb65a3722012-07-16 16:24:00 +0000812 return -EBUSY;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000813
814 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000815 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
816 break;
817
Matt Carlsonb65a3722012-07-16 16:24:00 +0000818 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
819
820 udelay(10);
821 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000822 }
823
Matt Carlsonb65a3722012-07-16 16:24:00 +0000824 return timeout_us ? 0 : -EBUSY;
825}
826
Matt Carlsoncf8d55a2012-07-16 16:24:01 +0000827static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
828{
829 u32 i, apedata;
830
831 for (i = 0; i < timeout_us / 10; i++) {
832 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
833
834 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
835 break;
836
837 udelay(10);
838 }
839
840 return i == timeout_us / 10;
841}
842
Michael Chan86449942012-10-02 20:31:14 -0700843static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
844 u32 len)
Matt Carlsoncf8d55a2012-07-16 16:24:01 +0000845{
846 int err;
847 u32 i, bufoff, msgoff, maxlen, apedata;
848
849 if (!tg3_flag(tp, APE_HAS_NCSI))
850 return 0;
851
852 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
853 if (apedata != APE_SEG_SIG_MAGIC)
854 return -ENODEV;
855
856 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
857 if (!(apedata & APE_FW_STATUS_READY))
858 return -EAGAIN;
859
860 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
861 TG3_APE_SHMEM_BASE;
862 msgoff = bufoff + 2 * sizeof(u32);
863 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
864
865 while (len) {
866 u32 length;
867
868 /* Cap xfer sizes to scratchpad limits. */
869 length = (len > maxlen) ? maxlen : len;
870 len -= length;
871
872 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
873 if (!(apedata & APE_FW_STATUS_READY))
874 return -EAGAIN;
875
876 /* Wait for up to 1 msec for APE to service previous event. */
877 err = tg3_ape_event_lock(tp, 1000);
878 if (err)
879 return err;
880
881 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
882 APE_EVENT_STATUS_SCRTCHPD_READ |
883 APE_EVENT_STATUS_EVENT_PENDING;
884 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
885
886 tg3_ape_write32(tp, bufoff, base_off);
887 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
888
889 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
890 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
891
892 base_off += length;
893
894 if (tg3_ape_wait_for_event(tp, 30000))
895 return -EAGAIN;
896
897 for (i = 0; length; i += 4, length -= 4) {
898 u32 val = tg3_ape_read32(tp, msgoff + i);
899 memcpy(data, &val, sizeof(u32));
900 data++;
901 }
902 }
903
904 return 0;
905}
906
Matt Carlsonb65a3722012-07-16 16:24:00 +0000907static int tg3_ape_send_event(struct tg3 *tp, u32 event)
908{
909 int err;
910 u32 apedata;
911
912 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
913 if (apedata != APE_SEG_SIG_MAGIC)
914 return -EAGAIN;
915
916 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
917 if (!(apedata & APE_FW_STATUS_READY))
918 return -EAGAIN;
919
920 /* Wait for up to 1 millisecond for APE to service previous event. */
921 err = tg3_ape_event_lock(tp, 1000);
922 if (err)
923 return err;
924
925 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
926 event | APE_EVENT_STATUS_EVENT_PENDING);
927
928 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
929 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
930
931 return 0;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000932}
933
934static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
935{
936 u32 event;
937 u32 apedata;
938
939 if (!tg3_flag(tp, ENABLE_APE))
940 return;
941
942 switch (kind) {
943 case RESET_KIND_INIT:
944 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
945 APE_HOST_SEG_SIG_MAGIC);
946 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
947 APE_HOST_SEG_LEN_MAGIC);
948 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
949 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
950 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
951 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
952 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
953 APE_HOST_BEHAV_NO_PHYLOCK);
954 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
955 TG3_APE_HOST_DRVR_STATE_START);
956
957 event = APE_EVENT_STATUS_STATE_START;
958 break;
959 case RESET_KIND_SHUTDOWN:
960 /* With the interface we are currently using,
961 * APE does not track driver state. Wiping
962 * out the HOST SEGMENT SIGNATURE forces
963 * the APE to assume OS absent status.
964 */
965 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
966
967 if (device_may_wakeup(&tp->pdev->dev) &&
968 tg3_flag(tp, WOL_ENABLE)) {
969 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
970 TG3_APE_HOST_WOL_SPEED_AUTO);
971 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
972 } else
973 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
974
975 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
976
977 event = APE_EVENT_STATUS_STATE_UNLOAD;
978 break;
Matt Carlsonfd6d3f02011-08-31 11:44:52 +0000979 default:
980 return;
981 }
982
983 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
984
985 tg3_ape_send_event(tp, event);
986}
987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988static void tg3_disable_ints(struct tg3 *tp)
989{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000990 int i;
991
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 tw32(TG3PCI_MISC_HOST_CTRL,
993 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000994 for (i = 0; i < tp->irq_max; i++)
995 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996}
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998static void tg3_enable_ints(struct tg3 *tp)
999{
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001000 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001001
Michael Chanbbe832c2005-06-24 20:20:04 -07001002 tp->irq_sync = 0;
1003 wmb();
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 tw32(TG3PCI_MISC_HOST_CTRL,
1006 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +00001007
Matt Carlsonf89f38b2010-02-12 14:47:07 +00001008 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001009 for (i = 0; i < tp->irq_cnt; i++) {
1010 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001011
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001012 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +00001013 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001014 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
1015
Matt Carlsonf89f38b2010-02-12 14:47:07 +00001016 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +00001017 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +00001018
1019 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +00001020 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +00001021 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1022 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1023 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +00001024 tw32(HOSTCC_MODE, tp->coal_now);
1025
1026 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027}
1028
Matt Carlson17375d22009-08-28 14:02:18 +00001029static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -07001030{
Matt Carlson17375d22009-08-28 14:02:18 +00001031 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00001032 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -07001033 unsigned int work_exists = 0;
1034
1035 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00001036 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -07001037 if (sblk->status & SD_STATUS_LINK_CHG)
1038 work_exists = 1;
1039 }
Matt Carlsonf891ea12012-04-24 13:37:01 +00001040
1041 /* check for TX work to do */
1042 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1043 work_exists = 1;
1044
1045 /* check for RX work to do */
1046 if (tnapi->rx_rcb_prod_idx &&
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00001047 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -07001048 work_exists = 1;
1049
1050 return work_exists;
1051}
1052
Matt Carlson17375d22009-08-28 14:02:18 +00001053/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -07001054 * similar to tg3_enable_ints, but it accurately determines whether there
1055 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001056 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 */
Matt Carlson17375d22009-08-28 14:02:18 +00001058static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059{
Matt Carlson17375d22009-08-28 14:02:18 +00001060 struct tg3 *tp = tnapi->tp;
1061
Matt Carlson898a56f2009-08-28 14:02:40 +00001062 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 mmiowb();
1064
David S. Millerfac9b832005-05-18 22:46:34 -07001065 /* When doing tagged status, this work check is unnecessary.
1066 * The last_tag we write above tells the chip which piece of
1067 * work we've completed.
1068 */
Joe Perches63c3a662011-04-26 08:12:10 +00001069 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -07001070 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00001071 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072}
1073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074static void tg3_switch_clocks(struct tg3 *tp)
1075{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00001076 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 u32 orig_clock_ctrl;
1078
Joe Perches63c3a662011-04-26 08:12:10 +00001079 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07001080 return;
1081
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00001082 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1083
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 orig_clock_ctrl = clock_ctrl;
1085 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1086 CLOCK_CTRL_CLKRUN_OENABLE |
1087 0x1f);
1088 tp->pci_clock_ctrl = clock_ctrl;
1089
Joe Perches63c3a662011-04-26 08:12:10 +00001090 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -08001092 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 }
1095 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -08001096 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1097 clock_ctrl |
1098 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1099 40);
1100 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1101 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1102 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 }
Michael Chanb401e9e2005-12-19 16:27:04 -08001104 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
1107#define PHY_BUSY_LOOPS 5000
1108
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001109static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1110 u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111{
1112 u32 frame_val;
1113 unsigned int loops;
1114 int ret;
1115
1116 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1117 tw32_f(MAC_MI_MODE,
1118 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1119 udelay(80);
1120 }
1121
Michael Chan8151ad52012-07-29 19:15:41 +00001122 tg3_ape_lock(tp, tp->phy_ape_lock);
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 *val = 0x0;
1125
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001126 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 MI_COM_PHY_ADDR_MASK);
1128 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1129 MI_COM_REG_ADDR_MASK);
1130 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 tw32_f(MAC_MI_COM, frame_val);
1133
1134 loops = PHY_BUSY_LOOPS;
1135 while (loops != 0) {
1136 udelay(10);
1137 frame_val = tr32(MAC_MI_COM);
1138
1139 if ((frame_val & MI_COM_BUSY) == 0) {
1140 udelay(5);
1141 frame_val = tr32(MAC_MI_COM);
1142 break;
1143 }
1144 loops -= 1;
1145 }
1146
1147 ret = -EBUSY;
1148 if (loops != 0) {
1149 *val = frame_val & MI_COM_DATA_MASK;
1150 ret = 0;
1151 }
1152
1153 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1154 tw32_f(MAC_MI_MODE, tp->mi_mode);
1155 udelay(80);
1156 }
1157
Michael Chan8151ad52012-07-29 19:15:41 +00001158 tg3_ape_unlock(tp, tp->phy_ape_lock);
1159
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 return ret;
1161}
1162
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001163static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1164{
1165 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1166}
1167
1168static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1169 u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170{
1171 u32 frame_val;
1172 unsigned int loops;
1173 int ret;
1174
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001175 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +00001176 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -07001177 return 0;
1178
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1180 tw32_f(MAC_MI_MODE,
1181 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1182 udelay(80);
1183 }
1184
Michael Chan8151ad52012-07-29 19:15:41 +00001185 tg3_ape_lock(tp, tp->phy_ape_lock);
1186
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001187 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 MI_COM_PHY_ADDR_MASK);
1189 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1190 MI_COM_REG_ADDR_MASK);
1191 frame_val |= (val & MI_COM_DATA_MASK);
1192 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 tw32_f(MAC_MI_COM, frame_val);
1195
1196 loops = PHY_BUSY_LOOPS;
1197 while (loops != 0) {
1198 udelay(10);
1199 frame_val = tr32(MAC_MI_COM);
1200 if ((frame_val & MI_COM_BUSY) == 0) {
1201 udelay(5);
1202 frame_val = tr32(MAC_MI_COM);
1203 break;
1204 }
1205 loops -= 1;
1206 }
1207
1208 ret = -EBUSY;
1209 if (loops != 0)
1210 ret = 0;
1211
1212 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1213 tw32_f(MAC_MI_MODE, tp->mi_mode);
1214 udelay(80);
1215 }
1216
Michael Chan8151ad52012-07-29 19:15:41 +00001217 tg3_ape_unlock(tp, tp->phy_ape_lock);
1218
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 return ret;
1220}
1221
Hauke Mehrtens5c358042013-02-07 05:37:38 +00001222static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1223{
1224 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1225}
1226
Matt Carlsonb0988c12011-04-20 07:57:39 +00001227static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1228{
1229 int err;
1230
1231 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1232 if (err)
1233 goto done;
1234
1235 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1236 if (err)
1237 goto done;
1238
1239 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1240 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1241 if (err)
1242 goto done;
1243
1244 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1245
1246done:
1247 return err;
1248}
1249
1250static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1251{
1252 int err;
1253
1254 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1255 if (err)
1256 goto done;
1257
1258 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1259 if (err)
1260 goto done;
1261
1262 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1263 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1264 if (err)
1265 goto done;
1266
1267 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1268
1269done:
1270 return err;
1271}
1272
1273static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1274{
1275 int err;
1276
1277 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1278 if (!err)
1279 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1280
1281 return err;
1282}
1283
1284static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1285{
1286 int err;
1287
1288 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1289 if (!err)
1290 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1291
1292 return err;
1293}
1294
Matt Carlson15ee95c2011-04-20 07:57:40 +00001295static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1296{
1297 int err;
1298
1299 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1300 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1301 MII_TG3_AUXCTL_SHDWSEL_MISC);
1302 if (!err)
1303 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1304
1305 return err;
1306}
1307
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001308static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1309{
1310 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1311 set |= MII_TG3_AUXCTL_MISC_WREN;
1312
1313 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1314}
1315
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001316static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1317{
1318 u32 val;
1319 int err;
Matt Carlson1d36ba42011-04-20 07:57:42 +00001320
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001321 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1322
1323 if (err)
1324 return err;
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001325
Nithin Sujir7c10ee32013-05-23 11:11:26 +00001326 if (enable)
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00001327 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1328 else
1329 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1330
1331 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1332 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1333
1334 return err;
1335}
Matt Carlson1d36ba42011-04-20 07:57:42 +00001336
Nithin Sujir3ab71072013-09-20 16:46:55 -07001337static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
1338{
1339 return tg3_writephy(tp, MII_TG3_MISC_SHDW,
1340 reg | val | MII_TG3_MISC_SHDW_WREN);
1341}
1342
Matt Carlson95e28692008-05-25 23:44:14 -07001343static int tg3_bmcr_reset(struct tg3 *tp)
1344{
1345 u32 phy_control;
1346 int limit, err;
1347
1348 /* OK, reset it, and poll the BMCR_RESET bit until it
1349 * clears or we time out.
1350 */
1351 phy_control = BMCR_RESET;
1352 err = tg3_writephy(tp, MII_BMCR, phy_control);
1353 if (err != 0)
1354 return -EBUSY;
1355
1356 limit = 5000;
1357 while (limit--) {
1358 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1359 if (err != 0)
1360 return -EBUSY;
1361
1362 if ((phy_control & BMCR_RESET) == 0) {
1363 udelay(40);
1364 break;
1365 }
1366 udelay(10);
1367 }
Roel Kluind4675b52009-02-12 16:33:27 -08001368 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001369 return -EBUSY;
1370
1371 return 0;
1372}
1373
Matt Carlson158d7ab2008-05-29 01:37:54 -07001374static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1375{
Francois Romieu3d165432009-01-19 16:56:50 -08001376 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001377 u32 val;
1378
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001379 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001380
Hauke Mehrtensead24022013-09-28 23:15:26 +02001381 if (__tg3_readphy(tp, mii_id, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001382 val = -EIO;
1383
1384 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001385
1386 return val;
1387}
1388
1389static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1390{
Francois Romieu3d165432009-01-19 16:56:50 -08001391 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001392 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001393
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001394 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001395
Hauke Mehrtensead24022013-09-28 23:15:26 +02001396 if (__tg3_writephy(tp, mii_id, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001397 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001398
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001399 spin_unlock_bh(&tp->lock);
1400
1401 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001402}
1403
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001404static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001405{
1406 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001407 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001408
Hauke Mehrtensead24022013-09-28 23:15:26 +02001409 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001410 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001411 case PHY_ID_BCM50610:
1412 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001413 val = MAC_PHYCFG2_50610_LED_MODES;
1414 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001415 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001416 val = MAC_PHYCFG2_AC131_LED_MODES;
1417 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001418 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001419 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1420 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001421 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001422 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1423 break;
1424 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001425 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001426 }
1427
1428 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1429 tw32(MAC_PHYCFG2, val);
1430
1431 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001432 val &= ~(MAC_PHYCFG1_RGMII_INT |
1433 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1434 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001435 tw32(MAC_PHYCFG1, val);
1436
1437 return;
1438 }
1439
Joe Perches63c3a662011-04-26 08:12:10 +00001440 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001441 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1442 MAC_PHYCFG2_FMODE_MASK_MASK |
1443 MAC_PHYCFG2_GMODE_MASK_MASK |
1444 MAC_PHYCFG2_ACT_MASK_MASK |
1445 MAC_PHYCFG2_QUAL_MASK_MASK |
1446 MAC_PHYCFG2_INBAND_ENABLE;
1447
1448 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001449
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001450 val = tr32(MAC_PHYCFG1);
1451 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1452 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001453 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1454 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001455 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001456 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001457 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1458 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001459 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1460 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1461 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001462
Matt Carlsona9daf362008-05-25 23:49:44 -07001463 val = tr32(MAC_EXT_RGMII_MODE);
1464 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1465 MAC_RGMII_MODE_RX_QUALITY |
1466 MAC_RGMII_MODE_RX_ACTIVITY |
1467 MAC_RGMII_MODE_RX_ENG_DET |
1468 MAC_RGMII_MODE_TX_ENABLE |
1469 MAC_RGMII_MODE_TX_LOWPWR |
1470 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001471 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1472 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001473 val |= MAC_RGMII_MODE_RX_INT_B |
1474 MAC_RGMII_MODE_RX_QUALITY |
1475 MAC_RGMII_MODE_RX_ACTIVITY |
1476 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001477 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001478 val |= MAC_RGMII_MODE_TX_ENABLE |
1479 MAC_RGMII_MODE_TX_LOWPWR |
1480 MAC_RGMII_MODE_TX_RESET;
1481 }
1482 tw32(MAC_EXT_RGMII_MODE, val);
1483}
1484
Matt Carlson158d7ab2008-05-29 01:37:54 -07001485static void tg3_mdio_start(struct tg3 *tp)
1486{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001487 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1488 tw32_f(MAC_MI_MODE, tp->mi_mode);
1489 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001490
Joe Perches63c3a662011-04-26 08:12:10 +00001491 if (tg3_flag(tp, MDIOBUS_INITED) &&
Joe Perches41535772013-02-16 11:20:04 +00001492 tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlson9ea48182010-02-17 15:17:01 +00001493 tg3_mdio_config_5785(tp);
1494}
1495
1496static int tg3_mdio_init(struct tg3 *tp)
1497{
1498 int i;
1499 u32 reg;
1500 struct phy_device *phydev;
1501
Joe Perches63c3a662011-04-26 08:12:10 +00001502 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001503 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001504
Matt Carlson69f11c92011-07-13 09:27:30 +00001505 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001506
Joe Perches41535772013-02-16 11:20:04 +00001507 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001508 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1509 else
1510 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1511 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001512 if (is_serdes)
1513 tp->phy_addr += 7;
Hauke Mehrtensee002b62013-09-28 23:15:28 +02001514 } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
1515 int addr;
1516
1517 addr = ssb_gige_get_phyaddr(tp->pdev);
1518 if (addr < 0)
1519 return addr;
1520 tp->phy_addr = addr;
Matt Carlson882e9792009-09-01 13:21:36 +00001521 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001522 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001523
Matt Carlson158d7ab2008-05-29 01:37:54 -07001524 tg3_mdio_start(tp);
1525
Joe Perches63c3a662011-04-26 08:12:10 +00001526 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001527 return 0;
1528
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001529 tp->mdio_bus = mdiobus_alloc();
1530 if (tp->mdio_bus == NULL)
1531 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001532
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001533 tp->mdio_bus->name = "tg3 mdio bus";
1534 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001535 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001536 tp->mdio_bus->priv = tp;
1537 tp->mdio_bus->parent = &tp->pdev->dev;
1538 tp->mdio_bus->read = &tg3_mdio_read;
1539 tp->mdio_bus->write = &tg3_mdio_write;
Hauke Mehrtensead24022013-09-28 23:15:26 +02001540 tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001541 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001542
1543 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001544 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001545
1546 /* The bus registration will look for all the PHYs on the mdio bus.
1547 * Unfortunately, it does not ensure the PHY is powered up before
1548 * accessing the PHY ID registers. A chip reset is the
1549 * quickest way to bring the device back to an operational state..
1550 */
1551 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1552 tg3_bmcr_reset(tp);
1553
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001554 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001555 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001556 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001557 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001558 return i;
1559 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001560
Hauke Mehrtensead24022013-09-28 23:15:26 +02001561 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsona9daf362008-05-25 23:49:44 -07001562
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001563 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001564 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001565 mdiobus_unregister(tp->mdio_bus);
1566 mdiobus_free(tp->mdio_bus);
1567 return -ENODEV;
1568 }
1569
1570 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001571 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001572 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001573 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001574 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001575 case PHY_ID_BCM50610:
1576 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001577 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001578 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001579 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001580 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001581 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001582 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001583 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001584 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001585 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001586 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001587 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001588 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001589 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001590 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001591 case PHY_ID_RTL8201E:
1592 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001593 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001594 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001595 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001596 break;
1597 }
1598
Joe Perches63c3a662011-04-26 08:12:10 +00001599 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001600
Joe Perches41535772013-02-16 11:20:04 +00001601 if (tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001602 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001603
1604 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001605}
1606
1607static void tg3_mdio_fini(struct tg3 *tp)
1608{
Joe Perches63c3a662011-04-26 08:12:10 +00001609 if (tg3_flag(tp, MDIOBUS_INITED)) {
1610 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001611 mdiobus_unregister(tp->mdio_bus);
1612 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001613 }
1614}
1615
Matt Carlson95e28692008-05-25 23:44:14 -07001616/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001617static inline void tg3_generate_fw_event(struct tg3 *tp)
1618{
1619 u32 val;
1620
1621 val = tr32(GRC_RX_CPU_EVENT);
1622 val |= GRC_RX_CPU_DRIVER_EVENT;
1623 tw32_f(GRC_RX_CPU_EVENT, val);
1624
1625 tp->last_event_jiffies = jiffies;
1626}
1627
1628#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1629
1630/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001631static void tg3_wait_for_event_ack(struct tg3 *tp)
1632{
1633 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001634 unsigned int delay_cnt;
1635 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001636
Matt Carlson4ba526c2008-08-15 14:10:04 -07001637 /* If enough time has passed, no wait is necessary. */
1638 time_remain = (long)(tp->last_event_jiffies + 1 +
1639 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1640 (long)jiffies;
1641 if (time_remain < 0)
1642 return;
1643
1644 /* Check if we can shorten the wait time. */
1645 delay_cnt = jiffies_to_usecs(time_remain);
1646 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1647 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1648 delay_cnt = (delay_cnt >> 3) + 1;
1649
1650 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001651 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1652 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +08001653 if (pci_channel_offline(tp->pdev))
1654 break;
1655
Matt Carlson4ba526c2008-08-15 14:10:04 -07001656 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001657 }
1658}
1659
1660/* tp->lock is held. */
Matt Carlsonb28f3892012-02-13 15:20:12 +00001661static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
Matt Carlson95e28692008-05-25 23:44:14 -07001662{
Matt Carlsonb28f3892012-02-13 15:20:12 +00001663 u32 reg, val;
Matt Carlson95e28692008-05-25 23:44:14 -07001664
1665 val = 0;
1666 if (!tg3_readphy(tp, MII_BMCR, &reg))
1667 val = reg << 16;
1668 if (!tg3_readphy(tp, MII_BMSR, &reg))
1669 val |= (reg & 0xffff);
Matt Carlsonb28f3892012-02-13 15:20:12 +00001670 *data++ = val;
Matt Carlson95e28692008-05-25 23:44:14 -07001671
1672 val = 0;
1673 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1674 val = reg << 16;
1675 if (!tg3_readphy(tp, MII_LPA, &reg))
1676 val |= (reg & 0xffff);
Matt Carlsonb28f3892012-02-13 15:20:12 +00001677 *data++ = val;
Matt Carlson95e28692008-05-25 23:44:14 -07001678
1679 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001680 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001681 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1682 val = reg << 16;
1683 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1684 val |= (reg & 0xffff);
1685 }
Matt Carlsonb28f3892012-02-13 15:20:12 +00001686 *data++ = val;
Matt Carlson95e28692008-05-25 23:44:14 -07001687
1688 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1689 val = reg << 16;
1690 else
1691 val = 0;
Matt Carlsonb28f3892012-02-13 15:20:12 +00001692 *data++ = val;
1693}
1694
1695/* tp->lock is held. */
1696static void tg3_ump_link_report(struct tg3 *tp)
1697{
1698 u32 data[4];
1699
1700 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1701 return;
1702
1703 tg3_phy_gather_ump_data(tp, data);
1704
1705 tg3_wait_for_event_ack(tp);
1706
1707 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1708 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1709 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1710 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1711 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1712 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
Matt Carlson95e28692008-05-25 23:44:14 -07001713
Matt Carlson4ba526c2008-08-15 14:10:04 -07001714 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001715}
1716
Matt Carlson8d5a89b2011-08-31 11:44:51 +00001717/* tp->lock is held. */
1718static void tg3_stop_fw(struct tg3 *tp)
1719{
1720 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1721 /* Wait for RX cpu to ACK the previous event. */
1722 tg3_wait_for_event_ack(tp);
1723
1724 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1725
1726 tg3_generate_fw_event(tp);
1727
1728 /* Wait for RX cpu to ACK this event. */
1729 tg3_wait_for_event_ack(tp);
1730 }
1731}
1732
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001733/* tp->lock is held. */
1734static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1735{
1736 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1737 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1738
1739 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1740 switch (kind) {
1741 case RESET_KIND_INIT:
1742 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1743 DRV_STATE_START);
1744 break;
1745
1746 case RESET_KIND_SHUTDOWN:
1747 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1748 DRV_STATE_UNLOAD);
1749 break;
1750
1751 case RESET_KIND_SUSPEND:
1752 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1753 DRV_STATE_SUSPEND);
1754 break;
1755
1756 default:
1757 break;
1758 }
1759 }
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001760}
1761
1762/* tp->lock is held. */
1763static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1764{
1765 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1766 switch (kind) {
1767 case RESET_KIND_INIT:
1768 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1769 DRV_STATE_START_DONE);
1770 break;
1771
1772 case RESET_KIND_SHUTDOWN:
1773 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1774 DRV_STATE_UNLOAD_DONE);
1775 break;
1776
1777 default:
1778 break;
1779 }
1780 }
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001781}
1782
1783/* tp->lock is held. */
1784static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1785{
1786 if (tg3_flag(tp, ENABLE_ASF)) {
1787 switch (kind) {
1788 case RESET_KIND_INIT:
1789 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1790 DRV_STATE_START);
1791 break;
1792
1793 case RESET_KIND_SHUTDOWN:
1794 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1795 DRV_STATE_UNLOAD);
1796 break;
1797
1798 case RESET_KIND_SUSPEND:
1799 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1800 DRV_STATE_SUSPEND);
1801 break;
1802
1803 default:
1804 break;
1805 }
1806 }
1807}
1808
1809static int tg3_poll_fw(struct tg3 *tp)
1810{
1811 int i;
1812 u32 val;
1813
Nithin Sujirdf465ab2013-06-12 11:08:59 -07001814 if (tg3_flag(tp, NO_FWARE_REPORTED))
1815 return 0;
1816
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00001817 if (tg3_flag(tp, IS_SSB_CORE)) {
1818 /* We don't use firmware. */
1819 return 0;
1820 }
1821
Joe Perches41535772013-02-16 11:20:04 +00001822 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001823 /* Wait up to 20ms for init done. */
1824 for (i = 0; i < 200; i++) {
1825 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1826 return 0;
Gavin Shan6d446ec2013-06-25 15:24:32 +08001827 if (pci_channel_offline(tp->pdev))
1828 return -ENODEV;
1829
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001830 udelay(100);
1831 }
1832 return -ENODEV;
1833 }
1834
1835 /* Wait for firmware initialization to complete. */
1836 for (i = 0; i < 100000; i++) {
1837 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1838 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1839 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +08001840 if (pci_channel_offline(tp->pdev)) {
1841 if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
1842 tg3_flag_set(tp, NO_FWARE_REPORTED);
1843 netdev_info(tp->dev, "No firmware running\n");
1844 }
1845
1846 break;
1847 }
1848
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001849 udelay(10);
1850 }
1851
1852 /* Chip might not be fitted with firmware. Some Sun onboard
1853 * parts are configured like that. So don't signal the timeout
1854 * of the above loop as an error, but do report the lack of
1855 * running firmware once.
1856 */
1857 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1858 tg3_flag_set(tp, NO_FWARE_REPORTED);
1859
1860 netdev_info(tp->dev, "No firmware running\n");
1861 }
1862
Joe Perches41535772013-02-16 11:20:04 +00001863 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
Matt Carlsonfd6d3f02011-08-31 11:44:52 +00001864 /* The 57765 A0 needs a little more
1865 * time to do some important work.
1866 */
1867 mdelay(10);
1868 }
1869
1870 return 0;
1871}
1872
Matt Carlson95e28692008-05-25 23:44:14 -07001873static void tg3_link_report(struct tg3 *tp)
1874{
1875 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001876 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001877 tg3_ump_link_report(tp);
1878 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001879 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1880 (tp->link_config.active_speed == SPEED_1000 ?
1881 1000 :
1882 (tp->link_config.active_speed == SPEED_100 ?
1883 100 : 10)),
1884 (tp->link_config.active_duplex == DUPLEX_FULL ?
1885 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001886
Joe Perches05dbe002010-02-17 19:44:19 +00001887 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1888 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1889 "on" : "off",
1890 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1891 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001892
1893 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1894 netdev_info(tp->dev, "EEE is %s\n",
1895 tp->setlpicnt ? "enabled" : "disabled");
1896
Matt Carlson95e28692008-05-25 23:44:14 -07001897 tg3_ump_link_report(tp);
1898 }
Nithin Sujir84421b92013-03-08 08:01:24 +00001899
1900 tp->link_up = netif_carrier_ok(tp->dev);
Matt Carlson95e28692008-05-25 23:44:14 -07001901}
1902
Nithin Sujirfdad8de2013-04-09 08:48:08 +00001903static u32 tg3_decode_flowctrl_1000T(u32 adv)
1904{
1905 u32 flowctrl = 0;
1906
1907 if (adv & ADVERTISE_PAUSE_CAP) {
1908 flowctrl |= FLOW_CTRL_RX;
1909 if (!(adv & ADVERTISE_PAUSE_ASYM))
1910 flowctrl |= FLOW_CTRL_TX;
1911 } else if (adv & ADVERTISE_PAUSE_ASYM)
1912 flowctrl |= FLOW_CTRL_TX;
1913
1914 return flowctrl;
1915}
1916
Matt Carlson95e28692008-05-25 23:44:14 -07001917static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1918{
1919 u16 miireg;
1920
Steve Glendinninge18ce342008-12-16 02:00:00 -08001921 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001922 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001923 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001924 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001925 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001926 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1927 else
1928 miireg = 0;
1929
1930 return miireg;
1931}
1932
Nithin Sujirfdad8de2013-04-09 08:48:08 +00001933static u32 tg3_decode_flowctrl_1000X(u32 adv)
1934{
1935 u32 flowctrl = 0;
1936
1937 if (adv & ADVERTISE_1000XPAUSE) {
1938 flowctrl |= FLOW_CTRL_RX;
1939 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1940 flowctrl |= FLOW_CTRL_TX;
1941 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1942 flowctrl |= FLOW_CTRL_TX;
1943
1944 return flowctrl;
1945}
1946
Matt Carlson95e28692008-05-25 23:44:14 -07001947static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1948{
1949 u8 cap = 0;
1950
Matt Carlsonf3791cd2011-11-21 15:01:17 +00001951 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1952 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1953 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1954 if (lcladv & ADVERTISE_1000XPAUSE)
1955 cap = FLOW_CTRL_RX;
1956 if (rmtadv & ADVERTISE_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001957 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001958 }
1959
1960 return cap;
1961}
1962
Matt Carlsonf51f3562008-05-25 23:45:08 -07001963static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001964{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001965 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001966 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001967 u32 old_rx_mode = tp->rx_mode;
1968 u32 old_tx_mode = tp->tx_mode;
1969
Joe Perches63c3a662011-04-26 08:12:10 +00001970 if (tg3_flag(tp, USE_PHYLIB))
Hauke Mehrtensead24022013-09-28 23:15:26 +02001971 autoneg = tp->mdio_bus->phy_map[tp->phy_addr]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001972 else
1973 autoneg = tp->link_config.autoneg;
1974
Joe Perches63c3a662011-04-26 08:12:10 +00001975 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001976 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001977 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001978 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001979 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001980 } else
1981 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001982
Matt Carlsonf51f3562008-05-25 23:45:08 -07001983 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001984
Steve Glendinninge18ce342008-12-16 02:00:00 -08001985 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001986 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1987 else
1988 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1989
Matt Carlsonf51f3562008-05-25 23:45:08 -07001990 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001991 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001992
Steve Glendinninge18ce342008-12-16 02:00:00 -08001993 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001994 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1995 else
1996 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1997
Matt Carlsonf51f3562008-05-25 23:45:08 -07001998 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001999 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07002000}
2001
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002002static void tg3_adjust_link(struct net_device *dev)
2003{
2004 u8 oldflowctrl, linkmesg = 0;
2005 u32 mac_mode, lcl_adv, rmt_adv;
2006 struct tg3 *tp = netdev_priv(dev);
Hauke Mehrtensead24022013-09-28 23:15:26 +02002007 struct phy_device *phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002008
Matt Carlson24bb4fb2009-10-05 17:55:29 +00002009 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002010
2011 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
2012 MAC_MODE_HALF_DUPLEX);
2013
2014 oldflowctrl = tp->link_config.active_flowctrl;
2015
2016 if (phydev->link) {
2017 lcl_adv = 0;
2018 rmt_adv = 0;
2019
2020 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
2021 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00002022 else if (phydev->speed == SPEED_1000 ||
Joe Perches41535772013-02-16 11:20:04 +00002023 tg3_asic_rev(tp) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002024 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00002025 else
2026 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002027
2028 if (phydev->duplex == DUPLEX_HALF)
2029 mac_mode |= MAC_MODE_HALF_DUPLEX;
2030 else {
Matt Carlsonf88788f2011-12-14 11:10:00 +00002031 lcl_adv = mii_advertise_flowctrl(
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002032 tp->link_config.flowctrl);
2033
2034 if (phydev->pause)
2035 rmt_adv = LPA_PAUSE_CAP;
2036 if (phydev->asym_pause)
2037 rmt_adv |= LPA_PAUSE_ASYM;
2038 }
2039
2040 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2041 } else
2042 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2043
2044 if (mac_mode != tp->mac_mode) {
2045 tp->mac_mode = mac_mode;
2046 tw32_f(MAC_MODE, tp->mac_mode);
2047 udelay(40);
2048 }
2049
Joe Perches41535772013-02-16 11:20:04 +00002050 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
Matt Carlsonfcb389d2008-11-03 16:55:44 -08002051 if (phydev->speed == SPEED_10)
2052 tw32(MAC_MI_STAT,
2053 MAC_MI_STAT_10MBPS_MODE |
2054 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2055 else
2056 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2057 }
2058
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002059 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2060 tw32(MAC_TX_LENGTHS,
2061 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2062 (6 << TX_LENGTHS_IPG_SHIFT) |
2063 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2064 else
2065 tw32(MAC_TX_LENGTHS,
2066 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2067 (6 << TX_LENGTHS_IPG_SHIFT) |
2068 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2069
Matt Carlson34655ad2012-02-22 12:35:18 +00002070 if (phydev->link != tp->old_link ||
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002071 phydev->speed != tp->link_config.active_speed ||
2072 phydev->duplex != tp->link_config.active_duplex ||
2073 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002074 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002075
Matt Carlson34655ad2012-02-22 12:35:18 +00002076 tp->old_link = phydev->link;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002077 tp->link_config.active_speed = phydev->speed;
2078 tp->link_config.active_duplex = phydev->duplex;
2079
Matt Carlson24bb4fb2009-10-05 17:55:29 +00002080 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002081
2082 if (linkmesg)
2083 tg3_link_report(tp);
2084}
2085
2086static int tg3_phy_init(struct tg3 *tp)
2087{
2088 struct phy_device *phydev;
2089
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002090 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002091 return 0;
2092
2093 /* Bring the PHY back to a known state. */
2094 tg3_bmcr_reset(tp);
2095
Hauke Mehrtensead24022013-09-28 23:15:26 +02002096 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002097
2098 /* Attach the MAC to the PHY. */
Florian Fainellif9a8f832013-01-14 00:52:52 +00002099 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2100 tg3_adjust_link, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002101 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00002102 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002103 return PTR_ERR(phydev);
2104 }
2105
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002106 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08002107 switch (phydev->interface) {
2108 case PHY_INTERFACE_MODE_GMII:
2109 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002110 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08002111 phydev->supported &= (PHY_GBIT_FEATURES |
2112 SUPPORTED_Pause |
2113 SUPPORTED_Asym_Pause);
2114 break;
2115 }
2116 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08002117 case PHY_INTERFACE_MODE_MII:
2118 phydev->supported &= (PHY_BASIC_FEATURES |
2119 SUPPORTED_Pause |
2120 SUPPORTED_Asym_Pause);
2121 break;
2122 default:
Hauke Mehrtensead24022013-09-28 23:15:26 +02002123 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08002124 return -EINVAL;
2125 }
2126
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002127 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002128
2129 phydev->advertising = phydev->supported;
2130
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002131 return 0;
2132}
2133
2134static void tg3_phy_start(struct tg3 *tp)
2135{
2136 struct phy_device *phydev;
2137
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002138 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002139 return;
2140
Hauke Mehrtensead24022013-09-28 23:15:26 +02002141 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002142
Matt Carlson80096062010-08-02 11:26:06 +00002143 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2144 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonc6700ce2012-02-13 15:20:15 +00002145 phydev->speed = tp->link_config.speed;
2146 phydev->duplex = tp->link_config.duplex;
2147 phydev->autoneg = tp->link_config.autoneg;
2148 phydev->advertising = tp->link_config.advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002149 }
2150
2151 phy_start(phydev);
2152
2153 phy_start_aneg(phydev);
2154}
2155
2156static void tg3_phy_stop(struct tg3 *tp)
2157{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002158 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002159 return;
2160
Hauke Mehrtensead24022013-09-28 23:15:26 +02002161 phy_stop(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002162}
2163
2164static void tg3_phy_fini(struct tg3 *tp)
2165{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002166 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Hauke Mehrtensead24022013-09-28 23:15:26 +02002167 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002168 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002169 }
2170}
2171
Matt Carlson941ec902011-08-19 13:58:23 +00002172static int tg3_phy_set_extloopbk(struct tg3 *tp)
2173{
2174 int err;
2175 u32 val;
2176
2177 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2178 return 0;
2179
2180 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2181 /* Cannot do read-modify-write on 5401 */
2182 err = tg3_phy_auxctl_write(tp,
2183 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2184 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2185 0x4c20);
2186 goto done;
2187 }
2188
2189 err = tg3_phy_auxctl_read(tp,
2190 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2191 if (err)
2192 return err;
2193
2194 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2195 err = tg3_phy_auxctl_write(tp,
2196 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2197
2198done:
2199 return err;
2200}
2201
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002202static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2203{
2204 u32 phytest;
2205
2206 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2207 u32 phy;
2208
2209 tg3_writephy(tp, MII_TG3_FET_TEST,
2210 phytest | MII_TG3_FET_SHADOW_EN);
2211 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2212 if (enable)
2213 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2214 else
2215 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2216 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2217 }
2218 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2219 }
2220}
2221
Matt Carlson6833c042008-11-21 17:18:59 -08002222static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2223{
2224 u32 reg;
2225
Joe Perches63c3a662011-04-26 08:12:10 +00002226 if (!tg3_flag(tp, 5705_PLUS) ||
2227 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002228 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08002229 return;
2230
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002231 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002232 tg3_phy_fet_toggle_apd(tp, enable);
2233 return;
2234 }
2235
Nithin Sujir3ab71072013-09-20 16:46:55 -07002236 reg = MII_TG3_MISC_SHDW_SCR5_LPED |
Matt Carlson6833c042008-11-21 17:18:59 -08002237 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2238 MII_TG3_MISC_SHDW_SCR5_SDTL |
2239 MII_TG3_MISC_SHDW_SCR5_C125OE;
Joe Perches41535772013-02-16 11:20:04 +00002240 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
Matt Carlson6833c042008-11-21 17:18:59 -08002241 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2242
Nithin Sujir3ab71072013-09-20 16:46:55 -07002243 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
Matt Carlson6833c042008-11-21 17:18:59 -08002244
2245
Nithin Sujir3ab71072013-09-20 16:46:55 -07002246 reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
Matt Carlson6833c042008-11-21 17:18:59 -08002247 if (enable)
2248 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2249
Nithin Sujir3ab71072013-09-20 16:46:55 -07002250 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
Matt Carlson6833c042008-11-21 17:18:59 -08002251}
2252
Joe Perches953c96e2013-04-09 10:18:14 +00002253static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002254{
2255 u32 phy;
2256
Joe Perches63c3a662011-04-26 08:12:10 +00002257 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002258 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002259 return;
2260
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002261 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002262 u32 ephy;
2263
Matt Carlson535ef6e2009-08-25 10:09:36 +00002264 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2265 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2266
2267 tg3_writephy(tp, MII_TG3_FET_TEST,
2268 ephy | MII_TG3_FET_SHADOW_EN);
2269 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002270 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00002271 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002272 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00002273 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2274 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002275 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00002276 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002277 }
2278 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00002279 int ret;
2280
2281 ret = tg3_phy_auxctl_read(tp,
2282 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2283 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002284 if (enable)
2285 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2286 else
2287 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002288 tg3_phy_auxctl_write(tp,
2289 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002290 }
2291 }
2292}
2293
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294static void tg3_phy_set_wirespeed(struct tg3 *tp)
2295{
Matt Carlson15ee95c2011-04-20 07:57:40 +00002296 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297 u32 val;
2298
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002299 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300 return;
2301
Matt Carlson15ee95c2011-04-20 07:57:40 +00002302 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2303 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002304 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2305 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306}
2307
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002308static void tg3_phy_apply_otp(struct tg3 *tp)
2309{
2310 u32 otp, phy;
2311
2312 if (!tp->phy_otp)
2313 return;
2314
2315 otp = tp->phy_otp;
2316
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002317 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
Matt Carlson1d36ba42011-04-20 07:57:42 +00002318 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002319
2320 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2321 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2322 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2323
2324 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2325 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2326 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2327
2328 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2329 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2330 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2331
2332 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2333 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2334
2335 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2336 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2337
2338 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2339 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2340 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2341
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002342 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002343}
2344
Nithin Sujir400dfba2013-05-18 06:26:53 +00002345static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2346{
2347 u32 val;
2348 struct ethtool_eee *dest = &tp->eee;
2349
2350 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2351 return;
2352
2353 if (eee)
2354 dest = eee;
2355
2356 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2357 return;
2358
2359 /* Pull eee_active */
2360 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2361 val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2362 dest->eee_active = 1;
2363 } else
2364 dest->eee_active = 0;
2365
2366 /* Pull lp advertised settings */
2367 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2368 return;
2369 dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2370
2371 /* Pull advertised and eee_enabled settings */
2372 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2373 return;
2374 dest->eee_enabled = !!val;
2375 dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2376
2377 /* Pull tx_lpi_enabled */
2378 val = tr32(TG3_CPMU_EEE_MODE);
2379 dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2380
2381 /* Pull lpi timer value */
2382 dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2383}
2384
Joe Perches953c96e2013-04-09 10:18:14 +00002385static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
Matt Carlson52b02d02010-10-14 10:37:41 +00002386{
2387 u32 val;
2388
2389 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2390 return;
2391
2392 tp->setlpicnt = 0;
2393
2394 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
Joe Perches953c96e2013-04-09 10:18:14 +00002395 current_link_up &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00002396 tp->link_config.active_duplex == DUPLEX_FULL &&
2397 (tp->link_config.active_speed == SPEED_100 ||
2398 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00002399 u32 eeectl;
2400
2401 if (tp->link_config.active_speed == SPEED_1000)
2402 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2403 else
2404 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2405
2406 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2407
Nithin Sujir400dfba2013-05-18 06:26:53 +00002408 tg3_eee_pull_config(tp, NULL);
2409 if (tp->eee.eee_active)
Matt Carlson52b02d02010-10-14 10:37:41 +00002410 tp->setlpicnt = 2;
2411 }
2412
2413 if (!tp->setlpicnt) {
Joe Perches953c96e2013-04-09 10:18:14 +00002414 if (current_link_up &&
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002415 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002416 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002417 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlsonb715ce92011-07-20 10:20:52 +00002418 }
2419
Matt Carlson52b02d02010-10-14 10:37:41 +00002420 val = tr32(TG3_CPMU_EEE_MODE);
2421 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2422 }
2423}
2424
Matt Carlsonb0c59432011-05-19 12:12:48 +00002425static void tg3_phy_eee_enable(struct tg3 *tp)
2426{
2427 u32 val;
2428
2429 if (tp->link_config.active_speed == SPEED_1000 &&
Joe Perches41535772013-02-16 11:20:04 +00002430 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2431 tg3_asic_rev(tp) == ASIC_REV_5719 ||
Matt Carlson55086ad2011-12-14 11:09:59 +00002432 tg3_flag(tp, 57765_CLASS)) &&
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002433 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00002434 val = MII_TG3_DSP_TAP26_ALNOKO |
2435 MII_TG3_DSP_TAP26_RMRXSTO;
2436 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002437 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlsonb0c59432011-05-19 12:12:48 +00002438 }
2439
2440 val = tr32(TG3_CPMU_EEE_MODE);
2441 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2442}
2443
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444static int tg3_wait_macro_done(struct tg3 *tp)
2445{
2446 int limit = 100;
2447
2448 while (limit--) {
2449 u32 tmp32;
2450
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002451 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 if ((tmp32 & 0x1000) == 0)
2453 break;
2454 }
2455 }
Roel Kluind4675b52009-02-12 16:33:27 -08002456 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 return -EBUSY;
2458
2459 return 0;
2460}
2461
2462static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2463{
2464 static const u32 test_pat[4][6] = {
2465 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2466 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2467 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2468 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2469 };
2470 int chan;
2471
2472 for (chan = 0; chan < 4; chan++) {
2473 int i;
2474
2475 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2476 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002477 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478
2479 for (i = 0; i < 6; i++)
2480 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2481 test_pat[chan][i]);
2482
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002483 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 if (tg3_wait_macro_done(tp)) {
2485 *resetp = 1;
2486 return -EBUSY;
2487 }
2488
2489 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2490 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002491 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 if (tg3_wait_macro_done(tp)) {
2493 *resetp = 1;
2494 return -EBUSY;
2495 }
2496
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002497 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 if (tg3_wait_macro_done(tp)) {
2499 *resetp = 1;
2500 return -EBUSY;
2501 }
2502
2503 for (i = 0; i < 6; i += 2) {
2504 u32 low, high;
2505
2506 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2507 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2508 tg3_wait_macro_done(tp)) {
2509 *resetp = 1;
2510 return -EBUSY;
2511 }
2512 low &= 0x7fff;
2513 high &= 0x000f;
2514 if (low != test_pat[chan][i] ||
2515 high != test_pat[chan][i+1]) {
2516 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2517 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2518 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2519
2520 return -EBUSY;
2521 }
2522 }
2523 }
2524
2525 return 0;
2526}
2527
2528static int tg3_phy_reset_chanpat(struct tg3 *tp)
2529{
2530 int chan;
2531
2532 for (chan = 0; chan < 4; chan++) {
2533 int i;
2534
2535 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2536 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002537 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 for (i = 0; i < 6; i++)
2539 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002540 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 if (tg3_wait_macro_done(tp))
2542 return -EBUSY;
2543 }
2544
2545 return 0;
2546}
2547
2548static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2549{
2550 u32 reg32, phy9_orig;
2551 int retries, do_phy_reset, err;
2552
2553 retries = 10;
2554 do_phy_reset = 1;
2555 do {
2556 if (do_phy_reset) {
2557 err = tg3_bmcr_reset(tp);
2558 if (err)
2559 return err;
2560 do_phy_reset = 0;
2561 }
2562
2563 /* Disable transmitter and interrupt. */
2564 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2565 continue;
2566
2567 reg32 |= 0x3000;
2568 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2569
2570 /* Set full-duplex, 1000 mbps. */
2571 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002572 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573
2574 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002575 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576 continue;
2577
Matt Carlson221c5632011-06-13 13:39:01 +00002578 tg3_writephy(tp, MII_CTRL1000,
2579 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002581 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002582 if (err)
2583 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584
2585 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002586 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587
2588 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2589 if (!err)
2590 break;
2591 } while (--retries);
2592
2593 err = tg3_phy_reset_chanpat(tp);
2594 if (err)
2595 return err;
2596
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002597 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598
2599 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002600 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002602 tg3_phy_toggle_auxctl_smdsp(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603
Matt Carlson221c5632011-06-13 13:39:01 +00002604 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605
Dan Carpenterc6e27f22014-02-05 16:29:21 +03002606 err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
2607 if (err)
2608 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
Dan Carpenterc6e27f22014-02-05 16:29:21 +03002610 reg32 &= ~0x3000;
2611 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2612
2613 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614}
2615
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00002616static void tg3_carrier_off(struct tg3 *tp)
2617{
2618 netif_carrier_off(tp->dev);
2619 tp->link_up = false;
2620}
2621
Nithin Sujirce20f162013-04-09 08:48:04 +00002622static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2623{
2624 if (tg3_flag(tp, ENABLE_ASF))
2625 netdev_warn(tp->dev,
2626 "Management side-band traffic will be interrupted during phy settings change\n");
2627}
2628
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629/* This will reset the tigon3 PHY if there is no valid
2630 * link unless the FORCE argument is non-zero.
2631 */
2632static int tg3_phy_reset(struct tg3 *tp)
2633{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002634 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 int err;
2636
Joe Perches41535772013-02-16 11:20:04 +00002637 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002638 val = tr32(GRC_MISC_CFG);
2639 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2640 udelay(40);
2641 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002642 err = tg3_readphy(tp, MII_BMSR, &val);
2643 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644 if (err != 0)
2645 return -EBUSY;
2646
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00002647 if (netif_running(tp->dev) && tp->link_up) {
Nithin Sujir84421b92013-03-08 08:01:24 +00002648 netif_carrier_off(tp->dev);
Michael Chanc8e1e822006-04-29 18:55:17 -07002649 tg3_link_report(tp);
2650 }
2651
Joe Perches41535772013-02-16 11:20:04 +00002652 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2653 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2654 tg3_asic_rev(tp) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 err = tg3_phy_reset_5703_4_5(tp);
2656 if (err)
2657 return err;
2658 goto out;
2659 }
2660
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002661 cpmuctrl = 0;
Joe Perches41535772013-02-16 11:20:04 +00002662 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2663 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002664 cpmuctrl = tr32(TG3_CPMU_CTRL);
2665 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2666 tw32(TG3_CPMU_CTRL,
2667 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2668 }
2669
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 err = tg3_bmcr_reset(tp);
2671 if (err)
2672 return err;
2673
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002674 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002675 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2676 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002677
2678 tw32(TG3_CPMU_CTRL, cpmuctrl);
2679 }
2680
Joe Perches41535772013-02-16 11:20:04 +00002681 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2682 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002683 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2684 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2685 CPMU_LSPD_1000MB_MACCLK_12_5) {
2686 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2687 udelay(40);
2688 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2689 }
2690 }
2691
Joe Perches63c3a662011-04-26 08:12:10 +00002692 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002693 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002694 return 0;
2695
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002696 tg3_phy_apply_otp(tp);
2697
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002698 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002699 tg3_phy_toggle_apd(tp, true);
2700 else
2701 tg3_phy_toggle_apd(tp, false);
2702
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002704 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002705 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002706 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2707 tg3_phydsp_write(tp, 0x000a, 0x0323);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002708 tg3_phy_toggle_auxctl_smdsp(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002710
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002711 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002712 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2713 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002715
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002716 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002717 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002718 tg3_phydsp_write(tp, 0x000a, 0x310b);
2719 tg3_phydsp_write(tp, 0x201f, 0x9506);
2720 tg3_phydsp_write(tp, 0x401f, 0x14e2);
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002721 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002722 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002723 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002724 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002725 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2726 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2727 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2728 tg3_writephy(tp, MII_TG3_TEST1,
2729 MII_TG3_TEST1_TRIM_EN | 0x4);
2730 } else
2731 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2732
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00002733 tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002734 }
Michael Chanc424cb22006-04-29 18:56:34 -07002735 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002736
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 /* Set Extended packet length bit (bit 14) on all chips that */
2738 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002739 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002741 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002742 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002744 err = tg3_phy_auxctl_read(tp,
2745 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2746 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002747 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2748 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 }
2750
2751 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2752 * jumbo frames transmission.
2753 */
Joe Perches63c3a662011-04-26 08:12:10 +00002754 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002755 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002756 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002757 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002758 }
2759
Joe Perches41535772013-02-16 11:20:04 +00002760 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002761 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002762 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002763 }
2764
Joe Perches41535772013-02-16 11:20:04 +00002765 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
Michael Chanc65a17f2013-01-06 12:51:07 +00002766 tg3_phydsp_write(tp, 0xffb, 0x4000);
2767
Joe Perches953c96e2013-04-09 10:18:14 +00002768 tg3_phy_toggle_automdix(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769 tg3_phy_set_wirespeed(tp);
2770 return 0;
2771}
2772
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002773#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2774#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2775#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2776 TG3_GPIO_MSG_NEED_VAUX)
2777#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2778 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2779 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2780 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2781 (TG3_GPIO_MSG_DRVR_PRES << 12))
2782
2783#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2784 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2785 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2786 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2787 (TG3_GPIO_MSG_NEED_VAUX << 12))
2788
2789static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2790{
2791 u32 status, shift;
2792
Joe Perches41535772013-02-16 11:20:04 +00002793 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2794 tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002795 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2796 else
2797 status = tr32(TG3_CPMU_DRV_STATUS);
2798
2799 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2800 status &= ~(TG3_GPIO_MSG_MASK << shift);
2801 status |= (newstat << shift);
2802
Joe Perches41535772013-02-16 11:20:04 +00002803 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2804 tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002805 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2806 else
2807 tw32(TG3_CPMU_DRV_STATUS, status);
2808
2809 return status >> TG3_APE_GPIO_MSG_SHIFT;
2810}
2811
Matt Carlson520b2752011-06-13 13:39:02 +00002812static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2813{
2814 if (!tg3_flag(tp, IS_NIC))
2815 return 0;
2816
Joe Perches41535772013-02-16 11:20:04 +00002817 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2818 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2819 tg3_asic_rev(tp) == ASIC_REV_5720) {
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002820 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2821 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002822
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002823 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2824
2825 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2826 TG3_GRC_LCLCTL_PWRSW_DELAY);
2827
2828 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2829 } else {
2830 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2831 TG3_GRC_LCLCTL_PWRSW_DELAY);
2832 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002833
Matt Carlson520b2752011-06-13 13:39:02 +00002834 return 0;
2835}
2836
2837static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2838{
2839 u32 grc_local_ctrl;
2840
2841 if (!tg3_flag(tp, IS_NIC) ||
Joe Perches41535772013-02-16 11:20:04 +00002842 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2843 tg3_asic_rev(tp) == ASIC_REV_5701)
Matt Carlson520b2752011-06-13 13:39:02 +00002844 return;
2845
2846 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2847
2848 tw32_wait_f(GRC_LOCAL_CTRL,
2849 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2850 TG3_GRC_LCLCTL_PWRSW_DELAY);
2851
2852 tw32_wait_f(GRC_LOCAL_CTRL,
2853 grc_local_ctrl,
2854 TG3_GRC_LCLCTL_PWRSW_DELAY);
2855
2856 tw32_wait_f(GRC_LOCAL_CTRL,
2857 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2858 TG3_GRC_LCLCTL_PWRSW_DELAY);
2859}
2860
2861static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2862{
2863 if (!tg3_flag(tp, IS_NIC))
2864 return;
2865
Joe Perches41535772013-02-16 11:20:04 +00002866 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2867 tg3_asic_rev(tp) == ASIC_REV_5701) {
Matt Carlson520b2752011-06-13 13:39:02 +00002868 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2869 (GRC_LCLCTRL_GPIO_OE0 |
2870 GRC_LCLCTRL_GPIO_OE1 |
2871 GRC_LCLCTRL_GPIO_OE2 |
2872 GRC_LCLCTRL_GPIO_OUTPUT0 |
2873 GRC_LCLCTRL_GPIO_OUTPUT1),
2874 TG3_GRC_LCLCTL_PWRSW_DELAY);
2875 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2876 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2877 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2878 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2879 GRC_LCLCTRL_GPIO_OE1 |
2880 GRC_LCLCTRL_GPIO_OE2 |
2881 GRC_LCLCTRL_GPIO_OUTPUT0 |
2882 GRC_LCLCTRL_GPIO_OUTPUT1 |
2883 tp->grc_local_ctrl;
2884 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2885 TG3_GRC_LCLCTL_PWRSW_DELAY);
2886
2887 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2888 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2889 TG3_GRC_LCLCTL_PWRSW_DELAY);
2890
2891 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2892 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2893 TG3_GRC_LCLCTL_PWRSW_DELAY);
2894 } else {
2895 u32 no_gpio2;
2896 u32 grc_local_ctrl = 0;
2897
2898 /* Workaround to prevent overdrawing Amps. */
Joe Perches41535772013-02-16 11:20:04 +00002899 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Matt Carlson520b2752011-06-13 13:39:02 +00002900 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2901 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2902 grc_local_ctrl,
2903 TG3_GRC_LCLCTL_PWRSW_DELAY);
2904 }
2905
2906 /* On 5753 and variants, GPIO2 cannot be used. */
2907 no_gpio2 = tp->nic_sram_data_cfg &
2908 NIC_SRAM_DATA_CFG_NO_GPIO2;
2909
2910 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2911 GRC_LCLCTRL_GPIO_OE1 |
2912 GRC_LCLCTRL_GPIO_OE2 |
2913 GRC_LCLCTRL_GPIO_OUTPUT1 |
2914 GRC_LCLCTRL_GPIO_OUTPUT2;
2915 if (no_gpio2) {
2916 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2917 GRC_LCLCTRL_GPIO_OUTPUT2);
2918 }
2919 tw32_wait_f(GRC_LOCAL_CTRL,
2920 tp->grc_local_ctrl | grc_local_ctrl,
2921 TG3_GRC_LCLCTL_PWRSW_DELAY);
2922
2923 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2924
2925 tw32_wait_f(GRC_LOCAL_CTRL,
2926 tp->grc_local_ctrl | grc_local_ctrl,
2927 TG3_GRC_LCLCTL_PWRSW_DELAY);
2928
2929 if (!no_gpio2) {
2930 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2931 tw32_wait_f(GRC_LOCAL_CTRL,
2932 tp->grc_local_ctrl | grc_local_ctrl,
2933 TG3_GRC_LCLCTL_PWRSW_DELAY);
2934 }
2935 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002936}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002937
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002938static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002939{
2940 u32 msg = 0;
2941
2942 /* Serialize power state transitions */
2943 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2944 return;
2945
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002946 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002947 msg = TG3_GPIO_MSG_NEED_VAUX;
2948
2949 msg = tg3_set_function_status(tp, msg);
2950
2951 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2952 goto done;
2953
2954 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2955 tg3_pwrsrc_switch_to_vaux(tp);
2956 else
2957 tg3_pwrsrc_die_with_vmain(tp);
2958
2959done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002960 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002961}
2962
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002963static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964{
Matt Carlson683644b2011-03-09 16:58:23 +00002965 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966
Matt Carlson334355a2010-01-20 16:58:10 +00002967 /* The GPIOs do something completely different on 57765. */
Matt Carlson55086ad2011-12-14 11:09:59 +00002968 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 return;
2970
Joe Perches41535772013-02-16 11:20:04 +00002971 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2972 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2973 tg3_asic_rev(tp) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002974 tg3_frob_aux_power_5717(tp, include_wol ?
2975 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002976 return;
2977 }
2978
2979 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002980 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002982 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002983
Michael Chanbc1c7562006-03-20 17:48:03 -08002984 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002985 if (dev_peer) {
2986 struct tg3 *tp_peer = netdev_priv(dev_peer);
2987
Joe Perches63c3a662011-04-26 08:12:10 +00002988 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002989 return;
2990
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002991 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002992 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002993 need_vaux = true;
2994 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002995 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002996
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002997 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2998 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002999 need_vaux = true;
3000
Matt Carlson520b2752011-06-13 13:39:02 +00003001 if (need_vaux)
3002 tg3_pwrsrc_switch_to_vaux(tp);
3003 else
3004 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005}
3006
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003007static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
3008{
3009 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
3010 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00003011 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003012 if (speed != SPEED_10)
3013 return 1;
3014 } else if (speed == SPEED_10)
3015 return 1;
3016
3017 return 0;
3018}
3019
Nithin Sujir44f3b502013-05-13 11:04:15 +00003020static bool tg3_phy_power_bug(struct tg3 *tp)
3021{
3022 switch (tg3_asic_rev(tp)) {
3023 case ASIC_REV_5700:
3024 case ASIC_REV_5704:
3025 return true;
3026 case ASIC_REV_5780:
3027 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3028 return true;
3029 return false;
3030 case ASIC_REV_5717:
3031 if (!tp->pci_fn)
3032 return true;
3033 return false;
3034 case ASIC_REV_5719:
3035 case ASIC_REV_5720:
3036 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3037 !tp->pci_fn)
3038 return true;
3039 return false;
3040 }
3041
3042 return false;
3043}
3044
Nithin Sujir989038e2013-08-30 17:01:36 -07003045static bool tg3_phy_led_bug(struct tg3 *tp)
3046{
3047 switch (tg3_asic_rev(tp)) {
3048 case ASIC_REV_5719:
Nithin Sujir300cf9b2013-09-12 14:01:31 -07003049 case ASIC_REV_5720:
Nithin Sujir989038e2013-08-30 17:01:36 -07003050 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
3051 !tp->pci_fn)
3052 return true;
3053 return false;
3054 }
3055
3056 return false;
3057}
3058
Matt Carlson0a459aa2008-11-03 16:54:15 -08003059static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08003060{
Matt Carlsonce057f02007-11-12 21:08:03 -08003061 u32 val;
3062
Nithin Sujir942d1af2013-04-09 08:48:07 +00003063 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3064 return;
3065
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003066 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Joe Perches41535772013-02-16 11:20:04 +00003067 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
Michael Chan51297242007-02-13 12:17:57 -08003068 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3069 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3070
3071 sg_dig_ctrl |=
3072 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3073 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3074 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3075 }
Michael Chan3f7045c2006-09-27 16:02:29 -07003076 return;
Michael Chan51297242007-02-13 12:17:57 -08003077 }
Michael Chan3f7045c2006-09-27 16:02:29 -07003078
Joe Perches41535772013-02-16 11:20:04 +00003079 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08003080 tg3_bmcr_reset(tp);
3081 val = tr32(GRC_MISC_CFG);
3082 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3083 udelay(40);
3084 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003085 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00003086 u32 phytest;
3087 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3088 u32 phy;
3089
3090 tg3_writephy(tp, MII_ADVERTISE, 0);
3091 tg3_writephy(tp, MII_BMCR,
3092 BMCR_ANENABLE | BMCR_ANRESTART);
3093
3094 tg3_writephy(tp, MII_TG3_FET_TEST,
3095 phytest | MII_TG3_FET_SHADOW_EN);
3096 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3097 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3098 tg3_writephy(tp,
3099 MII_TG3_FET_SHDW_AUXMODE4,
3100 phy);
3101 }
3102 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3103 }
3104 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08003105 } else if (do_low_power) {
Nithin Sujir989038e2013-08-30 17:01:36 -07003106 if (!tg3_phy_led_bug(tp))
3107 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3108 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08003109
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003110 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3111 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3112 MII_TG3_AUXCTL_PCTL_VREG_11V;
3113 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07003114 }
Michael Chan3f7045c2006-09-27 16:02:29 -07003115
Michael Chan15c3b692006-03-22 01:06:52 -08003116 /* The PHY should not be powered down on some chips because
3117 * of bugs.
3118 */
Nithin Sujir44f3b502013-05-13 11:04:15 +00003119 if (tg3_phy_power_bug(tp))
Michael Chan15c3b692006-03-22 01:06:52 -08003120 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08003121
Joe Perches41535772013-02-16 11:20:04 +00003122 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3123 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08003124 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3125 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3126 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3127 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3128 }
3129
Michael Chan15c3b692006-03-22 01:06:52 -08003130 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3131}
3132
Matt Carlson3f007892008-11-03 16:51:36 -08003133/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003134static int tg3_nvram_lock(struct tg3 *tp)
3135{
Joe Perches63c3a662011-04-26 08:12:10 +00003136 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003137 int i;
3138
3139 if (tp->nvram_lock_cnt == 0) {
3140 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3141 for (i = 0; i < 8000; i++) {
3142 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3143 break;
3144 udelay(20);
3145 }
3146 if (i == 8000) {
3147 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3148 return -ENODEV;
3149 }
3150 }
3151 tp->nvram_lock_cnt++;
3152 }
3153 return 0;
3154}
3155
3156/* tp->lock is held. */
3157static void tg3_nvram_unlock(struct tg3 *tp)
3158{
Joe Perches63c3a662011-04-26 08:12:10 +00003159 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003160 if (tp->nvram_lock_cnt > 0)
3161 tp->nvram_lock_cnt--;
3162 if (tp->nvram_lock_cnt == 0)
3163 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3164 }
3165}
3166
3167/* tp->lock is held. */
3168static void tg3_enable_nvram_access(struct tg3 *tp)
3169{
Joe Perches63c3a662011-04-26 08:12:10 +00003170 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003171 u32 nvaccess = tr32(NVRAM_ACCESS);
3172
3173 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3174 }
3175}
3176
3177/* tp->lock is held. */
3178static void tg3_disable_nvram_access(struct tg3 *tp)
3179{
Joe Perches63c3a662011-04-26 08:12:10 +00003180 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003181 u32 nvaccess = tr32(NVRAM_ACCESS);
3182
3183 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3184 }
3185}
3186
3187static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3188 u32 offset, u32 *val)
3189{
3190 u32 tmp;
3191 int i;
3192
3193 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3194 return -EINVAL;
3195
3196 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3197 EEPROM_ADDR_DEVID_MASK |
3198 EEPROM_ADDR_READ);
3199 tw32(GRC_EEPROM_ADDR,
3200 tmp |
3201 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3202 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3203 EEPROM_ADDR_ADDR_MASK) |
3204 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3205
3206 for (i = 0; i < 1000; i++) {
3207 tmp = tr32(GRC_EEPROM_ADDR);
3208
3209 if (tmp & EEPROM_ADDR_COMPLETE)
3210 break;
3211 msleep(1);
3212 }
3213 if (!(tmp & EEPROM_ADDR_COMPLETE))
3214 return -EBUSY;
3215
Matt Carlson62cedd12009-04-20 14:52:29 -07003216 tmp = tr32(GRC_EEPROM_DATA);
3217
3218 /*
3219 * The data will always be opposite the native endian
3220 * format. Perform a blind byteswap to compensate.
3221 */
3222 *val = swab32(tmp);
3223
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003224 return 0;
3225}
3226
Prashant Sreedharan66c965f2014-06-20 23:28:15 -07003227#define NVRAM_CMD_TIMEOUT 5000
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003228
3229static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3230{
3231 int i;
3232
3233 tw32(NVRAM_CMD, nvram_cmd);
3234 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
Prashant Sreedharan66c965f2014-06-20 23:28:15 -07003235 usleep_range(10, 40);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003236 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3237 udelay(10);
3238 break;
3239 }
3240 }
3241
3242 if (i == NVRAM_CMD_TIMEOUT)
3243 return -EBUSY;
3244
3245 return 0;
3246}
3247
3248static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3249{
Joe Perches63c3a662011-04-26 08:12:10 +00003250 if (tg3_flag(tp, NVRAM) &&
3251 tg3_flag(tp, NVRAM_BUFFERED) &&
3252 tg3_flag(tp, FLASH) &&
3253 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003254 (tp->nvram_jedecnum == JEDEC_ATMEL))
3255
3256 addr = ((addr / tp->nvram_pagesize) <<
3257 ATMEL_AT45DB0X1B_PAGE_POS) +
3258 (addr % tp->nvram_pagesize);
3259
3260 return addr;
3261}
3262
3263static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3264{
Joe Perches63c3a662011-04-26 08:12:10 +00003265 if (tg3_flag(tp, NVRAM) &&
3266 tg3_flag(tp, NVRAM_BUFFERED) &&
3267 tg3_flag(tp, FLASH) &&
3268 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003269 (tp->nvram_jedecnum == JEDEC_ATMEL))
3270
3271 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3272 tp->nvram_pagesize) +
3273 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3274
3275 return addr;
3276}
3277
Matt Carlsone4f34112009-02-25 14:25:00 +00003278/* NOTE: Data read in from NVRAM is byteswapped according to
3279 * the byteswapping settings for all other register accesses.
3280 * tg3 devices are BE devices, so on a BE machine, the data
3281 * returned will be exactly as it is seen in NVRAM. On a LE
3282 * machine, the 32-bit value will be byteswapped.
3283 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003284static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3285{
3286 int ret;
3287
Joe Perches63c3a662011-04-26 08:12:10 +00003288 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003289 return tg3_nvram_read_using_eeprom(tp, offset, val);
3290
3291 offset = tg3_nvram_phys_addr(tp, offset);
3292
3293 if (offset > NVRAM_ADDR_MSK)
3294 return -EINVAL;
3295
3296 ret = tg3_nvram_lock(tp);
3297 if (ret)
3298 return ret;
3299
3300 tg3_enable_nvram_access(tp);
3301
3302 tw32(NVRAM_ADDR, offset);
3303 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3304 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3305
3306 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00003307 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003308
3309 tg3_disable_nvram_access(tp);
3310
3311 tg3_nvram_unlock(tp);
3312
3313 return ret;
3314}
3315
Matt Carlsona9dc5292009-02-25 14:25:30 +00003316/* Ensures NVRAM data is in bytestream format. */
3317static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003318{
3319 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00003320 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003321 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00003322 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003323 return res;
3324}
3325
Matt Carlsondbe9b922012-02-13 10:20:09 +00003326static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3327 u32 offset, u32 len, u8 *buf)
3328{
3329 int i, j, rc = 0;
3330 u32 val;
3331
3332 for (i = 0; i < len; i += 4) {
3333 u32 addr;
3334 __be32 data;
3335
3336 addr = offset + i;
3337
3338 memcpy(&data, buf + i, 4);
3339
3340 /*
3341 * The SEEPROM interface expects the data to always be opposite
3342 * the native endian format. We accomplish this by reversing
3343 * all the operations that would have been performed on the
3344 * data from a call to tg3_nvram_read_be32().
3345 */
3346 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3347
3348 val = tr32(GRC_EEPROM_ADDR);
3349 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3350
3351 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3352 EEPROM_ADDR_READ);
3353 tw32(GRC_EEPROM_ADDR, val |
3354 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3355 (addr & EEPROM_ADDR_ADDR_MASK) |
3356 EEPROM_ADDR_START |
3357 EEPROM_ADDR_WRITE);
3358
3359 for (j = 0; j < 1000; j++) {
3360 val = tr32(GRC_EEPROM_ADDR);
3361
3362 if (val & EEPROM_ADDR_COMPLETE)
3363 break;
3364 msleep(1);
3365 }
3366 if (!(val & EEPROM_ADDR_COMPLETE)) {
3367 rc = -EBUSY;
3368 break;
3369 }
3370 }
3371
3372 return rc;
3373}
3374
3375/* offset and length are dword aligned */
3376static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3377 u8 *buf)
3378{
3379 int ret = 0;
3380 u32 pagesize = tp->nvram_pagesize;
3381 u32 pagemask = pagesize - 1;
3382 u32 nvram_cmd;
3383 u8 *tmp;
3384
3385 tmp = kmalloc(pagesize, GFP_KERNEL);
3386 if (tmp == NULL)
3387 return -ENOMEM;
3388
3389 while (len) {
3390 int j;
3391 u32 phy_addr, page_off, size;
3392
3393 phy_addr = offset & ~pagemask;
3394
3395 for (j = 0; j < pagesize; j += 4) {
3396 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3397 (__be32 *) (tmp + j));
3398 if (ret)
3399 break;
3400 }
3401 if (ret)
3402 break;
3403
3404 page_off = offset & pagemask;
3405 size = pagesize;
3406 if (len < size)
3407 size = len;
3408
3409 len -= size;
3410
3411 memcpy(tmp + page_off, buf, size);
3412
3413 offset = offset + (pagesize - page_off);
3414
3415 tg3_enable_nvram_access(tp);
3416
3417 /*
3418 * Before we can erase the flash page, we need
3419 * to issue a special "write enable" command.
3420 */
3421 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3422
3423 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3424 break;
3425
3426 /* Erase the target page */
3427 tw32(NVRAM_ADDR, phy_addr);
3428
3429 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3430 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3431
3432 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3433 break;
3434
3435 /* Issue another write enable to start the write. */
3436 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3437
3438 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3439 break;
3440
3441 for (j = 0; j < pagesize; j += 4) {
3442 __be32 data;
3443
3444 data = *((__be32 *) (tmp + j));
3445
3446 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3447
3448 tw32(NVRAM_ADDR, phy_addr + j);
3449
3450 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3451 NVRAM_CMD_WR;
3452
3453 if (j == 0)
3454 nvram_cmd |= NVRAM_CMD_FIRST;
3455 else if (j == (pagesize - 4))
3456 nvram_cmd |= NVRAM_CMD_LAST;
3457
3458 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3459 if (ret)
3460 break;
3461 }
3462 if (ret)
3463 break;
3464 }
3465
3466 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3467 tg3_nvram_exec_cmd(tp, nvram_cmd);
3468
3469 kfree(tmp);
3470
3471 return ret;
3472}
3473
3474/* offset and length are dword aligned */
3475static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3476 u8 *buf)
3477{
3478 int i, ret = 0;
3479
3480 for (i = 0; i < len; i += 4, offset += 4) {
3481 u32 page_off, phy_addr, nvram_cmd;
3482 __be32 data;
3483
3484 memcpy(&data, buf + i, 4);
3485 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3486
3487 page_off = offset % tp->nvram_pagesize;
3488
3489 phy_addr = tg3_nvram_phys_addr(tp, offset);
3490
Matt Carlsondbe9b922012-02-13 10:20:09 +00003491 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3492
3493 if (page_off == 0 || i == 0)
3494 nvram_cmd |= NVRAM_CMD_FIRST;
3495 if (page_off == (tp->nvram_pagesize - 4))
3496 nvram_cmd |= NVRAM_CMD_LAST;
3497
3498 if (i == (len - 4))
3499 nvram_cmd |= NVRAM_CMD_LAST;
3500
Matt Carlson42278222012-02-13 15:20:11 +00003501 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3502 !tg3_flag(tp, FLASH) ||
3503 !tg3_flag(tp, 57765_PLUS))
3504 tw32(NVRAM_ADDR, phy_addr);
3505
Joe Perches41535772013-02-16 11:20:04 +00003506 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
Matt Carlsondbe9b922012-02-13 10:20:09 +00003507 !tg3_flag(tp, 5755_PLUS) &&
3508 (tp->nvram_jedecnum == JEDEC_ST) &&
3509 (nvram_cmd & NVRAM_CMD_FIRST)) {
3510 u32 cmd;
3511
3512 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3513 ret = tg3_nvram_exec_cmd(tp, cmd);
3514 if (ret)
3515 break;
3516 }
3517 if (!tg3_flag(tp, FLASH)) {
3518 /* We always do complete word writes to eeprom. */
3519 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3520 }
3521
3522 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3523 if (ret)
3524 break;
3525 }
3526 return ret;
3527}
3528
3529/* offset and length are dword aligned */
3530static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3531{
3532 int ret;
3533
3534 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3535 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3536 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3537 udelay(40);
3538 }
3539
3540 if (!tg3_flag(tp, NVRAM)) {
3541 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3542 } else {
3543 u32 grc_mode;
3544
3545 ret = tg3_nvram_lock(tp);
3546 if (ret)
3547 return ret;
3548
3549 tg3_enable_nvram_access(tp);
3550 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3551 tw32(NVRAM_WRITE1, 0x406);
3552
3553 grc_mode = tr32(GRC_MODE);
3554 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3555
3556 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3557 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3558 buf);
3559 } else {
3560 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3561 buf);
3562 }
3563
3564 grc_mode = tr32(GRC_MODE);
3565 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3566
3567 tg3_disable_nvram_access(tp);
3568 tg3_nvram_unlock(tp);
3569 }
3570
3571 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3572 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3573 udelay(40);
3574 }
3575
3576 return ret;
3577}
3578
Matt Carlson997b4f12011-08-31 11:44:53 +00003579#define RX_CPU_SCRATCH_BASE 0x30000
3580#define RX_CPU_SCRATCH_SIZE 0x04000
3581#define TX_CPU_SCRATCH_BASE 0x34000
3582#define TX_CPU_SCRATCH_SIZE 0x04000
3583
3584/* tp->lock is held. */
Nithin Sujir837c45b2013-03-06 17:02:30 +00003585static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
Matt Carlson997b4f12011-08-31 11:44:53 +00003586{
3587 int i;
Nithin Sujir837c45b2013-03-06 17:02:30 +00003588 const int iters = 10000;
Matt Carlson997b4f12011-08-31 11:44:53 +00003589
Nithin Sujir837c45b2013-03-06 17:02:30 +00003590 for (i = 0; i < iters; i++) {
3591 tw32(cpu_base + CPU_STATE, 0xffffffff);
3592 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3593 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3594 break;
Gavin Shan6d446ec2013-06-25 15:24:32 +08003595 if (pci_channel_offline(tp->pdev))
3596 return -EBUSY;
Nithin Sujir837c45b2013-03-06 17:02:30 +00003597 }
3598
3599 return (i == iters) ? -EBUSY : 0;
3600}
3601
3602/* tp->lock is held. */
3603static int tg3_rxcpu_pause(struct tg3 *tp)
3604{
3605 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3606
3607 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3608 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3609 udelay(10);
3610
3611 return rc;
3612}
3613
3614/* tp->lock is held. */
3615static int tg3_txcpu_pause(struct tg3 *tp)
3616{
3617 return tg3_pause_cpu(tp, TX_CPU_BASE);
3618}
3619
3620/* tp->lock is held. */
3621static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3622{
3623 tw32(cpu_base + CPU_STATE, 0xffffffff);
3624 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3625}
3626
3627/* tp->lock is held. */
3628static void tg3_rxcpu_resume(struct tg3 *tp)
3629{
3630 tg3_resume_cpu(tp, RX_CPU_BASE);
3631}
3632
3633/* tp->lock is held. */
3634static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3635{
3636 int rc;
3637
3638 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
Matt Carlson997b4f12011-08-31 11:44:53 +00003639
Joe Perches41535772013-02-16 11:20:04 +00003640 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003641 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3642
3643 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3644 return 0;
3645 }
Nithin Sujir837c45b2013-03-06 17:02:30 +00003646 if (cpu_base == RX_CPU_BASE) {
3647 rc = tg3_rxcpu_pause(tp);
Matt Carlson997b4f12011-08-31 11:44:53 +00003648 } else {
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00003649 /*
3650 * There is only an Rx CPU for the 5750 derivative in the
3651 * BCM4785.
3652 */
3653 if (tg3_flag(tp, IS_SSB_CORE))
3654 return 0;
3655
Nithin Sujir837c45b2013-03-06 17:02:30 +00003656 rc = tg3_txcpu_pause(tp);
Matt Carlson997b4f12011-08-31 11:44:53 +00003657 }
3658
Nithin Sujir837c45b2013-03-06 17:02:30 +00003659 if (rc) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003660 netdev_err(tp->dev, "%s timed out, %s CPU\n",
Nithin Sujir837c45b2013-03-06 17:02:30 +00003661 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
Matt Carlson997b4f12011-08-31 11:44:53 +00003662 return -ENODEV;
3663 }
3664
3665 /* Clear firmware's nvram arbitration. */
3666 if (tg3_flag(tp, NVRAM))
3667 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3668 return 0;
3669}
3670
Nithin Sujir31f11a92013-03-06 17:02:33 +00003671static int tg3_fw_data_len(struct tg3 *tp,
3672 const struct tg3_firmware_hdr *fw_hdr)
3673{
3674 int fw_len;
3675
3676 /* Non fragmented firmware have one firmware header followed by a
3677 * contiguous chunk of data to be written. The length field in that
3678 * header is not the length of data to be written but the complete
3679 * length of the bss. The data length is determined based on
3680 * tp->fw->size minus headers.
3681 *
3682 * Fragmented firmware have a main header followed by multiple
3683 * fragments. Each fragment is identical to non fragmented firmware
3684 * with a firmware header followed by a contiguous chunk of data. In
3685 * the main header, the length field is unused and set to 0xffffffff.
3686 * In each fragment header the length is the entire size of that
3687 * fragment i.e. fragment data + header length. Data length is
3688 * therefore length field in the header minus TG3_FW_HDR_LEN.
3689 */
3690 if (tp->fw_len == 0xffffffff)
3691 fw_len = be32_to_cpu(fw_hdr->len);
3692 else
3693 fw_len = tp->fw->size;
3694
3695 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3696}
3697
Matt Carlson997b4f12011-08-31 11:44:53 +00003698/* tp->lock is held. */
3699static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3700 u32 cpu_scratch_base, int cpu_scratch_size,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003701 const struct tg3_firmware_hdr *fw_hdr)
Matt Carlson997b4f12011-08-31 11:44:53 +00003702{
Nithin Sujirc4dab502013-03-06 17:02:34 +00003703 int err, i;
Matt Carlson997b4f12011-08-31 11:44:53 +00003704 void (*write_op)(struct tg3 *, u32, u32);
Nithin Sujir31f11a92013-03-06 17:02:33 +00003705 int total_len = tp->fw->size;
Matt Carlson997b4f12011-08-31 11:44:53 +00003706
3707 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3708 netdev_err(tp->dev,
3709 "%s: Trying to load TX cpu firmware which is 5705\n",
3710 __func__);
3711 return -EINVAL;
3712 }
3713
Nithin Sujirc4dab502013-03-06 17:02:34 +00003714 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
Matt Carlson997b4f12011-08-31 11:44:53 +00003715 write_op = tg3_write_mem;
3716 else
3717 write_op = tg3_write_indirect_reg32;
3718
Nithin Sujirc4dab502013-03-06 17:02:34 +00003719 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3720 /* It is possible that bootcode is still loading at this point.
3721 * Get the nvram lock first before halting the cpu.
3722 */
3723 int lock_err = tg3_nvram_lock(tp);
3724 err = tg3_halt_cpu(tp, cpu_base);
3725 if (!lock_err)
3726 tg3_nvram_unlock(tp);
3727 if (err)
3728 goto out;
Matt Carlson997b4f12011-08-31 11:44:53 +00003729
Nithin Sujirc4dab502013-03-06 17:02:34 +00003730 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3731 write_op(tp, cpu_scratch_base + i, 0);
3732 tw32(cpu_base + CPU_STATE, 0xffffffff);
3733 tw32(cpu_base + CPU_MODE,
3734 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3735 } else {
3736 /* Subtract additional main header for fragmented firmware and
3737 * advance to the first fragment
3738 */
3739 total_len -= TG3_FW_HDR_LEN;
3740 fw_hdr++;
3741 }
Nithin Sujir77997ea2013-03-06 17:02:32 +00003742
Nithin Sujir31f11a92013-03-06 17:02:33 +00003743 do {
3744 u32 *fw_data = (u32 *)(fw_hdr + 1);
3745 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3746 write_op(tp, cpu_scratch_base +
3747 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3748 (i * sizeof(u32)),
3749 be32_to_cpu(fw_data[i]));
3750
3751 total_len -= be32_to_cpu(fw_hdr->len);
3752
3753 /* Advance to next fragment */
3754 fw_hdr = (struct tg3_firmware_hdr *)
3755 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3756 } while (total_len > 0);
Matt Carlson997b4f12011-08-31 11:44:53 +00003757
3758 err = 0;
3759
3760out:
3761 return err;
3762}
3763
3764/* tp->lock is held. */
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003765static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3766{
3767 int i;
3768 const int iters = 5;
3769
3770 tw32(cpu_base + CPU_STATE, 0xffffffff);
3771 tw32_f(cpu_base + CPU_PC, pc);
3772
3773 for (i = 0; i < iters; i++) {
3774 if (tr32(cpu_base + CPU_PC) == pc)
3775 break;
3776 tw32(cpu_base + CPU_STATE, 0xffffffff);
3777 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3778 tw32_f(cpu_base + CPU_PC, pc);
3779 udelay(1000);
3780 }
3781
3782 return (i == iters) ? -EBUSY : 0;
3783}
3784
3785/* tp->lock is held. */
Matt Carlson997b4f12011-08-31 11:44:53 +00003786static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3787{
Nithin Sujir77997ea2013-03-06 17:02:32 +00003788 const struct tg3_firmware_hdr *fw_hdr;
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003789 int err;
Matt Carlson997b4f12011-08-31 11:44:53 +00003790
Nithin Sujir77997ea2013-03-06 17:02:32 +00003791 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
Matt Carlson997b4f12011-08-31 11:44:53 +00003792
3793 /* Firmware blob starts with version numbers, followed by
3794 start address and length. We are setting complete length.
3795 length = end_address_of_bss - start_address_of_text.
3796 Remainder is the blob to be loaded contiguously
3797 from start address. */
3798
Matt Carlson997b4f12011-08-31 11:44:53 +00003799 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3800 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003801 fw_hdr);
Matt Carlson997b4f12011-08-31 11:44:53 +00003802 if (err)
3803 return err;
3804
3805 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3806 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003807 fw_hdr);
Matt Carlson997b4f12011-08-31 11:44:53 +00003808 if (err)
3809 return err;
3810
3811 /* Now startup only the RX cpu. */
Nithin Sujir77997ea2013-03-06 17:02:32 +00003812 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3813 be32_to_cpu(fw_hdr->base_addr));
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003814 if (err) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003815 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3816 "should be %08x\n", __func__,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003817 tr32(RX_CPU_BASE + CPU_PC),
3818 be32_to_cpu(fw_hdr->base_addr));
Matt Carlson997b4f12011-08-31 11:44:53 +00003819 return -ENODEV;
3820 }
Nithin Sujir837c45b2013-03-06 17:02:30 +00003821
3822 tg3_rxcpu_resume(tp);
Matt Carlson997b4f12011-08-31 11:44:53 +00003823
3824 return 0;
3825}
3826
Nithin Sujirc4dab502013-03-06 17:02:34 +00003827static int tg3_validate_rxcpu_state(struct tg3 *tp)
3828{
3829 const int iters = 1000;
3830 int i;
3831 u32 val;
3832
3833 /* Wait for boot code to complete initialization and enter service
3834 * loop. It is then safe to download service patches
3835 */
3836 for (i = 0; i < iters; i++) {
3837 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3838 break;
3839
3840 udelay(10);
3841 }
3842
3843 if (i == iters) {
3844 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3845 return -EBUSY;
3846 }
3847
3848 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3849 if (val & 0xff) {
3850 netdev_warn(tp->dev,
3851 "Other patches exist. Not downloading EEE patch\n");
3852 return -EEXIST;
3853 }
3854
3855 return 0;
3856}
3857
3858/* tp->lock is held. */
3859static void tg3_load_57766_firmware(struct tg3 *tp)
3860{
3861 struct tg3_firmware_hdr *fw_hdr;
3862
3863 if (!tg3_flag(tp, NO_NVRAM))
3864 return;
3865
3866 if (tg3_validate_rxcpu_state(tp))
3867 return;
3868
3869 if (!tp->fw)
3870 return;
3871
3872 /* This firmware blob has a different format than older firmware
3873 * releases as given below. The main difference is we have fragmented
3874 * data to be written to non-contiguous locations.
3875 *
3876 * In the beginning we have a firmware header identical to other
3877 * firmware which consists of version, base addr and length. The length
3878 * here is unused and set to 0xffffffff.
3879 *
3880 * This is followed by a series of firmware fragments which are
3881 * individually identical to previous firmware. i.e. they have the
3882 * firmware header and followed by data for that fragment. The version
3883 * field of the individual fragment header is unused.
3884 */
3885
3886 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3887 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3888 return;
3889
3890 if (tg3_rxcpu_pause(tp))
3891 return;
3892
3893 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3894 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3895
3896 tg3_rxcpu_resume(tp);
3897}
3898
Matt Carlson997b4f12011-08-31 11:44:53 +00003899/* tp->lock is held. */
3900static int tg3_load_tso_firmware(struct tg3 *tp)
3901{
Nithin Sujir77997ea2013-03-06 17:02:32 +00003902 const struct tg3_firmware_hdr *fw_hdr;
Matt Carlson997b4f12011-08-31 11:44:53 +00003903 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003904 int err;
Matt Carlson997b4f12011-08-31 11:44:53 +00003905
Matt Carlson1caf13e2013-03-06 17:02:29 +00003906 if (!tg3_flag(tp, FW_TSO))
Matt Carlson997b4f12011-08-31 11:44:53 +00003907 return 0;
3908
Nithin Sujir77997ea2013-03-06 17:02:32 +00003909 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
Matt Carlson997b4f12011-08-31 11:44:53 +00003910
3911 /* Firmware blob starts with version numbers, followed by
3912 start address and length. We are setting complete length.
3913 length = end_address_of_bss - start_address_of_text.
3914 Remainder is the blob to be loaded contiguously
3915 from start address. */
3916
Matt Carlson997b4f12011-08-31 11:44:53 +00003917 cpu_scratch_size = tp->fw_len;
Matt Carlson997b4f12011-08-31 11:44:53 +00003918
Joe Perches41535772013-02-16 11:20:04 +00003919 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003920 cpu_base = RX_CPU_BASE;
3921 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3922 } else {
3923 cpu_base = TX_CPU_BASE;
3924 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3925 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3926 }
3927
3928 err = tg3_load_firmware_cpu(tp, cpu_base,
3929 cpu_scratch_base, cpu_scratch_size,
Nithin Sujir77997ea2013-03-06 17:02:32 +00003930 fw_hdr);
Matt Carlson997b4f12011-08-31 11:44:53 +00003931 if (err)
3932 return err;
3933
3934 /* Now startup the cpu. */
Nithin Sujir77997ea2013-03-06 17:02:32 +00003935 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3936 be32_to_cpu(fw_hdr->base_addr));
Nithin Sujirf4bffb22013-03-06 17:02:31 +00003937 if (err) {
Matt Carlson997b4f12011-08-31 11:44:53 +00003938 netdev_err(tp->dev,
3939 "%s fails to set CPU PC, is %08x should be %08x\n",
Nithin Sujir77997ea2013-03-06 17:02:32 +00003940 __func__, tr32(cpu_base + CPU_PC),
3941 be32_to_cpu(fw_hdr->base_addr));
Matt Carlson997b4f12011-08-31 11:44:53 +00003942 return -ENODEV;
3943 }
Nithin Sujir837c45b2013-03-06 17:02:30 +00003944
3945 tg3_resume_cpu(tp, cpu_base);
Matt Carlson997b4f12011-08-31 11:44:53 +00003946 return 0;
3947}
3948
Michael Chanf022ae62014-01-03 10:09:11 -08003949/* tp->lock is held. */
3950static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
3951{
3952 u32 addr_high, addr_low;
3953
3954 addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
3955 addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
3956 (mac_addr[4] << 8) | mac_addr[5]);
3957
3958 if (index < 4) {
3959 tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
3960 tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
3961 } else {
3962 index -= 4;
3963 tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
3964 tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
3965 }
3966}
Matt Carlson997b4f12011-08-31 11:44:53 +00003967
Matt Carlsonffbcfed2009-02-25 14:24:28 +00003968/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00003969static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
Matt Carlson3f007892008-11-03 16:51:36 -08003970{
Michael Chanf022ae62014-01-03 10:09:11 -08003971 u32 addr_high;
Matt Carlson3f007892008-11-03 16:51:36 -08003972 int i;
3973
Matt Carlson3f007892008-11-03 16:51:36 -08003974 for (i = 0; i < 4; i++) {
3975 if (i == 1 && skip_mac_1)
3976 continue;
Michael Chanf022ae62014-01-03 10:09:11 -08003977 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
Matt Carlson3f007892008-11-03 16:51:36 -08003978 }
3979
Joe Perches41535772013-02-16 11:20:04 +00003980 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3981 tg3_asic_rev(tp) == ASIC_REV_5704) {
Michael Chanf022ae62014-01-03 10:09:11 -08003982 for (i = 4; i < 16; i++)
3983 __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
Matt Carlson3f007892008-11-03 16:51:36 -08003984 }
3985
3986 addr_high = (tp->dev->dev_addr[0] +
3987 tp->dev->dev_addr[1] +
3988 tp->dev->dev_addr[2] +
3989 tp->dev->dev_addr[3] +
3990 tp->dev->dev_addr[4] +
3991 tp->dev->dev_addr[5]) &
3992 TX_BACKOFF_SEED_MASK;
3993 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3994}
3995
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003996static void tg3_enable_register_access(struct tg3 *tp)
3997{
3998 /*
3999 * Make sure register accesses (indirect or otherwise) will function
4000 * correctly.
4001 */
4002 pci_write_config_dword(tp->pdev,
4003 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
4004}
4005
4006static int tg3_power_up(struct tg3 *tp)
4007{
Matt Carlsonbed98292011-07-13 09:27:29 +00004008 int err;
4009
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004010 tg3_enable_register_access(tp);
4011
Matt Carlsonbed98292011-07-13 09:27:29 +00004012 err = pci_set_power_state(tp->pdev, PCI_D0);
4013 if (!err) {
4014 /* Switch out of Vaux if it is a NIC */
4015 tg3_pwrsrc_switch_to_vmain(tp);
4016 } else {
4017 netdev_err(tp->dev, "Transition to D0 failed\n");
4018 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004019
Matt Carlsonbed98292011-07-13 09:27:29 +00004020 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004021}
4022
Joe Perches953c96e2013-04-09 10:18:14 +00004023static int tg3_setup_phy(struct tg3 *, bool);
Matt Carlson4b409522012-02-13 10:20:11 +00004024
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004025static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026{
4027 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08004028 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004030 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004031
4032 /* Restore the CLKREQ setting. */
Jiang Liu0f49bfb2012-08-20 13:28:20 -06004033 if (tg3_flag(tp, CLKREQ_BUG))
4034 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4035 PCI_EXP_LNKCTL_CLKREQ_EN);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08004036
Linus Torvalds1da177e2005-04-16 15:20:36 -07004037 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
4038 tw32(TG3PCI_MISC_HOST_CTRL,
4039 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
4040
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004041 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004042 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004043
Joe Perches63c3a662011-04-26 08:12:10 +00004044 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08004045 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004046 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00004047 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004048 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08004049 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004050
Hauke Mehrtensead24022013-09-28 23:15:26 +02004051 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004052
Matt Carlson80096062010-08-02 11:26:06 +00004053 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004054
Matt Carlsonc6700ce2012-02-13 15:20:15 +00004055 tp->link_config.speed = phydev->speed;
4056 tp->link_config.duplex = phydev->duplex;
4057 tp->link_config.autoneg = phydev->autoneg;
4058 tp->link_config.advertising = phydev->advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004059
4060 advertising = ADVERTISED_TP |
4061 ADVERTISED_Pause |
4062 ADVERTISED_Autoneg |
4063 ADVERTISED_10baseT_Half;
4064
Joe Perches63c3a662011-04-26 08:12:10 +00004065 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4066 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004067 advertising |=
4068 ADVERTISED_100baseT_Half |
4069 ADVERTISED_100baseT_Full |
4070 ADVERTISED_10baseT_Full;
4071 else
4072 advertising |= ADVERTISED_10baseT_Full;
4073 }
4074
4075 phydev->advertising = advertising;
4076
4077 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08004078
4079 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00004080 if (phyid != PHY_ID_BCMAC131) {
4081 phyid &= PHY_BCM_OUI_MASK;
4082 if (phyid == PHY_BCM_OUI_1 ||
4083 phyid == PHY_BCM_OUI_2 ||
4084 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08004085 do_low_power = true;
4086 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004087 }
Matt Carlsondd477002008-05-25 23:45:58 -07004088 } else {
Matt Carlson20232762008-12-21 20:18:56 -08004089 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08004090
Matt Carlsonc6700ce2012-02-13 15:20:15 +00004091 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
Matt Carlson80096062010-08-02 11:26:06 +00004092 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004093
Matt Carlson2855b9f2012-02-13 15:20:14 +00004094 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Joe Perches953c96e2013-04-09 10:18:14 +00004095 tg3_setup_phy(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004096 }
4097
Joe Perches41535772013-02-16 11:20:04 +00004098 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -07004099 u32 val;
4100
4101 val = tr32(GRC_VCPU_EXT_CTRL);
4102 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00004103 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08004104 int i;
4105 u32 val;
4106
4107 for (i = 0; i < 200; i++) {
4108 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4109 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4110 break;
4111 msleep(1);
4112 }
4113 }
Joe Perches63c3a662011-04-26 08:12:10 +00004114 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07004115 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4116 WOL_DRV_STATE_SHUTDOWN |
4117 WOL_DRV_WOL |
4118 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08004119
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004120 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004121 u32 mac_mode;
4122
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004123 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004124 if (do_low_power &&
4125 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4126 tg3_phy_auxctl_write(tp,
4127 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4128 MII_TG3_AUXCTL_PCTL_WOL_EN |
4129 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4130 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07004131 udelay(40);
4132 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004133
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004134 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07004135 mac_mode = MAC_MODE_PORT_MODE_GMII;
Nithin Sujir942d1af2013-04-09 08:48:07 +00004136 else if (tp->phy_flags &
4137 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4138 if (tp->link_config.active_speed == SPEED_1000)
4139 mac_mode = MAC_MODE_PORT_MODE_GMII;
4140 else
4141 mac_mode = MAC_MODE_PORT_MODE_MII;
4142 } else
Michael Chan3f7045c2006-09-27 16:02:29 -07004143 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004144
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004145 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
Joe Perches41535772013-02-16 11:20:04 +00004146 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00004147 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004148 SPEED_100 : SPEED_10;
4149 if (tg3_5700_link_polarity(tp, speed))
4150 mac_mode |= MAC_MODE_LINK_POLARITY;
4151 else
4152 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004154 } else {
4155 mac_mode = MAC_MODE_PORT_MODE_TBI;
4156 }
4157
Joe Perches63c3a662011-04-26 08:12:10 +00004158 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159 tw32(MAC_LED_CTRL, tp->led_ctrl);
4160
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004161 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00004162 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4163 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08004164 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165
Joe Perches63c3a662011-04-26 08:12:10 +00004166 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00004167 mac_mode |= MAC_MODE_APE_TX_EN |
4168 MAC_MODE_APE_RX_EN |
4169 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07004170
Linus Torvalds1da177e2005-04-16 15:20:36 -07004171 tw32_f(MAC_MODE, mac_mode);
4172 udelay(100);
4173
4174 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4175 udelay(10);
4176 }
4177
Joe Perches63c3a662011-04-26 08:12:10 +00004178 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Joe Perches41535772013-02-16 11:20:04 +00004179 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4180 tg3_asic_rev(tp) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181 u32 base_val;
4182
4183 base_val = tp->pci_clock_ctrl;
4184 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4185 CLOCK_CTRL_TXCLK_DISABLE);
4186
Michael Chanb401e9e2005-12-19 16:27:04 -08004187 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4188 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00004189 } else if (tg3_flag(tp, 5780_CLASS) ||
4190 tg3_flag(tp, CPMU_PRESENT) ||
Joe Perches41535772013-02-16 11:20:04 +00004191 tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07004192 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00004193 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 u32 newbits1, newbits2;
4195
Joe Perches41535772013-02-16 11:20:04 +00004196 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4197 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004198 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4199 CLOCK_CTRL_TXCLK_DISABLE |
4200 CLOCK_CTRL_ALTCLK);
4201 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00004202 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203 newbits1 = CLOCK_CTRL_625_CORE;
4204 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4205 } else {
4206 newbits1 = CLOCK_CTRL_ALTCLK;
4207 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4208 }
4209
Michael Chanb401e9e2005-12-19 16:27:04 -08004210 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4211 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212
Michael Chanb401e9e2005-12-19 16:27:04 -08004213 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4214 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004215
Joe Perches63c3a662011-04-26 08:12:10 +00004216 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004217 u32 newbits3;
4218
Joe Perches41535772013-02-16 11:20:04 +00004219 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4220 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004221 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4222 CLOCK_CTRL_TXCLK_DISABLE |
4223 CLOCK_CTRL_44MHZ_CORE);
4224 } else {
4225 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4226 }
4227
Michael Chanb401e9e2005-12-19 16:27:04 -08004228 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4229 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230 }
4231 }
4232
Joe Perches63c3a662011-04-26 08:12:10 +00004233 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08004234 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08004235
Matt Carlsoncd0d7222011-07-13 09:27:33 +00004236 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004237
4238 /* Workaround for unstable PLL clock */
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004239 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
Joe Perches41535772013-02-16 11:20:04 +00004240 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4241 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004242 u32 val = tr32(0x7d00);
4243
4244 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4245 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00004246 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08004247 int err;
4248
4249 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08004251 if (!err)
4252 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08004253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004254 }
4255
Michael Chanbbadf502006-04-06 21:46:34 -07004256 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4257
Nithin Sujir2e460fc2013-05-23 11:11:22 +00004258 tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
4259
Linus Torvalds1da177e2005-04-16 15:20:36 -07004260 return 0;
4261}
4262
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004263static void tg3_power_down(struct tg3 *tp)
4264{
Joe Perches63c3a662011-04-26 08:12:10 +00004265 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00004266 pci_set_power_state(tp->pdev, PCI_D3hot);
4267}
4268
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4270{
4271 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4272 case MII_TG3_AUX_STAT_10HALF:
4273 *speed = SPEED_10;
4274 *duplex = DUPLEX_HALF;
4275 break;
4276
4277 case MII_TG3_AUX_STAT_10FULL:
4278 *speed = SPEED_10;
4279 *duplex = DUPLEX_FULL;
4280 break;
4281
4282 case MII_TG3_AUX_STAT_100HALF:
4283 *speed = SPEED_100;
4284 *duplex = DUPLEX_HALF;
4285 break;
4286
4287 case MII_TG3_AUX_STAT_100FULL:
4288 *speed = SPEED_100;
4289 *duplex = DUPLEX_FULL;
4290 break;
4291
4292 case MII_TG3_AUX_STAT_1000HALF:
4293 *speed = SPEED_1000;
4294 *duplex = DUPLEX_HALF;
4295 break;
4296
4297 case MII_TG3_AUX_STAT_1000FULL:
4298 *speed = SPEED_1000;
4299 *duplex = DUPLEX_FULL;
4300 break;
4301
4302 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004303 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07004304 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4305 SPEED_10;
4306 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4307 DUPLEX_HALF;
4308 break;
4309 }
Matt Carlsone7405222012-02-13 15:20:16 +00004310 *speed = SPEED_UNKNOWN;
4311 *duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004312 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314}
4315
Matt Carlson42b64a42011-05-19 12:12:49 +00004316static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004317{
Matt Carlson42b64a42011-05-19 12:12:49 +00004318 int err = 0;
4319 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004320
Matt Carlson42b64a42011-05-19 12:12:49 +00004321 new_adv = ADVERTISE_CSMA;
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +00004322 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
Matt Carlsonf88788f2011-12-14 11:10:00 +00004323 new_adv |= mii_advertise_flowctrl(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004324
Matt Carlson42b64a42011-05-19 12:12:49 +00004325 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4326 if (err)
4327 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328
Matt Carlson4f272092011-12-14 11:09:57 +00004329 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4330 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004331
Joe Perches41535772013-02-16 11:20:04 +00004332 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4333 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
Matt Carlson4f272092011-12-14 11:09:57 +00004334 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004335
Matt Carlson4f272092011-12-14 11:09:57 +00004336 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4337 if (err)
4338 goto done;
4339 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004340
Matt Carlson42b64a42011-05-19 12:12:49 +00004341 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4342 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004343
Matt Carlson42b64a42011-05-19 12:12:49 +00004344 tw32(TG3_CPMU_EEE_MODE,
4345 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004346
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00004347 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
Matt Carlson42b64a42011-05-19 12:12:49 +00004348 if (!err) {
4349 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00004350
Matt Carlsona6b68da2010-12-06 08:28:52 +00004351 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00004352 /* Advertise 100-BaseTX EEE ability */
4353 if (advertise & ADVERTISED_100baseT_Full)
4354 val |= MDIO_AN_EEE_ADV_100TX;
4355 /* Advertise 1000-BaseT EEE ability */
4356 if (advertise & ADVERTISED_1000baseT_Full)
4357 val |= MDIO_AN_EEE_ADV_1000T;
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +00004358
4359 if (!tp->eee.eee_enabled) {
4360 val = 0;
4361 tp->eee.advertised = 0;
4362 } else {
4363 tp->eee.advertised = advertise &
4364 (ADVERTISED_100baseT_Full |
4365 ADVERTISED_1000baseT_Full);
4366 }
4367
Matt Carlson42b64a42011-05-19 12:12:49 +00004368 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00004369 if (err)
4370 val = 0;
4371
Joe Perches41535772013-02-16 11:20:04 +00004372 switch (tg3_asic_rev(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00004373 case ASIC_REV_5717:
4374 case ASIC_REV_57765:
Matt Carlson55086ad2011-12-14 11:09:59 +00004375 case ASIC_REV_57766:
Matt Carlsonb715ce92011-07-20 10:20:52 +00004376 case ASIC_REV_5719:
4377 /* If we advertised any eee advertisements above... */
4378 if (val)
4379 val = MII_TG3_DSP_TAP26_ALNOKO |
4380 MII_TG3_DSP_TAP26_RMRXSTO |
4381 MII_TG3_DSP_TAP26_OPCSINPT;
4382 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
4383 /* Fall through */
4384 case ASIC_REV_5720:
Michael Chanc65a17f2013-01-06 12:51:07 +00004385 case ASIC_REV_5762:
Matt Carlsonb715ce92011-07-20 10:20:52 +00004386 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4387 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4388 MII_TG3_DSP_CH34TP2_HIBW01);
4389 }
Matt Carlson52b02d02010-10-14 10:37:41 +00004390
Nithin Nayak Sujirdaf3ec62013-01-14 17:11:00 +00004391 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
Matt Carlson42b64a42011-05-19 12:12:49 +00004392 if (!err)
4393 err = err2;
4394 }
4395
4396done:
4397 return err;
4398}
4399
4400static void tg3_phy_copper_begin(struct tg3 *tp)
4401{
Matt Carlsond13ba512012-02-22 12:35:19 +00004402 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4403 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4404 u32 adv, fc;
Matt Carlson42b64a42011-05-19 12:12:49 +00004405
Nithin Sujir942d1af2013-04-09 08:48:07 +00004406 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4407 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
Matt Carlsond13ba512012-02-22 12:35:19 +00004408 adv = ADVERTISED_10baseT_Half |
4409 ADVERTISED_10baseT_Full;
4410 if (tg3_flag(tp, WOL_SPEED_100MB))
4411 adv |= ADVERTISED_100baseT_Half |
4412 ADVERTISED_100baseT_Full;
Nithin Sujir7c786062013-12-06 09:53:17 -08004413 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
4414 if (!(tp->phy_flags &
4415 TG3_PHYFLG_DISABLE_1G_HD_ADV))
4416 adv |= ADVERTISED_1000baseT_Half;
4417 adv |= ADVERTISED_1000baseT_Full;
4418 }
Matt Carlson42b64a42011-05-19 12:12:49 +00004419
Matt Carlsond13ba512012-02-22 12:35:19 +00004420 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson42b64a42011-05-19 12:12:49 +00004421 } else {
Matt Carlsond13ba512012-02-22 12:35:19 +00004422 adv = tp->link_config.advertising;
4423 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4424 adv &= ~(ADVERTISED_1000baseT_Half |
4425 ADVERTISED_1000baseT_Full);
4426
4427 fc = tp->link_config.flowctrl;
Matt Carlson42b64a42011-05-19 12:12:49 +00004428 }
4429
Matt Carlsond13ba512012-02-22 12:35:19 +00004430 tg3_phy_autoneg_cfg(tp, adv, fc);
Matt Carlson52b02d02010-10-14 10:37:41 +00004431
Nithin Sujir942d1af2013-04-09 08:48:07 +00004432 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4433 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4434 /* Normally during power down we want to autonegotiate
4435 * the lowest possible speed for WOL. However, to avoid
4436 * link flap, we leave it untouched.
4437 */
4438 return;
4439 }
4440
Matt Carlsond13ba512012-02-22 12:35:19 +00004441 tg3_writephy(tp, MII_BMCR,
4442 BMCR_ANENABLE | BMCR_ANRESTART);
4443 } else {
4444 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004445 u32 bmcr, orig_bmcr;
4446
4447 tp->link_config.active_speed = tp->link_config.speed;
4448 tp->link_config.active_duplex = tp->link_config.duplex;
4449
Nithin Sujir7c6cdea2013-03-12 15:32:48 +00004450 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4451 /* With autoneg disabled, 5715 only links up when the
4452 * advertisement register has the configured speed
4453 * enabled.
4454 */
4455 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4456 }
4457
Linus Torvalds1da177e2005-04-16 15:20:36 -07004458 bmcr = 0;
4459 switch (tp->link_config.speed) {
4460 default:
4461 case SPEED_10:
4462 break;
4463
4464 case SPEED_100:
4465 bmcr |= BMCR_SPEED100;
4466 break;
4467
4468 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00004469 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004470 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004471 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004472
4473 if (tp->link_config.duplex == DUPLEX_FULL)
4474 bmcr |= BMCR_FULLDPLX;
4475
4476 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4477 (bmcr != orig_bmcr)) {
4478 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4479 for (i = 0; i < 1500; i++) {
4480 u32 tmp;
4481
4482 udelay(10);
4483 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4484 tg3_readphy(tp, MII_BMSR, &tmp))
4485 continue;
4486 if (!(tmp & BMSR_LSTATUS)) {
4487 udelay(40);
4488 break;
4489 }
4490 }
4491 tg3_writephy(tp, MII_BMCR, bmcr);
4492 udelay(40);
4493 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494 }
4495}
4496
Nithin Sujirfdad8de2013-04-09 08:48:08 +00004497static int tg3_phy_pull_config(struct tg3 *tp)
4498{
4499 int err;
4500 u32 val;
4501
4502 err = tg3_readphy(tp, MII_BMCR, &val);
4503 if (err)
4504 goto done;
4505
4506 if (!(val & BMCR_ANENABLE)) {
4507 tp->link_config.autoneg = AUTONEG_DISABLE;
4508 tp->link_config.advertising = 0;
4509 tg3_flag_clear(tp, PAUSE_AUTONEG);
4510
4511 err = -EIO;
4512
4513 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4514 case 0:
4515 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4516 goto done;
4517
4518 tp->link_config.speed = SPEED_10;
4519 break;
4520 case BMCR_SPEED100:
4521 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4522 goto done;
4523
4524 tp->link_config.speed = SPEED_100;
4525 break;
4526 case BMCR_SPEED1000:
4527 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4528 tp->link_config.speed = SPEED_1000;
4529 break;
4530 }
4531 /* Fall through */
4532 default:
4533 goto done;
4534 }
4535
4536 if (val & BMCR_FULLDPLX)
4537 tp->link_config.duplex = DUPLEX_FULL;
4538 else
4539 tp->link_config.duplex = DUPLEX_HALF;
4540
4541 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4542
4543 err = 0;
4544 goto done;
4545 }
4546
4547 tp->link_config.autoneg = AUTONEG_ENABLE;
4548 tp->link_config.advertising = ADVERTISED_Autoneg;
4549 tg3_flag_set(tp, PAUSE_AUTONEG);
4550
4551 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4552 u32 adv;
4553
4554 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4555 if (err)
4556 goto done;
4557
4558 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4559 tp->link_config.advertising |= adv | ADVERTISED_TP;
4560
4561 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4562 } else {
4563 tp->link_config.advertising |= ADVERTISED_FIBRE;
4564 }
4565
4566 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4567 u32 adv;
4568
4569 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4570 err = tg3_readphy(tp, MII_CTRL1000, &val);
4571 if (err)
4572 goto done;
4573
4574 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4575 } else {
4576 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4577 if (err)
4578 goto done;
4579
4580 adv = tg3_decode_flowctrl_1000X(val);
4581 tp->link_config.flowctrl = adv;
4582
4583 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4584 adv = mii_adv_to_ethtool_adv_x(val);
4585 }
4586
4587 tp->link_config.advertising |= adv;
4588 }
4589
4590done:
4591 return err;
4592}
4593
Linus Torvalds1da177e2005-04-16 15:20:36 -07004594static int tg3_init_5401phy_dsp(struct tg3 *tp)
4595{
4596 int err;
4597
4598 /* Turn off tap power management. */
4599 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004600 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004601
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00004602 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4603 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4604 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4605 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4606 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004607
4608 udelay(40);
4609
4610 return err;
4611}
4612
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004613static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4614{
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004615 struct ethtool_eee eee;
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004616
4617 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4618 return true;
4619
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004620 tg3_eee_pull_config(tp, &eee);
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004621
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004622 if (tp->eee.eee_enabled) {
4623 if (tp->eee.advertised != eee.advertised ||
4624 tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4625 tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4626 return false;
4627 } else {
4628 /* EEE is disabled but we're advertising */
4629 if (eee.advertised)
4630 return false;
4631 }
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004632
4633 return true;
4634}
4635
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004636static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004637{
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004638 u32 advmsk, tgtadv, advertising;
Michael Chan3600d912006-12-07 00:21:48 -08004639
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004640 advertising = tp->link_config.advertising;
4641 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004642
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004643 advmsk = ADVERTISE_ALL;
4644 if (tp->link_config.active_duplex == DUPLEX_FULL) {
Matt Carlsonf88788f2011-12-14 11:10:00 +00004645 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004646 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004649 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4650 return false;
4651
4652 if ((*lcladv & advmsk) != tgtadv)
4653 return false;
Matt Carlsonb99d2a52011-08-31 11:44:47 +00004654
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004655 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004656 u32 tg3_ctrl;
4657
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004658 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
Michael Chan3600d912006-12-07 00:21:48 -08004659
Matt Carlson221c5632011-06-13 13:39:01 +00004660 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004661 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004662
Matt Carlson3198e072012-02-13 15:20:10 +00004663 if (tgtadv &&
Joe Perches41535772013-02-16 11:20:04 +00004664 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4665 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
Matt Carlson3198e072012-02-13 15:20:10 +00004666 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4667 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4668 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4669 } else {
4670 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4671 }
4672
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004673 if (tg3_ctrl != tgtadv)
4674 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675 }
Matt Carlson93a700a2011-08-31 11:44:54 +00004676
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004677 return true;
Matt Carlsonef167e22007-12-20 20:10:01 -08004678}
4679
Matt Carlson859edb22011-12-08 14:40:16 +00004680static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4681{
4682 u32 lpeth = 0;
4683
4684 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4685 u32 val;
4686
4687 if (tg3_readphy(tp, MII_STAT1000, &val))
4688 return false;
4689
4690 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4691 }
4692
4693 if (tg3_readphy(tp, MII_LPA, rmtadv))
4694 return false;
4695
4696 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4697 tp->link_config.rmt_adv = lpeth;
4698
4699 return true;
4700}
4701
Joe Perches953c96e2013-04-09 10:18:14 +00004702static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004703{
4704 if (curr_link_up != tp->link_up) {
4705 if (curr_link_up) {
Nithin Sujir84421b92013-03-08 08:01:24 +00004706 netif_carrier_on(tp->dev);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004707 } else {
Nithin Sujir84421b92013-03-08 08:01:24 +00004708 netif_carrier_off(tp->dev);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004709 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4710 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4711 }
4712
4713 tg3_link_report(tp);
4714 return true;
4715 }
4716
4717 return false;
4718}
4719
Michael Chan3310e242013-04-09 08:48:05 +00004720static void tg3_clear_mac_status(struct tg3 *tp)
4721{
4722 tw32(MAC_EVENT, 0);
4723
4724 tw32_f(MAC_STATUS,
4725 MAC_STATUS_SYNC_CHANGED |
4726 MAC_STATUS_CFG_CHANGED |
4727 MAC_STATUS_MI_COMPLETION |
4728 MAC_STATUS_LNKSTATE_CHANGED);
4729 udelay(40);
4730}
4731
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +00004732static void tg3_setup_eee(struct tg3 *tp)
4733{
4734 u32 val;
4735
4736 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4737 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4738 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4739 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4740
4741 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4742
4743 tw32_f(TG3_CPMU_EEE_CTRL,
4744 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4745
4746 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4747 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4748 TG3_CPMU_EEEMD_LPI_IN_RX |
4749 TG3_CPMU_EEEMD_EEE_ENABLE;
4750
4751 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4752 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4753
4754 if (tg3_flag(tp, ENABLE_APE))
4755 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4756
4757 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4758
4759 tw32_f(TG3_CPMU_EEE_DBTMR1,
4760 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4761 (tp->eee.tx_lpi_timer & 0xffff));
4762
4763 tw32_f(TG3_CPMU_EEE_DBTMR2,
4764 TG3_CPMU_DBTMR2_APE_TX_2047US |
4765 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4766}
4767
Joe Perches953c96e2013-04-09 10:18:14 +00004768static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769{
Joe Perches953c96e2013-04-09 10:18:14 +00004770 bool current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004771 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08004772 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004773 u16 current_speed;
4774 u8 current_duplex;
4775 int i, err;
4776
Michael Chan3310e242013-04-09 08:48:05 +00004777 tg3_clear_mac_status(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004778
Matt Carlson8ef21422008-05-02 16:47:53 -07004779 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4780 tw32_f(MAC_MI_MODE,
4781 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4782 udelay(80);
4783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004784
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004785 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004786
4787 /* Some third-party PHYs need to be reset on link going
4788 * down.
4789 */
Joe Perches41535772013-02-16 11:20:04 +00004790 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4791 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4792 tg3_asic_rev(tp) == ASIC_REV_5705) &&
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00004793 tp->link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004794 tg3_readphy(tp, MII_BMSR, &bmsr);
4795 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4796 !(bmsr & BMSR_LSTATUS))
Joe Perches953c96e2013-04-09 10:18:14 +00004797 force_reset = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004798 }
4799 if (force_reset)
4800 tg3_phy_reset(tp);
4801
Matt Carlson79eb6902010-02-17 15:17:03 +00004802 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004803 tg3_readphy(tp, MII_BMSR, &bmsr);
4804 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00004805 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004806 bmsr = 0;
4807
4808 if (!(bmsr & BMSR_LSTATUS)) {
4809 err = tg3_init_5401phy_dsp(tp);
4810 if (err)
4811 return err;
4812
4813 tg3_readphy(tp, MII_BMSR, &bmsr);
4814 for (i = 0; i < 1000; i++) {
4815 udelay(10);
4816 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4817 (bmsr & BMSR_LSTATUS)) {
4818 udelay(40);
4819 break;
4820 }
4821 }
4822
Matt Carlson79eb6902010-02-17 15:17:03 +00004823 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4824 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825 !(bmsr & BMSR_LSTATUS) &&
4826 tp->link_config.active_speed == SPEED_1000) {
4827 err = tg3_phy_reset(tp);
4828 if (!err)
4829 err = tg3_init_5401phy_dsp(tp);
4830 if (err)
4831 return err;
4832 }
4833 }
Joe Perches41535772013-02-16 11:20:04 +00004834 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4835 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004836 /* 5701 {A0,B0} CRC bug workaround */
4837 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004838 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4839 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4840 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004841 }
4842
4843 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004844 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4845 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004846
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004847 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004848 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004849 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004850 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4851
Joe Perches41535772013-02-16 11:20:04 +00004852 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4853 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4855 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4856 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4857 else
4858 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4859 }
4860
Joe Perches953c96e2013-04-09 10:18:14 +00004861 current_link_up = false;
Matt Carlsone7405222012-02-13 15:20:16 +00004862 current_speed = SPEED_UNKNOWN;
4863 current_duplex = DUPLEX_UNKNOWN;
Matt Carlsone348c5e2011-11-21 15:01:20 +00004864 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
Matt Carlson859edb22011-12-08 14:40:16 +00004865 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004866
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004867 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00004868 err = tg3_phy_auxctl_read(tp,
4869 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4870 &val);
4871 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00004872 tg3_phy_auxctl_write(tp,
4873 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4874 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004875 goto relink;
4876 }
4877 }
4878
4879 bmsr = 0;
4880 for (i = 0; i < 100; i++) {
4881 tg3_readphy(tp, MII_BMSR, &bmsr);
4882 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4883 (bmsr & BMSR_LSTATUS))
4884 break;
4885 udelay(40);
4886 }
4887
4888 if (bmsr & BMSR_LSTATUS) {
4889 u32 aux_stat, bmcr;
4890
4891 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4892 for (i = 0; i < 2000; i++) {
4893 udelay(10);
4894 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4895 aux_stat)
4896 break;
4897 }
4898
4899 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4900 &current_speed,
4901 &current_duplex);
4902
4903 bmcr = 0;
4904 for (i = 0; i < 200; i++) {
4905 tg3_readphy(tp, MII_BMCR, &bmcr);
4906 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4907 continue;
4908 if (bmcr && bmcr != 0x7fff)
4909 break;
4910 udelay(10);
4911 }
4912
Matt Carlsonef167e22007-12-20 20:10:01 -08004913 lcl_adv = 0;
4914 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004915
Matt Carlsonef167e22007-12-20 20:10:01 -08004916 tp->link_config.active_speed = current_speed;
4917 tp->link_config.active_duplex = current_duplex;
4918
4919 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004920 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4921
Matt Carlsonef167e22007-12-20 20:10:01 -08004922 if ((bmcr & BMCR_ANENABLE) &&
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004923 eee_config_ok &&
Matt Carlsone2bf73e2011-12-08 14:40:15 +00004924 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
Matt Carlson859edb22011-12-08 14:40:16 +00004925 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
Joe Perches953c96e2013-04-09 10:18:14 +00004926 current_link_up = true;
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004927
4928 /* EEE settings changes take effect only after a phy
4929 * reset. If we have skipped a reset due to Link Flap
4930 * Avoidance being enabled, do it now.
4931 */
4932 if (!eee_config_ok &&
4933 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004934 !force_reset) {
4935 tg3_setup_eee(tp);
Nithin Sujired1ff5c2013-04-09 08:48:09 +00004936 tg3_phy_reset(tp);
Nithin Sujir5b6c2732013-05-18 06:26:54 +00004937 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004938 } else {
4939 if (!(bmcr & BMCR_ANENABLE) &&
4940 tp->link_config.speed == current_speed &&
Nithin Sujirf0fcd7a2013-04-09 08:48:01 +00004941 tp->link_config.duplex == current_duplex) {
Joe Perches953c96e2013-04-09 10:18:14 +00004942 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004943 }
4944 }
4945
Joe Perches953c96e2013-04-09 10:18:14 +00004946 if (current_link_up &&
Matt Carlsone348c5e2011-11-21 15:01:20 +00004947 tp->link_config.active_duplex == DUPLEX_FULL) {
4948 u32 reg, bit;
4949
4950 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4951 reg = MII_TG3_FET_GEN_STAT;
4952 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4953 } else {
4954 reg = MII_TG3_EXT_STAT;
4955 bit = MII_TG3_EXT_STAT_MDIX;
4956 }
4957
4958 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4959 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4960
Matt Carlsonef167e22007-12-20 20:10:01 -08004961 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Matt Carlsone348c5e2011-11-21 15:01:20 +00004962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004963 }
4964
Linus Torvalds1da177e2005-04-16 15:20:36 -07004965relink:
Joe Perches953c96e2013-04-09 10:18:14 +00004966 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004967 tg3_phy_copper_begin(tp);
4968
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004969 if (tg3_flag(tp, ROBOSWITCH)) {
Joe Perches953c96e2013-04-09 10:18:14 +00004970 current_link_up = true;
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004971 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4972 current_speed = SPEED_1000;
4973 current_duplex = DUPLEX_FULL;
4974 tp->link_config.active_speed = current_speed;
4975 tp->link_config.active_duplex = current_duplex;
4976 }
4977
Matt Carlsonf833c4c2010-09-15 09:00:01 +00004978 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00004979 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4980 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Joe Perches953c96e2013-04-09 10:18:14 +00004981 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004982 }
4983
4984 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
Joe Perches953c96e2013-04-09 10:18:14 +00004985 if (current_link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004986 if (tp->link_config.active_speed == SPEED_100 ||
4987 tp->link_config.active_speed == SPEED_10)
4988 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4989 else
4990 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004991 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00004992 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4993 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004994 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4995
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00004996 /* In order for the 5750 core in BCM4785 chip to work properly
4997 * in RGMII mode, the Led Control Register must be set up.
4998 */
4999 if (tg3_flag(tp, RGMII_MODE)) {
5000 u32 led_ctrl = tr32(MAC_LED_CTRL);
5001 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
5002
5003 if (tp->link_config.active_speed == SPEED_10)
5004 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
5005 else if (tp->link_config.active_speed == SPEED_100)
5006 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5007 LED_CTRL_100MBPS_ON);
5008 else if (tp->link_config.active_speed == SPEED_1000)
5009 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5010 LED_CTRL_1000MBPS_ON);
5011
5012 tw32(MAC_LED_CTRL, led_ctrl);
5013 udelay(40);
5014 }
5015
Linus Torvalds1da177e2005-04-16 15:20:36 -07005016 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5017 if (tp->link_config.active_duplex == DUPLEX_HALF)
5018 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5019
Joe Perches41535772013-02-16 11:20:04 +00005020 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
Joe Perches953c96e2013-04-09 10:18:14 +00005021 if (current_link_up &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07005022 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005023 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07005024 else
5025 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005026 }
5027
5028 /* ??? Without this setting Netgear GA302T PHY does not
5029 * ??? send/receive packets...
5030 */
Matt Carlson79eb6902010-02-17 15:17:03 +00005031 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Joe Perches41535772013-02-16 11:20:04 +00005032 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005033 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
5034 tw32_f(MAC_MI_MODE, tp->mi_mode);
5035 udelay(80);
5036 }
5037
5038 tw32_f(MAC_MODE, tp->mac_mode);
5039 udelay(40);
5040
Matt Carlson52b02d02010-10-14 10:37:41 +00005041 tg3_phy_eee_adjust(tp, current_link_up);
5042
Joe Perches63c3a662011-04-26 08:12:10 +00005043 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005044 /* Polled via timer. */
5045 tw32_f(MAC_EVENT, 0);
5046 } else {
5047 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5048 }
5049 udelay(40);
5050
Joe Perches41535772013-02-16 11:20:04 +00005051 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
Joe Perches953c96e2013-04-09 10:18:14 +00005052 current_link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005053 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00005054 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005055 udelay(120);
5056 tw32_f(MAC_STATUS,
5057 (MAC_STATUS_SYNC_CHANGED |
5058 MAC_STATUS_CFG_CHANGED));
5059 udelay(40);
5060 tg3_write_mem(tp,
5061 NIC_SRAM_FIRMWARE_MBOX,
5062 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5063 }
5064
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005065 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00005066 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005067 if (tp->link_config.active_speed == SPEED_100 ||
5068 tp->link_config.active_speed == SPEED_10)
Jiang Liu0f49bfb2012-08-20 13:28:20 -06005069 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5070 PCI_EXP_LNKCTL_CLKREQ_EN);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005071 else
Jiang Liu0f49bfb2012-08-20 13:28:20 -06005072 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5073 PCI_EXP_LNKCTL_CLKREQ_EN);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08005074 }
5075
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005076 tg3_test_and_report_link_chg(tp, current_link_up);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005077
5078 return 0;
5079}
5080
5081struct tg3_fiber_aneginfo {
5082 int state;
5083#define ANEG_STATE_UNKNOWN 0
5084#define ANEG_STATE_AN_ENABLE 1
5085#define ANEG_STATE_RESTART_INIT 2
5086#define ANEG_STATE_RESTART 3
5087#define ANEG_STATE_DISABLE_LINK_OK 4
5088#define ANEG_STATE_ABILITY_DETECT_INIT 5
5089#define ANEG_STATE_ABILITY_DETECT 6
5090#define ANEG_STATE_ACK_DETECT_INIT 7
5091#define ANEG_STATE_ACK_DETECT 8
5092#define ANEG_STATE_COMPLETE_ACK_INIT 9
5093#define ANEG_STATE_COMPLETE_ACK 10
5094#define ANEG_STATE_IDLE_DETECT_INIT 11
5095#define ANEG_STATE_IDLE_DETECT 12
5096#define ANEG_STATE_LINK_OK 13
5097#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5098#define ANEG_STATE_NEXT_PAGE_WAIT 15
5099
5100 u32 flags;
5101#define MR_AN_ENABLE 0x00000001
5102#define MR_RESTART_AN 0x00000002
5103#define MR_AN_COMPLETE 0x00000004
5104#define MR_PAGE_RX 0x00000008
5105#define MR_NP_LOADED 0x00000010
5106#define MR_TOGGLE_TX 0x00000020
5107#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5108#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5109#define MR_LP_ADV_SYM_PAUSE 0x00000100
5110#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5111#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5112#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5113#define MR_LP_ADV_NEXT_PAGE 0x00001000
5114#define MR_TOGGLE_RX 0x00002000
5115#define MR_NP_RX 0x00004000
5116
5117#define MR_LINK_OK 0x80000000
5118
5119 unsigned long link_time, cur_time;
5120
5121 u32 ability_match_cfg;
5122 int ability_match_count;
5123
5124 char ability_match, idle_match, ack_match;
5125
5126 u32 txconfig, rxconfig;
5127#define ANEG_CFG_NP 0x00000080
5128#define ANEG_CFG_ACK 0x00000040
5129#define ANEG_CFG_RF2 0x00000020
5130#define ANEG_CFG_RF1 0x00000010
5131#define ANEG_CFG_PS2 0x00000001
5132#define ANEG_CFG_PS1 0x00008000
5133#define ANEG_CFG_HD 0x00004000
5134#define ANEG_CFG_FD 0x00002000
5135#define ANEG_CFG_INVAL 0x00001f06
5136
5137};
5138#define ANEG_OK 0
5139#define ANEG_DONE 1
5140#define ANEG_TIMER_ENAB 2
5141#define ANEG_FAILED -1
5142
5143#define ANEG_STATE_SETTLE_TIME 10000
5144
5145static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5146 struct tg3_fiber_aneginfo *ap)
5147{
Matt Carlson5be73b42007-12-20 20:09:29 -08005148 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005149 unsigned long delta;
5150 u32 rx_cfg_reg;
5151 int ret;
5152
5153 if (ap->state == ANEG_STATE_UNKNOWN) {
5154 ap->rxconfig = 0;
5155 ap->link_time = 0;
5156 ap->cur_time = 0;
5157 ap->ability_match_cfg = 0;
5158 ap->ability_match_count = 0;
5159 ap->ability_match = 0;
5160 ap->idle_match = 0;
5161 ap->ack_match = 0;
5162 }
5163 ap->cur_time++;
5164
5165 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5166 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5167
5168 if (rx_cfg_reg != ap->ability_match_cfg) {
5169 ap->ability_match_cfg = rx_cfg_reg;
5170 ap->ability_match = 0;
5171 ap->ability_match_count = 0;
5172 } else {
5173 if (++ap->ability_match_count > 1) {
5174 ap->ability_match = 1;
5175 ap->ability_match_cfg = rx_cfg_reg;
5176 }
5177 }
5178 if (rx_cfg_reg & ANEG_CFG_ACK)
5179 ap->ack_match = 1;
5180 else
5181 ap->ack_match = 0;
5182
5183 ap->idle_match = 0;
5184 } else {
5185 ap->idle_match = 1;
5186 ap->ability_match_cfg = 0;
5187 ap->ability_match_count = 0;
5188 ap->ability_match = 0;
5189 ap->ack_match = 0;
5190
5191 rx_cfg_reg = 0;
5192 }
5193
5194 ap->rxconfig = rx_cfg_reg;
5195 ret = ANEG_OK;
5196
Matt Carlson33f401a2010-04-05 10:19:27 +00005197 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005198 case ANEG_STATE_UNKNOWN:
5199 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5200 ap->state = ANEG_STATE_AN_ENABLE;
5201
5202 /* fallthru */
5203 case ANEG_STATE_AN_ENABLE:
5204 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5205 if (ap->flags & MR_AN_ENABLE) {
5206 ap->link_time = 0;
5207 ap->cur_time = 0;
5208 ap->ability_match_cfg = 0;
5209 ap->ability_match_count = 0;
5210 ap->ability_match = 0;
5211 ap->idle_match = 0;
5212 ap->ack_match = 0;
5213
5214 ap->state = ANEG_STATE_RESTART_INIT;
5215 } else {
5216 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5217 }
5218 break;
5219
5220 case ANEG_STATE_RESTART_INIT:
5221 ap->link_time = ap->cur_time;
5222 ap->flags &= ~(MR_NP_LOADED);
5223 ap->txconfig = 0;
5224 tw32(MAC_TX_AUTO_NEG, 0);
5225 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5226 tw32_f(MAC_MODE, tp->mac_mode);
5227 udelay(40);
5228
5229 ret = ANEG_TIMER_ENAB;
5230 ap->state = ANEG_STATE_RESTART;
5231
5232 /* fallthru */
5233 case ANEG_STATE_RESTART:
5234 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00005235 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005236 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00005237 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005238 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239 break;
5240
5241 case ANEG_STATE_DISABLE_LINK_OK:
5242 ret = ANEG_DONE;
5243 break;
5244
5245 case ANEG_STATE_ABILITY_DETECT_INIT:
5246 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08005247 ap->txconfig = ANEG_CFG_FD;
5248 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5249 if (flowctrl & ADVERTISE_1000XPAUSE)
5250 ap->txconfig |= ANEG_CFG_PS1;
5251 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5252 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005253 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5254 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5255 tw32_f(MAC_MODE, tp->mac_mode);
5256 udelay(40);
5257
5258 ap->state = ANEG_STATE_ABILITY_DETECT;
5259 break;
5260
5261 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00005262 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005263 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264 break;
5265
5266 case ANEG_STATE_ACK_DETECT_INIT:
5267 ap->txconfig |= ANEG_CFG_ACK;
5268 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5269 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5270 tw32_f(MAC_MODE, tp->mac_mode);
5271 udelay(40);
5272
5273 ap->state = ANEG_STATE_ACK_DETECT;
5274
5275 /* fallthru */
5276 case ANEG_STATE_ACK_DETECT:
5277 if (ap->ack_match != 0) {
5278 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5279 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5280 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5281 } else {
5282 ap->state = ANEG_STATE_AN_ENABLE;
5283 }
5284 } else if (ap->ability_match != 0 &&
5285 ap->rxconfig == 0) {
5286 ap->state = ANEG_STATE_AN_ENABLE;
5287 }
5288 break;
5289
5290 case ANEG_STATE_COMPLETE_ACK_INIT:
5291 if (ap->rxconfig & ANEG_CFG_INVAL) {
5292 ret = ANEG_FAILED;
5293 break;
5294 }
5295 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5296 MR_LP_ADV_HALF_DUPLEX |
5297 MR_LP_ADV_SYM_PAUSE |
5298 MR_LP_ADV_ASYM_PAUSE |
5299 MR_LP_ADV_REMOTE_FAULT1 |
5300 MR_LP_ADV_REMOTE_FAULT2 |
5301 MR_LP_ADV_NEXT_PAGE |
5302 MR_TOGGLE_RX |
5303 MR_NP_RX);
5304 if (ap->rxconfig & ANEG_CFG_FD)
5305 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5306 if (ap->rxconfig & ANEG_CFG_HD)
5307 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5308 if (ap->rxconfig & ANEG_CFG_PS1)
5309 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5310 if (ap->rxconfig & ANEG_CFG_PS2)
5311 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5312 if (ap->rxconfig & ANEG_CFG_RF1)
5313 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5314 if (ap->rxconfig & ANEG_CFG_RF2)
5315 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5316 if (ap->rxconfig & ANEG_CFG_NP)
5317 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5318
5319 ap->link_time = ap->cur_time;
5320
5321 ap->flags ^= (MR_TOGGLE_TX);
5322 if (ap->rxconfig & 0x0008)
5323 ap->flags |= MR_TOGGLE_RX;
5324 if (ap->rxconfig & ANEG_CFG_NP)
5325 ap->flags |= MR_NP_RX;
5326 ap->flags |= MR_PAGE_RX;
5327
5328 ap->state = ANEG_STATE_COMPLETE_ACK;
5329 ret = ANEG_TIMER_ENAB;
5330 break;
5331
5332 case ANEG_STATE_COMPLETE_ACK:
5333 if (ap->ability_match != 0 &&
5334 ap->rxconfig == 0) {
5335 ap->state = ANEG_STATE_AN_ENABLE;
5336 break;
5337 }
5338 delta = ap->cur_time - ap->link_time;
5339 if (delta > ANEG_STATE_SETTLE_TIME) {
5340 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5341 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5342 } else {
5343 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5344 !(ap->flags & MR_NP_RX)) {
5345 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5346 } else {
5347 ret = ANEG_FAILED;
5348 }
5349 }
5350 }
5351 break;
5352
5353 case ANEG_STATE_IDLE_DETECT_INIT:
5354 ap->link_time = ap->cur_time;
5355 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5356 tw32_f(MAC_MODE, tp->mac_mode);
5357 udelay(40);
5358
5359 ap->state = ANEG_STATE_IDLE_DETECT;
5360 ret = ANEG_TIMER_ENAB;
5361 break;
5362
5363 case ANEG_STATE_IDLE_DETECT:
5364 if (ap->ability_match != 0 &&
5365 ap->rxconfig == 0) {
5366 ap->state = ANEG_STATE_AN_ENABLE;
5367 break;
5368 }
5369 delta = ap->cur_time - ap->link_time;
5370 if (delta > ANEG_STATE_SETTLE_TIME) {
5371 /* XXX another gem from the Broadcom driver :( */
5372 ap->state = ANEG_STATE_LINK_OK;
5373 }
5374 break;
5375
5376 case ANEG_STATE_LINK_OK:
5377 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5378 ret = ANEG_DONE;
5379 break;
5380
5381 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5382 /* ??? unimplemented */
5383 break;
5384
5385 case ANEG_STATE_NEXT_PAGE_WAIT:
5386 /* ??? unimplemented */
5387 break;
5388
5389 default:
5390 ret = ANEG_FAILED;
5391 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005392 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393
5394 return ret;
5395}
5396
Matt Carlson5be73b42007-12-20 20:09:29 -08005397static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005398{
5399 int res = 0;
5400 struct tg3_fiber_aneginfo aninfo;
5401 int status = ANEG_FAILED;
5402 unsigned int tick;
5403 u32 tmp;
5404
5405 tw32_f(MAC_TX_AUTO_NEG, 0);
5406
5407 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5408 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5409 udelay(40);
5410
5411 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5412 udelay(40);
5413
5414 memset(&aninfo, 0, sizeof(aninfo));
5415 aninfo.flags |= MR_AN_ENABLE;
5416 aninfo.state = ANEG_STATE_UNKNOWN;
5417 aninfo.cur_time = 0;
5418 tick = 0;
5419 while (++tick < 195000) {
5420 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5421 if (status == ANEG_DONE || status == ANEG_FAILED)
5422 break;
5423
5424 udelay(1);
5425 }
5426
5427 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5428 tw32_f(MAC_MODE, tp->mac_mode);
5429 udelay(40);
5430
Matt Carlson5be73b42007-12-20 20:09:29 -08005431 *txflags = aninfo.txconfig;
5432 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433
5434 if (status == ANEG_DONE &&
5435 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5436 MR_LP_ADV_FULL_DUPLEX)))
5437 res = 1;
5438
5439 return res;
5440}
5441
5442static void tg3_init_bcm8002(struct tg3 *tp)
5443{
5444 u32 mac_status = tr32(MAC_STATUS);
5445 int i;
5446
5447 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00005448 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449 !(mac_status & MAC_STATUS_PCS_SYNCED))
5450 return;
5451
5452 /* Set PLL lock range. */
5453 tg3_writephy(tp, 0x16, 0x8007);
5454
5455 /* SW reset */
5456 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5457
5458 /* Wait for reset to complete. */
5459 /* XXX schedule_timeout() ... */
5460 for (i = 0; i < 500; i++)
5461 udelay(10);
5462
5463 /* Config mode; select PMA/Ch 1 regs. */
5464 tg3_writephy(tp, 0x10, 0x8411);
5465
5466 /* Enable auto-lock and comdet, select txclk for tx. */
5467 tg3_writephy(tp, 0x11, 0x0a10);
5468
5469 tg3_writephy(tp, 0x18, 0x00a0);
5470 tg3_writephy(tp, 0x16, 0x41ff);
5471
5472 /* Assert and deassert POR. */
5473 tg3_writephy(tp, 0x13, 0x0400);
5474 udelay(40);
5475 tg3_writephy(tp, 0x13, 0x0000);
5476
5477 tg3_writephy(tp, 0x11, 0x0a50);
5478 udelay(40);
5479 tg3_writephy(tp, 0x11, 0x0a10);
5480
5481 /* Wait for signal to stabilize */
5482 /* XXX schedule_timeout() ... */
5483 for (i = 0; i < 15000; i++)
5484 udelay(10);
5485
5486 /* Deselect the channel register so we can read the PHYID
5487 * later.
5488 */
5489 tg3_writephy(tp, 0x10, 0x8011);
5490}
5491
Joe Perches953c96e2013-04-09 10:18:14 +00005492static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005493{
Matt Carlson82cd3d12007-12-20 20:09:00 -08005494 u16 flowctrl;
Joe Perches953c96e2013-04-09 10:18:14 +00005495 bool current_link_up;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005496 u32 sg_dig_ctrl, sg_dig_status;
5497 u32 serdes_cfg, expected_sg_dig_ctrl;
5498 int workaround, port_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005499
5500 serdes_cfg = 0;
5501 expected_sg_dig_ctrl = 0;
5502 workaround = 0;
5503 port_a = 1;
Joe Perches953c96e2013-04-09 10:18:14 +00005504 current_link_up = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005505
Joe Perches41535772013-02-16 11:20:04 +00005506 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5507 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005508 workaround = 1;
5509 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5510 port_a = 0;
5511
5512 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5513 /* preserve bits 20-23 for voltage regulator */
5514 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5515 }
5516
5517 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5518
5519 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005520 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521 if (workaround) {
5522 u32 val = serdes_cfg;
5523
5524 if (port_a)
5525 val |= 0xc010000;
5526 else
5527 val |= 0x4010000;
5528 tw32_f(MAC_SERDES_CFG, val);
5529 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005530
5531 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005532 }
5533 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5534 tg3_setup_flow_control(tp, 0, 0);
Joe Perches953c96e2013-04-09 10:18:14 +00005535 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536 }
5537 goto out;
5538 }
5539
5540 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005541 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005542
Matt Carlson82cd3d12007-12-20 20:09:00 -08005543 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5544 if (flowctrl & ADVERTISE_1000XPAUSE)
5545 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5546 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5547 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548
5549 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005550 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07005551 tp->serdes_counter &&
5552 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5553 MAC_STATUS_RCVD_CFG)) ==
5554 MAC_STATUS_PCS_SYNCED)) {
5555 tp->serdes_counter--;
Joe Perches953c96e2013-04-09 10:18:14 +00005556 current_link_up = true;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005557 goto out;
5558 }
5559restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005560 if (workaround)
5561 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005562 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005563 udelay(5);
5564 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5565
Michael Chan3d3ebe72006-09-27 15:59:15 -07005566 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005567 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5569 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07005570 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005571 mac_status = tr32(MAC_STATUS);
5572
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005573 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08005575 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576
Matt Carlson82cd3d12007-12-20 20:09:00 -08005577 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5578 local_adv |= ADVERTISE_1000XPAUSE;
5579 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5580 local_adv |= ADVERTISE_1000XPSE_ASYM;
5581
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005582 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08005583 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005584 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08005585 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586
Matt Carlson859edb22011-12-08 14:40:16 +00005587 tp->link_config.rmt_adv =
5588 mii_adv_to_ethtool_adv_x(remote_adv);
5589
Linus Torvalds1da177e2005-04-16 15:20:36 -07005590 tg3_setup_flow_control(tp, local_adv, remote_adv);
Joe Perches953c96e2013-04-09 10:18:14 +00005591 current_link_up = true;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005592 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005593 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005594 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07005595 if (tp->serdes_counter)
5596 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597 else {
5598 if (workaround) {
5599 u32 val = serdes_cfg;
5600
5601 if (port_a)
5602 val |= 0xc010000;
5603 else
5604 val |= 0x4010000;
5605
5606 tw32_f(MAC_SERDES_CFG, val);
5607 }
5608
Matt Carlsonc98f6e32007-12-20 20:08:32 -08005609 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005610 udelay(40);
5611
5612 /* Link parallel detection - link is up */
5613 /* only if we have PCS_SYNC and not */
5614 /* receiving config code words */
5615 mac_status = tr32(MAC_STATUS);
5616 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5617 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5618 tg3_setup_flow_control(tp, 0, 0);
Joe Perches953c96e2013-04-09 10:18:14 +00005619 current_link_up = true;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005620 tp->phy_flags |=
5621 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005622 tp->serdes_counter =
5623 SERDES_PARALLEL_DET_TIMEOUT;
5624 } else
5625 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626 }
5627 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07005628 } else {
5629 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005630 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631 }
5632
5633out:
5634 return current_link_up;
5635}
5636
Joe Perches953c96e2013-04-09 10:18:14 +00005637static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005638{
Joe Perches953c96e2013-04-09 10:18:14 +00005639 bool current_link_up = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005640
Michael Chan5cf64b8a2007-05-05 12:11:21 -07005641 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005642 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643
5644 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08005645 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005647
Matt Carlson5be73b42007-12-20 20:09:29 -08005648 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5649 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005650
Matt Carlson5be73b42007-12-20 20:09:29 -08005651 if (txflags & ANEG_CFG_PS1)
5652 local_adv |= ADVERTISE_1000XPAUSE;
5653 if (txflags & ANEG_CFG_PS2)
5654 local_adv |= ADVERTISE_1000XPSE_ASYM;
5655
5656 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5657 remote_adv |= LPA_1000XPAUSE;
5658 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5659 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660
Matt Carlson859edb22011-12-08 14:40:16 +00005661 tp->link_config.rmt_adv =
5662 mii_adv_to_ethtool_adv_x(remote_adv);
5663
Linus Torvalds1da177e2005-04-16 15:20:36 -07005664 tg3_setup_flow_control(tp, local_adv, remote_adv);
5665
Joe Perches953c96e2013-04-09 10:18:14 +00005666 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 }
5668 for (i = 0; i < 30; i++) {
5669 udelay(20);
5670 tw32_f(MAC_STATUS,
5671 (MAC_STATUS_SYNC_CHANGED |
5672 MAC_STATUS_CFG_CHANGED));
5673 udelay(40);
5674 if ((tr32(MAC_STATUS) &
5675 (MAC_STATUS_SYNC_CHANGED |
5676 MAC_STATUS_CFG_CHANGED)) == 0)
5677 break;
5678 }
5679
5680 mac_status = tr32(MAC_STATUS);
Joe Perches953c96e2013-04-09 10:18:14 +00005681 if (!current_link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5683 !(mac_status & MAC_STATUS_RCVD_CFG))
Joe Perches953c96e2013-04-09 10:18:14 +00005684 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08005686 tg3_setup_flow_control(tp, 0, 0);
5687
Linus Torvalds1da177e2005-04-16 15:20:36 -07005688 /* Forcing 1000FD link up. */
Joe Perches953c96e2013-04-09 10:18:14 +00005689 current_link_up = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005690
5691 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5692 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07005693
5694 tw32_f(MAC_MODE, tp->mac_mode);
5695 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005696 }
5697
5698out:
5699 return current_link_up;
5700}
5701
Joe Perches953c96e2013-04-09 10:18:14 +00005702static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005703{
5704 u32 orig_pause_cfg;
5705 u16 orig_active_speed;
5706 u8 orig_active_duplex;
5707 u32 mac_status;
Joe Perches953c96e2013-04-09 10:18:14 +00005708 bool current_link_up;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005709 int i;
5710
Matt Carlson8d018622007-12-20 20:05:44 -08005711 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712 orig_active_speed = tp->link_config.active_speed;
5713 orig_active_duplex = tp->link_config.active_duplex;
5714
Joe Perches63c3a662011-04-26 08:12:10 +00005715 if (!tg3_flag(tp, HW_AUTONEG) &&
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005716 tp->link_up &&
Joe Perches63c3a662011-04-26 08:12:10 +00005717 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718 mac_status = tr32(MAC_STATUS);
5719 mac_status &= (MAC_STATUS_PCS_SYNCED |
5720 MAC_STATUS_SIGNAL_DET |
5721 MAC_STATUS_CFG_CHANGED |
5722 MAC_STATUS_RCVD_CFG);
5723 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5724 MAC_STATUS_SIGNAL_DET)) {
5725 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5726 MAC_STATUS_CFG_CHANGED));
5727 return 0;
5728 }
5729 }
5730
5731 tw32_f(MAC_TX_AUTO_NEG, 0);
5732
5733 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5734 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5735 tw32_f(MAC_MODE, tp->mac_mode);
5736 udelay(40);
5737
Matt Carlson79eb6902010-02-17 15:17:03 +00005738 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005739 tg3_init_bcm8002(tp);
5740
5741 /* Enable link change event even when serdes polling. */
5742 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5743 udelay(40);
5744
Joe Perches953c96e2013-04-09 10:18:14 +00005745 current_link_up = false;
Matt Carlson859edb22011-12-08 14:40:16 +00005746 tp->link_config.rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005747 mac_status = tr32(MAC_STATUS);
5748
Joe Perches63c3a662011-04-26 08:12:10 +00005749 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005750 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5751 else
5752 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5753
Matt Carlson898a56f2009-08-28 14:02:40 +00005754 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00005756 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757
5758 for (i = 0; i < 100; i++) {
5759 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5760 MAC_STATUS_CFG_CHANGED));
5761 udelay(5);
5762 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07005763 MAC_STATUS_CFG_CHANGED |
5764 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005765 break;
5766 }
5767
5768 mac_status = tr32(MAC_STATUS);
5769 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
Joe Perches953c96e2013-04-09 10:18:14 +00005770 current_link_up = false;
Michael Chan3d3ebe72006-09-27 15:59:15 -07005771 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5772 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773 tw32_f(MAC_MODE, (tp->mac_mode |
5774 MAC_MODE_SEND_CONFIGS));
5775 udelay(1);
5776 tw32_f(MAC_MODE, tp->mac_mode);
5777 }
5778 }
5779
Joe Perches953c96e2013-04-09 10:18:14 +00005780 if (current_link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005781 tp->link_config.active_speed = SPEED_1000;
5782 tp->link_config.active_duplex = DUPLEX_FULL;
5783 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5784 LED_CTRL_LNKLED_OVERRIDE |
5785 LED_CTRL_1000MBPS_ON));
5786 } else {
Matt Carlsone7405222012-02-13 15:20:16 +00005787 tp->link_config.active_speed = SPEED_UNKNOWN;
5788 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005789 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5790 LED_CTRL_LNKLED_OVERRIDE |
5791 LED_CTRL_TRAFFIC_OVERRIDE));
5792 }
5793
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005794 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
Matt Carlson8d018622007-12-20 20:05:44 -08005795 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796 if (orig_pause_cfg != now_pause_cfg ||
5797 orig_active_speed != tp->link_config.active_speed ||
5798 orig_active_duplex != tp->link_config.active_duplex)
5799 tg3_link_report(tp);
5800 }
5801
5802 return 0;
5803}
5804
Joe Perches953c96e2013-04-09 10:18:14 +00005805static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
Michael Chan747e8f82005-07-25 12:33:22 -07005806{
Joe Perches953c96e2013-04-09 10:18:14 +00005807 int err = 0;
Michael Chan747e8f82005-07-25 12:33:22 -07005808 u32 bmsr, bmcr;
Michael Chan85730a62013-04-09 08:48:06 +00005809 u16 current_speed = SPEED_UNKNOWN;
5810 u8 current_duplex = DUPLEX_UNKNOWN;
Joe Perches953c96e2013-04-09 10:18:14 +00005811 bool current_link_up = false;
Michael Chan85730a62013-04-09 08:48:06 +00005812 u32 local_adv, remote_adv, sgsr;
5813
5814 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5815 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5816 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5817 (sgsr & SERDES_TG3_SGMII_MODE)) {
5818
5819 if (force_reset)
5820 tg3_phy_reset(tp);
5821
5822 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5823
5824 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5825 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5826 } else {
Joe Perches953c96e2013-04-09 10:18:14 +00005827 current_link_up = true;
Michael Chan85730a62013-04-09 08:48:06 +00005828 if (sgsr & SERDES_TG3_SPEED_1000) {
5829 current_speed = SPEED_1000;
5830 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5831 } else if (sgsr & SERDES_TG3_SPEED_100) {
5832 current_speed = SPEED_100;
5833 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5834 } else {
5835 current_speed = SPEED_10;
5836 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5837 }
5838
5839 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5840 current_duplex = DUPLEX_FULL;
5841 else
5842 current_duplex = DUPLEX_HALF;
5843 }
5844
5845 tw32_f(MAC_MODE, tp->mac_mode);
5846 udelay(40);
5847
5848 tg3_clear_mac_status(tp);
5849
5850 goto fiber_setup_done;
5851 }
Michael Chan747e8f82005-07-25 12:33:22 -07005852
5853 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5854 tw32_f(MAC_MODE, tp->mac_mode);
5855 udelay(40);
5856
Michael Chan3310e242013-04-09 08:48:05 +00005857 tg3_clear_mac_status(tp);
Michael Chan747e8f82005-07-25 12:33:22 -07005858
5859 if (force_reset)
5860 tg3_phy_reset(tp);
5861
Matt Carlson859edb22011-12-08 14:40:16 +00005862 tp->link_config.rmt_adv = 0;
Michael Chan747e8f82005-07-25 12:33:22 -07005863
5864 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5865 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Joe Perches41535772013-02-16 11:20:04 +00005866 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08005867 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5868 bmsr |= BMSR_LSTATUS;
5869 else
5870 bmsr &= ~BMSR_LSTATUS;
5871 }
Michael Chan747e8f82005-07-25 12:33:22 -07005872
5873 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5874
5875 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005876 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07005877 /* do nothing, just check for link up at the end */
5878 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson28011cf2011-11-16 18:36:59 -05005879 u32 adv, newadv;
Michael Chan747e8f82005-07-25 12:33:22 -07005880
5881 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
Matt Carlson28011cf2011-11-16 18:36:59 -05005882 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5883 ADVERTISE_1000XPAUSE |
5884 ADVERTISE_1000XPSE_ASYM |
5885 ADVERTISE_SLCT);
Michael Chan747e8f82005-07-25 12:33:22 -07005886
Matt Carlson28011cf2011-11-16 18:36:59 -05005887 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Matt Carlson37f07022011-11-17 14:30:55 +00005888 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
Michael Chan747e8f82005-07-25 12:33:22 -07005889
Matt Carlson28011cf2011-11-16 18:36:59 -05005890 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5891 tg3_writephy(tp, MII_ADVERTISE, newadv);
Michael Chan747e8f82005-07-25 12:33:22 -07005892 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5893 tg3_writephy(tp, MII_BMCR, bmcr);
5894
5895 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07005896 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005897 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005898
5899 return err;
5900 }
5901 } else {
5902 u32 new_bmcr;
5903
5904 bmcr &= ~BMCR_SPEED1000;
5905 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5906
5907 if (tp->link_config.duplex == DUPLEX_FULL)
5908 new_bmcr |= BMCR_FULLDPLX;
5909
5910 if (new_bmcr != bmcr) {
5911 /* BMCR_SPEED1000 is a reserved bit that needs
5912 * to be set on write.
5913 */
5914 new_bmcr |= BMCR_SPEED1000;
5915
5916 /* Force a linkdown */
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005917 if (tp->link_up) {
Michael Chan747e8f82005-07-25 12:33:22 -07005918 u32 adv;
5919
5920 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5921 adv &= ~(ADVERTISE_1000XFULL |
5922 ADVERTISE_1000XHALF |
5923 ADVERTISE_SLCT);
5924 tg3_writephy(tp, MII_ADVERTISE, adv);
5925 tg3_writephy(tp, MII_BMCR, bmcr |
5926 BMCR_ANRESTART |
5927 BMCR_ANENABLE);
5928 udelay(10);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005929 tg3_carrier_off(tp);
Michael Chan747e8f82005-07-25 12:33:22 -07005930 }
5931 tg3_writephy(tp, MII_BMCR, new_bmcr);
5932 bmcr = new_bmcr;
5933 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5934 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Joe Perches41535772013-02-16 11:20:04 +00005935 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08005936 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5937 bmsr |= BMSR_LSTATUS;
5938 else
5939 bmsr &= ~BMSR_LSTATUS;
5940 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00005941 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07005942 }
5943 }
5944
5945 if (bmsr & BMSR_LSTATUS) {
5946 current_speed = SPEED_1000;
Joe Perches953c96e2013-04-09 10:18:14 +00005947 current_link_up = true;
Michael Chan747e8f82005-07-25 12:33:22 -07005948 if (bmcr & BMCR_FULLDPLX)
5949 current_duplex = DUPLEX_FULL;
5950 else
5951 current_duplex = DUPLEX_HALF;
5952
Matt Carlsonef167e22007-12-20 20:10:01 -08005953 local_adv = 0;
5954 remote_adv = 0;
5955
Michael Chan747e8f82005-07-25 12:33:22 -07005956 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08005957 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07005958
5959 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5960 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5961 common = local_adv & remote_adv;
5962 if (common & (ADVERTISE_1000XHALF |
5963 ADVERTISE_1000XFULL)) {
5964 if (common & ADVERTISE_1000XFULL)
5965 current_duplex = DUPLEX_FULL;
5966 else
5967 current_duplex = DUPLEX_HALF;
Matt Carlson859edb22011-12-08 14:40:16 +00005968
5969 tp->link_config.rmt_adv =
5970 mii_adv_to_ethtool_adv_x(remote_adv);
Joe Perches63c3a662011-04-26 08:12:10 +00005971 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00005972 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00005973 } else {
Joe Perches953c96e2013-04-09 10:18:14 +00005974 current_link_up = false;
Matt Carlson859a588792010-04-05 10:19:28 +00005975 }
Michael Chan747e8f82005-07-25 12:33:22 -07005976 }
5977 }
5978
Michael Chan85730a62013-04-09 08:48:06 +00005979fiber_setup_done:
Joe Perches953c96e2013-04-09 10:18:14 +00005980 if (current_link_up && current_duplex == DUPLEX_FULL)
Matt Carlsonef167e22007-12-20 20:10:01 -08005981 tg3_setup_flow_control(tp, local_adv, remote_adv);
5982
Michael Chan747e8f82005-07-25 12:33:22 -07005983 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5984 if (tp->link_config.active_duplex == DUPLEX_HALF)
5985 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5986
5987 tw32_f(MAC_MODE, tp->mac_mode);
5988 udelay(40);
5989
5990 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5991
5992 tp->link_config.active_speed = current_speed;
5993 tp->link_config.active_duplex = current_duplex;
5994
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00005995 tg3_test_and_report_link_chg(tp, current_link_up);
Michael Chan747e8f82005-07-25 12:33:22 -07005996 return err;
5997}
5998
5999static void tg3_serdes_parallel_detect(struct tg3 *tp)
6000{
Michael Chan3d3ebe72006-09-27 15:59:15 -07006001 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07006002 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07006003 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07006004 return;
6005 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006006
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006007 if (!tp->link_up &&
Michael Chan747e8f82005-07-25 12:33:22 -07006008 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
6009 u32 bmcr;
6010
6011 tg3_readphy(tp, MII_BMCR, &bmcr);
6012 if (bmcr & BMCR_ANENABLE) {
6013 u32 phy1, phy2;
6014
6015 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00006016 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
6017 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07006018
6019 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00006020 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6021 MII_TG3_DSP_EXP1_INT_STAT);
6022 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6023 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07006024
6025 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
6026 /* We have signal detect and not receiving
6027 * config code words, link is up by parallel
6028 * detection.
6029 */
6030
6031 bmcr &= ~BMCR_ANENABLE;
6032 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
6033 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006034 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07006035 }
6036 }
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006037 } else if (tp->link_up &&
Matt Carlson859a588792010-04-05 10:19:28 +00006038 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006039 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07006040 u32 phy2;
6041
6042 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00006043 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6044 MII_TG3_DSP_EXP1_INT_STAT);
6045 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07006046 if (phy2 & 0x20) {
6047 u32 bmcr;
6048
6049 /* Config code words received, turn on autoneg. */
6050 tg3_readphy(tp, MII_BMCR, &bmcr);
6051 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
6052
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006053 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07006054
6055 }
6056 }
6057}
6058
Joe Perches953c96e2013-04-09 10:18:14 +00006059static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006060{
Matt Carlsonf2096f92011-04-05 14:22:48 +00006061 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006062 int err;
6063
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006064 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00006066 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07006067 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00006068 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070
Joe Perches41535772013-02-16 11:20:04 +00006071 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00006072 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08006073
6074 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6075 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6076 scale = 65;
6077 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6078 scale = 6;
6079 else
6080 scale = 12;
6081
6082 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6083 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6084 tw32(GRC_MISC_CFG, val);
6085 }
6086
Matt Carlsonf2096f92011-04-05 14:22:48 +00006087 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6088 (6 << TX_LENGTHS_IPG_SHIFT);
Joe Perches41535772013-02-16 11:20:04 +00006089 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6090 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +00006091 val |= tr32(MAC_TX_LENGTHS) &
6092 (TX_LENGTHS_JMB_FRM_LEN_MSK |
6093 TX_LENGTHS_CNT_DWN_VAL_MSK);
6094
Linus Torvalds1da177e2005-04-16 15:20:36 -07006095 if (tp->link_config.active_speed == SPEED_1000 &&
6096 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00006097 tw32(MAC_TX_LENGTHS, val |
6098 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006099 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00006100 tw32(MAC_TX_LENGTHS, val |
6101 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006102
Joe Perches63c3a662011-04-26 08:12:10 +00006103 if (!tg3_flag(tp, 5705_PLUS)) {
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006104 if (tp->link_up) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006105 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07006106 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006107 } else {
6108 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6109 }
6110 }
6111
Joe Perches63c3a662011-04-26 08:12:10 +00006112 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00006113 val = tr32(PCIE_PWR_MGMT_THRESH);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00006114 if (!tp->link_up)
Matt Carlson8ed5d972007-05-07 00:25:49 -07006115 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6116 tp->pwrmgmt_thresh;
6117 else
6118 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6119 tw32(PCIE_PWR_MGMT_THRESH, val);
6120 }
6121
Linus Torvalds1da177e2005-04-16 15:20:36 -07006122 return err;
6123}
6124
Matt Carlsonbe947302012-12-03 19:36:57 +00006125/* tp->lock must be held */
Matt Carlson7d41e492012-12-03 19:36:58 +00006126static u64 tg3_refclk_read(struct tg3 *tp)
6127{
6128 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6129 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6130}
6131
6132/* tp->lock must be held */
Matt Carlsonbe947302012-12-03 19:36:57 +00006133static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6134{
Nithin Sujir92e64572013-07-29 13:58:38 -07006135 u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6136
6137 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
Matt Carlsonbe947302012-12-03 19:36:57 +00006138 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6139 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
Nithin Sujir92e64572013-07-29 13:58:38 -07006140 tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
Matt Carlsonbe947302012-12-03 19:36:57 +00006141}
6142
Matt Carlson7d41e492012-12-03 19:36:58 +00006143static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6144static inline void tg3_full_unlock(struct tg3 *tp);
6145static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6146{
6147 struct tg3 *tp = netdev_priv(dev);
6148
6149 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6150 SOF_TIMESTAMPING_RX_SOFTWARE |
Flavio Leitnerf233a972013-04-29 07:08:07 +00006151 SOF_TIMESTAMPING_SOFTWARE;
6152
6153 if (tg3_flag(tp, PTP_CAPABLE)) {
Flavio Leitner32e19272013-04-30 07:20:34 +00006154 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
Flavio Leitnerf233a972013-04-29 07:08:07 +00006155 SOF_TIMESTAMPING_RX_HARDWARE |
6156 SOF_TIMESTAMPING_RAW_HARDWARE;
6157 }
Matt Carlson7d41e492012-12-03 19:36:58 +00006158
6159 if (tp->ptp_clock)
6160 info->phc_index = ptp_clock_index(tp->ptp_clock);
6161 else
6162 info->phc_index = -1;
6163
6164 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6165
6166 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6167 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6168 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6169 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6170 return 0;
6171}
6172
6173static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6174{
6175 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6176 bool neg_adj = false;
6177 u32 correction = 0;
6178
6179 if (ppb < 0) {
6180 neg_adj = true;
6181 ppb = -ppb;
6182 }
6183
6184 /* Frequency adjustment is performed using hardware with a 24 bit
6185 * accumulator and a programmable correction value. On each clk, the
6186 * correction value gets added to the accumulator and when it
6187 * overflows, the time counter is incremented/decremented.
6188 *
6189 * So conversion from ppb to correction value is
6190 * ppb * (1 << 24) / 1000000000
6191 */
6192 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6193 TG3_EAV_REF_CLK_CORRECT_MASK;
6194
6195 tg3_full_lock(tp, 0);
6196
6197 if (correction)
6198 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6199 TG3_EAV_REF_CLK_CORRECT_EN |
6200 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6201 else
6202 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6203
6204 tg3_full_unlock(tp);
6205
6206 return 0;
6207}
6208
6209static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6210{
6211 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6212
6213 tg3_full_lock(tp, 0);
6214 tp->ptp_adjust += delta;
6215 tg3_full_unlock(tp);
6216
6217 return 0;
6218}
6219
Richard Cochranf578b412015-03-29 23:11:57 +02006220static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
Matt Carlson7d41e492012-12-03 19:36:58 +00006221{
6222 u64 ns;
6223 u32 remainder;
6224 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6225
6226 tg3_full_lock(tp, 0);
6227 ns = tg3_refclk_read(tp);
6228 ns += tp->ptp_adjust;
6229 tg3_full_unlock(tp);
6230
6231 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6232 ts->tv_nsec = remainder;
6233
6234 return 0;
6235}
6236
6237static int tg3_ptp_settime(struct ptp_clock_info *ptp,
Richard Cochranf578b412015-03-29 23:11:57 +02006238 const struct timespec64 *ts)
Matt Carlson7d41e492012-12-03 19:36:58 +00006239{
6240 u64 ns;
6241 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6242
Richard Cochranf578b412015-03-29 23:11:57 +02006243 ns = timespec64_to_ns(ts);
Matt Carlson7d41e492012-12-03 19:36:58 +00006244
6245 tg3_full_lock(tp, 0);
6246 tg3_refclk_write(tp, ns);
6247 tp->ptp_adjust = 0;
6248 tg3_full_unlock(tp);
6249
6250 return 0;
6251}
6252
6253static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6254 struct ptp_clock_request *rq, int on)
6255{
Nithin Sujir92e64572013-07-29 13:58:38 -07006256 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6257 u32 clock_ctl;
6258 int rval = 0;
6259
6260 switch (rq->type) {
6261 case PTP_CLK_REQ_PEROUT:
6262 if (rq->perout.index != 0)
6263 return -EINVAL;
6264
6265 tg3_full_lock(tp, 0);
6266 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6267 clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
6268
6269 if (on) {
6270 u64 nsec;
6271
6272 nsec = rq->perout.start.sec * 1000000000ULL +
6273 rq->perout.start.nsec;
6274
6275 if (rq->perout.period.sec || rq->perout.period.nsec) {
6276 netdev_warn(tp->dev,
6277 "Device supports only a one-shot timesync output, period must be 0\n");
6278 rval = -EINVAL;
6279 goto err_out;
6280 }
6281
6282 if (nsec & (1ULL << 63)) {
6283 netdev_warn(tp->dev,
6284 "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
6285 rval = -EINVAL;
6286 goto err_out;
6287 }
6288
6289 tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
6290 tw32(TG3_EAV_WATCHDOG0_MSB,
6291 TG3_EAV_WATCHDOG0_EN |
6292 ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
6293
6294 tw32(TG3_EAV_REF_CLCK_CTL,
6295 clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
6296 } else {
6297 tw32(TG3_EAV_WATCHDOG0_MSB, 0);
6298 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
6299 }
6300
6301err_out:
6302 tg3_full_unlock(tp);
6303 return rval;
6304
6305 default:
6306 break;
6307 }
6308
Matt Carlson7d41e492012-12-03 19:36:58 +00006309 return -EOPNOTSUPP;
6310}
6311
6312static const struct ptp_clock_info tg3_ptp_caps = {
6313 .owner = THIS_MODULE,
6314 .name = "tg3 clock",
6315 .max_adj = 250000000,
6316 .n_alarm = 0,
6317 .n_ext_ts = 0,
Nithin Sujir92e64572013-07-29 13:58:38 -07006318 .n_per_out = 1,
Richard Cochran4986b4f02014-03-20 22:21:55 +01006319 .n_pins = 0,
Matt Carlson7d41e492012-12-03 19:36:58 +00006320 .pps = 0,
6321 .adjfreq = tg3_ptp_adjfreq,
6322 .adjtime = tg3_ptp_adjtime,
Richard Cochranf578b412015-03-29 23:11:57 +02006323 .gettime64 = tg3_ptp_gettime,
6324 .settime64 = tg3_ptp_settime,
Matt Carlson7d41e492012-12-03 19:36:58 +00006325 .enable = tg3_ptp_enable,
6326};
6327
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006328static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6329 struct skb_shared_hwtstamps *timestamp)
6330{
6331 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6332 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6333 tp->ptp_adjust);
6334}
6335
Matt Carlsonbe947302012-12-03 19:36:57 +00006336/* tp->lock must be held */
6337static void tg3_ptp_init(struct tg3 *tp)
6338{
6339 if (!tg3_flag(tp, PTP_CAPABLE))
6340 return;
6341
6342 /* Initialize the hardware clock to the system time. */
6343 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6344 tp->ptp_adjust = 0;
Matt Carlson7d41e492012-12-03 19:36:58 +00006345 tp->ptp_info = tg3_ptp_caps;
Matt Carlsonbe947302012-12-03 19:36:57 +00006346}
6347
6348/* tp->lock must be held */
6349static void tg3_ptp_resume(struct tg3 *tp)
6350{
6351 if (!tg3_flag(tp, PTP_CAPABLE))
6352 return;
6353
6354 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6355 tp->ptp_adjust = 0;
6356}
6357
6358static void tg3_ptp_fini(struct tg3 *tp)
6359{
6360 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6361 return;
6362
Matt Carlson7d41e492012-12-03 19:36:58 +00006363 ptp_clock_unregister(tp->ptp_clock);
Matt Carlsonbe947302012-12-03 19:36:57 +00006364 tp->ptp_clock = NULL;
6365 tp->ptp_adjust = 0;
6366}
6367
Matt Carlson66cfd1b2010-09-30 10:34:30 +00006368static inline int tg3_irq_sync(struct tg3 *tp)
6369{
6370 return tp->irq_sync;
6371}
6372
Matt Carlson97bd8e42011-04-13 11:05:04 +00006373static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6374{
6375 int i;
6376
6377 dst = (u32 *)((u8 *)dst + off);
6378 for (i = 0; i < len; i += sizeof(u32))
6379 *dst++ = tr32(off + i);
6380}
6381
6382static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6383{
6384 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6385 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6386 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6387 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6388 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6389 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6390 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6391 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6392 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6393 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6394 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6395 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6396 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6397 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6398 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6399 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6400 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6401 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6402 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6403
Joe Perches63c3a662011-04-26 08:12:10 +00006404 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00006405 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6406
6407 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6408 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6409 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6410 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6411 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6412 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6413 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6414 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6415
Joe Perches63c3a662011-04-26 08:12:10 +00006416 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00006417 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6418 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6419 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6420 }
6421
6422 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6423 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6424 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6425 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6426 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6427
Joe Perches63c3a662011-04-26 08:12:10 +00006428 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00006429 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6430}
6431
6432static void tg3_dump_state(struct tg3 *tp)
6433{
6434 int i;
6435 u32 *regs;
6436
6437 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
Joe Perchesb2adaca2013-02-03 17:43:58 +00006438 if (!regs)
Matt Carlson97bd8e42011-04-13 11:05:04 +00006439 return;
Matt Carlson97bd8e42011-04-13 11:05:04 +00006440
Joe Perches63c3a662011-04-26 08:12:10 +00006441 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00006442 /* Read up to but not including private PCI registers */
6443 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6444 regs[i / sizeof(u32)] = tr32(i);
6445 } else
6446 tg3_dump_legacy_regs(tp, regs);
6447
6448 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6449 if (!regs[i + 0] && !regs[i + 1] &&
6450 !regs[i + 2] && !regs[i + 3])
6451 continue;
6452
6453 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6454 i * 4,
6455 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6456 }
6457
6458 kfree(regs);
6459
6460 for (i = 0; i < tp->irq_cnt; i++) {
6461 struct tg3_napi *tnapi = &tp->napi[i];
6462
6463 /* SW status block */
6464 netdev_err(tp->dev,
6465 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6466 i,
6467 tnapi->hw_status->status,
6468 tnapi->hw_status->status_tag,
6469 tnapi->hw_status->rx_jumbo_consumer,
6470 tnapi->hw_status->rx_consumer,
6471 tnapi->hw_status->rx_mini_consumer,
6472 tnapi->hw_status->idx[0].rx_producer,
6473 tnapi->hw_status->idx[0].tx_consumer);
6474
6475 netdev_err(tp->dev,
6476 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6477 i,
6478 tnapi->last_tag, tnapi->last_irq_tag,
6479 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6480 tnapi->rx_rcb_ptr,
6481 tnapi->prodring.rx_std_prod_idx,
6482 tnapi->prodring.rx_std_cons_idx,
6483 tnapi->prodring.rx_jmb_prod_idx,
6484 tnapi->prodring.rx_jmb_cons_idx);
6485 }
6486}
6487
Michael Chandf3e6542006-05-26 17:48:07 -07006488/* This is called whenever we suspect that the system chipset is re-
6489 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6490 * is bogus tx completions. We try to recover by setting the
6491 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6492 * in the workqueue.
6493 */
6494static void tg3_tx_recover(struct tg3 *tp)
6495{
Joe Perches63c3a662011-04-26 08:12:10 +00006496 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07006497 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6498
Matt Carlson5129c3a2010-04-05 10:19:23 +00006499 netdev_warn(tp->dev,
6500 "The system may be re-ordering memory-mapped I/O "
6501 "cycles to the network device, attempting to recover. "
6502 "Please report the problem to the driver maintainer "
6503 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07006504
Joe Perches63c3a662011-04-26 08:12:10 +00006505 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07006506}
6507
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006508static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07006509{
Matt Carlsonf65aac12010-08-02 11:26:03 +00006510 /* Tell compiler to fetch tx indices from memory. */
6511 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006512 return tnapi->tx_pending -
6513 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07006514}
6515
Linus Torvalds1da177e2005-04-16 15:20:36 -07006516/* Tigon3 never reports partial packet sends. So we do not
6517 * need special logic to handle SKBs that have not had all
6518 * of their frags sent yet, like SunGEM does.
6519 */
Matt Carlson17375d22009-08-28 14:02:18 +00006520static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006521{
Matt Carlson17375d22009-08-28 14:02:18 +00006522 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00006523 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006524 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006525 struct netdev_queue *txq;
6526 int index = tnapi - tp->napi;
Tom Herbert298376d2011-11-28 16:33:30 +00006527 unsigned int pkts_compl = 0, bytes_compl = 0;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006528
Joe Perches63c3a662011-04-26 08:12:10 +00006529 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006530 index--;
6531
6532 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006533
6534 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00006535 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006536 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07006537 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006538
Michael Chandf3e6542006-05-26 17:48:07 -07006539 if (unlikely(skb == NULL)) {
6540 tg3_tx_recover(tp);
6541 return;
6542 }
6543
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006544 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6545 struct skb_shared_hwtstamps timestamp;
6546 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6547 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6548
6549 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6550
6551 skb_tstamp_tx(skb, &timestamp);
6552 }
6553
Alexander Duyckf4188d82009-12-02 16:48:38 +00006554 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006555 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006556 skb_headlen(skb),
6557 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006558
6559 ri->skb = NULL;
6560
Matt Carlsone01ee142011-07-27 14:20:50 +00006561 while (ri->fragmented) {
6562 ri->fragmented = false;
6563 sw_idx = NEXT_TX(sw_idx);
6564 ri = &tnapi->tx_buffers[sw_idx];
6565 }
6566
Linus Torvalds1da177e2005-04-16 15:20:36 -07006567 sw_idx = NEXT_TX(sw_idx);
6568
6569 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006570 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07006571 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6572 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006573
6574 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006575 dma_unmap_addr(ri, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006576 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006577 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006578
6579 while (ri->fragmented) {
6580 ri->fragmented = false;
6581 sw_idx = NEXT_TX(sw_idx);
6582 ri = &tnapi->tx_buffers[sw_idx];
6583 }
6584
Linus Torvalds1da177e2005-04-16 15:20:36 -07006585 sw_idx = NEXT_TX(sw_idx);
6586 }
6587
Tom Herbert298376d2011-11-28 16:33:30 +00006588 pkts_compl++;
6589 bytes_compl += skb->len;
6590
Eric W. Biederman497a27b2014-03-11 14:18:14 -07006591 dev_kfree_skb_any(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07006592
6593 if (unlikely(tx_bug)) {
6594 tg3_tx_recover(tp);
6595 return;
6596 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006597 }
6598
Tom Herbert5cb917b2012-03-05 19:53:50 +00006599 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
Tom Herbert298376d2011-11-28 16:33:30 +00006600
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006601 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006602
Michael Chan1b2a7202006-08-07 21:46:02 -07006603 /* Need to make the tx_cons update visible to tg3_start_xmit()
6604 * before checking for netif_queue_stopped(). Without the
6605 * memory barrier, there is a small possibility that tg3_start_xmit()
6606 * will miss it and cause the queue to be stopped forever.
6607 */
6608 smp_mb();
6609
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006610 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006611 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006612 __netif_tx_lock(txq, smp_processor_id());
6613 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006614 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00006615 netif_tx_wake_queue(txq);
6616 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006617 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006618}
6619
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006620static void tg3_frag_free(bool is_frag, void *data)
6621{
6622 if (is_frag)
6623 put_page(virt_to_head_page(data));
6624 else
6625 kfree(data);
6626}
6627
Eric Dumazet9205fd92011-11-18 06:47:01 +00006628static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006629{
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006630 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6631 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6632
Eric Dumazet9205fd92011-11-18 06:47:01 +00006633 if (!ri->data)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006634 return;
6635
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006636 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006637 map_sz, PCI_DMA_FROMDEVICE);
Eric Dumazeta1e8b3072012-05-18 21:33:39 +00006638 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006639 ri->data = NULL;
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006640}
6641
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006642
Linus Torvalds1da177e2005-04-16 15:20:36 -07006643/* Returns size of skb allocated or < 0 on error.
6644 *
6645 * We only need to fill in the address because the other members
6646 * of the RX descriptor are invariant, see tg3_init_rings.
6647 *
6648 * Note the purposeful assymetry of cpu vs. chip accesses. For
6649 * posting buffers we only dirty the first cache line of the RX
6650 * descriptor (containing the address). Whereas for the RX status
6651 * buffers the cpu only reads the last cacheline of the RX descriptor
6652 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6653 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00006654static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006655 u32 opaque_key, u32 dest_idx_unmasked,
6656 unsigned int *frag_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006657{
6658 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00006659 struct ring_info *map;
Eric Dumazet9205fd92011-11-18 06:47:01 +00006660 u8 *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006661 dma_addr_t mapping;
Eric Dumazet9205fd92011-11-18 06:47:01 +00006662 int skb_size, data_size, dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006663
Linus Torvalds1da177e2005-04-16 15:20:36 -07006664 switch (opaque_key) {
6665 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00006666 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00006667 desc = &tpr->rx_std[dest_idx];
6668 map = &tpr->rx_std_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00006669 data_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006670 break;
6671
6672 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00006673 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00006674 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00006675 map = &tpr->rx_jmb_buffers[dest_idx];
Eric Dumazet9205fd92011-11-18 06:47:01 +00006676 data_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006677 break;
6678
6679 default:
6680 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682
6683 /* Do not overwrite any of the map or rp information
6684 * until we are sure we can commit to a new buffer.
6685 *
6686 * Callers depend upon this behavior and assume that
6687 * we leave everything unchanged if we fail.
6688 */
Eric Dumazet9205fd92011-11-18 06:47:01 +00006689 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6690 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Eric Dumazeta1e8b3072012-05-18 21:33:39 +00006691 if (skb_size <= PAGE_SIZE) {
6692 data = netdev_alloc_frag(skb_size);
6693 *frag_size = skb_size;
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006694 } else {
6695 data = kmalloc(skb_size, GFP_ATOMIC);
6696 *frag_size = 0;
6697 }
Eric Dumazet9205fd92011-11-18 06:47:01 +00006698 if (!data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699 return -ENOMEM;
6700
Eric Dumazet9205fd92011-11-18 06:47:01 +00006701 mapping = pci_map_single(tp->pdev,
6702 data + TG3_RX_OFFSET(tp),
6703 data_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704 PCI_DMA_FROMDEVICE);
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006705 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
Eric Dumazeta1e8b3072012-05-18 21:33:39 +00006706 tg3_frag_free(skb_size <= PAGE_SIZE, data);
Matt Carlsona21771d2009-11-02 14:25:31 +00006707 return -EIO;
6708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006709
Eric Dumazet9205fd92011-11-18 06:47:01 +00006710 map->data = data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006711 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006712
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713 desc->addr_hi = ((u64)mapping >> 32);
6714 desc->addr_lo = ((u64)mapping & 0xffffffff);
6715
Eric Dumazet9205fd92011-11-18 06:47:01 +00006716 return data_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006717}
6718
6719/* We only need to move over in the address because the other
6720 * members of the RX descriptor are invariant. See notes above
Eric Dumazet9205fd92011-11-18 06:47:01 +00006721 * tg3_alloc_rx_data for full details.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006722 */
Matt Carlsona3896162009-11-13 13:03:44 +00006723static void tg3_recycle_rx(struct tg3_napi *tnapi,
6724 struct tg3_rx_prodring_set *dpr,
6725 u32 opaque_key, int src_idx,
6726 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727{
Matt Carlson17375d22009-08-28 14:02:18 +00006728 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006729 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6730 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00006731 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006732 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006733
6734 switch (opaque_key) {
6735 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00006736 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00006737 dest_desc = &dpr->rx_std[dest_idx];
6738 dest_map = &dpr->rx_std_buffers[dest_idx];
6739 src_desc = &spr->rx_std[src_idx];
6740 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741 break;
6742
6743 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00006744 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00006745 dest_desc = &dpr->rx_jmb[dest_idx].std;
6746 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6747 src_desc = &spr->rx_jmb[src_idx].std;
6748 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006749 break;
6750
6751 default:
6752 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006754
Eric Dumazet9205fd92011-11-18 06:47:01 +00006755 dest_map->data = src_map->data;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006756 dma_unmap_addr_set(dest_map, mapping,
6757 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006758 dest_desc->addr_hi = src_desc->addr_hi;
6759 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00006760
6761 /* Ensure that the update to the skb happens after the physical
6762 * addresses have been transferred to the new BD location.
6763 */
6764 smp_wmb();
6765
Eric Dumazet9205fd92011-11-18 06:47:01 +00006766 src_map->data = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006767}
6768
Linus Torvalds1da177e2005-04-16 15:20:36 -07006769/* The RX ring scheme is composed of multiple rings which post fresh
6770 * buffers to the chip, and one special ring the chip uses to report
6771 * status back to the host.
6772 *
6773 * The special ring reports the status of received packets to the
6774 * host. The chip does not write into the original descriptor the
6775 * RX buffer was obtained from. The chip simply takes the original
6776 * descriptor as provided by the host, updates the status and length
6777 * field, then writes this into the next status ring entry.
6778 *
6779 * Each ring the host uses to post buffers to the chip is described
6780 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6781 * it is first placed into the on-chip ram. When the packet's length
6782 * is known, it walks down the TG3_BDINFO entries to select the ring.
6783 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6784 * which is within the range of the new packet's length is chosen.
6785 *
6786 * The "separate ring for rx status" scheme may sound queer, but it makes
6787 * sense from a cache coherency perspective. If only the host writes
6788 * to the buffer post rings, and only the chip writes to the rx status
6789 * rings, then cache lines never move beyond shared-modified state.
6790 * If both the host and chip were to write into the same ring, cache line
6791 * eviction could occur since both entities want it in an exclusive state.
6792 */
Matt Carlson17375d22009-08-28 14:02:18 +00006793static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006794{
Matt Carlson17375d22009-08-28 14:02:18 +00006795 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07006796 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00006797 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00006798 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07006799 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006800 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00006801 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006802
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006803 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006804 /*
6805 * We need to order the read of hw_idx and the read of
6806 * the opaque cookie.
6807 */
6808 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006809 work_mask = 0;
6810 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00006811 std_prod_idx = tpr->rx_std_prod_idx;
6812 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006813 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00006814 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00006815 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006816 unsigned int len;
6817 struct sk_buff *skb;
6818 dma_addr_t dma_addr;
6819 u32 opaque_key, desc_idx, *post_ptr;
Eric Dumazet9205fd92011-11-18 06:47:01 +00006820 u8 *data;
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006821 u64 tstamp = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006822
6823 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6824 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6825 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00006826 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006827 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006828 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00006829 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07006830 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006831 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00006832 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006833 dma_addr = dma_unmap_addr(ri, mapping);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006834 data = ri->data;
Matt Carlson43619352009-11-13 13:03:47 +00006835 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00006836 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07006837 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006838
6839 work_mask |= opaque_key;
6840
Michael Chand7b95312014-02-28 15:05:10 -08006841 if (desc->err_vlan & RXD_ERR_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006842 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00006843 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006844 desc_idx, *post_ptr);
6845 drop_it_no_recycle:
6846 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00006847 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006848 goto next_pkt;
6849 }
6850
Eric Dumazet9205fd92011-11-18 06:47:01 +00006851 prefetch(data + TG3_RX_OFFSET(tp));
Matt Carlsonad829262008-11-21 17:16:16 -08006852 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6853 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006854
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006855 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6856 RXD_FLAG_PTPSTAT_PTPV1 ||
6857 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6858 RXD_FLAG_PTPSTAT_PTPV2) {
6859 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6860 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6861 }
6862
Matt Carlsond2757fc2010-04-12 06:58:27 +00006863 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006864 int skb_size;
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006865 unsigned int frag_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006866
Eric Dumazet9205fd92011-11-18 06:47:01 +00006867 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
Eric Dumazet8d4057a2012-04-27 00:34:49 +00006868 *post_ptr, &frag_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006869 if (skb_size < 0)
6870 goto drop_it;
6871
Matt Carlson287be122009-08-28 13:58:46 +00006872 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006873 PCI_DMA_FROMDEVICE);
6874
Eric Dumazet9205fd92011-11-18 06:47:01 +00006875 /* Ensure that the update to the data happens
Matt Carlson61e800c2010-02-17 15:16:54 +00006876 * after the usage of the old DMA mapping.
6877 */
6878 smp_wmb();
6879
Eric Dumazet9205fd92011-11-18 06:47:01 +00006880 ri->data = NULL;
Matt Carlson61e800c2010-02-17 15:16:54 +00006881
Ivan Vecera85aec732013-11-06 14:02:36 +01006882 skb = build_skb(data, frag_size);
6883 if (!skb) {
6884 tg3_frag_free(frag_size != 0, data);
6885 goto drop_it_no_recycle;
6886 }
6887 skb_reserve(skb, TG3_RX_OFFSET(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006888 } else {
Matt Carlsona3896162009-11-13 13:03:44 +00006889 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006890 desc_idx, *post_ptr);
6891
Eric Dumazet9205fd92011-11-18 06:47:01 +00006892 skb = netdev_alloc_skb(tp->dev,
6893 len + TG3_RAW_IP_ALIGN);
6894 if (skb == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006895 goto drop_it_no_recycle;
6896
Eric Dumazet9205fd92011-11-18 06:47:01 +00006897 skb_reserve(skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006898 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Eric Dumazet9205fd92011-11-18 06:47:01 +00006899 memcpy(skb->data,
6900 data + TG3_RX_OFFSET(tp),
6901 len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006902 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006903 }
6904
Eric Dumazet9205fd92011-11-18 06:47:01 +00006905 skb_put(skb, len);
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00006906 if (tstamp)
6907 tg3_hwclock_to_timestamp(tp, tstamp,
6908 skb_hwtstamps(skb));
6909
Michał Mirosławdc668912011-04-07 03:35:07 +00006910 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07006911 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6912 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6913 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6914 skb->ip_summed = CHECKSUM_UNNECESSARY;
6915 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006916 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006917
6918 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00006919
6920 if (len > (tp->dev->mtu + ETH_HLEN) &&
Vlad Yasevich7d3083e2014-09-30 19:39:36 -04006921 skb->protocol != htons(ETH_P_8021Q) &&
6922 skb->protocol != htons(ETH_P_8021AD)) {
Eric W. Biederman497a27b2014-03-11 14:18:14 -07006923 dev_kfree_skb_any(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00006924 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00006925 }
6926
Matt Carlson9dc7a112010-04-12 06:58:28 +00006927 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00006928 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00006929 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
Matt Carlsonbf933c82011-01-25 15:58:49 +00006930 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00006931
Matt Carlsonbf933c82011-01-25 15:58:49 +00006932 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006933
Linus Torvalds1da177e2005-04-16 15:20:36 -07006934 received++;
6935 budget--;
6936
6937next_pkt:
6938 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07006939
6940 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006941 tpr->rx_std_prod_idx = std_prod_idx &
6942 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00006943 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6944 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07006945 work_mask &= ~RXD_OPAQUE_RING_STD;
6946 rx_std_posted = 0;
6947 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006948next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07006949 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00006950 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07006951
6952 /* Refresh hw_idx to see if there is new work */
6953 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006954 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07006955 rmb();
6956 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006957 }
6958
6959 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00006960 tnapi->rx_rcb_ptr = sw_idx;
6961 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006962
6963 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00006964 if (!tg3_flag(tp, ENABLE_RSS)) {
Michael Chan6541b802012-03-04 14:48:14 +00006965 /* Sync BD data before updating mailbox */
6966 wmb();
6967
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006968 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006969 tpr->rx_std_prod_idx = std_prod_idx &
6970 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006971 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6972 tpr->rx_std_prod_idx);
6973 }
6974 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006975 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6976 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006977 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6978 tpr->rx_jmb_prod_idx);
6979 }
6980 mmiowb();
6981 } else if (work_mask) {
6982 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6983 * updated before the producer indices can be updated.
6984 */
6985 smp_wmb();
6986
Matt Carlson2c49a442010-09-30 10:34:35 +00006987 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6988 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006989
Michael Chan7ae52892012-03-21 15:38:33 +00006990 if (tnapi != &tp->napi[1]) {
6991 tp->rx_refill = true;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006992 napi_schedule(&tp->napi[1].napi);
Michael Chan7ae52892012-03-21 15:38:33 +00006993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006994 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006995
6996 return received;
6997}
6998
Matt Carlson35f2d7d2009-11-13 13:03:41 +00006999static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007000{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007001 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00007002 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007003 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
7004
Linus Torvalds1da177e2005-04-16 15:20:36 -07007005 if (sblk->status & SD_STATUS_LINK_CHG) {
7006 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007007 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07007008 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00007009 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07007010 tw32_f(MAC_STATUS,
7011 (MAC_STATUS_SYNC_CHANGED |
7012 MAC_STATUS_CFG_CHANGED |
7013 MAC_STATUS_MI_COMPLETION |
7014 MAC_STATUS_LNKSTATE_CHANGED));
7015 udelay(40);
7016 } else
Joe Perches953c96e2013-04-09 10:18:14 +00007017 tg3_setup_phy(tp, false);
David S. Millerf47c11e2005-06-24 20:18:35 -07007018 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007019 }
7020 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007021}
7022
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007023static int tg3_rx_prodring_xfer(struct tg3 *tp,
7024 struct tg3_rx_prodring_set *dpr,
7025 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007026{
7027 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007028 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007029
7030 while (1) {
7031 src_prod_idx = spr->rx_std_prod_idx;
7032
7033 /* Make sure updates to the rx_std_buffers[] entries and the
7034 * standard producer index are seen in the correct order.
7035 */
7036 smp_rmb();
7037
7038 if (spr->rx_std_cons_idx == src_prod_idx)
7039 break;
7040
7041 if (spr->rx_std_cons_idx < src_prod_idx)
7042 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
7043 else
Matt Carlson2c49a442010-09-30 10:34:35 +00007044 cpycnt = tp->rx_std_ring_mask + 1 -
7045 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007046
Matt Carlson2c49a442010-09-30 10:34:35 +00007047 cpycnt = min(cpycnt,
7048 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007049
7050 si = spr->rx_std_cons_idx;
7051 di = dpr->rx_std_prod_idx;
7052
Matt Carlsone92967b2010-02-12 14:47:06 +00007053 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007054 if (dpr->rx_std_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00007055 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007056 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00007057 break;
7058 }
7059 }
7060
7061 if (!cpycnt)
7062 break;
7063
7064 /* Ensure that updates to the rx_std_buffers ring and the
7065 * shadowed hardware producer ring from tg3_recycle_skb() are
7066 * ordered correctly WRT the skb check above.
7067 */
7068 smp_rmb();
7069
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007070 memcpy(&dpr->rx_std_buffers[di],
7071 &spr->rx_std_buffers[si],
7072 cpycnt * sizeof(struct ring_info));
7073
7074 for (i = 0; i < cpycnt; i++, di++, si++) {
7075 struct tg3_rx_buffer_desc *sbd, *dbd;
7076 sbd = &spr->rx_std[si];
7077 dbd = &dpr->rx_std[di];
7078 dbd->addr_hi = sbd->addr_hi;
7079 dbd->addr_lo = sbd->addr_lo;
7080 }
7081
Matt Carlson2c49a442010-09-30 10:34:35 +00007082 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
7083 tp->rx_std_ring_mask;
7084 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
7085 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007086 }
7087
7088 while (1) {
7089 src_prod_idx = spr->rx_jmb_prod_idx;
7090
7091 /* Make sure updates to the rx_jmb_buffers[] entries and
7092 * the jumbo producer index are seen in the correct order.
7093 */
7094 smp_rmb();
7095
7096 if (spr->rx_jmb_cons_idx == src_prod_idx)
7097 break;
7098
7099 if (spr->rx_jmb_cons_idx < src_prod_idx)
7100 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
7101 else
Matt Carlson2c49a442010-09-30 10:34:35 +00007102 cpycnt = tp->rx_jmb_ring_mask + 1 -
7103 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007104
7105 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00007106 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007107
7108 si = spr->rx_jmb_cons_idx;
7109 di = dpr->rx_jmb_prod_idx;
7110
Matt Carlsone92967b2010-02-12 14:47:06 +00007111 for (i = di; i < di + cpycnt; i++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00007112 if (dpr->rx_jmb_buffers[i].data) {
Matt Carlsone92967b2010-02-12 14:47:06 +00007113 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007114 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00007115 break;
7116 }
7117 }
7118
7119 if (!cpycnt)
7120 break;
7121
7122 /* Ensure that updates to the rx_jmb_buffers ring and the
7123 * shadowed hardware producer ring from tg3_recycle_skb() are
7124 * ordered correctly WRT the skb check above.
7125 */
7126 smp_rmb();
7127
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007128 memcpy(&dpr->rx_jmb_buffers[di],
7129 &spr->rx_jmb_buffers[si],
7130 cpycnt * sizeof(struct ring_info));
7131
7132 for (i = 0; i < cpycnt; i++, di++, si++) {
7133 struct tg3_rx_buffer_desc *sbd, *dbd;
7134 sbd = &spr->rx_jmb[si].std;
7135 dbd = &dpr->rx_jmb[di].std;
7136 dbd->addr_hi = sbd->addr_hi;
7137 dbd->addr_lo = sbd->addr_lo;
7138 }
7139
Matt Carlson2c49a442010-09-30 10:34:35 +00007140 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7141 tp->rx_jmb_ring_mask;
7142 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7143 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007144 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007145
7146 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007147}
7148
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007149static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7150{
7151 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007152
7153 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00007154 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00007155 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00007156 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07007157 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007158 }
7159
Matt Carlsonf891ea12012-04-24 13:37:01 +00007160 if (!tnapi->rx_rcb_prod_idx)
7161 return work_done;
7162
Linus Torvalds1da177e2005-04-16 15:20:36 -07007163 /* run RX thread, within the bounds set by NAPI.
7164 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007165 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07007166 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00007167 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00007168 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007169
Joe Perches63c3a662011-04-26 08:12:10 +00007170 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00007171 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007172 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00007173 u32 std_prod_idx = dpr->rx_std_prod_idx;
7174 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007175
Michael Chan7ae52892012-03-21 15:38:33 +00007176 tp->rx_refill = false;
Michael Chan91024262012-09-28 07:12:38 +00007177 for (i = 1; i <= tp->rxq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007178 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00007179 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007180
7181 wmb();
7182
Matt Carlsone4af1af2010-02-12 14:47:05 +00007183 if (std_prod_idx != dpr->rx_std_prod_idx)
7184 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7185 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007186
Matt Carlsone4af1af2010-02-12 14:47:05 +00007187 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7188 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7189 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007190
7191 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00007192
7193 if (err)
7194 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00007195 }
7196
David S. Miller6f535762007-10-11 18:08:29 -07007197 return work_done;
7198}
David S. Millerf7383c22005-05-18 22:50:53 -07007199
Matt Carlsondb219972011-11-04 09:15:03 +00007200static inline void tg3_reset_task_schedule(struct tg3 *tp)
7201{
7202 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7203 schedule_work(&tp->reset_task);
7204}
7205
7206static inline void tg3_reset_task_cancel(struct tg3 *tp)
7207{
7208 cancel_work_sync(&tp->reset_task);
7209 tg3_flag_clear(tp, RESET_TASK_PENDING);
Matt Carlsonc7101352012-02-22 12:35:20 +00007210 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Matt Carlsondb219972011-11-04 09:15:03 +00007211}
7212
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007213static int tg3_poll_msix(struct napi_struct *napi, int budget)
7214{
7215 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7216 struct tg3 *tp = tnapi->tp;
7217 int work_done = 0;
7218 struct tg3_hw_status *sblk = tnapi->hw_status;
7219
7220 while (1) {
7221 work_done = tg3_poll_work(tnapi, work_done, budget);
7222
Joe Perches63c3a662011-04-26 08:12:10 +00007223 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007224 goto tx_recovery;
7225
7226 if (unlikely(work_done >= budget))
7227 break;
7228
Matt Carlsonc6cdf432010-04-05 10:19:26 +00007229 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007230 * to tell the hw how much work has been processed,
7231 * so we must read it before checking for more work.
7232 */
7233 tnapi->last_tag = sblk->status_tag;
7234 tnapi->last_irq_tag = tnapi->last_tag;
7235 rmb();
7236
7237 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00007238 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7239 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Michael Chan7ae52892012-03-21 15:38:33 +00007240
7241 /* This test here is not race free, but will reduce
7242 * the number of interrupts by looping again.
7243 */
7244 if (tnapi == &tp->napi[1] && tp->rx_refill)
7245 continue;
7246
Eric Dumazet24d2e4a2015-03-05 10:41:34 -08007247 napi_complete_done(napi, work_done);
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007248 /* Reenable interrupts. */
7249 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Michael Chan7ae52892012-03-21 15:38:33 +00007250
7251 /* This test here is synchronized by napi_schedule()
7252 * and napi_complete() to close the race condition.
7253 */
7254 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7255 tw32(HOSTCC_MODE, tp->coalesce_mode |
7256 HOSTCC_MODE_ENABLE |
7257 tnapi->coal_now);
7258 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007259 mmiowb();
7260 break;
7261 }
7262 }
7263
7264 return work_done;
7265
7266tx_recovery:
7267 /* work_done is guaranteed to be less than budget. */
7268 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00007269 tg3_reset_task_schedule(tp);
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007270 return work_done;
7271}
7272
Matt Carlsone64de4e2011-04-13 11:05:05 +00007273static void tg3_process_error(struct tg3 *tp)
7274{
7275 u32 val;
7276 bool real_error = false;
7277
Joe Perches63c3a662011-04-26 08:12:10 +00007278 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00007279 return;
7280
7281 /* Check Flow Attention register */
7282 val = tr32(HOSTCC_FLOW_ATTN);
7283 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7284 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7285 real_error = true;
7286 }
7287
7288 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7289 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7290 real_error = true;
7291 }
7292
7293 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7294 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7295 real_error = true;
7296 }
7297
7298 if (!real_error)
7299 return;
7300
7301 tg3_dump_state(tp);
7302
Joe Perches63c3a662011-04-26 08:12:10 +00007303 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsondb219972011-11-04 09:15:03 +00007304 tg3_reset_task_schedule(tp);
Matt Carlsone64de4e2011-04-13 11:05:05 +00007305}
7306
David S. Miller6f535762007-10-11 18:08:29 -07007307static int tg3_poll(struct napi_struct *napi, int budget)
7308{
Matt Carlson8ef04422009-08-28 14:01:37 +00007309 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7310 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07007311 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00007312 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07007313
7314 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00007315 if (sblk->status & SD_STATUS_ERROR)
7316 tg3_process_error(tp);
7317
Matt Carlson35f2d7d2009-11-13 13:03:41 +00007318 tg3_poll_link(tp);
7319
Matt Carlson17375d22009-08-28 14:02:18 +00007320 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07007321
Joe Perches63c3a662011-04-26 08:12:10 +00007322 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07007323 goto tx_recovery;
7324
7325 if (unlikely(work_done >= budget))
7326 break;
7327
Joe Perches63c3a662011-04-26 08:12:10 +00007328 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00007329 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07007330 * to tell the hw how much work has been processed,
7331 * so we must read it before checking for more work.
7332 */
Matt Carlson898a56f2009-08-28 14:02:40 +00007333 tnapi->last_tag = sblk->status_tag;
7334 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07007335 rmb();
7336 } else
7337 sblk->status &= ~SD_STATUS_UPDATED;
7338
Matt Carlson17375d22009-08-28 14:02:18 +00007339 if (likely(!tg3_has_work(tnapi))) {
Eric Dumazet24d2e4a2015-03-05 10:41:34 -08007340 napi_complete_done(napi, work_done);
Matt Carlson17375d22009-08-28 14:02:18 +00007341 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07007342 break;
7343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007344 }
7345
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007346 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07007347
7348tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07007349 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08007350 napi_complete(napi);
Matt Carlsondb219972011-11-04 09:15:03 +00007351 tg3_reset_task_schedule(tp);
Michael Chan4fd7ab52007-10-12 01:39:50 -07007352 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007353}
7354
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007355static void tg3_napi_disable(struct tg3 *tp)
7356{
7357 int i;
7358
7359 for (i = tp->irq_cnt - 1; i >= 0; i--)
7360 napi_disable(&tp->napi[i].napi);
7361}
7362
7363static void tg3_napi_enable(struct tg3 *tp)
7364{
7365 int i;
7366
7367 for (i = 0; i < tp->irq_cnt; i++)
7368 napi_enable(&tp->napi[i].napi);
7369}
7370
7371static void tg3_napi_init(struct tg3 *tp)
7372{
7373 int i;
7374
7375 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7376 for (i = 1; i < tp->irq_cnt; i++)
7377 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7378}
7379
7380static void tg3_napi_fini(struct tg3 *tp)
7381{
7382 int i;
7383
7384 for (i = 0; i < tp->irq_cnt; i++)
7385 netif_napi_del(&tp->napi[i].napi);
7386}
7387
7388static inline void tg3_netif_stop(struct tg3 *tp)
7389{
7390 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7391 tg3_napi_disable(tp);
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00007392 netif_carrier_off(tp->dev);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007393 netif_tx_disable(tp->dev);
7394}
7395
Nithin Nayak Sujir35763062012-12-03 19:36:56 +00007396/* tp->lock must be held */
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007397static inline void tg3_netif_start(struct tg3 *tp)
7398{
Matt Carlsonbe947302012-12-03 19:36:57 +00007399 tg3_ptp_resume(tp);
7400
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007401 /* NOTE: unconditional netif_tx_wake_all_queues is only
7402 * appropriate so long as all callers are assured to
7403 * have free tx slots (such as after tg3_init_hw)
7404 */
7405 netif_tx_wake_all_queues(tp->dev);
7406
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00007407 if (tp->link_up)
7408 netif_carrier_on(tp->dev);
7409
Matt Carlson66cfd1b2010-09-30 10:34:30 +00007410 tg3_napi_enable(tp);
7411 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7412 tg3_enable_ints(tp);
7413}
7414
David S. Millerf47c11e2005-06-24 20:18:35 -07007415static void tg3_irq_quiesce(struct tg3 *tp)
Prashant Sreedharan932f19d2015-01-14 11:34:44 -08007416 __releases(tp->lock)
7417 __acquires(tp->lock)
David S. Millerf47c11e2005-06-24 20:18:35 -07007418{
Matt Carlson4f125f42009-09-01 12:55:02 +00007419 int i;
7420
David S. Millerf47c11e2005-06-24 20:18:35 -07007421 BUG_ON(tp->irq_sync);
7422
7423 tp->irq_sync = 1;
7424 smp_mb();
7425
Prashant Sreedharan932f19d2015-01-14 11:34:44 -08007426 spin_unlock_bh(&tp->lock);
7427
Matt Carlson4f125f42009-09-01 12:55:02 +00007428 for (i = 0; i < tp->irq_cnt; i++)
7429 synchronize_irq(tp->napi[i].irq_vec);
Prashant Sreedharan932f19d2015-01-14 11:34:44 -08007430
7431 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07007432}
7433
David S. Millerf47c11e2005-06-24 20:18:35 -07007434/* Fully shutdown all tg3 driver activity elsewhere in the system.
7435 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7436 * with as well. Most of the time, this is not necessary except when
7437 * shutting down the device.
7438 */
7439static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7440{
Michael Chan46966542007-07-11 19:47:19 -07007441 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07007442 if (irq_sync)
7443 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07007444}
7445
7446static inline void tg3_full_unlock(struct tg3 *tp)
7447{
David S. Millerf47c11e2005-06-24 20:18:35 -07007448 spin_unlock_bh(&tp->lock);
7449}
7450
Michael Chanfcfa0a32006-03-20 22:28:41 -08007451/* One-shot MSI handler - Chip automatically disables interrupt
7452 * after sending MSI so driver doesn't have to do it.
7453 */
David Howells7d12e782006-10-05 14:55:46 +01007454static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08007455{
Matt Carlson09943a12009-08-28 14:01:57 +00007456 struct tg3_napi *tnapi = dev_id;
7457 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007458
Matt Carlson898a56f2009-08-28 14:02:40 +00007459 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007460 if (tnapi->rx_rcb)
7461 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08007462
7463 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00007464 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08007465
7466 return IRQ_HANDLED;
7467}
7468
Michael Chan88b06bc22005-04-21 17:13:25 -07007469/* MSI ISR - No need to check for interrupt sharing and no need to
7470 * flush status block and interrupt mailbox. PCI ordering rules
7471 * guarantee that MSI will arrive after the status block.
7472 */
David Howells7d12e782006-10-05 14:55:46 +01007473static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07007474{
Matt Carlson09943a12009-08-28 14:01:57 +00007475 struct tg3_napi *tnapi = dev_id;
7476 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07007477
Matt Carlson898a56f2009-08-28 14:02:40 +00007478 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00007479 if (tnapi->rx_rcb)
7480 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07007481 /*
David S. Millerfac9b832005-05-18 22:46:34 -07007482 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07007483 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07007484 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07007485 * NIC to stop sending us irqs, engaging "in-intr-handler"
7486 * event coalescing.
7487 */
Matt Carlson5b39de92011-08-31 11:44:50 +00007488 tw32_mailbox(tnapi->int_mbox, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07007489 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00007490 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07007491
Michael Chan88b06bc22005-04-21 17:13:25 -07007492 return IRQ_RETVAL(1);
7493}
7494
David Howells7d12e782006-10-05 14:55:46 +01007495static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007496{
Matt Carlson09943a12009-08-28 14:01:57 +00007497 struct tg3_napi *tnapi = dev_id;
7498 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00007499 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007500 unsigned int handled = 1;
7501
Linus Torvalds1da177e2005-04-16 15:20:36 -07007502 /* In INTx mode, it is possible for the interrupt to arrive at
7503 * the CPU before the status block posted prior to the interrupt.
7504 * Reading the PCI State register will confirm whether the
7505 * interrupt is ours and will flush the status block.
7506 */
Michael Chand18edcb2007-03-24 20:57:11 -07007507 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00007508 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07007509 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7510 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07007511 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07007512 }
Michael Chand18edcb2007-03-24 20:57:11 -07007513 }
7514
7515 /*
7516 * Writing any value to intr-mbox-0 clears PCI INTA# and
7517 * chip-internal interrupt pending events.
7518 * Writing non-zero to intr-mbox-0 additional tells the
7519 * NIC to stop sending us irqs, engaging "in-intr-handler"
7520 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07007521 *
7522 * Flush the mailbox to de-assert the IRQ immediately to prevent
7523 * spurious interrupts. The flush impacts performance but
7524 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07007525 */
Michael Chanc04cb342007-05-07 00:26:15 -07007526 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07007527 if (tg3_irq_sync(tp))
7528 goto out;
7529 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00007530 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00007531 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00007532 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07007533 } else {
7534 /* No work, shared interrupt perhaps? re-enable
7535 * interrupts, and flush that PCI write
7536 */
7537 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7538 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07007539 }
David S. Millerf47c11e2005-06-24 20:18:35 -07007540out:
David S. Millerfac9b832005-05-18 22:46:34 -07007541 return IRQ_RETVAL(handled);
7542}
7543
David Howells7d12e782006-10-05 14:55:46 +01007544static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07007545{
Matt Carlson09943a12009-08-28 14:01:57 +00007546 struct tg3_napi *tnapi = dev_id;
7547 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00007548 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07007549 unsigned int handled = 1;
7550
David S. Millerfac9b832005-05-18 22:46:34 -07007551 /* In INTx mode, it is possible for the interrupt to arrive at
7552 * the CPU before the status block posted prior to the interrupt.
7553 * Reading the PCI State register will confirm whether the
7554 * interrupt is ours and will flush the status block.
7555 */
Matt Carlson898a56f2009-08-28 14:02:40 +00007556 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00007557 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07007558 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7559 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07007560 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007561 }
Michael Chand18edcb2007-03-24 20:57:11 -07007562 }
7563
7564 /*
7565 * writing any value to intr-mbox-0 clears PCI INTA# and
7566 * chip-internal interrupt pending events.
7567 * writing non-zero to intr-mbox-0 additional tells the
7568 * NIC to stop sending us irqs, engaging "in-intr-handler"
7569 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07007570 *
7571 * Flush the mailbox to de-assert the IRQ immediately to prevent
7572 * spurious interrupts. The flush impacts performance but
7573 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07007574 */
Michael Chanc04cb342007-05-07 00:26:15 -07007575 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00007576
7577 /*
7578 * In a shared interrupt configuration, sometimes other devices'
7579 * interrupts will scream. We record the current status tag here
7580 * so that the above check can report that the screaming interrupts
7581 * are unhandled. Eventually they will be silenced.
7582 */
Matt Carlson898a56f2009-08-28 14:02:40 +00007583 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00007584
Michael Chand18edcb2007-03-24 20:57:11 -07007585 if (tg3_irq_sync(tp))
7586 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00007587
Matt Carlson72334482009-08-28 14:03:01 +00007588 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00007589
Matt Carlson09943a12009-08-28 14:01:57 +00007590 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00007591
David S. Millerf47c11e2005-06-24 20:18:35 -07007592out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007593 return IRQ_RETVAL(handled);
7594}
7595
Michael Chan79381092005-04-21 17:13:59 -07007596/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01007597static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07007598{
Matt Carlson09943a12009-08-28 14:01:57 +00007599 struct tg3_napi *tnapi = dev_id;
7600 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00007601 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07007602
Michael Chanf9804dd2005-09-27 12:13:10 -07007603 if ((sblk->status & SD_STATUS_UPDATED) ||
7604 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07007605 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07007606 return IRQ_RETVAL(1);
7607 }
7608 return IRQ_RETVAL(0);
7609}
7610
Linus Torvalds1da177e2005-04-16 15:20:36 -07007611#ifdef CONFIG_NET_POLL_CONTROLLER
7612static void tg3_poll_controller(struct net_device *dev)
7613{
Matt Carlson4f125f42009-09-01 12:55:02 +00007614 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07007615 struct tg3 *tp = netdev_priv(dev);
7616
Nithin Nayak Sujir9c13cb82013-01-14 17:10:59 +00007617 if (tg3_irq_sync(tp))
7618 return;
7619
Matt Carlson4f125f42009-09-01 12:55:02 +00007620 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00007621 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007622}
7623#endif
7624
Linus Torvalds1da177e2005-04-16 15:20:36 -07007625static void tg3_tx_timeout(struct net_device *dev)
7626{
7627 struct tg3 *tp = netdev_priv(dev);
7628
Michael Chanb0408752007-02-13 12:18:30 -08007629 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00007630 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00007631 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08007632 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007633
Matt Carlsondb219972011-11-04 09:15:03 +00007634 tg3_reset_task_schedule(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007635}
7636
Michael Chanc58ec932005-09-17 00:46:27 -07007637/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7638static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7639{
7640 u32 base = (u32) mapping & 0xffffffff;
7641
Nithin Sujir37567912013-12-19 17:44:11 -08007642 return base + len + 8 < base;
Michael Chanc58ec932005-09-17 00:46:27 -07007643}
7644
Michael Chan0f0d1512013-05-13 11:04:16 +00007645/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7646 * of any 4GB boundaries: 4G, 8G, etc
7647 */
7648static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7649 u32 len, u32 mss)
7650{
7651 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7652 u32 base = (u32) mapping & 0xffffffff;
7653
7654 return ((base + len + (mss & 0x3fff)) < base);
7655 }
7656 return 0;
7657}
7658
Michael Chan72f2afb2006-03-06 19:28:35 -08007659/* Test for DMA addresses > 40-bit */
7660static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7661 int len)
7662{
7663#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00007664 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00007665 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08007666 return 0;
7667#else
7668 return 0;
7669#endif
7670}
7671
Matt Carlsond1a3b732011-07-27 14:20:51 +00007672static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
Matt Carlson92cd3a12011-07-27 14:20:47 +00007673 dma_addr_t mapping, u32 len, u32 flags,
7674 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00007675{
Matt Carlson92cd3a12011-07-27 14:20:47 +00007676 txbd->addr_hi = ((u64) mapping >> 32);
7677 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7678 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7679 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00007680}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007681
Matt Carlson84b67b22011-07-27 14:20:52 +00007682static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
Matt Carlsond1a3b732011-07-27 14:20:51 +00007683 dma_addr_t map, u32 len, u32 flags,
7684 u32 mss, u32 vlan)
7685{
7686 struct tg3 *tp = tnapi->tp;
7687 bool hwbug = false;
7688
7689 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
Rusty Russell3db1cd52011-12-19 13:56:45 +00007690 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00007691
7692 if (tg3_4g_overflow_test(map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00007693 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00007694
Michael Chan0f0d1512013-05-13 11:04:16 +00007695 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7696 hwbug = true;
7697
Matt Carlsond1a3b732011-07-27 14:20:51 +00007698 if (tg3_40bit_overflow_test(tp, map, len))
Rusty Russell3db1cd52011-12-19 13:56:45 +00007699 hwbug = true;
Matt Carlsond1a3b732011-07-27 14:20:51 +00007700
Matt Carlsona4cb4282011-12-14 11:09:58 +00007701 if (tp->dma_limit) {
Matt Carlsonb9e45482011-11-04 09:14:59 +00007702 u32 prvidx = *entry;
Matt Carlsone31aa982011-07-27 14:20:53 +00007703 u32 tmp_flag = flags & ~TXD_FLAG_END;
Matt Carlsona4cb4282011-12-14 11:09:58 +00007704 while (len > tp->dma_limit && *budget) {
7705 u32 frag_len = tp->dma_limit;
7706 len -= tp->dma_limit;
Matt Carlsone31aa982011-07-27 14:20:53 +00007707
Matt Carlsonb9e45482011-11-04 09:14:59 +00007708 /* Avoid the 8byte DMA problem */
7709 if (len <= 8) {
Matt Carlsona4cb4282011-12-14 11:09:58 +00007710 len += tp->dma_limit / 2;
7711 frag_len = tp->dma_limit / 2;
Matt Carlsone31aa982011-07-27 14:20:53 +00007712 }
7713
Matt Carlsonb9e45482011-11-04 09:14:59 +00007714 tnapi->tx_buffers[*entry].fragmented = true;
7715
7716 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7717 frag_len, tmp_flag, mss, vlan);
7718 *budget -= 1;
7719 prvidx = *entry;
7720 *entry = NEXT_TX(*entry);
7721
Matt Carlsone31aa982011-07-27 14:20:53 +00007722 map += frag_len;
7723 }
7724
7725 if (len) {
7726 if (*budget) {
7727 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7728 len, flags, mss, vlan);
Matt Carlsonb9e45482011-11-04 09:14:59 +00007729 *budget -= 1;
Matt Carlsone31aa982011-07-27 14:20:53 +00007730 *entry = NEXT_TX(*entry);
7731 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00007732 hwbug = true;
Matt Carlsonb9e45482011-11-04 09:14:59 +00007733 tnapi->tx_buffers[prvidx].fragmented = false;
Matt Carlsone31aa982011-07-27 14:20:53 +00007734 }
7735 }
7736 } else {
Matt Carlson84b67b22011-07-27 14:20:52 +00007737 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7738 len, flags, mss, vlan);
Matt Carlsone31aa982011-07-27 14:20:53 +00007739 *entry = NEXT_TX(*entry);
7740 }
Matt Carlsond1a3b732011-07-27 14:20:51 +00007741
7742 return hwbug;
7743}
7744
Matt Carlson0d681b22011-07-27 14:20:49 +00007745static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00007746{
7747 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00007748 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00007749 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00007750
Matt Carlson0d681b22011-07-27 14:20:49 +00007751 skb = txb->skb;
7752 txb->skb = NULL;
7753
Matt Carlson432aa7e2011-05-19 12:12:45 +00007754 pci_unmap_single(tnapi->tp->pdev,
7755 dma_unmap_addr(txb, mapping),
7756 skb_headlen(skb),
7757 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00007758
7759 while (txb->fragmented) {
7760 txb->fragmented = false;
7761 entry = NEXT_TX(entry);
7762 txb = &tnapi->tx_buffers[entry];
7763 }
7764
Matt Carlsonba1142e2011-11-04 09:15:00 +00007765 for (i = 0; i <= last; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00007766 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Matt Carlson432aa7e2011-05-19 12:12:45 +00007767
7768 entry = NEXT_TX(entry);
7769 txb = &tnapi->tx_buffers[entry];
7770
7771 pci_unmap_page(tnapi->tp->pdev,
7772 dma_unmap_addr(txb, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00007773 skb_frag_size(frag), PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00007774
7775 while (txb->fragmented) {
7776 txb->fragmented = false;
7777 entry = NEXT_TX(entry);
7778 txb = &tnapi->tx_buffers[entry];
7779 }
Matt Carlson432aa7e2011-05-19 12:12:45 +00007780 }
7781}
7782
Michael Chan72f2afb2006-03-06 19:28:35 -08007783/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00007784static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
David S. Miller1805b2f2011-10-24 18:18:09 -04007785 struct sk_buff **pskb,
Matt Carlson84b67b22011-07-27 14:20:52 +00007786 u32 *entry, u32 *budget,
Matt Carlson92cd3a12011-07-27 14:20:47 +00007787 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007788{
Matt Carlson24f4efd2009-11-13 13:03:35 +00007789 struct tg3 *tp = tnapi->tp;
David S. Miller1805b2f2011-10-24 18:18:09 -04007790 struct sk_buff *new_skb, *skb = *pskb;
Michael Chanc58ec932005-09-17 00:46:27 -07007791 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00007792 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007793
Joe Perches41535772013-02-16 11:20:04 +00007794 if (tg3_asic_rev(tp) != ASIC_REV_5701)
Matt Carlson41588ba2008-04-19 18:12:33 -07007795 new_skb = skb_copy(skb, GFP_ATOMIC);
7796 else {
7797 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7798
7799 new_skb = skb_copy_expand(skb,
7800 skb_headroom(skb) + more_headroom,
7801 skb_tailroom(skb), GFP_ATOMIC);
7802 }
7803
Linus Torvalds1da177e2005-04-16 15:20:36 -07007804 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07007805 ret = -1;
7806 } else {
7807 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00007808 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7809 PCI_DMA_TODEVICE);
7810 /* Make sure the mapping succeeded */
7811 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007812 dev_kfree_skb_any(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07007813 ret = -1;
Michael Chanc58ec932005-09-17 00:46:27 -07007814 } else {
Matt Carlsonb9e45482011-11-04 09:14:59 +00007815 u32 save_entry = *entry;
7816
Matt Carlson92cd3a12011-07-27 14:20:47 +00007817 base_flags |= TXD_FLAG_END;
7818
Matt Carlson84b67b22011-07-27 14:20:52 +00007819 tnapi->tx_buffers[*entry].skb = new_skb;
7820 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
Matt Carlson432aa7e2011-05-19 12:12:45 +00007821 mapping, new_addr);
7822
Matt Carlson84b67b22011-07-27 14:20:52 +00007823 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
Matt Carlsond1a3b732011-07-27 14:20:51 +00007824 new_skb->len, base_flags,
7825 mss, vlan)) {
Matt Carlsonba1142e2011-11-04 09:15:00 +00007826 tg3_tx_skb_unmap(tnapi, save_entry, -1);
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007827 dev_kfree_skb_any(new_skb);
Matt Carlsond1a3b732011-07-27 14:20:51 +00007828 ret = -1;
7829 }
Michael Chanc58ec932005-09-17 00:46:27 -07007830 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007831 }
7832
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007833 dev_kfree_skb_any(skb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007834 *pskb = new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07007835 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007836}
7837
Matt Carlson2ffcc982011-05-19 12:12:44 +00007838static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07007839
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007840/* Use GSO to workaround all TSO packets that meet HW bug conditions
7841 * indicated in tg3_tx_frag_set()
Michael Chan52c0fd82006-06-29 20:15:54 -07007842 */
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007843static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
7844 struct netdev_queue *txq, struct sk_buff *skb)
Michael Chan52c0fd82006-06-29 20:15:54 -07007845{
7846 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00007847 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07007848
7849 /* Estimate the number of fragments in the worst case */
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007850 if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
7851 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00007852
7853 /* netif_tx_stop_queue() must be done before checking
7854 * checking tx index in tg3_tx_avail() below, because in
7855 * tg3_tx(), we update tx index before checking for
7856 * netif_tx_queue_stopped().
7857 */
7858 smp_mb();
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007859 if (tg3_tx_avail(tnapi) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08007860 return NETDEV_TX_BUSY;
7861
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007862 netif_tx_wake_queue(txq);
Michael Chan52c0fd82006-06-29 20:15:54 -07007863 }
7864
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007865 segs = skb_gso_segment(skb, tp->dev->features &
7866 ~(NETIF_F_TSO | NETIF_F_TSO6));
Prashant Sreedharan40c1dea2014-06-18 18:38:13 -07007867 if (IS_ERR(segs) || !segs)
Michael Chan52c0fd82006-06-29 20:15:54 -07007868 goto tg3_tso_bug_end;
7869
7870 do {
7871 nskb = segs;
7872 segs = segs->next;
7873 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00007874 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07007875 } while (segs);
7876
7877tg3_tso_bug_end:
Eric W. Biederman497a27b2014-03-11 14:18:14 -07007878 dev_kfree_skb_any(skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07007879
7880 return NETDEV_TX_OK;
7881}
Michael Chan52c0fd82006-06-29 20:15:54 -07007882
Michael Chand71c0dc2014-05-11 20:22:53 -07007883/* hard_start_xmit for all devices */
Matt Carlson2ffcc982011-05-19 12:12:44 +00007884static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08007885{
7886 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00007887 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson84b67b22011-07-27 14:20:52 +00007888 u32 budget;
Matt Carlson432aa7e2011-05-19 12:12:45 +00007889 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07007890 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00007891 struct tg3_napi *tnapi;
7892 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00007893 unsigned int last;
Michael Chand3f6f3a2014-05-11 20:22:54 -07007894 struct iphdr *iph = NULL;
7895 struct tcphdr *tcph = NULL;
7896 __sum16 tcp_csum = 0, ip_csum = 0;
7897 __be16 ip_tot_len = 0;
Alexander Duyckf4188d82009-12-02 16:48:38 +00007898
Matt Carlson24f4efd2009-11-13 13:03:35 +00007899 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7900 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00007901 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00007902 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007903
Matt Carlson84b67b22011-07-27 14:20:52 +00007904 budget = tg3_tx_avail(tnapi);
7905
Michael Chan00b70502006-06-17 21:58:45 -07007906 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007907 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07007908 * interrupt. Furthermore, IRQ processing runs lockless so we have
7909 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07007910 */
Matt Carlson84b67b22011-07-27 14:20:52 +00007911 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00007912 if (!netif_tx_queue_stopped(txq)) {
7913 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08007914
7915 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00007916 netdev_err(dev,
7917 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08007918 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007919 return NETDEV_TX_BUSY;
7920 }
7921
Matt Carlsonf3f3f272009-08-28 14:03:21 +00007922 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007923 base_flags = 0;
Matt Carlson24f4efd2009-11-13 13:03:35 +00007924
Matt Carlsonbe98da62010-07-11 09:31:46 +00007925 mss = skb_shinfo(skb)->gso_size;
7926 if (mss) {
Matt Carlson34195c32010-07-11 09:31:42 +00007927 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007928
françois romieu105dcb52014-03-29 12:26:29 +01007929 if (skb_cow_head(skb, 0))
Eric Dumazet48855432011-10-24 07:53:03 +00007930 goto drop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007931
Matt Carlson34195c32010-07-11 09:31:42 +00007932 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07007933 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007934
Eric Dumazeta5a11952012-01-23 01:22:09 +00007935 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
Matt Carlson34195c32010-07-11 09:31:42 +00007936
Vlad Yasevich476c1882014-09-18 10:31:17 -04007937 /* HW/FW can not correctly segment packets that have been
7938 * vlan encapsulated.
7939 */
7940 if (skb->protocol == htons(ETH_P_8021Q) ||
7941 skb->protocol == htons(ETH_P_8021AD))
7942 return tg3_tso_bug(tp, tnapi, txq, skb);
7943
Eric Dumazeta5a11952012-01-23 01:22:09 +00007944 if (!skb_is_gso_v6(skb)) {
Michael Chand71c0dc2014-05-11 20:22:53 -07007945 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7946 tg3_flag(tp, TSO_BUG))
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07007947 return tg3_tso_bug(tp, tnapi, txq, skb);
Michael Chand71c0dc2014-05-11 20:22:53 -07007948
Michael Chand3f6f3a2014-05-11 20:22:54 -07007949 ip_csum = iph->check;
7950 ip_tot_len = iph->tot_len;
Matt Carlson34195c32010-07-11 09:31:42 +00007951 iph->check = 0;
7952 iph->tot_len = htons(mss + hdr_len);
7953 }
7954
Linus Torvalds1da177e2005-04-16 15:20:36 -07007955 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7956 TXD_FLAG_CPU_POST_DMA);
7957
Michael Chand3f6f3a2014-05-11 20:22:54 -07007958 tcph = tcp_hdr(skb);
7959 tcp_csum = tcph->check;
7960
Joe Perches63c3a662011-04-26 08:12:10 +00007961 if (tg3_flag(tp, HW_TSO_1) ||
7962 tg3_flag(tp, HW_TSO_2) ||
7963 tg3_flag(tp, HW_TSO_3)) {
Michael Chand3f6f3a2014-05-11 20:22:54 -07007964 tcph->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007965 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Michael Chand3f6f3a2014-05-11 20:22:54 -07007966 } else {
7967 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
7968 0, IPPROTO_TCP, 0);
7969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007970
Joe Perches63c3a662011-04-26 08:12:10 +00007971 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00007972 mss |= (hdr_len & 0xc) << 12;
7973 if (hdr_len & 0x10)
7974 base_flags |= 0x00000010;
7975 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00007976 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00007977 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00007978 else if (tg3_flag(tp, HW_TSO_1) ||
Joe Perches41535772013-02-16 11:20:04 +00007979 tg3_asic_rev(tp) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007980 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007981 int tsflags;
7982
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007983 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007984 mss |= (tsflags << 11);
7985 }
7986 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007987 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007988 int tsflags;
7989
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07007990 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007991 base_flags |= tsflags << 12;
7992 }
7993 }
Vlad Yasevich476c1882014-09-18 10:31:17 -04007994 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
7995 /* HW/FW can not correctly checksum packets that have been
7996 * vlan encapsulated.
7997 */
7998 if (skb->protocol == htons(ETH_P_8021Q) ||
7999 skb->protocol == htons(ETH_P_8021AD)) {
8000 if (skb_checksum_help(skb))
8001 goto drop;
8002 } else {
8003 base_flags |= TXD_FLAG_TCPUDP_CSUM;
8004 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008005 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00008006
Matt Carlson93a700a2011-08-31 11:44:54 +00008007 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8008 !mss && skb->len > VLAN_ETH_FRAME_LEN)
8009 base_flags |= TXD_FLAG_JMB_PKT;
8010
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01008011 if (skb_vlan_tag_present(skb)) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00008012 base_flags |= TXD_FLAG_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01008013 vlan = skb_vlan_tag_get(skb);
Matt Carlson92cd3a12011-07-27 14:20:47 +00008014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008015
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +00008016 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
8017 tg3_flag(tp, TX_TSTAMP_EN)) {
8018 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
8019 base_flags |= TXD_FLAG_HWTSTAMP;
8020 }
8021
Alexander Duyckf4188d82009-12-02 16:48:38 +00008022 len = skb_headlen(skb);
8023
8024 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Eric Dumazet48855432011-10-24 07:53:03 +00008025 if (pci_dma_mapping_error(tp->pdev, mapping))
8026 goto drop;
8027
David S. Miller90079ce2008-09-11 04:52:51 -07008028
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008029 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00008030 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008031
8032 would_hit_hwbug = 0;
8033
Joe Perches63c3a662011-04-26 08:12:10 +00008034 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07008035 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008036
Matt Carlson84b67b22011-07-27 14:20:52 +00008037 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
Matt Carlsond1a3b732011-07-27 14:20:51 +00008038 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
Matt Carlsonba1142e2011-11-04 09:15:00 +00008039 mss, vlan)) {
Matt Carlsond1a3b732011-07-27 14:20:51 +00008040 would_hit_hwbug = 1;
Matt Carlsonba1142e2011-11-04 09:15:00 +00008041 } else if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00008042 u32 tmp_mss = mss;
8043
8044 if (!tg3_flag(tp, HW_TSO_1) &&
8045 !tg3_flag(tp, HW_TSO_2) &&
8046 !tg3_flag(tp, HW_TSO_3))
8047 tmp_mss = 0;
8048
Matt Carlsonc5665a52012-02-13 10:20:12 +00008049 /* Now loop through additional data
8050 * fragments, and queue them.
8051 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008052 last = skb_shinfo(skb)->nr_frags - 1;
8053 for (i = 0; i <= last; i++) {
8054 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
8055
Eric Dumazet9e903e02011-10-18 21:00:24 +00008056 len = skb_frag_size(frag);
Ian Campbelldc234d02011-08-24 22:28:11 +00008057 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01008058 len, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008059
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008060 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00008061 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00008062 mapping);
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01008063 if (dma_mapping_error(&tp->pdev->dev, mapping))
Alexander Duyckf4188d82009-12-02 16:48:38 +00008064 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008065
Matt Carlsonb9e45482011-11-04 09:14:59 +00008066 if (!budget ||
8067 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
Matt Carlson84b67b22011-07-27 14:20:52 +00008068 len, base_flags |
8069 ((i == last) ? TXD_FLAG_END : 0),
Matt Carlsonb9e45482011-11-04 09:14:59 +00008070 tmp_mss, vlan)) {
Matt Carlson92c6b8d2009-11-02 14:23:27 +00008071 would_hit_hwbug = 1;
Matt Carlsonb9e45482011-11-04 09:14:59 +00008072 break;
8073 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008074 }
8075 }
8076
8077 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00008078 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008079
Michael Chand3f6f3a2014-05-11 20:22:54 -07008080 if (mss) {
8081 /* If it's a TSO packet, do GSO instead of
8082 * allocating and copying to a large linear SKB
8083 */
8084 if (ip_tot_len) {
8085 iph->check = ip_csum;
8086 iph->tot_len = ip_tot_len;
8087 }
8088 tcph->check = tcp_csum;
Prashant Sreedharan4d8fdc92014-08-05 16:02:02 -07008089 return tg3_tso_bug(tp, tnapi, txq, skb);
Michael Chand3f6f3a2014-05-11 20:22:54 -07008090 }
8091
Linus Torvalds1da177e2005-04-16 15:20:36 -07008092 /* If the workaround fails due to memory/mapping
8093 * failure, silently drop this packet.
8094 */
Matt Carlson84b67b22011-07-27 14:20:52 +00008095 entry = tnapi->tx_prod;
8096 budget = tg3_tx_avail(tnapi);
David S. Miller1805b2f2011-10-24 18:18:09 -04008097 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
Matt Carlson84b67b22011-07-27 14:20:52 +00008098 base_flags, mss, vlan))
Eric Dumazet48855432011-10-24 07:53:03 +00008099 goto drop_nofree;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008100 }
8101
Richard Cochrand515b452011-06-19 03:31:41 +00008102 skb_tx_timestamp(skb);
Tom Herbert5cb917b2012-03-05 19:53:50 +00008103 netdev_tx_sent_queue(txq, skb->len);
Richard Cochrand515b452011-06-19 03:31:41 +00008104
Michael Chan6541b802012-03-04 14:48:14 +00008105 /* Sync BD data before updating mailbox */
8106 wmb();
8107
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008108 tnapi->tx_prod = entry;
8109 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00008110 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00008111
8112 /* netif_tx_stop_queue() must be done before checking
8113 * checking tx index in tg3_tx_avail() below, because in
8114 * tg3_tx(), we update tx index before checking for
8115 * netif_tx_queue_stopped().
8116 */
8117 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00008118 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00008119 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07008120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008121
Prashant Sreedharan2c7c9ea2014-10-13 09:21:42 -07008122 if (!skb->xmit_more || netif_xmit_stopped(txq)) {
8123 /* Packets are ready, update Tx producer idx on card. */
8124 tw32_tx_mbox(tnapi->prodmbox, entry);
8125 mmiowb();
8126 }
8127
Linus Torvalds1da177e2005-04-16 15:20:36 -07008128 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00008129
8130dma_error:
Matt Carlsonba1142e2011-11-04 09:15:00 +00008131 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
Matt Carlson432aa7e2011-05-19 12:12:45 +00008132 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Eric Dumazet48855432011-10-24 07:53:03 +00008133drop:
Eric W. Biederman497a27b2014-03-11 14:18:14 -07008134 dev_kfree_skb_any(skb);
Eric Dumazet48855432011-10-24 07:53:03 +00008135drop_nofree:
8136 tp->tx_dropped++;
Alexander Duyckf4188d82009-12-02 16:48:38 +00008137 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008138}
8139
Matt Carlson6e01b202011-08-19 13:58:20 +00008140static void tg3_mac_loopback(struct tg3 *tp, bool enable)
8141{
8142 if (enable) {
8143 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
8144 MAC_MODE_PORT_MODE_MASK);
8145
8146 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
8147
8148 if (!tg3_flag(tp, 5705_PLUS))
8149 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
8150
8151 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
8152 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
8153 else
8154 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
8155 } else {
8156 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
8157
8158 if (tg3_flag(tp, 5705_PLUS) ||
8159 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
Joe Perches41535772013-02-16 11:20:04 +00008160 tg3_asic_rev(tp) == ASIC_REV_5700)
Matt Carlson6e01b202011-08-19 13:58:20 +00008161 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8162 }
8163
8164 tw32(MAC_MODE, tp->mac_mode);
8165 udelay(40);
8166}
8167
Matt Carlson941ec902011-08-19 13:58:23 +00008168static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008169{
Matt Carlson941ec902011-08-19 13:58:23 +00008170 u32 val, bmcr, mac_mode, ptest = 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008171
8172 tg3_phy_toggle_apd(tp, false);
Joe Perches953c96e2013-04-09 10:18:14 +00008173 tg3_phy_toggle_automdix(tp, false);
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008174
Matt Carlson941ec902011-08-19 13:58:23 +00008175 if (extlpbk && tg3_phy_set_extloopbk(tp))
8176 return -EIO;
8177
8178 bmcr = BMCR_FULLDPLX;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008179 switch (speed) {
8180 case SPEED_10:
8181 break;
8182 case SPEED_100:
8183 bmcr |= BMCR_SPEED100;
8184 break;
8185 case SPEED_1000:
8186 default:
8187 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8188 speed = SPEED_100;
8189 bmcr |= BMCR_SPEED100;
8190 } else {
8191 speed = SPEED_1000;
8192 bmcr |= BMCR_SPEED1000;
8193 }
8194 }
8195
Matt Carlson941ec902011-08-19 13:58:23 +00008196 if (extlpbk) {
8197 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8198 tg3_readphy(tp, MII_CTRL1000, &val);
8199 val |= CTL1000_AS_MASTER |
8200 CTL1000_ENABLE_MASTER;
8201 tg3_writephy(tp, MII_CTRL1000, val);
8202 } else {
8203 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8204 MII_TG3_FET_PTEST_TRIM_2;
8205 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8206 }
8207 } else
8208 bmcr |= BMCR_LOOPBACK;
8209
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008210 tg3_writephy(tp, MII_BMCR, bmcr);
8211
8212 /* The write needs to be flushed for the FETs */
8213 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8214 tg3_readphy(tp, MII_BMCR, &bmcr);
8215
8216 udelay(40);
8217
8218 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Joe Perches41535772013-02-16 11:20:04 +00008219 tg3_asic_rev(tp) == ASIC_REV_5785) {
Matt Carlson941ec902011-08-19 13:58:23 +00008220 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008221 MII_TG3_FET_PTEST_FRC_TX_LINK |
8222 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8223
8224 /* The write needs to be flushed for the AC131 */
8225 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8226 }
8227
8228 /* Reset to prevent losing 1st rx packet intermittently */
8229 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8230 tg3_flag(tp, 5780_CLASS)) {
8231 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8232 udelay(10);
8233 tw32_f(MAC_RX_MODE, tp->rx_mode);
8234 }
8235
8236 mac_mode = tp->mac_mode &
8237 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8238 if (speed == SPEED_1000)
8239 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8240 else
8241 mac_mode |= MAC_MODE_PORT_MODE_MII;
8242
Joe Perches41535772013-02-16 11:20:04 +00008243 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008244 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8245
8246 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8247 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8248 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8249 mac_mode |= MAC_MODE_LINK_POLARITY;
8250
8251 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8252 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8253 }
8254
8255 tw32(MAC_MODE, mac_mode);
8256 udelay(40);
Matt Carlson941ec902011-08-19 13:58:23 +00008257
8258 return 0;
Matt Carlson5e5a7f32011-08-19 13:58:21 +00008259}
8260
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008261static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008262{
8263 struct tg3 *tp = netdev_priv(dev);
8264
8265 if (features & NETIF_F_LOOPBACK) {
8266 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8267 return;
8268
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008269 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00008270 tg3_mac_loopback(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008271 netif_carrier_on(tp->dev);
8272 spin_unlock_bh(&tp->lock);
8273 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8274 } else {
8275 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8276 return;
8277
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008278 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00008279 tg3_mac_loopback(tp, false);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008280 /* Force link status check */
Joe Perches953c96e2013-04-09 10:18:14 +00008281 tg3_setup_phy(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008282 spin_unlock_bh(&tp->lock);
8283 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8284 }
8285}
8286
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008287static netdev_features_t tg3_fix_features(struct net_device *dev,
8288 netdev_features_t features)
Michał Mirosławdc668912011-04-07 03:35:07 +00008289{
8290 struct tg3 *tp = netdev_priv(dev);
8291
Joe Perches63c3a662011-04-26 08:12:10 +00008292 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00008293 features &= ~NETIF_F_ALL_TSO;
8294
8295 return features;
8296}
8297
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008298static int tg3_set_features(struct net_device *dev, netdev_features_t features)
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008299{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00008300 netdev_features_t changed = dev->features ^ features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00008301
8302 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8303 tg3_set_loopback(dev, features);
8304
8305 return 0;
8306}
8307
Matt Carlson21f581a2009-08-28 14:00:25 +00008308static void tg3_rx_prodring_free(struct tg3 *tp,
8309 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008310{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008311 int i;
8312
Matt Carlson8fea32b2010-09-15 08:59:58 +00008313 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008314 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00008315 i = (i + 1) & tp->rx_std_ring_mask)
Eric Dumazet9205fd92011-11-18 06:47:01 +00008316 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008317 tp->rx_pkt_map_sz);
8318
Joe Perches63c3a662011-04-26 08:12:10 +00008319 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008320 for (i = tpr->rx_jmb_cons_idx;
8321 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00008322 i = (i + 1) & tp->rx_jmb_ring_mask) {
Eric Dumazet9205fd92011-11-18 06:47:01 +00008323 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008324 TG3_RX_JMB_MAP_SZ);
8325 }
8326 }
8327
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008328 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008330
Matt Carlson2c49a442010-09-30 10:34:35 +00008331 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00008332 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008333 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008334
Joe Perches63c3a662011-04-26 08:12:10 +00008335 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00008336 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Eric Dumazet9205fd92011-11-18 06:47:01 +00008337 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008338 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008339 }
8340}
8341
Matt Carlsonc6cdf432010-04-05 10:19:26 +00008342/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008343 *
8344 * The chip has been shut down and the driver detached from
8345 * the networking, so no interrupts or new tx packets will
8346 * end up in the driver. tp->{tx,}lock are held and thus
8347 * we may not sleep.
8348 */
Matt Carlson21f581a2009-08-28 14:00:25 +00008349static int tg3_rx_prodring_alloc(struct tg3 *tp,
8350 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008351{
Matt Carlson287be122009-08-28 13:58:46 +00008352 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008353
Matt Carlsonb196c7e2009-11-13 13:03:50 +00008354 tpr->rx_std_cons_idx = 0;
8355 tpr->rx_std_prod_idx = 0;
8356 tpr->rx_jmb_cons_idx = 0;
8357 tpr->rx_jmb_prod_idx = 0;
8358
Matt Carlson8fea32b2010-09-15 08:59:58 +00008359 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00008360 memset(&tpr->rx_std_buffers[0], 0,
8361 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00008362 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008363 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00008364 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008365 goto done;
8366 }
8367
Linus Torvalds1da177e2005-04-16 15:20:36 -07008368 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00008369 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008370
Matt Carlson287be122009-08-28 13:58:46 +00008371 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008372 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00008373 tp->dev->mtu > ETH_DATA_LEN)
8374 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8375 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07008376
Linus Torvalds1da177e2005-04-16 15:20:36 -07008377 /* Initialize invariants of the rings, we only set this
8378 * stuff once. This works because the card does not
8379 * write into the rx buffer posting rings.
8380 */
Matt Carlson2c49a442010-09-30 10:34:35 +00008381 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008382 struct tg3_rx_buffer_desc *rxd;
8383
Matt Carlson21f581a2009-08-28 14:00:25 +00008384 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00008385 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008386 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8387 rxd->opaque = (RXD_OPAQUE_RING_STD |
8388 (i << RXD_OPAQUE_INDEX_SHIFT));
8389 }
8390
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008391 /* Now allocate fresh SKBs for each rx ring. */
8392 for (i = 0; i < tp->rx_pending; i++) {
Eric Dumazet8d4057a2012-04-27 00:34:49 +00008393 unsigned int frag_size;
8394
8395 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8396 &frag_size) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00008397 netdev_warn(tp->dev,
8398 "Using a smaller RX standard ring. Only "
8399 "%d out of %d buffers were allocated "
8400 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008401 if (i == 0)
8402 goto initfail;
8403 tp->rx_pending = i;
8404 break;
8405 }
8406 }
8407
Joe Perches63c3a662011-04-26 08:12:10 +00008408 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008409 goto done;
8410
Matt Carlson2c49a442010-09-30 10:34:35 +00008411 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008412
Joe Perches63c3a662011-04-26 08:12:10 +00008413 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00008414 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008415
Matt Carlson2c49a442010-09-30 10:34:35 +00008416 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00008417 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008418
Matt Carlson0d86df82010-02-17 15:17:00 +00008419 rxd = &tpr->rx_jmb[i].std;
8420 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8421 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8422 RXD_FLAG_JUMBO;
8423 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8424 (i << RXD_OPAQUE_INDEX_SHIFT));
8425 }
8426
8427 for (i = 0; i < tp->rx_jumbo_pending; i++) {
Eric Dumazet8d4057a2012-04-27 00:34:49 +00008428 unsigned int frag_size;
8429
8430 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8431 &frag_size) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00008432 netdev_warn(tp->dev,
8433 "Using a smaller RX jumbo ring. Only %d "
8434 "out of %d buffers were allocated "
8435 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00008436 if (i == 0)
8437 goto initfail;
8438 tp->rx_jumbo_pending = i;
8439 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008440 }
8441 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008442
8443done:
Michael Chan32d8c572006-07-25 16:38:29 -07008444 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008445
8446initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00008447 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008448 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008449}
8450
Matt Carlson21f581a2009-08-28 14:00:25 +00008451static void tg3_rx_prodring_fini(struct tg3 *tp,
8452 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008453{
Matt Carlson21f581a2009-08-28 14:00:25 +00008454 kfree(tpr->rx_std_buffers);
8455 tpr->rx_std_buffers = NULL;
8456 kfree(tpr->rx_jmb_buffers);
8457 tpr->rx_jmb_buffers = NULL;
8458 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008459 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8460 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00008461 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008462 }
Matt Carlson21f581a2009-08-28 14:00:25 +00008463 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008464 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8465 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00008466 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008467 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008468}
8469
Matt Carlson21f581a2009-08-28 14:00:25 +00008470static int tg3_rx_prodring_init(struct tg3 *tp,
8471 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008472{
Matt Carlson2c49a442010-09-30 10:34:35 +00008473 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8474 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00008475 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008476 return -ENOMEM;
8477
Matt Carlson4bae65c2010-11-24 08:31:52 +00008478 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8479 TG3_RX_STD_RING_BYTES(tp),
8480 &tpr->rx_std_mapping,
8481 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00008482 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008483 goto err_out;
8484
Joe Perches63c3a662011-04-26 08:12:10 +00008485 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00008486 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00008487 GFP_KERNEL);
8488 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008489 goto err_out;
8490
Matt Carlson4bae65c2010-11-24 08:31:52 +00008491 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8492 TG3_RX_JMB_RING_BYTES(tp),
8493 &tpr->rx_jmb_mapping,
8494 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00008495 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008496 goto err_out;
8497 }
8498
8499 return 0;
8500
8501err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00008502 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008503 return -ENOMEM;
8504}
8505
8506/* Free up pending packets in all rx/tx rings.
8507 *
8508 * The chip has been shut down and the driver detached from
8509 * the networking, so no interrupts or new tx packets will
8510 * end up in the driver. tp->{tx,}lock is not held and we are not
8511 * in an interrupt context and thus may sleep.
8512 */
8513static void tg3_free_rings(struct tg3 *tp)
8514{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008515 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008516
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008517 for (j = 0; j < tp->irq_cnt; j++) {
8518 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008519
Matt Carlson8fea32b2010-09-15 08:59:58 +00008520 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00008521
Matt Carlson0c1d0e22009-09-01 13:16:33 +00008522 if (!tnapi->tx_buffers)
8523 continue;
8524
Matt Carlson0d681b22011-07-27 14:20:49 +00008525 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8526 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008527
Matt Carlson0d681b22011-07-27 14:20:49 +00008528 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008529 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008530
Matt Carlsonba1142e2011-11-04 09:15:00 +00008531 tg3_tx_skb_unmap(tnapi, i,
8532 skb_shinfo(skb)->nr_frags - 1);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008533
8534 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008535 }
Tom Herbert5cb917b2012-03-05 19:53:50 +00008536 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008537 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008538}
8539
8540/* Initialize tx/rx rings for packet processing.
8541 *
8542 * The chip has been shut down and the driver detached from
8543 * the networking, so no interrupts or new tx packets will
8544 * end up in the driver. tp->{tx,}lock are held and thus
8545 * we may not sleep.
8546 */
8547static int tg3_init_rings(struct tg3 *tp)
8548{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008549 int i;
Matt Carlson72334482009-08-28 14:03:01 +00008550
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008551 /* Free up all the SKBs. */
8552 tg3_free_rings(tp);
8553
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008554 for (i = 0; i < tp->irq_cnt; i++) {
8555 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008556
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008557 tnapi->last_tag = 0;
8558 tnapi->last_irq_tag = 0;
8559 tnapi->hw_status->status = 0;
8560 tnapi->hw_status->status_tag = 0;
8561 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8562
8563 tnapi->tx_prod = 0;
8564 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00008565 if (tnapi->tx_ring)
8566 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008567
8568 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00008569 if (tnapi->rx_rcb)
8570 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008571
Thadeu Lima de Souza Cascardoa620a6b2014-11-25 14:21:11 -02008572 if (tnapi->prodring.rx_std &&
8573 tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00008574 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008575 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00008576 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008577 }
Matt Carlson72334482009-08-28 14:03:01 +00008578
Matt Carlson2b2cdb62009-11-13 13:03:48 +00008579 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008580}
8581
Michael Chan49a359e2012-09-28 07:12:37 +00008582static void tg3_mem_tx_release(struct tg3 *tp)
8583{
8584 int i;
8585
8586 for (i = 0; i < tp->irq_max; i++) {
8587 struct tg3_napi *tnapi = &tp->napi[i];
8588
8589 if (tnapi->tx_ring) {
8590 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
8591 tnapi->tx_ring, tnapi->tx_desc_mapping);
8592 tnapi->tx_ring = NULL;
8593 }
8594
8595 kfree(tnapi->tx_buffers);
8596 tnapi->tx_buffers = NULL;
8597 }
8598}
8599
8600static int tg3_mem_tx_acquire(struct tg3 *tp)
8601{
8602 int i;
8603 struct tg3_napi *tnapi = &tp->napi[0];
8604
8605 /* If multivector TSS is enabled, vector 0 does not handle
8606 * tx interrupts. Don't allocate any resources for it.
8607 */
8608 if (tg3_flag(tp, ENABLE_TSS))
8609 tnapi++;
8610
8611 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8612 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8613 TG3_TX_RING_SIZE, GFP_KERNEL);
8614 if (!tnapi->tx_buffers)
8615 goto err_out;
8616
8617 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8618 TG3_TX_RING_BYTES,
8619 &tnapi->tx_desc_mapping,
8620 GFP_KERNEL);
8621 if (!tnapi->tx_ring)
8622 goto err_out;
8623 }
8624
8625 return 0;
8626
8627err_out:
8628 tg3_mem_tx_release(tp);
8629 return -ENOMEM;
8630}
8631
8632static void tg3_mem_rx_release(struct tg3 *tp)
8633{
8634 int i;
8635
8636 for (i = 0; i < tp->irq_max; i++) {
8637 struct tg3_napi *tnapi = &tp->napi[i];
8638
8639 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8640
8641 if (!tnapi->rx_rcb)
8642 continue;
8643
8644 dma_free_coherent(&tp->pdev->dev,
8645 TG3_RX_RCB_RING_BYTES(tp),
8646 tnapi->rx_rcb,
8647 tnapi->rx_rcb_mapping);
8648 tnapi->rx_rcb = NULL;
8649 }
8650}
8651
8652static int tg3_mem_rx_acquire(struct tg3 *tp)
8653{
8654 unsigned int i, limit;
8655
8656 limit = tp->rxq_cnt;
8657
8658 /* If RSS is enabled, we need a (dummy) producer ring
8659 * set on vector zero. This is the true hw prodring.
8660 */
8661 if (tg3_flag(tp, ENABLE_RSS))
8662 limit++;
8663
8664 for (i = 0; i < limit; i++) {
8665 struct tg3_napi *tnapi = &tp->napi[i];
8666
8667 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8668 goto err_out;
8669
8670 /* If multivector RSS is enabled, vector 0
8671 * does not handle rx or tx interrupts.
8672 * Don't allocate any resources for it.
8673 */
8674 if (!i && tg3_flag(tp, ENABLE_RSS))
8675 continue;
8676
Joe Perchesede23fa82013-08-26 22:45:23 -07008677 tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
8678 TG3_RX_RCB_RING_BYTES(tp),
8679 &tnapi->rx_rcb_mapping,
8680 GFP_KERNEL);
Michael Chan49a359e2012-09-28 07:12:37 +00008681 if (!tnapi->rx_rcb)
8682 goto err_out;
Michael Chan49a359e2012-09-28 07:12:37 +00008683 }
8684
8685 return 0;
8686
8687err_out:
8688 tg3_mem_rx_release(tp);
8689 return -ENOMEM;
8690}
8691
Matt Carlsoncf7a7292009-08-28 13:59:57 +00008692/*
8693 * Must not be invoked with interrupt sources disabled and
8694 * the hardware shutdown down.
8695 */
8696static void tg3_free_consistent(struct tg3 *tp)
8697{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008698 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00008699
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008700 for (i = 0; i < tp->irq_cnt; i++) {
8701 struct tg3_napi *tnapi = &tp->napi[i];
8702
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008703 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008704 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8705 tnapi->hw_status,
8706 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008707 tnapi->hw_status = NULL;
8708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008709 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008710
Michael Chan49a359e2012-09-28 07:12:37 +00008711 tg3_mem_rx_release(tp);
8712 tg3_mem_tx_release(tp);
8713
Linus Torvalds1da177e2005-04-16 15:20:36 -07008714 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00008715 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8716 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008717 tp->hw_stats = NULL;
8718 }
8719}
8720
8721/*
8722 * Must not be invoked with interrupt sources disabled and
8723 * the hardware shutdown down. Can sleep.
8724 */
8725static int tg3_alloc_consistent(struct tg3 *tp)
8726{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008727 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00008728
Joe Perchesede23fa82013-08-26 22:45:23 -07008729 tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
8730 sizeof(struct tg3_hw_stats),
8731 &tp->stats_mapping, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008732 if (!tp->hw_stats)
8733 goto err_out;
8734
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008735 for (i = 0; i < tp->irq_cnt; i++) {
8736 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008737 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008738
Joe Perchesede23fa82013-08-26 22:45:23 -07008739 tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
8740 TG3_HW_STATUS_SIZE,
8741 &tnapi->status_mapping,
8742 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008743 if (!tnapi->hw_status)
8744 goto err_out;
8745
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008746 sblk = tnapi->hw_status;
8747
Michael Chan49a359e2012-09-28 07:12:37 +00008748 if (tg3_flag(tp, ENABLE_RSS)) {
Michael Chan86449942012-10-02 20:31:14 -07008749 u16 *prodptr = NULL;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008750
Michael Chan49a359e2012-09-28 07:12:37 +00008751 /*
8752 * When RSS is enabled, the status block format changes
8753 * slightly. The "rx_jumbo_consumer", "reserved",
8754 * and "rx_mini_consumer" members get mapped to the
8755 * other three rx return ring producer indexes.
8756 */
8757 switch (i) {
8758 case 1:
8759 prodptr = &sblk->idx[0].rx_producer;
8760 break;
8761 case 2:
8762 prodptr = &sblk->rx_jumbo_consumer;
8763 break;
8764 case 3:
8765 prodptr = &sblk->reserved;
8766 break;
8767 case 4:
8768 prodptr = &sblk->rx_mini_consumer;
Matt Carlsonf891ea12012-04-24 13:37:01 +00008769 break;
8770 }
Michael Chan49a359e2012-09-28 07:12:37 +00008771 tnapi->rx_rcb_prod_idx = prodptr;
8772 } else {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008773 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00008774 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008775 }
8776
Michael Chan49a359e2012-09-28 07:12:37 +00008777 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8778 goto err_out;
8779
Linus Torvalds1da177e2005-04-16 15:20:36 -07008780 return 0;
8781
8782err_out:
8783 tg3_free_consistent(tp);
8784 return -ENOMEM;
8785}
8786
8787#define MAX_WAIT_CNT 1000
8788
8789/* To stop a block, clear the enable bit and poll till it
8790 * clears. tp->lock is held.
8791 */
Joe Perches953c96e2013-04-09 10:18:14 +00008792static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008793{
8794 unsigned int i;
8795 u32 val;
8796
Joe Perches63c3a662011-04-26 08:12:10 +00008797 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008798 switch (ofs) {
8799 case RCVLSC_MODE:
8800 case DMAC_MODE:
8801 case MBFREE_MODE:
8802 case BUFMGR_MODE:
8803 case MEMARB_MODE:
8804 /* We can't enable/disable these bits of the
8805 * 5705/5750, just say success.
8806 */
8807 return 0;
8808
8809 default:
8810 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008811 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008812 }
8813
8814 val = tr32(ofs);
8815 val &= ~enable_bit;
8816 tw32_f(ofs, val);
8817
8818 for (i = 0; i < MAX_WAIT_CNT; i++) {
Gavin Shan6d446ec2013-06-25 15:24:32 +08008819 if (pci_channel_offline(tp->pdev)) {
8820 dev_err(&tp->pdev->dev,
8821 "tg3_stop_block device offline, "
8822 "ofs=%lx enable_bit=%x\n",
8823 ofs, enable_bit);
8824 return -ENODEV;
8825 }
8826
Linus Torvalds1da177e2005-04-16 15:20:36 -07008827 udelay(100);
8828 val = tr32(ofs);
8829 if ((val & enable_bit) == 0)
8830 break;
8831 }
8832
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008833 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00008834 dev_err(&tp->pdev->dev,
8835 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8836 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008837 return -ENODEV;
8838 }
8839
8840 return 0;
8841}
8842
8843/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00008844static int tg3_abort_hw(struct tg3 *tp, bool silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008845{
8846 int i, err;
8847
8848 tg3_disable_ints(tp);
8849
Gavin Shan6d446ec2013-06-25 15:24:32 +08008850 if (pci_channel_offline(tp->pdev)) {
8851 tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
8852 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8853 err = -ENODEV;
8854 goto err_no_dev;
8855 }
8856
Linus Torvalds1da177e2005-04-16 15:20:36 -07008857 tp->rx_mode &= ~RX_MODE_ENABLE;
8858 tw32_f(MAC_RX_MODE, tp->rx_mode);
8859 udelay(10);
8860
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008861 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8862 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8863 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8864 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8865 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8866 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008867
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008868 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8869 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8870 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8871 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8872 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8873 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8874 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008875
8876 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8877 tw32_f(MAC_MODE, tp->mac_mode);
8878 udelay(40);
8879
8880 tp->tx_mode &= ~TX_MODE_ENABLE;
8881 tw32_f(MAC_TX_MODE, tp->tx_mode);
8882
8883 for (i = 0; i < MAX_WAIT_CNT; i++) {
8884 udelay(100);
8885 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8886 break;
8887 }
8888 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00008889 dev_err(&tp->pdev->dev,
8890 "%s timed out, TX_MODE_ENABLE will not clear "
8891 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07008892 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008893 }
8894
Michael Chane6de8ad2005-05-05 14:42:41 -07008895 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008896 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8897 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008898
8899 tw32(FTQ_RESET, 0xffffffff);
8900 tw32(FTQ_RESET, 0x00000000);
8901
David S. Millerb3b7d6b2005-05-05 14:40:20 -07008902 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8903 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008904
Gavin Shan6d446ec2013-06-25 15:24:32 +08008905err_no_dev:
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008906 for (i = 0; i < tp->irq_cnt; i++) {
8907 struct tg3_napi *tnapi = &tp->napi[i];
8908 if (tnapi->hw_status)
8909 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8910 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008911
Linus Torvalds1da177e2005-04-16 15:20:36 -07008912 return err;
8913}
8914
Michael Chanee6a99b2007-07-18 21:49:10 -07008915/* Save PCI command register before chip reset */
8916static void tg3_save_pci_state(struct tg3 *tp)
8917{
Matt Carlson8a6eac92007-10-21 16:17:55 -07008918 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07008919}
8920
8921/* Restore PCI state after chip reset */
8922static void tg3_restore_pci_state(struct tg3 *tp)
8923{
8924 u32 val;
8925
8926 /* Re-enable indirect register accesses. */
8927 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8928 tp->misc_host_ctrl);
8929
8930 /* Set MAX PCI retry to zero. */
8931 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
Joe Perches41535772013-02-16 11:20:04 +00008932 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008933 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07008934 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008935 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00008936 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07008937 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008938 PCISTATE_ALLOW_APE_SHMEM_WR |
8939 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07008940 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8941
Matt Carlson8a6eac92007-10-21 16:17:55 -07008942 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07008943
Matt Carlson2c55a3d2011-11-28 09:41:04 +00008944 if (!tg3_flag(tp, PCI_EXPRESS)) {
8945 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8946 tp->pci_cacheline_sz);
8947 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8948 tp->pci_lat_timer);
Michael Chan114342f2007-10-15 02:12:26 -07008949 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08008950
Michael Chanee6a99b2007-07-18 21:49:10 -07008951 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00008952 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008953 u16 pcix_cmd;
8954
8955 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8956 &pcix_cmd);
8957 pcix_cmd &= ~PCI_X_CMD_ERO;
8958 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8959 pcix_cmd);
8960 }
Michael Chanee6a99b2007-07-18 21:49:10 -07008961
Joe Perches63c3a662011-04-26 08:12:10 +00008962 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07008963
8964 /* Chip reset on 5780 will reset MSI enable bit,
8965 * so need to restore it.
8966 */
Joe Perches63c3a662011-04-26 08:12:10 +00008967 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07008968 u16 ctrl;
8969
8970 pci_read_config_word(tp->pdev,
8971 tp->msi_cap + PCI_MSI_FLAGS,
8972 &ctrl);
8973 pci_write_config_word(tp->pdev,
8974 tp->msi_cap + PCI_MSI_FLAGS,
8975 ctrl | PCI_MSI_FLAGS_ENABLE);
8976 val = tr32(MSGINT_MODE);
8977 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8978 }
8979 }
8980}
8981
Nithin Sujirf82995b2014-01-03 10:09:13 -08008982static void tg3_override_clk(struct tg3 *tp)
8983{
8984 u32 val;
8985
8986 switch (tg3_asic_rev(tp)) {
8987 case ASIC_REV_5717:
8988 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
8989 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
8990 TG3_CPMU_MAC_ORIDE_ENABLE);
8991 break;
8992
8993 case ASIC_REV_5719:
8994 case ASIC_REV_5720:
8995 tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8996 break;
8997
8998 default:
8999 return;
9000 }
9001}
9002
9003static void tg3_restore_clk(struct tg3 *tp)
9004{
9005 u32 val;
9006
9007 switch (tg3_asic_rev(tp)) {
9008 case ASIC_REV_5717:
9009 val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
9010 tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
9011 val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
9012 break;
9013
9014 case ASIC_REV_5719:
9015 case ASIC_REV_5720:
9016 val = tr32(TG3_CPMU_CLCK_ORIDE);
9017 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9018 break;
9019
9020 default:
9021 return;
9022 }
9023}
9024
Linus Torvalds1da177e2005-04-16 15:20:36 -07009025/* tp->lock is held. */
9026static int tg3_chip_reset(struct tg3 *tp)
Prashant Sreedharan932f19d2015-01-14 11:34:44 -08009027 __releases(tp->lock)
9028 __acquires(tp->lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009029{
9030 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07009031 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00009032 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009033
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01009034 if (!pci_device_is_present(tp->pdev))
9035 return -ENODEV;
9036
David S. Millerf49639e2006-06-09 11:58:36 -07009037 tg3_nvram_lock(tp);
9038
Matt Carlson77b483f2008-08-15 14:07:24 -07009039 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
9040
David S. Millerf49639e2006-06-09 11:58:36 -07009041 /* No matching tg3_nvram_unlock() after this because
9042 * chip reset below will undo the nvram lock.
9043 */
9044 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009045
Michael Chanee6a99b2007-07-18 21:49:10 -07009046 /* GRC_MISC_CFG core clock reset will clear the memory
9047 * enable bit in PCI register 4 and the MSI enable bit
9048 * on some chips, so we save relevant registers here.
9049 */
9050 tg3_save_pci_state(tp);
9051
Joe Perches41535772013-02-16 11:20:04 +00009052 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00009053 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08009054 tw32(GRC_FASTBOOT_PC, 0);
9055
Linus Torvalds1da177e2005-04-16 15:20:36 -07009056 /*
9057 * We must avoid the readl() that normally takes place.
9058 * It locks machines, causes machine checks, and other
9059 * fun things. So, temporarily disable the 5701
9060 * hardware workaround, while we do the reset.
9061 */
Michael Chan1ee582d2005-08-09 20:16:46 -07009062 write_op = tp->write32;
9063 if (write_op == tg3_write_flush_reg32)
9064 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009065
Michael Chand18edcb2007-03-24 20:57:11 -07009066 /* Prevent the irq handler from reading or writing PCI registers
9067 * during chip reset when the memory enable bit in the PCI command
9068 * register may be cleared. The chip does not generate interrupt
9069 * at this time, but the irq handler may still be called due to irq
9070 * sharing or irqpoll.
9071 */
Joe Perches63c3a662011-04-26 08:12:10 +00009072 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009073 for (i = 0; i < tp->irq_cnt; i++) {
9074 struct tg3_napi *tnapi = &tp->napi[i];
9075 if (tnapi->hw_status) {
9076 tnapi->hw_status->status = 0;
9077 tnapi->hw_status->status_tag = 0;
9078 }
9079 tnapi->last_tag = 0;
9080 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07009081 }
Michael Chand18edcb2007-03-24 20:57:11 -07009082 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00009083
Prashant Sreedharan932f19d2015-01-14 11:34:44 -08009084 tg3_full_unlock(tp);
9085
Matt Carlson4f125f42009-09-01 12:55:02 +00009086 for (i = 0; i < tp->irq_cnt; i++)
9087 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07009088
Prashant Sreedharan932f19d2015-01-14 11:34:44 -08009089 tg3_full_lock(tp, 0);
9090
Joe Perches41535772013-02-16 11:20:04 +00009091 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
Matt Carlson255ca312009-08-25 10:07:27 +00009092 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9093 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
9094 }
9095
Linus Torvalds1da177e2005-04-16 15:20:36 -07009096 /* do the reset */
9097 val = GRC_MISC_CFG_CORECLK_RESET;
9098
Joe Perches63c3a662011-04-26 08:12:10 +00009099 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00009100 /* Force PCIe 1.0a mode */
Joe Perches41535772013-02-16 11:20:04 +00009101 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00009102 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00009103 tr32(TG3_PCIE_PHY_TSTCTL) ==
9104 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
9105 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
9106
Joe Perches41535772013-02-16 11:20:04 +00009107 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009108 tw32(GRC_MISC_CFG, (1 << 29));
9109 val |= (1 << 29);
9110 }
9111 }
9112
Joe Perches41535772013-02-16 11:20:04 +00009113 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -07009114 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
9115 tw32(GRC_VCPU_EXT_CTRL,
9116 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
9117 }
9118
Nithin Sujirf82995b2014-01-03 10:09:13 -08009119 /* Set the clock to the highest frequency to avoid timeouts. With link
9120 * aware mode, the clock speed could be slow and bootcode does not
9121 * complete within the expected time. Override the clock to allow the
9122 * bootcode to finish sooner and then restore it.
9123 */
9124 tg3_override_clk(tp);
9125
Matt Carlsonf37500d2010-08-02 11:25:59 +00009126 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00009127 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009128 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00009129
Linus Torvalds1da177e2005-04-16 15:20:36 -07009130 tw32(GRC_MISC_CFG, val);
9131
Michael Chan1ee582d2005-08-09 20:16:46 -07009132 /* restore 5701 hardware bug workaround write method */
9133 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009134
9135 /* Unfortunately, we have to delay before the PCI read back.
9136 * Some 575X chips even will not respond to a PCI cfg access
9137 * when the reset command is given to the chip.
9138 *
9139 * How do these hardware designers expect things to work
9140 * properly if the PCI write is posted for a long period
9141 * of time? It is always necessary to have some method by
9142 * which a register read back can occur to push the write
9143 * out which does the reset.
9144 *
9145 * For most tg3 variants the trick below was working.
9146 * Ho hum...
9147 */
9148 udelay(120);
9149
9150 /* Flush PCI posted writes. The normal MMIO registers
9151 * are inaccessible at this time so this is the only
9152 * way to make this reliably (actually, this is no longer
9153 * the case, see above). I tried to use indirect
9154 * register read/write but this upset some 5701 variants.
9155 */
9156 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
9157
9158 udelay(120);
9159
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009160 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00009161 u16 val16;
9162
Joe Perches41535772013-02-16 11:20:04 +00009163 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
Michael Chan86449942012-10-02 20:31:14 -07009164 int j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009165 u32 cfg_val;
9166
9167 /* Wait for link training to complete. */
Michael Chan86449942012-10-02 20:31:14 -07009168 for (j = 0; j < 5000; j++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009169 udelay(100);
9170
9171 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
9172 pci_write_config_dword(tp->pdev, 0xc4,
9173 cfg_val | (1 << 15));
9174 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009175
Matt Carlsone7126992009-08-25 10:08:16 +00009176 /* Clear the "no snoop" and "relaxed ordering" bits. */
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009177 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
Matt Carlsone7126992009-08-25 10:08:16 +00009178 /*
9179 * Older PCIe devices only support the 128 byte
9180 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009181 */
Joe Perches63c3a662011-04-26 08:12:10 +00009182 if (!tg3_flag(tp, CPMU_PRESENT))
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009183 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
9184 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009185
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009186 /* Clear error status */
Jiang Liu0f49bfb2012-08-20 13:28:20 -06009187 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08009188 PCI_EXP_DEVSTA_CED |
9189 PCI_EXP_DEVSTA_NFED |
9190 PCI_EXP_DEVSTA_FED |
9191 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009192 }
9193
Michael Chanee6a99b2007-07-18 21:49:10 -07009194 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009195
Joe Perches63c3a662011-04-26 08:12:10 +00009196 tg3_flag_clear(tp, CHIP_RESETTING);
9197 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07009198
Michael Chanee6a99b2007-07-18 21:49:10 -07009199 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00009200 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07009201 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07009202 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009203
Joe Perches41535772013-02-16 11:20:04 +00009204 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009205 tg3_stop_fw(tp);
9206 tw32(0x5000, 0x400);
9207 }
9208
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +00009209 if (tg3_flag(tp, IS_SSB_CORE)) {
9210 /*
9211 * BCM4785: In order to avoid repercussions from using
9212 * potentially defective internal ROM, stop the Rx RISC CPU,
9213 * which is not required.
9214 */
9215 tg3_stop_fw(tp);
9216 tg3_halt_cpu(tp, RX_CPU_BASE);
9217 }
9218
Nithin Sujirfb03a432013-05-21 12:57:32 +00009219 err = tg3_poll_fw(tp);
9220 if (err)
9221 return err;
9222
Linus Torvalds1da177e2005-04-16 15:20:36 -07009223 tw32(GRC_MODE, tp->grc_mode);
9224
Joe Perches41535772013-02-16 11:20:04 +00009225 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009226 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009227
9228 tw32(0xc4, val | (1 << 15));
9229 }
9230
9231 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
Joe Perches41535772013-02-16 11:20:04 +00009232 tg3_asic_rev(tp) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009233 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
Joe Perches41535772013-02-16 11:20:04 +00009234 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009235 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9236 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9237 }
9238
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009239 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00009240 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00009241 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009242 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00009243 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00009244 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009245 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00009246 val = 0;
9247
9248 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009249 udelay(40);
9250
Matt Carlson77b483f2008-08-15 14:07:24 -07009251 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9252
Matt Carlson0a9140c2009-08-28 12:27:50 +00009253 tg3_mdio_start(tp);
9254
Joe Perches63c3a662011-04-26 08:12:10 +00009255 if (tg3_flag(tp, PCI_EXPRESS) &&
Joe Perches41535772013-02-16 11:20:04 +00009256 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9257 tg3_asic_rev(tp) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00009258 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009259 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009260
9261 tw32(0x7c00, val | (1 << 25));
9262 }
9263
Nithin Sujirf82995b2014-01-03 10:09:13 -08009264 tg3_restore_clk(tp);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009265
Linus Torvalds1da177e2005-04-16 15:20:36 -07009266 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00009267 tg3_flag_clear(tp, ENABLE_ASF);
Nithin Sujir942d1af2013-04-09 08:48:07 +00009268 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9269 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9270
Joe Perches63c3a662011-04-26 08:12:10 +00009271 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009272 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9273 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9274 u32 nic_cfg;
9275
9276 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9277 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00009278 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009279 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00009280 if (tg3_flag(tp, 5750_PLUS))
9281 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Nithin Sujir942d1af2013-04-09 08:48:07 +00009282
9283 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9284 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9285 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9286 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9287 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009288 }
9289 }
9290
9291 return 0;
9292}
9293
Matt Carlson65ec6982012-02-28 23:33:37 +00009294static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9295static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
Michael Chane565eec2014-01-03 10:09:12 -08009296static void __tg3_set_rx_mode(struct net_device *);
Matt Carlson92feeab2011-12-08 14:40:14 +00009297
Linus Torvalds1da177e2005-04-16 15:20:36 -07009298/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00009299static int tg3_halt(struct tg3 *tp, int kind, bool silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009300{
9301 int err;
9302
9303 tg3_stop_fw(tp);
9304
Michael Chan944d9802005-05-29 14:57:48 -07009305 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009306
David S. Millerb3b7d6b2005-05-05 14:40:20 -07009307 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009308 err = tg3_chip_reset(tp);
9309
Joe Perches953c96e2013-04-09 10:18:14 +00009310 __tg3_set_mac_addr(tp, false);
Matt Carlsondaba2a62009-04-20 06:58:52 +00009311
Michael Chan944d9802005-05-29 14:57:48 -07009312 tg3_write_sig_legacy(tp, kind);
9313 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009314
Matt Carlson92feeab2011-12-08 14:40:14 +00009315 if (tp->hw_stats) {
9316 /* Save the stats across chip resets... */
David S. Millerb4017c52012-03-01 17:57:40 -05009317 tg3_get_nstats(tp, &tp->net_stats_prev);
Matt Carlson92feeab2011-12-08 14:40:14 +00009318 tg3_get_estats(tp, &tp->estats_prev);
9319
9320 /* And make sure the next sample is new data */
9321 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9322 }
9323
Nithin Sujir4bc814a2013-09-20 16:46:59 -07009324 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009325}
9326
Linus Torvalds1da177e2005-04-16 15:20:36 -07009327static int tg3_set_mac_addr(struct net_device *dev, void *p)
9328{
9329 struct tg3 *tp = netdev_priv(dev);
9330 struct sockaddr *addr = p;
Joe Perches953c96e2013-04-09 10:18:14 +00009331 int err = 0;
9332 bool skip_mac_1 = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009333
Michael Chanf9804dd2005-09-27 12:13:10 -07009334 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00009335 return -EADDRNOTAVAIL;
Michael Chanf9804dd2005-09-27 12:13:10 -07009336
Linus Torvalds1da177e2005-04-16 15:20:36 -07009337 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9338
Michael Chane75f7c92006-03-20 21:33:26 -08009339 if (!netif_running(dev))
9340 return 0;
9341
Joe Perches63c3a662011-04-26 08:12:10 +00009342 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07009343 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07009344
Michael Chan986e0ae2007-05-05 12:10:20 -07009345 addr0_high = tr32(MAC_ADDR_0_HIGH);
9346 addr0_low = tr32(MAC_ADDR_0_LOW);
9347 addr1_high = tr32(MAC_ADDR_1_HIGH);
9348 addr1_low = tr32(MAC_ADDR_1_LOW);
9349
9350 /* Skip MAC addr 1 if ASF is using it. */
9351 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9352 !(addr1_high == 0 && addr1_low == 0))
Joe Perches953c96e2013-04-09 10:18:14 +00009353 skip_mac_1 = true;
Michael Chan58712ef2006-04-29 18:58:01 -07009354 }
Michael Chan986e0ae2007-05-05 12:10:20 -07009355 spin_lock_bh(&tp->lock);
9356 __tg3_set_mac_addr(tp, skip_mac_1);
Michael Chane565eec2014-01-03 10:09:12 -08009357 __tg3_set_rx_mode(dev);
Michael Chan986e0ae2007-05-05 12:10:20 -07009358 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009359
Michael Chanb9ec6c12006-07-25 16:37:27 -07009360 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009361}
9362
9363/* tp->lock is held. */
9364static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9365 dma_addr_t mapping, u32 maxlen_flags,
9366 u32 nic_addr)
9367{
9368 tg3_write_mem(tp,
9369 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9370 ((u64) mapping >> 32));
9371 tg3_write_mem(tp,
9372 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9373 ((u64) mapping & 0xffffffff));
9374 tg3_write_mem(tp,
9375 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9376 maxlen_flags);
9377
Joe Perches63c3a662011-04-26 08:12:10 +00009378 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009379 tg3_write_mem(tp,
9380 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9381 nic_addr);
9382}
9383
Michael Chana489b6d2012-09-28 07:12:39 +00009384
9385static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07009386{
Michael Chana489b6d2012-09-28 07:12:39 +00009387 int i = 0;
Matt Carlsonb6080e12009-09-01 13:12:00 +00009388
Joe Perches63c3a662011-04-26 08:12:10 +00009389 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00009390 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9391 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9392 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00009393 } else {
9394 tw32(HOSTCC_TXCOL_TICKS, 0);
9395 tw32(HOSTCC_TXMAX_FRAMES, 0);
9396 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Michael Chana489b6d2012-09-28 07:12:39 +00009397
9398 for (; i < tp->txq_cnt; i++) {
9399 u32 reg;
9400
9401 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9402 tw32(reg, ec->tx_coalesce_usecs);
9403 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9404 tw32(reg, ec->tx_max_coalesced_frames);
9405 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9406 tw32(reg, ec->tx_max_coalesced_frames_irq);
9407 }
Matt Carlson19cfaec2009-12-03 08:36:20 +00009408 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00009409
Michael Chana489b6d2012-09-28 07:12:39 +00009410 for (; i < tp->irq_max - 1; i++) {
9411 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9412 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9413 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9414 }
9415}
9416
9417static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9418{
9419 int i = 0;
9420 u32 limit = tp->rxq_cnt;
9421
Joe Perches63c3a662011-04-26 08:12:10 +00009422 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00009423 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9424 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9425 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
Michael Chana489b6d2012-09-28 07:12:39 +00009426 limit--;
Matt Carlson19cfaec2009-12-03 08:36:20 +00009427 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00009428 tw32(HOSTCC_RXCOL_TICKS, 0);
9429 tw32(HOSTCC_RXMAX_FRAMES, 0);
9430 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07009431 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00009432
Michael Chana489b6d2012-09-28 07:12:39 +00009433 for (; i < limit; i++) {
9434 u32 reg;
9435
9436 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9437 tw32(reg, ec->rx_coalesce_usecs);
9438 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9439 tw32(reg, ec->rx_max_coalesced_frames);
9440 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9441 tw32(reg, ec->rx_max_coalesced_frames_irq);
9442 }
9443
9444 for (; i < tp->irq_max - 1; i++) {
9445 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
9446 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
9447 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9448 }
9449}
9450
9451static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9452{
9453 tg3_coal_tx_init(tp, ec);
9454 tg3_coal_rx_init(tp, ec);
9455
Joe Perches63c3a662011-04-26 08:12:10 +00009456 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07009457 u32 val = ec->stats_block_coalesce_usecs;
9458
Matt Carlsonb6080e12009-09-01 13:12:00 +00009459 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9460 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9461
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +00009462 if (!tp->link_up)
David S. Miller15f98502005-05-18 22:49:26 -07009463 val = 0;
9464
9465 tw32(HOSTCC_STAT_COAL_TICKS, val);
9466 }
9467}
Linus Torvalds1da177e2005-04-16 15:20:36 -07009468
9469/* tp->lock is held. */
Nithin Sujir328947f2013-05-23 11:11:24 +00009470static void tg3_tx_rcbs_disable(struct tg3 *tp)
9471{
9472 u32 txrcb, limit;
9473
9474 /* Disable all transmit rings but the first. */
9475 if (!tg3_flag(tp, 5705_PLUS))
9476 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
9477 else if (tg3_flag(tp, 5717_PLUS))
9478 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
9479 else if (tg3_flag(tp, 57765_CLASS) ||
9480 tg3_asic_rev(tp) == ASIC_REV_5762)
9481 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
9482 else
9483 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9484
9485 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9486 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9487 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9488 BDINFO_FLAGS_DISABLED);
9489}
9490
9491/* tp->lock is held. */
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009492static void tg3_tx_rcbs_init(struct tg3 *tp)
9493{
9494 int i = 0;
9495 u32 txrcb = NIC_SRAM_SEND_RCB;
9496
9497 if (tg3_flag(tp, ENABLE_TSS))
9498 i++;
9499
9500 for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
9501 struct tg3_napi *tnapi = &tp->napi[i];
9502
9503 if (!tnapi->tx_ring)
9504 continue;
9505
9506 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9507 (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
9508 NIC_SRAM_TX_BUFFER_DESC);
9509 }
9510}
9511
9512/* tp->lock is held. */
Nithin Sujir328947f2013-05-23 11:11:24 +00009513static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
9514{
9515 u32 rxrcb, limit;
9516
9517 /* Disable all receive return rings but the first. */
9518 if (tg3_flag(tp, 5717_PLUS))
9519 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
9520 else if (!tg3_flag(tp, 5705_PLUS))
9521 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
9522 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9523 tg3_asic_rev(tp) == ASIC_REV_5762 ||
9524 tg3_flag(tp, 57765_CLASS))
9525 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9526 else
9527 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9528
9529 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9530 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9531 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9532 BDINFO_FLAGS_DISABLED);
9533}
9534
9535/* tp->lock is held. */
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009536static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
9537{
9538 int i = 0;
9539 u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
9540
9541 if (tg3_flag(tp, ENABLE_RSS))
9542 i++;
9543
9544 for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
9545 struct tg3_napi *tnapi = &tp->napi[i];
9546
9547 if (!tnapi->rx_rcb)
9548 continue;
9549
9550 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
9551 (tp->rx_ret_ring_mask + 1) <<
9552 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
9553 }
9554}
9555
9556/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00009557static void tg3_rings_reset(struct tg3 *tp)
9558{
9559 int i;
Nithin Sujir328947f2013-05-23 11:11:24 +00009560 u32 stblk;
Matt Carlson2d31eca2009-09-01 12:53:31 +00009561 struct tg3_napi *tnapi = &tp->napi[0];
9562
Nithin Sujir328947f2013-05-23 11:11:24 +00009563 tg3_tx_rcbs_disable(tp);
Matt Carlson2d31eca2009-09-01 12:53:31 +00009564
Nithin Sujir328947f2013-05-23 11:11:24 +00009565 tg3_rx_ret_rcbs_disable(tp);
Matt Carlson2d31eca2009-09-01 12:53:31 +00009566
9567 /* Disable interrupts */
9568 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009569 tp->napi[0].chk_msi_cnt = 0;
9570 tp->napi[0].last_rx_cons = 0;
9571 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00009572
9573 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00009574 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00009575 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009576 tp->napi[i].tx_prod = 0;
9577 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00009578 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00009579 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009580 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9581 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson7f230732011-08-31 11:44:48 +00009582 tp->napi[i].chk_msi_cnt = 0;
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009583 tp->napi[i].last_rx_cons = 0;
9584 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009585 }
Joe Perches63c3a662011-04-26 08:12:10 +00009586 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00009587 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009588 } else {
9589 tp->napi[0].tx_prod = 0;
9590 tp->napi[0].tx_cons = 0;
9591 tw32_mailbox(tp->napi[0].prodmbox, 0);
9592 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9593 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00009594
9595 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00009596 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00009597 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9598 for (i = 0; i < 16; i++)
9599 tw32_tx_mbox(mbox + i * 8, 0);
9600 }
9601
Matt Carlson2d31eca2009-09-01 12:53:31 +00009602 /* Clear status block in ram. */
9603 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9604
9605 /* Set status block DMA address */
9606 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9607 ((u64) tnapi->status_mapping >> 32));
9608 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9609 ((u64) tnapi->status_mapping & 0xffffffff));
9610
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009611 stblk = HOSTCC_STATBLCK_RING1;
9612
9613 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9614 u64 mapping = (u64)tnapi->status_mapping;
9615 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9616 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009617 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009618
9619 /* Clear status block in ram. */
9620 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00009621 }
Nithin Sujir32ba19e2013-05-23 11:11:23 +00009622
9623 tg3_tx_rcbs_init(tp);
9624 tg3_rx_ret_rcbs_init(tp);
Matt Carlson2d31eca2009-09-01 12:53:31 +00009625}
9626
Matt Carlsoneb07a942011-04-20 07:57:36 +00009627static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9628{
9629 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9630
Joe Perches63c3a662011-04-26 08:12:10 +00009631 if (!tg3_flag(tp, 5750_PLUS) ||
9632 tg3_flag(tp, 5780_CLASS) ||
Joe Perches41535772013-02-16 11:20:04 +00009633 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9634 tg3_asic_rev(tp) == ASIC_REV_5752 ||
Matt Carlson513aa6e2011-11-21 15:01:18 +00009635 tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009636 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
Joe Perches41535772013-02-16 11:20:04 +00009637 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9638 tg3_asic_rev(tp) == ASIC_REV_5787)
Matt Carlsoneb07a942011-04-20 07:57:36 +00009639 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9640 else
9641 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9642
9643 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9644 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9645
9646 val = min(nic_rep_thresh, host_rep_thresh);
9647 tw32(RCVBDI_STD_THRESH, val);
9648
Joe Perches63c3a662011-04-26 08:12:10 +00009649 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009650 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9651
Joe Perches63c3a662011-04-26 08:12:10 +00009652 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009653 return;
9654
Matt Carlson513aa6e2011-11-21 15:01:18 +00009655 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
Matt Carlsoneb07a942011-04-20 07:57:36 +00009656
9657 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9658
9659 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9660 tw32(RCVBDI_JUMBO_THRESH, val);
9661
Joe Perches63c3a662011-04-26 08:12:10 +00009662 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00009663 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9664}
9665
Matt Carlsonccd5ba92012-02-13 10:20:08 +00009666static inline u32 calc_crc(unsigned char *buf, int len)
9667{
9668 u32 reg;
9669 u32 tmp;
9670 int j, k;
9671
9672 reg = 0xffffffff;
9673
9674 for (j = 0; j < len; j++) {
9675 reg ^= buf[j];
9676
9677 for (k = 0; k < 8; k++) {
9678 tmp = reg & 0x01;
9679
9680 reg >>= 1;
9681
9682 if (tmp)
9683 reg ^= 0xedb88320;
9684 }
9685 }
9686
9687 return ~reg;
9688}
9689
9690static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9691{
9692 /* accept or reject all multicast frames */
9693 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9694 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9695 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9696 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9697}
9698
9699static void __tg3_set_rx_mode(struct net_device *dev)
9700{
9701 struct tg3 *tp = netdev_priv(dev);
9702 u32 rx_mode;
9703
9704 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9705 RX_MODE_KEEP_VLAN_TAG);
9706
9707#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9708 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9709 * flag clear.
9710 */
9711 if (!tg3_flag(tp, ENABLE_ASF))
9712 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9713#endif
9714
9715 if (dev->flags & IFF_PROMISC) {
9716 /* Promiscuous mode. */
9717 rx_mode |= RX_MODE_PROMISC;
9718 } else if (dev->flags & IFF_ALLMULTI) {
9719 /* Accept all multicast. */
9720 tg3_set_multi(tp, 1);
9721 } else if (netdev_mc_empty(dev)) {
9722 /* Reject all multicast. */
9723 tg3_set_multi(tp, 0);
9724 } else {
9725 /* Accept one or more multicast(s). */
9726 struct netdev_hw_addr *ha;
9727 u32 mc_filter[4] = { 0, };
9728 u32 regidx;
9729 u32 bit;
9730 u32 crc;
9731
9732 netdev_for_each_mc_addr(ha, dev) {
9733 crc = calc_crc(ha->addr, ETH_ALEN);
9734 bit = ~crc & 0x7f;
9735 regidx = (bit & 0x60) >> 5;
9736 bit &= 0x1f;
9737 mc_filter[regidx] |= (1 << bit);
9738 }
9739
9740 tw32(MAC_HASH_REG_0, mc_filter[0]);
9741 tw32(MAC_HASH_REG_1, mc_filter[1]);
9742 tw32(MAC_HASH_REG_2, mc_filter[2]);
9743 tw32(MAC_HASH_REG_3, mc_filter[3]);
9744 }
9745
Michael Chane565eec2014-01-03 10:09:12 -08009746 if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
9747 rx_mode |= RX_MODE_PROMISC;
9748 } else if (!(dev->flags & IFF_PROMISC)) {
9749 /* Add all entries into to the mac addr filter list */
9750 int i = 0;
9751 struct netdev_hw_addr *ha;
9752
9753 netdev_for_each_uc_addr(ha, dev) {
9754 __tg3_set_one_mac_addr(tp, ha->addr,
9755 i + TG3_UCAST_ADDR_IDX(tp));
9756 i++;
9757 }
9758 }
9759
Matt Carlsonccd5ba92012-02-13 10:20:08 +00009760 if (rx_mode != tp->rx_mode) {
9761 tp->rx_mode = rx_mode;
9762 tw32_f(MAC_RX_MODE, rx_mode);
9763 udelay(10);
9764 }
9765}
9766
Michael Chan91024262012-09-28 07:12:38 +00009767static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
Matt Carlson90415472011-12-16 13:33:23 +00009768{
9769 int i;
9770
9771 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
Michael Chan91024262012-09-28 07:12:38 +00009772 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
Matt Carlson90415472011-12-16 13:33:23 +00009773}
9774
9775static void tg3_rss_check_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009776{
9777 int i;
9778
9779 if (!tg3_flag(tp, SUPPORT_MSIX))
9780 return;
9781
Michael Chan0b3ba052012-11-14 14:44:29 +00009782 if (tp->rxq_cnt == 1) {
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009783 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
Matt Carlson90415472011-12-16 13:33:23 +00009784 return;
9785 }
9786
9787 /* Validate table against current IRQ count */
9788 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
Michael Chan0b3ba052012-11-14 14:44:29 +00009789 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
Matt Carlson90415472011-12-16 13:33:23 +00009790 break;
9791 }
9792
9793 if (i != TG3_RSS_INDIR_TBL_SIZE)
Michael Chan91024262012-09-28 07:12:38 +00009794 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009795}
9796
Matt Carlson90415472011-12-16 13:33:23 +00009797static void tg3_rss_write_indir_tbl(struct tg3 *tp)
Matt Carlsonbcebcc42011-12-14 11:10:01 +00009798{
9799 int i = 0;
9800 u32 reg = MAC_RSS_INDIR_TBL_0;
9801
9802 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9803 u32 val = tp->rss_ind_tbl[i];
9804 i++;
9805 for (; i % 8; i++) {
9806 val <<= 4;
9807 val |= tp->rss_ind_tbl[i];
9808 }
9809 tw32(reg, val);
9810 reg += 4;
9811 }
9812}
9813
Nithin Sujir9bc297e2013-06-03 09:19:34 +00009814static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
9815{
9816 if (tg3_asic_rev(tp) == ASIC_REV_5719)
9817 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
9818 else
9819 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
9820}
9821
Matt Carlson2d31eca2009-09-01 12:53:31 +00009822/* tp->lock is held. */
Joe Perches953c96e2013-04-09 10:18:14 +00009823static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009824{
9825 u32 val, rdmac_mode;
9826 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00009827 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009828
9829 tg3_disable_ints(tp);
9830
9831 tg3_stop_fw(tp);
9832
9833 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9834
Joe Perches63c3a662011-04-26 08:12:10 +00009835 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07009836 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009837
Nithin Sujirfdad8de2013-04-09 08:48:08 +00009838 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9839 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9840 tg3_phy_pull_config(tp);
Nithin Sujir400dfba2013-05-18 06:26:53 +00009841 tg3_eee_pull_config(tp, NULL);
Nithin Sujirfdad8de2013-04-09 08:48:08 +00009842 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9843 }
9844
Nithin Sujir400dfba2013-05-18 06:26:53 +00009845 /* Enable MAC control of LPI */
9846 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9847 tg3_setup_eee(tp);
9848
Matt Carlson603f1172010-02-12 14:47:10 +00009849 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08009850 tg3_phy_reset(tp);
9851
Linus Torvalds1da177e2005-04-16 15:20:36 -07009852 err = tg3_chip_reset(tp);
9853 if (err)
9854 return err;
9855
9856 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9857
Joe Perches41535772013-02-16 11:20:04 +00009858 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07009859 val = tr32(TG3_CPMU_CTRL);
9860 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9861 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08009862
9863 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9864 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9865 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9866 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9867
9868 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9869 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9870 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9871 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9872
9873 val = tr32(TG3_CPMU_HST_ACC);
9874 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9875 val |= CPMU_HST_ACC_MACCLK_6_25;
9876 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07009877 }
9878
Joe Perches41535772013-02-16 11:20:04 +00009879 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
Matt Carlson33466d92009-04-20 06:57:41 +00009880 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9881 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9882 PCIE_PWR_MGMT_L1_THRESH_4MS;
9883 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00009884
9885 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9886 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9887
9888 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00009889
Matt Carlsonf40386c2009-11-02 14:24:02 +00009890 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9891 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00009892 }
9893
Joe Perches63c3a662011-04-26 08:12:10 +00009894 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00009895 u32 grc_mode = tr32(GRC_MODE);
9896
9897 /* Access the lower 1K of PL PCIE block registers. */
9898 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9899 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9900
9901 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9902 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9903 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9904
9905 tw32(GRC_MODE, grc_mode);
9906 }
9907
Matt Carlson55086ad2011-12-14 11:09:59 +00009908 if (tg3_flag(tp, 57765_CLASS)) {
Joe Perches41535772013-02-16 11:20:04 +00009909 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
Matt Carlson5093eed2010-11-24 08:31:45 +00009910 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00009911
Matt Carlson5093eed2010-11-24 08:31:45 +00009912 /* Access the lower 1K of PL PCIE block registers. */
9913 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9914 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00009915
Matt Carlson5093eed2010-11-24 08:31:45 +00009916 val = tr32(TG3_PCIE_TLDLPL_PORT +
9917 TG3_PCIE_PL_LO_PHYCTL5);
9918 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9919 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00009920
Matt Carlson5093eed2010-11-24 08:31:45 +00009921 tw32(GRC_MODE, grc_mode);
9922 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00009923
Joe Perches41535772013-02-16 11:20:04 +00009924 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
Matt Carlsond3f677a2013-02-14 14:27:51 +00009925 u32 grc_mode;
9926
9927 /* Fix transmit hangs */
9928 val = tr32(TG3_CPMU_PADRNG_CTL);
9929 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9930 tw32(TG3_CPMU_PADRNG_CTL, val);
9931
9932 grc_mode = tr32(GRC_MODE);
Matt Carlson1ff30a52011-05-19 12:12:46 +00009933
9934 /* Access the lower 1K of DL PCIE block registers. */
9935 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9936 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9937
9938 val = tr32(TG3_PCIE_TLDLPL_PORT +
9939 TG3_PCIE_DL_LO_FTSMAX);
9940 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9941 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9942 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9943
9944 tw32(GRC_MODE, grc_mode);
9945 }
9946
Matt Carlsona977dbe2010-04-12 06:58:26 +00009947 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9948 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9949 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9950 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00009951 }
9952
Linus Torvalds1da177e2005-04-16 15:20:36 -07009953 /* This works around an issue with Athlon chipsets on
9954 * B3 tigon3 silicon. This bit has no effect on any
9955 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07009956 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009957 */
Joe Perches63c3a662011-04-26 08:12:10 +00009958 if (!tg3_flag(tp, CPMU_PRESENT)) {
9959 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07009960 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9961 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009963
Joe Perches41535772013-02-16 11:20:04 +00009964 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00009965 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009966 val = tr32(TG3PCI_PCISTATE);
9967 val |= PCISTATE_RETRY_SAME_DMA;
9968 tw32(TG3PCI_PCISTATE, val);
9969 }
9970
Joe Perches63c3a662011-04-26 08:12:10 +00009971 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07009972 /* Allow reads and writes to the
9973 * APE register and memory space.
9974 */
9975 val = tr32(TG3PCI_PCISTATE);
9976 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00009977 PCISTATE_ALLOW_APE_SHMEM_WR |
9978 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07009979 tw32(TG3PCI_PCISTATE, val);
9980 }
9981
Joe Perches41535772013-02-16 11:20:04 +00009982 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009983 /* Enable some hw fixes. */
9984 val = tr32(TG3PCI_MSI_DATA);
9985 val |= (1 << 26) | (1 << 28) | (1 << 29);
9986 tw32(TG3PCI_MSI_DATA, val);
9987 }
9988
9989 /* Descriptor ring init may make accesses to the
9990 * NIC SRAM area to setup the TX descriptors, so we
9991 * can only do this after the hardware has been
9992 * successfully reset.
9993 */
Michael Chan32d8c572006-07-25 16:38:29 -07009994 err = tg3_init_rings(tp);
9995 if (err)
9996 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009997
Joe Perches63c3a662011-04-26 08:12:10 +00009998 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00009999 val = tr32(TG3PCI_DMA_RW_CTRL) &
10000 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Joe Perches41535772013-02-16 11:20:04 +000010001 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
Matt Carlson1a319022010-04-12 06:58:25 +000010002 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson55086ad2011-12-14 11:09:59 +000010003 if (!tg3_flag(tp, 57765_CLASS) &&
Joe Perches41535772013-02-16 11:20:04 +000010004 tg3_asic_rev(tp) != ASIC_REV_5717 &&
10005 tg3_asic_rev(tp) != ASIC_REV_5762)
Matt Carlson0aebff42011-04-25 12:42:45 +000010006 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000010007 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
Joe Perches41535772013-02-16 11:20:04 +000010008 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
10009 tg3_asic_rev(tp) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -070010010 /* This value is determined during the probe time DMA
10011 * engine test, tg3_test_dma.
10012 */
10013 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
10014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010015
10016 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
10017 GRC_MODE_4X_NIC_SEND_RINGS |
10018 GRC_MODE_NO_TX_PHDR_CSUM |
10019 GRC_MODE_NO_RX_PHDR_CSUM);
10020 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -070010021
10022 /* Pseudo-header checksum is done by hardware logic and not
10023 * the offload processers, so make the chip do the pseudo-
10024 * header checksums on receive. For transmit it is more
10025 * convenient to do the pseudo-header checksum in software
10026 * as Linux does that on transmit for us in all cases.
10027 */
10028 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010029
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +000010030 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
10031 if (tp->rxptpctl)
10032 tw32(TG3_RX_PTP_CTL,
10033 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
10034
10035 if (tg3_flag(tp, PTP_CAPABLE))
10036 val |= GRC_MODE_TIME_SYNC_ENABLE;
10037
10038 tw32(GRC_MODE, tp->grc_mode | val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010039
10040 /* Setup the timer prescalar register. Clock is always 66Mhz. */
10041 val = tr32(GRC_MISC_CFG);
10042 val &= ~0xff;
10043 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
10044 tw32(GRC_MISC_CFG, val);
10045
10046 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +000010047 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010048 /* Do nothing. */
Joe Perches41535772013-02-16 11:20:04 +000010049 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010050 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
Joe Perches41535772013-02-16 11:20:04 +000010051 if (tg3_asic_rev(tp) == ASIC_REV_5704)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010052 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
10053 else
10054 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
10055 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
10056 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +000010057 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010058 int fw_len;
10059
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080010060 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010061 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
10062 tw32(BUFMGR_MB_POOL_ADDR,
10063 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
10064 tw32(BUFMGR_MB_POOL_SIZE,
10065 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
10066 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010067
Michael Chan0f893dc2005-07-25 12:30:38 -070010068 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010069 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10070 tp->bufmgr_config.mbuf_read_dma_low_water);
10071 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10072 tp->bufmgr_config.mbuf_mac_rx_low_water);
10073 tw32(BUFMGR_MB_HIGH_WATER,
10074 tp->bufmgr_config.mbuf_high_water);
10075 } else {
10076 tw32(BUFMGR_MB_RDMA_LOW_WATER,
10077 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
10078 tw32(BUFMGR_MB_MACRX_LOW_WATER,
10079 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
10080 tw32(BUFMGR_MB_HIGH_WATER,
10081 tp->bufmgr_config.mbuf_high_water_jumbo);
10082 }
10083 tw32(BUFMGR_DMA_LOW_WATER,
10084 tp->bufmgr_config.dma_low_water);
10085 tw32(BUFMGR_DMA_HIGH_WATER,
10086 tp->bufmgr_config.dma_high_water);
10087
Matt Carlsond309a462010-09-30 10:34:31 +000010088 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
Joe Perches41535772013-02-16 11:20:04 +000010089 if (tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlsond309a462010-09-30 10:34:31 +000010090 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Joe Perches41535772013-02-16 11:20:04 +000010091 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
Nithin Sujir94962f72013-12-06 09:53:19 -080010092 tg3_asic_rev(tp) == ASIC_REV_5762 ||
Joe Perches41535772013-02-16 11:20:04 +000010093 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10094 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
Matt Carlson4d958472011-04-20 07:57:35 +000010095 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +000010096 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010097 for (i = 0; i < 2000; i++) {
10098 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
10099 break;
10100 udelay(10);
10101 }
10102 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +000010103 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010104 return -ENODEV;
10105 }
10106
Joe Perches41535772013-02-16 11:20:04 +000010107 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
Matt Carlsoneb07a942011-04-20 07:57:36 +000010108 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -070010109
Matt Carlsoneb07a942011-04-20 07:57:36 +000010110 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010111
10112 /* Initialize TG3_BDINFO's at:
10113 * RCVDBDI_STD_BD: standard eth size rx ring
10114 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
10115 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
10116 *
10117 * like so:
10118 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
10119 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
10120 * ring attribute flags
10121 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
10122 *
10123 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
10124 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
10125 *
10126 * The size of each ring is fixed in the firmware, but the location is
10127 * configurable.
10128 */
10129 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +000010130 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010131 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +000010132 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +000010133 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +000010134 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
10135 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010136
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010137 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +000010138 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010139 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
10140 BDINFO_FLAGS_DISABLED);
10141
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010142 /* Program the jumbo buffer descriptor ring control
10143 * blocks on those devices that have them.
10144 */
Joe Perches41535772013-02-16 11:20:04 +000010145 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
Joe Perches63c3a662011-04-26 08:12:10 +000010146 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010147
Joe Perches63c3a662011-04-26 08:12:10 +000010148 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010149 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +000010150 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010151 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +000010152 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +000010153 val = TG3_RX_JMB_RING_SIZE(tp) <<
10154 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010155 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +000010156 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +000010157 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Michael Chanc65a17f2013-01-06 12:51:07 +000010158 tg3_flag(tp, 57765_CLASS) ||
Joe Perches41535772013-02-16 11:20:04 +000010159 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson87668d32009-11-13 13:03:34 +000010160 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
10161 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010162 } else {
10163 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10164 BDINFO_FLAGS_DISABLED);
10165 }
10166
Joe Perches63c3a662011-04-26 08:12:10 +000010167 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonfa6b2aa2011-11-21 15:01:19 +000010168 val = TG3_RX_STD_RING_SIZE(tp);
Matt Carlson7cb32cf2010-09-30 10:34:36 +000010169 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
10170 val |= (TG3_RX_STD_DMA_SZ << 2);
10171 } else
Matt Carlson04380d42010-04-12 06:58:29 +000010172 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010173 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +000010174 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +000010175
10176 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010177
Matt Carlson411da642009-11-13 13:03:46 +000010178 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +000010179 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010180
Joe Perches63c3a662011-04-26 08:12:10 +000010181 tpr->rx_jmb_prod_idx =
10182 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +000010183 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010184
Matt Carlson2d31eca2009-09-01 12:53:31 +000010185 tg3_rings_reset(tp);
10186
Linus Torvalds1da177e2005-04-16 15:20:36 -070010187 /* Initialize MAC address and backoff seed. */
Joe Perches953c96e2013-04-09 10:18:14 +000010188 __tg3_set_mac_addr(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010189
10190 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +000010191 tw32(MAC_RX_MTU_SIZE,
10192 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010193
10194 /* The slot time is changed by tg3_setup_phy if we
10195 * run at gigabit with half duplex.
10196 */
Matt Carlsonf2096f92011-04-05 14:22:48 +000010197 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
10198 (6 << TX_LENGTHS_IPG_SHIFT) |
10199 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
10200
Joe Perches41535772013-02-16 11:20:04 +000010201 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10202 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +000010203 val |= tr32(MAC_TX_LENGTHS) &
10204 (TX_LENGTHS_JMB_FRM_LEN_MSK |
10205 TX_LENGTHS_CNT_DWN_VAL_MSK);
10206
10207 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010208
10209 /* Receive rules. */
10210 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
10211 tw32(RCVLPC_CONFIG, 0x0181);
10212
10213 /* Calculate RDMAC_MODE setting early, we need it to determine
10214 * the RCVLPC_STATE_ENABLE mask.
10215 */
10216 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
10217 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
10218 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
10219 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
10220 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -070010221
Joe Perches41535772013-02-16 11:20:04 +000010222 if (tg3_asic_rev(tp) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +000010223 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
10224
Joe Perches41535772013-02-16 11:20:04 +000010225 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
10226 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10227 tg3_asic_rev(tp) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -070010228 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
10229 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
10230 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
10231
Joe Perches41535772013-02-16 11:20:04 +000010232 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10233 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000010234 if (tg3_flag(tp, TSO_CAPABLE) &&
Joe Perches41535772013-02-16 11:20:04 +000010235 tg3_asic_rev(tp) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010236 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
10237 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010238 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010239 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10240 }
10241 }
10242
Joe Perches63c3a662011-04-26 08:12:10 +000010243 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -070010244 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10245
Joe Perches41535772013-02-16 11:20:04 +000010246 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
Matt Carlsond3f677a2013-02-14 14:27:51 +000010247 tp->dma_limit = 0;
10248 if (tp->dev->mtu <= ETH_DATA_LEN) {
10249 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
10250 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
10251 }
10252 }
10253
Joe Perches63c3a662011-04-26 08:12:10 +000010254 if (tg3_flag(tp, HW_TSO_1) ||
10255 tg3_flag(tp, HW_TSO_2) ||
10256 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -080010257 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
10258
Matt Carlson108a6c12011-05-19 12:12:47 +000010259 if (tg3_flag(tp, 57765_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000010260 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10261 tg3_asic_rev(tp) == ASIC_REV_57780)
Matt Carlson027455a2008-12-21 20:19:30 -080010262 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010263
Joe Perches41535772013-02-16 11:20:04 +000010264 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10265 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +000010266 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10267
Joe Perches41535772013-02-16 11:20:04 +000010268 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10269 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10270 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10271 tg3_asic_rev(tp) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000010272 tg3_flag(tp, 57765_PLUS)) {
Michael Chanc65a17f2013-01-06 12:51:07 +000010273 u32 tgtreg;
10274
Joe Perches41535772013-02-16 11:20:04 +000010275 if (tg3_asic_rev(tp) == ASIC_REV_5762)
Michael Chanc65a17f2013-01-06 12:51:07 +000010276 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10277 else
10278 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10279
10280 val = tr32(tgtreg);
Joe Perches41535772013-02-16 11:20:04 +000010281 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10282 tg3_asic_rev(tp) == ASIC_REV_5762) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +000010283 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10284 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10285 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10286 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10287 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10288 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +000010289 }
Michael Chanc65a17f2013-01-06 12:51:07 +000010290 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
Matt Carlson41a8a7e2010-09-15 08:59:53 +000010291 }
10292
Joe Perches41535772013-02-16 11:20:04 +000010293 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10294 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10295 tg3_asic_rev(tp) == ASIC_REV_5762) {
Michael Chanc65a17f2013-01-06 12:51:07 +000010296 u32 tgtreg;
10297
Joe Perches41535772013-02-16 11:20:04 +000010298 if (tg3_asic_rev(tp) == ASIC_REV_5762)
Michael Chanc65a17f2013-01-06 12:51:07 +000010299 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10300 else
10301 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10302
10303 val = tr32(tgtreg);
10304 tw32(tgtreg, val |
Matt Carlsond309a462010-09-30 10:34:31 +000010305 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10306 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10307 }
10308
Linus Torvalds1da177e2005-04-16 15:20:36 -070010309 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +000010310 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -070010311 val = tr32(RCVLPC_STATS_ENABLE);
10312 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10313 tw32(RCVLPC_STATS_ENABLE, val);
10314 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010315 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010316 val = tr32(RCVLPC_STATS_ENABLE);
10317 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10318 tw32(RCVLPC_STATS_ENABLE, val);
10319 } else {
10320 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10321 }
10322 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10323 tw32(SNDDATAI_STATSENAB, 0xffffff);
10324 tw32(SNDDATAI_STATSCTRL,
10325 (SNDDATAI_SCTRL_ENABLE |
10326 SNDDATAI_SCTRL_FASTUPD));
10327
10328 /* Setup host coalescing engine. */
10329 tw32(HOSTCC_MODE, 0);
10330 for (i = 0; i < 2000; i++) {
10331 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10332 break;
10333 udelay(10);
10334 }
10335
Michael Chand244c892005-07-05 14:42:33 -070010336 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010337
Joe Perches63c3a662011-04-26 08:12:10 +000010338 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010339 /* Status/statistics block address. See tg3_timer,
10340 * the tg3_periodic_fetch_stats call there, and
10341 * tg3_get_stats to see how this works for 5705/5750 chips.
10342 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010343 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10344 ((u64) tp->stats_mapping >> 32));
10345 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10346 ((u64) tp->stats_mapping & 0xffffffff));
10347 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +000010348
Linus Torvalds1da177e2005-04-16 15:20:36 -070010349 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +000010350
10351 /* Clear statistics and status block memory areas */
10352 for (i = NIC_SRAM_STATS_BLK;
10353 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10354 i += sizeof(u32)) {
10355 tg3_write_mem(tp, i, 0);
10356 udelay(40);
10357 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010358 }
10359
10360 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10361
10362 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10363 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +000010364 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010365 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10366
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010367 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10368 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -070010369 /* reset to prevent losing 1st rx packet intermittently */
10370 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10371 udelay(10);
10372 }
10373
Matt Carlson3bda1252008-08-15 14:08:22 -070010374 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +000010375 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10376 MAC_MODE_FHDE_ENABLE;
10377 if (tg3_flag(tp, ENABLE_APE))
10378 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +000010379 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010380 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000010381 tg3_asic_rev(tp) != ASIC_REV_5700)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010382 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010383 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10384 udelay(40);
10385
Michael Chan314fba32005-04-21 17:07:04 -070010386 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +000010387 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -070010388 * register to preserve the GPIO settings for LOMs. The GPIOs,
10389 * whether used as inputs or outputs, are set by boot code after
10390 * reset.
10391 */
Joe Perches63c3a662011-04-26 08:12:10 +000010392 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -070010393 u32 gpio_mask;
10394
Michael Chan9d26e212006-12-07 00:21:14 -080010395 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10396 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10397 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -070010398
Joe Perches41535772013-02-16 11:20:04 +000010399 if (tg3_asic_rev(tp) == ASIC_REV_5752)
Michael Chan3e7d83b2005-04-21 17:10:36 -070010400 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10401 GRC_LCLCTRL_GPIO_OUTPUT3;
10402
Joe Perches41535772013-02-16 11:20:04 +000010403 if (tg3_asic_rev(tp) == ASIC_REV_5755)
Michael Chanaf36e6b2006-03-23 01:28:06 -080010404 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10405
Gary Zambranoaaf84462007-05-05 11:51:45 -070010406 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -070010407 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10408
10409 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +000010410 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -080010411 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10412 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -070010413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010414 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10415 udelay(100);
10416
Matt Carlsonc3b50032012-01-17 15:27:23 +000010417 if (tg3_flag(tp, USING_MSIX)) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010418 val = tr32(MSGINT_MODE);
Matt Carlsonc3b50032012-01-17 15:27:23 +000010419 val |= MSGINT_MODE_ENABLE;
10420 if (tp->irq_cnt > 1)
10421 val |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +000010422 if (!tg3_flag(tp, 1SHOT_MSI))
10423 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010424 tw32(MSGINT_MODE, val);
10425 }
10426
Joe Perches63c3a662011-04-26 08:12:10 +000010427 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010428 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10429 udelay(40);
10430 }
10431
10432 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10433 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10434 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10435 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10436 WDMAC_MODE_LNGREAD_ENAB);
10437
Joe Perches41535772013-02-16 11:20:04 +000010438 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10439 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000010440 if (tg3_flag(tp, TSO_CAPABLE) &&
Joe Perches41535772013-02-16 11:20:04 +000010441 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10442 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010443 /* nothing */
10444 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010445 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010446 val |= WDMAC_MODE_RX_ACCEL;
10447 }
10448 }
10449
Michael Chand9ab5ad12006-03-20 22:27:35 -080010450 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +000010451 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -070010452 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -080010453
Joe Perches41535772013-02-16 11:20:04 +000010454 if (tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlson788a0352009-11-02 14:26:03 +000010455 val |= WDMAC_MODE_BURST_ALL_DATA;
10456
Linus Torvalds1da177e2005-04-16 15:20:36 -070010457 tw32_f(WDMAC_MODE, val);
10458 udelay(40);
10459
Joe Perches63c3a662011-04-26 08:12:10 +000010460 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -070010461 u16 pcix_cmd;
10462
10463 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10464 &pcix_cmd);
Joe Perches41535772013-02-16 11:20:04 +000010465 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -070010466 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10467 pcix_cmd |= PCI_X_CMD_READ_2K;
Joe Perches41535772013-02-16 11:20:04 +000010468 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -070010469 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10470 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010471 }
Matt Carlson9974a352007-10-07 23:27:28 -070010472 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10473 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010474 }
10475
10476 tw32_f(RDMAC_MODE, rdmac_mode);
10477 udelay(40);
10478
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010479 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10480 tg3_asic_rev(tp) == ASIC_REV_5720) {
Michael Chan091f0ea2012-07-29 19:15:43 +000010481 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10482 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10483 break;
10484 }
10485 if (i < TG3_NUM_RDMA_CHANNELS) {
10486 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010487 val |= tg3_lso_rd_dma_workaround_bit(tp);
Michael Chan091f0ea2012-07-29 19:15:43 +000010488 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010489 tg3_flag_set(tp, 5719_5720_RDMA_BUG);
Michael Chan091f0ea2012-07-29 19:15:43 +000010490 }
10491 }
10492
Linus Torvalds1da177e2005-04-16 15:20:36 -070010493 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +000010494 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010495 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -070010496
Joe Perches41535772013-02-16 11:20:04 +000010497 if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson9936bcf2007-10-10 18:03:07 -070010498 tw32(SNDDATAC_MODE,
10499 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10500 else
10501 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10502
Linus Torvalds1da177e2005-04-16 15:20:36 -070010503 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10504 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +000010505 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +000010506 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +000010507 val |= RCVDBDI_MODE_LRG_RING_SZ;
10508 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010509 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +000010510 if (tg3_flag(tp, HW_TSO_1) ||
10511 tg3_flag(tp, HW_TSO_2) ||
10512 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010513 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010514 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +000010515 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010516 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10517 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010518 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10519
Joe Perches41535772013-02-16 11:20:04 +000010520 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010521 err = tg3_load_5701_a0_firmware_fix(tp);
10522 if (err)
10523 return err;
10524 }
10525
Nithin Sujirc4dab502013-03-06 17:02:34 +000010526 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10527 /* Ignore any errors for the firmware download. If download
10528 * fails, the device will operate with EEE disabled
10529 */
10530 tg3_load_57766_firmware(tp);
10531 }
10532
Joe Perches63c3a662011-04-26 08:12:10 +000010533 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010534 err = tg3_load_tso_firmware(tp);
10535 if (err)
10536 return err;
10537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010538
10539 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +000010540
Joe Perches63c3a662011-04-26 08:12:10 +000010541 if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000010542 tg3_asic_rev(tp) == ASIC_REV_5906)
Matt Carlsonb1d05212010-06-05 17:24:31 +000010543 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +000010544
Joe Perches41535772013-02-16 11:20:04 +000010545 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10546 tg3_asic_rev(tp) == ASIC_REV_5762) {
Matt Carlsonf2096f92011-04-05 14:22:48 +000010547 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10548 tp->tx_mode &= ~val;
10549 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10550 }
10551
Linus Torvalds1da177e2005-04-16 15:20:36 -070010552 tw32_f(MAC_TX_MODE, tp->tx_mode);
10553 udelay(100);
10554
Joe Perches63c3a662011-04-26 08:12:10 +000010555 if (tg3_flag(tp, ENABLE_RSS)) {
Eric Dumazet39648352014-11-16 06:23:08 -080010556 u32 rss_key[10];
10557
Matt Carlsonbcebcc42011-12-14 11:10:01 +000010558 tg3_rss_write_indir_tbl(tp);
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010559
Eric Dumazet39648352014-11-16 06:23:08 -080010560 netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
10561
10562 for (i = 0; i < 10 ; i++)
10563 tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010564 }
10565
Linus Torvalds1da177e2005-04-16 15:20:36 -070010566 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +000010567 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -080010568 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10569
Nithin Sujir378b72c2013-07-29 13:58:39 -070010570 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10571 tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
10572
Joe Perches63c3a662011-04-26 08:12:10 +000010573 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +000010574 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10575 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10576 RX_MODE_RSS_IPV6_HASH_EN |
10577 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10578 RX_MODE_RSS_IPV4_HASH_EN |
10579 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10580
Linus Torvalds1da177e2005-04-16 15:20:36 -070010581 tw32_f(MAC_RX_MODE, tp->rx_mode);
10582 udelay(10);
10583
Linus Torvalds1da177e2005-04-16 15:20:36 -070010584 tw32(MAC_LED_CTRL, tp->led_ctrl);
10585
10586 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010587 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010588 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10589 udelay(10);
10590 }
10591 tw32_f(MAC_RX_MODE, tp->rx_mode);
10592 udelay(10);
10593
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010594 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Joe Perches41535772013-02-16 11:20:04 +000010595 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10596 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010597 /* Set drive transmission level to 1.2V */
10598 /* only if the signal pre-emphasis bit is not set */
10599 val = tr32(MAC_SERDES_CFG);
10600 val &= 0xfffff000;
10601 val |= 0x880;
10602 tw32(MAC_SERDES_CFG, val);
10603 }
Joe Perches41535772013-02-16 11:20:04 +000010604 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010605 tw32(MAC_SERDES_CFG, 0x616000);
10606 }
10607
10608 /* Prevent chip from dropping frames when flow control
10609 * is enabled.
10610 */
Matt Carlson55086ad2011-12-14 11:09:59 +000010611 if (tg3_flag(tp, 57765_CLASS))
Matt Carlson666bc832010-01-20 16:58:03 +000010612 val = 1;
10613 else
10614 val = 2;
10615 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010616
Joe Perches41535772013-02-16 11:20:04 +000010617 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010618 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010619 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +000010620 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010621 }
10622
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010623 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000010624 tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -080010625 u32 tmp;
10626
10627 tmp = tr32(SERDES_RX_CTRL);
10628 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10629 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10630 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10631 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10632 }
10633
Joe Perches63c3a662011-04-26 08:12:10 +000010634 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonc6700ce2012-02-13 15:20:15 +000010635 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Matt Carlson80096062010-08-02 11:26:06 +000010636 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010637
Joe Perches953c96e2013-04-09 10:18:14 +000010638 err = tg3_setup_phy(tp, false);
Matt Carlsondd477002008-05-25 23:45:58 -070010639 if (err)
10640 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010641
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010642 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10643 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -070010644 u32 tmp;
10645
10646 /* Clear CRC stats. */
10647 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10648 tg3_writephy(tp, MII_TG3_TEST1,
10649 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +000010650 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -070010651 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010652 }
10653 }
10654
10655 __tg3_set_rx_mode(tp->dev);
10656
10657 /* Initialize receive rules. */
10658 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10659 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10660 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10661 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10662
Joe Perches63c3a662011-04-26 08:12:10 +000010663 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010664 limit = 8;
10665 else
10666 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +000010667 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010668 limit -= 4;
10669 switch (limit) {
10670 case 16:
10671 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10672 case 15:
10673 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10674 case 14:
10675 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10676 case 13:
10677 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10678 case 12:
10679 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10680 case 11:
10681 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10682 case 10:
10683 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10684 case 9:
10685 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10686 case 8:
10687 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10688 case 7:
10689 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10690 case 6:
10691 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10692 case 5:
10693 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10694 case 4:
10695 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10696 case 3:
10697 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10698 case 2:
10699 case 1:
10700
10701 default:
10702 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070010703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010704
Joe Perches63c3a662011-04-26 08:12:10 +000010705 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -070010706 /* Write our heartbeat update interval to APE. */
10707 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10708 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -070010709
Linus Torvalds1da177e2005-04-16 15:20:36 -070010710 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10711
Linus Torvalds1da177e2005-04-16 15:20:36 -070010712 return 0;
10713}
10714
10715/* Called at device open time to get the chip ready for
10716 * packet processing. Invoked with tp->lock held.
10717 */
Joe Perches953c96e2013-04-09 10:18:14 +000010718static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010719{
Nithin Sujirdf465ab2013-06-12 11:08:59 -070010720 /* Chip may have been just powered on. If so, the boot code may still
10721 * be running initialization. Wait for it to finish to avoid races in
10722 * accessing the hardware.
10723 */
10724 tg3_enable_register_access(tp);
10725 tg3_poll_fw(tp);
10726
Linus Torvalds1da177e2005-04-16 15:20:36 -070010727 tg3_switch_clocks(tp);
10728
10729 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10730
Matt Carlson2f751b62008-08-04 23:17:34 -070010731 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010732}
10733
Michael Chanaed93e02012-07-16 16:24:02 +000010734static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10735{
10736 int i;
10737
10738 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10739 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10740
10741 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10742 off += len;
10743
10744 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10745 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10746 memset(ocir, 0, TG3_OCIR_LEN);
10747 }
10748}
10749
10750/* sysfs attributes for hwmon */
10751static ssize_t tg3_show_temp(struct device *dev,
10752 struct device_attribute *devattr, char *buf)
10753{
Michael Chanaed93e02012-07-16 16:24:02 +000010754 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010755 struct tg3 *tp = dev_get_drvdata(dev);
Michael Chanaed93e02012-07-16 16:24:02 +000010756 u32 temperature;
10757
10758 spin_lock_bh(&tp->lock);
10759 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10760 sizeof(temperature));
10761 spin_unlock_bh(&tp->lock);
10762 return sprintf(buf, "%u\n", temperature);
10763}
10764
10765
10766static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10767 TG3_TEMP_SENSOR_OFFSET);
10768static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10769 TG3_TEMP_CAUTION_OFFSET);
10770static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10771 TG3_TEMP_MAX_OFFSET);
10772
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010773static struct attribute *tg3_attrs[] = {
Michael Chanaed93e02012-07-16 16:24:02 +000010774 &sensor_dev_attr_temp1_input.dev_attr.attr,
10775 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10776 &sensor_dev_attr_temp1_max.dev_attr.attr,
10777 NULL
10778};
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010779ATTRIBUTE_GROUPS(tg3);
Michael Chanaed93e02012-07-16 16:24:02 +000010780
Michael Chanaed93e02012-07-16 16:24:02 +000010781static void tg3_hwmon_close(struct tg3 *tp)
10782{
Michael Chanaed93e02012-07-16 16:24:02 +000010783 if (tp->hwmon_dev) {
10784 hwmon_device_unregister(tp->hwmon_dev);
10785 tp->hwmon_dev = NULL;
Michael Chanaed93e02012-07-16 16:24:02 +000010786 }
Michael Chanaed93e02012-07-16 16:24:02 +000010787}
10788
10789static void tg3_hwmon_open(struct tg3 *tp)
10790{
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010791 int i;
Michael Chanaed93e02012-07-16 16:24:02 +000010792 u32 size = 0;
10793 struct pci_dev *pdev = tp->pdev;
10794 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10795
10796 tg3_sd_scan_scratchpad(tp, ocirs);
10797
10798 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10799 if (!ocirs[i].src_data_length)
10800 continue;
10801
10802 size += ocirs[i].src_hdr_length;
10803 size += ocirs[i].src_data_length;
10804 }
10805
10806 if (!size)
10807 return;
10808
Guenter Roecka2f4dfb2013-11-22 22:07:57 -080010809 tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
10810 tp, tg3_groups);
Michael Chanaed93e02012-07-16 16:24:02 +000010811 if (IS_ERR(tp->hwmon_dev)) {
10812 tp->hwmon_dev = NULL;
10813 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
Michael Chanaed93e02012-07-16 16:24:02 +000010814 }
Michael Chanaed93e02012-07-16 16:24:02 +000010815}
10816
10817
Linus Torvalds1da177e2005-04-16 15:20:36 -070010818#define TG3_STAT_ADD32(PSTAT, REG) \
10819do { u32 __val = tr32(REG); \
10820 (PSTAT)->low += __val; \
10821 if ((PSTAT)->low < __val) \
10822 (PSTAT)->high += 1; \
10823} while (0)
10824
10825static void tg3_periodic_fetch_stats(struct tg3 *tp)
10826{
10827 struct tg3_hw_stats *sp = tp->hw_stats;
10828
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000010829 if (!tp->link_up)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010830 return;
10831
10832 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10833 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10834 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10835 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10836 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10837 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10838 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10839 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10840 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10841 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10842 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10843 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10844 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010845 if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
Michael Chan091f0ea2012-07-29 19:15:43 +000010846 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10847 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10848 u32 val;
10849
10850 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010851 val &= ~tg3_lso_rd_dma_workaround_bit(tp);
Michael Chan091f0ea2012-07-29 19:15:43 +000010852 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
Nithin Sujir9bc297e2013-06-03 09:19:34 +000010853 tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
Michael Chan091f0ea2012-07-29 19:15:43 +000010854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010855
10856 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10857 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10858 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10859 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10860 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10861 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10862 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10863 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10864 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10865 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10866 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10867 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10868 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10869 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -070010870
10871 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Joe Perches41535772013-02-16 11:20:04 +000010872 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
Nithin Sujir94962f72013-12-06 09:53:19 -080010873 tg3_asic_rev(tp) != ASIC_REV_5762 &&
Joe Perches41535772013-02-16 11:20:04 +000010874 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10875 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +000010876 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10877 } else {
10878 u32 val = tr32(HOSTCC_FLOW_ATTN);
10879 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10880 if (val) {
10881 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10882 sp->rx_discards.low += val;
10883 if (sp->rx_discards.low < val)
10884 sp->rx_discards.high += 1;
10885 }
10886 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10887 }
Michael Chan463d3052006-05-22 16:36:27 -070010888 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010889}
10890
Matt Carlson0e6cf6a2011-06-13 13:38:55 +000010891static void tg3_chk_missed_msi(struct tg3 *tp)
10892{
10893 u32 i;
10894
10895 for (i = 0; i < tp->irq_cnt; i++) {
10896 struct tg3_napi *tnapi = &tp->napi[i];
10897
10898 if (tg3_has_work(tnapi)) {
10899 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10900 tnapi->last_tx_cons == tnapi->tx_cons) {
10901 if (tnapi->chk_msi_cnt < 1) {
10902 tnapi->chk_msi_cnt++;
10903 return;
10904 }
Matt Carlson7f230732011-08-31 11:44:48 +000010905 tg3_msi(0, tnapi);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +000010906 }
10907 }
10908 tnapi->chk_msi_cnt = 0;
10909 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10910 tnapi->last_tx_cons = tnapi->tx_cons;
10911 }
10912}
10913
Linus Torvalds1da177e2005-04-16 15:20:36 -070010914static void tg3_timer(unsigned long __opaque)
10915{
10916 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010917
David S. Millerf47c11e2005-06-24 20:18:35 -070010918 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010919
Prashant Sreedharan4fd190a2015-01-14 11:33:49 -080010920 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
10921 spin_unlock(&tp->lock);
10922 goto restart_timer;
10923 }
10924
Joe Perches41535772013-02-16 11:20:04 +000010925 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000010926 tg3_flag(tp, 57765_CLASS))
Matt Carlson0e6cf6a2011-06-13 13:38:55 +000010927 tg3_chk_missed_msi(tp);
10928
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000010929 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10930 /* BCM4785: Flush posted writes from GbE to host memory. */
10931 tr32(HOSTCC_MODE);
10932 }
10933
Joe Perches63c3a662011-04-26 08:12:10 +000010934 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070010935 /* All of this garbage is because when using non-tagged
10936 * IRQ status the mailbox/status_block protocol the chip
10937 * uses with the cpu is race prone.
10938 */
Matt Carlson898a56f2009-08-28 14:02:40 +000010939 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -070010940 tw32(GRC_LOCAL_CTRL,
10941 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10942 } else {
10943 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010944 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -070010945 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010946
David S. Millerfac9b832005-05-18 22:46:34 -070010947 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
David S. Millerf47c11e2005-06-24 20:18:35 -070010948 spin_unlock(&tp->lock);
Matt Carlsondb219972011-11-04 09:15:03 +000010949 tg3_reset_task_schedule(tp);
Matt Carlson5b190622011-11-04 09:15:04 +000010950 goto restart_timer;
David S. Millerfac9b832005-05-18 22:46:34 -070010951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010952 }
10953
Linus Torvalds1da177e2005-04-16 15:20:36 -070010954 /* This part only runs once per second. */
10955 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +000010956 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -070010957 tg3_periodic_fetch_stats(tp);
10958
Matt Carlsonb0c59432011-05-19 12:12:48 +000010959 if (tp->setlpicnt && !--tp->setlpicnt)
10960 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +000010961
Joe Perches63c3a662011-04-26 08:12:10 +000010962 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010963 u32 mac_stat;
10964 int phy_event;
10965
10966 mac_stat = tr32(MAC_STATUS);
10967
10968 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010969 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010970 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10971 phy_event = 1;
10972 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10973 phy_event = 1;
10974
10975 if (phy_event)
Joe Perches953c96e2013-04-09 10:18:14 +000010976 tg3_setup_phy(tp, false);
Joe Perches63c3a662011-04-26 08:12:10 +000010977 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010978 u32 mac_stat = tr32(MAC_STATUS);
10979 int need_setup = 0;
10980
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000010981 if (tp->link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010982 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10983 need_setup = 1;
10984 }
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000010985 if (!tp->link_up &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010986 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10987 MAC_STATUS_SIGNAL_DET))) {
10988 need_setup = 1;
10989 }
10990 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -070010991 if (!tp->serdes_counter) {
10992 tw32_f(MAC_MODE,
10993 (tp->mac_mode &
10994 ~MAC_MODE_PORT_MODE_MASK));
10995 udelay(40);
10996 tw32_f(MAC_MODE, tp->mac_mode);
10997 udelay(40);
10998 }
Joe Perches953c96e2013-04-09 10:18:14 +000010999 tg3_setup_phy(tp, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011000 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011001 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011002 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -070011003 tg3_serdes_parallel_detect(tp);
Nithin Sujir1743b832014-01-03 10:09:14 -080011004 } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
11005 u32 cpmu = tr32(TG3_CPMU_STATUS);
11006 bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
11007 TG3_CPMU_STATUS_LINK_MASK);
11008
11009 if (link_up != tp->link_up)
11010 tg3_setup_phy(tp, false);
Matt Carlson57d8b882010-06-05 17:24:35 +000011011 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011012
11013 tp->timer_counter = tp->timer_multiplier;
11014 }
11015
Michael Chan130b8e42006-09-27 16:00:40 -070011016 /* Heartbeat is only sent once every 2 seconds.
11017 *
11018 * The heartbeat is to tell the ASF firmware that the host
11019 * driver is still alive. In the event that the OS crashes,
11020 * ASF needs to reset the hardware to free up the FIFO space
11021 * that may be filled with rx packets destined for the host.
11022 * If the FIFO is full, ASF will no longer function properly.
11023 *
11024 * Unintended resets have been reported on real time kernels
11025 * where the timer doesn't run on time. Netpoll will also have
11026 * same problem.
11027 *
11028 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
11029 * to check the ring condition when the heartbeat is expiring
11030 * before doing the reset. This will prevent most unintended
11031 * resets.
11032 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011033 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +000011034 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -070011035 tg3_wait_for_event_ack(tp);
11036
Michael Chanbbadf502006-04-06 21:46:34 -070011037 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -070011038 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -070011039 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011040 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
11041 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -070011042
11043 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011044 }
11045 tp->asf_counter = tp->asf_multiplier;
11046 }
11047
David S. Millerf47c11e2005-06-24 20:18:35 -070011048 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011049
Michael Chanf475f162006-03-27 23:20:14 -080011050restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -070011051 tp->timer.expires = jiffies + tp->timer_offset;
11052 add_timer(&tp->timer);
11053}
11054
Bill Pemberton229b1ad2012-12-03 09:22:59 -050011055static void tg3_timer_init(struct tg3 *tp)
Matt Carlson21f76382012-02-22 12:35:21 +000011056{
11057 if (tg3_flag(tp, TAGGED_STATUS) &&
Joe Perches41535772013-02-16 11:20:04 +000011058 tg3_asic_rev(tp) != ASIC_REV_5717 &&
Matt Carlson21f76382012-02-22 12:35:21 +000011059 !tg3_flag(tp, 57765_CLASS))
11060 tp->timer_offset = HZ;
11061 else
11062 tp->timer_offset = HZ / 10;
11063
11064 BUG_ON(tp->timer_offset > HZ);
11065
11066 tp->timer_multiplier = (HZ / tp->timer_offset);
11067 tp->asf_multiplier = (HZ / tp->timer_offset) *
11068 TG3_FW_UPDATE_FREQ_SEC;
11069
11070 init_timer(&tp->timer);
11071 tp->timer.data = (unsigned long) tp;
11072 tp->timer.function = tg3_timer;
11073}
11074
11075static void tg3_timer_start(struct tg3 *tp)
11076{
11077 tp->asf_counter = tp->asf_multiplier;
11078 tp->timer_counter = tp->timer_multiplier;
11079
11080 tp->timer.expires = jiffies + tp->timer_offset;
11081 add_timer(&tp->timer);
11082}
11083
11084static void tg3_timer_stop(struct tg3 *tp)
11085{
11086 del_timer_sync(&tp->timer);
11087}
11088
11089/* Restart hardware after configuration changes, self-test, etc.
11090 * Invoked with tp->lock held.
11091 */
Joe Perches953c96e2013-04-09 10:18:14 +000011092static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
Matt Carlson21f76382012-02-22 12:35:21 +000011093 __releases(tp->lock)
11094 __acquires(tp->lock)
11095{
11096 int err;
11097
11098 err = tg3_init_hw(tp, reset_phy);
11099 if (err) {
11100 netdev_err(tp->dev,
11101 "Failed to re-initialize device, aborting\n");
11102 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11103 tg3_full_unlock(tp);
11104 tg3_timer_stop(tp);
11105 tp->irq_sync = 0;
11106 tg3_napi_enable(tp);
11107 dev_close(tp->dev);
11108 tg3_full_lock(tp, 0);
11109 }
11110 return err;
11111}
11112
11113static void tg3_reset_task(struct work_struct *work)
11114{
11115 struct tg3 *tp = container_of(work, struct tg3, reset_task);
11116 int err;
11117
Prashant Sreedharandb84bf42015-01-14 11:34:17 -080011118 rtnl_lock();
Matt Carlson21f76382012-02-22 12:35:21 +000011119 tg3_full_lock(tp, 0);
11120
11121 if (!netif_running(tp->dev)) {
11122 tg3_flag_clear(tp, RESET_TASK_PENDING);
11123 tg3_full_unlock(tp);
Prashant Sreedharandb84bf42015-01-14 11:34:17 -080011124 rtnl_unlock();
Matt Carlson21f76382012-02-22 12:35:21 +000011125 return;
11126 }
11127
11128 tg3_full_unlock(tp);
11129
11130 tg3_phy_stop(tp);
11131
11132 tg3_netif_stop(tp);
11133
11134 tg3_full_lock(tp, 1);
11135
11136 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
11137 tp->write32_tx_mbox = tg3_write32_tx_mbox;
11138 tp->write32_rx_mbox = tg3_write_flush_reg32;
11139 tg3_flag_set(tp, MBOX_WRITE_REORDER);
11140 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
11141 }
11142
11143 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Joe Perches953c96e2013-04-09 10:18:14 +000011144 err = tg3_init_hw(tp, true);
Matt Carlson21f76382012-02-22 12:35:21 +000011145 if (err)
11146 goto out;
11147
11148 tg3_netif_start(tp);
11149
11150out:
11151 tg3_full_unlock(tp);
11152
11153 if (!err)
11154 tg3_phy_start(tp);
11155
11156 tg3_flag_clear(tp, RESET_TASK_PENDING);
Prashant Sreedharandb84bf42015-01-14 11:34:17 -080011157 rtnl_unlock();
Matt Carlson21f76382012-02-22 12:35:21 +000011158}
11159
Matt Carlson4f125f42009-09-01 12:55:02 +000011160static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -080011161{
David Howells7d12e782006-10-05 14:55:46 +010011162 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -080011163 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +000011164 char *name;
11165 struct tg3_napi *tnapi = &tp->napi[irq_num];
11166
11167 if (tp->irq_cnt == 1)
11168 name = tp->dev->name;
11169 else {
11170 name = &tnapi->irq_lbl[0];
Nithin Sujir21e315e2013-09-20 16:47:00 -070011171 if (tnapi->tx_buffers && tnapi->rx_rcb)
11172 snprintf(name, IFNAMSIZ,
11173 "%s-txrx-%d", tp->dev->name, irq_num);
11174 else if (tnapi->tx_buffers)
11175 snprintf(name, IFNAMSIZ,
11176 "%s-tx-%d", tp->dev->name, irq_num);
11177 else if (tnapi->rx_rcb)
11178 snprintf(name, IFNAMSIZ,
11179 "%s-rx-%d", tp->dev->name, irq_num);
11180 else
11181 snprintf(name, IFNAMSIZ,
11182 "%s-%d", tp->dev->name, irq_num);
Matt Carlson4f125f42009-09-01 12:55:02 +000011183 name[IFNAMSIZ-1] = 0;
11184 }
Michael Chanfcfa0a32006-03-20 22:28:41 -080011185
Joe Perches63c3a662011-04-26 08:12:10 +000011186 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -080011187 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +000011188 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -080011189 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +000011190 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -080011191 } else {
11192 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +000011193 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -080011194 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +000011195 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -080011196 }
Matt Carlson4f125f42009-09-01 12:55:02 +000011197
11198 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -080011199}
11200
Michael Chan79381092005-04-21 17:13:59 -070011201static int tg3_test_interrupt(struct tg3 *tp)
11202{
Matt Carlson09943a12009-08-28 14:01:57 +000011203 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -070011204 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -070011205 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011206 u32 val;
Michael Chan79381092005-04-21 17:13:59 -070011207
Michael Chand4bc3922005-05-29 14:59:20 -070011208 if (!netif_running(dev))
11209 return -ENODEV;
11210
Michael Chan79381092005-04-21 17:13:59 -070011211 tg3_disable_ints(tp);
11212
Matt Carlson4f125f42009-09-01 12:55:02 +000011213 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -070011214
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011215 /*
11216 * Turn off MSI one shot mode. Otherwise this test has no
11217 * observable way to know whether the interrupt was delivered.
11218 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +000011219 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011220 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
11221 tw32(MSGINT_MODE, val);
11222 }
11223
Matt Carlson4f125f42009-09-01 12:55:02 +000011224 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Davidlohr Buesof274fd92012-02-22 03:06:54 +000011225 IRQF_SHARED, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -070011226 if (err)
11227 return err;
11228
Matt Carlson898a56f2009-08-28 14:02:40 +000011229 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -070011230 tg3_enable_ints(tp);
11231
11232 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011233 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -070011234
11235 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -070011236 u32 int_mbox, misc_host_ctrl;
11237
Matt Carlson898a56f2009-08-28 14:02:40 +000011238 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -070011239 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
11240
11241 if ((int_mbox != 0) ||
11242 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
11243 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -070011244 break;
Michael Chanb16250e2006-09-27 16:10:14 -070011245 }
11246
Matt Carlson3aa1cdf2011-07-20 10:20:55 +000011247 if (tg3_flag(tp, 57765_PLUS) &&
11248 tnapi->hw_status->status_tag != tnapi->last_tag)
11249 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
11250
Michael Chan79381092005-04-21 17:13:59 -070011251 msleep(10);
11252 }
11253
11254 tg3_disable_ints(tp);
11255
Matt Carlson4f125f42009-09-01 12:55:02 +000011256 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011257
Matt Carlson4f125f42009-09-01 12:55:02 +000011258 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -070011259
11260 if (err)
11261 return err;
11262
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011263 if (intr_ok) {
11264 /* Reenable MSI one shot mode. */
Matt Carlson5b39de92011-08-31 11:44:50 +000011265 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011266 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
11267 tw32(MSGINT_MODE, val);
11268 }
Michael Chan79381092005-04-21 17:13:59 -070011269 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011270 }
Michael Chan79381092005-04-21 17:13:59 -070011271
11272 return -EIO;
11273}
11274
11275/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11276 * successfully restored
11277 */
11278static int tg3_test_msi(struct tg3 *tp)
11279{
Michael Chan79381092005-04-21 17:13:59 -070011280 int err;
11281 u16 pci_cmd;
11282
Joe Perches63c3a662011-04-26 08:12:10 +000011283 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -070011284 return 0;
11285
11286 /* Turn off SERR reporting in case MSI terminates with Master
11287 * Abort.
11288 */
11289 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11290 pci_write_config_word(tp->pdev, PCI_COMMAND,
11291 pci_cmd & ~PCI_COMMAND_SERR);
11292
11293 err = tg3_test_interrupt(tp);
11294
11295 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11296
11297 if (!err)
11298 return 0;
11299
11300 /* other failures */
11301 if (err != -EIO)
11302 return err;
11303
11304 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +000011305 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11306 "to INTx mode. Please report this failure to the PCI "
11307 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -070011308
Matt Carlson4f125f42009-09-01 12:55:02 +000011309 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +000011310
Michael Chan79381092005-04-21 17:13:59 -070011311 pci_disable_msi(tp->pdev);
11312
Joe Perches63c3a662011-04-26 08:12:10 +000011313 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +000011314 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -070011315
Matt Carlson4f125f42009-09-01 12:55:02 +000011316 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -070011317 if (err)
11318 return err;
11319
11320 /* Need to reset the chip because the MSI cycle may have terminated
11321 * with Master Abort.
11322 */
David S. Millerf47c11e2005-06-24 20:18:35 -070011323 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -070011324
Michael Chan944d9802005-05-29 14:57:48 -070011325 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches953c96e2013-04-09 10:18:14 +000011326 err = tg3_init_hw(tp, true);
Michael Chan79381092005-04-21 17:13:59 -070011327
David S. Millerf47c11e2005-06-24 20:18:35 -070011328 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -070011329
11330 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +000011331 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -070011332
11333 return err;
11334}
11335
Matt Carlson9e9fd122009-01-19 16:57:45 -080011336static int tg3_request_firmware(struct tg3 *tp)
11337{
Nithin Sujir77997ea2013-03-06 17:02:32 +000011338 const struct tg3_firmware_hdr *fw_hdr;
Matt Carlson9e9fd122009-01-19 16:57:45 -080011339
11340 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +000011341 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11342 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -080011343 return -ENOENT;
11344 }
11345
Nithin Sujir77997ea2013-03-06 17:02:32 +000011346 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
Matt Carlson9e9fd122009-01-19 16:57:45 -080011347
11348 /* Firmware blob starts with version numbers, followed by
11349 * start address and _full_ length including BSS sections
11350 * (which must be longer than the actual data, of course
11351 */
11352
Nithin Sujir77997ea2013-03-06 17:02:32 +000011353 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11354 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
Joe Perches05dbe002010-02-17 19:44:19 +000011355 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11356 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -080011357 release_firmware(tp->fw);
11358 tp->fw = NULL;
11359 return -EINVAL;
11360 }
11361
11362 /* We no longer need firmware; we have it. */
11363 tp->fw_needed = NULL;
11364 return 0;
11365}
11366
Michael Chan91024262012-09-28 07:12:38 +000011367static u32 tg3_irq_count(struct tg3 *tp)
Matt Carlson679563f2009-09-01 12:55:46 +000011368{
Michael Chan91024262012-09-28 07:12:38 +000011369 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
Matt Carlson679563f2009-09-01 12:55:46 +000011370
Michael Chan91024262012-09-28 07:12:38 +000011371 if (irq_cnt > 1) {
Matt Carlsonc3b50032012-01-17 15:27:23 +000011372 /* We want as many rx rings enabled as there are cpus.
11373 * In multiqueue MSI-X mode, the first MSI-X vector
11374 * only deals with link interrupts, etc, so we add
11375 * one to the number of vectors we are requesting.
11376 */
Michael Chan91024262012-09-28 07:12:38 +000011377 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
Matt Carlsonc3b50032012-01-17 15:27:23 +000011378 }
Matt Carlson679563f2009-09-01 12:55:46 +000011379
Michael Chan91024262012-09-28 07:12:38 +000011380 return irq_cnt;
11381}
11382
11383static bool tg3_enable_msix(struct tg3 *tp)
11384{
11385 int i, rc;
Michael Chan86449942012-10-02 20:31:14 -070011386 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
Michael Chan91024262012-09-28 07:12:38 +000011387
Michael Chan09681692012-09-28 07:12:42 +000011388 tp->txq_cnt = tp->txq_req;
11389 tp->rxq_cnt = tp->rxq_req;
11390 if (!tp->rxq_cnt)
11391 tp->rxq_cnt = netif_get_num_default_rss_queues();
Michael Chan91024262012-09-28 07:12:38 +000011392 if (tp->rxq_cnt > tp->rxq_max)
11393 tp->rxq_cnt = tp->rxq_max;
Michael Chancf6d6ea2012-09-28 07:12:43 +000011394
11395 /* Disable multiple TX rings by default. Simple round-robin hardware
11396 * scheduling of the TX rings can cause starvation of rings with
11397 * small packets when other rings have TSO or jumbo packets.
11398 */
11399 if (!tp->txq_req)
11400 tp->txq_cnt = 1;
Michael Chan91024262012-09-28 07:12:38 +000011401
11402 tp->irq_cnt = tg3_irq_count(tp);
11403
Matt Carlson679563f2009-09-01 12:55:46 +000011404 for (i = 0; i < tp->irq_max; i++) {
11405 msix_ent[i].entry = i;
11406 msix_ent[i].vector = 0;
11407 }
11408
Alexander Gordeev6f1f4112014-02-18 11:07:55 +010011409 rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +000011410 if (rc < 0) {
11411 return false;
Alexander Gordeev6f1f4112014-02-18 11:07:55 +010011412 } else if (rc < tp->irq_cnt) {
Joe Perches05dbe002010-02-17 19:44:19 +000011413 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11414 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +000011415 tp->irq_cnt = rc;
Michael Chan49a359e2012-09-28 07:12:37 +000011416 tp->rxq_cnt = max(rc - 1, 1);
Michael Chan91024262012-09-28 07:12:38 +000011417 if (tp->txq_cnt)
11418 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
Matt Carlson679563f2009-09-01 12:55:46 +000011419 }
11420
11421 for (i = 0; i < tp->irq_max; i++)
11422 tp->napi[i].irq_vec = msix_ent[i].vector;
11423
Michael Chan49a359e2012-09-28 07:12:37 +000011424 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
Ben Hutchings2ddaad32010-09-27 22:11:51 -070011425 pci_disable_msix(tp->pdev);
11426 return false;
11427 }
Matt Carlsonb92b9042010-11-24 08:31:51 +000011428
Michael Chan91024262012-09-28 07:12:38 +000011429 if (tp->irq_cnt == 1)
11430 return true;
Matt Carlsond78b59f2011-04-05 14:22:46 +000011431
Michael Chan91024262012-09-28 07:12:38 +000011432 tg3_flag_set(tp, ENABLE_RSS);
11433
11434 if (tp->txq_cnt > 1)
11435 tg3_flag_set(tp, ENABLE_TSS);
11436
11437 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +000011438
Matt Carlson679563f2009-09-01 12:55:46 +000011439 return true;
11440}
11441
Matt Carlson07b01732009-08-28 14:01:15 +000011442static void tg3_ints_init(struct tg3 *tp)
11443{
Joe Perches63c3a662011-04-26 08:12:10 +000011444 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11445 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +000011446 /* All MSI supporting chips should support tagged
11447 * status. Assert that this is the case.
11448 */
Matt Carlson5129c3a2010-04-05 10:19:23 +000011449 netdev_warn(tp->dev,
11450 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +000011451 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +000011452 }
Matt Carlson4f125f42009-09-01 12:55:02 +000011453
Joe Perches63c3a662011-04-26 08:12:10 +000011454 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11455 tg3_flag_set(tp, USING_MSIX);
11456 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11457 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +000011458
Joe Perches63c3a662011-04-26 08:12:10 +000011459 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +000011460 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +000011461 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +000011462 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson5b39de92011-08-31 11:44:50 +000011463 if (!tg3_flag(tp, 1SHOT_MSI))
11464 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
Matt Carlson679563f2009-09-01 12:55:46 +000011465 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11466 }
11467defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +000011468 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +000011469 tp->irq_cnt = 1;
11470 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan49a359e2012-09-28 07:12:37 +000011471 }
11472
11473 if (tp->irq_cnt == 1) {
11474 tp->txq_cnt = 1;
11475 tp->rxq_cnt = 1;
Ben Hutchings2ddaad32010-09-27 22:11:51 -070011476 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -070011477 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +000011478 }
Matt Carlson07b01732009-08-28 14:01:15 +000011479}
11480
11481static void tg3_ints_fini(struct tg3 *tp)
11482{
Joe Perches63c3a662011-04-26 08:12:10 +000011483 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +000011484 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +000011485 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +000011486 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +000011487 tg3_flag_clear(tp, USING_MSI);
11488 tg3_flag_clear(tp, USING_MSIX);
11489 tg3_flag_clear(tp, ENABLE_RSS);
11490 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +000011491}
11492
Matt Carlsonbe947302012-12-03 19:36:57 +000011493static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11494 bool init)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011495{
Michael Chand8f4cd32012-09-28 07:12:40 +000011496 struct net_device *dev = tp->dev;
Matt Carlson4f125f42009-09-01 12:55:02 +000011497 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011498
Matt Carlson679563f2009-09-01 12:55:46 +000011499 /*
11500 * Setup interrupts first so we know how
11501 * many NAPI resources to allocate
11502 */
11503 tg3_ints_init(tp);
11504
Matt Carlson90415472011-12-16 13:33:23 +000011505 tg3_rss_check_indir_tbl(tp);
Matt Carlsonbcebcc42011-12-14 11:10:01 +000011506
Linus Torvalds1da177e2005-04-16 15:20:36 -070011507 /* The placement of this call is tied
11508 * to the setup and use of Host TX descriptors.
11509 */
11510 err = tg3_alloc_consistent(tp);
11511 if (err)
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011512 goto out_ints_fini;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011513
Matt Carlson66cfd1b2010-09-30 10:34:30 +000011514 tg3_napi_init(tp);
11515
Matt Carlsonfed97812009-09-01 13:10:19 +000011516 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -070011517
Matt Carlson4f125f42009-09-01 12:55:02 +000011518 for (i = 0; i < tp->irq_cnt; i++) {
11519 struct tg3_napi *tnapi = &tp->napi[i];
11520 err = tg3_request_irq(tp, i);
11521 if (err) {
Matt Carlson5bc09182011-11-04 09:15:01 +000011522 for (i--; i >= 0; i--) {
11523 tnapi = &tp->napi[i];
Matt Carlson4f125f42009-09-01 12:55:02 +000011524 free_irq(tnapi->irq_vec, tnapi);
Matt Carlson5bc09182011-11-04 09:15:01 +000011525 }
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011526 goto out_napi_fini;
Matt Carlson4f125f42009-09-01 12:55:02 +000011527 }
11528 }
Matt Carlson07b01732009-08-28 14:01:15 +000011529
David S. Millerf47c11e2005-06-24 20:18:35 -070011530 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011531
Nithin Sujir2e460fc2013-05-23 11:11:22 +000011532 if (init)
11533 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
11534
Michael Chand8f4cd32012-09-28 07:12:40 +000011535 err = tg3_init_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011536 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -070011537 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011538 tg3_free_rings(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011539 }
11540
David S. Millerf47c11e2005-06-24 20:18:35 -070011541 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011542
Matt Carlson07b01732009-08-28 14:01:15 +000011543 if (err)
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011544 goto out_free_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011545
Michael Chand8f4cd32012-09-28 07:12:40 +000011546 if (test_irq && tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -070011547 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -070011548
Michael Chan79381092005-04-21 17:13:59 -070011549 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -070011550 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070011551 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -070011552 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070011553 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -070011554
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011555 goto out_napi_fini;
Michael Chan79381092005-04-21 17:13:59 -070011556 }
Michael Chanfcfa0a32006-03-20 22:28:41 -080011557
Joe Perches63c3a662011-04-26 08:12:10 +000011558 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011559 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -080011560
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000011561 tw32(PCIE_TRANSACTION_CFG,
11562 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -080011563 }
Michael Chan79381092005-04-21 17:13:59 -070011564 }
11565
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011566 tg3_phy_start(tp);
11567
Michael Chanaed93e02012-07-16 16:24:02 +000011568 tg3_hwmon_open(tp);
11569
David S. Millerf47c11e2005-06-24 20:18:35 -070011570 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011571
Matt Carlson21f76382012-02-22 12:35:21 +000011572 tg3_timer_start(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000011573 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011574 tg3_enable_ints(tp);
11575
Ivan Vecera20d14a52015-01-08 16:13:07 +010011576 tg3_ptp_resume(tp);
Matt Carlsonbe947302012-12-03 19:36:57 +000011577
David S. Millerf47c11e2005-06-24 20:18:35 -070011578 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011579
Matt Carlsonfe5f5782009-09-01 13:09:39 +000011580 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011581
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000011582 /*
11583 * Reset loopback feature if it was turned on while the device was down
11584 * make sure that it's installed properly now.
11585 */
11586 if (dev->features & NETIF_F_LOOPBACK)
11587 tg3_set_loopback(dev, dev->features);
11588
Linus Torvalds1da177e2005-04-16 15:20:36 -070011589 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +000011590
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011591out_free_irq:
Matt Carlson4f125f42009-09-01 12:55:02 +000011592 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11593 struct tg3_napi *tnapi = &tp->napi[i];
11594 free_irq(tnapi->irq_vec, tnapi);
11595 }
Matt Carlson07b01732009-08-28 14:01:15 +000011596
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011597out_napi_fini:
Matt Carlsonfed97812009-09-01 13:10:19 +000011598 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000011599 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +000011600 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +000011601
Nithin Sujir4a5f46f2013-05-23 11:11:25 +000011602out_ints_fini:
Matt Carlson679563f2009-09-01 12:55:46 +000011603 tg3_ints_fini(tp);
Michael Chand8f4cd32012-09-28 07:12:40 +000011604
Matt Carlson07b01732009-08-28 14:01:15 +000011605 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011606}
11607
Michael Chan65138592012-09-28 07:12:41 +000011608static void tg3_stop(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011609{
Matt Carlson4f125f42009-09-01 12:55:02 +000011610 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011611
Matt Carlsondb219972011-11-04 09:15:03 +000011612 tg3_reset_task_cancel(tp);
Nithin Nayak Sujirbd473da2012-11-05 14:26:30 +000011613 tg3_netif_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011614
Matt Carlson21f76382012-02-22 12:35:21 +000011615 tg3_timer_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011616
Michael Chanaed93e02012-07-16 16:24:02 +000011617 tg3_hwmon_close(tp);
11618
Matt Carlson24bb4fb2009-10-05 17:55:29 +000011619 tg3_phy_stop(tp);
11620
David S. Millerf47c11e2005-06-24 20:18:35 -070011621 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011622
11623 tg3_disable_ints(tp);
11624
Michael Chan944d9802005-05-29 14:57:48 -070011625 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011626 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000011627 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011628
David S. Millerf47c11e2005-06-24 20:18:35 -070011629 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011630
Matt Carlson4f125f42009-09-01 12:55:02 +000011631 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11632 struct tg3_napi *tnapi = &tp->napi[i];
11633 free_irq(tnapi->irq_vec, tnapi);
11634 }
Matt Carlson07b01732009-08-28 14:01:15 +000011635
11636 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011637
Matt Carlson66cfd1b2010-09-30 10:34:30 +000011638 tg3_napi_fini(tp);
11639
Linus Torvalds1da177e2005-04-16 15:20:36 -070011640 tg3_free_consistent(tp);
Michael Chan65138592012-09-28 07:12:41 +000011641}
11642
Michael Chand8f4cd32012-09-28 07:12:40 +000011643static int tg3_open(struct net_device *dev)
11644{
11645 struct tg3 *tp = netdev_priv(dev);
11646 int err;
11647
Ivan Vecera0486a062014-09-01 14:21:57 +020011648 if (tp->pcierr_recovery) {
11649 netdev_err(dev, "Failed to open device. PCI error recovery "
11650 "in progress\n");
11651 return -EAGAIN;
11652 }
11653
Michael Chand8f4cd32012-09-28 07:12:40 +000011654 if (tp->fw_needed) {
11655 err = tg3_request_firmware(tp);
Nithin Sujirc4dab502013-03-06 17:02:34 +000011656 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11657 if (err) {
11658 netdev_warn(tp->dev, "EEE capability disabled\n");
11659 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11660 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11661 netdev_warn(tp->dev, "EEE capability restored\n");
11662 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11663 }
11664 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
Michael Chand8f4cd32012-09-28 07:12:40 +000011665 if (err)
11666 return err;
11667 } else if (err) {
11668 netdev_warn(tp->dev, "TSO capability disabled\n");
11669 tg3_flag_clear(tp, TSO_CAPABLE);
11670 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11671 netdev_notice(tp->dev, "TSO capability restored\n");
11672 tg3_flag_set(tp, TSO_CAPABLE);
11673 }
11674 }
11675
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000011676 tg3_carrier_off(tp);
Michael Chand8f4cd32012-09-28 07:12:40 +000011677
11678 err = tg3_power_up(tp);
11679 if (err)
11680 return err;
11681
11682 tg3_full_lock(tp, 0);
11683
11684 tg3_disable_ints(tp);
11685 tg3_flag_clear(tp, INIT_COMPLETE);
11686
11687 tg3_full_unlock(tp);
11688
Nithin Sujir942d1af2013-04-09 08:48:07 +000011689 err = tg3_start(tp,
11690 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11691 true, true);
Michael Chand8f4cd32012-09-28 07:12:40 +000011692 if (err) {
11693 tg3_frob_aux_power(tp, false);
11694 pci_set_power_state(tp->pdev, PCI_D3hot);
11695 }
Matt Carlsonbe947302012-12-03 19:36:57 +000011696
Linus Torvalds1da177e2005-04-16 15:20:36 -070011697 return err;
11698}
11699
11700static int tg3_close(struct net_device *dev)
11701{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011702 struct tg3 *tp = netdev_priv(dev);
11703
Ivan Vecera0486a062014-09-01 14:21:57 +020011704 if (tp->pcierr_recovery) {
11705 netdev_err(dev, "Failed to close device. PCI error recovery "
11706 "in progress\n");
11707 return -EAGAIN;
11708 }
11709
Michael Chan65138592012-09-28 07:12:41 +000011710 tg3_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011711
11712 /* Clear stats across close / open calls */
11713 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11714 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -070011715
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010011716 if (pci_device_is_present(tp->pdev)) {
11717 tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011718
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010011719 tg3_carrier_off(tp);
11720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011721 return 0;
11722}
11723
11724static inline u64 get_stat64(tg3_stat64_t *val)
11725{
11726 return ((u64)val->high << 32) | ((u64)val->low);
11727}
11728
11729static u64 tg3_calc_crc_errors(struct tg3 *tp)
11730{
11731 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11732
11733 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000011734 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11735 tg3_asic_rev(tp) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011736 u32 val;
11737
11738 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11739 tg3_writephy(tp, MII_TG3_TEST1,
11740 val | MII_TG3_TEST1_CRC_EN);
11741 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
11742 } else
11743 val = 0;
11744
11745 tp->phy_crc_errors += val;
11746
11747 return tp->phy_crc_errors;
11748 }
11749
11750 return get_stat64(&hw_stats->rx_fcs_errors);
11751}
11752
11753#define ESTAT_ADD(member) \
11754 estats->member = old_estats->member + \
11755 get_stat64(&hw_stats->member)
11756
11757static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
11758{
11759 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11760 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11761
11762 ESTAT_ADD(rx_octets);
11763 ESTAT_ADD(rx_fragments);
11764 ESTAT_ADD(rx_ucast_packets);
11765 ESTAT_ADD(rx_mcast_packets);
11766 ESTAT_ADD(rx_bcast_packets);
11767 ESTAT_ADD(rx_fcs_errors);
11768 ESTAT_ADD(rx_align_errors);
11769 ESTAT_ADD(rx_xon_pause_rcvd);
11770 ESTAT_ADD(rx_xoff_pause_rcvd);
11771 ESTAT_ADD(rx_mac_ctrl_rcvd);
11772 ESTAT_ADD(rx_xoff_entered);
11773 ESTAT_ADD(rx_frame_too_long_errors);
11774 ESTAT_ADD(rx_jabbers);
11775 ESTAT_ADD(rx_undersize_packets);
11776 ESTAT_ADD(rx_in_length_errors);
11777 ESTAT_ADD(rx_out_length_errors);
11778 ESTAT_ADD(rx_64_or_less_octet_packets);
11779 ESTAT_ADD(rx_65_to_127_octet_packets);
11780 ESTAT_ADD(rx_128_to_255_octet_packets);
11781 ESTAT_ADD(rx_256_to_511_octet_packets);
11782 ESTAT_ADD(rx_512_to_1023_octet_packets);
11783 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11784 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11785 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11786 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11787 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11788
11789 ESTAT_ADD(tx_octets);
11790 ESTAT_ADD(tx_collisions);
11791 ESTAT_ADD(tx_xon_sent);
11792 ESTAT_ADD(tx_xoff_sent);
11793 ESTAT_ADD(tx_flow_control);
11794 ESTAT_ADD(tx_mac_errors);
11795 ESTAT_ADD(tx_single_collisions);
11796 ESTAT_ADD(tx_mult_collisions);
11797 ESTAT_ADD(tx_deferred);
11798 ESTAT_ADD(tx_excessive_collisions);
11799 ESTAT_ADD(tx_late_collisions);
11800 ESTAT_ADD(tx_collide_2times);
11801 ESTAT_ADD(tx_collide_3times);
11802 ESTAT_ADD(tx_collide_4times);
11803 ESTAT_ADD(tx_collide_5times);
11804 ESTAT_ADD(tx_collide_6times);
11805 ESTAT_ADD(tx_collide_7times);
11806 ESTAT_ADD(tx_collide_8times);
11807 ESTAT_ADD(tx_collide_9times);
11808 ESTAT_ADD(tx_collide_10times);
11809 ESTAT_ADD(tx_collide_11times);
11810 ESTAT_ADD(tx_collide_12times);
11811 ESTAT_ADD(tx_collide_13times);
11812 ESTAT_ADD(tx_collide_14times);
11813 ESTAT_ADD(tx_collide_15times);
11814 ESTAT_ADD(tx_ucast_packets);
11815 ESTAT_ADD(tx_mcast_packets);
11816 ESTAT_ADD(tx_bcast_packets);
11817 ESTAT_ADD(tx_carrier_sense_errors);
11818 ESTAT_ADD(tx_discards);
11819 ESTAT_ADD(tx_errors);
11820
11821 ESTAT_ADD(dma_writeq_full);
11822 ESTAT_ADD(dma_write_prioq_full);
11823 ESTAT_ADD(rxbds_empty);
11824 ESTAT_ADD(rx_discards);
11825 ESTAT_ADD(rx_errors);
11826 ESTAT_ADD(rx_threshold_hit);
11827
11828 ESTAT_ADD(dma_readq_full);
11829 ESTAT_ADD(dma_read_prioq_full);
11830 ESTAT_ADD(tx_comp_queue_full);
11831
11832 ESTAT_ADD(ring_set_send_prod_index);
11833 ESTAT_ADD(ring_status_update);
11834 ESTAT_ADD(nic_irqs);
11835 ESTAT_ADD(nic_avoided_irqs);
11836 ESTAT_ADD(nic_tx_threshold_hit);
11837
Matt Carlson4452d092011-05-19 12:12:51 +000011838 ESTAT_ADD(mbuf_lwm_thresh_hit);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011839}
11840
Matt Carlson65ec6982012-02-28 23:33:37 +000011841static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011842{
Eric Dumazet511d2222010-07-07 20:44:24 +000011843 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011844 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11845
Linus Torvalds1da177e2005-04-16 15:20:36 -070011846 stats->rx_packets = old_stats->rx_packets +
11847 get_stat64(&hw_stats->rx_ucast_packets) +
11848 get_stat64(&hw_stats->rx_mcast_packets) +
11849 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011850
Linus Torvalds1da177e2005-04-16 15:20:36 -070011851 stats->tx_packets = old_stats->tx_packets +
11852 get_stat64(&hw_stats->tx_ucast_packets) +
11853 get_stat64(&hw_stats->tx_mcast_packets) +
11854 get_stat64(&hw_stats->tx_bcast_packets);
11855
11856 stats->rx_bytes = old_stats->rx_bytes +
11857 get_stat64(&hw_stats->rx_octets);
11858 stats->tx_bytes = old_stats->tx_bytes +
11859 get_stat64(&hw_stats->tx_octets);
11860
11861 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -070011862 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011863 stats->tx_errors = old_stats->tx_errors +
11864 get_stat64(&hw_stats->tx_errors) +
11865 get_stat64(&hw_stats->tx_mac_errors) +
11866 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11867 get_stat64(&hw_stats->tx_discards);
11868
11869 stats->multicast = old_stats->multicast +
11870 get_stat64(&hw_stats->rx_mcast_packets);
11871 stats->collisions = old_stats->collisions +
11872 get_stat64(&hw_stats->tx_collisions);
11873
11874 stats->rx_length_errors = old_stats->rx_length_errors +
11875 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11876 get_stat64(&hw_stats->rx_undersize_packets);
11877
Linus Torvalds1da177e2005-04-16 15:20:36 -070011878 stats->rx_frame_errors = old_stats->rx_frame_errors +
11879 get_stat64(&hw_stats->rx_align_errors);
11880 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11881 get_stat64(&hw_stats->tx_discards);
11882 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11883 get_stat64(&hw_stats->tx_carrier_sense_errors);
11884
11885 stats->rx_crc_errors = old_stats->rx_crc_errors +
Matt Carlson65ec6982012-02-28 23:33:37 +000011886 tg3_calc_crc_errors(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011887
John W. Linville4f63b872005-09-12 14:43:18 -070011888 stats->rx_missed_errors = old_stats->rx_missed_errors +
11889 get_stat64(&hw_stats->rx_discards);
11890
Eric Dumazetb0057c52010-10-10 19:55:52 +000011891 stats->rx_dropped = tp->rx_dropped;
Eric Dumazet48855432011-10-24 07:53:03 +000011892 stats->tx_dropped = tp->tx_dropped;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011893}
11894
Linus Torvalds1da177e2005-04-16 15:20:36 -070011895static int tg3_get_regs_len(struct net_device *dev)
11896{
Matt Carlson97bd8e42011-04-13 11:05:04 +000011897 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011898}
11899
11900static void tg3_get_regs(struct net_device *dev,
11901 struct ethtool_regs *regs, void *_p)
11902{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011903 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011904
11905 regs->version = 0;
11906
Matt Carlson97bd8e42011-04-13 11:05:04 +000011907 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011908
Matt Carlson80096062010-08-02 11:26:06 +000011909 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080011910 return;
11911
David S. Millerf47c11e2005-06-24 20:18:35 -070011912 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011913
Matt Carlson97bd8e42011-04-13 11:05:04 +000011914 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011915
David S. Millerf47c11e2005-06-24 20:18:35 -070011916 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011917}
11918
11919static int tg3_get_eeprom_len(struct net_device *dev)
11920{
11921 struct tg3 *tp = netdev_priv(dev);
11922
11923 return tp->nvram_size;
11924}
11925
Linus Torvalds1da177e2005-04-16 15:20:36 -070011926static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11927{
11928 struct tg3 *tp = netdev_priv(dev);
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011929 int ret, cpmu_restore = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011930 u8 *pd;
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011931 u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
Matt Carlsona9dc5292009-02-25 14:25:30 +000011932 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011933
Joe Perches63c3a662011-04-26 08:12:10 +000011934 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000011935 return -EINVAL;
11936
Linus Torvalds1da177e2005-04-16 15:20:36 -070011937 offset = eeprom->offset;
11938 len = eeprom->len;
11939 eeprom->len = 0;
11940
11941 eeprom->magic = TG3_EEPROM_MAGIC;
11942
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011943 /* Override clock, link aware and link idle modes */
11944 if (tg3_flag(tp, CPMU_PRESENT)) {
11945 cpmu_val = tr32(TG3_CPMU_CTRL);
11946 if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
11947 CPMU_CTRL_LINK_IDLE_MODE)) {
11948 tw32(TG3_CPMU_CTRL, cpmu_val &
11949 ~(CPMU_CTRL_LINK_AWARE_MODE |
11950 CPMU_CTRL_LINK_IDLE_MODE));
11951 cpmu_restore = 1;
11952 }
11953 }
11954 tg3_override_clk(tp);
11955
Linus Torvalds1da177e2005-04-16 15:20:36 -070011956 if (offset & 3) {
11957 /* adjustments to start on required 4 byte boundary */
11958 b_offset = offset & 3;
11959 b_count = 4 - b_offset;
11960 if (b_count > len) {
11961 /* i.e. offset=1 len=2 */
11962 b_count = len;
11963 }
Matt Carlsona9dc5292009-02-25 14:25:30 +000011964 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011965 if (ret)
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011966 goto eeprom_done;
Matt Carlsonbe98da62010-07-11 09:31:46 +000011967 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011968 len -= b_count;
11969 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011970 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011971 }
11972
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011973 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011974 pd = &data[eeprom->len];
11975 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000011976 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011977 if (ret) {
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011978 if (i)
11979 i -= 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011980 eeprom->len += i;
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011981 goto eeprom_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011982 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011983 memcpy(pd + i, &val, 4);
Prashant Sreedharan506724c2014-05-24 01:32:09 -070011984 if (need_resched()) {
11985 if (signal_pending(current)) {
11986 eeprom->len += i;
11987 ret = -EINTR;
11988 goto eeprom_done;
11989 }
11990 cond_resched();
11991 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011992 }
11993 eeprom->len += i;
11994
11995 if (len & 3) {
11996 /* read last bytes not ending on 4 byte boundary */
11997 pd = &data[eeprom->len];
11998 b_count = len & 3;
11999 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012000 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012001 if (ret)
Prashant Sreedharan506724c2014-05-24 01:32:09 -070012002 goto eeprom_done;
Al Virob9fc7dc2007-12-17 22:59:57 -080012003 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012004 eeprom->len += b_count;
12005 }
Prashant Sreedharan506724c2014-05-24 01:32:09 -070012006 ret = 0;
12007
12008eeprom_done:
12009 /* Restore clock, link aware and link idle modes */
12010 tg3_restore_clk(tp);
12011 if (cpmu_restore)
12012 tw32(TG3_CPMU_CTRL, cpmu_val);
12013
12014 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012015}
12016
Linus Torvalds1da177e2005-04-16 15:20:36 -070012017static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
12018{
12019 struct tg3 *tp = netdev_priv(dev);
12020 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080012021 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012022 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012023 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012024
Joe Perches63c3a662011-04-26 08:12:10 +000012025 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000012026 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012027 return -EINVAL;
12028
12029 offset = eeprom->offset;
12030 len = eeprom->len;
12031
12032 if ((b_offset = (offset & 3))) {
12033 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000012034 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012035 if (ret)
12036 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012037 len += b_offset;
12038 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -070012039 if (len < 4)
12040 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012041 }
12042
12043 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -070012044 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012045 /* adjustments to end on required 4 byte boundary */
12046 odd_len = 1;
12047 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012048 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012049 if (ret)
12050 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012051 }
12052
12053 buf = data;
12054 if (b_offset || odd_len) {
12055 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010012056 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012057 return -ENOMEM;
12058 if (b_offset)
12059 memcpy(buf, &start, 4);
12060 if (odd_len)
12061 memcpy(buf+len-4, &end, 4);
12062 memcpy(buf + b_offset, data, eeprom->len);
12063 }
12064
12065 ret = tg3_nvram_write_block(tp, offset, len, buf);
12066
12067 if (buf != data)
12068 kfree(buf);
12069
12070 return ret;
12071}
12072
12073static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12074{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012075 struct tg3 *tp = netdev_priv(dev);
12076
Joe Perches63c3a662011-04-26 08:12:10 +000012077 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012078 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012079 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012080 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020012081 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012082 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012083 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012084
Linus Torvalds1da177e2005-04-16 15:20:36 -070012085 cmd->supported = (SUPPORTED_Autoneg);
12086
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012087 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012088 cmd->supported |= (SUPPORTED_1000baseT_Half |
12089 SUPPORTED_1000baseT_Full);
12090
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012091 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012092 cmd->supported |= (SUPPORTED_100baseT_Half |
12093 SUPPORTED_100baseT_Full |
12094 SUPPORTED_10baseT_Half |
12095 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080012096 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070012097 cmd->port = PORT_TP;
12098 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012099 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070012100 cmd->port = PORT_FIBRE;
12101 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012102
Linus Torvalds1da177e2005-04-16 15:20:36 -070012103 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000012104 if (tg3_flag(tp, PAUSE_AUTONEG)) {
12105 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
12106 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12107 cmd->advertising |= ADVERTISED_Pause;
12108 } else {
12109 cmd->advertising |= ADVERTISED_Pause |
12110 ADVERTISED_Asym_Pause;
12111 }
12112 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
12113 cmd->advertising |= ADVERTISED_Asym_Pause;
12114 }
12115 }
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000012116 if (netif_running(dev) && tp->link_up) {
David Decotigny70739492011-04-27 18:32:40 +000012117 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012118 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson859edb22011-12-08 14:40:16 +000012119 cmd->lp_advertising = tp->link_config.rmt_adv;
Matt Carlsone348c5e2011-11-21 15:01:20 +000012120 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
12121 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
12122 cmd->eth_tp_mdix = ETH_TP_MDI_X;
12123 else
12124 cmd->eth_tp_mdix = ETH_TP_MDI;
12125 }
Matt Carlson64c22182010-10-14 10:37:44 +000012126 } else {
Matt Carlsone7405222012-02-13 15:20:16 +000012127 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
12128 cmd->duplex = DUPLEX_UNKNOWN;
Matt Carlsone348c5e2011-11-21 15:01:20 +000012129 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012130 }
Matt Carlson882e9792009-09-01 13:21:36 +000012131 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000012132 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012133 cmd->autoneg = tp->link_config.autoneg;
12134 cmd->maxtxpkt = 0;
12135 cmd->maxrxpkt = 0;
12136 return 0;
12137}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012138
Linus Torvalds1da177e2005-04-16 15:20:36 -070012139static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
12140{
12141 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000012142 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012143
Joe Perches63c3a662011-04-26 08:12:10 +000012144 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012145 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012146 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012147 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020012148 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000012149 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012150 }
12151
Matt Carlson7e5856b2009-02-25 14:23:01 +000012152 if (cmd->autoneg != AUTONEG_ENABLE &&
12153 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070012154 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000012155
12156 if (cmd->autoneg == AUTONEG_DISABLE &&
12157 cmd->duplex != DUPLEX_FULL &&
12158 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070012159 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012160
Matt Carlson7e5856b2009-02-25 14:23:01 +000012161 if (cmd->autoneg == AUTONEG_ENABLE) {
12162 u32 mask = ADVERTISED_Autoneg |
12163 ADVERTISED_Pause |
12164 ADVERTISED_Asym_Pause;
12165
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012166 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000012167 mask |= ADVERTISED_1000baseT_Half |
12168 ADVERTISED_1000baseT_Full;
12169
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012170 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000012171 mask |= ADVERTISED_100baseT_Half |
12172 ADVERTISED_100baseT_Full |
12173 ADVERTISED_10baseT_Half |
12174 ADVERTISED_10baseT_Full |
12175 ADVERTISED_TP;
12176 else
12177 mask |= ADVERTISED_FIBRE;
12178
12179 if (cmd->advertising & ~mask)
12180 return -EINVAL;
12181
12182 mask &= (ADVERTISED_1000baseT_Half |
12183 ADVERTISED_1000baseT_Full |
12184 ADVERTISED_100baseT_Half |
12185 ADVERTISED_100baseT_Full |
12186 ADVERTISED_10baseT_Half |
12187 ADVERTISED_10baseT_Full);
12188
12189 cmd->advertising &= mask;
12190 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012191 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000012192 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000012193 return -EINVAL;
12194
12195 if (cmd->duplex != DUPLEX_FULL)
12196 return -EINVAL;
12197 } else {
David Decotigny25db0332011-04-27 18:32:39 +000012198 if (speed != SPEED_100 &&
12199 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000012200 return -EINVAL;
12201 }
12202 }
12203
David S. Millerf47c11e2005-06-24 20:18:35 -070012204 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012205
12206 tp->link_config.autoneg = cmd->autoneg;
12207 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070012208 tp->link_config.advertising = (cmd->advertising |
12209 ADVERTISED_Autoneg);
Matt Carlsone7405222012-02-13 15:20:16 +000012210 tp->link_config.speed = SPEED_UNKNOWN;
12211 tp->link_config.duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012212 } else {
12213 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000012214 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012215 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012216 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012217
Nithin Sujirfdad8de2013-04-09 08:48:08 +000012218 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12219
Nithin Sujirce20f162013-04-09 08:48:04 +000012220 tg3_warn_mgmt_link_flap(tp);
12221
Linus Torvalds1da177e2005-04-16 15:20:36 -070012222 if (netif_running(dev))
Joe Perches953c96e2013-04-09 10:18:14 +000012223 tg3_setup_phy(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012224
David S. Millerf47c11e2005-06-24 20:18:35 -070012225 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012226
Linus Torvalds1da177e2005-04-16 15:20:36 -070012227 return 0;
12228}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012229
Linus Torvalds1da177e2005-04-16 15:20:36 -070012230static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
12231{
12232 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012233
Rick Jones68aad782011-11-07 13:29:27 +000012234 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
12235 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
12236 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
12237 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012238}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012239
Linus Torvalds1da177e2005-04-16 15:20:36 -070012240static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12241{
12242 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012243
Joe Perches63c3a662011-04-26 08:12:10 +000012244 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070012245 wol->supported = WAKE_MAGIC;
12246 else
12247 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012248 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000012249 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012250 wol->wolopts = WAKE_MAGIC;
12251 memset(&wol->sopass, 0, sizeof(wol->sopass));
12252}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012253
Linus Torvalds1da177e2005-04-16 15:20:36 -070012254static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12255{
12256 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070012257 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012258
Linus Torvalds1da177e2005-04-16 15:20:36 -070012259 if (wol->wolopts & ~WAKE_MAGIC)
12260 return -EINVAL;
12261 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000012262 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012263 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012264
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000012265 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
12266
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000012267 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000012268 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000012269 else
Joe Perches63c3a662011-04-26 08:12:10 +000012270 tg3_flag_clear(tp, WOL_ENABLE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012271
Linus Torvalds1da177e2005-04-16 15:20:36 -070012272 return 0;
12273}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012274
Linus Torvalds1da177e2005-04-16 15:20:36 -070012275static u32 tg3_get_msglevel(struct net_device *dev)
12276{
12277 struct tg3 *tp = netdev_priv(dev);
12278 return tp->msg_enable;
12279}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012280
Linus Torvalds1da177e2005-04-16 15:20:36 -070012281static void tg3_set_msglevel(struct net_device *dev, u32 value)
12282{
12283 struct tg3 *tp = netdev_priv(dev);
12284 tp->msg_enable = value;
12285}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012286
Linus Torvalds1da177e2005-04-16 15:20:36 -070012287static int tg3_nway_reset(struct net_device *dev)
12288{
12289 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012290 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012291
Linus Torvalds1da177e2005-04-16 15:20:36 -070012292 if (!netif_running(dev))
12293 return -EAGAIN;
12294
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012295 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070012296 return -EINVAL;
12297
Nithin Sujirce20f162013-04-09 08:48:04 +000012298 tg3_warn_mgmt_link_flap(tp);
12299
Joe Perches63c3a662011-04-26 08:12:10 +000012300 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012301 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012302 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020012303 r = phy_start_aneg(tp->mdio_bus->phy_map[tp->phy_addr]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012304 } else {
12305 u32 bmcr;
12306
12307 spin_lock_bh(&tp->lock);
12308 r = -EINVAL;
12309 tg3_readphy(tp, MII_BMCR, &bmcr);
12310 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12311 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012312 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012313 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12314 BMCR_ANENABLE);
12315 r = 0;
12316 }
12317 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012318 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012319
Linus Torvalds1da177e2005-04-16 15:20:36 -070012320 return r;
12321}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012322
Linus Torvalds1da177e2005-04-16 15:20:36 -070012323static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12324{
12325 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012326
Matt Carlson2c49a442010-09-30 10:34:35 +000012327 ering->rx_max_pending = tp->rx_std_ring_mask;
Joe Perches63c3a662011-04-26 08:12:10 +000012328 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000012329 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080012330 else
12331 ering->rx_jumbo_max_pending = 0;
12332
12333 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012334
12335 ering->rx_pending = tp->rx_pending;
Joe Perches63c3a662011-04-26 08:12:10 +000012336 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080012337 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12338 else
12339 ering->rx_jumbo_pending = 0;
12340
Matt Carlsonf3f3f272009-08-28 14:03:21 +000012341 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012342}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012343
Linus Torvalds1da177e2005-04-16 15:20:36 -070012344static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12345{
12346 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000012347 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012348
Matt Carlson2c49a442010-09-30 10:34:35 +000012349 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12350 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070012351 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12352 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000012353 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070012354 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012355 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012356
Michael Chanbbe832c2005-06-24 20:20:04 -070012357 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012358 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012359 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070012360 irq_sync = 1;
12361 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012362
Michael Chanbbe832c2005-06-24 20:20:04 -070012363 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012364
Linus Torvalds1da177e2005-04-16 15:20:36 -070012365 tp->rx_pending = ering->rx_pending;
12366
Joe Perches63c3a662011-04-26 08:12:10 +000012367 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012368 tp->rx_pending > 63)
12369 tp->rx_pending = 63;
Ivan Veceraba67b512014-04-17 14:51:08 +020012370
12371 if (tg3_flag(tp, JUMBO_RING_ENABLE))
12372 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000012373
Matt Carlson6fd45cb2010-09-15 08:59:57 +000012374 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000012375 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012376
12377 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070012378 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches953c96e2013-04-09 10:18:14 +000012379 err = tg3_restart_hw(tp, false);
Michael Chanb9ec6c12006-07-25 16:37:27 -070012380 if (!err)
12381 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012382 }
12383
David S. Millerf47c11e2005-06-24 20:18:35 -070012384 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012385
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012386 if (irq_sync && !err)
12387 tg3_phy_start(tp);
12388
Michael Chanb9ec6c12006-07-25 16:37:27 -070012389 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012390}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012391
Linus Torvalds1da177e2005-04-16 15:20:36 -070012392static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12393{
12394 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012395
Joe Perches63c3a662011-04-26 08:12:10 +000012396 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080012397
Matt Carlson4a2db502011-12-08 14:40:17 +000012398 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080012399 epause->rx_pause = 1;
12400 else
12401 epause->rx_pause = 0;
12402
Matt Carlson4a2db502011-12-08 14:40:17 +000012403 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080012404 epause->tx_pause = 1;
12405 else
12406 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012407}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012408
Linus Torvalds1da177e2005-04-16 15:20:36 -070012409static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12410{
12411 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012412 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012413
Nithin Sujirce20f162013-04-09 08:48:04 +000012414 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12415 tg3_warn_mgmt_link_flap(tp);
12416
Joe Perches63c3a662011-04-26 08:12:10 +000012417 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000012418 u32 newadv;
12419 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012420
Hauke Mehrtensead24022013-09-28 23:15:26 +020012421 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012422
Matt Carlson27121682010-02-17 15:16:57 +000012423 if (!(phydev->supported & SUPPORTED_Pause) ||
12424 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000012425 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000012426 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012427
Matt Carlson27121682010-02-17 15:16:57 +000012428 tp->link_config.flowctrl = 0;
12429 if (epause->rx_pause) {
12430 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012431
Matt Carlson27121682010-02-17 15:16:57 +000012432 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080012433 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000012434 newadv = ADVERTISED_Pause;
12435 } else
12436 newadv = ADVERTISED_Pause |
12437 ADVERTISED_Asym_Pause;
12438 } else if (epause->tx_pause) {
12439 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12440 newadv = ADVERTISED_Asym_Pause;
12441 } else
12442 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012443
Matt Carlson27121682010-02-17 15:16:57 +000012444 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000012445 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000012446 else
Joe Perches63c3a662011-04-26 08:12:10 +000012447 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000012448
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012449 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000012450 u32 oldadv = phydev->advertising &
12451 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12452 if (oldadv != newadv) {
12453 phydev->advertising &=
12454 ~(ADVERTISED_Pause |
12455 ADVERTISED_Asym_Pause);
12456 phydev->advertising |= newadv;
12457 if (phydev->autoneg) {
12458 /*
12459 * Always renegotiate the link to
12460 * inform our link partner of our
12461 * flow control settings, even if the
12462 * flow control is forced. Let
12463 * tg3_adjust_link() do the final
12464 * flow control setup.
12465 */
12466 return phy_start_aneg(phydev);
12467 }
12468 }
12469
12470 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012471 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000012472 } else {
Matt Carlsonc6700ce2012-02-13 15:20:15 +000012473 tp->link_config.advertising &=
Matt Carlson27121682010-02-17 15:16:57 +000012474 ~(ADVERTISED_Pause |
12475 ADVERTISED_Asym_Pause);
Matt Carlsonc6700ce2012-02-13 15:20:15 +000012476 tp->link_config.advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012477 }
12478 } else {
12479 int irq_sync = 0;
12480
12481 if (netif_running(dev)) {
12482 tg3_netif_stop(tp);
12483 irq_sync = 1;
12484 }
12485
12486 tg3_full_lock(tp, irq_sync);
12487
12488 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000012489 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012490 else
Joe Perches63c3a662011-04-26 08:12:10 +000012491 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012492 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080012493 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012494 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080012495 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012496 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080012497 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012498 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080012499 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012500
12501 if (netif_running(dev)) {
12502 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches953c96e2013-04-09 10:18:14 +000012503 err = tg3_restart_hw(tp, false);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012504 if (!err)
12505 tg3_netif_start(tp);
12506 }
12507
12508 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070012509 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012510
Nithin Sujirfdad8de2013-04-09 08:48:08 +000012511 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12512
Michael Chanb9ec6c12006-07-25 16:37:27 -070012513 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012514}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012515
Matt Carlsonde6f31e2010-04-12 06:58:30 +000012516static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012517{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070012518 switch (sset) {
12519 case ETH_SS_TEST:
12520 return TG3_NUM_TEST;
12521 case ETH_SS_STATS:
12522 return TG3_NUM_STATS;
12523 default:
12524 return -EOPNOTSUPP;
12525 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070012526}
12527
Matt Carlson90415472011-12-16 13:33:23 +000012528static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12529 u32 *rules __always_unused)
12530{
12531 struct tg3 *tp = netdev_priv(dev);
12532
12533 if (!tg3_flag(tp, SUPPORT_MSIX))
12534 return -EOPNOTSUPP;
12535
12536 switch (info->cmd) {
12537 case ETHTOOL_GRXRINGS:
12538 if (netif_running(tp->dev))
Michael Chan91024262012-09-28 07:12:38 +000012539 info->data = tp->rxq_cnt;
Matt Carlson90415472011-12-16 13:33:23 +000012540 else {
12541 info->data = num_online_cpus();
Michael Chan91024262012-09-28 07:12:38 +000012542 if (info->data > TG3_RSS_MAX_NUM_QS)
12543 info->data = TG3_RSS_MAX_NUM_QS;
Matt Carlson90415472011-12-16 13:33:23 +000012544 }
12545
12546 /* The first interrupt vector only
12547 * handles link interrupts.
12548 */
12549 info->data -= 1;
12550 return 0;
12551
12552 default:
12553 return -EOPNOTSUPP;
12554 }
12555}
12556
12557static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12558{
12559 u32 size = 0;
12560 struct tg3 *tp = netdev_priv(dev);
12561
12562 if (tg3_flag(tp, SUPPORT_MSIX))
12563 size = TG3_RSS_INDIR_TBL_SIZE;
12564
12565 return size;
12566}
12567
Eyal Perry892311f2014-12-02 18:12:10 +020012568static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
Matt Carlson90415472011-12-16 13:33:23 +000012569{
12570 struct tg3 *tp = netdev_priv(dev);
12571 int i;
12572
Eyal Perry892311f2014-12-02 18:12:10 +020012573 if (hfunc)
12574 *hfunc = ETH_RSS_HASH_TOP;
12575 if (!indir)
12576 return 0;
12577
Matt Carlson90415472011-12-16 13:33:23 +000012578 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12579 indir[i] = tp->rss_ind_tbl[i];
12580
12581 return 0;
12582}
12583
Eyal Perry892311f2014-12-02 18:12:10 +020012584static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
12585 const u8 hfunc)
Matt Carlson90415472011-12-16 13:33:23 +000012586{
12587 struct tg3 *tp = netdev_priv(dev);
12588 size_t i;
12589
Eyal Perry892311f2014-12-02 18:12:10 +020012590 /* We require at least one supported parameter to be changed and no
12591 * change in any of the unsupported parameters
12592 */
12593 if (key ||
12594 (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
12595 return -EOPNOTSUPP;
12596
12597 if (!indir)
12598 return 0;
12599
Matt Carlson90415472011-12-16 13:33:23 +000012600 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12601 tp->rss_ind_tbl[i] = indir[i];
12602
12603 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12604 return 0;
12605
12606 /* It is legal to write the indirection
12607 * table while the device is running.
12608 */
12609 tg3_full_lock(tp, 0);
12610 tg3_rss_write_indir_tbl(tp);
12611 tg3_full_unlock(tp);
12612
12613 return 0;
12614}
12615
Michael Chan09681692012-09-28 07:12:42 +000012616static void tg3_get_channels(struct net_device *dev,
12617 struct ethtool_channels *channel)
12618{
12619 struct tg3 *tp = netdev_priv(dev);
12620 u32 deflt_qs = netif_get_num_default_rss_queues();
12621
12622 channel->max_rx = tp->rxq_max;
12623 channel->max_tx = tp->txq_max;
12624
12625 if (netif_running(dev)) {
12626 channel->rx_count = tp->rxq_cnt;
12627 channel->tx_count = tp->txq_cnt;
12628 } else {
12629 if (tp->rxq_req)
12630 channel->rx_count = tp->rxq_req;
12631 else
12632 channel->rx_count = min(deflt_qs, tp->rxq_max);
12633
12634 if (tp->txq_req)
12635 channel->tx_count = tp->txq_req;
12636 else
12637 channel->tx_count = min(deflt_qs, tp->txq_max);
12638 }
12639}
12640
12641static int tg3_set_channels(struct net_device *dev,
12642 struct ethtool_channels *channel)
12643{
12644 struct tg3 *tp = netdev_priv(dev);
12645
12646 if (!tg3_flag(tp, SUPPORT_MSIX))
12647 return -EOPNOTSUPP;
12648
12649 if (channel->rx_count > tp->rxq_max ||
12650 channel->tx_count > tp->txq_max)
12651 return -EINVAL;
12652
12653 tp->rxq_req = channel->rx_count;
12654 tp->txq_req = channel->tx_count;
12655
12656 if (!netif_running(dev))
12657 return 0;
12658
12659 tg3_stop(tp);
12660
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000012661 tg3_carrier_off(tp);
Michael Chan09681692012-09-28 07:12:42 +000012662
Matt Carlsonbe947302012-12-03 19:36:57 +000012663 tg3_start(tp, true, false, false);
Michael Chan09681692012-09-28 07:12:42 +000012664
12665 return 0;
12666}
12667
Matt Carlsonde6f31e2010-04-12 06:58:30 +000012668static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012669{
12670 switch (stringset) {
12671 case ETH_SS_STATS:
12672 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12673 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070012674 case ETH_SS_TEST:
12675 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12676 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012677 default:
12678 WARN_ON(1); /* we need a WARN() */
12679 break;
12680 }
12681}
12682
stephen hemminger81b87092011-04-04 08:43:50 +000012683static int tg3_set_phys_id(struct net_device *dev,
12684 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070012685{
12686 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070012687
12688 if (!netif_running(tp->dev))
12689 return -EAGAIN;
12690
stephen hemminger81b87092011-04-04 08:43:50 +000012691 switch (state) {
12692 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000012693 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070012694
stephen hemminger81b87092011-04-04 08:43:50 +000012695 case ETHTOOL_ID_ON:
12696 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12697 LED_CTRL_1000MBPS_ON |
12698 LED_CTRL_100MBPS_ON |
12699 LED_CTRL_10MBPS_ON |
12700 LED_CTRL_TRAFFIC_OVERRIDE |
12701 LED_CTRL_TRAFFIC_BLINK |
12702 LED_CTRL_TRAFFIC_LED);
12703 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012704
stephen hemminger81b87092011-04-04 08:43:50 +000012705 case ETHTOOL_ID_OFF:
12706 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12707 LED_CTRL_TRAFFIC_OVERRIDE);
12708 break;
Michael Chan4009a932005-09-05 17:52:54 -070012709
stephen hemminger81b87092011-04-04 08:43:50 +000012710 case ETHTOOL_ID_INACTIVE:
12711 tw32(MAC_LED_CTRL, tp->led_ctrl);
12712 break;
Michael Chan4009a932005-09-05 17:52:54 -070012713 }
stephen hemminger81b87092011-04-04 08:43:50 +000012714
Michael Chan4009a932005-09-05 17:52:54 -070012715 return 0;
12716}
12717
Matt Carlsonde6f31e2010-04-12 06:58:30 +000012718static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012719 struct ethtool_stats *estats, u64 *tmp_stats)
12720{
12721 struct tg3 *tp = netdev_priv(dev);
Matt Carlson0e6c9da2011-12-08 14:40:13 +000012722
Matt Carlsonb546e462012-02-13 15:20:09 +000012723 if (tp->hw_stats)
12724 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12725 else
12726 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012727}
12728
Matt Carlson535a4902011-07-20 10:20:56 +000012729static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000012730{
12731 int i;
12732 __be32 *buf;
12733 u32 offset = 0, len = 0;
12734 u32 magic, val;
12735
Joe Perches63c3a662011-04-26 08:12:10 +000012736 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000012737 return NULL;
12738
12739 if (magic == TG3_EEPROM_MAGIC) {
12740 for (offset = TG3_NVM_DIR_START;
12741 offset < TG3_NVM_DIR_END;
12742 offset += TG3_NVM_DIRENT_SIZE) {
12743 if (tg3_nvram_read(tp, offset, &val))
12744 return NULL;
12745
12746 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12747 TG3_NVM_DIRTYPE_EXTVPD)
12748 break;
12749 }
12750
12751 if (offset != TG3_NVM_DIR_END) {
12752 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12753 if (tg3_nvram_read(tp, offset + 4, &offset))
12754 return NULL;
12755
12756 offset = tg3_nvram_logical_addr(tp, offset);
12757 }
12758 }
12759
12760 if (!offset || !len) {
12761 offset = TG3_NVM_VPD_OFF;
12762 len = TG3_NVM_VPD_LEN;
12763 }
12764
12765 buf = kmalloc(len, GFP_KERNEL);
12766 if (buf == NULL)
12767 return NULL;
12768
12769 if (magic == TG3_EEPROM_MAGIC) {
12770 for (i = 0; i < len; i += 4) {
12771 /* The data is in little-endian format in NVRAM.
12772 * Use the big-endian read routines to preserve
12773 * the byte order as it exists in NVRAM.
12774 */
12775 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12776 goto error;
12777 }
12778 } else {
12779 u8 *ptr;
12780 ssize_t cnt;
12781 unsigned int pos = 0;
12782
12783 ptr = (u8 *)&buf[0];
12784 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12785 cnt = pci_read_vpd(tp->pdev, pos,
12786 len - pos, ptr);
12787 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12788 cnt = 0;
12789 else if (cnt < 0)
12790 goto error;
12791 }
12792 if (pos != len)
12793 goto error;
12794 }
12795
Matt Carlson535a4902011-07-20 10:20:56 +000012796 *vpdlen = len;
12797
Matt Carlsonc3e94502011-04-13 11:05:08 +000012798 return buf;
12799
12800error:
12801 kfree(buf);
12802 return NULL;
12803}
12804
Michael Chan566f86a2005-05-29 14:56:58 -070012805#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080012806#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12807#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12808#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000012809#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12810#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000012811#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070012812#define NVRAM_SELFBOOT_HW_SIZE 0x20
12813#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070012814
12815static int tg3_test_nvram(struct tg3 *tp)
12816{
Matt Carlson535a4902011-07-20 10:20:56 +000012817 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012818 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010012819 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070012820
Joe Perches63c3a662011-04-26 08:12:10 +000012821 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000012822 return 0;
12823
Matt Carlsone4f34112009-02-25 14:25:00 +000012824 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080012825 return -EIO;
12826
Michael Chan1b277772006-03-20 22:27:48 -080012827 if (magic == TG3_EEPROM_MAGIC)
12828 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070012829 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080012830 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12831 TG3_EEPROM_SB_FORMAT_1) {
12832 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12833 case TG3_EEPROM_SB_REVISION_0:
12834 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12835 break;
12836 case TG3_EEPROM_SB_REVISION_2:
12837 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12838 break;
12839 case TG3_EEPROM_SB_REVISION_3:
12840 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12841 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000012842 case TG3_EEPROM_SB_REVISION_4:
12843 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12844 break;
12845 case TG3_EEPROM_SB_REVISION_5:
12846 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12847 break;
12848 case TG3_EEPROM_SB_REVISION_6:
12849 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12850 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080012851 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000012852 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080012853 }
12854 } else
Michael Chan1b277772006-03-20 22:27:48 -080012855 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070012856 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12857 size = NVRAM_SELFBOOT_HW_SIZE;
12858 else
Michael Chan1b277772006-03-20 22:27:48 -080012859 return -EIO;
12860
12861 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070012862 if (buf == NULL)
12863 return -ENOMEM;
12864
Michael Chan1b277772006-03-20 22:27:48 -080012865 err = -EIO;
12866 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012867 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12868 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070012869 break;
Michael Chan566f86a2005-05-29 14:56:58 -070012870 }
Michael Chan1b277772006-03-20 22:27:48 -080012871 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070012872 goto out;
12873
Michael Chan1b277772006-03-20 22:27:48 -080012874 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000012875 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080012876 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070012877 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080012878 u8 *buf8 = (u8 *) buf, csum8 = 0;
12879
Al Virob9fc7dc2007-12-17 22:59:57 -080012880 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080012881 TG3_EEPROM_SB_REVISION_2) {
12882 /* For rev 2, the csum doesn't include the MBA. */
12883 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12884 csum8 += buf8[i];
12885 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12886 csum8 += buf8[i];
12887 } else {
12888 for (i = 0; i < size; i++)
12889 csum8 += buf8[i];
12890 }
Michael Chan1b277772006-03-20 22:27:48 -080012891
Adrian Bunkad96b482006-04-05 22:21:04 -070012892 if (csum8 == 0) {
12893 err = 0;
12894 goto out;
12895 }
12896
12897 err = -EIO;
12898 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080012899 }
Michael Chan566f86a2005-05-29 14:56:58 -070012900
Al Virob9fc7dc2007-12-17 22:59:57 -080012901 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070012902 TG3_EEPROM_MAGIC_HW) {
12903 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000012904 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070012905 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070012906
12907 /* Separate the parity bits and the data bytes. */
12908 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12909 if ((i == 0) || (i == 8)) {
12910 int l;
12911 u8 msk;
12912
12913 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12914 parity[k++] = buf8[i] & msk;
12915 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000012916 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070012917 int l;
12918 u8 msk;
12919
12920 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12921 parity[k++] = buf8[i] & msk;
12922 i++;
12923
12924 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12925 parity[k++] = buf8[i] & msk;
12926 i++;
12927 }
12928 data[j++] = buf8[i];
12929 }
12930
12931 err = -EIO;
12932 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12933 u8 hw8 = hweight8(data[i]);
12934
12935 if ((hw8 & 0x1) && parity[i])
12936 goto out;
12937 else if (!(hw8 & 0x1) && !parity[i])
12938 goto out;
12939 }
12940 err = 0;
12941 goto out;
12942 }
12943
Matt Carlson01c3a392011-03-09 16:58:20 +000012944 err = -EIO;
12945
Michael Chan566f86a2005-05-29 14:56:58 -070012946 /* Bootstrap checksum at offset 0x10 */
12947 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000012948 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070012949 goto out;
12950
12951 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12952 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000012953 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000012954 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070012955
Matt Carlsonc3e94502011-04-13 11:05:08 +000012956 kfree(buf);
12957
Matt Carlson535a4902011-07-20 10:20:56 +000012958 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000012959 if (!buf)
12960 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000012961
Matt Carlson535a4902011-07-20 10:20:56 +000012962 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000012963 if (i > 0) {
12964 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12965 if (j < 0)
12966 goto out;
12967
Matt Carlson535a4902011-07-20 10:20:56 +000012968 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000012969 goto out;
12970
12971 i += PCI_VPD_LRDT_TAG_SIZE;
12972 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12973 PCI_VPD_RO_KEYWORD_CHKSUM);
12974 if (j > 0) {
12975 u8 csum8 = 0;
12976
12977 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12978
12979 for (i = 0; i <= j; i++)
12980 csum8 += ((u8 *)buf)[i];
12981
12982 if (csum8)
12983 goto out;
12984 }
12985 }
12986
Michael Chan566f86a2005-05-29 14:56:58 -070012987 err = 0;
12988
12989out:
12990 kfree(buf);
12991 return err;
12992}
12993
Michael Chanca430072005-05-29 14:57:23 -070012994#define TG3_SERDES_TIMEOUT_SEC 2
12995#define TG3_COPPER_TIMEOUT_SEC 6
12996
12997static int tg3_test_link(struct tg3 *tp)
12998{
12999 int i, max;
13000
13001 if (!netif_running(tp->dev))
13002 return -ENODEV;
13003
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013004 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070013005 max = TG3_SERDES_TIMEOUT_SEC;
13006 else
13007 max = TG3_COPPER_TIMEOUT_SEC;
13008
13009 for (i = 0; i < max; i++) {
Nithin Nayak Sujirf4a46d12012-11-14 14:44:27 +000013010 if (tp->link_up)
Michael Chanca430072005-05-29 14:57:23 -070013011 return 0;
13012
13013 if (msleep_interruptible(1000))
13014 break;
13015 }
13016
13017 return -EIO;
13018}
13019
Michael Chana71116d2005-05-29 14:58:11 -070013020/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080013021static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070013022{
Michael Chanb16250e2006-09-27 16:10:14 -070013023 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070013024 u32 offset, read_mask, write_mask, val, save_val, read_val;
13025 static struct {
13026 u16 offset;
13027 u16 flags;
13028#define TG3_FL_5705 0x1
13029#define TG3_FL_NOT_5705 0x2
13030#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070013031#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070013032 u32 read_mask;
13033 u32 write_mask;
13034 } reg_tbl[] = {
13035 /* MAC Control Registers */
13036 { MAC_MODE, TG3_FL_NOT_5705,
13037 0x00000000, 0x00ef6f8c },
13038 { MAC_MODE, TG3_FL_5705,
13039 0x00000000, 0x01ef6b8c },
13040 { MAC_STATUS, TG3_FL_NOT_5705,
13041 0x03800107, 0x00000000 },
13042 { MAC_STATUS, TG3_FL_5705,
13043 0x03800100, 0x00000000 },
13044 { MAC_ADDR_0_HIGH, 0x0000,
13045 0x00000000, 0x0000ffff },
13046 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000013047 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070013048 { MAC_RX_MTU_SIZE, 0x0000,
13049 0x00000000, 0x0000ffff },
13050 { MAC_TX_MODE, 0x0000,
13051 0x00000000, 0x00000070 },
13052 { MAC_TX_LENGTHS, 0x0000,
13053 0x00000000, 0x00003fff },
13054 { MAC_RX_MODE, TG3_FL_NOT_5705,
13055 0x00000000, 0x000007fc },
13056 { MAC_RX_MODE, TG3_FL_5705,
13057 0x00000000, 0x000007dc },
13058 { MAC_HASH_REG_0, 0x0000,
13059 0x00000000, 0xffffffff },
13060 { MAC_HASH_REG_1, 0x0000,
13061 0x00000000, 0xffffffff },
13062 { MAC_HASH_REG_2, 0x0000,
13063 0x00000000, 0xffffffff },
13064 { MAC_HASH_REG_3, 0x0000,
13065 0x00000000, 0xffffffff },
13066
13067 /* Receive Data and Receive BD Initiator Control Registers. */
13068 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
13069 0x00000000, 0xffffffff },
13070 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
13071 0x00000000, 0xffffffff },
13072 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
13073 0x00000000, 0x00000003 },
13074 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
13075 0x00000000, 0xffffffff },
13076 { RCVDBDI_STD_BD+0, 0x0000,
13077 0x00000000, 0xffffffff },
13078 { RCVDBDI_STD_BD+4, 0x0000,
13079 0x00000000, 0xffffffff },
13080 { RCVDBDI_STD_BD+8, 0x0000,
13081 0x00000000, 0xffff0002 },
13082 { RCVDBDI_STD_BD+0xc, 0x0000,
13083 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013084
Michael Chana71116d2005-05-29 14:58:11 -070013085 /* Receive BD Initiator Control Registers. */
13086 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
13087 0x00000000, 0xffffffff },
13088 { RCVBDI_STD_THRESH, TG3_FL_5705,
13089 0x00000000, 0x000003ff },
13090 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
13091 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013092
Michael Chana71116d2005-05-29 14:58:11 -070013093 /* Host Coalescing Control Registers. */
13094 { HOSTCC_MODE, TG3_FL_NOT_5705,
13095 0x00000000, 0x00000004 },
13096 { HOSTCC_MODE, TG3_FL_5705,
13097 0x00000000, 0x000000f6 },
13098 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
13099 0x00000000, 0xffffffff },
13100 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
13101 0x00000000, 0x000003ff },
13102 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
13103 0x00000000, 0xffffffff },
13104 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
13105 0x00000000, 0x000003ff },
13106 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
13107 0x00000000, 0xffffffff },
13108 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13109 0x00000000, 0x000000ff },
13110 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
13111 0x00000000, 0xffffffff },
13112 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
13113 0x00000000, 0x000000ff },
13114 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
13115 0x00000000, 0xffffffff },
13116 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
13117 0x00000000, 0xffffffff },
13118 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13119 0x00000000, 0xffffffff },
13120 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13121 0x00000000, 0x000000ff },
13122 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
13123 0x00000000, 0xffffffff },
13124 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
13125 0x00000000, 0x000000ff },
13126 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
13127 0x00000000, 0xffffffff },
13128 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
13129 0x00000000, 0xffffffff },
13130 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
13131 0x00000000, 0xffffffff },
13132 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
13133 0x00000000, 0xffffffff },
13134 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
13135 0x00000000, 0xffffffff },
13136 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
13137 0xffffffff, 0x00000000 },
13138 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
13139 0xffffffff, 0x00000000 },
13140
13141 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070013142 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070013143 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070013144 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070013145 0x00000000, 0x007fffff },
13146 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
13147 0x00000000, 0x0000003f },
13148 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
13149 0x00000000, 0x000001ff },
13150 { BUFMGR_MB_HIGH_WATER, 0x0000,
13151 0x00000000, 0x000001ff },
13152 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
13153 0xffffffff, 0x00000000 },
13154 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
13155 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013156
Michael Chana71116d2005-05-29 14:58:11 -070013157 /* Mailbox Registers */
13158 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
13159 0x00000000, 0x000001ff },
13160 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
13161 0x00000000, 0x000001ff },
13162 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
13163 0x00000000, 0x000007ff },
13164 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
13165 0x00000000, 0x000001ff },
13166
13167 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
13168 };
13169
Michael Chanb16250e2006-09-27 16:10:14 -070013170 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013171 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070013172 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000013173 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070013174 is_5750 = 1;
13175 }
Michael Chana71116d2005-05-29 14:58:11 -070013176
13177 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
13178 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
13179 continue;
13180
13181 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
13182 continue;
13183
Joe Perches63c3a662011-04-26 08:12:10 +000013184 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070013185 (reg_tbl[i].flags & TG3_FL_NOT_5788))
13186 continue;
13187
Michael Chanb16250e2006-09-27 16:10:14 -070013188 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
13189 continue;
13190
Michael Chana71116d2005-05-29 14:58:11 -070013191 offset = (u32) reg_tbl[i].offset;
13192 read_mask = reg_tbl[i].read_mask;
13193 write_mask = reg_tbl[i].write_mask;
13194
13195 /* Save the original register content */
13196 save_val = tr32(offset);
13197
13198 /* Determine the read-only value. */
13199 read_val = save_val & read_mask;
13200
13201 /* Write zero to the register, then make sure the read-only bits
13202 * are not changed and the read/write bits are all zeros.
13203 */
13204 tw32(offset, 0);
13205
13206 val = tr32(offset);
13207
13208 /* Test the read-only and read/write bits. */
13209 if (((val & read_mask) != read_val) || (val & write_mask))
13210 goto out;
13211
13212 /* Write ones to all the bits defined by RdMask and WrMask, then
13213 * make sure the read-only bits are not changed and the
13214 * read/write bits are all ones.
13215 */
13216 tw32(offset, read_mask | write_mask);
13217
13218 val = tr32(offset);
13219
13220 /* Test the read-only bits. */
13221 if ((val & read_mask) != read_val)
13222 goto out;
13223
13224 /* Test the read/write bits. */
13225 if ((val & write_mask) != write_mask)
13226 goto out;
13227
13228 tw32(offset, save_val);
13229 }
13230
13231 return 0;
13232
13233out:
Michael Chan9f88f292006-12-07 00:22:54 -080013234 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000013235 netdev_err(tp->dev,
13236 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070013237 tw32(offset, save_val);
13238 return -EIO;
13239}
13240
Michael Chan7942e1d2005-05-29 14:58:36 -070013241static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
13242{
Arjan van de Venf71e1302006-03-03 21:33:57 -050013243 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070013244 int i;
13245 u32 j;
13246
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020013247 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070013248 for (j = 0; j < len; j += 4) {
13249 u32 val;
13250
13251 tg3_write_mem(tp, offset + j, test_pattern[i]);
13252 tg3_read_mem(tp, offset + j, &val);
13253 if (val != test_pattern[i])
13254 return -EIO;
13255 }
13256 }
13257 return 0;
13258}
13259
13260static int tg3_test_memory(struct tg3 *tp)
13261{
13262 static struct mem_entry {
13263 u32 offset;
13264 u32 len;
13265 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080013266 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070013267 { 0x00002000, 0x1c000},
13268 { 0xffffffff, 0x00000}
13269 }, mem_tbl_5705[] = {
13270 { 0x00000100, 0x0000c},
13271 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070013272 { 0x00004000, 0x00800},
13273 { 0x00006000, 0x01000},
13274 { 0x00008000, 0x02000},
13275 { 0x00010000, 0x0e000},
13276 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080013277 }, mem_tbl_5755[] = {
13278 { 0x00000200, 0x00008},
13279 { 0x00004000, 0x00800},
13280 { 0x00006000, 0x00800},
13281 { 0x00008000, 0x02000},
13282 { 0x00010000, 0x0c000},
13283 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070013284 }, mem_tbl_5906[] = {
13285 { 0x00000200, 0x00008},
13286 { 0x00004000, 0x00400},
13287 { 0x00006000, 0x00400},
13288 { 0x00008000, 0x01000},
13289 { 0x00010000, 0x01000},
13290 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000013291 }, mem_tbl_5717[] = {
13292 { 0x00000200, 0x00008},
13293 { 0x00010000, 0x0a000},
13294 { 0x00020000, 0x13c00},
13295 { 0xffffffff, 0x00000}
13296 }, mem_tbl_57765[] = {
13297 { 0x00000200, 0x00008},
13298 { 0x00004000, 0x00800},
13299 { 0x00006000, 0x09800},
13300 { 0x00010000, 0x0a000},
13301 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070013302 };
13303 struct mem_entry *mem_tbl;
13304 int err = 0;
13305 int i;
13306
Joe Perches63c3a662011-04-26 08:12:10 +000013307 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000013308 mem_tbl = mem_tbl_5717;
Michael Chanc65a17f2013-01-06 12:51:07 +000013309 else if (tg3_flag(tp, 57765_CLASS) ||
Joe Perches41535772013-02-16 11:20:04 +000013310 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson8b5a6c42010-01-20 16:58:06 +000013311 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000013312 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080013313 mem_tbl = mem_tbl_5755;
Joe Perches41535772013-02-16 11:20:04 +000013314 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
Matt Carlson321d32a2008-11-21 17:22:19 -080013315 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000013316 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080013317 mem_tbl = mem_tbl_5705;
13318 else
Michael Chan7942e1d2005-05-29 14:58:36 -070013319 mem_tbl = mem_tbl_570x;
13320
13321 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000013322 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13323 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070013324 break;
13325 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013326
Michael Chan7942e1d2005-05-29 14:58:36 -070013327 return err;
13328}
13329
Matt Carlsonbb158d62011-04-25 12:42:47 +000013330#define TG3_TSO_MSS 500
13331
13332#define TG3_TSO_IP_HDR_LEN 20
13333#define TG3_TSO_TCP_HDR_LEN 20
13334#define TG3_TSO_TCP_OPT_LEN 12
13335
13336static const u8 tg3_tso_header[] = {
133370x08, 0x00,
133380x45, 0x00, 0x00, 0x00,
133390x00, 0x00, 0x40, 0x00,
133400x40, 0x06, 0x00, 0x00,
133410x0a, 0x00, 0x00, 0x01,
133420x0a, 0x00, 0x00, 0x02,
133430x0d, 0x00, 0xe0, 0x00,
133440x00, 0x00, 0x01, 0x00,
133450x00, 0x00, 0x02, 0x00,
133460x80, 0x10, 0x10, 0x00,
133470x14, 0x09, 0x00, 0x00,
133480x01, 0x01, 0x08, 0x0a,
133490x11, 0x11, 0x11, 0x11,
133500x11, 0x11, 0x11, 0x11,
13351};
Michael Chan9f40dea2005-09-05 17:53:06 -070013352
Matt Carlson28a45952011-08-19 13:58:22 +000013353static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
Michael Chanc76949a2005-05-29 14:58:59 -070013354{
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013355 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013356 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Matt Carlson84b67b22011-07-27 14:20:52 +000013357 u32 budget;
Eric Dumazet9205fd92011-11-18 06:47:01 +000013358 struct sk_buff *skb;
13359 u8 *tx_data, *rx_data;
Michael Chanc76949a2005-05-29 14:58:59 -070013360 dma_addr_t map;
13361 int num_pkts, tx_len, rx_len, i, err;
13362 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000013363 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000013364 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070013365
Matt Carlsonc8873402010-02-12 14:47:11 +000013366 tnapi = &tp->napi[0];
13367 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000013368 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000013369 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000013370 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000013371 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000013372 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000013373 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000013374 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000013375
Michael Chanc76949a2005-05-29 14:58:59 -070013376 err = -EIO;
13377
Matt Carlson4852a862011-04-13 11:05:07 +000013378 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070013379 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070013380 if (!skb)
13381 return -ENOMEM;
13382
Michael Chanc76949a2005-05-29 14:58:59 -070013383 tx_data = skb_put(skb, tx_len);
Joe Perchesd458cdf2013-10-01 19:04:40 -070013384 memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
13385 memset(tx_data + ETH_ALEN, 0x0, 8);
Michael Chanc76949a2005-05-29 14:58:59 -070013386
Matt Carlson4852a862011-04-13 11:05:07 +000013387 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070013388
Matt Carlson28a45952011-08-19 13:58:22 +000013389 if (tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013390 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13391
13392 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13393 TG3_TSO_TCP_OPT_LEN;
13394
13395 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13396 sizeof(tg3_tso_header));
13397 mss = TG3_TSO_MSS;
13398
13399 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13400 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13401
13402 /* Set the total length field in the IP header */
13403 iph->tot_len = htons((u16)(mss + hdr_len));
13404
13405 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13406 TXD_FLAG_CPU_POST_DMA);
13407
Joe Perches63c3a662011-04-26 08:12:10 +000013408 if (tg3_flag(tp, HW_TSO_1) ||
13409 tg3_flag(tp, HW_TSO_2) ||
13410 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013411 struct tcphdr *th;
13412 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13413 th = (struct tcphdr *)&tx_data[val];
13414 th->check = 0;
13415 } else
13416 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13417
Joe Perches63c3a662011-04-26 08:12:10 +000013418 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013419 mss |= (hdr_len & 0xc) << 12;
13420 if (hdr_len & 0x10)
13421 base_flags |= 0x00000010;
13422 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000013423 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000013424 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000013425 else if (tg3_flag(tp, HW_TSO_1) ||
Joe Perches41535772013-02-16 11:20:04 +000013426 tg3_asic_rev(tp) == ASIC_REV_5705) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013427 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13428 } else {
13429 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13430 }
13431
13432 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13433 } else {
13434 num_pkts = 1;
13435 data_off = ETH_HLEN;
Michael Chanc441b452012-03-04 14:48:13 +000013436
13437 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13438 tx_len > VLAN_ETH_FRAME_LEN)
13439 base_flags |= TXD_FLAG_JMB_PKT;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013440 }
13441
13442 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070013443 tx_data[i] = (u8) (i & 0xff);
13444
Alexander Duyckf4188d82009-12-02 16:48:38 +000013445 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13446 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000013447 dev_kfree_skb(skb);
13448 return -EIO;
13449 }
Michael Chanc76949a2005-05-29 14:58:59 -070013450
Matt Carlson0d681b22011-07-27 14:20:49 +000013451 val = tnapi->tx_prod;
13452 tnapi->tx_buffers[val].skb = skb;
13453 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13454
Michael Chanc76949a2005-05-29 14:58:59 -070013455 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000013456 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070013457
13458 udelay(10);
13459
Matt Carlson898a56f2009-08-28 14:02:40 +000013460 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070013461
Matt Carlson84b67b22011-07-27 14:20:52 +000013462 budget = tg3_tx_avail(tnapi);
13463 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
Matt Carlsond1a3b732011-07-27 14:20:51 +000013464 base_flags | TXD_FLAG_END, mss, 0)) {
13465 tnapi->tx_buffers[val].skb = NULL;
13466 dev_kfree_skb(skb);
13467 return -EIO;
13468 }
Michael Chanc76949a2005-05-29 14:58:59 -070013469
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013470 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070013471
Michael Chan6541b802012-03-04 14:48:14 +000013472 /* Sync BD data before updating mailbox */
13473 wmb();
13474
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013475 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13476 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070013477
13478 udelay(10);
13479
Matt Carlson303fc922009-11-02 14:27:34 +000013480 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13481 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070013482 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000013483 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070013484
13485 udelay(10);
13486
Matt Carlson898a56f2009-08-28 14:02:40 +000013487 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13488 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013489 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070013490 (rx_idx == (rx_start_idx + num_pkts)))
13491 break;
13492 }
13493
Matt Carlsonba1142e2011-11-04 09:15:00 +000013494 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
Michael Chanc76949a2005-05-29 14:58:59 -070013495 dev_kfree_skb(skb);
13496
Matt Carlsonf3f3f272009-08-28 14:03:21 +000013497 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070013498 goto out;
13499
13500 if (rx_idx != rx_start_idx + num_pkts)
13501 goto out;
13502
Matt Carlsonbb158d62011-04-25 12:42:47 +000013503 val = data_off;
13504 while (rx_idx != rx_start_idx) {
13505 desc = &rnapi->rx_rcb[rx_start_idx++];
13506 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13507 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070013508
Matt Carlsonbb158d62011-04-25 12:42:47 +000013509 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13510 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000013511 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070013512
Matt Carlsonbb158d62011-04-25 12:42:47 +000013513 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13514 - ETH_FCS_LEN;
13515
Matt Carlson28a45952011-08-19 13:58:22 +000013516 if (!tso_loopback) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013517 if (rx_len != tx_len)
13518 goto out;
13519
13520 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13521 if (opaque_key != RXD_OPAQUE_RING_STD)
13522 goto out;
13523 } else {
13524 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13525 goto out;
13526 }
13527 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13528 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000013529 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000013530 goto out;
13531 }
13532
13533 if (opaque_key == RXD_OPAQUE_RING_STD) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000013534 rx_data = tpr->rx_std_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013535 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13536 mapping);
13537 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000013538 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
Matt Carlsonbb158d62011-04-25 12:42:47 +000013539 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13540 mapping);
13541 } else
Matt Carlson4852a862011-04-13 11:05:07 +000013542 goto out;
13543
Matt Carlsonbb158d62011-04-25 12:42:47 +000013544 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13545 PCI_DMA_FROMDEVICE);
13546
Eric Dumazet9205fd92011-11-18 06:47:01 +000013547 rx_data += TG3_RX_OFFSET(tp);
Matt Carlsonbb158d62011-04-25 12:42:47 +000013548 for (i = data_off; i < rx_len; i++, val++) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000013549 if (*(rx_data + i) != (u8) (val & 0xff))
Matt Carlsonbb158d62011-04-25 12:42:47 +000013550 goto out;
13551 }
Matt Carlson4852a862011-04-13 11:05:07 +000013552 }
13553
Michael Chanc76949a2005-05-29 14:58:59 -070013554 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013555
Eric Dumazet9205fd92011-11-18 06:47:01 +000013556 /* tg3_free_rings will unmap and free the rx_data */
Michael Chanc76949a2005-05-29 14:58:59 -070013557out:
13558 return err;
13559}
13560
Matt Carlson00c266b2011-04-25 12:42:46 +000013561#define TG3_STD_LOOPBACK_FAILED 1
13562#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000013563#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson28a45952011-08-19 13:58:22 +000013564#define TG3_LOOPBACK_FAILED \
13565 (TG3_STD_LOOPBACK_FAILED | \
13566 TG3_JMB_LOOPBACK_FAILED | \
13567 TG3_TSO_LOOPBACK_FAILED)
Matt Carlson00c266b2011-04-25 12:42:46 +000013568
Matt Carlson941ec902011-08-19 13:58:23 +000013569static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
Michael Chan9f40dea2005-09-05 17:53:06 -070013570{
Matt Carlson28a45952011-08-19 13:58:22 +000013571 int err = -EIO;
Matt Carlson2215e242011-08-19 13:58:19 +000013572 u32 eee_cap;
Michael Chanc441b452012-03-04 14:48:13 +000013573 u32 jmb_pkt_sz = 9000;
13574
13575 if (tp->dma_limit)
13576 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
Michael Chan9f40dea2005-09-05 17:53:06 -070013577
Matt Carlsonab789042011-01-25 15:58:54 +000013578 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13579 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13580
Matt Carlson28a45952011-08-19 13:58:22 +000013581 if (!netif_running(tp->dev)) {
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013582 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13583 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013584 if (do_extlpbk)
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013585 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlson28a45952011-08-19 13:58:22 +000013586 goto done;
13587 }
13588
Joe Perches953c96e2013-04-09 10:18:14 +000013589 err = tg3_reset_hw(tp, true);
Matt Carlsonab789042011-01-25 15:58:54 +000013590 if (err) {
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013591 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13592 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013593 if (do_extlpbk)
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013594 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
Matt Carlsonab789042011-01-25 15:58:54 +000013595 goto done;
13596 }
Michael Chan9f40dea2005-09-05 17:53:06 -070013597
Joe Perches63c3a662011-04-26 08:12:10 +000013598 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000013599 int i;
13600
13601 /* Reroute all rx packets to the 1st queue */
13602 for (i = MAC_RSS_INDIR_TBL_0;
13603 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13604 tw32(i, 0x0);
13605 }
13606
Matt Carlson6e01b202011-08-19 13:58:20 +000013607 /* HW errata - mac loopback fails in some cases on 5780.
13608 * Normal traffic and PHY loopback are not affected by
13609 * errata. Also, the MAC loopback test is deprecated for
13610 * all newer ASIC revisions.
13611 */
Joe Perches41535772013-02-16 11:20:04 +000013612 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
Matt Carlson6e01b202011-08-19 13:58:20 +000013613 !tg3_flag(tp, CPMU_PRESENT)) {
13614 tg3_mac_loopback(tp, true);
Matt Carlson9936bcf2007-10-10 18:03:07 -070013615
Matt Carlson28a45952011-08-19 13:58:22 +000013616 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013617 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000013618
13619 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Michael Chanc441b452012-03-04 14:48:13 +000013620 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013621 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
Matt Carlson6e01b202011-08-19 13:58:20 +000013622
13623 tg3_mac_loopback(tp, false);
13624 }
Matt Carlson4852a862011-04-13 11:05:07 +000013625
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013626 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013627 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013628 int i;
13629
Matt Carlson941ec902011-08-19 13:58:23 +000013630 tg3_phy_lpbk_set(tp, 0, false);
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013631
13632 /* Wait for link */
13633 for (i = 0; i < 100; i++) {
13634 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13635 break;
13636 mdelay(1);
13637 }
13638
Matt Carlson28a45952011-08-19 13:58:22 +000013639 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013640 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000013641 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlson28a45952011-08-19 13:58:22 +000013642 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013643 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
Joe Perches63c3a662011-04-26 08:12:10 +000013644 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Michael Chanc441b452012-03-04 14:48:13 +000013645 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013646 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -070013647
Matt Carlson941ec902011-08-19 13:58:23 +000013648 if (do_extlpbk) {
13649 tg3_phy_lpbk_set(tp, 0, true);
13650
13651 /* All link indications report up, but the hardware
13652 * isn't really ready for about 20 msec. Double it
13653 * to be sure.
13654 */
13655 mdelay(40);
13656
13657 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013658 data[TG3_EXT_LOOPB_TEST] |=
13659 TG3_STD_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013660 if (tg3_flag(tp, TSO_CAPABLE) &&
13661 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013662 data[TG3_EXT_LOOPB_TEST] |=
13663 TG3_TSO_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013664 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Michael Chanc441b452012-03-04 14:48:13 +000013665 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013666 data[TG3_EXT_LOOPB_TEST] |=
13667 TG3_JMB_LOOPBACK_FAILED;
Matt Carlson941ec902011-08-19 13:58:23 +000013668 }
13669
Matt Carlson5e5a7f32011-08-19 13:58:21 +000013670 /* Re-enable gphy autopowerdown. */
13671 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13672 tg3_phy_toggle_apd(tp, true);
13673 }
Matt Carlson6833c042008-11-21 17:18:59 -080013674
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013675 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13676 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
Matt Carlson28a45952011-08-19 13:58:22 +000013677
Matt Carlsonab789042011-01-25 15:58:54 +000013678done:
13679 tp->phy_flags |= eee_cap;
13680
Michael Chan9f40dea2005-09-05 17:53:06 -070013681 return err;
13682}
13683
Michael Chan4cafd3f2005-05-29 14:56:34 -070013684static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13685 u64 *data)
13686{
Michael Chan566f86a2005-05-29 14:56:58 -070013687 struct tg3 *tp = netdev_priv(dev);
Matt Carlson941ec902011-08-19 13:58:23 +000013688 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
Michael Chan566f86a2005-05-29 14:56:58 -070013689
Nithin Sujir2e460fc2013-05-23 11:11:22 +000013690 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
13691 if (tg3_power_up(tp)) {
13692 etest->flags |= ETH_TEST_FL_FAILED;
13693 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13694 return;
13695 }
13696 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
Matt Carlsonbed98292011-07-13 09:27:29 +000013697 }
Michael Chanbc1c7562006-03-20 17:48:03 -080013698
Michael Chan566f86a2005-05-29 14:56:58 -070013699 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13700
13701 if (tg3_test_nvram(tp) != 0) {
13702 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013703 data[TG3_NVRAM_TEST] = 1;
Michael Chan566f86a2005-05-29 14:56:58 -070013704 }
Matt Carlson941ec902011-08-19 13:58:23 +000013705 if (!doextlpbk && tg3_test_link(tp)) {
Michael Chanca430072005-05-29 14:57:23 -070013706 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013707 data[TG3_LINK_TEST] = 1;
Michael Chanca430072005-05-29 14:57:23 -070013708 }
Michael Chana71116d2005-05-29 14:58:11 -070013709 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013710 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070013711
Michael Chanbbe832c2005-06-24 20:20:04 -070013712 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013713 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070013714 tg3_netif_stop(tp);
13715 irq_sync = 1;
13716 }
13717
13718 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070013719 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080013720 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013721 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000013722 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070013723 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080013724 if (!err)
13725 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013726
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013727 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080013728 tg3_phy_reset(tp);
13729
Michael Chana71116d2005-05-29 14:58:11 -070013730 if (tg3_test_registers(tp) != 0) {
13731 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013732 data[TG3_REGISTER_TEST] = 1;
Michael Chana71116d2005-05-29 14:58:11 -070013733 }
Matt Carlson28a45952011-08-19 13:58:22 +000013734
Michael Chan7942e1d2005-05-29 14:58:36 -070013735 if (tg3_test_memory(tp) != 0) {
13736 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013737 data[TG3_MEMORY_TEST] = 1;
Michael Chan7942e1d2005-05-29 14:58:36 -070013738 }
Matt Carlson28a45952011-08-19 13:58:22 +000013739
Matt Carlson941ec902011-08-19 13:58:23 +000013740 if (doextlpbk)
13741 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13742
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013743 if (tg3_test_loopback(tp, data, doextlpbk))
Michael Chanc76949a2005-05-29 14:58:59 -070013744 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070013745
David S. Millerf47c11e2005-06-24 20:18:35 -070013746 tg3_full_unlock(tp);
13747
Michael Chand4bc3922005-05-29 14:59:20 -070013748 if (tg3_test_interrupt(tp) != 0) {
13749 etest->flags |= ETH_TEST_FL_FAILED;
Nithin Nayak Sujir93df8b82012-11-14 14:44:28 +000013750 data[TG3_INTERRUPT_TEST] = 1;
Michael Chand4bc3922005-05-29 14:59:20 -070013751 }
David S. Millerf47c11e2005-06-24 20:18:35 -070013752
13753 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070013754
Michael Chana71116d2005-05-29 14:58:11 -070013755 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13756 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013757 tg3_flag_set(tp, INIT_COMPLETE);
Joe Perches953c96e2013-04-09 10:18:14 +000013758 err2 = tg3_restart_hw(tp, true);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013759 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070013760 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013761 }
David S. Millerf47c11e2005-06-24 20:18:35 -070013762
13763 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013764
13765 if (irq_sync && !err2)
13766 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070013767 }
Matt Carlson80096062010-08-02 11:26:06 +000013768 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Nithin Sujir5137a2e2013-07-29 13:58:36 -070013769 tg3_power_down_prepare(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080013770
Michael Chan4cafd3f2005-05-29 14:56:34 -070013771}
13772
Ben Hutchings72608992013-11-18 22:59:43 +000013773static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
Matt Carlson0a633ac2012-12-03 19:36:59 +000013774{
13775 struct tg3 *tp = netdev_priv(dev);
13776 struct hwtstamp_config stmpconf;
13777
13778 if (!tg3_flag(tp, PTP_CAPABLE))
Ben Hutchings72608992013-11-18 22:59:43 +000013779 return -EOPNOTSUPP;
Matt Carlson0a633ac2012-12-03 19:36:59 +000013780
13781 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13782 return -EFAULT;
13783
13784 if (stmpconf.flags)
13785 return -EINVAL;
13786
Ben Hutchings58b187c2013-11-14 00:40:56 +000013787 if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
13788 stmpconf.tx_type != HWTSTAMP_TX_OFF)
Matt Carlson0a633ac2012-12-03 19:36:59 +000013789 return -ERANGE;
Matt Carlson0a633ac2012-12-03 19:36:59 +000013790
13791 switch (stmpconf.rx_filter) {
13792 case HWTSTAMP_FILTER_NONE:
13793 tp->rxptpctl = 0;
13794 break;
13795 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13796 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13797 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13798 break;
13799 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13800 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13801 TG3_RX_PTP_CTL_SYNC_EVNT;
13802 break;
13803 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13804 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13805 TG3_RX_PTP_CTL_DELAY_REQ;
13806 break;
13807 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13808 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13809 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13810 break;
13811 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13812 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13813 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13814 break;
13815 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13816 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13817 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13818 break;
13819 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13820 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13821 TG3_RX_PTP_CTL_SYNC_EVNT;
13822 break;
13823 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13824 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13825 TG3_RX_PTP_CTL_SYNC_EVNT;
13826 break;
13827 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13828 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13829 TG3_RX_PTP_CTL_SYNC_EVNT;
13830 break;
13831 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13832 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13833 TG3_RX_PTP_CTL_DELAY_REQ;
13834 break;
13835 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13836 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13837 TG3_RX_PTP_CTL_DELAY_REQ;
13838 break;
13839 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13840 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13841 TG3_RX_PTP_CTL_DELAY_REQ;
13842 break;
13843 default:
13844 return -ERANGE;
13845 }
13846
13847 if (netif_running(dev) && tp->rxptpctl)
13848 tw32(TG3_RX_PTP_CTL,
13849 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13850
Ben Hutchings58b187c2013-11-14 00:40:56 +000013851 if (stmpconf.tx_type == HWTSTAMP_TX_ON)
13852 tg3_flag_set(tp, TX_TSTAMP_EN);
13853 else
13854 tg3_flag_clear(tp, TX_TSTAMP_EN);
13855
Matt Carlson0a633ac2012-12-03 19:36:59 +000013856 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13857 -EFAULT : 0;
13858}
13859
Ben Hutchings72608992013-11-18 22:59:43 +000013860static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
13861{
13862 struct tg3 *tp = netdev_priv(dev);
13863 struct hwtstamp_config stmpconf;
13864
13865 if (!tg3_flag(tp, PTP_CAPABLE))
13866 return -EOPNOTSUPP;
13867
13868 stmpconf.flags = 0;
13869 stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
13870 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
13871
13872 switch (tp->rxptpctl) {
13873 case 0:
13874 stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
13875 break;
13876 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
13877 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
13878 break;
13879 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13880 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
13881 break;
13882 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13883 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
13884 break;
13885 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13886 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
13887 break;
13888 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13889 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
13890 break;
13891 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13892 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
13893 break;
13894 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13895 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
13896 break;
13897 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13898 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
13899 break;
13900 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13901 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
13902 break;
13903 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13904 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
13905 break;
13906 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13907 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
13908 break;
13909 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13910 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
13911 break;
13912 default:
13913 WARN_ON_ONCE(1);
13914 return -ERANGE;
13915 }
13916
13917 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13918 -EFAULT : 0;
13919}
13920
Linus Torvalds1da177e2005-04-16 15:20:36 -070013921static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13922{
13923 struct mii_ioctl_data *data = if_mii(ifr);
13924 struct tg3 *tp = netdev_priv(dev);
13925 int err;
13926
Joe Perches63c3a662011-04-26 08:12:10 +000013927 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000013928 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013929 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013930 return -EAGAIN;
Hauke Mehrtensead24022013-09-28 23:15:26 +020013931 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Richard Cochran28b04112010-07-17 08:48:55 +000013932 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013933 }
13934
Matt Carlson33f401a2010-04-05 10:19:27 +000013935 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013936 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000013937 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013938
13939 /* fallthru */
13940 case SIOCGMIIREG: {
13941 u32 mii_regval;
13942
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013943 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013944 break; /* We have no PHY */
13945
Matt Carlson34eea5a2011-04-20 07:57:38 +000013946 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080013947 return -EAGAIN;
13948
David S. Millerf47c11e2005-06-24 20:18:35 -070013949 spin_lock_bh(&tp->lock);
Hauke Mehrtens5c358042013-02-07 05:37:38 +000013950 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13951 data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070013952 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013953
13954 data->val_out = mii_regval;
13955
13956 return err;
13957 }
13958
13959 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013960 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013961 break; /* We have no PHY */
13962
Matt Carlson34eea5a2011-04-20 07:57:38 +000013963 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080013964 return -EAGAIN;
13965
David S. Millerf47c11e2005-06-24 20:18:35 -070013966 spin_lock_bh(&tp->lock);
Hauke Mehrtens5c358042013-02-07 05:37:38 +000013967 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13968 data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070013969 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013970
13971 return err;
13972
Matt Carlson0a633ac2012-12-03 19:36:59 +000013973 case SIOCSHWTSTAMP:
Ben Hutchings72608992013-11-18 22:59:43 +000013974 return tg3_hwtstamp_set(dev, ifr);
13975
13976 case SIOCGHWTSTAMP:
13977 return tg3_hwtstamp_get(dev, ifr);
Matt Carlson0a633ac2012-12-03 19:36:59 +000013978
Linus Torvalds1da177e2005-04-16 15:20:36 -070013979 default:
13980 /* do nothing */
13981 break;
13982 }
13983 return -EOPNOTSUPP;
13984}
13985
David S. Miller15f98502005-05-18 22:49:26 -070013986static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13987{
13988 struct tg3 *tp = netdev_priv(dev);
13989
13990 memcpy(ec, &tp->coal, sizeof(*ec));
13991 return 0;
13992}
13993
Michael Chand244c892005-07-05 14:42:33 -070013994static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13995{
13996 struct tg3 *tp = netdev_priv(dev);
13997 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13998 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13999
Joe Perches63c3a662011-04-26 08:12:10 +000014000 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070014001 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
14002 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
14003 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
14004 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
14005 }
14006
14007 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
14008 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
14009 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
14010 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
14011 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
14012 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
14013 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
14014 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
14015 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
14016 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
14017 return -EINVAL;
14018
14019 /* No rx interrupts will be generated if both are zero */
14020 if ((ec->rx_coalesce_usecs == 0) &&
14021 (ec->rx_max_coalesced_frames == 0))
14022 return -EINVAL;
14023
14024 /* No tx interrupts will be generated if both are zero */
14025 if ((ec->tx_coalesce_usecs == 0) &&
14026 (ec->tx_max_coalesced_frames == 0))
14027 return -EINVAL;
14028
14029 /* Only copy relevant parameters, ignore all others. */
14030 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
14031 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
14032 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
14033 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
14034 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
14035 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
14036 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
14037 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
14038 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
14039
14040 if (netif_running(dev)) {
14041 tg3_full_lock(tp, 0);
14042 __tg3_set_coalesce(tp, &tp->coal);
14043 tg3_full_unlock(tp);
14044 }
14045 return 0;
14046}
14047
Nithin Sujir1cbf9eb2013-05-18 06:26:55 +000014048static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
14049{
14050 struct tg3 *tp = netdev_priv(dev);
14051
14052 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14053 netdev_warn(tp->dev, "Board does not support EEE!\n");
14054 return -EOPNOTSUPP;
14055 }
14056
14057 if (edata->advertised != tp->eee.advertised) {
14058 netdev_warn(tp->dev,
14059 "Direct manipulation of EEE advertisement is not supported\n");
14060 return -EINVAL;
14061 }
14062
14063 if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
14064 netdev_warn(tp->dev,
14065 "Maximal Tx Lpi timer supported is %#x(u)\n",
14066 TG3_CPMU_DBTMR1_LNKIDLE_MAX);
14067 return -EINVAL;
14068 }
14069
14070 tp->eee = *edata;
14071
14072 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
14073 tg3_warn_mgmt_link_flap(tp);
14074
14075 if (netif_running(tp->dev)) {
14076 tg3_full_lock(tp, 0);
14077 tg3_setup_eee(tp);
14078 tg3_phy_reset(tp);
14079 tg3_full_unlock(tp);
14080 }
14081
14082 return 0;
14083}
14084
14085static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
14086{
14087 struct tg3 *tp = netdev_priv(dev);
14088
14089 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
14090 netdev_warn(tp->dev,
14091 "Board does not support EEE!\n");
14092 return -EOPNOTSUPP;
14093 }
14094
14095 *edata = tp->eee;
14096 return 0;
14097}
14098
Jeff Garzik7282d492006-09-13 14:30:00 -040014099static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014100 .get_settings = tg3_get_settings,
14101 .set_settings = tg3_set_settings,
14102 .get_drvinfo = tg3_get_drvinfo,
14103 .get_regs_len = tg3_get_regs_len,
14104 .get_regs = tg3_get_regs,
14105 .get_wol = tg3_get_wol,
14106 .set_wol = tg3_set_wol,
14107 .get_msglevel = tg3_get_msglevel,
14108 .set_msglevel = tg3_set_msglevel,
14109 .nway_reset = tg3_nway_reset,
14110 .get_link = ethtool_op_get_link,
14111 .get_eeprom_len = tg3_get_eeprom_len,
14112 .get_eeprom = tg3_get_eeprom,
14113 .set_eeprom = tg3_set_eeprom,
14114 .get_ringparam = tg3_get_ringparam,
14115 .set_ringparam = tg3_set_ringparam,
14116 .get_pauseparam = tg3_get_pauseparam,
14117 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070014118 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014119 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000014120 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014121 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070014122 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070014123 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070014124 .get_sset_count = tg3_get_sset_count,
Matt Carlson90415472011-12-16 13:33:23 +000014125 .get_rxnfc = tg3_get_rxnfc,
14126 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
Ben Hutchingsfe62d002014-05-15 01:25:27 +010014127 .get_rxfh = tg3_get_rxfh,
14128 .set_rxfh = tg3_set_rxfh,
Michael Chan09681692012-09-28 07:12:42 +000014129 .get_channels = tg3_get_channels,
14130 .set_channels = tg3_set_channels,
Matt Carlson7d41e492012-12-03 19:36:58 +000014131 .get_ts_info = tg3_get_ts_info,
Nithin Sujir1cbf9eb2013-05-18 06:26:55 +000014132 .get_eee = tg3_get_eee,
14133 .set_eee = tg3_set_eee,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014134};
14135
David S. Millerb4017c52012-03-01 17:57:40 -050014136static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
14137 struct rtnl_link_stats64 *stats)
14138{
14139 struct tg3 *tp = netdev_priv(dev);
14140
David S. Millerb4017c52012-03-01 17:57:40 -050014141 spin_lock_bh(&tp->lock);
Michael Chan0f566b22012-07-29 19:15:44 +000014142 if (!tp->hw_stats) {
Govindarajulu Varadarajan7b31b4d2014-08-13 13:04:56 +053014143 *stats = tp->net_stats_prev;
Michael Chan0f566b22012-07-29 19:15:44 +000014144 spin_unlock_bh(&tp->lock);
Govindarajulu Varadarajan7b31b4d2014-08-13 13:04:56 +053014145 return stats;
Michael Chan0f566b22012-07-29 19:15:44 +000014146 }
14147
David S. Millerb4017c52012-03-01 17:57:40 -050014148 tg3_get_nstats(tp, stats);
14149 spin_unlock_bh(&tp->lock);
14150
14151 return stats;
14152}
14153
Matt Carlsonccd5ba92012-02-13 10:20:08 +000014154static void tg3_set_rx_mode(struct net_device *dev)
14155{
14156 struct tg3 *tp = netdev_priv(dev);
14157
14158 if (!netif_running(dev))
14159 return;
14160
14161 tg3_full_lock(tp, 0);
14162 __tg3_set_rx_mode(dev);
14163 tg3_full_unlock(tp);
14164}
14165
Matt Carlsonfaf16272012-02-13 10:20:07 +000014166static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
14167 int new_mtu)
14168{
14169 dev->mtu = new_mtu;
14170
14171 if (new_mtu > ETH_DATA_LEN) {
14172 if (tg3_flag(tp, 5780_CLASS)) {
14173 netdev_update_features(dev);
14174 tg3_flag_clear(tp, TSO_CAPABLE);
14175 } else {
14176 tg3_flag_set(tp, JUMBO_RING_ENABLE);
14177 }
14178 } else {
14179 if (tg3_flag(tp, 5780_CLASS)) {
14180 tg3_flag_set(tp, TSO_CAPABLE);
14181 netdev_update_features(dev);
14182 }
14183 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
14184 }
14185}
14186
14187static int tg3_change_mtu(struct net_device *dev, int new_mtu)
14188{
14189 struct tg3 *tp = netdev_priv(dev);
Joe Perches953c96e2013-04-09 10:18:14 +000014190 int err;
14191 bool reset_phy = false;
Matt Carlsonfaf16272012-02-13 10:20:07 +000014192
14193 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
14194 return -EINVAL;
14195
14196 if (!netif_running(dev)) {
14197 /* We'll just catch it later when the
14198 * device is up'd.
14199 */
14200 tg3_set_mtu(dev, tp, new_mtu);
14201 return 0;
14202 }
14203
14204 tg3_phy_stop(tp);
14205
14206 tg3_netif_stop(tp);
14207
Nithin Sujirc6993df2014-02-06 14:13:05 -080014208 tg3_set_mtu(dev, tp, new_mtu);
14209
Matt Carlsonfaf16272012-02-13 10:20:07 +000014210 tg3_full_lock(tp, 1);
14211
14212 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14213
Michael Chan2fae5e32012-03-04 14:48:15 +000014214 /* Reset PHY, otherwise the read DMA engine will be in a mode that
14215 * breaks all requests to 256 bytes.
14216 */
Joe Perches41535772013-02-16 11:20:04 +000014217 if (tg3_asic_rev(tp) == ASIC_REV_57766)
Joe Perches953c96e2013-04-09 10:18:14 +000014218 reset_phy = true;
Michael Chan2fae5e32012-03-04 14:48:15 +000014219
14220 err = tg3_restart_hw(tp, reset_phy);
Matt Carlsonfaf16272012-02-13 10:20:07 +000014221
14222 if (!err)
14223 tg3_netif_start(tp);
14224
14225 tg3_full_unlock(tp);
14226
14227 if (!err)
14228 tg3_phy_start(tp);
14229
14230 return err;
14231}
14232
14233static const struct net_device_ops tg3_netdev_ops = {
14234 .ndo_open = tg3_open,
14235 .ndo_stop = tg3_close,
14236 .ndo_start_xmit = tg3_start_xmit,
14237 .ndo_get_stats64 = tg3_get_stats64,
14238 .ndo_validate_addr = eth_validate_addr,
14239 .ndo_set_rx_mode = tg3_set_rx_mode,
14240 .ndo_set_mac_address = tg3_set_mac_addr,
14241 .ndo_do_ioctl = tg3_ioctl,
14242 .ndo_tx_timeout = tg3_tx_timeout,
14243 .ndo_change_mtu = tg3_change_mtu,
14244 .ndo_fix_features = tg3_fix_features,
14245 .ndo_set_features = tg3_set_features,
14246#ifdef CONFIG_NET_POLL_CONTROLLER
14247 .ndo_poll_controller = tg3_poll_controller,
14248#endif
14249};
14250
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014251static void tg3_get_eeprom_size(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014252{
Michael Chan1b277772006-03-20 22:27:48 -080014253 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014254
14255 tp->nvram_size = EEPROM_CHIP_SIZE;
14256
Matt Carlsone4f34112009-02-25 14:25:00 +000014257 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014258 return;
14259
Michael Chanb16250e2006-09-27 16:10:14 -070014260 if ((magic != TG3_EEPROM_MAGIC) &&
14261 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
14262 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070014263 return;
14264
14265 /*
14266 * Size the chip by reading offsets at increasing powers of two.
14267 * When we encounter our validation signature, we know the addressing
14268 * has wrapped around, and thus have our chip size.
14269 */
Michael Chan1b277772006-03-20 22:27:48 -080014270 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014271
14272 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000014273 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014274 return;
14275
Michael Chan18201802006-03-20 22:29:15 -080014276 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014277 break;
14278
14279 cursize <<= 1;
14280 }
14281
14282 tp->nvram_size = cursize;
14283}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014284
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014285static void tg3_get_nvram_size(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014286{
14287 u32 val;
14288
Joe Perches63c3a662011-04-26 08:12:10 +000014289 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080014290 return;
14291
14292 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080014293 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080014294 tg3_get_eeprom_size(tp);
14295 return;
14296 }
14297
Matt Carlson6d348f22009-02-25 14:25:52 +000014298 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014299 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000014300 /* This is confusing. We want to operate on the
14301 * 16-bit value at offset 0xf2. The tg3_nvram_read()
14302 * call will read from NVRAM and byteswap the data
14303 * according to the byteswapping settings for all
14304 * other register accesses. This ensures the data we
14305 * want will always reside in the lower 16-bits.
14306 * However, the data in NVRAM is in LE format, which
14307 * means the data from the NVRAM read will always be
14308 * opposite the endianness of the CPU. The 16-bit
14309 * byteswap then brings the data to CPU endianness.
14310 */
14311 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014312 return;
14313 }
14314 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070014315 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014316}
14317
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014318static void tg3_get_nvram_info(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014319{
14320 u32 nvcfg1;
14321
14322 nvcfg1 = tr32(NVRAM_CFG1);
14323 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000014324 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014325 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014326 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14327 tw32(NVRAM_CFG1, nvcfg1);
14328 }
14329
Joe Perches41535772013-02-16 11:20:04 +000014330 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014331 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014332 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000014333 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
14334 tp->nvram_jedecnum = JEDEC_ATMEL;
14335 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014336 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014337 break;
14338 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
14339 tp->nvram_jedecnum = JEDEC_ATMEL;
14340 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
14341 break;
14342 case FLASH_VENDOR_ATMEL_EEPROM:
14343 tp->nvram_jedecnum = JEDEC_ATMEL;
14344 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014345 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014346 break;
14347 case FLASH_VENDOR_ST:
14348 tp->nvram_jedecnum = JEDEC_ST;
14349 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014350 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014351 break;
14352 case FLASH_VENDOR_SAIFUN:
14353 tp->nvram_jedecnum = JEDEC_SAIFUN;
14354 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
14355 break;
14356 case FLASH_VENDOR_SST_SMALL:
14357 case FLASH_VENDOR_SST_LARGE:
14358 tp->nvram_jedecnum = JEDEC_SST;
14359 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
14360 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014361 }
Matt Carlson8590a602009-08-28 12:29:16 +000014362 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014363 tp->nvram_jedecnum = JEDEC_ATMEL;
14364 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000014365 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014366 }
14367}
14368
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014369static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014370{
14371 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
14372 case FLASH_5752PAGE_SIZE_256:
14373 tp->nvram_pagesize = 256;
14374 break;
14375 case FLASH_5752PAGE_SIZE_512:
14376 tp->nvram_pagesize = 512;
14377 break;
14378 case FLASH_5752PAGE_SIZE_1K:
14379 tp->nvram_pagesize = 1024;
14380 break;
14381 case FLASH_5752PAGE_SIZE_2K:
14382 tp->nvram_pagesize = 2048;
14383 break;
14384 case FLASH_5752PAGE_SIZE_4K:
14385 tp->nvram_pagesize = 4096;
14386 break;
14387 case FLASH_5752PAGE_SIZE_264:
14388 tp->nvram_pagesize = 264;
14389 break;
14390 case FLASH_5752PAGE_SIZE_528:
14391 tp->nvram_pagesize = 528;
14392 break;
14393 }
14394}
14395
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014396static void tg3_get_5752_nvram_info(struct tg3 *tp)
Michael Chan361b4ac2005-04-21 17:11:21 -070014397{
14398 u32 nvcfg1;
14399
14400 nvcfg1 = tr32(NVRAM_CFG1);
14401
Michael Chane6af3012005-04-21 17:12:05 -070014402 /* NVRAM protection for TPM */
14403 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000014404 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070014405
Michael Chan361b4ac2005-04-21 17:11:21 -070014406 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000014407 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14408 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14409 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014410 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014411 break;
14412 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14413 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014414 tg3_flag_set(tp, NVRAM_BUFFERED);
14415 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014416 break;
14417 case FLASH_5752VENDOR_ST_M45PE10:
14418 case FLASH_5752VENDOR_ST_M45PE20:
14419 case FLASH_5752VENDOR_ST_M45PE40:
14420 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014421 tg3_flag_set(tp, NVRAM_BUFFERED);
14422 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014423 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070014424 }
14425
Joe Perches63c3a662011-04-26 08:12:10 +000014426 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000014427 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000014428 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070014429 /* For eeprom, set pagesize to maximum eeprom size */
14430 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14431
14432 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14433 tw32(NVRAM_CFG1, nvcfg1);
14434 }
14435}
14436
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014437static void tg3_get_5755_nvram_info(struct tg3 *tp)
Michael Chand3c7b882006-03-23 01:28:25 -080014438{
Matt Carlson989a9d22007-05-05 11:51:05 -070014439 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080014440
14441 nvcfg1 = tr32(NVRAM_CFG1);
14442
14443 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070014444 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014445 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070014446 protect = 1;
14447 }
Michael Chand3c7b882006-03-23 01:28:25 -080014448
Matt Carlson989a9d22007-05-05 11:51:05 -070014449 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14450 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000014451 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14452 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14453 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14454 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14455 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014456 tg3_flag_set(tp, NVRAM_BUFFERED);
14457 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014458 tp->nvram_pagesize = 264;
14459 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14460 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14461 tp->nvram_size = (protect ? 0x3e200 :
14462 TG3_NVRAM_SIZE_512KB);
14463 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14464 tp->nvram_size = (protect ? 0x1f200 :
14465 TG3_NVRAM_SIZE_256KB);
14466 else
14467 tp->nvram_size = (protect ? 0x1f200 :
14468 TG3_NVRAM_SIZE_128KB);
14469 break;
14470 case FLASH_5752VENDOR_ST_M45PE10:
14471 case FLASH_5752VENDOR_ST_M45PE20:
14472 case FLASH_5752VENDOR_ST_M45PE40:
14473 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014474 tg3_flag_set(tp, NVRAM_BUFFERED);
14475 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014476 tp->nvram_pagesize = 256;
14477 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14478 tp->nvram_size = (protect ?
14479 TG3_NVRAM_SIZE_64KB :
14480 TG3_NVRAM_SIZE_128KB);
14481 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14482 tp->nvram_size = (protect ?
14483 TG3_NVRAM_SIZE_64KB :
14484 TG3_NVRAM_SIZE_256KB);
14485 else
14486 tp->nvram_size = (protect ?
14487 TG3_NVRAM_SIZE_128KB :
14488 TG3_NVRAM_SIZE_512KB);
14489 break;
Michael Chand3c7b882006-03-23 01:28:25 -080014490 }
14491}
14492
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014493static void tg3_get_5787_nvram_info(struct tg3 *tp)
Michael Chan1b277772006-03-20 22:27:48 -080014494{
14495 u32 nvcfg1;
14496
14497 nvcfg1 = tr32(NVRAM_CFG1);
14498
14499 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000014500 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14501 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14502 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14503 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14504 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014505 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000014506 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080014507
Matt Carlson8590a602009-08-28 12:29:16 +000014508 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14509 tw32(NVRAM_CFG1, nvcfg1);
14510 break;
14511 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14512 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14513 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14514 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14515 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014516 tg3_flag_set(tp, NVRAM_BUFFERED);
14517 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014518 tp->nvram_pagesize = 264;
14519 break;
14520 case FLASH_5752VENDOR_ST_M45PE10:
14521 case FLASH_5752VENDOR_ST_M45PE20:
14522 case FLASH_5752VENDOR_ST_M45PE40:
14523 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014524 tg3_flag_set(tp, NVRAM_BUFFERED);
14525 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014526 tp->nvram_pagesize = 256;
14527 break;
Michael Chan1b277772006-03-20 22:27:48 -080014528 }
14529}
14530
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014531static void tg3_get_5761_nvram_info(struct tg3 *tp)
Matt Carlson6b91fa02007-10-10 18:01:09 -070014532{
14533 u32 nvcfg1, protect = 0;
14534
14535 nvcfg1 = tr32(NVRAM_CFG1);
14536
14537 /* NVRAM protection for TPM */
14538 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000014539 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070014540 protect = 1;
14541 }
14542
14543 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14544 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000014545 case FLASH_5761VENDOR_ATMEL_ADB021D:
14546 case FLASH_5761VENDOR_ATMEL_ADB041D:
14547 case FLASH_5761VENDOR_ATMEL_ADB081D:
14548 case FLASH_5761VENDOR_ATMEL_ADB161D:
14549 case FLASH_5761VENDOR_ATMEL_MDB021D:
14550 case FLASH_5761VENDOR_ATMEL_MDB041D:
14551 case FLASH_5761VENDOR_ATMEL_MDB081D:
14552 case FLASH_5761VENDOR_ATMEL_MDB161D:
14553 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014554 tg3_flag_set(tp, NVRAM_BUFFERED);
14555 tg3_flag_set(tp, FLASH);
14556 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000014557 tp->nvram_pagesize = 256;
14558 break;
14559 case FLASH_5761VENDOR_ST_A_M45PE20:
14560 case FLASH_5761VENDOR_ST_A_M45PE40:
14561 case FLASH_5761VENDOR_ST_A_M45PE80:
14562 case FLASH_5761VENDOR_ST_A_M45PE16:
14563 case FLASH_5761VENDOR_ST_M_M45PE20:
14564 case FLASH_5761VENDOR_ST_M_M45PE40:
14565 case FLASH_5761VENDOR_ST_M_M45PE80:
14566 case FLASH_5761VENDOR_ST_M_M45PE16:
14567 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014568 tg3_flag_set(tp, NVRAM_BUFFERED);
14569 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000014570 tp->nvram_pagesize = 256;
14571 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070014572 }
14573
14574 if (protect) {
14575 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14576 } else {
14577 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000014578 case FLASH_5761VENDOR_ATMEL_ADB161D:
14579 case FLASH_5761VENDOR_ATMEL_MDB161D:
14580 case FLASH_5761VENDOR_ST_A_M45PE16:
14581 case FLASH_5761VENDOR_ST_M_M45PE16:
14582 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14583 break;
14584 case FLASH_5761VENDOR_ATMEL_ADB081D:
14585 case FLASH_5761VENDOR_ATMEL_MDB081D:
14586 case FLASH_5761VENDOR_ST_A_M45PE80:
14587 case FLASH_5761VENDOR_ST_M_M45PE80:
14588 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14589 break;
14590 case FLASH_5761VENDOR_ATMEL_ADB041D:
14591 case FLASH_5761VENDOR_ATMEL_MDB041D:
14592 case FLASH_5761VENDOR_ST_A_M45PE40:
14593 case FLASH_5761VENDOR_ST_M_M45PE40:
14594 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14595 break;
14596 case FLASH_5761VENDOR_ATMEL_ADB021D:
14597 case FLASH_5761VENDOR_ATMEL_MDB021D:
14598 case FLASH_5761VENDOR_ST_A_M45PE20:
14599 case FLASH_5761VENDOR_ST_M_M45PE20:
14600 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14601 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070014602 }
14603 }
14604}
14605
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014606static void tg3_get_5906_nvram_info(struct tg3 *tp)
Michael Chanb5d37722006-09-27 16:06:21 -070014607{
14608 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014609 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070014610 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14611}
14612
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014613static void tg3_get_57780_nvram_info(struct tg3 *tp)
Matt Carlson321d32a2008-11-21 17:22:19 -080014614{
14615 u32 nvcfg1;
14616
14617 nvcfg1 = tr32(NVRAM_CFG1);
14618
14619 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14620 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14621 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14622 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014623 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080014624 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14625
14626 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14627 tw32(NVRAM_CFG1, nvcfg1);
14628 return;
14629 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14630 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14631 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14632 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14633 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14634 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14635 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14636 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014637 tg3_flag_set(tp, NVRAM_BUFFERED);
14638 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080014639
14640 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14641 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14642 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14643 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14644 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14645 break;
14646 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14647 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14648 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14649 break;
14650 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14651 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14652 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14653 break;
14654 }
14655 break;
14656 case FLASH_5752VENDOR_ST_M45PE10:
14657 case FLASH_5752VENDOR_ST_M45PE20:
14658 case FLASH_5752VENDOR_ST_M45PE40:
14659 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014660 tg3_flag_set(tp, NVRAM_BUFFERED);
14661 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080014662
14663 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14664 case FLASH_5752VENDOR_ST_M45PE10:
14665 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14666 break;
14667 case FLASH_5752VENDOR_ST_M45PE20:
14668 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14669 break;
14670 case FLASH_5752VENDOR_ST_M45PE40:
14671 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14672 break;
14673 }
14674 break;
14675 default:
Joe Perches63c3a662011-04-26 08:12:10 +000014676 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080014677 return;
14678 }
14679
Matt Carlsona1b950d2009-09-01 13:20:17 +000014680 tg3_nvram_get_pagesize(tp, nvcfg1);
14681 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000014682 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014683}
14684
14685
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014686static void tg3_get_5717_nvram_info(struct tg3 *tp)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014687{
14688 u32 nvcfg1;
14689
14690 nvcfg1 = tr32(NVRAM_CFG1);
14691
14692 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14693 case FLASH_5717VENDOR_ATMEL_EEPROM:
14694 case FLASH_5717VENDOR_MICRO_EEPROM:
14695 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014696 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014697 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14698
14699 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14700 tw32(NVRAM_CFG1, nvcfg1);
14701 return;
14702 case FLASH_5717VENDOR_ATMEL_MDB011D:
14703 case FLASH_5717VENDOR_ATMEL_ADB011B:
14704 case FLASH_5717VENDOR_ATMEL_ADB011D:
14705 case FLASH_5717VENDOR_ATMEL_MDB021D:
14706 case FLASH_5717VENDOR_ATMEL_ADB021B:
14707 case FLASH_5717VENDOR_ATMEL_ADB021D:
14708 case FLASH_5717VENDOR_ATMEL_45USPT:
14709 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014710 tg3_flag_set(tp, NVRAM_BUFFERED);
14711 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014712
14713 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14714 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000014715 /* Detect size with tg3_nvram_get_size() */
14716 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014717 case FLASH_5717VENDOR_ATMEL_ADB021B:
14718 case FLASH_5717VENDOR_ATMEL_ADB021D:
14719 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14720 break;
14721 default:
14722 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14723 break;
14724 }
Matt Carlson321d32a2008-11-21 17:22:19 -080014725 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014726 case FLASH_5717VENDOR_ST_M_M25PE10:
14727 case FLASH_5717VENDOR_ST_A_M25PE10:
14728 case FLASH_5717VENDOR_ST_M_M45PE10:
14729 case FLASH_5717VENDOR_ST_A_M45PE10:
14730 case FLASH_5717VENDOR_ST_M_M25PE20:
14731 case FLASH_5717VENDOR_ST_A_M25PE20:
14732 case FLASH_5717VENDOR_ST_M_M45PE20:
14733 case FLASH_5717VENDOR_ST_A_M45PE20:
14734 case FLASH_5717VENDOR_ST_25USPT:
14735 case FLASH_5717VENDOR_ST_45USPT:
14736 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014737 tg3_flag_set(tp, NVRAM_BUFFERED);
14738 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014739
14740 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14741 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000014742 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000014743 /* Detect size with tg3_nvram_get_size() */
14744 break;
14745 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000014746 case FLASH_5717VENDOR_ST_A_M45PE20:
14747 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14748 break;
14749 default:
14750 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14751 break;
14752 }
Matt Carlson321d32a2008-11-21 17:22:19 -080014753 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014754 default:
Joe Perches63c3a662011-04-26 08:12:10 +000014755 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000014756 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080014757 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000014758
14759 tg3_nvram_get_pagesize(tp, nvcfg1);
14760 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000014761 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080014762}
14763
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014764static void tg3_get_5720_nvram_info(struct tg3 *tp)
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014765{
14766 u32 nvcfg1, nvmpinstrp;
14767
14768 nvcfg1 = tr32(NVRAM_CFG1);
14769 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14770
Joe Perches41535772013-02-16 11:20:04 +000014771 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
Michael Chanc86a8562013-01-06 12:51:08 +000014772 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14773 tg3_flag_set(tp, NO_NVRAM);
14774 return;
14775 }
14776
14777 switch (nvmpinstrp) {
14778 case FLASH_5762_EEPROM_HD:
14779 nvmpinstrp = FLASH_5720_EEPROM_HD;
Dan Carpenter17e1a422013-01-11 09:57:33 +030014780 break;
Michael Chanc86a8562013-01-06 12:51:08 +000014781 case FLASH_5762_EEPROM_LD:
14782 nvmpinstrp = FLASH_5720_EEPROM_LD;
Dan Carpenter17e1a422013-01-11 09:57:33 +030014783 break;
Michael Chanf6334bb2013-04-09 08:48:02 +000014784 case FLASH_5720VENDOR_M_ST_M45PE20:
14785 /* This pinstrap supports multiple sizes, so force it
14786 * to read the actual size from location 0xf0.
14787 */
14788 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14789 break;
Michael Chanc86a8562013-01-06 12:51:08 +000014790 }
14791 }
14792
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014793 switch (nvmpinstrp) {
14794 case FLASH_5720_EEPROM_HD:
14795 case FLASH_5720_EEPROM_LD:
14796 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014797 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014798
14799 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14800 tw32(NVRAM_CFG1, nvcfg1);
14801 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14802 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14803 else
14804 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14805 return;
14806 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14807 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14808 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14809 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14810 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14811 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14812 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14813 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14814 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14815 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14816 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14817 case FLASH_5720VENDOR_ATMEL_45USPT:
14818 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014819 tg3_flag_set(tp, NVRAM_BUFFERED);
14820 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014821
14822 switch (nvmpinstrp) {
14823 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14824 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14825 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14826 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14827 break;
14828 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14829 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14830 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14831 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14832 break;
14833 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14834 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14835 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14836 break;
14837 default:
Joe Perches41535772013-02-16 11:20:04 +000014838 if (tg3_asic_rev(tp) != ASIC_REV_5762)
Michael Chanc5d0b722013-02-14 12:13:40 +000014839 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014840 break;
14841 }
14842 break;
14843 case FLASH_5720VENDOR_M_ST_M25PE10:
14844 case FLASH_5720VENDOR_M_ST_M45PE10:
14845 case FLASH_5720VENDOR_A_ST_M25PE10:
14846 case FLASH_5720VENDOR_A_ST_M45PE10:
14847 case FLASH_5720VENDOR_M_ST_M25PE20:
14848 case FLASH_5720VENDOR_M_ST_M45PE20:
14849 case FLASH_5720VENDOR_A_ST_M25PE20:
14850 case FLASH_5720VENDOR_A_ST_M45PE20:
14851 case FLASH_5720VENDOR_M_ST_M25PE40:
14852 case FLASH_5720VENDOR_M_ST_M45PE40:
14853 case FLASH_5720VENDOR_A_ST_M25PE40:
14854 case FLASH_5720VENDOR_A_ST_M45PE40:
14855 case FLASH_5720VENDOR_M_ST_M25PE80:
14856 case FLASH_5720VENDOR_M_ST_M45PE80:
14857 case FLASH_5720VENDOR_A_ST_M25PE80:
14858 case FLASH_5720VENDOR_A_ST_M45PE80:
14859 case FLASH_5720VENDOR_ST_25USPT:
14860 case FLASH_5720VENDOR_ST_45USPT:
14861 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000014862 tg3_flag_set(tp, NVRAM_BUFFERED);
14863 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014864
14865 switch (nvmpinstrp) {
14866 case FLASH_5720VENDOR_M_ST_M25PE20:
14867 case FLASH_5720VENDOR_M_ST_M45PE20:
14868 case FLASH_5720VENDOR_A_ST_M25PE20:
14869 case FLASH_5720VENDOR_A_ST_M45PE20:
14870 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14871 break;
14872 case FLASH_5720VENDOR_M_ST_M25PE40:
14873 case FLASH_5720VENDOR_M_ST_M45PE40:
14874 case FLASH_5720VENDOR_A_ST_M25PE40:
14875 case FLASH_5720VENDOR_A_ST_M45PE40:
14876 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14877 break;
14878 case FLASH_5720VENDOR_M_ST_M25PE80:
14879 case FLASH_5720VENDOR_M_ST_M45PE80:
14880 case FLASH_5720VENDOR_A_ST_M25PE80:
14881 case FLASH_5720VENDOR_A_ST_M45PE80:
14882 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14883 break;
14884 default:
Joe Perches41535772013-02-16 11:20:04 +000014885 if (tg3_asic_rev(tp) != ASIC_REV_5762)
Michael Chanc5d0b722013-02-14 12:13:40 +000014886 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014887 break;
14888 }
14889 break;
14890 default:
Joe Perches63c3a662011-04-26 08:12:10 +000014891 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014892 return;
14893 }
14894
14895 tg3_nvram_get_pagesize(tp, nvcfg1);
14896 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000014897 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Michael Chanc86a8562013-01-06 12:51:08 +000014898
Joe Perches41535772013-02-16 11:20:04 +000014899 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
Michael Chanc86a8562013-01-06 12:51:08 +000014900 u32 val;
14901
14902 if (tg3_nvram_read(tp, 0, &val))
14903 return;
14904
14905 if (val != TG3_EEPROM_MAGIC &&
14906 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14907 tg3_flag_set(tp, NO_NVRAM);
14908 }
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014909}
14910
Linus Torvalds1da177e2005-04-16 15:20:36 -070014911/* Chips other than 5700/5701 use the NVRAM for fetching info. */
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014912static void tg3_nvram_init(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014913{
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000014914 if (tg3_flag(tp, IS_SSB_CORE)) {
14915 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14916 tg3_flag_clear(tp, NVRAM);
14917 tg3_flag_clear(tp, NVRAM_BUFFERED);
14918 tg3_flag_set(tp, NO_NVRAM);
14919 return;
14920 }
14921
Linus Torvalds1da177e2005-04-16 15:20:36 -070014922 tw32_f(GRC_EEPROM_ADDR,
14923 (EEPROM_ADDR_FSM_RESET |
14924 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14925 EEPROM_ADDR_CLKPERD_SHIFT)));
14926
Michael Chan9d57f012006-12-07 00:23:25 -080014927 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014928
14929 /* Enable seeprom accesses. */
14930 tw32_f(GRC_LOCAL_CTRL,
14931 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14932 udelay(100);
14933
Joe Perches41535772013-02-16 11:20:04 +000014934 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14935 tg3_asic_rev(tp) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000014936 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014937
Michael Chanec41c7d2006-01-17 02:40:55 -080014938 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014939 netdev_warn(tp->dev,
14940 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000014941 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080014942 return;
14943 }
Michael Chane6af3012005-04-21 17:12:05 -070014944 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014945
Matt Carlson989a9d22007-05-05 11:51:05 -070014946 tp->nvram_size = 0;
14947
Joe Perches41535772013-02-16 11:20:04 +000014948 if (tg3_asic_rev(tp) == ASIC_REV_5752)
Michael Chan361b4ac2005-04-21 17:11:21 -070014949 tg3_get_5752_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014950 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
Michael Chand3c7b882006-03-23 01:28:25 -080014951 tg3_get_5755_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014952 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14953 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14954 tg3_asic_rev(tp) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080014955 tg3_get_5787_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014956 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
Matt Carlson6b91fa02007-10-10 18:01:09 -070014957 tg3_get_5761_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014958 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014959 tg3_get_5906_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014960 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000014961 tg3_flag(tp, 57765_CLASS))
Matt Carlson321d32a2008-11-21 17:22:19 -080014962 tg3_get_57780_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014963 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14964 tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014965 tg3_get_5717_nvram_info(tp);
Joe Perches41535772013-02-16 11:20:04 +000014966 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14967 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson9b91b5f2011-04-05 14:22:47 +000014968 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070014969 else
14970 tg3_get_nvram_info(tp);
14971
Matt Carlson989a9d22007-05-05 11:51:05 -070014972 if (tp->nvram_size == 0)
14973 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014974
Michael Chane6af3012005-04-21 17:12:05 -070014975 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080014976 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014977
14978 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014979 tg3_flag_clear(tp, NVRAM);
14980 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014981
14982 tg3_get_eeprom_size(tp);
14983 }
14984}
14985
Linus Torvalds1da177e2005-04-16 15:20:36 -070014986struct subsys_tbl_ent {
14987 u16 subsys_vendor, subsys_devid;
14988 u32 phy_id;
14989};
14990
Bill Pemberton229b1ad2012-12-03 09:22:59 -050014991static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014992 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000014993 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014994 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014995 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014996 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014997 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000014998 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000014999 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15000 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
15001 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015002 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015003 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015004 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015005 { TG3PCI_SUBVENDOR_ID_BROADCOM,
15006 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
15007 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015008 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015009 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015010 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015011 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015012 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015013 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015014 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070015015
15016 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000015017 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015018 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015019 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015020 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015021 { TG3PCI_SUBVENDOR_ID_3COM,
15022 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
15023 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015024 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015025 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000015026 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070015027
15028 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000015029 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000015030 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015031 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000015032 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015033 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000015034 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015035 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000015036 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070015037
15038 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000015039 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000015040 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015041 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000015042 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015043 { TG3PCI_SUBVENDOR_ID_COMPAQ,
15044 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
15045 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000015046 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000015047 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000015048 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070015049
15050 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000015051 { TG3PCI_SUBVENDOR_ID_IBM,
15052 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015053};
15054
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015055static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015056{
15057 int i;
15058
15059 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
15060 if ((subsys_id_to_phy_id[i].subsys_vendor ==
15061 tp->pdev->subsystem_vendor) &&
15062 (subsys_id_to_phy_id[i].subsys_devid ==
15063 tp->pdev->subsystem_device))
15064 return &subsys_id_to_phy_id[i];
15065 }
15066 return NULL;
15067}
15068
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015069static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015070{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015071 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070015072
Matt Carlson79eb6902010-02-17 15:17:03 +000015073 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070015074 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15075
Gary Zambranoa85feb82007-05-05 11:52:19 -070015076 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000015077 tg3_flag_set(tp, EEPROM_WRITE_PROT);
15078 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080015079
Joe Perches41535772013-02-16 11:20:04 +000015080 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080015081 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015082 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15083 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080015084 }
Matt Carlson0527ba32007-10-10 18:03:30 -070015085 val = tr32(VCPU_CFGSHDW);
15086 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000015087 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070015088 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015089 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015090 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015091 device_set_wakeup_enable(&tp->pdev->dev, true);
15092 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080015093 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070015094 }
15095
Linus Torvalds1da177e2005-04-16 15:20:36 -070015096 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
15097 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
15098 u32 nic_cfg, led_cfg;
Nithin Sujir7c786062013-12-06 09:53:17 -080015099 u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
15100 u32 nic_phy_id, ver, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070015101 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015102
15103 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
15104 tp->nic_sram_data_cfg = nic_cfg;
15105
15106 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
15107 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Joe Perches41535772013-02-16 11:20:04 +000015108 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15109 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15110 tg3_asic_rev(tp) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015111 (ver > 0) && (ver < 0x100))
15112 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
15113
Joe Perches41535772013-02-16 11:20:04 +000015114 if (tg3_asic_rev(tp) == ASIC_REV_5785)
Matt Carlsona9daf362008-05-25 23:49:44 -070015115 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
15116
Nithin Sujir7c786062013-12-06 09:53:17 -080015117 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15118 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15119 tg3_asic_rev(tp) == ASIC_REV_5720)
15120 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
15121
Linus Torvalds1da177e2005-04-16 15:20:36 -070015122 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
15123 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
15124 eeprom_phy_serdes = 1;
15125
15126 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
15127 if (nic_phy_id != 0) {
15128 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
15129 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
15130
15131 eeprom_phy_id = (id1 >> 16) << 10;
15132 eeprom_phy_id |= (id2 & 0xfc00) << 16;
15133 eeprom_phy_id |= (id2 & 0x03ff) << 0;
15134 } else
15135 eeprom_phy_id = 0;
15136
Michael Chan7d0c41e2005-04-21 17:06:20 -070015137 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070015138 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000015139 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015140 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000015141 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015142 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070015143 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070015144
Joe Perches63c3a662011-04-26 08:12:10 +000015145 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070015146 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
15147 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070015148 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070015149 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
15150
15151 switch (led_cfg) {
15152 default:
15153 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
15154 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15155 break;
15156
15157 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
15158 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15159 break;
15160
15161 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
15162 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070015163
15164 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
15165 * read on some older 5700/5701 bootcode.
15166 */
Joe Perches41535772013-02-16 11:20:04 +000015167 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15168 tg3_asic_rev(tp) == ASIC_REV_5701)
Michael Chan9ba27792005-06-06 15:16:20 -070015169 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
15170
Linus Torvalds1da177e2005-04-16 15:20:36 -070015171 break;
15172
15173 case SHASTA_EXT_LED_SHARED:
15174 tp->led_ctrl = LED_CTRL_MODE_SHARED;
Joe Perches41535772013-02-16 11:20:04 +000015175 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
15176 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015177 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15178 LED_CTRL_MODE_PHY_2);
Nithin Sujir89f67972013-09-20 16:46:57 -070015179
15180 if (tg3_flag(tp, 5717_PLUS) ||
15181 tg3_asic_rev(tp) == ASIC_REV_5762)
15182 tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
15183 LED_CTRL_BLINK_RATE_MASK;
15184
Linus Torvalds1da177e2005-04-16 15:20:36 -070015185 break;
15186
15187 case SHASTA_EXT_LED_MAC:
15188 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
15189 break;
15190
15191 case SHASTA_EXT_LED_COMBO:
15192 tp->led_ctrl = LED_CTRL_MODE_COMBO;
Joe Perches41535772013-02-16 11:20:04 +000015193 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015194 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15195 LED_CTRL_MODE_PHY_2);
15196 break;
15197
Stephen Hemminger855e1112008-04-16 16:37:28 -070015198 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015199
Joe Perches41535772013-02-16 11:20:04 +000015200 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
15201 tg3_asic_rev(tp) == ASIC_REV_5701) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015202 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
15203 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15204
Joe Perches41535772013-02-16 11:20:04 +000015205 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
Matt Carlsonb2a5c192008-04-03 21:44:44 -070015206 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080015207
Michael Chan9d26e212006-12-07 00:21:14 -080015208 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000015209 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080015210 if ((tp->pdev->subsystem_vendor ==
15211 PCI_VENDOR_ID_ARIMA) &&
15212 (tp->pdev->subsystem_device == 0x205a ||
15213 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000015214 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080015215 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000015216 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15217 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080015218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015219
15220 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000015221 tg3_flag_set(tp, ENABLE_ASF);
15222 if (tg3_flag(tp, 5750_PLUS))
15223 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015224 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080015225
15226 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000015227 tg3_flag(tp, 5750_PLUS))
15228 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080015229
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015230 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070015231 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000015232 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015233
Joe Perches63c3a662011-04-26 08:12:10 +000015234 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015235 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015236 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000015237 device_set_wakeup_enable(&tp->pdev->dev, true);
15238 }
Matt Carlson0527ba32007-10-10 18:03:30 -070015239
Linus Torvalds1da177e2005-04-16 15:20:36 -070015240 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015241 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015242
15243 /* serdes signal pre-emphasis in register 0x590 set by */
15244 /* bootcode if bit 18 is set */
15245 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015246 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070015247
Joe Perches63c3a662011-04-26 08:12:10 +000015248 if ((tg3_flag(tp, 57765_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000015249 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15250 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080015251 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015252 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080015253
Nithin Sujir942d1af2013-04-09 08:48:07 +000015254 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070015255 u32 cfg3;
15256
15257 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
Nithin Sujir942d1af2013-04-09 08:48:07 +000015258 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
15259 !tg3_flag(tp, 57765_PLUS) &&
15260 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
Joe Perches63c3a662011-04-26 08:12:10 +000015261 tg3_flag_set(tp, ASPM_WORKAROUND);
Nithin Sujir942d1af2013-04-09 08:48:07 +000015262 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
15263 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
15264 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
15265 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
Matt Carlson8ed5d972007-05-07 00:25:49 -070015266 }
Matt Carlsona9daf362008-05-25 23:49:44 -070015267
Matt Carlson14417062010-02-17 15:16:59 +000015268 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000015269 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070015270 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000015271 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070015272 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000015273 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Nithin Sujir7c786062013-12-06 09:53:17 -080015274
15275 if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
15276 tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015277 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080015278done:
Joe Perches63c3a662011-04-26 08:12:10 +000015279 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000015280 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000015281 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000015282 else
15283 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070015284}
15285
Michael Chanc86a8562013-01-06 12:51:08 +000015286static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
15287{
15288 int i, err;
15289 u32 val2, off = offset * 8;
15290
15291 err = tg3_nvram_lock(tp);
15292 if (err)
15293 return err;
15294
15295 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
15296 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
15297 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
15298 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
15299 udelay(10);
15300
15301 for (i = 0; i < 100; i++) {
15302 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
15303 if (val2 & APE_OTP_STATUS_CMD_DONE) {
15304 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
15305 break;
15306 }
15307 udelay(10);
15308 }
15309
15310 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
15311
15312 tg3_nvram_unlock(tp);
15313 if (val2 & APE_OTP_STATUS_CMD_DONE)
15314 return 0;
15315
15316 return -EBUSY;
15317}
15318
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015319static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
Matt Carlsonb2a5c192008-04-03 21:44:44 -070015320{
15321 int i;
15322 u32 val;
15323
15324 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
15325 tw32(OTP_CTRL, cmd);
15326
15327 /* Wait for up to 1 ms for command to execute. */
15328 for (i = 0; i < 100; i++) {
15329 val = tr32(OTP_STATUS);
15330 if (val & OTP_STATUS_CMD_DONE)
15331 break;
15332 udelay(10);
15333 }
15334
15335 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
15336}
15337
15338/* Read the gphy configuration from the OTP region of the chip. The gphy
15339 * configuration is a 32-bit value that straddles the alignment boundary.
15340 * We do two 32-bit reads and then shift and merge the results.
15341 */
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015342static u32 tg3_read_otp_phycfg(struct tg3 *tp)
Matt Carlsonb2a5c192008-04-03 21:44:44 -070015343{
15344 u32 bhalf_otp, thalf_otp;
15345
15346 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
15347
15348 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
15349 return 0;
15350
15351 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
15352
15353 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15354 return 0;
15355
15356 thalf_otp = tr32(OTP_READ_DATA);
15357
15358 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
15359
15360 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15361 return 0;
15362
15363 bhalf_otp = tr32(OTP_READ_DATA);
15364
15365 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
15366}
15367
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015368static void tg3_phy_init_link_config(struct tg3 *tp)
Matt Carlsone256f8a2011-03-09 16:58:24 +000015369{
Hiroaki SHIMODA202ff1c2011-11-22 04:05:41 +000015370 u32 adv = ADVERTISED_Autoneg;
Matt Carlsone256f8a2011-03-09 16:58:24 +000015371
Nithin Sujir7c786062013-12-06 09:53:17 -080015372 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
15373 if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
15374 adv |= ADVERTISED_1000baseT_Half;
15375 adv |= ADVERTISED_1000baseT_Full;
15376 }
Matt Carlsone256f8a2011-03-09 16:58:24 +000015377
15378 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15379 adv |= ADVERTISED_100baseT_Half |
15380 ADVERTISED_100baseT_Full |
15381 ADVERTISED_10baseT_Half |
15382 ADVERTISED_10baseT_Full |
15383 ADVERTISED_TP;
15384 else
15385 adv |= ADVERTISED_FIBRE;
15386
15387 tp->link_config.advertising = adv;
Matt Carlsone7405222012-02-13 15:20:16 +000015388 tp->link_config.speed = SPEED_UNKNOWN;
15389 tp->link_config.duplex = DUPLEX_UNKNOWN;
Matt Carlsone256f8a2011-03-09 16:58:24 +000015390 tp->link_config.autoneg = AUTONEG_ENABLE;
Matt Carlsone7405222012-02-13 15:20:16 +000015391 tp->link_config.active_speed = SPEED_UNKNOWN;
15392 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
Matt Carlson34655ad2012-02-22 12:35:18 +000015393
15394 tp->old_link = -1;
Matt Carlsone256f8a2011-03-09 16:58:24 +000015395}
15396
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015397static int tg3_phy_probe(struct tg3 *tp)
Michael Chan7d0c41e2005-04-21 17:06:20 -070015398{
15399 u32 hw_phy_id_1, hw_phy_id_2;
15400 u32 hw_phy_id, hw_phy_id_masked;
15401 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015402
Matt Carlsone256f8a2011-03-09 16:58:24 +000015403 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000015404 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000015405 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
15406
Michael Chan8151ad52012-07-29 19:15:41 +000015407 if (tg3_flag(tp, ENABLE_APE)) {
15408 switch (tp->pci_fn) {
15409 case 0:
15410 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15411 break;
15412 case 1:
15413 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15414 break;
15415 case 2:
15416 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15417 break;
15418 case 3:
15419 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15420 break;
15421 }
15422 }
15423
Nithin Sujir942d1af2013-04-09 08:48:07 +000015424 if (!tg3_flag(tp, ENABLE_ASF) &&
15425 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15426 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15427 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15428 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15429
Joe Perches63c3a662011-04-26 08:12:10 +000015430 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015431 return tg3_phy_init(tp);
15432
Linus Torvalds1da177e2005-04-16 15:20:36 -070015433 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010015434 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070015435 */
15436 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000015437 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000015438 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015439 } else {
15440 /* Now read the physical PHY_ID from the chip and verify
15441 * that it is sane. If it doesn't look good, we fall back
15442 * to either the hard-coded table based PHY_ID and failing
15443 * that the value found in the eeprom area.
15444 */
15445 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15446 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15447
15448 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15449 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15450 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15451
Matt Carlson79eb6902010-02-17 15:17:03 +000015452 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015453 }
15454
Matt Carlson79eb6902010-02-17 15:17:03 +000015455 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015456 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000015457 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015458 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070015459 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015460 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015461 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000015462 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070015463 /* Do nothing, phy ID already set up in
15464 * tg3_get_eeprom_hw_cfg().
15465 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070015466 } else {
15467 struct subsys_tbl_ent *p;
15468
15469 /* No eeprom signature? Try the hardcoded
15470 * subsys device table.
15471 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000015472 p = tg3_lookup_by_subsys(tp);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000015473 if (p) {
15474 tp->phy_id = p->phy_id;
15475 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15476 /* For now we saw the IDs 0xbc050cd0,
15477 * 0xbc050f80 and 0xbc050c30 on devices
15478 * connected to an BCM4785 and there are
15479 * probably more. Just assume that the phy is
15480 * supported when it is connected to a SSB core
15481 * for now.
15482 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070015483 return -ENODEV;
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000015484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015485
Linus Torvalds1da177e2005-04-16 15:20:36 -070015486 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000015487 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015488 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015489 }
15490 }
15491
Matt Carlsona6b68da2010-12-06 08:28:52 +000015492 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches41535772013-02-16 11:20:04 +000015493 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15494 tg3_asic_rev(tp) == ASIC_REV_5720 ||
Nithin Sujirc4dab502013-03-06 17:02:34 +000015495 tg3_asic_rev(tp) == ASIC_REV_57766 ||
Joe Perches41535772013-02-16 11:20:04 +000015496 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15497 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15498 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15499 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +000015500 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
Matt Carlson52b02d02010-10-14 10:37:41 +000015501 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15502
Nithin Sujir9e2ecbe2013-05-18 06:26:52 +000015503 tp->eee.supported = SUPPORTED_100baseT_Full |
15504 SUPPORTED_1000baseT_Full;
15505 tp->eee.advertised = ADVERTISED_100baseT_Full |
15506 ADVERTISED_1000baseT_Full;
15507 tp->eee.eee_enabled = 1;
15508 tp->eee.tx_lpi_enabled = 1;
15509 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15510 }
15511
Matt Carlsone256f8a2011-03-09 16:58:24 +000015512 tg3_phy_init_link_config(tp);
15513
Nithin Sujir942d1af2013-04-09 08:48:07 +000015514 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15515 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000015516 !tg3_flag(tp, ENABLE_APE) &&
15517 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlsone2bf73e2011-12-08 14:40:15 +000015518 u32 bmsr, dummy;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015519
15520 tg3_readphy(tp, MII_BMSR, &bmsr);
15521 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15522 (bmsr & BMSR_LSTATUS))
15523 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040015524
Linus Torvalds1da177e2005-04-16 15:20:36 -070015525 err = tg3_phy_reset(tp);
15526 if (err)
15527 return err;
15528
Matt Carlson42b64a42011-05-19 12:12:49 +000015529 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015530
Matt Carlsone2bf73e2011-12-08 14:40:15 +000015531 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000015532 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15533 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015534
15535 tg3_writephy(tp, MII_BMCR,
15536 BMCR_ANENABLE | BMCR_ANRESTART);
15537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015538 }
15539
15540skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000015541 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070015542 err = tg3_init_5401phy_dsp(tp);
15543 if (err)
15544 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015545
Linus Torvalds1da177e2005-04-16 15:20:36 -070015546 err = tg3_init_5401phy_dsp(tp);
15547 }
15548
Linus Torvalds1da177e2005-04-16 15:20:36 -070015549 return err;
15550}
15551
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015552static void tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015553{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015554 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000015555 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000015556 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000015557 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015558
Matt Carlson535a4902011-07-20 10:20:56 +000015559 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015560 if (!vpd_data)
15561 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015562
Matt Carlson535a4902011-07-20 10:20:56 +000015563 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000015564 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015565 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000015566
15567 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15568 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15569 i += PCI_VPD_LRDT_TAG_SIZE;
15570
Matt Carlson535a4902011-07-20 10:20:56 +000015571 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000015572 goto out_not_found;
15573
Matt Carlson184b8902010-04-05 10:19:25 +000015574 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15575 PCI_VPD_RO_KEYWORD_MFR_ID);
15576 if (j > 0) {
15577 len = pci_vpd_info_field_size(&vpd_data[j]);
15578
15579 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15580 if (j + len > block_end || len != 4 ||
15581 memcmp(&vpd_data[j], "1028", 4))
15582 goto partno;
15583
15584 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15585 PCI_VPD_RO_KEYWORD_VENDOR0);
15586 if (j < 0)
15587 goto partno;
15588
15589 len = pci_vpd_info_field_size(&vpd_data[j]);
15590
15591 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15592 if (j + len > block_end)
15593 goto partno;
15594
Kees Cook715230a2013-03-27 06:40:50 +000015595 if (len >= sizeof(tp->fw_ver))
15596 len = sizeof(tp->fw_ver) - 1;
15597 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15598 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15599 &vpd_data[j]);
Matt Carlson184b8902010-04-05 10:19:25 +000015600 }
15601
15602partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000015603 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15604 PCI_VPD_RO_KEYWORD_PARTNO);
15605 if (i < 0)
15606 goto out_not_found;
15607
15608 len = pci_vpd_info_field_size(&vpd_data[i]);
15609
15610 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15611 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000015612 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000015613 goto out_not_found;
15614
15615 memcpy(tp->board_part_number, &vpd_data[i], len);
15616
Linus Torvalds1da177e2005-04-16 15:20:36 -070015617out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015618 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000015619 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000015620 return;
15621
15622out_no_vpd:
Joe Perches41535772013-02-16 11:20:04 +000015623 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
Michael Chan79d49692012-11-05 14:26:29 +000015624 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15625 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
Matt Carlson37a949c2010-09-30 10:34:33 +000015626 strcpy(tp->board_part_number, "BCM5717");
15627 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15628 strcpy(tp->board_part_number, "BCM5718");
15629 else
15630 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015631 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
Matt Carlson37a949c2010-09-30 10:34:33 +000015632 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15633 strcpy(tp->board_part_number, "BCM57780");
15634 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15635 strcpy(tp->board_part_number, "BCM57760");
15636 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15637 strcpy(tp->board_part_number, "BCM57790");
15638 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15639 strcpy(tp->board_part_number, "BCM57788");
15640 else
15641 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015642 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
Matt Carlson37a949c2010-09-30 10:34:33 +000015643 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15644 strcpy(tp->board_part_number, "BCM57761");
15645 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15646 strcpy(tp->board_part_number, "BCM57765");
15647 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15648 strcpy(tp->board_part_number, "BCM57781");
15649 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15650 strcpy(tp->board_part_number, "BCM57785");
15651 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15652 strcpy(tp->board_part_number, "BCM57791");
15653 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15654 strcpy(tp->board_part_number, "BCM57795");
15655 else
15656 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015657 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
Matt Carlson55086ad2011-12-14 11:09:59 +000015658 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15659 strcpy(tp->board_part_number, "BCM57762");
15660 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15661 strcpy(tp->board_part_number, "BCM57766");
15662 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15663 strcpy(tp->board_part_number, "BCM57782");
15664 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15665 strcpy(tp->board_part_number, "BCM57786");
15666 else
15667 goto nomatch;
Joe Perches41535772013-02-16 11:20:04 +000015668 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070015669 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000015670 } else {
15671nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070015672 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000015673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015674}
15675
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015676static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
Matt Carlson9c8a6202007-10-21 16:16:08 -070015677{
15678 u32 val;
15679
Matt Carlsone4f34112009-02-25 14:25:00 +000015680 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070015681 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000015682 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070015683 val != 0)
15684 return 0;
15685
15686 return 1;
15687}
15688
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015689static void tg3_read_bc_ver(struct tg3 *tp)
Matt Carlsonacd9c112009-02-25 14:26:33 +000015690{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015691 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000015692 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015693 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000015694
15695 if (tg3_nvram_read(tp, 0xc, &offset) ||
15696 tg3_nvram_read(tp, 0x4, &start))
15697 return;
15698
15699 offset = tg3_nvram_logical_addr(tp, offset);
15700
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015701 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000015702 return;
15703
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015704 if ((val & 0xfc000000) == 0x0c000000) {
15705 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000015706 return;
15707
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015708 if (val == 0)
15709 newver = true;
15710 }
15711
Matt Carlson75f99362010-04-05 10:19:24 +000015712 dst_off = strlen(tp->fw_ver);
15713
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015714 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000015715 if (TG3_VER_SIZE - dst_off < 16 ||
15716 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015717 return;
15718
15719 offset = offset + ver_offset - start;
15720 for (i = 0; i < 16; i += 4) {
15721 __be32 v;
15722 if (tg3_nvram_read_be32(tp, offset + i, &v))
15723 return;
15724
Matt Carlson75f99362010-04-05 10:19:24 +000015725 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000015726 }
15727 } else {
15728 u32 major, minor;
15729
15730 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15731 return;
15732
15733 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15734 TG3_NVM_BCVER_MAJSFT;
15735 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000015736 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15737 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000015738 }
15739}
15740
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015741static void tg3_read_hwsb_ver(struct tg3 *tp)
Matt Carlsona6f6cb12009-02-25 14:27:43 +000015742{
15743 u32 val, major, minor;
15744
15745 /* Use native endian representation */
15746 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15747 return;
15748
15749 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15750 TG3_NVM_HWSB_CFG1_MAJSFT;
15751 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15752 TG3_NVM_HWSB_CFG1_MINSFT;
15753
15754 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15755}
15756
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015757static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
Matt Carlsondfe00d72008-11-21 17:19:41 -080015758{
15759 u32 offset, major, minor, build;
15760
Matt Carlson75f99362010-04-05 10:19:24 +000015761 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080015762
15763 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15764 return;
15765
15766 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15767 case TG3_EEPROM_SB_REVISION_0:
15768 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15769 break;
15770 case TG3_EEPROM_SB_REVISION_2:
15771 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15772 break;
15773 case TG3_EEPROM_SB_REVISION_3:
15774 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15775 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000015776 case TG3_EEPROM_SB_REVISION_4:
15777 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15778 break;
15779 case TG3_EEPROM_SB_REVISION_5:
15780 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15781 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000015782 case TG3_EEPROM_SB_REVISION_6:
15783 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15784 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080015785 default:
15786 return;
15787 }
15788
Matt Carlsone4f34112009-02-25 14:25:00 +000015789 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080015790 return;
15791
15792 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15793 TG3_EEPROM_SB_EDH_BLD_SHFT;
15794 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15795 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15796 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15797
15798 if (minor > 99 || build > 26)
15799 return;
15800
Matt Carlson75f99362010-04-05 10:19:24 +000015801 offset = strlen(tp->fw_ver);
15802 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15803 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080015804
15805 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000015806 offset = strlen(tp->fw_ver);
15807 if (offset < TG3_VER_SIZE - 1)
15808 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080015809 }
15810}
15811
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015812static void tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080015813{
15814 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000015815 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070015816
15817 for (offset = TG3_NVM_DIR_START;
15818 offset < TG3_NVM_DIR_END;
15819 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000015820 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015821 return;
15822
15823 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15824 break;
15825 }
15826
15827 if (offset == TG3_NVM_DIR_END)
15828 return;
15829
Joe Perches63c3a662011-04-26 08:12:10 +000015830 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015831 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000015832 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015833 return;
15834
Matt Carlsone4f34112009-02-25 14:25:00 +000015835 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070015836 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000015837 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015838 return;
15839
15840 offset += val - start;
15841
Matt Carlsonacd9c112009-02-25 14:26:33 +000015842 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015843
Matt Carlsonacd9c112009-02-25 14:26:33 +000015844 tp->fw_ver[vlen++] = ',';
15845 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070015846
15847 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000015848 __be32 v;
15849 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070015850 return;
15851
Al Virob9fc7dc2007-12-17 22:59:57 -080015852 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015853
Matt Carlsonacd9c112009-02-25 14:26:33 +000015854 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15855 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015856 break;
15857 }
15858
Matt Carlsonacd9c112009-02-25 14:26:33 +000015859 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15860 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070015861 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000015862}
15863
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015864static void tg3_probe_ncsi(struct tg3 *tp)
Matt Carlson7fd76442009-02-25 14:27:20 +000015865{
Matt Carlson7fd76442009-02-25 14:27:20 +000015866 u32 apedata;
Matt Carlson7fd76442009-02-25 14:27:20 +000015867
15868 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15869 if (apedata != APE_SEG_SIG_MAGIC)
15870 return;
15871
15872 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15873 if (!(apedata & APE_FW_STATUS_READY))
15874 return;
15875
Michael Chan165f4d12012-07-16 16:23:59 +000015876 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15877 tg3_flag_set(tp, APE_HAS_NCSI);
15878}
15879
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015880static void tg3_read_dash_ver(struct tg3 *tp)
Michael Chan165f4d12012-07-16 16:23:59 +000015881{
15882 int vlen;
15883 u32 apedata;
15884 char *fwtype;
15885
Matt Carlson7fd76442009-02-25 14:27:20 +000015886 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15887
Michael Chan165f4d12012-07-16 16:23:59 +000015888 if (tg3_flag(tp, APE_HAS_NCSI))
Matt Carlsonecc79642010-08-02 11:26:01 +000015889 fwtype = "NCSI";
Michael Chanc86a8562013-01-06 12:51:08 +000015890 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15891 fwtype = "SMASH";
Michael Chan165f4d12012-07-16 16:23:59 +000015892 else
Matt Carlsonecc79642010-08-02 11:26:01 +000015893 fwtype = "DASH";
15894
Matt Carlson7fd76442009-02-25 14:27:20 +000015895 vlen = strlen(tp->fw_ver);
15896
Matt Carlsonecc79642010-08-02 11:26:01 +000015897 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15898 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000015899 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15900 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15901 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15902 (apedata & APE_FW_VERSION_BLDMSK));
15903}
15904
Michael Chanc86a8562013-01-06 12:51:08 +000015905static void tg3_read_otp_ver(struct tg3 *tp)
15906{
15907 u32 val, val2;
15908
Joe Perches41535772013-02-16 11:20:04 +000015909 if (tg3_asic_rev(tp) != ASIC_REV_5762)
Michael Chanc86a8562013-01-06 12:51:08 +000015910 return;
15911
15912 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15913 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15914 TG3_OTP_MAGIC0_VALID(val)) {
15915 u64 val64 = (u64) val << 32 | val2;
15916 u32 ver = 0;
15917 int i, vlen;
15918
15919 for (i = 0; i < 7; i++) {
15920 if ((val64 & 0xff) == 0)
15921 break;
15922 ver = val64 & 0xff;
15923 val64 >>= 8;
15924 }
15925 vlen = strlen(tp->fw_ver);
15926 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15927 }
15928}
15929
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015930static void tg3_read_fw_ver(struct tg3 *tp)
Matt Carlsonacd9c112009-02-25 14:26:33 +000015931{
15932 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000015933 bool vpd_vers = false;
15934
15935 if (tp->fw_ver[0] != 0)
15936 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000015937
Joe Perches63c3a662011-04-26 08:12:10 +000015938 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000015939 strcat(tp->fw_ver, "sb");
Michael Chanc86a8562013-01-06 12:51:08 +000015940 tg3_read_otp_ver(tp);
Matt Carlsondf259d82009-04-20 06:57:14 +000015941 return;
15942 }
15943
Matt Carlsonacd9c112009-02-25 14:26:33 +000015944 if (tg3_nvram_read(tp, 0, &val))
15945 return;
15946
15947 if (val == TG3_EEPROM_MAGIC)
15948 tg3_read_bc_ver(tp);
15949 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15950 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000015951 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15952 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000015953
Michael Chan165f4d12012-07-16 16:23:59 +000015954 if (tg3_flag(tp, ENABLE_ASF)) {
15955 if (tg3_flag(tp, ENABLE_APE)) {
15956 tg3_probe_ncsi(tp);
15957 if (!vpd_vers)
15958 tg3_read_dash_ver(tp);
15959 } else if (!vpd_vers) {
15960 tg3_read_mgmtfw_ver(tp);
15961 }
Matt Carlsonc9cab242011-07-13 09:27:27 +000015962 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070015963
15964 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080015965}
15966
Matt Carlson7cb32cf2010-09-30 10:34:36 +000015967static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15968{
Joe Perches63c3a662011-04-26 08:12:10 +000015969 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000015970 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000015971 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000015972 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000015973 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000015974 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000015975}
15976
Benoit Taine9baa3c32014-08-08 15:56:03 +020015977static const struct pci_device_id tg3_write_reorder_chipsets[] = {
Joe Perches895950c2010-12-21 02:16:08 -080015978 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15979 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15980 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15981 { },
15982};
15983
Bill Pemberton229b1ad2012-12-03 09:22:59 -050015984static struct pci_dev *tg3_find_peer(struct tg3 *tp)
Matt Carlson16c7fa72012-02-13 10:20:10 +000015985{
15986 struct pci_dev *peer;
15987 unsigned int func, devnr = tp->pdev->devfn & ~7;
15988
15989 for (func = 0; func < 8; func++) {
15990 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15991 if (peer && peer != tp->pdev)
15992 break;
15993 pci_dev_put(peer);
15994 }
15995 /* 5704 can be configured in single-port mode, set peer to
15996 * tp->pdev in that case.
15997 */
15998 if (!peer) {
15999 peer = tp->pdev;
16000 return peer;
16001 }
16002
16003 /*
16004 * We don't need to keep the refcount elevated; there's no way
16005 * to remove one half of this device without removing the other
16006 */
16007 pci_dev_put(peer);
16008
16009 return peer;
16010}
16011
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016012static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
Matt Carlson42b123b2012-02-13 15:20:13 +000016013{
16014 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
Joe Perches41535772013-02-16 11:20:04 +000016015 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
Matt Carlson42b123b2012-02-13 15:20:13 +000016016 u32 reg;
16017
16018 /* All devices that use the alternate
16019 * ASIC REV location have a CPMU.
16020 */
16021 tg3_flag_set(tp, CPMU_PRESENT);
16022
16023 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
Michael Chan79d49692012-11-05 14:26:29 +000016024 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
Matt Carlson42b123b2012-02-13 15:20:13 +000016025 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
16026 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000016027 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
Nithin Sujir68273712013-09-20 16:46:56 -070016028 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
16029 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000016030 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
16031 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
Nithin Sujir68273712013-09-20 16:46:56 -070016032 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
16033 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
Matt Carlson42b123b2012-02-13 15:20:13 +000016034 reg = TG3PCI_GEN2_PRODID_ASICREV;
16035 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
16036 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
16037 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
16038 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
16039 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
16040 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
16041 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
16042 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
16043 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
16044 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
16045 reg = TG3PCI_GEN15_PRODID_ASICREV;
16046 else
16047 reg = TG3PCI_PRODID_ASICREV;
16048
16049 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
16050 }
16051
16052 /* Wrong chip ID in 5752 A0. This code can be removed later
16053 * as A0 is not in production.
16054 */
Joe Perches41535772013-02-16 11:20:04 +000016055 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
Matt Carlson42b123b2012-02-13 15:20:13 +000016056 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
16057
Joe Perches41535772013-02-16 11:20:04 +000016058 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
Michael Chan79d49692012-11-05 14:26:29 +000016059 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
16060
Joe Perches41535772013-02-16 11:20:04 +000016061 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16062 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16063 tg3_asic_rev(tp) == ASIC_REV_5720)
Matt Carlson42b123b2012-02-13 15:20:13 +000016064 tg3_flag_set(tp, 5717_PLUS);
16065
Joe Perches41535772013-02-16 11:20:04 +000016066 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
16067 tg3_asic_rev(tp) == ASIC_REV_57766)
Matt Carlson42b123b2012-02-13 15:20:13 +000016068 tg3_flag_set(tp, 57765_CLASS);
16069
Michael Chanc65a17f2013-01-06 12:51:07 +000016070 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016071 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlson42b123b2012-02-13 15:20:13 +000016072 tg3_flag_set(tp, 57765_PLUS);
16073
16074 /* Intentionally exclude ASIC_REV_5906 */
Joe Perches41535772013-02-16 11:20:04 +000016075 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16076 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16077 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16078 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16079 tg3_asic_rev(tp) == ASIC_REV_5785 ||
16080 tg3_asic_rev(tp) == ASIC_REV_57780 ||
Matt Carlson42b123b2012-02-13 15:20:13 +000016081 tg3_flag(tp, 57765_PLUS))
16082 tg3_flag_set(tp, 5755_PLUS);
16083
Joe Perches41535772013-02-16 11:20:04 +000016084 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
16085 tg3_asic_rev(tp) == ASIC_REV_5714)
Matt Carlson42b123b2012-02-13 15:20:13 +000016086 tg3_flag_set(tp, 5780_CLASS);
16087
Joe Perches41535772013-02-16 11:20:04 +000016088 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16089 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16090 tg3_asic_rev(tp) == ASIC_REV_5906 ||
Matt Carlson42b123b2012-02-13 15:20:13 +000016091 tg3_flag(tp, 5755_PLUS) ||
16092 tg3_flag(tp, 5780_CLASS))
16093 tg3_flag_set(tp, 5750_PLUS);
16094
Joe Perches41535772013-02-16 11:20:04 +000016095 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
Matt Carlson42b123b2012-02-13 15:20:13 +000016096 tg3_flag(tp, 5750_PLUS))
16097 tg3_flag_set(tp, 5705_PLUS);
16098}
16099
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016100static bool tg3_10_100_only_device(struct tg3 *tp,
16101 const struct pci_device_id *ent)
16102{
16103 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
16104
Joe Perches41535772013-02-16 11:20:04 +000016105 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
16106 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016107 (tp->phy_flags & TG3_PHYFLG_IS_FET))
16108 return true;
16109
16110 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
Joe Perches41535772013-02-16 11:20:04 +000016111 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016112 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
16113 return true;
16114 } else {
16115 return true;
16116 }
16117 }
16118
16119 return false;
16120}
16121
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000016122static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016123{
Linus Torvalds1da177e2005-04-16 15:20:36 -070016124 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016125 u32 pci_state_reg, grc_misc_cfg;
16126 u32 val;
16127 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080016128 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016129
Linus Torvalds1da177e2005-04-16 15:20:36 -070016130 /* Force memory write invalidate off. If we leave it on,
16131 * then on 5700_BX chips we have to enable a workaround.
16132 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
16133 * to match the cacheline size. The Broadcom driver have this
16134 * workaround but turns MWI off all the times so never uses
16135 * it. This seems to suggest that the workaround is insufficient.
16136 */
16137 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16138 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
16139 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16140
Matt Carlson16821282011-07-13 09:27:28 +000016141 /* Important! -- Make sure register accesses are byteswapped
16142 * correctly. Also, for those chips that require it, make
16143 * sure that indirect register accesses are enabled before
16144 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016145 */
16146 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16147 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000016148 tp->misc_host_ctrl |= (misc_ctrl_reg &
16149 MISC_HOST_CTRL_CHIPREV);
16150 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16151 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016152
Matt Carlson42b123b2012-02-13 15:20:13 +000016153 tg3_detect_asic_rev(tp, misc_ctrl_reg);
Michael Chanff645be2005-04-21 17:09:53 -070016154
Michael Chan68929142005-08-09 20:17:14 -070016155 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
16156 * we need to disable memory and use config. cycles
16157 * only to access all registers. The 5702/03 chips
16158 * can mistakenly decode the special cycles from the
16159 * ICH chipsets as memory write cycles, causing corruption
16160 * of register and memory space. Only certain ICH bridges
16161 * will drive special cycles with non-zero data during the
16162 * address phase which can fall within the 5703's address
16163 * range. This is not an ICH bug as the PCI spec allows
16164 * non-zero address during special cycles. However, only
16165 * these ICH bridges are known to drive non-zero addresses
16166 * during special cycles.
16167 *
16168 * Since special cycles do not cross PCI bridges, we only
16169 * enable this workaround if the 5703 is on the secondary
16170 * bus of these ICH bridges.
16171 */
Joe Perches41535772013-02-16 11:20:04 +000016172 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
16173 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
Michael Chan68929142005-08-09 20:17:14 -070016174 static struct tg3_dev_id {
16175 u32 vendor;
16176 u32 device;
16177 u32 rev;
16178 } ich_chipsets[] = {
16179 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
16180 PCI_ANY_ID },
16181 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
16182 PCI_ANY_ID },
16183 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
16184 0xa },
16185 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
16186 PCI_ANY_ID },
16187 { },
16188 };
16189 struct tg3_dev_id *pci_id = &ich_chipsets[0];
16190 struct pci_dev *bridge = NULL;
16191
16192 while (pci_id->vendor != 0) {
16193 bridge = pci_get_device(pci_id->vendor, pci_id->device,
16194 bridge);
16195 if (!bridge) {
16196 pci_id++;
16197 continue;
16198 }
16199 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070016200 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070016201 continue;
16202 }
16203 if (bridge->subordinate &&
16204 (bridge->subordinate->number ==
16205 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016206 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070016207 pci_dev_put(bridge);
16208 break;
16209 }
16210 }
16211 }
16212
Joe Perches41535772013-02-16 11:20:04 +000016213 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070016214 static struct tg3_dev_id {
16215 u32 vendor;
16216 u32 device;
16217 } bridge_chipsets[] = {
16218 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
16219 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
16220 { },
16221 };
16222 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
16223 struct pci_dev *bridge = NULL;
16224
16225 while (pci_id->vendor != 0) {
16226 bridge = pci_get_device(pci_id->vendor,
16227 pci_id->device,
16228 bridge);
16229 if (!bridge) {
16230 pci_id++;
16231 continue;
16232 }
16233 if (bridge->subordinate &&
16234 (bridge->subordinate->number <=
16235 tp->pdev->bus->number) &&
Yinghai Lub918c622012-05-17 18:51:11 -070016236 (bridge->subordinate->busn_res.end >=
Matt Carlson41588ba2008-04-19 18:12:33 -070016237 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016238 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070016239 pci_dev_put(bridge);
16240 break;
16241 }
16242 }
16243 }
16244
Michael Chan4a29cc22006-03-19 13:21:12 -080016245 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
16246 * DMA addresses > 40-bit. This bridge may have other additional
16247 * 57xx devices behind it in some 4-port NIC designs for example.
16248 * Any tg3 device found behind the bridge will also need the 40-bit
16249 * DMA workaround.
16250 */
Matt Carlson42b123b2012-02-13 15:20:13 +000016251 if (tg3_flag(tp, 5780_CLASS)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016252 tg3_flag_set(tp, 40BIT_DMA_BUG);
Yijing Wang0f847582013-08-08 21:03:12 +080016253 tp->msi_cap = tp->pdev->msi_cap;
Matt Carlson859a588792010-04-05 10:19:28 +000016254 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080016255 struct pci_dev *bridge = NULL;
16256
16257 do {
16258 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
16259 PCI_DEVICE_ID_SERVERWORKS_EPB,
16260 bridge);
16261 if (bridge && bridge->subordinate &&
16262 (bridge->subordinate->number <=
16263 tp->pdev->bus->number) &&
Yinghai Lub918c622012-05-17 18:51:11 -070016264 (bridge->subordinate->busn_res.end >=
Michael Chan4a29cc22006-03-19 13:21:12 -080016265 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000016266 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080016267 pci_dev_put(bridge);
16268 break;
16269 }
16270 } while (bridge);
16271 }
Michael Chan4cf78e42005-07-25 12:29:19 -070016272
Joe Perches41535772013-02-16 11:20:04 +000016273 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16274 tg3_asic_rev(tp) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070016275 tp->pdev_peer = tg3_find_peer(tp);
16276
Matt Carlson507399f2009-11-13 13:03:37 +000016277 /* Determine TSO capabilities */
Joe Perches41535772013-02-16 11:20:04 +000016278 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
Matt Carlson4d163b72011-01-25 15:58:48 +000016279 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000016280 else if (tg3_flag(tp, 57765_PLUS))
16281 tg3_flag_set(tp, HW_TSO_3);
16282 else if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016283 tg3_asic_rev(tp) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000016284 tg3_flag_set(tp, HW_TSO_2);
16285 else if (tg3_flag(tp, 5750_PLUS)) {
16286 tg3_flag_set(tp, HW_TSO_1);
16287 tg3_flag_set(tp, TSO_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016288 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
16289 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000016290 tg3_flag_clear(tp, TSO_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016291 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16292 tg3_asic_rev(tp) != ASIC_REV_5701 &&
16293 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
Matt Carlson1caf13e2013-03-06 17:02:29 +000016294 tg3_flag_set(tp, FW_TSO);
16295 tg3_flag_set(tp, TSO_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016296 if (tg3_asic_rev(tp) == ASIC_REV_5705)
Matt Carlson507399f2009-11-13 13:03:37 +000016297 tp->fw_needed = FIRMWARE_TG3TSO5;
16298 else
16299 tp->fw_needed = FIRMWARE_TG3TSO;
16300 }
16301
Matt Carlsondabc5c62011-05-19 12:12:52 +000016302 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000016303 if (tg3_flag(tp, HW_TSO_1) ||
16304 tg3_flag(tp, HW_TSO_2) ||
16305 tg3_flag(tp, HW_TSO_3) ||
Matt Carlson1caf13e2013-03-06 17:02:29 +000016306 tg3_flag(tp, FW_TSO)) {
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000016307 /* For firmware TSO, assume ASF is disabled.
16308 * We'll disable TSO later if we discover ASF
16309 * is enabled in tg3_get_eeprom_hw_cfg().
16310 */
Matt Carlsondabc5c62011-05-19 12:12:52 +000016311 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000016312 } else {
Matt Carlsondabc5c62011-05-19 12:12:52 +000016313 tg3_flag_clear(tp, TSO_CAPABLE);
16314 tg3_flag_clear(tp, TSO_BUG);
16315 tp->fw_needed = NULL;
16316 }
16317
Joe Perches41535772013-02-16 11:20:04 +000016318 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
Matt Carlsondabc5c62011-05-19 12:12:52 +000016319 tp->fw_needed = FIRMWARE_TG3;
16320
Nithin Sujirc4dab502013-03-06 17:02:34 +000016321 if (tg3_asic_rev(tp) == ASIC_REV_57766)
16322 tp->fw_needed = FIRMWARE_TG357766;
16323
Matt Carlson507399f2009-11-13 13:03:37 +000016324 tp->irq_max = 1;
16325
Joe Perches63c3a662011-04-26 08:12:10 +000016326 if (tg3_flag(tp, 5750_PLUS)) {
16327 tg3_flag_set(tp, SUPPORT_MSI);
Joe Perches41535772013-02-16 11:20:04 +000016328 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
16329 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
16330 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
16331 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
Michael Chan7544b092007-05-05 13:08:32 -070016332 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000016333 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070016334
Joe Perches63c3a662011-04-26 08:12:10 +000016335 if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016336 tg3_asic_rev(tp) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000016337 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070016338 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016339
Joe Perches63c3a662011-04-26 08:12:10 +000016340 if (tg3_flag(tp, 57765_PLUS)) {
16341 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000016342 tp->irq_max = TG3_IRQ_MAX_VECS;
16343 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000016344 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000016345
Michael Chan91024262012-09-28 07:12:38 +000016346 tp->txq_max = 1;
16347 tp->rxq_max = 1;
16348 if (tp->irq_max > 1) {
16349 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
16350 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
16351
Joe Perches41535772013-02-16 11:20:04 +000016352 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16353 tg3_asic_rev(tp) == ASIC_REV_5720)
Michael Chan91024262012-09-28 07:12:38 +000016354 tp->txq_max = tp->irq_max - 1;
16355 }
16356
Matt Carlsonb7abee62012-06-07 12:56:54 +000016357 if (tg3_flag(tp, 5755_PLUS) ||
Joe Perches41535772013-02-16 11:20:04 +000016358 tg3_asic_rev(tp) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000016359 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000016360
Joe Perches41535772013-02-16 11:20:04 +000016361 if (tg3_asic_rev(tp) == ASIC_REV_5719)
Matt Carlsona4cb4282011-12-14 11:09:58 +000016362 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
Matt Carlsone31aa982011-07-27 14:20:53 +000016363
Joe Perches41535772013-02-16 11:20:04 +000016364 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16365 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16366 tg3_asic_rev(tp) == ASIC_REV_5720 ||
16367 tg3_asic_rev(tp) == ASIC_REV_5762)
Joe Perches63c3a662011-04-26 08:12:10 +000016368 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000016369
Joe Perches63c3a662011-04-26 08:12:10 +000016370 if (tg3_flag(tp, 57765_PLUS) &&
Joe Perches41535772013-02-16 11:20:04 +000016371 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
Joe Perches63c3a662011-04-26 08:12:10 +000016372 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000016373
Joe Perches63c3a662011-04-26 08:12:10 +000016374 if (!tg3_flag(tp, 5705_PLUS) ||
16375 tg3_flag(tp, 5780_CLASS) ||
16376 tg3_flag(tp, USE_JUMBO_BDFLAG))
16377 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070016378
Matt Carlson52f44902008-11-21 17:17:04 -080016379 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16380 &pci_state_reg);
16381
Jon Mason708ebb3a2011-06-27 12:56:50 +000016382 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080016383 u16 lnkctl;
16384
Joe Perches63c3a662011-04-26 08:12:10 +000016385 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080016386
Jiang Liu0f49bfb2012-08-20 13:28:20 -060016387 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
Matt Carlson5e7dfd02008-11-21 17:18:16 -080016388 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Joe Perches41535772013-02-16 11:20:04 +000016389 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000016390 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000016391 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000016392 }
Joe Perches41535772013-02-16 11:20:04 +000016393 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
16394 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16395 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
16396 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000016397 tg3_flag_set(tp, CLKREQ_BUG);
Joe Perches41535772013-02-16 11:20:04 +000016398 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000016399 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080016400 }
Joe Perches41535772013-02-16 11:20:04 +000016401 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000016402 /* BCM5785 devices are effectively PCIe devices, and should
16403 * follow PCIe codepaths, but do not have a PCIe capabilities
16404 * section.
Matt Carlson93a700a2011-08-31 11:44:54 +000016405 */
Joe Perches63c3a662011-04-26 08:12:10 +000016406 tg3_flag_set(tp, PCI_EXPRESS);
16407 } else if (!tg3_flag(tp, 5705_PLUS) ||
16408 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080016409 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
16410 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000016411 dev_err(&tp->pdev->dev,
16412 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080016413 return -EIO;
16414 }
16415
16416 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000016417 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080016418 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016419
Michael Chan399de502005-10-03 14:02:39 -070016420 /* If we have an AMD 762 or VIA K8T800 chipset, write
16421 * reordering to the mailbox registers done by the host
16422 * controller can cause major troubles. We read back from
16423 * every mailbox register write to force the writes to be
16424 * posted to the chip in order.
16425 */
Matt Carlson41434702011-03-09 16:58:22 +000016426 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000016427 !tg3_flag(tp, PCI_EXPRESS))
16428 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070016429
Matt Carlson69fc4052008-12-21 20:19:57 -080016430 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16431 &tp->pci_cacheline_sz);
16432 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16433 &tp->pci_lat_timer);
Joe Perches41535772013-02-16 11:20:04 +000016434 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070016435 tp->pci_lat_timer < 64) {
16436 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080016437 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16438 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016439 }
16440
Matt Carlson16821282011-07-13 09:27:28 +000016441 /* Important! -- It is critical that the PCI-X hw workaround
16442 * situation is decided before the first MMIO register access.
16443 */
Joe Perches41535772013-02-16 11:20:04 +000016444 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
Matt Carlson52f44902008-11-21 17:17:04 -080016445 /* 5700 BX chips need to have their TX producer index
16446 * mailboxes written twice to workaround a bug.
16447 */
Joe Perches63c3a662011-04-26 08:12:10 +000016448 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070016449
Matt Carlson52f44902008-11-21 17:17:04 -080016450 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016451 *
16452 * The workaround is to use indirect register accesses
16453 * for all chip writes not to mailbox registers.
16454 */
Joe Perches63c3a662011-04-26 08:12:10 +000016455 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070016456 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016457
Joe Perches63c3a662011-04-26 08:12:10 +000016458 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016459
16460 /* The chip can have it's power management PCI config
16461 * space registers clobbered due to this bug.
16462 * So explicitly force the chip into D0 here.
16463 */
Matt Carlson9974a352007-10-07 23:27:28 -070016464 pci_read_config_dword(tp->pdev,
Jon Mason0319f302013-09-11 11:22:40 -070016465 tp->pdev->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070016466 &pm_reg);
16467 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16468 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070016469 pci_write_config_dword(tp->pdev,
Jon Mason0319f302013-09-11 11:22:40 -070016470 tp->pdev->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070016471 pm_reg);
16472
16473 /* Also, force SERR#/PERR# in PCI command. */
16474 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16475 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16476 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16477 }
16478 }
16479
Linus Torvalds1da177e2005-04-16 15:20:36 -070016480 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000016481 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016482 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000016483 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016484
16485 /* Chip-specific fixup from Broadcom driver */
Joe Perches41535772013-02-16 11:20:04 +000016486 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070016487 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16488 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16489 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16490 }
16491
Michael Chan1ee582d2005-08-09 20:16:46 -070016492 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070016493 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070016494 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070016495 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070016496 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070016497 tp->write32_tx_mbox = tg3_write32;
16498 tp->write32_rx_mbox = tg3_write32;
16499
16500 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000016501 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070016502 tp->write32 = tg3_write_indirect_reg32;
Joe Perches41535772013-02-16 11:20:04 +000016503 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016504 (tg3_flag(tp, PCI_EXPRESS) &&
Joe Perches41535772013-02-16 11:20:04 +000016505 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
Matt Carlson98efd8a2007-05-05 12:47:25 -070016506 /*
16507 * Back to back register writes can cause problems on these
16508 * chips, the workaround is to read back all reg writes
16509 * except those to mailbox regs.
16510 *
16511 * See tg3_write_indirect_reg32().
16512 */
Michael Chan1ee582d2005-08-09 20:16:46 -070016513 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070016514 }
16515
Joe Perches63c3a662011-04-26 08:12:10 +000016516 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070016517 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000016518 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070016519 tp->write32_rx_mbox = tg3_write_flush_reg32;
16520 }
Michael Chan20094932005-08-09 20:16:32 -070016521
Joe Perches63c3a662011-04-26 08:12:10 +000016522 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070016523 tp->read32 = tg3_read_indirect_reg32;
16524 tp->write32 = tg3_write_indirect_reg32;
16525 tp->read32_mbox = tg3_read_indirect_mbox;
16526 tp->write32_mbox = tg3_write_indirect_mbox;
16527 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16528 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16529
16530 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070016531 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070016532
16533 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16534 pci_cmd &= ~PCI_COMMAND_MEMORY;
16535 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16536 }
Joe Perches41535772013-02-16 11:20:04 +000016537 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070016538 tp->read32_mbox = tg3_read32_mbox_5906;
16539 tp->write32_mbox = tg3_write32_mbox_5906;
16540 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16541 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16542 }
Michael Chan68929142005-08-09 20:17:14 -070016543
Michael Chanbbadf502006-04-06 21:46:34 -070016544 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016545 (tg3_flag(tp, PCIX_MODE) &&
Joe Perches41535772013-02-16 11:20:04 +000016546 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16547 tg3_asic_rev(tp) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000016548 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070016549
Matt Carlson16821282011-07-13 09:27:28 +000016550 /* The memory arbiter has to be enabled in order for SRAM accesses
16551 * to succeed. Normally on powerup the tg3 chip firmware will make
16552 * sure it is enabled, but other entities such as system netboot
16553 * code might disable it.
16554 */
16555 val = tr32(MEMARB_MODE);
16556 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16557
Matt Carlson9dc5e342011-11-04 09:15:02 +000016558 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
Joe Perches41535772013-02-16 11:20:04 +000016559 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
Matt Carlson9dc5e342011-11-04 09:15:02 +000016560 tg3_flag(tp, 5780_CLASS)) {
16561 if (tg3_flag(tp, PCIX_MODE)) {
16562 pci_read_config_dword(tp->pdev,
16563 tp->pcix_cap + PCI_X_STATUS,
16564 &val);
16565 tp->pci_fn = val & 0x7;
16566 }
Joe Perches41535772013-02-16 11:20:04 +000016567 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16568 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16569 tg3_asic_rev(tp) == ASIC_REV_5720) {
Matt Carlson9dc5e342011-11-04 09:15:02 +000016570 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
Michael Chan857001f2013-01-06 12:51:09 +000016571 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16572 val = tr32(TG3_CPMU_STATUS);
16573
Joe Perches41535772013-02-16 11:20:04 +000016574 if (tg3_asic_rev(tp) == ASIC_REV_5717)
Michael Chan857001f2013-01-06 12:51:09 +000016575 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16576 else
Matt Carlson9dc5e342011-11-04 09:15:02 +000016577 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16578 TG3_CPMU_STATUS_FSHFT_5719;
Matt Carlson69f11c92011-07-13 09:27:30 +000016579 }
16580
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000016581 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16582 tp->write32_tx_mbox = tg3_write_flush_reg32;
16583 tp->write32_rx_mbox = tg3_write_flush_reg32;
16584 }
16585
Michael Chan7d0c41e2005-04-21 17:06:20 -070016586 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000016587 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070016588 * determined before calling tg3_set_power_state() so that
16589 * we know whether or not to switch out of Vaux power.
16590 * When the flag is set, it means that GPIO1 is used for eeprom
16591 * write protect and also implies that it is a LOM where GPIOs
16592 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040016593 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070016594 tg3_get_eeprom_hw_cfg(tp);
16595
Matt Carlson1caf13e2013-03-06 17:02:29 +000016596 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
Matt Carlsoncf9ecf42011-11-28 09:41:03 +000016597 tg3_flag_clear(tp, TSO_CAPABLE);
16598 tg3_flag_clear(tp, TSO_BUG);
16599 tp->fw_needed = NULL;
16600 }
16601
Joe Perches63c3a662011-04-26 08:12:10 +000016602 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070016603 /* Allow reads and writes to the
16604 * APE register and memory space.
16605 */
16606 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000016607 PCISTATE_ALLOW_APE_SHMEM_WR |
16608 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070016609 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16610 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000016611
16612 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070016613 }
16614
Matt Carlson16821282011-07-13 09:27:28 +000016615 /* Set up tp->grc_local_ctrl before calling
16616 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16617 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070016618 * It is also used as eeprom write protect on LOMs.
16619 */
16620 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Joe Perches41535772013-02-16 11:20:04 +000016621 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016622 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070016623 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16624 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070016625 /* Unused GPIO3 must be driven as output on 5752 because there
16626 * are no pull-up resistors on unused GPIO pins.
16627 */
Joe Perches41535772013-02-16 11:20:04 +000016628 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
Michael Chan3e7d83b2005-04-21 17:10:36 -070016629 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070016630
Joe Perches41535772013-02-16 11:20:04 +000016631 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16632 tg3_asic_rev(tp) == ASIC_REV_57780 ||
Matt Carlson55086ad2011-12-14 11:09:59 +000016633 tg3_flag(tp, 57765_CLASS))
Michael Chanaf36e6b2006-03-23 01:28:06 -080016634 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16635
Matt Carlson8d519ab2009-04-20 06:58:01 +000016636 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16637 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070016638 /* Turn off the debug UART. */
16639 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000016640 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070016641 /* Keep VMain power. */
16642 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16643 GRC_LCLCTRL_GPIO_OUTPUT0;
16644 }
16645
Joe Perches41535772013-02-16 11:20:04 +000016646 if (tg3_asic_rev(tp) == ASIC_REV_5762)
Michael Chanc86a8562013-01-06 12:51:08 +000016647 tp->grc_local_ctrl |=
16648 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16649
Matt Carlson16821282011-07-13 09:27:28 +000016650 /* Switch out of Vaux if it is a NIC */
16651 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016652
Linus Torvalds1da177e2005-04-16 15:20:36 -070016653 /* Derive initial jumbo mode from MTU assigned in
16654 * ether_setup() via the alloc_etherdev() call
16655 */
Joe Perches63c3a662011-04-26 08:12:10 +000016656 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16657 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016658
16659 /* Determine WakeOnLan speed to use. */
Joe Perches41535772013-02-16 11:20:04 +000016660 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16661 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16662 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16663 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000016664 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016665 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000016666 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016667 }
16668
Joe Perches41535772013-02-16 11:20:04 +000016669 if (tg3_asic_rev(tp) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016670 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000016671
Linus Torvalds1da177e2005-04-16 15:20:36 -070016672 /* A few boards don't want Ethernet@WireSpeed phy feature */
Joe Perches41535772013-02-16 11:20:04 +000016673 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16674 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16675 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16676 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016677 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16678 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16679 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016680
Joe Perches41535772013-02-16 11:20:04 +000016681 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16682 tg3_chip_rev(tp) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016683 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Joe Perches41535772013-02-16 11:20:04 +000016684 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016685 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016686
Joe Perches63c3a662011-04-26 08:12:10 +000016687 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016688 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Joe Perches41535772013-02-16 11:20:04 +000016689 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16690 tg3_asic_rev(tp) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000016691 !tg3_flag(tp, 57765_PLUS)) {
Joe Perches41535772013-02-16 11:20:04 +000016692 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16693 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16694 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16695 tg3_asic_rev(tp) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080016696 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16697 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016698 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080016699 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016700 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080016701 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016702 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070016703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016704
Joe Perches41535772013-02-16 11:20:04 +000016705 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16706 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
Matt Carlsonb2a5c192008-04-03 21:44:44 -070016707 tp->phy_otp = tg3_read_otp_phycfg(tp);
16708 if (tp->phy_otp == 0)
16709 tp->phy_otp = TG3_OTP_DEFAULT;
16710 }
16711
Joe Perches63c3a662011-04-26 08:12:10 +000016712 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070016713 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16714 else
16715 tp->mi_mode = MAC_MI_MODE_BASE;
16716
Linus Torvalds1da177e2005-04-16 15:20:36 -070016717 tp->coalesce_mode = 0;
Joe Perches41535772013-02-16 11:20:04 +000016718 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16719 tg3_chip_rev(tp) != CHIPREV_5700_BX)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016720 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16721
Matt Carlson4d958472011-04-20 07:57:35 +000016722 /* Set these bits to enable statistics workaround. */
Joe Perches41535772013-02-16 11:20:04 +000016723 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
Nithin Sujir94962f72013-12-06 09:53:19 -080016724 tg3_asic_rev(tp) == ASIC_REV_5762 ||
Joe Perches41535772013-02-16 11:20:04 +000016725 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16726 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +000016727 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16728 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16729 }
16730
Joe Perches41535772013-02-16 11:20:04 +000016731 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16732 tg3_asic_rev(tp) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000016733 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070016734
Matt Carlson158d7ab2008-05-29 01:37:54 -070016735 err = tg3_mdio_init(tp);
16736 if (err)
16737 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016738
16739 /* Initialize data/descriptor byte/word swapping. */
16740 val = tr32(GRC_MODE);
Joe Perches41535772013-02-16 11:20:04 +000016741 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16742 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonf2096f92011-04-05 14:22:48 +000016743 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16744 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16745 GRC_MODE_B2HRX_ENABLE |
16746 GRC_MODE_HTX2B_ENABLE |
16747 GRC_MODE_HOST_STACKUP);
16748 else
16749 val &= GRC_MODE_HOST_STACKUP;
16750
Linus Torvalds1da177e2005-04-16 15:20:36 -070016751 tw32(GRC_MODE, val | tp->grc_mode);
16752
16753 tg3_switch_clocks(tp);
16754
16755 /* Clear this out for sanity. */
16756 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16757
Nat Gurumoorthy388d3332013-12-09 10:43:21 -080016758 /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
16759 tw32(TG3PCI_REG_BASE_ADDR, 0);
16760
Linus Torvalds1da177e2005-04-16 15:20:36 -070016761 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16762 &pci_state_reg);
16763 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000016764 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Joe Perches41535772013-02-16 11:20:04 +000016765 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16766 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16767 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16768 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070016769 void __iomem *sram_base;
16770
16771 /* Write some dummy words into the SRAM status block
16772 * area, see if it reads back correctly. If the return
16773 * value is bad, force enable the PCIX workaround.
16774 */
16775 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16776
16777 writel(0x00000000, sram_base);
16778 writel(0x00000000, sram_base + 4);
16779 writel(0xffffffff, sram_base + 4);
16780 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000016781 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016782 }
16783 }
16784
16785 udelay(50);
16786 tg3_nvram_init(tp);
16787
Nithin Sujirc4dab502013-03-06 17:02:34 +000016788 /* If the device has an NVRAM, no need to load patch firmware */
16789 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16790 !tg3_flag(tp, NO_NVRAM))
16791 tp->fw_needed = NULL;
16792
Linus Torvalds1da177e2005-04-16 15:20:36 -070016793 grc_misc_cfg = tr32(GRC_MISC_CFG);
16794 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16795
Joe Perches41535772013-02-16 11:20:04 +000016796 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070016797 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16798 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000016799 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016800
Joe Perches63c3a662011-04-26 08:12:10 +000016801 if (!tg3_flag(tp, IS_5788) &&
Joe Perches41535772013-02-16 11:20:04 +000016802 tg3_asic_rev(tp) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000016803 tg3_flag_set(tp, TAGGED_STATUS);
16804 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070016805 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16806 HOSTCC_MODE_CLRTICK_TXBD);
16807
16808 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16809 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16810 tp->misc_host_ctrl);
16811 }
16812
Matt Carlson3bda1252008-08-15 14:08:22 -070016813 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000016814 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000016815 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070016816 else
Matt Carlson6e01b202011-08-19 13:58:20 +000016817 tp->mac_mode = 0;
Matt Carlson3bda1252008-08-15 14:08:22 -070016818
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000016819 if (tg3_10_100_only_device(tp, ent))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016820 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016821
16822 err = tg3_phy_probe(tp);
16823 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000016824 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016825 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070016826 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016827 }
16828
Matt Carlson184b8902010-04-05 10:19:25 +000016829 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080016830 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016831
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016832 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16833 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016834 } else {
Joe Perches41535772013-02-16 11:20:04 +000016835 if (tg3_asic_rev(tp) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016836 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016837 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016838 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016839 }
16840
16841 /* 5700 {AX,BX} chips have a broken status block link
16842 * change bit implementation, so we must use the
16843 * status register in those cases.
16844 */
Joe Perches41535772013-02-16 11:20:04 +000016845 if (tg3_asic_rev(tp) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000016846 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016847 else
Joe Perches63c3a662011-04-26 08:12:10 +000016848 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016849
16850 /* The led_ctrl is set during tg3_phy_probe, here we might
16851 * have to force the link status polling mechanism based
16852 * upon subsystem IDs.
16853 */
16854 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Joe Perches41535772013-02-16 11:20:04 +000016855 tg3_asic_rev(tp) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016856 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16857 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000016858 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016859 }
16860
16861 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000016862 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000016863 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016864 else
Joe Perches63c3a662011-04-26 08:12:10 +000016865 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016866
Nithin Sujir1743b832014-01-03 10:09:14 -080016867 if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
16868 tg3_flag_set(tp, POLL_CPMU_LINK);
16869
Eric Dumazet9205fd92011-11-18 06:47:01 +000016870 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000016871 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Joe Perches41535772013-02-16 11:20:04 +000016872 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000016873 tg3_flag(tp, PCIX_MODE)) {
Eric Dumazet9205fd92011-11-18 06:47:01 +000016874 tp->rx_offset = NET_SKB_PAD;
Matt Carlsond2757fc2010-04-12 06:58:27 +000016875#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000016876 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000016877#endif
16878 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016879
Matt Carlson2c49a442010-09-30 10:34:35 +000016880 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16881 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000016882 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16883
Matt Carlson2c49a442010-09-30 10:34:35 +000016884 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070016885
16886 /* Increment the rx prod index on the rx std ring by at most
16887 * 8 for these chips to workaround hw errata.
16888 */
Joe Perches41535772013-02-16 11:20:04 +000016889 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16890 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16891 tg3_asic_rev(tp) == ASIC_REV_5755)
Michael Chanf92905d2006-06-29 20:14:29 -070016892 tp->rx_std_max_post = 8;
16893
Joe Perches63c3a662011-04-26 08:12:10 +000016894 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070016895 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16896 PCIE_PWR_MGMT_L1_THRESH_MSK;
16897
Linus Torvalds1da177e2005-04-16 15:20:36 -070016898 return err;
16899}
16900
David S. Miller49b6e95f2007-03-29 01:38:42 -070016901#ifdef CONFIG_SPARC
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016902static int tg3_get_macaddr_sparc(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016903{
16904 struct net_device *dev = tp->dev;
16905 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070016906 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070016907 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070016908 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016909
David S. Miller49b6e95f2007-03-29 01:38:42 -070016910 addr = of_get_property(dp, "local-mac-address", &len);
Joe Perchesd458cdf2013-10-01 19:04:40 -070016911 if (addr && len == ETH_ALEN) {
16912 memcpy(dev->dev_addr, addr, ETH_ALEN);
David S. Miller49b6e95f2007-03-29 01:38:42 -070016913 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016914 }
16915 return -ENODEV;
16916}
16917
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016918static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016919{
16920 struct net_device *dev = tp->dev;
16921
Joe Perchesd458cdf2013-10-01 19:04:40 -070016922 memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016923 return 0;
16924}
16925#endif
16926
Bill Pemberton229b1ad2012-12-03 09:22:59 -050016927static int tg3_get_device_address(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016928{
16929 struct net_device *dev = tp->dev;
16930 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080016931 int addr_ok = 0;
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000016932 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016933
David S. Miller49b6e95f2007-03-29 01:38:42 -070016934#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070016935 if (!tg3_get_macaddr_sparc(tp))
16936 return 0;
16937#endif
16938
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000016939 if (tg3_flag(tp, IS_SSB_CORE)) {
16940 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16941 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16942 return 0;
16943 }
16944
Linus Torvalds1da177e2005-04-16 15:20:36 -070016945 mac_offset = 0x7c;
Joe Perches41535772013-02-16 11:20:04 +000016946 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000016947 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070016948 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16949 mac_offset = 0xcc;
16950 if (tg3_nvram_lock(tp))
16951 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16952 else
16953 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000016954 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000016955 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000016956 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000016957 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000016958 mac_offset += 0x18c;
Joe Perches41535772013-02-16 11:20:04 +000016959 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070016960 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016961
16962 /* First try to get it from MAC address mailbox. */
16963 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16964 if ((hi >> 16) == 0x484b) {
16965 dev->dev_addr[0] = (hi >> 8) & 0xff;
16966 dev->dev_addr[1] = (hi >> 0) & 0xff;
16967
16968 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16969 dev->dev_addr[2] = (lo >> 24) & 0xff;
16970 dev->dev_addr[3] = (lo >> 16) & 0xff;
16971 dev->dev_addr[4] = (lo >> 8) & 0xff;
16972 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070016973
Michael Chan008652b2006-03-27 23:14:53 -080016974 /* Some old bootcode may report a 0 MAC address in SRAM */
16975 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16976 }
16977 if (!addr_ok) {
16978 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000016979 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000016980 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000016981 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070016982 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16983 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080016984 }
16985 /* Finally just fetch it out of the MAC control regs. */
16986 else {
16987 hi = tr32(MAC_ADDR_0_HIGH);
16988 lo = tr32(MAC_ADDR_0_LOW);
16989
16990 dev->dev_addr[5] = lo & 0xff;
16991 dev->dev_addr[4] = (lo >> 8) & 0xff;
16992 dev->dev_addr[3] = (lo >> 16) & 0xff;
16993 dev->dev_addr[2] = (lo >> 24) & 0xff;
16994 dev->dev_addr[1] = hi & 0xff;
16995 dev->dev_addr[0] = (hi >> 8) & 0xff;
16996 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070016997 }
16998
16999 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070017000#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070017001 if (!tg3_get_default_macaddr_sparc(tp))
17002 return 0;
17003#endif
17004 return -EINVAL;
17005 }
17006 return 0;
17007}
17008
David S. Miller59e6b432005-05-18 22:50:10 -070017009#define BOUNDARY_SINGLE_CACHELINE 1
17010#define BOUNDARY_MULTI_CACHELINE 2
17011
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017012static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
David S. Miller59e6b432005-05-18 22:50:10 -070017013{
17014 int cacheline_size;
17015 u8 byte;
17016 int goal;
17017
17018 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
17019 if (byte == 0)
17020 cacheline_size = 1024;
17021 else
17022 cacheline_size = (int) byte * 4;
17023
17024 /* On 5703 and later chips, the boundary bits have no
17025 * effect.
17026 */
Joe Perches41535772013-02-16 11:20:04 +000017027 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17028 tg3_asic_rev(tp) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000017029 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070017030 goto out;
17031
17032#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
17033 goal = BOUNDARY_MULTI_CACHELINE;
17034#else
17035#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
17036 goal = BOUNDARY_SINGLE_CACHELINE;
17037#else
17038 goal = 0;
17039#endif
17040#endif
17041
Joe Perches63c3a662011-04-26 08:12:10 +000017042 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000017043 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
17044 goto out;
17045 }
17046
David S. Miller59e6b432005-05-18 22:50:10 -070017047 if (!goal)
17048 goto out;
17049
17050 /* PCI controllers on most RISC systems tend to disconnect
17051 * when a device tries to burst across a cache-line boundary.
17052 * Therefore, letting tg3 do so just wastes PCI bandwidth.
17053 *
17054 * Unfortunately, for PCI-E there are only limited
17055 * write-side controls for this, and thus for reads
17056 * we will still get the disconnects. We'll also waste
17057 * these PCI cycles for both read and write for chips
17058 * other than 5700 and 5701 which do not implement the
17059 * boundary bits.
17060 */
Joe Perches63c3a662011-04-26 08:12:10 +000017061 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070017062 switch (cacheline_size) {
17063 case 16:
17064 case 32:
17065 case 64:
17066 case 128:
17067 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17068 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
17069 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
17070 } else {
17071 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17072 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17073 }
17074 break;
17075
17076 case 256:
17077 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
17078 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
17079 break;
17080
17081 default:
17082 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
17083 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
17084 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070017085 }
Joe Perches63c3a662011-04-26 08:12:10 +000017086 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070017087 switch (cacheline_size) {
17088 case 16:
17089 case 32:
17090 case 64:
17091 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17092 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17093 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
17094 break;
17095 }
17096 /* fallthrough */
17097 case 128:
17098 default:
17099 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
17100 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
17101 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070017102 }
David S. Miller59e6b432005-05-18 22:50:10 -070017103 } else {
17104 switch (cacheline_size) {
17105 case 16:
17106 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17107 val |= (DMA_RWCTRL_READ_BNDRY_16 |
17108 DMA_RWCTRL_WRITE_BNDRY_16);
17109 break;
17110 }
17111 /* fallthrough */
17112 case 32:
17113 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17114 val |= (DMA_RWCTRL_READ_BNDRY_32 |
17115 DMA_RWCTRL_WRITE_BNDRY_32);
17116 break;
17117 }
17118 /* fallthrough */
17119 case 64:
17120 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17121 val |= (DMA_RWCTRL_READ_BNDRY_64 |
17122 DMA_RWCTRL_WRITE_BNDRY_64);
17123 break;
17124 }
17125 /* fallthrough */
17126 case 128:
17127 if (goal == BOUNDARY_SINGLE_CACHELINE) {
17128 val |= (DMA_RWCTRL_READ_BNDRY_128 |
17129 DMA_RWCTRL_WRITE_BNDRY_128);
17130 break;
17131 }
17132 /* fallthrough */
17133 case 256:
17134 val |= (DMA_RWCTRL_READ_BNDRY_256 |
17135 DMA_RWCTRL_WRITE_BNDRY_256);
17136 break;
17137 case 512:
17138 val |= (DMA_RWCTRL_READ_BNDRY_512 |
17139 DMA_RWCTRL_WRITE_BNDRY_512);
17140 break;
17141 case 1024:
17142 default:
17143 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
17144 DMA_RWCTRL_WRITE_BNDRY_1024);
17145 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070017146 }
David S. Miller59e6b432005-05-18 22:50:10 -070017147 }
17148
17149out:
17150 return val;
17151}
17152
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017153static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
Joe Perches953c96e2013-04-09 10:18:14 +000017154 int size, bool to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017155{
17156 struct tg3_internal_buffer_desc test_desc;
17157 u32 sram_dma_descs;
17158 int i, ret;
17159
17160 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
17161
17162 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
17163 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
17164 tw32(RDMAC_STATUS, 0);
17165 tw32(WDMAC_STATUS, 0);
17166
17167 tw32(BUFMGR_MODE, 0);
17168 tw32(FTQ_RESET, 0);
17169
17170 test_desc.addr_hi = ((u64) buf_dma) >> 32;
17171 test_desc.addr_lo = buf_dma & 0xffffffff;
17172 test_desc.nic_mbuf = 0x00002100;
17173 test_desc.len = size;
17174
17175 /*
17176 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
17177 * the *second* time the tg3 driver was getting loaded after an
17178 * initial scan.
17179 *
17180 * Broadcom tells me:
17181 * ...the DMA engine is connected to the GRC block and a DMA
17182 * reset may affect the GRC block in some unpredictable way...
17183 * The behavior of resets to individual blocks has not been tested.
17184 *
17185 * Broadcom noted the GRC reset will also reset all sub-components.
17186 */
17187 if (to_device) {
17188 test_desc.cqid_sqid = (13 << 8) | 2;
17189
17190 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
17191 udelay(40);
17192 } else {
17193 test_desc.cqid_sqid = (16 << 8) | 7;
17194
17195 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
17196 udelay(40);
17197 }
17198 test_desc.flags = 0x00000005;
17199
17200 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
17201 u32 val;
17202
17203 val = *(((u32 *)&test_desc) + i);
17204 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
17205 sram_dma_descs + (i * sizeof(u32)));
17206 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
17207 }
17208 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
17209
Matt Carlson859a588792010-04-05 10:19:28 +000017210 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017211 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000017212 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070017213 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017214
17215 ret = -ENODEV;
17216 for (i = 0; i < 40; i++) {
17217 u32 val;
17218
17219 if (to_device)
17220 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
17221 else
17222 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
17223 if ((val & 0xffff) == sram_dma_descs) {
17224 ret = 0;
17225 break;
17226 }
17227
17228 udelay(100);
17229 }
17230
17231 return ret;
17232}
17233
David S. Millerded73402005-05-23 13:59:47 -070017234#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070017235
Benoit Taine9baa3c32014-08-08 15:56:03 +020017236static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
Joe Perches895950c2010-12-21 02:16:08 -080017237 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
17238 { },
17239};
17240
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017241static int tg3_test_dma(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017242{
17243 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070017244 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000017245 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017246
Matt Carlson4bae65c2010-11-24 08:31:52 +000017247 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
17248 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017249 if (!buf) {
17250 ret = -ENOMEM;
17251 goto out_nofree;
17252 }
17253
17254 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
17255 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
17256
David S. Miller59e6b432005-05-18 22:50:10 -070017257 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017258
Joe Perches63c3a662011-04-26 08:12:10 +000017259 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000017260 goto out;
17261
Joe Perches63c3a662011-04-26 08:12:10 +000017262 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017263 /* DMA read watermark not used on PCIE */
17264 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000017265 } else if (!tg3_flag(tp, PCIX_MODE)) {
Joe Perches41535772013-02-16 11:20:04 +000017266 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
17267 tg3_asic_rev(tp) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017268 tp->dma_rwctrl |= 0x003f0000;
17269 else
17270 tp->dma_rwctrl |= 0x003f000f;
17271 } else {
Joe Perches41535772013-02-16 11:20:04 +000017272 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17273 tg3_asic_rev(tp) == ASIC_REV_5704) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017274 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080017275 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017276
Michael Chan4a29cc22006-03-19 13:21:12 -080017277 /* If the 5704 is behind the EPB bridge, we can
17278 * do the less restrictive ONE_DMA workaround for
17279 * better performance.
17280 */
Joe Perches63c3a662011-04-26 08:12:10 +000017281 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Joe Perches41535772013-02-16 11:20:04 +000017282 tg3_asic_rev(tp) == ASIC_REV_5704)
Michael Chan4a29cc22006-03-19 13:21:12 -080017283 tp->dma_rwctrl |= 0x8000;
17284 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017285 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17286
Joe Perches41535772013-02-16 11:20:04 +000017287 if (tg3_asic_rev(tp) == ASIC_REV_5703)
Michael Chan49afdeb2007-02-13 12:17:03 -080017288 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070017289 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080017290 tp->dma_rwctrl |=
17291 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
17292 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
17293 (1 << 23);
Joe Perches41535772013-02-16 11:20:04 +000017294 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
Michael Chan4cf78e42005-07-25 12:29:19 -070017295 /* 5780 always in PCIX mode */
17296 tp->dma_rwctrl |= 0x00144000;
Joe Perches41535772013-02-16 11:20:04 +000017297 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
Michael Chana4e2b342005-10-26 15:46:52 -070017298 /* 5714 always in PCIX mode */
17299 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017300 } else {
17301 tp->dma_rwctrl |= 0x001b000f;
17302 }
17303 }
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017304 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
17305 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017306
Joe Perches41535772013-02-16 11:20:04 +000017307 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17308 tg3_asic_rev(tp) == ASIC_REV_5704)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017309 tp->dma_rwctrl &= 0xfffffff0;
17310
Joe Perches41535772013-02-16 11:20:04 +000017311 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
17312 tg3_asic_rev(tp) == ASIC_REV_5701) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017313 /* Remove this if it causes problems for some boards. */
17314 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
17315
17316 /* On 5700/5701 chips, we need to set this bit.
17317 * Otherwise the chip will issue cacheline transactions
17318 * to streamable DMA memory with not all the byte
17319 * enables turned on. This is an error on several
17320 * RISC PCI controllers, in particular sparc64.
17321 *
17322 * On 5703/5704 chips, this bit has been reassigned
17323 * a different meaning. In particular, it is used
17324 * on those chips to enable a PCI-X workaround.
17325 */
17326 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
17327 }
17328
17329 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17330
Linus Torvalds1da177e2005-04-16 15:20:36 -070017331
Joe Perches41535772013-02-16 11:20:04 +000017332 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17333 tg3_asic_rev(tp) != ASIC_REV_5701)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017334 goto out;
17335
David S. Miller59e6b432005-05-18 22:50:10 -070017336 /* It is best to perform DMA test with maximum write burst size
17337 * to expose the 5700/5701 write DMA bug.
17338 */
17339 saved_dma_rwctrl = tp->dma_rwctrl;
17340 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17341 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17342
Linus Torvalds1da177e2005-04-16 15:20:36 -070017343 while (1) {
17344 u32 *p = buf, i;
17345
17346 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
17347 p[i] = i;
17348
17349 /* Send the buffer to the chip. */
Joe Perches953c96e2013-04-09 10:18:14 +000017350 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017351 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000017352 dev_err(&tp->pdev->dev,
17353 "%s: Buffer write failed. err = %d\n",
17354 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017355 break;
17356 }
17357
Linus Torvalds1da177e2005-04-16 15:20:36 -070017358 /* Now read it back. */
Joe Perches953c96e2013-04-09 10:18:14 +000017359 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017360 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000017361 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
17362 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017363 break;
17364 }
17365
17366 /* Verify it. */
17367 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
17368 if (p[i] == i)
17369 continue;
17370
David S. Miller59e6b432005-05-18 22:50:10 -070017371 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17372 DMA_RWCTRL_WRITE_BNDRY_16) {
17373 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017374 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17375 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17376 break;
17377 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000017378 dev_err(&tp->pdev->dev,
17379 "%s: Buffer corrupted on read back! "
17380 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017381 ret = -ENODEV;
17382 goto out;
17383 }
17384 }
17385
17386 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
17387 /* Success. */
17388 ret = 0;
17389 break;
17390 }
17391 }
David S. Miller59e6b432005-05-18 22:50:10 -070017392 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17393 DMA_RWCTRL_WRITE_BNDRY_16) {
17394 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070017395 * now look for chipsets that are known to expose the
17396 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070017397 */
Matt Carlson41434702011-03-09 16:58:22 +000017398 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070017399 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17400 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000017401 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070017402 /* Safe to use the calculated DMA boundary. */
17403 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000017404 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070017405
David S. Miller59e6b432005-05-18 22:50:10 -070017406 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017408
17409out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000017410 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017411out_nofree:
17412 return ret;
17413}
17414
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017415static void tg3_init_bufmgr_config(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017416{
Joe Perches63c3a662011-04-26 08:12:10 +000017417 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000017418 tp->bufmgr_config.mbuf_read_dma_low_water =
17419 DEFAULT_MB_RDMA_LOW_WATER_5705;
17420 tp->bufmgr_config.mbuf_mac_rx_low_water =
17421 DEFAULT_MB_MACRX_LOW_WATER_57765;
17422 tp->bufmgr_config.mbuf_high_water =
17423 DEFAULT_MB_HIGH_WATER_57765;
17424
17425 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17426 DEFAULT_MB_RDMA_LOW_WATER_5705;
17427 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17428 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17429 tp->bufmgr_config.mbuf_high_water_jumbo =
17430 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000017431 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070017432 tp->bufmgr_config.mbuf_read_dma_low_water =
17433 DEFAULT_MB_RDMA_LOW_WATER_5705;
17434 tp->bufmgr_config.mbuf_mac_rx_low_water =
17435 DEFAULT_MB_MACRX_LOW_WATER_5705;
17436 tp->bufmgr_config.mbuf_high_water =
17437 DEFAULT_MB_HIGH_WATER_5705;
Joe Perches41535772013-02-16 11:20:04 +000017438 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070017439 tp->bufmgr_config.mbuf_mac_rx_low_water =
17440 DEFAULT_MB_MACRX_LOW_WATER_5906;
17441 tp->bufmgr_config.mbuf_high_water =
17442 DEFAULT_MB_HIGH_WATER_5906;
17443 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017444
Michael Chanfdfec1722005-07-25 12:31:48 -070017445 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17446 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17447 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17448 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17449 tp->bufmgr_config.mbuf_high_water_jumbo =
17450 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17451 } else {
17452 tp->bufmgr_config.mbuf_read_dma_low_water =
17453 DEFAULT_MB_RDMA_LOW_WATER;
17454 tp->bufmgr_config.mbuf_mac_rx_low_water =
17455 DEFAULT_MB_MACRX_LOW_WATER;
17456 tp->bufmgr_config.mbuf_high_water =
17457 DEFAULT_MB_HIGH_WATER;
17458
17459 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17460 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17461 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17462 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17463 tp->bufmgr_config.mbuf_high_water_jumbo =
17464 DEFAULT_MB_HIGH_WATER_JUMBO;
17465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017466
17467 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17468 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17469}
17470
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017471static char *tg3_phy_string(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017472{
Matt Carlson79eb6902010-02-17 15:17:03 +000017473 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17474 case TG3_PHY_ID_BCM5400: return "5400";
17475 case TG3_PHY_ID_BCM5401: return "5401";
17476 case TG3_PHY_ID_BCM5411: return "5411";
17477 case TG3_PHY_ID_BCM5701: return "5701";
17478 case TG3_PHY_ID_BCM5703: return "5703";
17479 case TG3_PHY_ID_BCM5704: return "5704";
17480 case TG3_PHY_ID_BCM5705: return "5705";
17481 case TG3_PHY_ID_BCM5750: return "5750";
17482 case TG3_PHY_ID_BCM5752: return "5752";
17483 case TG3_PHY_ID_BCM5714: return "5714";
17484 case TG3_PHY_ID_BCM5780: return "5780";
17485 case TG3_PHY_ID_BCM5755: return "5755";
17486 case TG3_PHY_ID_BCM5787: return "5787";
17487 case TG3_PHY_ID_BCM5784: return "5784";
17488 case TG3_PHY_ID_BCM5756: return "5722/5756";
17489 case TG3_PHY_ID_BCM5906: return "5906";
17490 case TG3_PHY_ID_BCM5761: return "5761";
17491 case TG3_PHY_ID_BCM5718C: return "5718C";
17492 case TG3_PHY_ID_BCM5718S: return "5718S";
17493 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000017494 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000017495 case TG3_PHY_ID_BCM5720C: return "5720C";
Michael Chanc65a17f2013-01-06 12:51:07 +000017496 case TG3_PHY_ID_BCM5762: return "5762C";
Matt Carlson79eb6902010-02-17 15:17:03 +000017497 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070017498 case 0: return "serdes";
17499 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070017500 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017501}
17502
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017503static char *tg3_bus_string(struct tg3 *tp, char *str)
Michael Chanf9804dd2005-09-27 12:13:10 -070017504{
Joe Perches63c3a662011-04-26 08:12:10 +000017505 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070017506 strcpy(str, "PCI Express");
17507 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000017508 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070017509 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17510
17511 strcpy(str, "PCIX:");
17512
17513 if ((clock_ctrl == 7) ||
17514 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17515 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17516 strcat(str, "133MHz");
17517 else if (clock_ctrl == 0)
17518 strcat(str, "33MHz");
17519 else if (clock_ctrl == 2)
17520 strcat(str, "50MHz");
17521 else if (clock_ctrl == 4)
17522 strcat(str, "66MHz");
17523 else if (clock_ctrl == 6)
17524 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070017525 } else {
17526 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000017527 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070017528 strcat(str, "66MHz");
17529 else
17530 strcat(str, "33MHz");
17531 }
Joe Perches63c3a662011-04-26 08:12:10 +000017532 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070017533 strcat(str, ":32-bit");
17534 else
17535 strcat(str, ":64-bit");
17536 return str;
17537}
17538
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017539static void tg3_init_coal(struct tg3 *tp)
David S. Miller15f98502005-05-18 22:49:26 -070017540{
17541 struct ethtool_coalesce *ec = &tp->coal;
17542
17543 memset(ec, 0, sizeof(*ec));
17544 ec->cmd = ETHTOOL_GCOALESCE;
17545 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17546 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17547 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17548 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17549 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17550 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17551 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17552 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17553 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17554
17555 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17556 HOSTCC_MODE_CLRTICK_TXBD)) {
17557 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17558 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17559 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17560 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17561 }
Michael Chand244c892005-07-05 14:42:33 -070017562
Joe Perches63c3a662011-04-26 08:12:10 +000017563 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070017564 ec->rx_coalesce_usecs_irq = 0;
17565 ec->tx_coalesce_usecs_irq = 0;
17566 ec->stats_block_coalesce_usecs = 0;
17567 }
David S. Miller15f98502005-05-18 22:49:26 -070017568}
17569
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017570static int tg3_init_one(struct pci_dev *pdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070017571 const struct pci_device_id *ent)
17572{
Linus Torvalds1da177e2005-04-16 15:20:36 -070017573 struct net_device *dev;
17574 struct tg3 *tp;
Yijing Wang5865fc12013-06-02 21:36:21 +000017575 int i, err;
Matt Carlson646c9ed2009-09-01 12:58:41 +000017576 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070017577 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080017578 u64 dma_mask, persist_dma_mask;
Michał Mirosławc8f44af2011-11-15 15:29:55 +000017579 netdev_features_t features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017580
Joe Perches05dbe002010-02-17 19:44:19 +000017581 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017582
17583 err = pci_enable_device(pdev);
17584 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000017585 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070017586 return err;
17587 }
17588
Linus Torvalds1da177e2005-04-16 15:20:36 -070017589 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17590 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000017591 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070017592 goto err_out_disable_pdev;
17593 }
17594
17595 pci_set_master(pdev);
17596
Matt Carlsonfe5f5782009-09-01 13:09:39 +000017597 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017598 if (!dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070017599 err = -ENOMEM;
Yijing Wang5865fc12013-06-02 21:36:21 +000017600 goto err_out_free_res;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017601 }
17602
Linus Torvalds1da177e2005-04-16 15:20:36 -070017603 SET_NETDEV_DEV(dev, &pdev->dev);
17604
Linus Torvalds1da177e2005-04-16 15:20:36 -070017605 tp = netdev_priv(dev);
17606 tp->pdev = pdev;
17607 tp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017608 tp->rx_mode = TG3_DEF_RX_MODE;
17609 tp->tx_mode = TG3_DEF_TX_MODE;
Nithin Nayak Sujir9c13cb82013-01-14 17:10:59 +000017610 tp->irq_sync = 1;
Ivan Vecera0486a062014-09-01 14:21:57 +020017611 tp->pcierr_recovery = false;
Matt Carlson8ef21422008-05-02 16:47:53 -070017612
Linus Torvalds1da177e2005-04-16 15:20:36 -070017613 if (tg3_debug > 0)
17614 tp->msg_enable = tg3_debug;
17615 else
17616 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17617
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017618 if (pdev_is_ssb_gige_core(pdev)) {
17619 tg3_flag_set(tp, IS_SSB_CORE);
17620 if (ssb_gige_must_flush_posted_writes(pdev))
17621 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17622 if (ssb_gige_one_dma_at_once(pdev))
17623 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
Hauke Mehrtensee002b62013-09-28 23:15:28 +020017624 if (ssb_gige_have_roboswitch(pdev)) {
17625 tg3_flag_set(tp, USE_PHYLIB);
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017626 tg3_flag_set(tp, ROBOSWITCH);
Hauke Mehrtensee002b62013-09-28 23:15:28 +020017627 }
Hauke Mehrtens7e6c63f2013-02-07 05:37:39 +000017628 if (ssb_gige_is_rgmii(pdev))
17629 tg3_flag_set(tp, RGMII_MODE);
17630 }
17631
Linus Torvalds1da177e2005-04-16 15:20:36 -070017632 /* The word/byte swap controls here control register access byte
17633 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17634 * setting below.
17635 */
17636 tp->misc_host_ctrl =
17637 MISC_HOST_CTRL_MASK_PCI_INT |
17638 MISC_HOST_CTRL_WORD_SWAP |
17639 MISC_HOST_CTRL_INDIR_ACCESS |
17640 MISC_HOST_CTRL_PCISTATE_RW;
17641
17642 /* The NONFRM (non-frame) byte/word swap controls take effect
17643 * on descriptor entries, anything which isn't packet data.
17644 *
17645 * The StrongARM chips on the board (one for tx, one for rx)
17646 * are running in big-endian mode.
17647 */
17648 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17649 GRC_MODE_WSWAP_NONFRM_DATA);
17650#ifdef __BIG_ENDIAN
17651 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17652#endif
17653 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017654 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000017655 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017656
Matt Carlsond5fe4882008-11-21 17:20:32 -080017657 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010017658 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017659 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070017660 err = -ENOMEM;
17661 goto err_out_free_dev;
17662 }
17663
Matt Carlsonc9cab242011-07-13 09:27:27 +000017664 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17665 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17666 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17667 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17668 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
Michael Chan79d49692012-11-05 14:26:29 +000017669 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
Matt Carlsonc9cab242011-07-13 09:27:27 +000017670 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17671 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000017672 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
Nithin Sujir68273712013-09-20 16:46:56 -070017673 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
17674 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
Michael Chanc65a17f2013-01-06 12:51:07 +000017675 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17676 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
Nithin Sujir68273712013-09-20 16:46:56 -070017677 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
17678 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
Matt Carlsonc9cab242011-07-13 09:27:27 +000017679 tg3_flag_set(tp, ENABLE_APE);
17680 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17681 if (!tp->aperegs) {
17682 dev_err(&pdev->dev,
17683 "Cannot map APE registers, aborting\n");
17684 err = -ENOMEM;
17685 goto err_out_iounmap;
17686 }
17687 }
17688
Linus Torvalds1da177e2005-04-16 15:20:36 -070017689 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17690 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017691
Linus Torvalds1da177e2005-04-16 15:20:36 -070017692 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017693 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000017694 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017695 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017696
Nithin Nayak Sujir3d567e02012-11-14 14:44:26 +000017697 err = tg3_get_invariants(tp, ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017698 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017699 dev_err(&pdev->dev,
17700 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017701 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017702 }
17703
Michael Chan4a29cc22006-03-19 13:21:12 -080017704 /* The EPB bridge inside 5714, 5715, and 5780 and any
17705 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080017706 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17707 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17708 * do DMA address check in tg3_start_xmit().
17709 */
Joe Perches63c3a662011-04-26 08:12:10 +000017710 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070017711 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000017712 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070017713 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080017714#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070017715 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080017716#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080017717 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070017718 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080017719
17720 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070017721 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080017722 err = pci_set_dma_mask(pdev, dma_mask);
17723 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000017724 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080017725 err = pci_set_consistent_dma_mask(pdev,
17726 persist_dma_mask);
17727 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017728 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17729 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017730 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080017731 }
17732 }
17733 }
Yang Hongyang284901a2009-04-06 19:01:15 -070017734 if (err || dma_mask == DMA_BIT_MASK(32)) {
17735 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080017736 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017737 dev_err(&pdev->dev,
17738 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017739 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080017740 }
17741 }
17742
Michael Chanfdfec1722005-07-25 12:31:48 -070017743 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017744
Matt Carlson0da06062011-05-19 12:12:53 +000017745 /* 5700 B0 chips do not support checksumming correctly due
17746 * to hardware bugs.
17747 */
Joe Perches41535772013-02-16 11:20:04 +000017748 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
Matt Carlson0da06062011-05-19 12:12:53 +000017749 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17750
17751 if (tg3_flag(tp, 5755_PLUS))
17752 features |= NETIF_F_IPV6_CSUM;
17753 }
17754
Michael Chan4e3a7aa2006-03-20 17:47:44 -080017755 /* TSO is on by default on chips that support hardware TSO.
17756 * Firmware TSO on older chips gives lower performance, so it
17757 * is off by default, but can be enabled using ethtool.
17758 */
Joe Perches63c3a662011-04-26 08:12:10 +000017759 if ((tg3_flag(tp, HW_TSO_1) ||
17760 tg3_flag(tp, HW_TSO_2) ||
17761 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000017762 (features & NETIF_F_IP_CSUM))
17763 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000017764 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000017765 if (features & NETIF_F_IPV6_CSUM)
17766 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000017767 if (tg3_flag(tp, HW_TSO_3) ||
Joe Perches41535772013-02-16 11:20:04 +000017768 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17769 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17770 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17771 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17772 tg3_asic_rev(tp) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000017773 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070017774 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017775
Vlad Yasevich51dfe7b2014-03-24 17:52:12 -040017776 dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
17777 NETIF_F_HW_VLAN_CTAG_RX;
Matt Carlsond542fe22011-05-19 16:02:43 +000017778 dev->vlan_features |= features;
17779
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000017780 /*
17781 * Add loopback capability only for a subset of devices that support
17782 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17783 * loopback for the remaining devices.
17784 */
Joe Perches41535772013-02-16 11:20:04 +000017785 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000017786 !tg3_flag(tp, CPMU_PRESENT))
17787 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000017788 features |= NETIF_F_LOOPBACK;
17789
Matt Carlson0da06062011-05-19 12:12:53 +000017790 dev->hw_features |= features;
Michael Chane565eec2014-01-03 10:09:12 -080017791 dev->priv_flags |= IFF_UNICAST_FLT;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000017792
Joe Perches41535772013-02-16 11:20:04 +000017793 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000017794 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070017795 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000017796 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017797 tp->rx_pending = 63;
17798 }
17799
Linus Torvalds1da177e2005-04-16 15:20:36 -070017800 err = tg3_get_device_address(tp);
17801 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017802 dev_err(&pdev->dev,
17803 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000017804 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070017805 }
17806
Matt Carlson78f90dc2009-11-13 13:03:42 +000017807 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17808 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17809 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000017810 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000017811 struct tg3_napi *tnapi = &tp->napi[i];
17812
17813 tnapi->tp = tp;
17814 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17815
17816 tnapi->int_mbox = intmbx;
Matt Carlson93a700a2011-08-31 11:44:54 +000017817 if (i <= 4)
Matt Carlson78f90dc2009-11-13 13:03:42 +000017818 intmbx += 0x8;
17819 else
17820 intmbx += 0x4;
17821
17822 tnapi->consmbox = rcvmbx;
17823 tnapi->prodmbox = sndmbx;
17824
Matt Carlson66cfd1b2010-09-30 10:34:30 +000017825 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000017826 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000017827 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000017828 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000017829
Joe Perches63c3a662011-04-26 08:12:10 +000017830 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000017831 break;
17832
17833 /*
17834 * If we support MSIX, we'll be using RSS. If we're using
17835 * RSS, the first vector only handles link interrupts and the
17836 * remaining vectors handle rx and tx interrupts. Reuse the
17837 * mailbox values for the next iteration. The values we setup
17838 * above are still useful for the single vectored mode.
17839 */
17840 if (!i)
17841 continue;
17842
17843 rcvmbx += 0x8;
17844
17845 if (sndmbx & 0x4)
17846 sndmbx -= 0x4;
17847 else
17848 sndmbx += 0xc;
17849 }
17850
Prashant Sreedharan05b0aa52014-12-20 12:16:17 -080017851 /*
17852 * Reset chip in case UNDI or EFI driver did not shutdown
17853 * DMA self test will enable WDMAC and we'll see (spurious)
17854 * pending DMA on the PCI bus at that point.
17855 */
17856 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17857 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
Jun'ichi Nomura \(NEC\)d0af71a2015-02-12 01:26:24 +000017858 tg3_full_lock(tp, 0);
Prashant Sreedharan05b0aa52014-12-20 12:16:17 -080017859 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
17860 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Jun'ichi Nomura \(NEC\)d0af71a2015-02-12 01:26:24 +000017861 tg3_full_unlock(tp);
Prashant Sreedharan05b0aa52014-12-20 12:16:17 -080017862 }
17863
17864 err = tg3_test_dma(tp);
17865 if (err) {
17866 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
17867 goto err_out_apeunmap;
17868 }
17869
Matt Carlsonc88864d2007-11-12 21:07:01 -080017870 tg3_init_coal(tp);
17871
Michael Chanc49a1562006-12-17 17:07:29 -080017872 pci_set_drvdata(pdev, dev);
17873
Joe Perches41535772013-02-16 11:20:04 +000017874 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17875 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17876 tg3_asic_rev(tp) == ASIC_REV_5762)
Matt Carlsonfb4ce8a2012-12-03 19:37:00 +000017877 tg3_flag_set(tp, PTP_CAPABLE);
17878
Matt Carlson21f76382012-02-22 12:35:21 +000017879 tg3_timer_init(tp);
17880
Michael Chan402e1392013-02-14 12:13:41 +000017881 tg3_carrier_off(tp);
17882
Linus Torvalds1da177e2005-04-16 15:20:36 -070017883 err = register_netdev(dev);
17884 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000017885 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070017886 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070017887 }
17888
Ivan Vecera20d14a52015-01-08 16:13:07 +010017889 if (tg3_flag(tp, PTP_CAPABLE)) {
17890 tg3_ptp_init(tp);
17891 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
17892 &tp->pdev->dev);
17893 if (IS_ERR(tp->ptp_clock))
17894 tp->ptp_clock = NULL;
17895 }
17896
Joe Perches05dbe002010-02-17 19:44:19 +000017897 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17898 tp->board_part_number,
Joe Perches41535772013-02-16 11:20:04 +000017899 tg3_chip_rev_id(tp),
Joe Perches05dbe002010-02-17 19:44:19 +000017900 tg3_bus_string(tp, str),
17901 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017902
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017903 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000017904 struct phy_device *phydev;
Hauke Mehrtensead24022013-09-28 23:15:26 +020017905 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
Matt Carlson5129c3a2010-04-05 10:19:23 +000017906 netdev_info(dev,
17907 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000017908 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017909 } else {
17910 char *ethtype;
17911
17912 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17913 ethtype = "10/100Base-TX";
17914 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17915 ethtype = "1000Base-SX";
17916 else
17917 ethtype = "10/100/1000Base-T";
17918
Matt Carlson5129c3a2010-04-05 10:19:23 +000017919 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000017920 "(WireSpeed[%d], EEE[%d])\n",
17921 tg3_phy_string(tp), ethtype,
17922 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17923 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017924 }
Matt Carlsondf59c942008-11-03 16:52:56 -080017925
Joe Perches05dbe002010-02-17 19:44:19 +000017926 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000017927 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000017928 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000017929 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000017930 tg3_flag(tp, ENABLE_ASF) != 0,
17931 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000017932 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17933 tp->dma_rwctrl,
17934 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17935 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017936
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000017937 pci_save_state(pdev);
17938
Linus Torvalds1da177e2005-04-16 15:20:36 -070017939 return 0;
17940
Matt Carlson0d3031d2007-10-10 18:02:43 -070017941err_out_apeunmap:
17942 if (tp->aperegs) {
17943 iounmap(tp->aperegs);
17944 tp->aperegs = NULL;
17945 }
17946
Linus Torvalds1da177e2005-04-16 15:20:36 -070017947err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070017948 if (tp->regs) {
17949 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070017950 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070017951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017952
17953err_out_free_dev:
17954 free_netdev(dev);
17955
17956err_out_free_res:
17957 pci_release_regions(pdev);
17958
17959err_out_disable_pdev:
Gavin Shanc80dc132013-07-24 17:25:09 +080017960 if (pci_is_enabled(pdev))
17961 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017962 return err;
17963}
17964
Bill Pemberton229b1ad2012-12-03 09:22:59 -050017965static void tg3_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017966{
17967 struct net_device *dev = pci_get_drvdata(pdev);
17968
17969 if (dev) {
17970 struct tg3 *tp = netdev_priv(dev);
17971
Ivan Vecera20d14a52015-01-08 16:13:07 +010017972 tg3_ptp_fini(tp);
17973
Jesper Juhle3c55302012-04-09 22:50:15 +020017974 release_firmware(tp->fw);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080017975
Matt Carlsondb219972011-11-04 09:15:03 +000017976 tg3_reset_task_cancel(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070017977
David S. Miller1805b2f2011-10-24 18:18:09 -040017978 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017979 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070017980 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070017981 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070017982
Linus Torvalds1da177e2005-04-16 15:20:36 -070017983 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070017984 if (tp->aperegs) {
17985 iounmap(tp->aperegs);
17986 tp->aperegs = NULL;
17987 }
Michael Chan68929142005-08-09 20:17:14 -070017988 if (tp->regs) {
17989 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070017990 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070017991 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070017992 free_netdev(dev);
17993 pci_release_regions(pdev);
17994 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017995 }
17996}
17997
Eric Dumazetaa6027c2011-01-01 05:22:46 +000017998#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000017999static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070018000{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000018001 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018002 struct net_device *dev = pci_get_drvdata(pdev);
18003 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018004 int err = 0;
18005
18006 rtnl_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -070018007
18008 if (!netif_running(dev))
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018009 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018010
Matt Carlsondb219972011-11-04 09:15:03 +000018011 tg3_reset_task_cancel(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070018012 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018013 tg3_netif_stop(tp);
18014
Matt Carlson21f76382012-02-22 12:35:21 +000018015 tg3_timer_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018016
David S. Millerf47c11e2005-06-24 20:18:35 -070018017 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018018 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070018019 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018020
18021 netif_device_detach(dev);
18022
David S. Millerf47c11e2005-06-24 20:18:35 -070018023 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070018024 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000018025 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070018026 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018027
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000018028 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018029 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070018030 int err2;
18031
David S. Millerf47c11e2005-06-24 20:18:35 -070018032 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018033
Joe Perches63c3a662011-04-26 08:12:10 +000018034 tg3_flag_set(tp, INIT_COMPLETE);
Joe Perches953c96e2013-04-09 10:18:14 +000018035 err2 = tg3_restart_hw(tp, true);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070018036 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070018037 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018038
Matt Carlson21f76382012-02-22 12:35:21 +000018039 tg3_timer_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018040
18041 netif_device_attach(dev);
18042 tg3_netif_start(tp);
18043
Michael Chanb9ec6c12006-07-25 16:37:27 -070018044out:
David S. Millerf47c11e2005-06-24 20:18:35 -070018045 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070018046
18047 if (!err2)
18048 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018049 }
18050
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018051unlock:
18052 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -070018053 return err;
18054}
18055
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000018056static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070018057{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000018058 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018059 struct net_device *dev = pci_get_drvdata(pdev);
18060 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018061 int err = 0;
18062
18063 rtnl_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -070018064
18065 if (!netif_running(dev))
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018066 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018067
Linus Torvalds1da177e2005-04-16 15:20:36 -070018068 netif_device_attach(dev);
18069
David S. Millerf47c11e2005-06-24 20:18:35 -070018070 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018071
Nithin Sujir2e460fc2013-05-23 11:11:22 +000018072 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
18073
Joe Perches63c3a662011-04-26 08:12:10 +000018074 tg3_flag_set(tp, INIT_COMPLETE);
Nithin Sujir942d1af2013-04-09 08:48:07 +000018075 err = tg3_restart_hw(tp,
18076 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
Michael Chanb9ec6c12006-07-25 16:37:27 -070018077 if (err)
18078 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018079
Matt Carlson21f76382012-02-22 12:35:21 +000018080 tg3_timer_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018081
Linus Torvalds1da177e2005-04-16 15:20:36 -070018082 tg3_netif_start(tp);
18083
Michael Chanb9ec6c12006-07-25 16:37:27 -070018084out:
David S. Millerf47c11e2005-06-24 20:18:35 -070018085 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070018086
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070018087 if (!err)
18088 tg3_phy_start(tp);
18089
Rafael J. Wysocki8496e852013-12-01 02:34:37 +010018090unlock:
18091 rtnl_unlock();
Michael Chanb9ec6c12006-07-25 16:37:27 -070018092 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070018093}
Fabio Estevam42df36a2013-04-16 09:28:29 +000018094#endif /* CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -070018095
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000018096static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
18097
Nithin Sujir4c305fa2013-07-29 13:58:37 -070018098static void tg3_shutdown(struct pci_dev *pdev)
18099{
18100 struct net_device *dev = pci_get_drvdata(pdev);
18101 struct tg3 *tp = netdev_priv(dev);
18102
18103 rtnl_lock();
18104 netif_device_detach(dev);
18105
18106 if (netif_running(dev))
18107 dev_close(dev);
18108
18109 if (system_state == SYSTEM_POWER_OFF)
18110 tg3_power_down(tp);
18111
18112 rtnl_unlock();
18113}
18114
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018115/**
18116 * tg3_io_error_detected - called when PCI error is detected
18117 * @pdev: Pointer to PCI device
18118 * @state: The current pci connection state
18119 *
18120 * This function is called after a PCI bus error affecting
18121 * this device has been detected.
18122 */
18123static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
18124 pci_channel_state_t state)
18125{
18126 struct net_device *netdev = pci_get_drvdata(pdev);
18127 struct tg3 *tp = netdev_priv(netdev);
18128 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
18129
18130 netdev_info(netdev, "PCI I/O error detected\n");
18131
18132 rtnl_lock();
18133
Ivan Vecera0486a062014-09-01 14:21:57 +020018134 tp->pcierr_recovery = true;
18135
Gavin Shand8af4df2013-07-24 17:25:08 +080018136 /* We probably don't have netdev yet */
18137 if (!netdev || !netif_running(netdev))
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018138 goto done;
18139
18140 tg3_phy_stop(tp);
18141
18142 tg3_netif_stop(tp);
18143
Matt Carlson21f76382012-02-22 12:35:21 +000018144 tg3_timer_stop(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018145
18146 /* Want to make sure that the reset task doesn't run */
Matt Carlsondb219972011-11-04 09:15:03 +000018147 tg3_reset_task_cancel(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018148
18149 netif_device_detach(netdev);
18150
18151 /* Clean up software state, even if MMIO is blocked */
18152 tg3_full_lock(tp, 0);
18153 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
18154 tg3_full_unlock(tp);
18155
18156done:
Michael Chan72bb72b2013-06-17 13:47:25 -070018157 if (state == pci_channel_io_perm_failure) {
Daniel Borkmann68293092013-08-13 11:45:13 -070018158 if (netdev) {
18159 tg3_napi_enable(tp);
18160 dev_close(netdev);
18161 }
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018162 err = PCI_ERS_RESULT_DISCONNECT;
Michael Chan72bb72b2013-06-17 13:47:25 -070018163 } else {
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018164 pci_disable_device(pdev);
Michael Chan72bb72b2013-06-17 13:47:25 -070018165 }
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018166
18167 rtnl_unlock();
18168
18169 return err;
18170}
18171
18172/**
18173 * tg3_io_slot_reset - called after the pci bus has been reset.
18174 * @pdev: Pointer to PCI device
18175 *
18176 * Restart the card from scratch, as if from a cold-boot.
18177 * At this point, the card has exprienced a hard reset,
18178 * followed by fixups by BIOS, and has its config space
18179 * set up identically to what it was at cold boot.
18180 */
18181static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
18182{
18183 struct net_device *netdev = pci_get_drvdata(pdev);
18184 struct tg3 *tp = netdev_priv(netdev);
18185 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
18186 int err;
18187
18188 rtnl_lock();
18189
18190 if (pci_enable_device(pdev)) {
Daniel Borkmann68293092013-08-13 11:45:13 -070018191 dev_err(&pdev->dev,
18192 "Cannot re-enable PCI device after reset.\n");
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018193 goto done;
18194 }
18195
18196 pci_set_master(pdev);
18197 pci_restore_state(pdev);
18198 pci_save_state(pdev);
18199
Daniel Borkmann68293092013-08-13 11:45:13 -070018200 if (!netdev || !netif_running(netdev)) {
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018201 rc = PCI_ERS_RESULT_RECOVERED;
18202 goto done;
18203 }
18204
18205 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000018206 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018207 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018208
18209 rc = PCI_ERS_RESULT_RECOVERED;
18210
18211done:
Daniel Borkmann68293092013-08-13 11:45:13 -070018212 if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
Michael Chan72bb72b2013-06-17 13:47:25 -070018213 tg3_napi_enable(tp);
18214 dev_close(netdev);
18215 }
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018216 rtnl_unlock();
18217
18218 return rc;
18219}
18220
18221/**
18222 * tg3_io_resume - called when traffic can start flowing again.
18223 * @pdev: Pointer to PCI device
18224 *
18225 * This callback is called when the error recovery driver tells
18226 * us that its OK to resume normal operation.
18227 */
18228static void tg3_io_resume(struct pci_dev *pdev)
18229{
18230 struct net_device *netdev = pci_get_drvdata(pdev);
18231 struct tg3 *tp = netdev_priv(netdev);
18232 int err;
18233
18234 rtnl_lock();
18235
18236 if (!netif_running(netdev))
18237 goto done;
18238
18239 tg3_full_lock(tp, 0);
Nithin Sujir2e460fc2013-05-23 11:11:22 +000018240 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
Joe Perches63c3a662011-04-26 08:12:10 +000018241 tg3_flag_set(tp, INIT_COMPLETE);
Joe Perches953c96e2013-04-09 10:18:14 +000018242 err = tg3_restart_hw(tp, true);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018243 if (err) {
Nithin Nayak Sujir35763062012-12-03 19:36:56 +000018244 tg3_full_unlock(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018245 netdev_err(netdev, "Cannot restart hardware after reset.\n");
18246 goto done;
18247 }
18248
18249 netif_device_attach(netdev);
18250
Matt Carlson21f76382012-02-22 12:35:21 +000018251 tg3_timer_start(tp);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018252
18253 tg3_netif_start(tp);
18254
Nithin Nayak Sujir35763062012-12-03 19:36:56 +000018255 tg3_full_unlock(tp);
18256
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018257 tg3_phy_start(tp);
18258
18259done:
Ivan Vecera0486a062014-09-01 14:21:57 +020018260 tp->pcierr_recovery = false;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018261 rtnl_unlock();
18262}
18263
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070018264static const struct pci_error_handlers tg3_err_handler = {
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018265 .error_detected = tg3_io_error_detected,
18266 .slot_reset = tg3_io_slot_reset,
18267 .resume = tg3_io_resume
18268};
18269
Linus Torvalds1da177e2005-04-16 15:20:36 -070018270static struct pci_driver tg3_driver = {
18271 .name = DRV_MODULE_NAME,
18272 .id_table = tg3_pci_tbl,
18273 .probe = tg3_init_one,
Bill Pemberton229b1ad2012-12-03 09:22:59 -050018274 .remove = tg3_remove_one,
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000018275 .err_handler = &tg3_err_handler,
Fabio Estevam42df36a2013-04-16 09:28:29 +000018276 .driver.pm = &tg3_pm_ops,
Nithin Sujir4c305fa2013-07-29 13:58:37 -070018277 .shutdown = tg3_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -070018278};
18279
Peter Hüwe8dbb0dc2013-05-21 12:58:06 +000018280module_pci_driver(tg3_driver);