blob: 90b68a229745c3a7fed541b6a7e7d7e31ccda442 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlson43a5f002011-05-19 12:12:56 +000092#define TG3_MIN_NUM 119
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson43a5f002011-05-19 12:12:56 +000095#define DRV_MODULE_RELDATE "May 18, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
Matt Carlson520b2752011-06-13 13:39:02 +0000110#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112/* length of time before we decide the hardware is borked,
113 * and dev->tx_timeout() should be called to fix the problem
114 */
Joe Perches63c3a662011-04-26 08:12:10 +0000115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#define TG3_TX_TIMEOUT (5 * HZ)
117
118/* hardware minimum and maximum for a single frame's data payload */
119#define TG3_MIN_MTU 60
120#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000121 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/* These numbers seem to be hard coded in the NIC firmware somehow.
124 * You can't change the ring sizes, but you can change where you place
125 * them in the NIC onboard memory.
126 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000127#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000128 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000129 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000131#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000132 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000133 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000135#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/* Do not place this n-ring entries value into the tp struct itself,
138 * we really want to expose these constants to GCC so that modulo et
139 * al. operations are done with shifts and masks instead of with
140 * hw multiply/modulo instructions. Another solution would be to
141 * replace things like '% foo' with '& (foo - 1)'.
142 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144#define TG3_TX_RING_SIZE 512
145#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
146
Matt Carlson2c49a442010-09-30 10:34:35 +0000147#define TG3_RX_STD_RING_BYTES(tp) \
148 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
149#define TG3_RX_JMB_RING_BYTES(tp) \
150 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
151#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000152 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
154 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
156
Matt Carlson287be122009-08-28 13:58:46 +0000157#define TG3_DMA_BYTE_ENAB 64
158
159#define TG3_RX_STD_DMA_SZ 1536
160#define TG3_RX_JMB_DMA_SZ 9046
161
162#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
163
164#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
165#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Matt Carlson2c49a442010-09-30 10:34:35 +0000167#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000169
Matt Carlson2c49a442010-09-30 10:34:35 +0000170#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000172
Matt Carlsond2757fc2010-04-12 06:58:27 +0000173/* Due to a hardware bug, the 5701 can only DMA to memory addresses
174 * that are at least dword aligned when used in PCIX mode. The driver
175 * works around this bug by double copying the packet. This workaround
176 * is built into the normal double copy length check for efficiency.
177 *
178 * However, the double copy is only necessary on those architectures
179 * where unaligned memory accesses are inefficient. For those architectures
180 * where unaligned memory accesses incur little penalty, we can reintegrate
181 * the 5701 in the normal rx path. Doing so saves a device structure
182 * dereference by hardcoding the double copy threshold in place.
183 */
184#define TG3_RX_COPY_THRESHOLD 256
185#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
186 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
187#else
188 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
189#endif
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000192#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Matt Carlsonad829262008-11-21 17:16:16 -0800194#define TG3_RAW_IP_ALIGN 2
195
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700299 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
Andreas Mohr50da8592006-08-14 23:54:30 -0700304static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000306} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Matt Carlson48fa55a2011-04-13 11:05:06 +0000387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
Andreas Mohr50da8592006-08-14 23:54:30 -0700390static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700391 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000392} ethtool_test_keys[] = {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
Matt Carlson48fa55a2011-04-13 11:05:06 +0000401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
Michael Chanb401e9e2005-12-19 16:27:04 -0800404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000411 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800412}
413
Matt Carlson0d3031d2007-10-10 18:02:43 -0700414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000421 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700422}
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
Michael Chan68929142005-08-09 20:17:14 -0700426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Michael Chan68929142005-08-09 20:17:14 -0700440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
441{
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
Matt Carlson66711e62009-11-13 13:03:49 +0000461 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
465 }
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
Michael Chanb401e9e2005-12-19 16:27:04 -0800494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Joe Perches63c3a662011-04-26 08:12:10 +0000501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Michael Chan09ee9292005-08-09 20:17:00 -0700518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700522 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700523}
524
Michael Chan20094932005-08-09 20:16:32 -0700525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 readl(mbox);
533}
534
Michael Chanb5d37722006-09-27 16:06:21 -0700535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000537 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700550
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
Michael Chan68929142005-08-09 20:17:14 -0700558 unsigned long flags;
559
Matt Carlson6ff6f812011-05-19 12:12:54 +0000560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
Michael Chan68929142005-08-09 20:17:14 -0700564 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Michael Chanbbadf502006-04-06 21:46:34 -0700569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
574
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
Michael Chan68929142005-08-09 20:17:14 -0700578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
Michael Chan68929142005-08-09 20:17:14 -0700583 unsigned long flags;
584
Matt Carlson6ff6f812011-05-19 12:12:54 +0000585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
Michael Chan68929142005-08-09 20:17:14 -0700591 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Michael Chanbbadf502006-04-06 21:46:34 -0700596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
Michael Chan68929142005-08-09 20:17:14 -0700605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
Matt Carlson0d3031d2007-10-10 18:02:43 -0700608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000611 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700617
618 /* Make sure the driver hasn't any stale locks. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000638 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700639
Joe Perches63c3a662011-04-26 08:12:10 +0000640 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700641 return 0;
642
643 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700652 }
653
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
Matt Carlson0d3031d2007-10-10 18:02:43 -0700662 off = 4 * locknum;
663
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000673 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000674 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700675 break;
676 udelay(10);
677 }
678
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000679 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700680 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000681 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000690 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700691
Joe Perches63c3a662011-04-26 08:12:10 +0000692 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700693 return;
694
695 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700704 }
705
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700717}
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719static void tg3_disable_ints(struct tg3 *tp)
720{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000721 int i;
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729static void tg3_enable_ints(struct tg3 *tp)
730{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000731 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000732
Michael Chanbbe832c2005-06-24 20:20:04 -0700733 tp->irq_sync = 0;
734 wmb();
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000738
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000742
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000744 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
746
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000747 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000748 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000749
750 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000751 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
Matt Carlson17375d22009-08-28 14:02:18 +0000760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700761{
Matt Carlson17375d22009-08-28 14:02:18 +0000762 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000763 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700764 unsigned int work_exists = 0;
765
766 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700774 work_exists = 1;
775
776 return work_exists;
777}
778
Matt Carlson17375d22009-08-28 14:02:18 +0000779/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400782 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 */
Matt Carlson17375d22009-08-28 14:02:18 +0000784static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Matt Carlson17375d22009-08-28 14:02:18 +0000786 struct tg3 *tp = tnapi->tp;
787
Matt Carlson898a56f2009-08-28 14:02:40 +0000788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 mmiowb();
790
David S. Millerfac9b832005-05-18 22:46:34 -0700791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
Joe Perches63c3a662011-04-26 08:12:10 +0000795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700796 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800static void tg3_switch_clocks(struct tg3 *tp)
801{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000802 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 u32 orig_clock_ctrl;
804
Joe Perches63c3a662011-04-26 08:12:10 +0000805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700806 return;
807
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
Joe Perches63c3a662011-04-26 08:12:10 +0000816 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
Matt Carlson882e9792009-09-01 13:21:36 +0000849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
Matt Carlsonf07e9af2010-08-02 11:26:07 +0000890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +0000891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -0700892 return 0;
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
Matt Carlson882e9792009-09-01 13:21:36 +0000900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
Matt Carlsonb0988c12011-04-20 07:57:39 +0000933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
Matt Carlson15ee95c2011-04-20 07:57:40 +00001001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
Matt Carlson1d36ba42011-04-20 07:57:42 +00001022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
Matt Carlson95e28692008-05-25 23:44:14 -07001031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
Roel Kluind4675b52009-02-12 16:33:27 -08001056 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001057 return -EBUSY;
1058
1059 return 0;
1060}
1061
Matt Carlson158d7ab2008-05-29 01:37:54 -07001062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
Francois Romieu3d165432009-01-19 16:56:50 -08001064 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001065 u32 val;
1066
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001067 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001068
1069 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
Francois Romieu3d165432009-01-19 16:56:50 -08001079 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001080 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001081
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001082 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001083
1084 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001085 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001086
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001097static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001098{
1099 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001100 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001101
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001108 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001111 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001114 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001118 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
Joe Perches63c3a662011-04-26 08:12:10 +00001133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001142
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001155
Matt Carlsona9daf362008-05-25 23:49:44 -07001156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
Matt Carlson158d7ab2008-05-29 01:37:54 -07001178static void tg3_mdio_start(struct tg3 *tp)
1179{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001183
Joe Perches63c3a662011-04-26 08:12:10 +00001184 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
Joe Perches63c3a662011-04-26 08:12:10 +00001195 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001196 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001197
Matt Carlson69f11c92011-07-13 09:27:30 +00001198 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001199
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001208 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001209
Matt Carlson158d7ab2008-05-29 01:37:54 -07001210 tg3_mdio_start(tp);
1211
Joe Perches63c3a662011-04-26 08:12:10 +00001212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001213 return 0;
1214
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001218
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001228 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001231 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001241 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001242 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001244 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001245 return i;
1246 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001247
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001249
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001250 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001258 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001259 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001261 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001265 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001274 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001275 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001280 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001283 break;
1284 }
1285
Joe Perches63c3a662011-04-26 08:12:10 +00001286 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001290
1291 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
Joe Perches63c3a662011-04-26 08:12:10 +00001296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001300 }
1301}
1302
Matt Carlson95e28692008-05-25 23:44:14 -07001303/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
1317/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001321 unsigned int delay_cnt;
1322 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001323
Matt Carlson4ba526c2008-08-15 14:10:04 -07001324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
1336
1337 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001340 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
Joe Perches63c3a662011-04-26 08:12:10 +00001350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
Matt Carlson4ba526c2008-08-15 14:10:04 -07001388 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001394 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001404
Joe Perches05dbe002010-02-17 19:44:19 +00001405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
Matt Carlson95e28692008-05-25 23:44:14 -07001415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
Steve Glendinninge18ce342008-12-16 02:00:00 -08001423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001424 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001425 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001426 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001427 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
Steve Glendinninge18ce342008-12-16 02:00:00 -08001439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001440 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001441 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001442 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001443 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
Matt Carlson95e28692008-05-25 23:44:14 -07001451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001460 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001467 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001468 }
1469
1470 return cap;
1471}
1472
Matt Carlsonf51f3562008-05-25 23:45:08 -07001473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001474{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001475 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001476 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
Joe Perches63c3a662011-04-26 08:12:10 +00001480 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001482 else
1483 autoneg = tp->link_config.autoneg;
1484
Joe Perches63c3a662011-04-26 08:12:10 +00001485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001488 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001490 } else
1491 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001492
Matt Carlsonf51f3562008-05-25 23:45:08 -07001493 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001494
Steve Glendinninge18ce342008-12-16 02:00:00 -08001495 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
Matt Carlsonf51f3562008-05-25 23:45:08 -07001500 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001501 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001502
Steve Glendinninge18ce342008-12-16 02:00:00 -08001503 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
Matt Carlsonf51f3562008-05-25 23:45:08 -07001508 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001509 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001510}
1511
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001518
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001519 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001585 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001590 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001607
1608 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad352008-11-10 13:55:14 -08001609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001610 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001611 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001613 return PTR_ERR(phydev);
1614 }
1615
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001616 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001634 return -EINVAL;
1635 }
1636
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001638
1639 phydev->advertising = phydev->supported;
1640
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001649 return;
1650
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001652
Matt Carlson80096062010-08-02 11:26:06 +00001653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001669 return;
1670
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001679 }
1680}
1681
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
Matt Carlson6833c042008-11-21 17:18:59 -08001702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
Joe Perches63c3a662011-04-26 08:12:10 +00001706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001709 return;
1710
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
Matt Carlson6833c042008-11-21 17:18:59 -08001716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
Joe Perches63c3a662011-04-26 08:12:10 +00001741 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001743 return;
1744
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001746 u32 ephy;
1747
Matt Carlson535ef6e2009-08-25 10:09:36 +00001748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001754 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001756 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001759 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001761 }
1762 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00001763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001774 }
1775 }
1776}
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
Matt Carlson15ee95c2011-04-20 07:57:40 +00001780 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 u32 val;
1782
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return;
1785
Matt Carlson15ee95c2011-04-20 07:57:40 +00001786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
Matt Carlson1d36ba42011-04-20 07:57:42 +00001801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
Matt Carlson1d36ba42011-04-20 07:57:42 +00001826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001827}
1828
Matt Carlson52b02d02010-10-14 10:37:41 +00001829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00001840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00001843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
Matt Carlson3110f5f52010-12-06 08:28:50 +00001852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00001854
Matt Carlsonb0c59432011-05-19 12:12:48 +00001855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00001857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001861 if (current_link_up == 1 &&
1862 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1863 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1864 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1865 }
1866
Matt Carlson52b02d02010-10-14 10:37:41 +00001867 val = tr32(TG3_CPMU_EEE_MODE);
1868 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1869 }
1870}
1871
Matt Carlsonb0c59432011-05-19 12:12:48 +00001872static void tg3_phy_eee_enable(struct tg3 *tp)
1873{
1874 u32 val;
1875
1876 if (tp->link_config.active_speed == SPEED_1000 &&
1877 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1880 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001881 val = MII_TG3_DSP_TAP26_ALNOKO |
1882 MII_TG3_DSP_TAP26_RMRXSTO;
1883 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00001884 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1885 }
1886
1887 val = tr32(TG3_CPMU_EEE_MODE);
1888 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1889}
1890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891static int tg3_wait_macro_done(struct tg3 *tp)
1892{
1893 int limit = 100;
1894
1895 while (limit--) {
1896 u32 tmp32;
1897
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001898 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 if ((tmp32 & 0x1000) == 0)
1900 break;
1901 }
1902 }
Roel Kluind4675b52009-02-12 16:33:27 -08001903 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 return -EBUSY;
1905
1906 return 0;
1907}
1908
1909static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1910{
1911 static const u32 test_pat[4][6] = {
1912 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1913 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1914 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1915 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1916 };
1917 int chan;
1918
1919 for (chan = 0; chan < 4; chan++) {
1920 int i;
1921
1922 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1923 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001924 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 for (i = 0; i < 6; i++)
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1928 test_pat[chan][i]);
1929
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
1936 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1937 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001938 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (tg3_wait_macro_done(tp)) {
1940 *resetp = 1;
1941 return -EBUSY;
1942 }
1943
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001944 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 if (tg3_wait_macro_done(tp)) {
1946 *resetp = 1;
1947 return -EBUSY;
1948 }
1949
1950 for (i = 0; i < 6; i += 2) {
1951 u32 low, high;
1952
1953 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1954 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1955 tg3_wait_macro_done(tp)) {
1956 *resetp = 1;
1957 return -EBUSY;
1958 }
1959 low &= 0x7fff;
1960 high &= 0x000f;
1961 if (low != test_pat[chan][i] ||
1962 high != test_pat[chan][i+1]) {
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1964 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1965 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1966
1967 return -EBUSY;
1968 }
1969 }
1970 }
1971
1972 return 0;
1973}
1974
1975static int tg3_phy_reset_chanpat(struct tg3 *tp)
1976{
1977 int chan;
1978
1979 for (chan = 0; chan < 4; chan++) {
1980 int i;
1981
1982 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1983 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001984 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 for (i = 0; i < 6; i++)
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001987 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 if (tg3_wait_macro_done(tp))
1989 return -EBUSY;
1990 }
1991
1992 return 0;
1993}
1994
1995static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1996{
1997 u32 reg32, phy9_orig;
1998 int retries, do_phy_reset, err;
1999
2000 retries = 10;
2001 do_phy_reset = 1;
2002 do {
2003 if (do_phy_reset) {
2004 err = tg3_bmcr_reset(tp);
2005 if (err)
2006 return err;
2007 do_phy_reset = 0;
2008 }
2009
2010 /* Disable transmitter and interrupt. */
2011 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2012 continue;
2013
2014 reg32 |= 0x3000;
2015 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2016
2017 /* Set full-duplex, 1000 mbps. */
2018 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002019 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002022 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 continue;
2024
Matt Carlson221c5632011-06-13 13:39:01 +00002025 tg3_writephy(tp, MII_CTRL1000,
2026 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Matt Carlson1d36ba42011-04-20 07:57:42 +00002028 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2029 if (err)
2030 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
2032 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002033 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
2035 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2036 if (!err)
2037 break;
2038 } while (--retries);
2039
2040 err = tg3_phy_reset_chanpat(tp);
2041 if (err)
2042 return err;
2043
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002044 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002047 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048
Matt Carlson1d36ba42011-04-20 07:57:42 +00002049 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
Matt Carlson221c5632011-06-13 13:39:01 +00002051 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
2053 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2054 reg32 &= ~0x3000;
2055 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2056 } else if (!err)
2057 err = -EBUSY;
2058
2059 return err;
2060}
2061
2062/* This will reset the tigon3 PHY if there is no valid
2063 * link unless the FORCE argument is non-zero.
2064 */
2065static int tg3_phy_reset(struct tg3 *tp)
2066{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002067 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 int err;
2069
Michael Chan60189dd2006-12-17 17:08:07 -08002070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002071 val = tr32(GRC_MISC_CFG);
2072 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2073 udelay(40);
2074 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002075 err = tg3_readphy(tp, MII_BMSR, &val);
2076 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (err != 0)
2078 return -EBUSY;
2079
Michael Chanc8e1e822006-04-29 18:55:17 -07002080 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2081 netif_carrier_off(tp->dev);
2082 tg3_link_report(tp);
2083 }
2084
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2088 err = tg3_phy_reset_5703_4_5(tp);
2089 if (err)
2090 return err;
2091 goto out;
2092 }
2093
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002094 cpmuctrl = 0;
2095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2096 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2097 cpmuctrl = tr32(TG3_CPMU_CTRL);
2098 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2099 tw32(TG3_CPMU_CTRL,
2100 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2101 }
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 err = tg3_bmcr_reset(tp);
2104 if (err)
2105 return err;
2106
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002107 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002108 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2109 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002110
2111 tw32(TG3_CPMU_CTRL, cpmuctrl);
2112 }
2113
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002114 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2115 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002116 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2117 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2118 CPMU_LSPD_1000MB_MACCLK_12_5) {
2119 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2120 udelay(40);
2121 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2122 }
2123 }
2124
Joe Perches63c3a662011-04-26 08:12:10 +00002125 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002126 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002127 return 0;
2128
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002129 tg3_phy_apply_otp(tp);
2130
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002131 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002132 tg3_phy_toggle_apd(tp, true);
2133 else
2134 tg3_phy_toggle_apd(tp, false);
2135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002137 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2138 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002139 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2140 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002141 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002143
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002144 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002145 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002148
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002149 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002150 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2151 tg3_phydsp_write(tp, 0x000a, 0x310b);
2152 tg3_phydsp_write(tp, 0x201f, 0x9506);
2153 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2154 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2155 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002156 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002157 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2158 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2159 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2160 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2161 tg3_writephy(tp, MII_TG3_TEST1,
2162 MII_TG3_TEST1_TRIM_EN | 0x4);
2163 } else
2164 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2165
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
Michael Chanc424cb22006-04-29 18:56:34 -07002168 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 /* Set Extended packet length bit (bit 14) on all chips that */
2171 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002172 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002174 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002175 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002177 err = tg3_phy_auxctl_read(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2179 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002180 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2181 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 }
2183
2184 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2185 * jumbo frames transmission.
2186 */
Joe Perches63c3a662011-04-26 08:12:10 +00002187 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002188 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002189 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002190 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 }
2192
Michael Chan715116a2006-09-27 16:09:25 -07002193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002194 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002195 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002196 }
2197
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002198 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 tg3_phy_set_wirespeed(tp);
2200 return 0;
2201}
2202
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002203#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2204#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2205#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2206 TG3_GPIO_MSG_NEED_VAUX)
2207#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2208 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2209 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2210 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2211 (TG3_GPIO_MSG_DRVR_PRES << 12))
2212
2213#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2214 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2215 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2216 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2217 (TG3_GPIO_MSG_NEED_VAUX << 12))
2218
2219static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2220{
2221 u32 status, shift;
2222
2223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2225 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2226 else
2227 status = tr32(TG3_CPMU_DRV_STATUS);
2228
2229 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2230 status &= ~(TG3_GPIO_MSG_MASK << shift);
2231 status |= (newstat << shift);
2232
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2235 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2236 else
2237 tw32(TG3_CPMU_DRV_STATUS, status);
2238
2239 return status >> TG3_APE_GPIO_MSG_SHIFT;
2240}
2241
Matt Carlson520b2752011-06-13 13:39:02 +00002242static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2243{
2244 if (!tg3_flag(tp, IS_NIC))
2245 return 0;
2246
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2250 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2251 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002252
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002253 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2254
2255 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2256 TG3_GRC_LCLCTL_PWRSW_DELAY);
2257
2258 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2259 } else {
2260 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2261 TG3_GRC_LCLCTL_PWRSW_DELAY);
2262 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002263
Matt Carlson520b2752011-06-13 13:39:02 +00002264 return 0;
2265}
2266
2267static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2268{
2269 u32 grc_local_ctrl;
2270
2271 if (!tg3_flag(tp, IS_NIC) ||
2272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2274 return;
2275
2276 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281
2282 tw32_wait_f(GRC_LOCAL_CTRL,
2283 grc_local_ctrl,
2284 TG3_GRC_LCLCTL_PWRSW_DELAY);
2285
2286 tw32_wait_f(GRC_LOCAL_CTRL,
2287 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289}
2290
2291static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2292{
2293 if (!tg3_flag(tp, IS_NIC))
2294 return;
2295
2296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2298 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2299 (GRC_LCLCTRL_GPIO_OE0 |
2300 GRC_LCLCTRL_GPIO_OE1 |
2301 GRC_LCLCTRL_GPIO_OE2 |
2302 GRC_LCLCTRL_GPIO_OUTPUT0 |
2303 GRC_LCLCTRL_GPIO_OUTPUT1),
2304 TG3_GRC_LCLCTL_PWRSW_DELAY);
2305 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2307 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2308 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2309 GRC_LCLCTRL_GPIO_OE1 |
2310 GRC_LCLCTRL_GPIO_OE2 |
2311 GRC_LCLCTRL_GPIO_OUTPUT0 |
2312 GRC_LCLCTRL_GPIO_OUTPUT1 |
2313 tp->grc_local_ctrl;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316
2317 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2318 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2319 TG3_GRC_LCLCTL_PWRSW_DELAY);
2320
2321 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2322 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2323 TG3_GRC_LCLCTL_PWRSW_DELAY);
2324 } else {
2325 u32 no_gpio2;
2326 u32 grc_local_ctrl = 0;
2327
2328 /* Workaround to prevent overdrawing Amps. */
2329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2331 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2332 grc_local_ctrl,
2333 TG3_GRC_LCLCTL_PWRSW_DELAY);
2334 }
2335
2336 /* On 5753 and variants, GPIO2 cannot be used. */
2337 no_gpio2 = tp->nic_sram_data_cfg &
2338 NIC_SRAM_DATA_CFG_NO_GPIO2;
2339
2340 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT1 |
2344 GRC_LCLCTRL_GPIO_OUTPUT2;
2345 if (no_gpio2) {
2346 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2347 GRC_LCLCTRL_GPIO_OUTPUT2);
2348 }
2349 tw32_wait_f(GRC_LOCAL_CTRL,
2350 tp->grc_local_ctrl | grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2354
2355 tw32_wait_f(GRC_LOCAL_CTRL,
2356 tp->grc_local_ctrl | grc_local_ctrl,
2357 TG3_GRC_LCLCTL_PWRSW_DELAY);
2358
2359 if (!no_gpio2) {
2360 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2361 tw32_wait_f(GRC_LOCAL_CTRL,
2362 tp->grc_local_ctrl | grc_local_ctrl,
2363 TG3_GRC_LCLCTL_PWRSW_DELAY);
2364 }
2365 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002366}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002367
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002368static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002369{
2370 u32 msg = 0;
2371
2372 /* Serialize power state transitions */
2373 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2374 return;
2375
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002376 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002377 msg = TG3_GPIO_MSG_NEED_VAUX;
2378
2379 msg = tg3_set_function_status(tp, msg);
2380
2381 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2382 goto done;
2383
2384 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2385 tg3_pwrsrc_switch_to_vaux(tp);
2386 else
2387 tg3_pwrsrc_die_with_vmain(tp);
2388
2389done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002390 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002391}
2392
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002393static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Matt Carlson683644b2011-03-09 16:58:23 +00002395 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Matt Carlson334355a2010-01-20 16:58:10 +00002397 /* The GPIOs do something completely different on 57765. */
Joe Perches63c3a662011-04-26 08:12:10 +00002398 if (!tg3_flag(tp, IS_NIC) ||
Matt Carlson334355a2010-01-20 16:58:10 +00002399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 return;
2401
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002405 tg3_frob_aux_power_5717(tp, include_wol ?
2406 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002407 return;
2408 }
2409
2410 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002411 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002413 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002414
Michael Chanbc1c7562006-03-20 17:48:03 -08002415 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002416 if (dev_peer) {
2417 struct tg3 *tp_peer = netdev_priv(dev_peer);
2418
Joe Perches63c3a662011-04-26 08:12:10 +00002419 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002420 return;
2421
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002422 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002423 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002424 need_vaux = true;
2425 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002428 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2429 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002430 need_vaux = true;
2431
Matt Carlson520b2752011-06-13 13:39:02 +00002432 if (need_vaux)
2433 tg3_pwrsrc_switch_to_vaux(tp);
2434 else
2435 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436}
2437
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002438static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2439{
2440 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2441 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002442 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002443 if (speed != SPEED_10)
2444 return 1;
2445 } else if (speed == SPEED_10)
2446 return 1;
2447
2448 return 0;
2449}
2450
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451static int tg3_setup_phy(struct tg3 *, int);
2452
2453#define RESET_KIND_SHUTDOWN 0
2454#define RESET_KIND_INIT 1
2455#define RESET_KIND_SUSPEND 2
2456
2457static void tg3_write_sig_post_reset(struct tg3 *, int);
2458static int tg3_halt_cpu(struct tg3 *, u32);
2459
Matt Carlson0a459aa2008-11-03 16:54:15 -08002460static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002461{
Matt Carlsonce057f02007-11-12 21:08:03 -08002462 u32 val;
2463
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2466 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2467 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2468
2469 sg_dig_ctrl |=
2470 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2471 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2472 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2473 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002474 return;
Michael Chan51297242007-02-13 12:17:57 -08002475 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002476
Michael Chan60189dd2006-12-17 17:08:07 -08002477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002478 tg3_bmcr_reset(tp);
2479 val = tr32(GRC_MISC_CFG);
2480 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2481 udelay(40);
2482 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002483 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002484 u32 phytest;
2485 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2486 u32 phy;
2487
2488 tg3_writephy(tp, MII_ADVERTISE, 0);
2489 tg3_writephy(tp, MII_BMCR,
2490 BMCR_ANENABLE | BMCR_ANRESTART);
2491
2492 tg3_writephy(tp, MII_TG3_FET_TEST,
2493 phytest | MII_TG3_FET_SHADOW_EN);
2494 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2495 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2496 tg3_writephy(tp,
2497 MII_TG3_FET_SHDW_AUXMODE4,
2498 phy);
2499 }
2500 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2501 }
2502 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002503 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002504 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2505 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002506
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002507 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2508 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2509 MII_TG3_AUXCTL_PCTL_VREG_11V;
2510 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002511 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002512
Michael Chan15c3b692006-03-22 01:06:52 -08002513 /* The PHY should not be powered down on some chips because
2514 * of bugs.
2515 */
2516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002519 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002520 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002521
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2523 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002524 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2525 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2526 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2527 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2528 }
2529
Michael Chan15c3b692006-03-22 01:06:52 -08002530 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2531}
2532
Matt Carlson3f007892008-11-03 16:51:36 -08002533/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002534static int tg3_nvram_lock(struct tg3 *tp)
2535{
Joe Perches63c3a662011-04-26 08:12:10 +00002536 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002537 int i;
2538
2539 if (tp->nvram_lock_cnt == 0) {
2540 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2541 for (i = 0; i < 8000; i++) {
2542 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2543 break;
2544 udelay(20);
2545 }
2546 if (i == 8000) {
2547 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2548 return -ENODEV;
2549 }
2550 }
2551 tp->nvram_lock_cnt++;
2552 }
2553 return 0;
2554}
2555
2556/* tp->lock is held. */
2557static void tg3_nvram_unlock(struct tg3 *tp)
2558{
Joe Perches63c3a662011-04-26 08:12:10 +00002559 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002560 if (tp->nvram_lock_cnt > 0)
2561 tp->nvram_lock_cnt--;
2562 if (tp->nvram_lock_cnt == 0)
2563 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2564 }
2565}
2566
2567/* tp->lock is held. */
2568static void tg3_enable_nvram_access(struct tg3 *tp)
2569{
Joe Perches63c3a662011-04-26 08:12:10 +00002570 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002571 u32 nvaccess = tr32(NVRAM_ACCESS);
2572
2573 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2574 }
2575}
2576
2577/* tp->lock is held. */
2578static void tg3_disable_nvram_access(struct tg3 *tp)
2579{
Joe Perches63c3a662011-04-26 08:12:10 +00002580 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002581 u32 nvaccess = tr32(NVRAM_ACCESS);
2582
2583 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2584 }
2585}
2586
2587static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2588 u32 offset, u32 *val)
2589{
2590 u32 tmp;
2591 int i;
2592
2593 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2594 return -EINVAL;
2595
2596 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2597 EEPROM_ADDR_DEVID_MASK |
2598 EEPROM_ADDR_READ);
2599 tw32(GRC_EEPROM_ADDR,
2600 tmp |
2601 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2602 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2603 EEPROM_ADDR_ADDR_MASK) |
2604 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2605
2606 for (i = 0; i < 1000; i++) {
2607 tmp = tr32(GRC_EEPROM_ADDR);
2608
2609 if (tmp & EEPROM_ADDR_COMPLETE)
2610 break;
2611 msleep(1);
2612 }
2613 if (!(tmp & EEPROM_ADDR_COMPLETE))
2614 return -EBUSY;
2615
Matt Carlson62cedd12009-04-20 14:52:29 -07002616 tmp = tr32(GRC_EEPROM_DATA);
2617
2618 /*
2619 * The data will always be opposite the native endian
2620 * format. Perform a blind byteswap to compensate.
2621 */
2622 *val = swab32(tmp);
2623
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002624 return 0;
2625}
2626
2627#define NVRAM_CMD_TIMEOUT 10000
2628
2629static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2630{
2631 int i;
2632
2633 tw32(NVRAM_CMD, nvram_cmd);
2634 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2635 udelay(10);
2636 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2637 udelay(10);
2638 break;
2639 }
2640 }
2641
2642 if (i == NVRAM_CMD_TIMEOUT)
2643 return -EBUSY;
2644
2645 return 0;
2646}
2647
2648static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2649{
Joe Perches63c3a662011-04-26 08:12:10 +00002650 if (tg3_flag(tp, NVRAM) &&
2651 tg3_flag(tp, NVRAM_BUFFERED) &&
2652 tg3_flag(tp, FLASH) &&
2653 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002654 (tp->nvram_jedecnum == JEDEC_ATMEL))
2655
2656 addr = ((addr / tp->nvram_pagesize) <<
2657 ATMEL_AT45DB0X1B_PAGE_POS) +
2658 (addr % tp->nvram_pagesize);
2659
2660 return addr;
2661}
2662
2663static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2664{
Joe Perches63c3a662011-04-26 08:12:10 +00002665 if (tg3_flag(tp, NVRAM) &&
2666 tg3_flag(tp, NVRAM_BUFFERED) &&
2667 tg3_flag(tp, FLASH) &&
2668 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002669 (tp->nvram_jedecnum == JEDEC_ATMEL))
2670
2671 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2672 tp->nvram_pagesize) +
2673 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2674
2675 return addr;
2676}
2677
Matt Carlsone4f34112009-02-25 14:25:00 +00002678/* NOTE: Data read in from NVRAM is byteswapped according to
2679 * the byteswapping settings for all other register accesses.
2680 * tg3 devices are BE devices, so on a BE machine, the data
2681 * returned will be exactly as it is seen in NVRAM. On a LE
2682 * machine, the 32-bit value will be byteswapped.
2683 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002684static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2685{
2686 int ret;
2687
Joe Perches63c3a662011-04-26 08:12:10 +00002688 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002689 return tg3_nvram_read_using_eeprom(tp, offset, val);
2690
2691 offset = tg3_nvram_phys_addr(tp, offset);
2692
2693 if (offset > NVRAM_ADDR_MSK)
2694 return -EINVAL;
2695
2696 ret = tg3_nvram_lock(tp);
2697 if (ret)
2698 return ret;
2699
2700 tg3_enable_nvram_access(tp);
2701
2702 tw32(NVRAM_ADDR, offset);
2703 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2704 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2705
2706 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002707 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002708
2709 tg3_disable_nvram_access(tp);
2710
2711 tg3_nvram_unlock(tp);
2712
2713 return ret;
2714}
2715
Matt Carlsona9dc5292009-02-25 14:25:30 +00002716/* Ensures NVRAM data is in bytestream format. */
2717static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002718{
2719 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002720 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002721 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002722 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002723 return res;
2724}
2725
2726/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002727static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2728{
2729 u32 addr_high, addr_low;
2730 int i;
2731
2732 addr_high = ((tp->dev->dev_addr[0] << 8) |
2733 tp->dev->dev_addr[1]);
2734 addr_low = ((tp->dev->dev_addr[2] << 24) |
2735 (tp->dev->dev_addr[3] << 16) |
2736 (tp->dev->dev_addr[4] << 8) |
2737 (tp->dev->dev_addr[5] << 0));
2738 for (i = 0; i < 4; i++) {
2739 if (i == 1 && skip_mac_1)
2740 continue;
2741 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2742 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2743 }
2744
2745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2747 for (i = 0; i < 12; i++) {
2748 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2749 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2750 }
2751 }
2752
2753 addr_high = (tp->dev->dev_addr[0] +
2754 tp->dev->dev_addr[1] +
2755 tp->dev->dev_addr[2] +
2756 tp->dev->dev_addr[3] +
2757 tp->dev->dev_addr[4] +
2758 tp->dev->dev_addr[5]) &
2759 TX_BACKOFF_SEED_MASK;
2760 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2761}
2762
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002763static void tg3_enable_register_access(struct tg3 *tp)
2764{
2765 /*
2766 * Make sure register accesses (indirect or otherwise) will function
2767 * correctly.
2768 */
2769 pci_write_config_dword(tp->pdev,
2770 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2771}
2772
2773static int tg3_power_up(struct tg3 *tp)
2774{
Matt Carlsonbed98292011-07-13 09:27:29 +00002775 int err;
2776
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002777 tg3_enable_register_access(tp);
2778
Matt Carlsonbed98292011-07-13 09:27:29 +00002779 err = pci_set_power_state(tp->pdev, PCI_D0);
2780 if (!err) {
2781 /* Switch out of Vaux if it is a NIC */
2782 tg3_pwrsrc_switch_to_vmain(tp);
2783 } else {
2784 netdev_err(tp->dev, "Transition to D0 failed\n");
2785 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002786
Matt Carlsonbed98292011-07-13 09:27:29 +00002787 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002788}
2789
2790static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
2792 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002793 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002795 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002796
2797 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00002798 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002799 u16 lnkctl;
2800
2801 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002802 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002803 &lnkctl);
2804 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2805 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002806 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002807 lnkctl);
2808 }
2809
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2811 tw32(TG3PCI_MISC_HOST_CTRL,
2812 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2813
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002814 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00002815 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002816
Joe Perches63c3a662011-04-26 08:12:10 +00002817 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002818 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002819 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00002820 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002821 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002822 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002823
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002825
Matt Carlson80096062010-08-02 11:26:06 +00002826 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002827
2828 tp->link_config.orig_speed = phydev->speed;
2829 tp->link_config.orig_duplex = phydev->duplex;
2830 tp->link_config.orig_autoneg = phydev->autoneg;
2831 tp->link_config.orig_advertising = phydev->advertising;
2832
2833 advertising = ADVERTISED_TP |
2834 ADVERTISED_Pause |
2835 ADVERTISED_Autoneg |
2836 ADVERTISED_10baseT_Half;
2837
Joe Perches63c3a662011-04-26 08:12:10 +00002838 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2839 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002840 advertising |=
2841 ADVERTISED_100baseT_Half |
2842 ADVERTISED_100baseT_Full |
2843 ADVERTISED_10baseT_Full;
2844 else
2845 advertising |= ADVERTISED_10baseT_Full;
2846 }
2847
2848 phydev->advertising = advertising;
2849
2850 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002851
2852 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002853 if (phyid != PHY_ID_BCMAC131) {
2854 phyid &= PHY_BCM_OUI_MASK;
2855 if (phyid == PHY_BCM_OUI_1 ||
2856 phyid == PHY_BCM_OUI_2 ||
2857 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002858 do_low_power = true;
2859 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002860 }
Matt Carlsondd477002008-05-25 23:45:58 -07002861 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002862 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002863
Matt Carlson80096062010-08-02 11:26:06 +00002864 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2865 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07002866 tp->link_config.orig_speed = tp->link_config.speed;
2867 tp->link_config.orig_duplex = tp->link_config.duplex;
2868 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002871 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07002872 tp->link_config.speed = SPEED_10;
2873 tp->link_config.duplex = DUPLEX_HALF;
2874 tp->link_config.autoneg = AUTONEG_ENABLE;
2875 tg3_setup_phy(tp, 0);
2876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 }
2878
Michael Chanb5d37722006-09-27 16:06:21 -07002879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2880 u32 val;
2881
2882 val = tr32(GRC_VCPU_EXT_CTRL);
2883 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00002884 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002885 int i;
2886 u32 val;
2887
2888 for (i = 0; i < 200; i++) {
2889 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2890 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2891 break;
2892 msleep(1);
2893 }
2894 }
Joe Perches63c3a662011-04-26 08:12:10 +00002895 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07002896 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2897 WOL_DRV_STATE_SHUTDOWN |
2898 WOL_DRV_WOL |
2899 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002900
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002901 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 u32 mac_mode;
2903
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002904 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002905 if (do_low_power &&
2906 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2907 tg3_phy_auxctl_write(tp,
2908 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2909 MII_TG3_AUXCTL_PCTL_WOL_EN |
2910 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2911 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07002912 udelay(40);
2913 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002915 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07002916 mac_mode = MAC_MODE_PORT_MODE_GMII;
2917 else
2918 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002920 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2921 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2922 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00002923 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002924 SPEED_100 : SPEED_10;
2925 if (tg3_5700_link_polarity(tp, speed))
2926 mac_mode |= MAC_MODE_LINK_POLARITY;
2927 else
2928 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 } else {
2931 mac_mode = MAC_MODE_PORT_MODE_TBI;
2932 }
2933
Joe Perches63c3a662011-04-26 08:12:10 +00002934 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 tw32(MAC_LED_CTRL, tp->led_ctrl);
2936
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002937 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00002938 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2939 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002940 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941
Joe Perches63c3a662011-04-26 08:12:10 +00002942 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00002943 mac_mode |= MAC_MODE_APE_TX_EN |
2944 MAC_MODE_APE_RX_EN |
2945 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07002946
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 tw32_f(MAC_MODE, mac_mode);
2948 udelay(100);
2949
2950 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2951 udelay(10);
2952 }
2953
Joe Perches63c3a662011-04-26 08:12:10 +00002954 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2957 u32 base_val;
2958
2959 base_val = tp->pci_clock_ctrl;
2960 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2961 CLOCK_CTRL_TXCLK_DISABLE);
2962
Michael Chanb401e9e2005-12-19 16:27:04 -08002963 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2964 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00002965 } else if (tg3_flag(tp, 5780_CLASS) ||
2966 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00002967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002968 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00002969 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 u32 newbits1, newbits2;
2971
2972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2974 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2975 CLOCK_CTRL_TXCLK_DISABLE |
2976 CLOCK_CTRL_ALTCLK);
2977 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00002978 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 newbits1 = CLOCK_CTRL_625_CORE;
2980 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2981 } else {
2982 newbits1 = CLOCK_CTRL_ALTCLK;
2983 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2984 }
2985
Michael Chanb401e9e2005-12-19 16:27:04 -08002986 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2987 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988
Michael Chanb401e9e2005-12-19 16:27:04 -08002989 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2990 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991
Joe Perches63c3a662011-04-26 08:12:10 +00002992 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 u32 newbits3;
2994
2995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2997 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2998 CLOCK_CTRL_TXCLK_DISABLE |
2999 CLOCK_CTRL_44MHZ_CORE);
3000 } else {
3001 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3002 }
3003
Michael Chanb401e9e2005-12-19 16:27:04 -08003004 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3005 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 }
3007 }
3008
Joe Perches63c3a662011-04-26 08:12:10 +00003009 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003010 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003011
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003012 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
3014 /* Workaround for unstable PLL clock */
3015 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3016 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3017 u32 val = tr32(0x7d00);
3018
3019 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3020 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003021 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003022 int err;
3023
3024 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003026 if (!err)
3027 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 }
3030
Michael Chanbbadf502006-04-06 21:46:34 -07003031 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3032
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033 return 0;
3034}
3035
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003036static void tg3_power_down(struct tg3 *tp)
3037{
3038 tg3_power_down_prepare(tp);
3039
Joe Perches63c3a662011-04-26 08:12:10 +00003040 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003041 pci_set_power_state(tp->pdev, PCI_D3hot);
3042}
3043
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3045{
3046 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3047 case MII_TG3_AUX_STAT_10HALF:
3048 *speed = SPEED_10;
3049 *duplex = DUPLEX_HALF;
3050 break;
3051
3052 case MII_TG3_AUX_STAT_10FULL:
3053 *speed = SPEED_10;
3054 *duplex = DUPLEX_FULL;
3055 break;
3056
3057 case MII_TG3_AUX_STAT_100HALF:
3058 *speed = SPEED_100;
3059 *duplex = DUPLEX_HALF;
3060 break;
3061
3062 case MII_TG3_AUX_STAT_100FULL:
3063 *speed = SPEED_100;
3064 *duplex = DUPLEX_FULL;
3065 break;
3066
3067 case MII_TG3_AUX_STAT_1000HALF:
3068 *speed = SPEED_1000;
3069 *duplex = DUPLEX_HALF;
3070 break;
3071
3072 case MII_TG3_AUX_STAT_1000FULL:
3073 *speed = SPEED_1000;
3074 *duplex = DUPLEX_FULL;
3075 break;
3076
3077 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003078 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003079 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3080 SPEED_10;
3081 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3082 DUPLEX_HALF;
3083 break;
3084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 *speed = SPEED_INVALID;
3086 *duplex = DUPLEX_INVALID;
3087 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003088 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089}
3090
Matt Carlson42b64a42011-05-19 12:12:49 +00003091static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092{
Matt Carlson42b64a42011-05-19 12:12:49 +00003093 int err = 0;
3094 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095
Matt Carlson42b64a42011-05-19 12:12:49 +00003096 new_adv = ADVERTISE_CSMA;
3097 if (advertise & ADVERTISED_10baseT_Half)
3098 new_adv |= ADVERTISE_10HALF;
3099 if (advertise & ADVERTISED_10baseT_Full)
3100 new_adv |= ADVERTISE_10FULL;
3101 if (advertise & ADVERTISED_100baseT_Half)
3102 new_adv |= ADVERTISE_100HALF;
3103 if (advertise & ADVERTISED_100baseT_Full)
3104 new_adv |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105
Matt Carlson42b64a42011-05-19 12:12:49 +00003106 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
Matt Carlson42b64a42011-05-19 12:12:49 +00003108 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3109 if (err)
3110 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111
Matt Carlson42b64a42011-05-19 12:12:49 +00003112 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3113 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003114
Matt Carlson42b64a42011-05-19 12:12:49 +00003115 new_adv = 0;
3116 if (advertise & ADVERTISED_1000baseT_Half)
Matt Carlson221c5632011-06-13 13:39:01 +00003117 new_adv |= ADVERTISE_1000HALF;
Matt Carlson42b64a42011-05-19 12:12:49 +00003118 if (advertise & ADVERTISED_1000baseT_Full)
Matt Carlson221c5632011-06-13 13:39:01 +00003119 new_adv |= ADVERTISE_1000FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003120
Matt Carlson42b64a42011-05-19 12:12:49 +00003121 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3122 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
Matt Carlson221c5632011-06-13 13:39:01 +00003123 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Matt Carlson221c5632011-06-13 13:39:01 +00003125 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
Matt Carlson42b64a42011-05-19 12:12:49 +00003126 if (err)
3127 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003128
Matt Carlson42b64a42011-05-19 12:12:49 +00003129 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3130 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131
Matt Carlson42b64a42011-05-19 12:12:49 +00003132 tw32(TG3_CPMU_EEE_MODE,
3133 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003134
Matt Carlson42b64a42011-05-19 12:12:49 +00003135 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3136 if (!err) {
3137 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003138
Matt Carlsona6b68da2010-12-06 08:28:52 +00003139 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003140 /* Advertise 100-BaseTX EEE ability */
3141 if (advertise & ADVERTISED_100baseT_Full)
3142 val |= MDIO_AN_EEE_ADV_100TX;
3143 /* Advertise 1000-BaseT EEE ability */
3144 if (advertise & ADVERTISED_1000baseT_Full)
3145 val |= MDIO_AN_EEE_ADV_1000T;
3146 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003147 if (err)
3148 val = 0;
3149
3150 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3151 case ASIC_REV_5717:
3152 case ASIC_REV_57765:
3153 case ASIC_REV_5719:
3154 /* If we advertised any eee advertisements above... */
3155 if (val)
3156 val = MII_TG3_DSP_TAP26_ALNOKO |
3157 MII_TG3_DSP_TAP26_RMRXSTO |
3158 MII_TG3_DSP_TAP26_OPCSINPT;
3159 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3160 /* Fall through */
3161 case ASIC_REV_5720:
3162 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3163 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3164 MII_TG3_DSP_CH34TP2_HIBW01);
3165 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003166
Matt Carlson42b64a42011-05-19 12:12:49 +00003167 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3168 if (!err)
3169 err = err2;
3170 }
3171
3172done:
3173 return err;
3174}
3175
3176static void tg3_phy_copper_begin(struct tg3 *tp)
3177{
3178 u32 new_adv;
3179 int i;
3180
3181 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3182 new_adv = ADVERTISED_10baseT_Half |
3183 ADVERTISED_10baseT_Full;
3184 if (tg3_flag(tp, WOL_SPEED_100MB))
3185 new_adv |= ADVERTISED_100baseT_Half |
3186 ADVERTISED_100baseT_Full;
3187
3188 tg3_phy_autoneg_cfg(tp, new_adv,
3189 FLOW_CTRL_TX | FLOW_CTRL_RX);
3190 } else if (tp->link_config.speed == SPEED_INVALID) {
3191 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3192 tp->link_config.advertising &=
3193 ~(ADVERTISED_1000baseT_Half |
3194 ADVERTISED_1000baseT_Full);
3195
3196 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3197 tp->link_config.flowctrl);
3198 } else {
3199 /* Asking for a specific link mode. */
3200 if (tp->link_config.speed == SPEED_1000) {
3201 if (tp->link_config.duplex == DUPLEX_FULL)
3202 new_adv = ADVERTISED_1000baseT_Full;
3203 else
3204 new_adv = ADVERTISED_1000baseT_Half;
3205 } else if (tp->link_config.speed == SPEED_100) {
3206 if (tp->link_config.duplex == DUPLEX_FULL)
3207 new_adv = ADVERTISED_100baseT_Full;
3208 else
3209 new_adv = ADVERTISED_100baseT_Half;
3210 } else {
3211 if (tp->link_config.duplex == DUPLEX_FULL)
3212 new_adv = ADVERTISED_10baseT_Full;
3213 else
3214 new_adv = ADVERTISED_10baseT_Half;
3215 }
3216
3217 tg3_phy_autoneg_cfg(tp, new_adv,
3218 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003219 }
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3222 tp->link_config.speed != SPEED_INVALID) {
3223 u32 bmcr, orig_bmcr;
3224
3225 tp->link_config.active_speed = tp->link_config.speed;
3226 tp->link_config.active_duplex = tp->link_config.duplex;
3227
3228 bmcr = 0;
3229 switch (tp->link_config.speed) {
3230 default:
3231 case SPEED_10:
3232 break;
3233
3234 case SPEED_100:
3235 bmcr |= BMCR_SPEED100;
3236 break;
3237
3238 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003239 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 bmcr |= BMCR_FULLDPLX;
3245
3246 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3247 (bmcr != orig_bmcr)) {
3248 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3249 for (i = 0; i < 1500; i++) {
3250 u32 tmp;
3251
3252 udelay(10);
3253 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3254 tg3_readphy(tp, MII_BMSR, &tmp))
3255 continue;
3256 if (!(tmp & BMSR_LSTATUS)) {
3257 udelay(40);
3258 break;
3259 }
3260 }
3261 tg3_writephy(tp, MII_BMCR, bmcr);
3262 udelay(40);
3263 }
3264 } else {
3265 tg3_writephy(tp, MII_BMCR,
3266 BMCR_ANENABLE | BMCR_ANRESTART);
3267 }
3268}
3269
3270static int tg3_init_5401phy_dsp(struct tg3 *tp)
3271{
3272 int err;
3273
3274 /* Turn off tap power management. */
3275 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003276 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003278 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3279 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3280 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3281 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3282 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
3284 udelay(40);
3285
3286 return err;
3287}
3288
Michael Chan3600d912006-12-07 00:21:48 -08003289static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290{
Michael Chan3600d912006-12-07 00:21:48 -08003291 u32 adv_reg, all_mask = 0;
3292
3293 if (mask & ADVERTISED_10baseT_Half)
3294 all_mask |= ADVERTISE_10HALF;
3295 if (mask & ADVERTISED_10baseT_Full)
3296 all_mask |= ADVERTISE_10FULL;
3297 if (mask & ADVERTISED_100baseT_Half)
3298 all_mask |= ADVERTISE_100HALF;
3299 if (mask & ADVERTISED_100baseT_Full)
3300 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301
3302 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3303 return 0;
3304
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305 if ((adv_reg & all_mask) != all_mask)
3306 return 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003307 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 u32 tg3_ctrl;
3309
Michael Chan3600d912006-12-07 00:21:48 -08003310 all_mask = 0;
3311 if (mask & ADVERTISED_1000baseT_Half)
3312 all_mask |= ADVERTISE_1000HALF;
3313 if (mask & ADVERTISED_1000baseT_Full)
3314 all_mask |= ADVERTISE_1000FULL;
3315
Matt Carlson221c5632011-06-13 13:39:01 +00003316 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 return 0;
3318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319 if ((tg3_ctrl & all_mask) != all_mask)
3320 return 0;
3321 }
3322 return 1;
3323}
3324
Matt Carlsonef167e22007-12-20 20:10:01 -08003325static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3326{
3327 u32 curadv, reqadv;
3328
3329 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3330 return 1;
3331
3332 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3333 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3334
3335 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3336 if (curadv != reqadv)
3337 return 0;
3338
Joe Perches63c3a662011-04-26 08:12:10 +00003339 if (tg3_flag(tp, PAUSE_AUTONEG))
Matt Carlsonef167e22007-12-20 20:10:01 -08003340 tg3_readphy(tp, MII_LPA, rmtadv);
3341 } else {
3342 /* Reprogram the advertisement register, even if it
3343 * does not affect the current link. If the link
3344 * gets renegotiated in the future, we can save an
3345 * additional renegotiation cycle by advertising
3346 * it correctly in the first place.
3347 */
3348 if (curadv != reqadv) {
3349 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3350 ADVERTISE_PAUSE_ASYM);
3351 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3352 }
3353 }
3354
3355 return 1;
3356}
3357
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3359{
3360 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003361 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003362 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 u16 current_speed;
3364 u8 current_duplex;
3365 int i, err;
3366
3367 tw32(MAC_EVENT, 0);
3368
3369 tw32_f(MAC_STATUS,
3370 (MAC_STATUS_SYNC_CHANGED |
3371 MAC_STATUS_CFG_CHANGED |
3372 MAC_STATUS_MI_COMPLETION |
3373 MAC_STATUS_LNKSTATE_CHANGED));
3374 udelay(40);
3375
Matt Carlson8ef21422008-05-02 16:47:53 -07003376 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3377 tw32_f(MAC_MI_MODE,
3378 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3379 udelay(80);
3380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003382 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383
3384 /* Some third-party PHYs need to be reset on link going
3385 * down.
3386 */
3387 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3390 netif_carrier_ok(tp->dev)) {
3391 tg3_readphy(tp, MII_BMSR, &bmsr);
3392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3393 !(bmsr & BMSR_LSTATUS))
3394 force_reset = 1;
3395 }
3396 if (force_reset)
3397 tg3_phy_reset(tp);
3398
Matt Carlson79eb6902010-02-17 15:17:03 +00003399 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 tg3_readphy(tp, MII_BMSR, &bmsr);
3401 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003402 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403 bmsr = 0;
3404
3405 if (!(bmsr & BMSR_LSTATUS)) {
3406 err = tg3_init_5401phy_dsp(tp);
3407 if (err)
3408 return err;
3409
3410 tg3_readphy(tp, MII_BMSR, &bmsr);
3411 for (i = 0; i < 1000; i++) {
3412 udelay(10);
3413 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3414 (bmsr & BMSR_LSTATUS)) {
3415 udelay(40);
3416 break;
3417 }
3418 }
3419
Matt Carlson79eb6902010-02-17 15:17:03 +00003420 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3421 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 !(bmsr & BMSR_LSTATUS) &&
3423 tp->link_config.active_speed == SPEED_1000) {
3424 err = tg3_phy_reset(tp);
3425 if (!err)
3426 err = tg3_init_5401phy_dsp(tp);
3427 if (err)
3428 return err;
3429 }
3430 }
3431 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3432 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3433 /* 5701 {A0,B0} CRC bug workaround */
3434 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003435 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3436 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3437 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 }
3439
3440 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003441 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3442 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003444 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003446 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3453 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3454 else
3455 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3456 }
3457
3458 current_link_up = 0;
3459 current_speed = SPEED_INVALID;
3460 current_duplex = DUPLEX_INVALID;
3461
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003462 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003463 err = tg3_phy_auxctl_read(tp,
3464 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3465 &val);
3466 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003467 tg3_phy_auxctl_write(tp,
3468 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3469 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 goto relink;
3471 }
3472 }
3473
3474 bmsr = 0;
3475 for (i = 0; i < 100; i++) {
3476 tg3_readphy(tp, MII_BMSR, &bmsr);
3477 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3478 (bmsr & BMSR_LSTATUS))
3479 break;
3480 udelay(40);
3481 }
3482
3483 if (bmsr & BMSR_LSTATUS) {
3484 u32 aux_stat, bmcr;
3485
3486 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3487 for (i = 0; i < 2000; i++) {
3488 udelay(10);
3489 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3490 aux_stat)
3491 break;
3492 }
3493
3494 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3495 &current_speed,
3496 &current_duplex);
3497
3498 bmcr = 0;
3499 for (i = 0; i < 200; i++) {
3500 tg3_readphy(tp, MII_BMCR, &bmcr);
3501 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3502 continue;
3503 if (bmcr && bmcr != 0x7fff)
3504 break;
3505 udelay(10);
3506 }
3507
Matt Carlsonef167e22007-12-20 20:10:01 -08003508 lcl_adv = 0;
3509 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510
Matt Carlsonef167e22007-12-20 20:10:01 -08003511 tp->link_config.active_speed = current_speed;
3512 tp->link_config.active_duplex = current_duplex;
3513
3514 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3515 if ((bmcr & BMCR_ANENABLE) &&
3516 tg3_copper_is_advertising_all(tp,
3517 tp->link_config.advertising)) {
3518 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3519 &rmt_adv))
3520 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 }
3522 } else {
3523 if (!(bmcr & BMCR_ANENABLE) &&
3524 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003525 tp->link_config.duplex == current_duplex &&
3526 tp->link_config.flowctrl ==
3527 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 }
3530 }
3531
Matt Carlsonef167e22007-12-20 20:10:01 -08003532 if (current_link_up == 1 &&
3533 tp->link_config.active_duplex == DUPLEX_FULL)
3534 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535 }
3536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537relink:
Matt Carlson80096062010-08-02 11:26:06 +00003538 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 tg3_phy_copper_begin(tp);
3540
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003541 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00003542 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3543 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544 current_link_up = 1;
3545 }
3546
3547 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3548 if (current_link_up == 1) {
3549 if (tp->link_config.active_speed == SPEED_100 ||
3550 tp->link_config.active_speed == SPEED_10)
3551 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3552 else
3553 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003554 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003555 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3556 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3558
3559 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3560 if (tp->link_config.active_duplex == DUPLEX_HALF)
3561 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3562
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003564 if (current_link_up == 1 &&
3565 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003567 else
3568 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569 }
3570
3571 /* ??? Without this setting Netgear GA302T PHY does not
3572 * ??? send/receive packets...
3573 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003574 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3576 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3577 tw32_f(MAC_MI_MODE, tp->mi_mode);
3578 udelay(80);
3579 }
3580
3581 tw32_f(MAC_MODE, tp->mac_mode);
3582 udelay(40);
3583
Matt Carlson52b02d02010-10-14 10:37:41 +00003584 tg3_phy_eee_adjust(tp, current_link_up);
3585
Joe Perches63c3a662011-04-26 08:12:10 +00003586 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 /* Polled via timer. */
3588 tw32_f(MAC_EVENT, 0);
3589 } else {
3590 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3591 }
3592 udelay(40);
3593
3594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3595 current_link_up == 1 &&
3596 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00003597 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598 udelay(120);
3599 tw32_f(MAC_STATUS,
3600 (MAC_STATUS_SYNC_CHANGED |
3601 MAC_STATUS_CFG_CHANGED));
3602 udelay(40);
3603 tg3_write_mem(tp,
3604 NIC_SRAM_FIRMWARE_MBOX,
3605 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3606 }
3607
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003608 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00003609 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003610 u16 oldlnkctl, newlnkctl;
3611
3612 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003613 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003614 &oldlnkctl);
3615 if (tp->link_config.active_speed == SPEED_100 ||
3616 tp->link_config.active_speed == SPEED_10)
3617 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3618 else
3619 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3620 if (newlnkctl != oldlnkctl)
3621 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003622 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003623 newlnkctl);
3624 }
3625
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626 if (current_link_up != netif_carrier_ok(tp->dev)) {
3627 if (current_link_up)
3628 netif_carrier_on(tp->dev);
3629 else
3630 netif_carrier_off(tp->dev);
3631 tg3_link_report(tp);
3632 }
3633
3634 return 0;
3635}
3636
3637struct tg3_fiber_aneginfo {
3638 int state;
3639#define ANEG_STATE_UNKNOWN 0
3640#define ANEG_STATE_AN_ENABLE 1
3641#define ANEG_STATE_RESTART_INIT 2
3642#define ANEG_STATE_RESTART 3
3643#define ANEG_STATE_DISABLE_LINK_OK 4
3644#define ANEG_STATE_ABILITY_DETECT_INIT 5
3645#define ANEG_STATE_ABILITY_DETECT 6
3646#define ANEG_STATE_ACK_DETECT_INIT 7
3647#define ANEG_STATE_ACK_DETECT 8
3648#define ANEG_STATE_COMPLETE_ACK_INIT 9
3649#define ANEG_STATE_COMPLETE_ACK 10
3650#define ANEG_STATE_IDLE_DETECT_INIT 11
3651#define ANEG_STATE_IDLE_DETECT 12
3652#define ANEG_STATE_LINK_OK 13
3653#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3654#define ANEG_STATE_NEXT_PAGE_WAIT 15
3655
3656 u32 flags;
3657#define MR_AN_ENABLE 0x00000001
3658#define MR_RESTART_AN 0x00000002
3659#define MR_AN_COMPLETE 0x00000004
3660#define MR_PAGE_RX 0x00000008
3661#define MR_NP_LOADED 0x00000010
3662#define MR_TOGGLE_TX 0x00000020
3663#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3664#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3665#define MR_LP_ADV_SYM_PAUSE 0x00000100
3666#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3667#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3668#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3669#define MR_LP_ADV_NEXT_PAGE 0x00001000
3670#define MR_TOGGLE_RX 0x00002000
3671#define MR_NP_RX 0x00004000
3672
3673#define MR_LINK_OK 0x80000000
3674
3675 unsigned long link_time, cur_time;
3676
3677 u32 ability_match_cfg;
3678 int ability_match_count;
3679
3680 char ability_match, idle_match, ack_match;
3681
3682 u32 txconfig, rxconfig;
3683#define ANEG_CFG_NP 0x00000080
3684#define ANEG_CFG_ACK 0x00000040
3685#define ANEG_CFG_RF2 0x00000020
3686#define ANEG_CFG_RF1 0x00000010
3687#define ANEG_CFG_PS2 0x00000001
3688#define ANEG_CFG_PS1 0x00008000
3689#define ANEG_CFG_HD 0x00004000
3690#define ANEG_CFG_FD 0x00002000
3691#define ANEG_CFG_INVAL 0x00001f06
3692
3693};
3694#define ANEG_OK 0
3695#define ANEG_DONE 1
3696#define ANEG_TIMER_ENAB 2
3697#define ANEG_FAILED -1
3698
3699#define ANEG_STATE_SETTLE_TIME 10000
3700
3701static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3702 struct tg3_fiber_aneginfo *ap)
3703{
Matt Carlson5be73b42007-12-20 20:09:29 -08003704 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 unsigned long delta;
3706 u32 rx_cfg_reg;
3707 int ret;
3708
3709 if (ap->state == ANEG_STATE_UNKNOWN) {
3710 ap->rxconfig = 0;
3711 ap->link_time = 0;
3712 ap->cur_time = 0;
3713 ap->ability_match_cfg = 0;
3714 ap->ability_match_count = 0;
3715 ap->ability_match = 0;
3716 ap->idle_match = 0;
3717 ap->ack_match = 0;
3718 }
3719 ap->cur_time++;
3720
3721 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3722 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3723
3724 if (rx_cfg_reg != ap->ability_match_cfg) {
3725 ap->ability_match_cfg = rx_cfg_reg;
3726 ap->ability_match = 0;
3727 ap->ability_match_count = 0;
3728 } else {
3729 if (++ap->ability_match_count > 1) {
3730 ap->ability_match = 1;
3731 ap->ability_match_cfg = rx_cfg_reg;
3732 }
3733 }
3734 if (rx_cfg_reg & ANEG_CFG_ACK)
3735 ap->ack_match = 1;
3736 else
3737 ap->ack_match = 0;
3738
3739 ap->idle_match = 0;
3740 } else {
3741 ap->idle_match = 1;
3742 ap->ability_match_cfg = 0;
3743 ap->ability_match_count = 0;
3744 ap->ability_match = 0;
3745 ap->ack_match = 0;
3746
3747 rx_cfg_reg = 0;
3748 }
3749
3750 ap->rxconfig = rx_cfg_reg;
3751 ret = ANEG_OK;
3752
Matt Carlson33f401a2010-04-05 10:19:27 +00003753 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 case ANEG_STATE_UNKNOWN:
3755 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3756 ap->state = ANEG_STATE_AN_ENABLE;
3757
3758 /* fallthru */
3759 case ANEG_STATE_AN_ENABLE:
3760 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3761 if (ap->flags & MR_AN_ENABLE) {
3762 ap->link_time = 0;
3763 ap->cur_time = 0;
3764 ap->ability_match_cfg = 0;
3765 ap->ability_match_count = 0;
3766 ap->ability_match = 0;
3767 ap->idle_match = 0;
3768 ap->ack_match = 0;
3769
3770 ap->state = ANEG_STATE_RESTART_INIT;
3771 } else {
3772 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3773 }
3774 break;
3775
3776 case ANEG_STATE_RESTART_INIT:
3777 ap->link_time = ap->cur_time;
3778 ap->flags &= ~(MR_NP_LOADED);
3779 ap->txconfig = 0;
3780 tw32(MAC_TX_AUTO_NEG, 0);
3781 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3782 tw32_f(MAC_MODE, tp->mac_mode);
3783 udelay(40);
3784
3785 ret = ANEG_TIMER_ENAB;
3786 ap->state = ANEG_STATE_RESTART;
3787
3788 /* fallthru */
3789 case ANEG_STATE_RESTART:
3790 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00003791 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00003793 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795 break;
3796
3797 case ANEG_STATE_DISABLE_LINK_OK:
3798 ret = ANEG_DONE;
3799 break;
3800
3801 case ANEG_STATE_ABILITY_DETECT_INIT:
3802 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003803 ap->txconfig = ANEG_CFG_FD;
3804 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3805 if (flowctrl & ADVERTISE_1000XPAUSE)
3806 ap->txconfig |= ANEG_CFG_PS1;
3807 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3808 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3810 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3811 tw32_f(MAC_MODE, tp->mac_mode);
3812 udelay(40);
3813
3814 ap->state = ANEG_STATE_ABILITY_DETECT;
3815 break;
3816
3817 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00003818 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820 break;
3821
3822 case ANEG_STATE_ACK_DETECT_INIT:
3823 ap->txconfig |= ANEG_CFG_ACK;
3824 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3825 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3826 tw32_f(MAC_MODE, tp->mac_mode);
3827 udelay(40);
3828
3829 ap->state = ANEG_STATE_ACK_DETECT;
3830
3831 /* fallthru */
3832 case ANEG_STATE_ACK_DETECT:
3833 if (ap->ack_match != 0) {
3834 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3835 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3836 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3837 } else {
3838 ap->state = ANEG_STATE_AN_ENABLE;
3839 }
3840 } else if (ap->ability_match != 0 &&
3841 ap->rxconfig == 0) {
3842 ap->state = ANEG_STATE_AN_ENABLE;
3843 }
3844 break;
3845
3846 case ANEG_STATE_COMPLETE_ACK_INIT:
3847 if (ap->rxconfig & ANEG_CFG_INVAL) {
3848 ret = ANEG_FAILED;
3849 break;
3850 }
3851 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3852 MR_LP_ADV_HALF_DUPLEX |
3853 MR_LP_ADV_SYM_PAUSE |
3854 MR_LP_ADV_ASYM_PAUSE |
3855 MR_LP_ADV_REMOTE_FAULT1 |
3856 MR_LP_ADV_REMOTE_FAULT2 |
3857 MR_LP_ADV_NEXT_PAGE |
3858 MR_TOGGLE_RX |
3859 MR_NP_RX);
3860 if (ap->rxconfig & ANEG_CFG_FD)
3861 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3862 if (ap->rxconfig & ANEG_CFG_HD)
3863 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3864 if (ap->rxconfig & ANEG_CFG_PS1)
3865 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3866 if (ap->rxconfig & ANEG_CFG_PS2)
3867 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3868 if (ap->rxconfig & ANEG_CFG_RF1)
3869 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3870 if (ap->rxconfig & ANEG_CFG_RF2)
3871 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3872 if (ap->rxconfig & ANEG_CFG_NP)
3873 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3874
3875 ap->link_time = ap->cur_time;
3876
3877 ap->flags ^= (MR_TOGGLE_TX);
3878 if (ap->rxconfig & 0x0008)
3879 ap->flags |= MR_TOGGLE_RX;
3880 if (ap->rxconfig & ANEG_CFG_NP)
3881 ap->flags |= MR_NP_RX;
3882 ap->flags |= MR_PAGE_RX;
3883
3884 ap->state = ANEG_STATE_COMPLETE_ACK;
3885 ret = ANEG_TIMER_ENAB;
3886 break;
3887
3888 case ANEG_STATE_COMPLETE_ACK:
3889 if (ap->ability_match != 0 &&
3890 ap->rxconfig == 0) {
3891 ap->state = ANEG_STATE_AN_ENABLE;
3892 break;
3893 }
3894 delta = ap->cur_time - ap->link_time;
3895 if (delta > ANEG_STATE_SETTLE_TIME) {
3896 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3897 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3898 } else {
3899 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3900 !(ap->flags & MR_NP_RX)) {
3901 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3902 } else {
3903 ret = ANEG_FAILED;
3904 }
3905 }
3906 }
3907 break;
3908
3909 case ANEG_STATE_IDLE_DETECT_INIT:
3910 ap->link_time = ap->cur_time;
3911 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3912 tw32_f(MAC_MODE, tp->mac_mode);
3913 udelay(40);
3914
3915 ap->state = ANEG_STATE_IDLE_DETECT;
3916 ret = ANEG_TIMER_ENAB;
3917 break;
3918
3919 case ANEG_STATE_IDLE_DETECT:
3920 if (ap->ability_match != 0 &&
3921 ap->rxconfig == 0) {
3922 ap->state = ANEG_STATE_AN_ENABLE;
3923 break;
3924 }
3925 delta = ap->cur_time - ap->link_time;
3926 if (delta > ANEG_STATE_SETTLE_TIME) {
3927 /* XXX another gem from the Broadcom driver :( */
3928 ap->state = ANEG_STATE_LINK_OK;
3929 }
3930 break;
3931
3932 case ANEG_STATE_LINK_OK:
3933 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3934 ret = ANEG_DONE;
3935 break;
3936
3937 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3938 /* ??? unimplemented */
3939 break;
3940
3941 case ANEG_STATE_NEXT_PAGE_WAIT:
3942 /* ??? unimplemented */
3943 break;
3944
3945 default:
3946 ret = ANEG_FAILED;
3947 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003948 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
3950 return ret;
3951}
3952
Matt Carlson5be73b42007-12-20 20:09:29 -08003953static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954{
3955 int res = 0;
3956 struct tg3_fiber_aneginfo aninfo;
3957 int status = ANEG_FAILED;
3958 unsigned int tick;
3959 u32 tmp;
3960
3961 tw32_f(MAC_TX_AUTO_NEG, 0);
3962
3963 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3964 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3965 udelay(40);
3966
3967 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3968 udelay(40);
3969
3970 memset(&aninfo, 0, sizeof(aninfo));
3971 aninfo.flags |= MR_AN_ENABLE;
3972 aninfo.state = ANEG_STATE_UNKNOWN;
3973 aninfo.cur_time = 0;
3974 tick = 0;
3975 while (++tick < 195000) {
3976 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3977 if (status == ANEG_DONE || status == ANEG_FAILED)
3978 break;
3979
3980 udelay(1);
3981 }
3982
3983 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3984 tw32_f(MAC_MODE, tp->mac_mode);
3985 udelay(40);
3986
Matt Carlson5be73b42007-12-20 20:09:29 -08003987 *txflags = aninfo.txconfig;
3988 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989
3990 if (status == ANEG_DONE &&
3991 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3992 MR_LP_ADV_FULL_DUPLEX)))
3993 res = 1;
3994
3995 return res;
3996}
3997
3998static void tg3_init_bcm8002(struct tg3 *tp)
3999{
4000 u32 mac_status = tr32(MAC_STATUS);
4001 int i;
4002
4003 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004004 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 !(mac_status & MAC_STATUS_PCS_SYNCED))
4006 return;
4007
4008 /* Set PLL lock range. */
4009 tg3_writephy(tp, 0x16, 0x8007);
4010
4011 /* SW reset */
4012 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4013
4014 /* Wait for reset to complete. */
4015 /* XXX schedule_timeout() ... */
4016 for (i = 0; i < 500; i++)
4017 udelay(10);
4018
4019 /* Config mode; select PMA/Ch 1 regs. */
4020 tg3_writephy(tp, 0x10, 0x8411);
4021
4022 /* Enable auto-lock and comdet, select txclk for tx. */
4023 tg3_writephy(tp, 0x11, 0x0a10);
4024
4025 tg3_writephy(tp, 0x18, 0x00a0);
4026 tg3_writephy(tp, 0x16, 0x41ff);
4027
4028 /* Assert and deassert POR. */
4029 tg3_writephy(tp, 0x13, 0x0400);
4030 udelay(40);
4031 tg3_writephy(tp, 0x13, 0x0000);
4032
4033 tg3_writephy(tp, 0x11, 0x0a50);
4034 udelay(40);
4035 tg3_writephy(tp, 0x11, 0x0a10);
4036
4037 /* Wait for signal to stabilize */
4038 /* XXX schedule_timeout() ... */
4039 for (i = 0; i < 15000; i++)
4040 udelay(10);
4041
4042 /* Deselect the channel register so we can read the PHYID
4043 * later.
4044 */
4045 tg3_writephy(tp, 0x10, 0x8011);
4046}
4047
4048static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4049{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004050 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051 u32 sg_dig_ctrl, sg_dig_status;
4052 u32 serdes_cfg, expected_sg_dig_ctrl;
4053 int workaround, port_a;
4054 int current_link_up;
4055
4056 serdes_cfg = 0;
4057 expected_sg_dig_ctrl = 0;
4058 workaround = 0;
4059 port_a = 1;
4060 current_link_up = 0;
4061
4062 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4063 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4064 workaround = 1;
4065 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4066 port_a = 0;
4067
4068 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4069 /* preserve bits 20-23 for voltage regulator */
4070 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4071 }
4072
4073 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4074
4075 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004076 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 if (workaround) {
4078 u32 val = serdes_cfg;
4079
4080 if (port_a)
4081 val |= 0xc010000;
4082 else
4083 val |= 0x4010000;
4084 tw32_f(MAC_SERDES_CFG, val);
4085 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004086
4087 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 }
4089 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4090 tg3_setup_flow_control(tp, 0, 0);
4091 current_link_up = 1;
4092 }
4093 goto out;
4094 }
4095
4096 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004097 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098
Matt Carlson82cd3d12007-12-20 20:09:00 -08004099 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4100 if (flowctrl & ADVERTISE_1000XPAUSE)
4101 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4102 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4103 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004104
4105 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004106 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004107 tp->serdes_counter &&
4108 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4109 MAC_STATUS_RCVD_CFG)) ==
4110 MAC_STATUS_PCS_SYNCED)) {
4111 tp->serdes_counter--;
4112 current_link_up = 1;
4113 goto out;
4114 }
4115restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116 if (workaround)
4117 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004118 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 udelay(5);
4120 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4121
Michael Chan3d3ebe72006-09-27 15:59:15 -07004122 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004123 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4125 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004126 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 mac_status = tr32(MAC_STATUS);
4128
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004129 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004131 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132
Matt Carlson82cd3d12007-12-20 20:09:00 -08004133 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4134 local_adv |= ADVERTISE_1000XPAUSE;
4135 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4136 local_adv |= ADVERTISE_1000XPSE_ASYM;
4137
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004138 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004139 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004140 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004141 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142
4143 tg3_setup_flow_control(tp, local_adv, remote_adv);
4144 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004145 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004146 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004147 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004148 if (tp->serdes_counter)
4149 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 else {
4151 if (workaround) {
4152 u32 val = serdes_cfg;
4153
4154 if (port_a)
4155 val |= 0xc010000;
4156 else
4157 val |= 0x4010000;
4158
4159 tw32_f(MAC_SERDES_CFG, val);
4160 }
4161
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004162 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004163 udelay(40);
4164
4165 /* Link parallel detection - link is up */
4166 /* only if we have PCS_SYNC and not */
4167 /* receiving config code words */
4168 mac_status = tr32(MAC_STATUS);
4169 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4170 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4171 tg3_setup_flow_control(tp, 0, 0);
4172 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004173 tp->phy_flags |=
4174 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004175 tp->serdes_counter =
4176 SERDES_PARALLEL_DET_TIMEOUT;
4177 } else
4178 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179 }
4180 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004181 } else {
4182 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184 }
4185
4186out:
4187 return current_link_up;
4188}
4189
4190static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4191{
4192 int current_link_up = 0;
4193
Michael Chan5cf64b8a2007-05-05 12:11:21 -07004194 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196
4197 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004198 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004200
Matt Carlson5be73b42007-12-20 20:09:29 -08004201 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4202 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203
Matt Carlson5be73b42007-12-20 20:09:29 -08004204 if (txflags & ANEG_CFG_PS1)
4205 local_adv |= ADVERTISE_1000XPAUSE;
4206 if (txflags & ANEG_CFG_PS2)
4207 local_adv |= ADVERTISE_1000XPSE_ASYM;
4208
4209 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4210 remote_adv |= LPA_1000XPAUSE;
4211 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4212 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213
4214 tg3_setup_flow_control(tp, local_adv, remote_adv);
4215
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216 current_link_up = 1;
4217 }
4218 for (i = 0; i < 30; i++) {
4219 udelay(20);
4220 tw32_f(MAC_STATUS,
4221 (MAC_STATUS_SYNC_CHANGED |
4222 MAC_STATUS_CFG_CHANGED));
4223 udelay(40);
4224 if ((tr32(MAC_STATUS) &
4225 (MAC_STATUS_SYNC_CHANGED |
4226 MAC_STATUS_CFG_CHANGED)) == 0)
4227 break;
4228 }
4229
4230 mac_status = tr32(MAC_STATUS);
4231 if (current_link_up == 0 &&
4232 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4233 !(mac_status & MAC_STATUS_RCVD_CFG))
4234 current_link_up = 1;
4235 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004236 tg3_setup_flow_control(tp, 0, 0);
4237
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238 /* Forcing 1000FD link up. */
4239 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004240
4241 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4242 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004243
4244 tw32_f(MAC_MODE, tp->mac_mode);
4245 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 }
4247
4248out:
4249 return current_link_up;
4250}
4251
4252static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4253{
4254 u32 orig_pause_cfg;
4255 u16 orig_active_speed;
4256 u8 orig_active_duplex;
4257 u32 mac_status;
4258 int current_link_up;
4259 int i;
4260
Matt Carlson8d018622007-12-20 20:05:44 -08004261 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 orig_active_speed = tp->link_config.active_speed;
4263 orig_active_duplex = tp->link_config.active_duplex;
4264
Joe Perches63c3a662011-04-26 08:12:10 +00004265 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004267 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268 mac_status = tr32(MAC_STATUS);
4269 mac_status &= (MAC_STATUS_PCS_SYNCED |
4270 MAC_STATUS_SIGNAL_DET |
4271 MAC_STATUS_CFG_CHANGED |
4272 MAC_STATUS_RCVD_CFG);
4273 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4274 MAC_STATUS_SIGNAL_DET)) {
4275 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4276 MAC_STATUS_CFG_CHANGED));
4277 return 0;
4278 }
4279 }
4280
4281 tw32_f(MAC_TX_AUTO_NEG, 0);
4282
4283 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
Matt Carlson79eb6902010-02-17 15:17:03 +00004288 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289 tg3_init_bcm8002(tp);
4290
4291 /* Enable link change event even when serdes polling. */
4292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4293 udelay(40);
4294
4295 current_link_up = 0;
4296 mac_status = tr32(MAC_STATUS);
4297
Joe Perches63c3a662011-04-26 08:12:10 +00004298 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004299 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4300 else
4301 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4302
Matt Carlson898a56f2009-08-28 14:02:40 +00004303 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004305 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306
4307 for (i = 0; i < 100; i++) {
4308 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(5);
4311 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004312 MAC_STATUS_CFG_CHANGED |
4313 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 break;
4315 }
4316
4317 mac_status = tr32(MAC_STATUS);
4318 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4319 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004320 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4321 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 tw32_f(MAC_MODE, (tp->mac_mode |
4323 MAC_MODE_SEND_CONFIGS));
4324 udelay(1);
4325 tw32_f(MAC_MODE, tp->mac_mode);
4326 }
4327 }
4328
4329 if (current_link_up == 1) {
4330 tp->link_config.active_speed = SPEED_1000;
4331 tp->link_config.active_duplex = DUPLEX_FULL;
4332 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4333 LED_CTRL_LNKLED_OVERRIDE |
4334 LED_CTRL_1000MBPS_ON));
4335 } else {
4336 tp->link_config.active_speed = SPEED_INVALID;
4337 tp->link_config.active_duplex = DUPLEX_INVALID;
4338 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4339 LED_CTRL_LNKLED_OVERRIDE |
4340 LED_CTRL_TRAFFIC_OVERRIDE));
4341 }
4342
4343 if (current_link_up != netif_carrier_ok(tp->dev)) {
4344 if (current_link_up)
4345 netif_carrier_on(tp->dev);
4346 else
4347 netif_carrier_off(tp->dev);
4348 tg3_link_report(tp);
4349 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004350 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 if (orig_pause_cfg != now_pause_cfg ||
4352 orig_active_speed != tp->link_config.active_speed ||
4353 orig_active_duplex != tp->link_config.active_duplex)
4354 tg3_link_report(tp);
4355 }
4356
4357 return 0;
4358}
4359
Michael Chan747e8f82005-07-25 12:33:22 -07004360static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4361{
4362 int current_link_up, err = 0;
4363 u32 bmsr, bmcr;
4364 u16 current_speed;
4365 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004366 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004367
4368 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4369 tw32_f(MAC_MODE, tp->mac_mode);
4370 udelay(40);
4371
4372 tw32(MAC_EVENT, 0);
4373
4374 tw32_f(MAC_STATUS,
4375 (MAC_STATUS_SYNC_CHANGED |
4376 MAC_STATUS_CFG_CHANGED |
4377 MAC_STATUS_MI_COMPLETION |
4378 MAC_STATUS_LNKSTATE_CHANGED));
4379 udelay(40);
4380
4381 if (force_reset)
4382 tg3_phy_reset(tp);
4383
4384 current_link_up = 0;
4385 current_speed = SPEED_INVALID;
4386 current_duplex = DUPLEX_INVALID;
4387
4388 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4389 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4391 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4392 bmsr |= BMSR_LSTATUS;
4393 else
4394 bmsr &= ~BMSR_LSTATUS;
4395 }
Michael Chan747e8f82005-07-25 12:33:22 -07004396
4397 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4398
4399 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004401 /* do nothing, just check for link up at the end */
4402 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4403 u32 adv, new_adv;
4404
4405 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4406 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4407 ADVERTISE_1000XPAUSE |
4408 ADVERTISE_1000XPSE_ASYM |
4409 ADVERTISE_SLCT);
4410
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004411 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004412
4413 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4414 new_adv |= ADVERTISE_1000XHALF;
4415 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4416 new_adv |= ADVERTISE_1000XFULL;
4417
4418 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4419 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4420 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4421 tg3_writephy(tp, MII_BMCR, bmcr);
4422
4423 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004424 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004425 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004426
4427 return err;
4428 }
4429 } else {
4430 u32 new_bmcr;
4431
4432 bmcr &= ~BMCR_SPEED1000;
4433 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4434
4435 if (tp->link_config.duplex == DUPLEX_FULL)
4436 new_bmcr |= BMCR_FULLDPLX;
4437
4438 if (new_bmcr != bmcr) {
4439 /* BMCR_SPEED1000 is a reserved bit that needs
4440 * to be set on write.
4441 */
4442 new_bmcr |= BMCR_SPEED1000;
4443
4444 /* Force a linkdown */
4445 if (netif_carrier_ok(tp->dev)) {
4446 u32 adv;
4447
4448 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4449 adv &= ~(ADVERTISE_1000XFULL |
4450 ADVERTISE_1000XHALF |
4451 ADVERTISE_SLCT);
4452 tg3_writephy(tp, MII_ADVERTISE, adv);
4453 tg3_writephy(tp, MII_BMCR, bmcr |
4454 BMCR_ANRESTART |
4455 BMCR_ANENABLE);
4456 udelay(10);
4457 netif_carrier_off(tp->dev);
4458 }
4459 tg3_writephy(tp, MII_BMCR, new_bmcr);
4460 bmcr = new_bmcr;
4461 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4462 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004463 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4464 ASIC_REV_5714) {
4465 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4466 bmsr |= BMSR_LSTATUS;
4467 else
4468 bmsr &= ~BMSR_LSTATUS;
4469 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004471 }
4472 }
4473
4474 if (bmsr & BMSR_LSTATUS) {
4475 current_speed = SPEED_1000;
4476 current_link_up = 1;
4477 if (bmcr & BMCR_FULLDPLX)
4478 current_duplex = DUPLEX_FULL;
4479 else
4480 current_duplex = DUPLEX_HALF;
4481
Matt Carlsonef167e22007-12-20 20:10:01 -08004482 local_adv = 0;
4483 remote_adv = 0;
4484
Michael Chan747e8f82005-07-25 12:33:22 -07004485 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004486 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004487
4488 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4489 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4490 common = local_adv & remote_adv;
4491 if (common & (ADVERTISE_1000XHALF |
4492 ADVERTISE_1000XFULL)) {
4493 if (common & ADVERTISE_1000XFULL)
4494 current_duplex = DUPLEX_FULL;
4495 else
4496 current_duplex = DUPLEX_HALF;
Joe Perches63c3a662011-04-26 08:12:10 +00004497 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004498 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004499 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004500 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004501 }
Michael Chan747e8f82005-07-25 12:33:22 -07004502 }
4503 }
4504
Matt Carlsonef167e22007-12-20 20:10:01 -08004505 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4506 tg3_setup_flow_control(tp, local_adv, remote_adv);
4507
Michael Chan747e8f82005-07-25 12:33:22 -07004508 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4509 if (tp->link_config.active_duplex == DUPLEX_HALF)
4510 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4511
4512 tw32_f(MAC_MODE, tp->mac_mode);
4513 udelay(40);
4514
4515 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4516
4517 tp->link_config.active_speed = current_speed;
4518 tp->link_config.active_duplex = current_duplex;
4519
4520 if (current_link_up != netif_carrier_ok(tp->dev)) {
4521 if (current_link_up)
4522 netif_carrier_on(tp->dev);
4523 else {
4524 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004525 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004526 }
4527 tg3_link_report(tp);
4528 }
4529 return err;
4530}
4531
4532static void tg3_serdes_parallel_detect(struct tg3 *tp)
4533{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004534 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004535 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004536 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004537 return;
4538 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004539
Michael Chan747e8f82005-07-25 12:33:22 -07004540 if (!netif_carrier_ok(tp->dev) &&
4541 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4542 u32 bmcr;
4543
4544 tg3_readphy(tp, MII_BMCR, &bmcr);
4545 if (bmcr & BMCR_ANENABLE) {
4546 u32 phy1, phy2;
4547
4548 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004549 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4550 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07004551
4552 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004553 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4554 MII_TG3_DSP_EXP1_INT_STAT);
4555 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4556 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004557
4558 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4559 /* We have signal detect and not receiving
4560 * config code words, link is up by parallel
4561 * detection.
4562 */
4563
4564 bmcr &= ~BMCR_ANENABLE;
4565 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4566 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004567 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004568 }
4569 }
Matt Carlson859a588792010-04-05 10:19:28 +00004570 } else if (netif_carrier_ok(tp->dev) &&
4571 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004572 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004573 u32 phy2;
4574
4575 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4577 MII_TG3_DSP_EXP1_INT_STAT);
4578 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004579 if (phy2 & 0x20) {
4580 u32 bmcr;
4581
4582 /* Config code words received, turn on autoneg. */
4583 tg3_readphy(tp, MII_BMCR, &bmcr);
4584 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4585
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004587
4588 }
4589 }
4590}
4591
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4593{
Matt Carlsonf2096f92011-04-05 14:22:48 +00004594 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004595 int err;
4596
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004597 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004599 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004600 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00004601 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004603
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004604 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004605 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004606
4607 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4608 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4609 scale = 65;
4610 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4611 scale = 6;
4612 else
4613 scale = 12;
4614
4615 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4616 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4617 tw32(GRC_MISC_CFG, val);
4618 }
4619
Matt Carlsonf2096f92011-04-05 14:22:48 +00004620 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4621 (6 << TX_LENGTHS_IPG_SHIFT);
4622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4623 val |= tr32(MAC_TX_LENGTHS) &
4624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4625 TX_LENGTHS_CNT_DWN_VAL_MSK);
4626
Linus Torvalds1da177e2005-04-16 15:20:36 -07004627 if (tp->link_config.active_speed == SPEED_1000 &&
4628 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00004629 tw32(MAC_TX_LENGTHS, val |
4630 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00004632 tw32(MAC_TX_LENGTHS, val |
4633 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004634
Joe Perches63c3a662011-04-26 08:12:10 +00004635 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636 if (netif_carrier_ok(tp->dev)) {
4637 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004638 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004639 } else {
4640 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4641 }
4642 }
4643
Joe Perches63c3a662011-04-26 08:12:10 +00004644 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004645 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07004646 if (!netif_carrier_ok(tp->dev))
4647 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4648 tp->pwrmgmt_thresh;
4649 else
4650 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4651 tw32(PCIE_PWR_MGMT_THRESH, val);
4652 }
4653
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654 return err;
4655}
4656
Matt Carlson66cfd1b2010-09-30 10:34:30 +00004657static inline int tg3_irq_sync(struct tg3 *tp)
4658{
4659 return tp->irq_sync;
4660}
4661
Matt Carlson97bd8e42011-04-13 11:05:04 +00004662static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4663{
4664 int i;
4665
4666 dst = (u32 *)((u8 *)dst + off);
4667 for (i = 0; i < len; i += sizeof(u32))
4668 *dst++ = tr32(off + i);
4669}
4670
4671static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4672{
4673 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4674 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4675 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4676 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4677 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4678 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4679 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4680 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4681 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4682 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4683 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4684 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4685 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4686 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4687 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4688 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4689 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4690 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4691 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4692
Joe Perches63c3a662011-04-26 08:12:10 +00004693 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004694 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4695
4696 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4697 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4698 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4699 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4700 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4701 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4702 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4703 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4704
Joe Perches63c3a662011-04-26 08:12:10 +00004705 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004706 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4707 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4708 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4709 }
4710
4711 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4712 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4713 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4714 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4715 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4716
Joe Perches63c3a662011-04-26 08:12:10 +00004717 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004718 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4719}
4720
4721static void tg3_dump_state(struct tg3 *tp)
4722{
4723 int i;
4724 u32 *regs;
4725
4726 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4727 if (!regs) {
4728 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4729 return;
4730 }
4731
Joe Perches63c3a662011-04-26 08:12:10 +00004732 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004733 /* Read up to but not including private PCI registers */
4734 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4735 regs[i / sizeof(u32)] = tr32(i);
4736 } else
4737 tg3_dump_legacy_regs(tp, regs);
4738
4739 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4740 if (!regs[i + 0] && !regs[i + 1] &&
4741 !regs[i + 2] && !regs[i + 3])
4742 continue;
4743
4744 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4745 i * 4,
4746 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4747 }
4748
4749 kfree(regs);
4750
4751 for (i = 0; i < tp->irq_cnt; i++) {
4752 struct tg3_napi *tnapi = &tp->napi[i];
4753
4754 /* SW status block */
4755 netdev_err(tp->dev,
4756 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4757 i,
4758 tnapi->hw_status->status,
4759 tnapi->hw_status->status_tag,
4760 tnapi->hw_status->rx_jumbo_consumer,
4761 tnapi->hw_status->rx_consumer,
4762 tnapi->hw_status->rx_mini_consumer,
4763 tnapi->hw_status->idx[0].rx_producer,
4764 tnapi->hw_status->idx[0].tx_consumer);
4765
4766 netdev_err(tp->dev,
4767 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4768 i,
4769 tnapi->last_tag, tnapi->last_irq_tag,
4770 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4771 tnapi->rx_rcb_ptr,
4772 tnapi->prodring.rx_std_prod_idx,
4773 tnapi->prodring.rx_std_cons_idx,
4774 tnapi->prodring.rx_jmb_prod_idx,
4775 tnapi->prodring.rx_jmb_cons_idx);
4776 }
4777}
4778
Michael Chandf3e6542006-05-26 17:48:07 -07004779/* This is called whenever we suspect that the system chipset is re-
4780 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4781 * is bogus tx completions. We try to recover by setting the
4782 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4783 * in the workqueue.
4784 */
4785static void tg3_tx_recover(struct tg3 *tp)
4786{
Joe Perches63c3a662011-04-26 08:12:10 +00004787 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07004788 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4789
Matt Carlson5129c3a2010-04-05 10:19:23 +00004790 netdev_warn(tp->dev,
4791 "The system may be re-ordering memory-mapped I/O "
4792 "cycles to the network device, attempting to recover. "
4793 "Please report the problem to the driver maintainer "
4794 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004795
4796 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00004797 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07004798 spin_unlock(&tp->lock);
4799}
4800
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004801static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004802{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004803 /* Tell compiler to fetch tx indices from memory. */
4804 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004805 return tnapi->tx_pending -
4806 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004807}
4808
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809/* Tigon3 never reports partial packet sends. So we do not
4810 * need special logic to handle SKBs that have not had all
4811 * of their frags sent yet, like SunGEM does.
4812 */
Matt Carlson17375d22009-08-28 14:02:18 +00004813static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004814{
Matt Carlson17375d22009-08-28 14:02:18 +00004815 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004816 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004817 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004818 struct netdev_queue *txq;
4819 int index = tnapi - tp->napi;
4820
Joe Perches63c3a662011-04-26 08:12:10 +00004821 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004822 index--;
4823
4824 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825
4826 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00004827 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004828 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004829 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004830
Michael Chandf3e6542006-05-26 17:48:07 -07004831 if (unlikely(skb == NULL)) {
4832 tg3_tx_recover(tp);
4833 return;
4834 }
4835
Alexander Duyckf4188d82009-12-02 16:48:38 +00004836 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004837 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004838 skb_headlen(skb),
4839 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004840
4841 ri->skb = NULL;
4842
Matt Carlsone01ee142011-07-27 14:20:50 +00004843 while (ri->fragmented) {
4844 ri->fragmented = false;
4845 sw_idx = NEXT_TX(sw_idx);
4846 ri = &tnapi->tx_buffers[sw_idx];
4847 }
4848
Linus Torvalds1da177e2005-04-16 15:20:36 -07004849 sw_idx = NEXT_TX(sw_idx);
4850
4851 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004852 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004853 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4854 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004855
4856 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004857 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004858 skb_shinfo(skb)->frags[i].size,
4859 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00004860
4861 while (ri->fragmented) {
4862 ri->fragmented = false;
4863 sw_idx = NEXT_TX(sw_idx);
4864 ri = &tnapi->tx_buffers[sw_idx];
4865 }
4866
Linus Torvalds1da177e2005-04-16 15:20:36 -07004867 sw_idx = NEXT_TX(sw_idx);
4868 }
4869
David S. Millerf47c11e2005-06-24 20:18:35 -07004870 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004871
4872 if (unlikely(tx_bug)) {
4873 tg3_tx_recover(tp);
4874 return;
4875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004876 }
4877
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004878 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004879
Michael Chan1b2a7202006-08-07 21:46:02 -07004880 /* Need to make the tx_cons update visible to tg3_start_xmit()
4881 * before checking for netif_queue_stopped(). Without the
4882 * memory barrier, there is a small possibility that tg3_start_xmit()
4883 * will miss it and cause the queue to be stopped forever.
4884 */
4885 smp_mb();
4886
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004887 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004888 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004889 __netif_tx_lock(txq, smp_processor_id());
4890 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004891 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004892 netif_tx_wake_queue(txq);
4893 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004894 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004895}
4896
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004897static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4898{
4899 if (!ri->skb)
4900 return;
4901
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004902 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004903 map_sz, PCI_DMA_FROMDEVICE);
4904 dev_kfree_skb_any(ri->skb);
4905 ri->skb = NULL;
4906}
4907
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908/* Returns size of skb allocated or < 0 on error.
4909 *
4910 * We only need to fill in the address because the other members
4911 * of the RX descriptor are invariant, see tg3_init_rings.
4912 *
4913 * Note the purposeful assymetry of cpu vs. chip accesses. For
4914 * posting buffers we only dirty the first cache line of the RX
4915 * descriptor (containing the address). Whereas for the RX status
4916 * buffers the cpu only reads the last cacheline of the RX descriptor
4917 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4918 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004919static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004920 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004921{
4922 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00004923 struct ring_info *map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004924 struct sk_buff *skb;
4925 dma_addr_t mapping;
4926 int skb_size, dest_idx;
4927
Linus Torvalds1da177e2005-04-16 15:20:36 -07004928 switch (opaque_key) {
4929 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004930 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00004931 desc = &tpr->rx_std[dest_idx];
4932 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004933 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004934 break;
4935
4936 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004937 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004938 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004939 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004940 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004941 break;
4942
4943 default:
4944 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004945 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004946
4947 /* Do not overwrite any of the map or rp information
4948 * until we are sure we can commit to a new buffer.
4949 *
4950 * Callers depend upon this behavior and assume that
4951 * we leave everything unchanged if we fail.
4952 */
Matt Carlson287be122009-08-28 13:58:46 +00004953 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004954 if (skb == NULL)
4955 return -ENOMEM;
4956
Linus Torvalds1da177e2005-04-16 15:20:36 -07004957 skb_reserve(skb, tp->rx_offset);
4958
Matt Carlson287be122009-08-28 13:58:46 +00004959 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004960 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004961 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4962 dev_kfree_skb(skb);
4963 return -EIO;
4964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004965
4966 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004967 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004968
Linus Torvalds1da177e2005-04-16 15:20:36 -07004969 desc->addr_hi = ((u64)mapping >> 32);
4970 desc->addr_lo = ((u64)mapping & 0xffffffff);
4971
4972 return skb_size;
4973}
4974
4975/* We only need to move over in the address because the other
4976 * members of the RX descriptor are invariant. See notes above
4977 * tg3_alloc_rx_skb for full details.
4978 */
Matt Carlsona3896162009-11-13 13:03:44 +00004979static void tg3_recycle_rx(struct tg3_napi *tnapi,
4980 struct tg3_rx_prodring_set *dpr,
4981 u32 opaque_key, int src_idx,
4982 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004983{
Matt Carlson17375d22009-08-28 14:02:18 +00004984 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004985 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4986 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004987 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004988 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004989
4990 switch (opaque_key) {
4991 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004992 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004993 dest_desc = &dpr->rx_std[dest_idx];
4994 dest_map = &dpr->rx_std_buffers[dest_idx];
4995 src_desc = &spr->rx_std[src_idx];
4996 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004997 break;
4998
4999 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005000 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005001 dest_desc = &dpr->rx_jmb[dest_idx].std;
5002 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5003 src_desc = &spr->rx_jmb[src_idx].std;
5004 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005005 break;
5006
5007 default:
5008 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005009 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005010
5011 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005012 dma_unmap_addr_set(dest_map, mapping,
5013 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005014 dest_desc->addr_hi = src_desc->addr_hi;
5015 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005016
5017 /* Ensure that the update to the skb happens after the physical
5018 * addresses have been transferred to the new BD location.
5019 */
5020 smp_wmb();
5021
Linus Torvalds1da177e2005-04-16 15:20:36 -07005022 src_map->skb = NULL;
5023}
5024
Linus Torvalds1da177e2005-04-16 15:20:36 -07005025/* The RX ring scheme is composed of multiple rings which post fresh
5026 * buffers to the chip, and one special ring the chip uses to report
5027 * status back to the host.
5028 *
5029 * The special ring reports the status of received packets to the
5030 * host. The chip does not write into the original descriptor the
5031 * RX buffer was obtained from. The chip simply takes the original
5032 * descriptor as provided by the host, updates the status and length
5033 * field, then writes this into the next status ring entry.
5034 *
5035 * Each ring the host uses to post buffers to the chip is described
5036 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5037 * it is first placed into the on-chip ram. When the packet's length
5038 * is known, it walks down the TG3_BDINFO entries to select the ring.
5039 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5040 * which is within the range of the new packet's length is chosen.
5041 *
5042 * The "separate ring for rx status" scheme may sound queer, but it makes
5043 * sense from a cache coherency perspective. If only the host writes
5044 * to the buffer post rings, and only the chip writes to the rx status
5045 * rings, then cache lines never move beyond shared-modified state.
5046 * If both the host and chip were to write into the same ring, cache line
5047 * eviction could occur since both entities want it in an exclusive state.
5048 */
Matt Carlson17375d22009-08-28 14:02:18 +00005049static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005050{
Matt Carlson17375d22009-08-28 14:02:18 +00005051 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005052 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005053 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005054 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005055 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005056 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005057 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005058
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005059 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005060 /*
5061 * We need to order the read of hw_idx and the read of
5062 * the opaque cookie.
5063 */
5064 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005065 work_mask = 0;
5066 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005067 std_prod_idx = tpr->rx_std_prod_idx;
5068 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005069 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005070 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005071 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 unsigned int len;
5073 struct sk_buff *skb;
5074 dma_addr_t dma_addr;
5075 u32 opaque_key, desc_idx, *post_ptr;
5076
5077 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5078 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5079 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005080 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005081 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005082 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005083 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005084 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005085 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005086 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005087 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005088 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005089 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005090 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005091 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005092
5093 work_mask |= opaque_key;
5094
5095 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5096 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5097 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005098 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005099 desc_idx, *post_ptr);
5100 drop_it_no_recycle:
5101 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005102 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005103 goto next_pkt;
5104 }
5105
Matt Carlsonad829262008-11-21 17:16:16 -08005106 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5107 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005108
Matt Carlsond2757fc2010-04-12 06:58:27 +00005109 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005110 int skb_size;
5111
Matt Carlson86b21e52009-11-13 13:03:45 +00005112 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005113 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114 if (skb_size < 0)
5115 goto drop_it;
5116
Matt Carlson287be122009-08-28 13:58:46 +00005117 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005118 PCI_DMA_FROMDEVICE);
5119
Matt Carlson61e800c2010-02-17 15:16:54 +00005120 /* Ensure that the update to the skb happens
5121 * after the usage of the old DMA mapping.
5122 */
5123 smp_wmb();
5124
5125 ri->skb = NULL;
5126
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 skb_put(skb, len);
5128 } else {
5129 struct sk_buff *copy_skb;
5130
Matt Carlsona3896162009-11-13 13:03:44 +00005131 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005132 desc_idx, *post_ptr);
5133
Matt Carlsonbf933c82011-01-25 15:58:49 +00005134 copy_skb = netdev_alloc_skb(tp->dev, len +
Matt Carlson9dc7a112010-04-12 06:58:28 +00005135 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005136 if (copy_skb == NULL)
5137 goto drop_it_no_recycle;
5138
Matt Carlsonbf933c82011-01-25 15:58:49 +00005139 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005140 skb_put(copy_skb, len);
5141 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03005142 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005143 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5144
5145 /* We'll reuse the original ring buffer. */
5146 skb = copy_skb;
5147 }
5148
Michał Mirosławdc668912011-04-07 03:35:07 +00005149 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005150 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5151 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5152 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5153 skb->ip_summed = CHECKSUM_UNNECESSARY;
5154 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005155 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005156
5157 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005158
5159 if (len > (tp->dev->mtu + ETH_HLEN) &&
5160 skb->protocol != htons(ETH_P_8021Q)) {
5161 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005162 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005163 }
5164
Matt Carlson9dc7a112010-04-12 06:58:28 +00005165 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005166 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5167 __vlan_hwaccel_put_tag(skb,
5168 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005169
Matt Carlsonbf933c82011-01-25 15:58:49 +00005170 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005171
Linus Torvalds1da177e2005-04-16 15:20:36 -07005172 received++;
5173 budget--;
5174
5175next_pkt:
5176 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005177
5178 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005179 tpr->rx_std_prod_idx = std_prod_idx &
5180 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005181 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5182 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005183 work_mask &= ~RXD_OPAQUE_RING_STD;
5184 rx_std_posted = 0;
5185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005186next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005187 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005188 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005189
5190 /* Refresh hw_idx to see if there is new work */
5191 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005192 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005193 rmb();
5194 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005195 }
5196
5197 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005198 tnapi->rx_rcb_ptr = sw_idx;
5199 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005200
5201 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005202 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005203 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005204 tpr->rx_std_prod_idx = std_prod_idx &
5205 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005206 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5207 tpr->rx_std_prod_idx);
5208 }
5209 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005210 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5211 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005212 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5213 tpr->rx_jmb_prod_idx);
5214 }
5215 mmiowb();
5216 } else if (work_mask) {
5217 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5218 * updated before the producer indices can be updated.
5219 */
5220 smp_wmb();
5221
Matt Carlson2c49a442010-09-30 10:34:35 +00005222 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5223 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005224
Matt Carlsone4af1af2010-02-12 14:47:05 +00005225 if (tnapi != &tp->napi[1])
5226 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005228
5229 return received;
5230}
5231
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005232static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005233{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005234 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005235 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005236 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5237
Linus Torvalds1da177e2005-04-16 15:20:36 -07005238 if (sblk->status & SD_STATUS_LINK_CHG) {
5239 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005240 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005241 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005242 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005243 tw32_f(MAC_STATUS,
5244 (MAC_STATUS_SYNC_CHANGED |
5245 MAC_STATUS_CFG_CHANGED |
5246 MAC_STATUS_MI_COMPLETION |
5247 MAC_STATUS_LNKSTATE_CHANGED));
5248 udelay(40);
5249 } else
5250 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005251 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005252 }
5253 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005254}
5255
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005256static int tg3_rx_prodring_xfer(struct tg3 *tp,
5257 struct tg3_rx_prodring_set *dpr,
5258 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005259{
5260 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005261 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005262
5263 while (1) {
5264 src_prod_idx = spr->rx_std_prod_idx;
5265
5266 /* Make sure updates to the rx_std_buffers[] entries and the
5267 * standard producer index are seen in the correct order.
5268 */
5269 smp_rmb();
5270
5271 if (spr->rx_std_cons_idx == src_prod_idx)
5272 break;
5273
5274 if (spr->rx_std_cons_idx < src_prod_idx)
5275 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5276 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005277 cpycnt = tp->rx_std_ring_mask + 1 -
5278 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005279
Matt Carlson2c49a442010-09-30 10:34:35 +00005280 cpycnt = min(cpycnt,
5281 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005282
5283 si = spr->rx_std_cons_idx;
5284 di = dpr->rx_std_prod_idx;
5285
Matt Carlsone92967b2010-02-12 14:47:06 +00005286 for (i = di; i < di + cpycnt; i++) {
5287 if (dpr->rx_std_buffers[i].skb) {
5288 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005289 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005290 break;
5291 }
5292 }
5293
5294 if (!cpycnt)
5295 break;
5296
5297 /* Ensure that updates to the rx_std_buffers ring and the
5298 * shadowed hardware producer ring from tg3_recycle_skb() are
5299 * ordered correctly WRT the skb check above.
5300 */
5301 smp_rmb();
5302
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005303 memcpy(&dpr->rx_std_buffers[di],
5304 &spr->rx_std_buffers[si],
5305 cpycnt * sizeof(struct ring_info));
5306
5307 for (i = 0; i < cpycnt; i++, di++, si++) {
5308 struct tg3_rx_buffer_desc *sbd, *dbd;
5309 sbd = &spr->rx_std[si];
5310 dbd = &dpr->rx_std[di];
5311 dbd->addr_hi = sbd->addr_hi;
5312 dbd->addr_lo = sbd->addr_lo;
5313 }
5314
Matt Carlson2c49a442010-09-30 10:34:35 +00005315 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5316 tp->rx_std_ring_mask;
5317 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5318 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005319 }
5320
5321 while (1) {
5322 src_prod_idx = spr->rx_jmb_prod_idx;
5323
5324 /* Make sure updates to the rx_jmb_buffers[] entries and
5325 * the jumbo producer index are seen in the correct order.
5326 */
5327 smp_rmb();
5328
5329 if (spr->rx_jmb_cons_idx == src_prod_idx)
5330 break;
5331
5332 if (spr->rx_jmb_cons_idx < src_prod_idx)
5333 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5334 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005335 cpycnt = tp->rx_jmb_ring_mask + 1 -
5336 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005337
5338 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005339 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005340
5341 si = spr->rx_jmb_cons_idx;
5342 di = dpr->rx_jmb_prod_idx;
5343
Matt Carlsone92967b2010-02-12 14:47:06 +00005344 for (i = di; i < di + cpycnt; i++) {
5345 if (dpr->rx_jmb_buffers[i].skb) {
5346 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005347 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005348 break;
5349 }
5350 }
5351
5352 if (!cpycnt)
5353 break;
5354
5355 /* Ensure that updates to the rx_jmb_buffers ring and the
5356 * shadowed hardware producer ring from tg3_recycle_skb() are
5357 * ordered correctly WRT the skb check above.
5358 */
5359 smp_rmb();
5360
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005361 memcpy(&dpr->rx_jmb_buffers[di],
5362 &spr->rx_jmb_buffers[si],
5363 cpycnt * sizeof(struct ring_info));
5364
5365 for (i = 0; i < cpycnt; i++, di++, si++) {
5366 struct tg3_rx_buffer_desc *sbd, *dbd;
5367 sbd = &spr->rx_jmb[si].std;
5368 dbd = &dpr->rx_jmb[di].std;
5369 dbd->addr_hi = sbd->addr_hi;
5370 dbd->addr_lo = sbd->addr_lo;
5371 }
5372
Matt Carlson2c49a442010-09-30 10:34:35 +00005373 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5374 tp->rx_jmb_ring_mask;
5375 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5376 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005377 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005378
5379 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005380}
5381
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005382static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5383{
5384 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005385
5386 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005387 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005388 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005389 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005390 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005391 }
5392
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393 /* run RX thread, within the bounds set by NAPI.
5394 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005395 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005397 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005398 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005399
Joe Perches63c3a662011-04-26 08:12:10 +00005400 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005401 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005402 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005403 u32 std_prod_idx = dpr->rx_std_prod_idx;
5404 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005405
Matt Carlsone4af1af2010-02-12 14:47:05 +00005406 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005407 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005408 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005409
5410 wmb();
5411
Matt Carlsone4af1af2010-02-12 14:47:05 +00005412 if (std_prod_idx != dpr->rx_std_prod_idx)
5413 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5414 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005415
Matt Carlsone4af1af2010-02-12 14:47:05 +00005416 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5417 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5418 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005419
5420 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005421
5422 if (err)
5423 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005424 }
5425
David S. Miller6f535762007-10-11 18:08:29 -07005426 return work_done;
5427}
David S. Millerf7383c22005-05-18 22:50:53 -07005428
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005429static int tg3_poll_msix(struct napi_struct *napi, int budget)
5430{
5431 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5432 struct tg3 *tp = tnapi->tp;
5433 int work_done = 0;
5434 struct tg3_hw_status *sblk = tnapi->hw_status;
5435
5436 while (1) {
5437 work_done = tg3_poll_work(tnapi, work_done, budget);
5438
Joe Perches63c3a662011-04-26 08:12:10 +00005439 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005440 goto tx_recovery;
5441
5442 if (unlikely(work_done >= budget))
5443 break;
5444
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005445 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005446 * to tell the hw how much work has been processed,
5447 * so we must read it before checking for more work.
5448 */
5449 tnapi->last_tag = sblk->status_tag;
5450 tnapi->last_irq_tag = tnapi->last_tag;
5451 rmb();
5452
5453 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005454 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5455 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005456 napi_complete(napi);
5457 /* Reenable interrupts. */
5458 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5459 mmiowb();
5460 break;
5461 }
5462 }
5463
5464 return work_done;
5465
5466tx_recovery:
5467 /* work_done is guaranteed to be less than budget. */
5468 napi_complete(napi);
5469 schedule_work(&tp->reset_task);
5470 return work_done;
5471}
5472
Matt Carlsone64de4e2011-04-13 11:05:05 +00005473static void tg3_process_error(struct tg3 *tp)
5474{
5475 u32 val;
5476 bool real_error = false;
5477
Joe Perches63c3a662011-04-26 08:12:10 +00005478 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005479 return;
5480
5481 /* Check Flow Attention register */
5482 val = tr32(HOSTCC_FLOW_ATTN);
5483 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5484 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5485 real_error = true;
5486 }
5487
5488 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5489 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5490 real_error = true;
5491 }
5492
5493 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5494 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5495 real_error = true;
5496 }
5497
5498 if (!real_error)
5499 return;
5500
5501 tg3_dump_state(tp);
5502
Joe Perches63c3a662011-04-26 08:12:10 +00005503 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsone64de4e2011-04-13 11:05:05 +00005504 schedule_work(&tp->reset_task);
5505}
5506
David S. Miller6f535762007-10-11 18:08:29 -07005507static int tg3_poll(struct napi_struct *napi, int budget)
5508{
Matt Carlson8ef04422009-08-28 14:01:37 +00005509 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5510 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005511 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005512 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005513
5514 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00005515 if (sblk->status & SD_STATUS_ERROR)
5516 tg3_process_error(tp);
5517
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005518 tg3_poll_link(tp);
5519
Matt Carlson17375d22009-08-28 14:02:18 +00005520 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005521
Joe Perches63c3a662011-04-26 08:12:10 +00005522 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07005523 goto tx_recovery;
5524
5525 if (unlikely(work_done >= budget))
5526 break;
5527
Joe Perches63c3a662011-04-26 08:12:10 +00005528 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00005529 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005530 * to tell the hw how much work has been processed,
5531 * so we must read it before checking for more work.
5532 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005533 tnapi->last_tag = sblk->status_tag;
5534 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005535 rmb();
5536 } else
5537 sblk->status &= ~SD_STATUS_UPDATED;
5538
Matt Carlson17375d22009-08-28 14:02:18 +00005539 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005540 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005541 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005542 break;
5543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544 }
5545
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005546 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005547
5548tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005549 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005550 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005551 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005552 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005553}
5554
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005555static void tg3_napi_disable(struct tg3 *tp)
5556{
5557 int i;
5558
5559 for (i = tp->irq_cnt - 1; i >= 0; i--)
5560 napi_disable(&tp->napi[i].napi);
5561}
5562
5563static void tg3_napi_enable(struct tg3 *tp)
5564{
5565 int i;
5566
5567 for (i = 0; i < tp->irq_cnt; i++)
5568 napi_enable(&tp->napi[i].napi);
5569}
5570
5571static void tg3_napi_init(struct tg3 *tp)
5572{
5573 int i;
5574
5575 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5576 for (i = 1; i < tp->irq_cnt; i++)
5577 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5578}
5579
5580static void tg3_napi_fini(struct tg3 *tp)
5581{
5582 int i;
5583
5584 for (i = 0; i < tp->irq_cnt; i++)
5585 netif_napi_del(&tp->napi[i].napi);
5586}
5587
5588static inline void tg3_netif_stop(struct tg3 *tp)
5589{
5590 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5591 tg3_napi_disable(tp);
5592 netif_tx_disable(tp->dev);
5593}
5594
5595static inline void tg3_netif_start(struct tg3 *tp)
5596{
5597 /* NOTE: unconditional netif_tx_wake_all_queues is only
5598 * appropriate so long as all callers are assured to
5599 * have free tx slots (such as after tg3_init_hw)
5600 */
5601 netif_tx_wake_all_queues(tp->dev);
5602
5603 tg3_napi_enable(tp);
5604 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5605 tg3_enable_ints(tp);
5606}
5607
David S. Millerf47c11e2005-06-24 20:18:35 -07005608static void tg3_irq_quiesce(struct tg3 *tp)
5609{
Matt Carlson4f125f42009-09-01 12:55:02 +00005610 int i;
5611
David S. Millerf47c11e2005-06-24 20:18:35 -07005612 BUG_ON(tp->irq_sync);
5613
5614 tp->irq_sync = 1;
5615 smp_mb();
5616
Matt Carlson4f125f42009-09-01 12:55:02 +00005617 for (i = 0; i < tp->irq_cnt; i++)
5618 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005619}
5620
David S. Millerf47c11e2005-06-24 20:18:35 -07005621/* Fully shutdown all tg3 driver activity elsewhere in the system.
5622 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5623 * with as well. Most of the time, this is not necessary except when
5624 * shutting down the device.
5625 */
5626static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5627{
Michael Chan46966542007-07-11 19:47:19 -07005628 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005629 if (irq_sync)
5630 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005631}
5632
5633static inline void tg3_full_unlock(struct tg3 *tp)
5634{
David S. Millerf47c11e2005-06-24 20:18:35 -07005635 spin_unlock_bh(&tp->lock);
5636}
5637
Michael Chanfcfa0a32006-03-20 22:28:41 -08005638/* One-shot MSI handler - Chip automatically disables interrupt
5639 * after sending MSI so driver doesn't have to do it.
5640 */
David Howells7d12e782006-10-05 14:55:46 +01005641static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005642{
Matt Carlson09943a12009-08-28 14:01:57 +00005643 struct tg3_napi *tnapi = dev_id;
5644 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005645
Matt Carlson898a56f2009-08-28 14:02:40 +00005646 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005647 if (tnapi->rx_rcb)
5648 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005649
5650 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005651 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005652
5653 return IRQ_HANDLED;
5654}
5655
Michael Chan88b06bc22005-04-21 17:13:25 -07005656/* MSI ISR - No need to check for interrupt sharing and no need to
5657 * flush status block and interrupt mailbox. PCI ordering rules
5658 * guarantee that MSI will arrive after the status block.
5659 */
David Howells7d12e782006-10-05 14:55:46 +01005660static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07005661{
Matt Carlson09943a12009-08-28 14:01:57 +00005662 struct tg3_napi *tnapi = dev_id;
5663 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07005664
Matt Carlson898a56f2009-08-28 14:02:40 +00005665 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005666 if (tnapi->rx_rcb)
5667 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07005668 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005669 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07005670 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005671 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07005672 * NIC to stop sending us irqs, engaging "in-intr-handler"
5673 * event coalescing.
5674 */
5675 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005676 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005677 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005678
Michael Chan88b06bc22005-04-21 17:13:25 -07005679 return IRQ_RETVAL(1);
5680}
5681
David Howells7d12e782006-10-05 14:55:46 +01005682static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005683{
Matt Carlson09943a12009-08-28 14:01:57 +00005684 struct tg3_napi *tnapi = dev_id;
5685 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005686 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687 unsigned int handled = 1;
5688
Linus Torvalds1da177e2005-04-16 15:20:36 -07005689 /* In INTx mode, it is possible for the interrupt to arrive at
5690 * the CPU before the status block posted prior to the interrupt.
5691 * Reading the PCI State register will confirm whether the
5692 * interrupt is ours and will flush the status block.
5693 */
Michael Chand18edcb2007-03-24 20:57:11 -07005694 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00005695 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005696 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5697 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005698 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005699 }
Michael Chand18edcb2007-03-24 20:57:11 -07005700 }
5701
5702 /*
5703 * Writing any value to intr-mbox-0 clears PCI INTA# and
5704 * chip-internal interrupt pending events.
5705 * Writing non-zero to intr-mbox-0 additional tells the
5706 * NIC to stop sending us irqs, engaging "in-intr-handler"
5707 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005708 *
5709 * Flush the mailbox to de-assert the IRQ immediately to prevent
5710 * spurious interrupts. The flush impacts performance but
5711 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005712 */
Michael Chanc04cb342007-05-07 00:26:15 -07005713 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005714 if (tg3_irq_sync(tp))
5715 goto out;
5716 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005717 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005718 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005719 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005720 } else {
5721 /* No work, shared interrupt perhaps? re-enable
5722 * interrupts, and flush that PCI write
5723 */
5724 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5725 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005726 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005727out:
David S. Millerfac9b832005-05-18 22:46:34 -07005728 return IRQ_RETVAL(handled);
5729}
5730
David Howells7d12e782006-10-05 14:55:46 +01005731static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005732{
Matt Carlson09943a12009-08-28 14:01:57 +00005733 struct tg3_napi *tnapi = dev_id;
5734 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005735 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005736 unsigned int handled = 1;
5737
David S. Millerfac9b832005-05-18 22:46:34 -07005738 /* In INTx mode, it is possible for the interrupt to arrive at
5739 * the CPU before the status block posted prior to the interrupt.
5740 * Reading the PCI State register will confirm whether the
5741 * interrupt is ours and will flush the status block.
5742 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005743 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00005744 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005745 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5746 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005747 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005748 }
Michael Chand18edcb2007-03-24 20:57:11 -07005749 }
5750
5751 /*
5752 * writing any value to intr-mbox-0 clears PCI INTA# and
5753 * chip-internal interrupt pending events.
5754 * writing non-zero to intr-mbox-0 additional tells the
5755 * NIC to stop sending us irqs, engaging "in-intr-handler"
5756 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005757 *
5758 * Flush the mailbox to de-assert the IRQ immediately to prevent
5759 * spurious interrupts. The flush impacts performance but
5760 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005761 */
Michael Chanc04cb342007-05-07 00:26:15 -07005762 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005763
5764 /*
5765 * In a shared interrupt configuration, sometimes other devices'
5766 * interrupts will scream. We record the current status tag here
5767 * so that the above check can report that the screaming interrupts
5768 * are unhandled. Eventually they will be silenced.
5769 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005770 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005771
Michael Chand18edcb2007-03-24 20:57:11 -07005772 if (tg3_irq_sync(tp))
5773 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005774
Matt Carlson72334482009-08-28 14:03:01 +00005775 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005776
Matt Carlson09943a12009-08-28 14:01:57 +00005777 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005778
David S. Millerf47c11e2005-06-24 20:18:35 -07005779out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005780 return IRQ_RETVAL(handled);
5781}
5782
Michael Chan79381092005-04-21 17:13:59 -07005783/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005784static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005785{
Matt Carlson09943a12009-08-28 14:01:57 +00005786 struct tg3_napi *tnapi = dev_id;
5787 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005788 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005789
Michael Chanf9804dd2005-09-27 12:13:10 -07005790 if ((sblk->status & SD_STATUS_UPDATED) ||
5791 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005792 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005793 return IRQ_RETVAL(1);
5794 }
5795 return IRQ_RETVAL(0);
5796}
5797
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005798static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005799static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005800
Michael Chanb9ec6c12006-07-25 16:37:27 -07005801/* Restart hardware after configuration changes, self-test, etc.
5802 * Invoked with tp->lock held.
5803 */
5804static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005805 __releases(tp->lock)
5806 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005807{
5808 int err;
5809
5810 err = tg3_init_hw(tp, reset_phy);
5811 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005812 netdev_err(tp->dev,
5813 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005814 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5815 tg3_full_unlock(tp);
5816 del_timer_sync(&tp->timer);
5817 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005818 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005819 dev_close(tp->dev);
5820 tg3_full_lock(tp, 0);
5821 }
5822 return err;
5823}
5824
Linus Torvalds1da177e2005-04-16 15:20:36 -07005825#ifdef CONFIG_NET_POLL_CONTROLLER
5826static void tg3_poll_controller(struct net_device *dev)
5827{
Matt Carlson4f125f42009-09-01 12:55:02 +00005828 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07005829 struct tg3 *tp = netdev_priv(dev);
5830
Matt Carlson4f125f42009-09-01 12:55:02 +00005831 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005832 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833}
5834#endif
5835
David Howellsc4028952006-11-22 14:57:56 +00005836static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837{
David Howellsc4028952006-11-22 14:57:56 +00005838 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005839 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 unsigned int restart_timer;
5841
Michael Chan7faa0062006-02-02 17:29:28 -08005842 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005843
5844 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005845 tg3_full_unlock(tp);
5846 return;
5847 }
5848
5849 tg3_full_unlock(tp);
5850
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005851 tg3_phy_stop(tp);
5852
Linus Torvalds1da177e2005-04-16 15:20:36 -07005853 tg3_netif_stop(tp);
5854
David S. Millerf47c11e2005-06-24 20:18:35 -07005855 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856
Joe Perches63c3a662011-04-26 08:12:10 +00005857 restart_timer = tg3_flag(tp, RESTART_TIMER);
5858 tg3_flag_clear(tp, RESTART_TIMER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859
Joe Perches63c3a662011-04-26 08:12:10 +00005860 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
Michael Chandf3e6542006-05-26 17:48:07 -07005861 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5862 tp->write32_rx_mbox = tg3_write_flush_reg32;
Joe Perches63c3a662011-04-26 08:12:10 +00005863 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5864 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005865 }
5866
Michael Chan944d9802005-05-29 14:57:48 -07005867 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005868 err = tg3_init_hw(tp, 1);
5869 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005870 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871
5872 tg3_netif_start(tp);
5873
Linus Torvalds1da177e2005-04-16 15:20:36 -07005874 if (restart_timer)
5875 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005876
Michael Chanb9ec6c12006-07-25 16:37:27 -07005877out:
Michael Chan7faa0062006-02-02 17:29:28 -08005878 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005879
5880 if (!err)
5881 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882}
5883
5884static void tg3_tx_timeout(struct net_device *dev)
5885{
5886 struct tg3 *tp = netdev_priv(dev);
5887
Michael Chanb0408752007-02-13 12:18:30 -08005888 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005889 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00005890 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08005891 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005892
5893 schedule_work(&tp->reset_task);
5894}
5895
Michael Chanc58ec932005-09-17 00:46:27 -07005896/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5897static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5898{
5899 u32 base = (u32) mapping & 0xffffffff;
5900
Eric Dumazet807540b2010-09-23 05:40:09 +00005901 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07005902}
5903
Michael Chan72f2afb2006-03-06 19:28:35 -08005904/* Test for DMA addresses > 40-bit */
5905static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5906 int len)
5907{
5908#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00005909 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00005910 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08005911 return 0;
5912#else
5913 return 0;
5914#endif
5915}
5916
Matt Carlson92cd3a12011-07-27 14:20:47 +00005917static inline void tg3_tx_set_bd(struct tg3_napi *tnapi, u32 entry,
5918 dma_addr_t mapping, u32 len, u32 flags,
5919 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00005920{
Matt Carlson92cd3a12011-07-27 14:20:47 +00005921 struct tg3_tx_buffer_desc *txbd = &tnapi->tx_ring[entry];
Matt Carlson2ffcc982011-05-19 12:12:44 +00005922
Matt Carlson92cd3a12011-07-27 14:20:47 +00005923 txbd->addr_hi = ((u64) mapping >> 32);
5924 txbd->addr_lo = ((u64) mapping & 0xffffffff);
5925 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
5926 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00005927}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928
Matt Carlson0d681b22011-07-27 14:20:49 +00005929static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00005930{
5931 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00005932 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00005933 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00005934
Matt Carlson0d681b22011-07-27 14:20:49 +00005935 skb = txb->skb;
5936 txb->skb = NULL;
5937
Matt Carlson432aa7e2011-05-19 12:12:45 +00005938 pci_unmap_single(tnapi->tp->pdev,
5939 dma_unmap_addr(txb, mapping),
5940 skb_headlen(skb),
5941 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00005942
5943 while (txb->fragmented) {
5944 txb->fragmented = false;
5945 entry = NEXT_TX(entry);
5946 txb = &tnapi->tx_buffers[entry];
5947 }
5948
Matt Carlson9a2e0fb2011-06-02 13:01:39 +00005949 for (i = 0; i < last; i++) {
Matt Carlson432aa7e2011-05-19 12:12:45 +00005950 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5951
5952 entry = NEXT_TX(entry);
5953 txb = &tnapi->tx_buffers[entry];
5954
5955 pci_unmap_page(tnapi->tp->pdev,
5956 dma_unmap_addr(txb, mapping),
5957 frag->size, PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00005958
5959 while (txb->fragmented) {
5960 txb->fragmented = false;
5961 entry = NEXT_TX(entry);
5962 txb = &tnapi->tx_buffers[entry];
5963 }
Matt Carlson432aa7e2011-05-19 12:12:45 +00005964 }
5965}
5966
Michael Chan72f2afb2006-03-06 19:28:35 -08005967/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005968static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
Matt Carlson432aa7e2011-05-19 12:12:45 +00005969 struct sk_buff *skb,
Matt Carlson92cd3a12011-07-27 14:20:47 +00005970 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971{
Matt Carlson24f4efd2009-11-13 13:03:35 +00005972 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07005973 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005974 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00005975 u32 entry = tnapi->tx_prod;
5976 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005977
Matt Carlson41588ba2008-04-19 18:12:33 -07005978 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5979 new_skb = skb_copy(skb, GFP_ATOMIC);
5980 else {
5981 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5982
5983 new_skb = skb_copy_expand(skb,
5984 skb_headroom(skb) + more_headroom,
5985 skb_tailroom(skb), GFP_ATOMIC);
5986 }
5987
Linus Torvalds1da177e2005-04-16 15:20:36 -07005988 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005989 ret = -1;
5990 } else {
5991 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00005992 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5993 PCI_DMA_TODEVICE);
5994 /* Make sure the mapping succeeded */
5995 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5996 ret = -1;
5997 dev_kfree_skb(new_skb);
David S. Miller90079ce2008-09-11 04:52:51 -07005998
Michael Chanc58ec932005-09-17 00:46:27 -07005999 /* Make sure new skb does not cross any 4G boundaries.
6000 * Drop the packet if it does.
6001 */
Matt Carlsoneb69d562011-06-13 13:38:57 +00006002 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006003 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
6004 PCI_DMA_TODEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07006005 ret = -1;
6006 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07006007 } else {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006008 base_flags |= TXD_FLAG_END;
6009
Matt Carlson432aa7e2011-05-19 12:12:45 +00006010 tnapi->tx_buffers[entry].skb = new_skb;
6011 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
6012 mapping, new_addr);
6013
Matt Carlson92cd3a12011-07-27 14:20:47 +00006014 tg3_tx_set_bd(tnapi, entry, new_addr, new_skb->len,
6015 base_flags, mss, vlan);
Michael Chanc58ec932005-09-17 00:46:27 -07006016 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006017 }
6018
Linus Torvalds1da177e2005-04-16 15:20:36 -07006019 dev_kfree_skb(skb);
6020
Michael Chanc58ec932005-09-17 00:46:27 -07006021 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006022}
6023
Matt Carlson2ffcc982011-05-19 12:12:44 +00006024static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07006025
6026/* Use GSO to workaround a rare TSO bug that may be triggered when the
6027 * TSO header is greater than 80 bytes.
6028 */
6029static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6030{
6031 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006032 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006033
6034 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006035 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006036 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006037
6038 /* netif_tx_stop_queue() must be done before checking
6039 * checking tx index in tg3_tx_avail() below, because in
6040 * tg3_tx(), we update tx index before checking for
6041 * netif_tx_queue_stopped().
6042 */
6043 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006044 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006045 return NETDEV_TX_BUSY;
6046
6047 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006048 }
6049
6050 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006051 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006052 goto tg3_tso_bug_end;
6053
6054 do {
6055 nskb = segs;
6056 segs = segs->next;
6057 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006058 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006059 } while (segs);
6060
6061tg3_tso_bug_end:
6062 dev_kfree_skb(skb);
6063
6064 return NETDEV_TX_OK;
6065}
Michael Chan52c0fd82006-06-29 20:15:54 -07006066
Michael Chan5a6f3072006-03-20 22:28:05 -08006067/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006068 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006069 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006070static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006071{
6072 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00006073 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006074 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006075 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006076 struct tg3_napi *tnapi;
6077 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006078 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006079
Matt Carlson24f4efd2009-11-13 13:03:35 +00006080 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6081 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006082 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006083 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006084
Michael Chan00b70502006-06-17 21:58:45 -07006085 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006086 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006087 * interrupt. Furthermore, IRQ processing runs lockless so we have
6088 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006089 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006090 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006091 if (!netif_tx_queue_stopped(txq)) {
6092 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006093
6094 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006095 netdev_err(dev,
6096 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006097 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006098 return NETDEV_TX_BUSY;
6099 }
6100
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006101 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006102 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006103 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006104 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006105
Matt Carlsonbe98da62010-07-11 09:31:46 +00006106 mss = skb_shinfo(skb)->gso_size;
6107 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006108 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006109 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006110
6111 if (skb_header_cloned(skb) &&
6112 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6113 dev_kfree_skb(skb);
6114 goto out_unlock;
6115 }
6116
Matt Carlson34195c32010-07-11 09:31:42 +00006117 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006118 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006119
Matt Carlson02e96082010-09-15 08:59:59 +00006120 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006121 hdr_len = skb_headlen(skb) - ETH_HLEN;
6122 } else {
6123 u32 ip_tcp_len;
6124
6125 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6126 hdr_len = ip_tcp_len + tcp_opt_len;
6127
6128 iph->check = 0;
6129 iph->tot_len = htons(mss + hdr_len);
6130 }
6131
Michael Chan52c0fd82006-06-29 20:15:54 -07006132 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006133 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006134 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006135
Linus Torvalds1da177e2005-04-16 15:20:36 -07006136 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6137 TXD_FLAG_CPU_POST_DMA);
6138
Joe Perches63c3a662011-04-26 08:12:10 +00006139 if (tg3_flag(tp, HW_TSO_1) ||
6140 tg3_flag(tp, HW_TSO_2) ||
6141 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006142 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006143 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006144 } else
6145 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6146 iph->daddr, 0,
6147 IPPROTO_TCP,
6148 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006149
Joe Perches63c3a662011-04-26 08:12:10 +00006150 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006151 mss |= (hdr_len & 0xc) << 12;
6152 if (hdr_len & 0x10)
6153 base_flags |= 0x00000010;
6154 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006155 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006156 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006157 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006159 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160 int tsflags;
6161
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006162 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006163 mss |= (tsflags << 11);
6164 }
6165 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006166 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006167 int tsflags;
6168
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006169 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006170 base_flags |= tsflags << 12;
6171 }
6172 }
6173 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006174
Matt Carlson92cd3a12011-07-27 14:20:47 +00006175#ifdef BCM_KERNEL_SUPPORTS_8021Q
6176 if (vlan_tx_tag_present(skb)) {
6177 base_flags |= TXD_FLAG_VLAN;
6178 vlan = vlan_tx_tag_get(skb);
6179 }
6180#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07006181
Joe Perches63c3a662011-04-26 08:12:10 +00006182 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
Matt Carlson8fc2f992010-12-06 08:28:49 +00006183 !mss && skb->len > VLAN_ETH_FRAME_LEN)
Matt Carlson615774f2009-11-13 13:03:39 +00006184 base_flags |= TXD_FLAG_JMB_PKT;
6185
Alexander Duyckf4188d82009-12-02 16:48:38 +00006186 len = skb_headlen(skb);
6187
6188 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6189 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07006190 dev_kfree_skb(skb);
6191 goto out_unlock;
6192 }
6193
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006194 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006195 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006196
6197 would_hit_hwbug = 0;
6198
Matt Carlsoneb69d562011-06-13 13:38:57 +00006199 if (tg3_4g_overflow_test(mapping, len))
Matt Carlson41588ba2008-04-19 18:12:33 -07006200 would_hit_hwbug = 1;
Matt Carlson0e1406d2009-11-02 12:33:33 +00006201
Matt Carlsondaf9a552011-06-13 13:38:56 +00006202 if (tg3_40bit_overflow_test(tp, mapping, len))
Matt Carlson0e1406d2009-11-02 12:33:33 +00006203 would_hit_hwbug = 1;
6204
Joe Perches63c3a662011-04-26 08:12:10 +00006205 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006206 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006207
Matt Carlson92cd3a12011-07-27 14:20:47 +00006208 tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
6209 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
6210 mss, vlan);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211
6212 entry = NEXT_TX(entry);
6213
6214 /* Now loop through additional data fragments, and queue them. */
6215 if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006216 u32 tmp_mss = mss;
6217
6218 if (!tg3_flag(tp, HW_TSO_1) &&
6219 !tg3_flag(tp, HW_TSO_2) &&
6220 !tg3_flag(tp, HW_TSO_3))
6221 tmp_mss = 0;
6222
Linus Torvalds1da177e2005-04-16 15:20:36 -07006223 last = skb_shinfo(skb)->nr_frags - 1;
6224 for (i = 0; i <= last; i++) {
6225 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6226
6227 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006228 mapping = pci_map_page(tp->pdev,
6229 frag->page,
6230 frag->page_offset,
6231 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006233 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006234 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006235 mapping);
6236 if (pci_dma_mapping_error(tp->pdev, mapping))
6237 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006238
Joe Perches63c3a662011-04-26 08:12:10 +00006239 if (tg3_flag(tp, SHORT_DMA_BUG) &&
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006240 len <= 8)
6241 would_hit_hwbug = 1;
6242
Matt Carlsoneb69d562011-06-13 13:38:57 +00006243 if (tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07006244 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245
Matt Carlsondaf9a552011-06-13 13:38:56 +00006246 if (tg3_40bit_overflow_test(tp, mapping, len))
Michael Chan72f2afb2006-03-06 19:28:35 -08006247 would_hit_hwbug = 1;
6248
Matt Carlson92cd3a12011-07-27 14:20:47 +00006249 tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
6250 ((i == last) ? TXD_FLAG_END : 0),
6251 tmp_mss, vlan);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006252
6253 entry = NEXT_TX(entry);
6254 }
6255 }
6256
6257 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00006258 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006259
6260 /* If the workaround fails due to memory/mapping
6261 * failure, silently drop this packet.
6262 */
Matt Carlson92cd3a12011-07-27 14:20:47 +00006263 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags,
6264 mss, vlan))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265 goto out_unlock;
6266
Matt Carlson432aa7e2011-05-19 12:12:45 +00006267 entry = NEXT_TX(tnapi->tx_prod);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006268 }
6269
Richard Cochrand515b452011-06-19 03:31:41 +00006270 skb_tx_timestamp(skb);
6271
Linus Torvalds1da177e2005-04-16 15:20:36 -07006272 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006273 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006274
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006275 tnapi->tx_prod = entry;
6276 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006277 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006278
6279 /* netif_tx_stop_queue() must be done before checking
6280 * checking tx index in tg3_tx_avail() below, because in
6281 * tg3_tx(), we update tx index before checking for
6282 * netif_tx_queue_stopped().
6283 */
6284 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006285 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006286 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006287 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006288
6289out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006290 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006291
6292 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006293
6294dma_error:
Matt Carlson0d681b22011-07-27 14:20:49 +00006295 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Alexander Duyckf4188d82009-12-02 16:48:38 +00006296 dev_kfree_skb(skb);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006297 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006298 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006299}
6300
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006301static void tg3_set_loopback(struct net_device *dev, u32 features)
6302{
6303 struct tg3 *tp = netdev_priv(dev);
6304
6305 if (features & NETIF_F_LOOPBACK) {
6306 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6307 return;
6308
6309 /*
6310 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6311 * loopback mode if Half-Duplex mode was negotiated earlier.
6312 */
6313 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6314
6315 /* Enable internal MAC loopback mode */
6316 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6317 spin_lock_bh(&tp->lock);
6318 tw32(MAC_MODE, tp->mac_mode);
6319 netif_carrier_on(tp->dev);
6320 spin_unlock_bh(&tp->lock);
6321 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6322 } else {
6323 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6324 return;
6325
6326 /* Disable internal MAC loopback mode */
6327 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6328 spin_lock_bh(&tp->lock);
6329 tw32(MAC_MODE, tp->mac_mode);
6330 /* Force link status check */
6331 tg3_setup_phy(tp, 1);
6332 spin_unlock_bh(&tp->lock);
6333 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6334 }
6335}
6336
Michał Mirosławdc668912011-04-07 03:35:07 +00006337static u32 tg3_fix_features(struct net_device *dev, u32 features)
6338{
6339 struct tg3 *tp = netdev_priv(dev);
6340
Joe Perches63c3a662011-04-26 08:12:10 +00006341 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006342 features &= ~NETIF_F_ALL_TSO;
6343
6344 return features;
6345}
6346
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006347static int tg3_set_features(struct net_device *dev, u32 features)
6348{
6349 u32 changed = dev->features ^ features;
6350
6351 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6352 tg3_set_loopback(dev, features);
6353
6354 return 0;
6355}
6356
Linus Torvalds1da177e2005-04-16 15:20:36 -07006357static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6358 int new_mtu)
6359{
6360 dev->mtu = new_mtu;
6361
Michael Chanef7f5ec2005-07-25 12:32:25 -07006362 if (new_mtu > ETH_DATA_LEN) {
Joe Perches63c3a662011-04-26 08:12:10 +00006363 if (tg3_flag(tp, 5780_CLASS)) {
Michał Mirosławdc668912011-04-07 03:35:07 +00006364 netdev_update_features(dev);
Joe Perches63c3a662011-04-26 08:12:10 +00006365 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006366 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006367 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006368 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006369 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006370 if (tg3_flag(tp, 5780_CLASS)) {
6371 tg3_flag_set(tp, TSO_CAPABLE);
Michał Mirosławdc668912011-04-07 03:35:07 +00006372 netdev_update_features(dev);
6373 }
Joe Perches63c3a662011-04-26 08:12:10 +00006374 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
Michael Chanef7f5ec2005-07-25 12:32:25 -07006375 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376}
6377
6378static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6379{
6380 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006381 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006382
6383 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6384 return -EINVAL;
6385
6386 if (!netif_running(dev)) {
6387 /* We'll just catch it later when the
6388 * device is up'd.
6389 */
6390 tg3_set_mtu(dev, tp, new_mtu);
6391 return 0;
6392 }
6393
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006394 tg3_phy_stop(tp);
6395
Linus Torvalds1da177e2005-04-16 15:20:36 -07006396 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006397
6398 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399
Michael Chan944d9802005-05-29 14:57:48 -07006400 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006401
6402 tg3_set_mtu(dev, tp, new_mtu);
6403
Michael Chanb9ec6c12006-07-25 16:37:27 -07006404 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006405
Michael Chanb9ec6c12006-07-25 16:37:27 -07006406 if (!err)
6407 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006408
David S. Millerf47c11e2005-06-24 20:18:35 -07006409 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006410
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006411 if (!err)
6412 tg3_phy_start(tp);
6413
Michael Chanb9ec6c12006-07-25 16:37:27 -07006414 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006415}
6416
Matt Carlson21f581a2009-08-28 14:00:25 +00006417static void tg3_rx_prodring_free(struct tg3 *tp,
6418 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006419{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420 int i;
6421
Matt Carlson8fea32b2010-09-15 08:59:58 +00006422 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006423 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006424 i = (i + 1) & tp->rx_std_ring_mask)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006425 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6426 tp->rx_pkt_map_sz);
6427
Joe Perches63c3a662011-04-26 08:12:10 +00006428 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006429 for (i = tpr->rx_jmb_cons_idx;
6430 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006431 i = (i + 1) & tp->rx_jmb_ring_mask) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006432 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6433 TG3_RX_JMB_MAP_SZ);
6434 }
6435 }
6436
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006437 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006438 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006439
Matt Carlson2c49a442010-09-30 10:34:35 +00006440 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006441 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6442 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006443
Joe Perches63c3a662011-04-26 08:12:10 +00006444 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006445 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006446 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6447 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006448 }
6449}
6450
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006451/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006452 *
6453 * The chip has been shut down and the driver detached from
6454 * the networking, so no interrupts or new tx packets will
6455 * end up in the driver. tp->{tx,}lock are held and thus
6456 * we may not sleep.
6457 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006458static int tg3_rx_prodring_alloc(struct tg3 *tp,
6459 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006460{
Matt Carlson287be122009-08-28 13:58:46 +00006461 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006462
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006463 tpr->rx_std_cons_idx = 0;
6464 tpr->rx_std_prod_idx = 0;
6465 tpr->rx_jmb_cons_idx = 0;
6466 tpr->rx_jmb_prod_idx = 0;
6467
Matt Carlson8fea32b2010-09-15 08:59:58 +00006468 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006469 memset(&tpr->rx_std_buffers[0], 0,
6470 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006471 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006472 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006473 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006474 goto done;
6475 }
6476
Linus Torvalds1da177e2005-04-16 15:20:36 -07006477 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006478 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006479
Matt Carlson287be122009-08-28 13:58:46 +00006480 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00006481 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006482 tp->dev->mtu > ETH_DATA_LEN)
6483 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6484 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006485
Linus Torvalds1da177e2005-04-16 15:20:36 -07006486 /* Initialize invariants of the rings, we only set this
6487 * stuff once. This works because the card does not
6488 * write into the rx buffer posting rings.
6489 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006490 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006491 struct tg3_rx_buffer_desc *rxd;
6492
Matt Carlson21f581a2009-08-28 14:00:25 +00006493 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006494 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006495 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6496 rxd->opaque = (RXD_OPAQUE_RING_STD |
6497 (i << RXD_OPAQUE_INDEX_SHIFT));
6498 }
6499
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006500 /* Now allocate fresh SKBs for each rx ring. */
6501 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006502 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006503 netdev_warn(tp->dev,
6504 "Using a smaller RX standard ring. Only "
6505 "%d out of %d buffers were allocated "
6506 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006507 if (i == 0)
6508 goto initfail;
6509 tp->rx_pending = i;
6510 break;
6511 }
6512 }
6513
Joe Perches63c3a662011-04-26 08:12:10 +00006514 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006515 goto done;
6516
Matt Carlson2c49a442010-09-30 10:34:35 +00006517 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006518
Joe Perches63c3a662011-04-26 08:12:10 +00006519 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00006520 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006521
Matt Carlson2c49a442010-09-30 10:34:35 +00006522 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00006523 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006524
Matt Carlson0d86df82010-02-17 15:17:00 +00006525 rxd = &tpr->rx_jmb[i].std;
6526 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6527 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6528 RXD_FLAG_JUMBO;
6529 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6530 (i << RXD_OPAQUE_INDEX_SHIFT));
6531 }
6532
6533 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6534 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006535 netdev_warn(tp->dev,
6536 "Using a smaller RX jumbo ring. Only %d "
6537 "out of %d buffers were allocated "
6538 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006539 if (i == 0)
6540 goto initfail;
6541 tp->rx_jumbo_pending = i;
6542 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006543 }
6544 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006545
6546done:
Michael Chan32d8c572006-07-25 16:38:29 -07006547 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006548
6549initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006550 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006551 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006552}
6553
Matt Carlson21f581a2009-08-28 14:00:25 +00006554static void tg3_rx_prodring_fini(struct tg3 *tp,
6555 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006556{
Matt Carlson21f581a2009-08-28 14:00:25 +00006557 kfree(tpr->rx_std_buffers);
6558 tpr->rx_std_buffers = NULL;
6559 kfree(tpr->rx_jmb_buffers);
6560 tpr->rx_jmb_buffers = NULL;
6561 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006562 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6563 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006564 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006565 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006566 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006567 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6568 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006569 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006570 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006571}
6572
Matt Carlson21f581a2009-08-28 14:00:25 +00006573static int tg3_rx_prodring_init(struct tg3 *tp,
6574 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006575{
Matt Carlson2c49a442010-09-30 10:34:35 +00006576 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6577 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006578 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006579 return -ENOMEM;
6580
Matt Carlson4bae65c2010-11-24 08:31:52 +00006581 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6582 TG3_RX_STD_RING_BYTES(tp),
6583 &tpr->rx_std_mapping,
6584 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006585 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006586 goto err_out;
6587
Joe Perches63c3a662011-04-26 08:12:10 +00006588 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006589 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006590 GFP_KERNEL);
6591 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006592 goto err_out;
6593
Matt Carlson4bae65c2010-11-24 08:31:52 +00006594 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6595 TG3_RX_JMB_RING_BYTES(tp),
6596 &tpr->rx_jmb_mapping,
6597 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006598 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006599 goto err_out;
6600 }
6601
6602 return 0;
6603
6604err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006605 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006606 return -ENOMEM;
6607}
6608
6609/* Free up pending packets in all rx/tx rings.
6610 *
6611 * The chip has been shut down and the driver detached from
6612 * the networking, so no interrupts or new tx packets will
6613 * end up in the driver. tp->{tx,}lock is not held and we are not
6614 * in an interrupt context and thus may sleep.
6615 */
6616static void tg3_free_rings(struct tg3 *tp)
6617{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006618 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006619
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006620 for (j = 0; j < tp->irq_cnt; j++) {
6621 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006622
Matt Carlson8fea32b2010-09-15 08:59:58 +00006623 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00006624
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006625 if (!tnapi->tx_buffers)
6626 continue;
6627
Matt Carlson0d681b22011-07-27 14:20:49 +00006628 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
6629 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006630
Matt Carlson0d681b22011-07-27 14:20:49 +00006631 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006632 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006633
Matt Carlson0d681b22011-07-27 14:20:49 +00006634 tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006635
6636 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006637 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006638 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006639}
6640
6641/* Initialize tx/rx rings for packet processing.
6642 *
6643 * The chip has been shut down and the driver detached from
6644 * the networking, so no interrupts or new tx packets will
6645 * end up in the driver. tp->{tx,}lock are held and thus
6646 * we may not sleep.
6647 */
6648static int tg3_init_rings(struct tg3 *tp)
6649{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006650 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006651
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006652 /* Free up all the SKBs. */
6653 tg3_free_rings(tp);
6654
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006655 for (i = 0; i < tp->irq_cnt; i++) {
6656 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006657
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006658 tnapi->last_tag = 0;
6659 tnapi->last_irq_tag = 0;
6660 tnapi->hw_status->status = 0;
6661 tnapi->hw_status->status_tag = 0;
6662 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6663
6664 tnapi->tx_prod = 0;
6665 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006666 if (tnapi->tx_ring)
6667 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006668
6669 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006670 if (tnapi->rx_rcb)
6671 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006672
Matt Carlson8fea32b2010-09-15 08:59:58 +00006673 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00006674 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006675 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006676 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006677 }
Matt Carlson72334482009-08-28 14:03:01 +00006678
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006679 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006680}
6681
6682/*
6683 * Must not be invoked with interrupt sources disabled and
6684 * the hardware shutdown down.
6685 */
6686static void tg3_free_consistent(struct tg3 *tp)
6687{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006688 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006689
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006690 for (i = 0; i < tp->irq_cnt; i++) {
6691 struct tg3_napi *tnapi = &tp->napi[i];
6692
6693 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006694 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006695 tnapi->tx_ring, tnapi->tx_desc_mapping);
6696 tnapi->tx_ring = NULL;
6697 }
6698
6699 kfree(tnapi->tx_buffers);
6700 tnapi->tx_buffers = NULL;
6701
6702 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006703 dma_free_coherent(&tp->pdev->dev,
6704 TG3_RX_RCB_RING_BYTES(tp),
6705 tnapi->rx_rcb,
6706 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006707 tnapi->rx_rcb = NULL;
6708 }
6709
Matt Carlson8fea32b2010-09-15 08:59:58 +00006710 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6711
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006712 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006713 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6714 tnapi->hw_status,
6715 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006716 tnapi->hw_status = NULL;
6717 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006718 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006719
Linus Torvalds1da177e2005-04-16 15:20:36 -07006720 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006721 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6722 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006723 tp->hw_stats = NULL;
6724 }
6725}
6726
6727/*
6728 * Must not be invoked with interrupt sources disabled and
6729 * the hardware shutdown down. Can sleep.
6730 */
6731static int tg3_alloc_consistent(struct tg3 *tp)
6732{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006733 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006734
Matt Carlson4bae65c2010-11-24 08:31:52 +00006735 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6736 sizeof(struct tg3_hw_stats),
6737 &tp->stats_mapping,
6738 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006739 if (!tp->hw_stats)
6740 goto err_out;
6741
Linus Torvalds1da177e2005-04-16 15:20:36 -07006742 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6743
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006744 for (i = 0; i < tp->irq_cnt; i++) {
6745 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006746 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006747
Matt Carlson4bae65c2010-11-24 08:31:52 +00006748 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6749 TG3_HW_STATUS_SIZE,
6750 &tnapi->status_mapping,
6751 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006752 if (!tnapi->hw_status)
6753 goto err_out;
6754
6755 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006756 sblk = tnapi->hw_status;
6757
Matt Carlson8fea32b2010-09-15 08:59:58 +00006758 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6759 goto err_out;
6760
Matt Carlson19cfaec2009-12-03 08:36:20 +00006761 /* If multivector TSS is enabled, vector 0 does not handle
6762 * tx interrupts. Don't allocate any resources for it.
6763 */
Joe Perches63c3a662011-04-26 08:12:10 +00006764 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6765 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00006766 tnapi->tx_buffers = kzalloc(
6767 sizeof(struct tg3_tx_ring_info) *
6768 TG3_TX_RING_SIZE, GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006769 if (!tnapi->tx_buffers)
6770 goto err_out;
6771
Matt Carlson4bae65c2010-11-24 08:31:52 +00006772 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6773 TG3_TX_RING_BYTES,
6774 &tnapi->tx_desc_mapping,
6775 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006776 if (!tnapi->tx_ring)
6777 goto err_out;
6778 }
6779
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006780 /*
6781 * When RSS is enabled, the status block format changes
6782 * slightly. The "rx_jumbo_consumer", "reserved",
6783 * and "rx_mini_consumer" members get mapped to the
6784 * other three rx return ring producer indexes.
6785 */
6786 switch (i) {
6787 default:
6788 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6789 break;
6790 case 2:
6791 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6792 break;
6793 case 3:
6794 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6795 break;
6796 case 4:
6797 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6798 break;
6799 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006800
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006801 /*
6802 * If multivector RSS is enabled, vector 0 does not handle
6803 * rx or tx interrupts. Don't allocate any resources for it.
6804 */
Joe Perches63c3a662011-04-26 08:12:10 +00006805 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006806 continue;
6807
Matt Carlson4bae65c2010-11-24 08:31:52 +00006808 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6809 TG3_RX_RCB_RING_BYTES(tp),
6810 &tnapi->rx_rcb_mapping,
6811 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006812 if (!tnapi->rx_rcb)
6813 goto err_out;
6814
6815 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006816 }
6817
Linus Torvalds1da177e2005-04-16 15:20:36 -07006818 return 0;
6819
6820err_out:
6821 tg3_free_consistent(tp);
6822 return -ENOMEM;
6823}
6824
6825#define MAX_WAIT_CNT 1000
6826
6827/* To stop a block, clear the enable bit and poll till it
6828 * clears. tp->lock is held.
6829 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006830static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006831{
6832 unsigned int i;
6833 u32 val;
6834
Joe Perches63c3a662011-04-26 08:12:10 +00006835 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006836 switch (ofs) {
6837 case RCVLSC_MODE:
6838 case DMAC_MODE:
6839 case MBFREE_MODE:
6840 case BUFMGR_MODE:
6841 case MEMARB_MODE:
6842 /* We can't enable/disable these bits of the
6843 * 5705/5750, just say success.
6844 */
6845 return 0;
6846
6847 default:
6848 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006850 }
6851
6852 val = tr32(ofs);
6853 val &= ~enable_bit;
6854 tw32_f(ofs, val);
6855
6856 for (i = 0; i < MAX_WAIT_CNT; i++) {
6857 udelay(100);
6858 val = tr32(ofs);
6859 if ((val & enable_bit) == 0)
6860 break;
6861 }
6862
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006863 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00006864 dev_err(&tp->pdev->dev,
6865 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6866 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006867 return -ENODEV;
6868 }
6869
6870 return 0;
6871}
6872
6873/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006874static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006875{
6876 int i, err;
6877
6878 tg3_disable_ints(tp);
6879
6880 tp->rx_mode &= ~RX_MODE_ENABLE;
6881 tw32_f(MAC_RX_MODE, tp->rx_mode);
6882 udelay(10);
6883
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006884 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6885 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6886 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6887 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6888 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6889 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006890
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006891 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6892 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6893 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6894 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6895 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6896 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6897 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006898
6899 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6900 tw32_f(MAC_MODE, tp->mac_mode);
6901 udelay(40);
6902
6903 tp->tx_mode &= ~TX_MODE_ENABLE;
6904 tw32_f(MAC_TX_MODE, tp->tx_mode);
6905
6906 for (i = 0; i < MAX_WAIT_CNT; i++) {
6907 udelay(100);
6908 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6909 break;
6910 }
6911 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00006912 dev_err(&tp->pdev->dev,
6913 "%s timed out, TX_MODE_ENABLE will not clear "
6914 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07006915 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006916 }
6917
Michael Chane6de8ad2005-05-05 14:42:41 -07006918 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006919 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6920 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006921
6922 tw32(FTQ_RESET, 0xffffffff);
6923 tw32(FTQ_RESET, 0x00000000);
6924
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006925 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6926 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006927
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006928 for (i = 0; i < tp->irq_cnt; i++) {
6929 struct tg3_napi *tnapi = &tp->napi[i];
6930 if (tnapi->hw_status)
6931 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6932 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006933 if (tp->hw_stats)
6934 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6935
Linus Torvalds1da177e2005-04-16 15:20:36 -07006936 return err;
6937}
6938
Matt Carlson0d3031d2007-10-10 18:02:43 -07006939static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6940{
6941 int i;
6942 u32 apedata;
6943
Matt Carlsondc6d0742010-09-15 08:59:55 +00006944 /* NCSI does not support APE events */
Joe Perches63c3a662011-04-26 08:12:10 +00006945 if (tg3_flag(tp, APE_HAS_NCSI))
Matt Carlsondc6d0742010-09-15 08:59:55 +00006946 return;
6947
Matt Carlson0d3031d2007-10-10 18:02:43 -07006948 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6949 if (apedata != APE_SEG_SIG_MAGIC)
6950 return;
6951
6952 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07006953 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006954 return;
6955
6956 /* Wait for up to 1 millisecond for APE to service previous event. */
6957 for (i = 0; i < 10; i++) {
6958 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6959 return;
6960
6961 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6962
6963 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6964 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6965 event | APE_EVENT_STATUS_EVENT_PENDING);
6966
6967 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6968
6969 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6970 break;
6971
6972 udelay(100);
6973 }
6974
6975 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6976 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6977}
6978
6979static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6980{
6981 u32 event;
6982 u32 apedata;
6983
Joe Perches63c3a662011-04-26 08:12:10 +00006984 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006985 return;
6986
6987 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00006988 case RESET_KIND_INIT:
6989 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6990 APE_HOST_SEG_SIG_MAGIC);
6991 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6992 APE_HOST_SEG_LEN_MAGIC);
6993 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6994 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6995 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00006996 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00006997 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6998 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlsondc6d0742010-09-15 08:59:55 +00006999 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
7000 TG3_APE_HOST_DRVR_STATE_START);
Matt Carlson0d3031d2007-10-10 18:02:43 -07007001
Matt Carlson33f401a2010-04-05 10:19:27 +00007002 event = APE_EVENT_STATUS_STATE_START;
7003 break;
7004 case RESET_KIND_SHUTDOWN:
7005 /* With the interface we are currently using,
7006 * APE does not track driver state. Wiping
7007 * out the HOST SEGMENT SIGNATURE forces
7008 * the APE to assume OS absent status.
7009 */
7010 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08007011
Matt Carlsondc6d0742010-09-15 08:59:55 +00007012 if (device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00007013 tg3_flag(tp, WOL_ENABLE)) {
Matt Carlsondc6d0742010-09-15 08:59:55 +00007014 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7015 TG3_APE_HOST_WOL_SPEED_AUTO);
7016 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7017 } else
7018 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7019
7020 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7021
Matt Carlson33f401a2010-04-05 10:19:27 +00007022 event = APE_EVENT_STATUS_STATE_UNLOAD;
7023 break;
7024 case RESET_KIND_SUSPEND:
7025 event = APE_EVENT_STATUS_STATE_SUSPEND;
7026 break;
7027 default:
7028 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007029 }
7030
7031 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7032
7033 tg3_ape_send_event(tp, event);
7034}
7035
Michael Chane6af3012005-04-21 17:12:05 -07007036/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007037static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7038{
David S. Millerf49639e2006-06-09 11:58:36 -07007039 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7040 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007041
Joe Perches63c3a662011-04-26 08:12:10 +00007042 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007043 switch (kind) {
7044 case RESET_KIND_INIT:
7045 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7046 DRV_STATE_START);
7047 break;
7048
7049 case RESET_KIND_SHUTDOWN:
7050 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7051 DRV_STATE_UNLOAD);
7052 break;
7053
7054 case RESET_KIND_SUSPEND:
7055 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7056 DRV_STATE_SUSPEND);
7057 break;
7058
7059 default:
7060 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007061 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007062 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007063
7064 if (kind == RESET_KIND_INIT ||
7065 kind == RESET_KIND_SUSPEND)
7066 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007067}
7068
7069/* tp->lock is held. */
7070static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7071{
Joe Perches63c3a662011-04-26 08:12:10 +00007072 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007073 switch (kind) {
7074 case RESET_KIND_INIT:
7075 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7076 DRV_STATE_START_DONE);
7077 break;
7078
7079 case RESET_KIND_SHUTDOWN:
7080 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7081 DRV_STATE_UNLOAD_DONE);
7082 break;
7083
7084 default:
7085 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007087 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007088
7089 if (kind == RESET_KIND_SHUTDOWN)
7090 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007091}
7092
7093/* tp->lock is held. */
7094static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7095{
Joe Perches63c3a662011-04-26 08:12:10 +00007096 if (tg3_flag(tp, ENABLE_ASF)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007097 switch (kind) {
7098 case RESET_KIND_INIT:
7099 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7100 DRV_STATE_START);
7101 break;
7102
7103 case RESET_KIND_SHUTDOWN:
7104 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7105 DRV_STATE_UNLOAD);
7106 break;
7107
7108 case RESET_KIND_SUSPEND:
7109 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7110 DRV_STATE_SUSPEND);
7111 break;
7112
7113 default:
7114 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007115 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007116 }
7117}
7118
Michael Chan7a6f4362006-09-27 16:03:31 -07007119static int tg3_poll_fw(struct tg3 *tp)
7120{
7121 int i;
7122 u32 val;
7123
Michael Chanb5d37722006-09-27 16:06:21 -07007124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08007125 /* Wait up to 20ms for init done. */
7126 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07007127 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7128 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08007129 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07007130 }
7131 return -ENODEV;
7132 }
7133
Michael Chan7a6f4362006-09-27 16:03:31 -07007134 /* Wait for firmware initialization to complete. */
7135 for (i = 0; i < 100000; i++) {
7136 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7137 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7138 break;
7139 udelay(10);
7140 }
7141
7142 /* Chip might not be fitted with firmware. Some Sun onboard
7143 * parts are configured like that. So don't signal the timeout
7144 * of the above loop as an error, but do report the lack of
7145 * running firmware once.
7146 */
Joe Perches63c3a662011-04-26 08:12:10 +00007147 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7148 tg3_flag_set(tp, NO_FWARE_REPORTED);
Michael Chan7a6f4362006-09-27 16:03:31 -07007149
Joe Perches05dbe002010-02-17 19:44:19 +00007150 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07007151 }
7152
Matt Carlson6b10c162010-02-12 14:47:08 +00007153 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7154 /* The 57765 A0 needs a little more
7155 * time to do some important work.
7156 */
7157 mdelay(10);
7158 }
7159
Michael Chan7a6f4362006-09-27 16:03:31 -07007160 return 0;
7161}
7162
Michael Chanee6a99b2007-07-18 21:49:10 -07007163/* Save PCI command register before chip reset */
7164static void tg3_save_pci_state(struct tg3 *tp)
7165{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007166 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007167}
7168
7169/* Restore PCI state after chip reset */
7170static void tg3_restore_pci_state(struct tg3 *tp)
7171{
7172 u32 val;
7173
7174 /* Re-enable indirect register accesses. */
7175 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7176 tp->misc_host_ctrl);
7177
7178 /* Set MAX PCI retry to zero. */
7179 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7180 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007181 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007182 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007183 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007184 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007185 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007186 PCISTATE_ALLOW_APE_SHMEM_WR |
7187 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007188 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7189
Matt Carlson8a6eac92007-10-21 16:17:55 -07007190 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007191
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007192 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
Joe Perches63c3a662011-04-26 08:12:10 +00007193 if (tg3_flag(tp, PCI_EXPRESS))
Matt Carlsoncf790032010-11-24 08:31:48 +00007194 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007195 else {
7196 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7197 tp->pci_cacheline_sz);
7198 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7199 tp->pci_lat_timer);
7200 }
Michael Chan114342f2007-10-15 02:12:26 -07007201 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007202
Michael Chanee6a99b2007-07-18 21:49:10 -07007203 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007204 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007205 u16 pcix_cmd;
7206
7207 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7208 &pcix_cmd);
7209 pcix_cmd &= ~PCI_X_CMD_ERO;
7210 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7211 pcix_cmd);
7212 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007213
Joe Perches63c3a662011-04-26 08:12:10 +00007214 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007215
7216 /* Chip reset on 5780 will reset MSI enable bit,
7217 * so need to restore it.
7218 */
Joe Perches63c3a662011-04-26 08:12:10 +00007219 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007220 u16 ctrl;
7221
7222 pci_read_config_word(tp->pdev,
7223 tp->msi_cap + PCI_MSI_FLAGS,
7224 &ctrl);
7225 pci_write_config_word(tp->pdev,
7226 tp->msi_cap + PCI_MSI_FLAGS,
7227 ctrl | PCI_MSI_FLAGS_ENABLE);
7228 val = tr32(MSGINT_MODE);
7229 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7230 }
7231 }
7232}
7233
Linus Torvalds1da177e2005-04-16 15:20:36 -07007234static void tg3_stop_fw(struct tg3 *);
7235
7236/* tp->lock is held. */
7237static int tg3_chip_reset(struct tg3 *tp)
7238{
7239 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007240 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007241 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007242
David S. Millerf49639e2006-06-09 11:58:36 -07007243 tg3_nvram_lock(tp);
7244
Matt Carlson77b483f2008-08-15 14:07:24 -07007245 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7246
David S. Millerf49639e2006-06-09 11:58:36 -07007247 /* No matching tg3_nvram_unlock() after this because
7248 * chip reset below will undo the nvram lock.
7249 */
7250 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007251
Michael Chanee6a99b2007-07-18 21:49:10 -07007252 /* GRC_MISC_CFG core clock reset will clear the memory
7253 * enable bit in PCI register 4 and the MSI enable bit
7254 * on some chips, so we save relevant registers here.
7255 */
7256 tg3_save_pci_state(tp);
7257
Michael Chand9ab5ad12006-03-20 22:27:35 -08007258 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007259 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08007260 tw32(GRC_FASTBOOT_PC, 0);
7261
Linus Torvalds1da177e2005-04-16 15:20:36 -07007262 /*
7263 * We must avoid the readl() that normally takes place.
7264 * It locks machines, causes machine checks, and other
7265 * fun things. So, temporarily disable the 5701
7266 * hardware workaround, while we do the reset.
7267 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007268 write_op = tp->write32;
7269 if (write_op == tg3_write_flush_reg32)
7270 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007271
Michael Chand18edcb2007-03-24 20:57:11 -07007272 /* Prevent the irq handler from reading or writing PCI registers
7273 * during chip reset when the memory enable bit in the PCI command
7274 * register may be cleared. The chip does not generate interrupt
7275 * at this time, but the irq handler may still be called due to irq
7276 * sharing or irqpoll.
7277 */
Joe Perches63c3a662011-04-26 08:12:10 +00007278 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007279 for (i = 0; i < tp->irq_cnt; i++) {
7280 struct tg3_napi *tnapi = &tp->napi[i];
7281 if (tnapi->hw_status) {
7282 tnapi->hw_status->status = 0;
7283 tnapi->hw_status->status_tag = 0;
7284 }
7285 tnapi->last_tag = 0;
7286 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007287 }
Michael Chand18edcb2007-03-24 20:57:11 -07007288 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007289
7290 for (i = 0; i < tp->irq_cnt; i++)
7291 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007292
Matt Carlson255ca312009-08-25 10:07:27 +00007293 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7294 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7295 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7296 }
7297
Linus Torvalds1da177e2005-04-16 15:20:36 -07007298 /* do the reset */
7299 val = GRC_MISC_CFG_CORECLK_RESET;
7300
Joe Perches63c3a662011-04-26 08:12:10 +00007301 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007302 /* Force PCIe 1.0a mode */
7303 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007304 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007305 tr32(TG3_PCIE_PHY_TSTCTL) ==
7306 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7307 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7308
Linus Torvalds1da177e2005-04-16 15:20:36 -07007309 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7310 tw32(GRC_MISC_CFG, (1 << 29));
7311 val |= (1 << 29);
7312 }
7313 }
7314
Michael Chanb5d37722006-09-27 16:06:21 -07007315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7316 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7317 tw32(GRC_VCPU_EXT_CTRL,
7318 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7319 }
7320
Matt Carlsonf37500d2010-08-02 11:25:59 +00007321 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007322 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007323 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007324
Linus Torvalds1da177e2005-04-16 15:20:36 -07007325 tw32(GRC_MISC_CFG, val);
7326
Michael Chan1ee582d2005-08-09 20:16:46 -07007327 /* restore 5701 hardware bug workaround write method */
7328 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007329
7330 /* Unfortunately, we have to delay before the PCI read back.
7331 * Some 575X chips even will not respond to a PCI cfg access
7332 * when the reset command is given to the chip.
7333 *
7334 * How do these hardware designers expect things to work
7335 * properly if the PCI write is posted for a long period
7336 * of time? It is always necessary to have some method by
7337 * which a register read back can occur to push the write
7338 * out which does the reset.
7339 *
7340 * For most tg3 variants the trick below was working.
7341 * Ho hum...
7342 */
7343 udelay(120);
7344
7345 /* Flush PCI posted writes. The normal MMIO registers
7346 * are inaccessible at this time so this is the only
7347 * way to make this reliably (actually, this is no longer
7348 * the case, see above). I tried to use indirect
7349 * register read/write but this upset some 5701 variants.
7350 */
7351 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7352
7353 udelay(120);
7354
Jon Mason708ebb3a2011-06-27 12:56:50 +00007355 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007356 u16 val16;
7357
Linus Torvalds1da177e2005-04-16 15:20:36 -07007358 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7359 int i;
7360 u32 cfg_val;
7361
7362 /* Wait for link training to complete. */
7363 for (i = 0; i < 5000; i++)
7364 udelay(100);
7365
7366 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7367 pci_write_config_dword(tp->pdev, 0xc4,
7368 cfg_val | (1 << 15));
7369 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007370
Matt Carlsone7126992009-08-25 10:08:16 +00007371 /* Clear the "no snoop" and "relaxed ordering" bits. */
7372 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007373 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007374 &val16);
7375 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7376 PCI_EXP_DEVCTL_NOSNOOP_EN);
7377 /*
7378 * Older PCIe devices only support the 128 byte
7379 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007380 */
Joe Perches63c3a662011-04-26 08:12:10 +00007381 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007382 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007383 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007384 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007385 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007386
Matt Carlsoncf790032010-11-24 08:31:48 +00007387 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007388
7389 /* Clear error status */
7390 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007391 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007392 PCI_EXP_DEVSTA_CED |
7393 PCI_EXP_DEVSTA_NFED |
7394 PCI_EXP_DEVSTA_FED |
7395 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007396 }
7397
Michael Chanee6a99b2007-07-18 21:49:10 -07007398 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007399
Joe Perches63c3a662011-04-26 08:12:10 +00007400 tg3_flag_clear(tp, CHIP_RESETTING);
7401 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007402
Michael Chanee6a99b2007-07-18 21:49:10 -07007403 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007404 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007405 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007406 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007407
7408 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7409 tg3_stop_fw(tp);
7410 tw32(0x5000, 0x400);
7411 }
7412
7413 tw32(GRC_MODE, tp->grc_mode);
7414
7415 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007416 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007417
7418 tw32(0xc4, val | (1 << 15));
7419 }
7420
7421 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7422 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7423 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7424 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7425 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7426 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7427 }
7428
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007429 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007430 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007431 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007432 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007433 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007434 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007435 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007436 val = 0;
7437
7438 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007439 udelay(40);
7440
Matt Carlson77b483f2008-08-15 14:07:24 -07007441 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7442
Michael Chan7a6f4362006-09-27 16:03:31 -07007443 err = tg3_poll_fw(tp);
7444 if (err)
7445 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007446
Matt Carlson0a9140c2009-08-28 12:27:50 +00007447 tg3_mdio_start(tp);
7448
Joe Perches63c3a662011-04-26 08:12:10 +00007449 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007450 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7451 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007452 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007453 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007454
7455 tw32(0x7c00, val | (1 << 25));
7456 }
7457
Matt Carlsond78b59f2011-04-05 14:22:46 +00007458 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7459 val = tr32(TG3_CPMU_CLCK_ORIDE);
7460 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7461 }
7462
Linus Torvalds1da177e2005-04-16 15:20:36 -07007463 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007464 tg3_flag_clear(tp, ENABLE_ASF);
7465 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007466 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7467 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7468 u32 nic_cfg;
7469
7470 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7471 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007472 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007473 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007474 if (tg3_flag(tp, 5750_PLUS))
7475 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007476 }
7477 }
7478
7479 return 0;
7480}
7481
7482/* tp->lock is held. */
7483static void tg3_stop_fw(struct tg3 *tp)
7484{
Joe Perches63c3a662011-04-26 08:12:10 +00007485 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007486 /* Wait for RX cpu to ACK the previous event. */
7487 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007488
7489 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007490
7491 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007492
Matt Carlson7c5026a2008-05-02 16:49:29 -07007493 /* Wait for RX cpu to ACK this event. */
7494 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007495 }
7496}
7497
7498/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007499static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007500{
7501 int err;
7502
7503 tg3_stop_fw(tp);
7504
Michael Chan944d9802005-05-29 14:57:48 -07007505 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007506
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007507 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007508 err = tg3_chip_reset(tp);
7509
Matt Carlsondaba2a62009-04-20 06:58:52 +00007510 __tg3_set_mac_addr(tp, 0);
7511
Michael Chan944d9802005-05-29 14:57:48 -07007512 tg3_write_sig_legacy(tp, kind);
7513 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007514
7515 if (err)
7516 return err;
7517
7518 return 0;
7519}
7520
Linus Torvalds1da177e2005-04-16 15:20:36 -07007521#define RX_CPU_SCRATCH_BASE 0x30000
7522#define RX_CPU_SCRATCH_SIZE 0x04000
7523#define TX_CPU_SCRATCH_BASE 0x34000
7524#define TX_CPU_SCRATCH_SIZE 0x04000
7525
7526/* tp->lock is held. */
7527static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7528{
7529 int i;
7530
Joe Perches63c3a662011-04-26 08:12:10 +00007531 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007532
Michael Chanb5d37722006-09-27 16:06:21 -07007533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7534 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7535
7536 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7537 return 0;
7538 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007539 if (offset == RX_CPU_BASE) {
7540 for (i = 0; i < 10000; i++) {
7541 tw32(offset + CPU_STATE, 0xffffffff);
7542 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7543 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7544 break;
7545 }
7546
7547 tw32(offset + CPU_STATE, 0xffffffff);
7548 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7549 udelay(10);
7550 } else {
7551 for (i = 0; i < 10000; i++) {
7552 tw32(offset + CPU_STATE, 0xffffffff);
7553 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7554 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7555 break;
7556 }
7557 }
7558
7559 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007560 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7561 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007562 return -ENODEV;
7563 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007564
7565 /* Clear firmware's nvram arbitration. */
Joe Perches63c3a662011-04-26 08:12:10 +00007566 if (tg3_flag(tp, NVRAM))
Michael Chanec41c7d2006-01-17 02:40:55 -08007567 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007568 return 0;
7569}
7570
7571struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007572 unsigned int fw_base;
7573 unsigned int fw_len;
7574 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007575};
7576
7577/* tp->lock is held. */
7578static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7579 int cpu_scratch_size, struct fw_info *info)
7580{
Michael Chanec41c7d2006-01-17 02:40:55 -08007581 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007582 void (*write_op)(struct tg3 *, u32, u32);
7583
Joe Perches63c3a662011-04-26 08:12:10 +00007584 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007585 netdev_err(tp->dev,
7586 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007587 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007588 return -EINVAL;
7589 }
7590
Joe Perches63c3a662011-04-26 08:12:10 +00007591 if (tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007592 write_op = tg3_write_mem;
7593 else
7594 write_op = tg3_write_indirect_reg32;
7595
Michael Chan1b628152005-05-29 14:59:49 -07007596 /* It is possible that bootcode is still loading at this point.
7597 * Get the nvram lock first before halting the cpu.
7598 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007599 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007600 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007601 if (!lock_err)
7602 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007603 if (err)
7604 goto out;
7605
7606 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7607 write_op(tp, cpu_scratch_base + i, 0);
7608 tw32(cpu_base + CPU_STATE, 0xffffffff);
7609 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007610 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007611 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007612 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007613 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007614 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007615
7616 err = 0;
7617
7618out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007619 return err;
7620}
7621
7622/* tp->lock is held. */
7623static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7624{
7625 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007626 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007627 int err, i;
7628
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007629 fw_data = (void *)tp->fw->data;
7630
7631 /* Firmware blob starts with version numbers, followed by
7632 start address and length. We are setting complete length.
7633 length = end_address_of_bss - start_address_of_text.
7634 Remainder is the blob to be loaded contiguously
7635 from start address. */
7636
7637 info.fw_base = be32_to_cpu(fw_data[1]);
7638 info.fw_len = tp->fw->size - 12;
7639 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007640
7641 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7642 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7643 &info);
7644 if (err)
7645 return err;
7646
7647 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7648 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7649 &info);
7650 if (err)
7651 return err;
7652
7653 /* Now startup only the RX cpu. */
7654 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007655 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007656
7657 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007658 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007659 break;
7660 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7661 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007662 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007663 udelay(1000);
7664 }
7665 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007666 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7667 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007668 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007669 return -ENODEV;
7670 }
7671 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7672 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7673
7674 return 0;
7675}
7676
Linus Torvalds1da177e2005-04-16 15:20:36 -07007677/* tp->lock is held. */
7678static int tg3_load_tso_firmware(struct tg3 *tp)
7679{
7680 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007681 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007682 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7683 int err, i;
7684
Joe Perches63c3a662011-04-26 08:12:10 +00007685 if (tg3_flag(tp, HW_TSO_1) ||
7686 tg3_flag(tp, HW_TSO_2) ||
7687 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007688 return 0;
7689
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007690 fw_data = (void *)tp->fw->data;
7691
7692 /* Firmware blob starts with version numbers, followed by
7693 start address and length. We are setting complete length.
7694 length = end_address_of_bss - start_address_of_text.
7695 Remainder is the blob to be loaded contiguously
7696 from start address. */
7697
7698 info.fw_base = be32_to_cpu(fw_data[1]);
7699 cpu_scratch_size = tp->fw_len;
7700 info.fw_len = tp->fw->size - 12;
7701 info.fw_data = &fw_data[3];
7702
Linus Torvalds1da177e2005-04-16 15:20:36 -07007703 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007704 cpu_base = RX_CPU_BASE;
7705 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007706 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007707 cpu_base = TX_CPU_BASE;
7708 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7709 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7710 }
7711
7712 err = tg3_load_firmware_cpu(tp, cpu_base,
7713 cpu_scratch_base, cpu_scratch_size,
7714 &info);
7715 if (err)
7716 return err;
7717
7718 /* Now startup the cpu. */
7719 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007720 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007721
7722 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007723 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007724 break;
7725 tw32(cpu_base + CPU_STATE, 0xffffffff);
7726 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007727 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007728 udelay(1000);
7729 }
7730 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007731 netdev_err(tp->dev,
7732 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007733 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007734 return -ENODEV;
7735 }
7736 tw32(cpu_base + CPU_STATE, 0xffffffff);
7737 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7738 return 0;
7739}
7740
Linus Torvalds1da177e2005-04-16 15:20:36 -07007741
Linus Torvalds1da177e2005-04-16 15:20:36 -07007742static int tg3_set_mac_addr(struct net_device *dev, void *p)
7743{
7744 struct tg3 *tp = netdev_priv(dev);
7745 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007746 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007747
Michael Chanf9804dd2005-09-27 12:13:10 -07007748 if (!is_valid_ether_addr(addr->sa_data))
7749 return -EINVAL;
7750
Linus Torvalds1da177e2005-04-16 15:20:36 -07007751 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7752
Michael Chane75f7c92006-03-20 21:33:26 -08007753 if (!netif_running(dev))
7754 return 0;
7755
Joe Perches63c3a662011-04-26 08:12:10 +00007756 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007757 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007758
Michael Chan986e0ae2007-05-05 12:10:20 -07007759 addr0_high = tr32(MAC_ADDR_0_HIGH);
7760 addr0_low = tr32(MAC_ADDR_0_LOW);
7761 addr1_high = tr32(MAC_ADDR_1_HIGH);
7762 addr1_low = tr32(MAC_ADDR_1_LOW);
7763
7764 /* Skip MAC addr 1 if ASF is using it. */
7765 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7766 !(addr1_high == 0 && addr1_low == 0))
7767 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007768 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007769 spin_lock_bh(&tp->lock);
7770 __tg3_set_mac_addr(tp, skip_mac_1);
7771 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007772
Michael Chanb9ec6c12006-07-25 16:37:27 -07007773 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007774}
7775
7776/* tp->lock is held. */
7777static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7778 dma_addr_t mapping, u32 maxlen_flags,
7779 u32 nic_addr)
7780{
7781 tg3_write_mem(tp,
7782 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7783 ((u64) mapping >> 32));
7784 tg3_write_mem(tp,
7785 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7786 ((u64) mapping & 0xffffffff));
7787 tg3_write_mem(tp,
7788 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7789 maxlen_flags);
7790
Joe Perches63c3a662011-04-26 08:12:10 +00007791 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007792 tg3_write_mem(tp,
7793 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7794 nic_addr);
7795}
7796
7797static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007798static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007799{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007800 int i;
7801
Joe Perches63c3a662011-04-26 08:12:10 +00007802 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007803 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7804 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7805 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007806 } else {
7807 tw32(HOSTCC_TXCOL_TICKS, 0);
7808 tw32(HOSTCC_TXMAX_FRAMES, 0);
7809 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007810 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007811
Joe Perches63c3a662011-04-26 08:12:10 +00007812 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007813 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7814 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7815 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7816 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007817 tw32(HOSTCC_RXCOL_TICKS, 0);
7818 tw32(HOSTCC_RXMAX_FRAMES, 0);
7819 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007820 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007821
Joe Perches63c3a662011-04-26 08:12:10 +00007822 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07007823 u32 val = ec->stats_block_coalesce_usecs;
7824
Matt Carlsonb6080e12009-09-01 13:12:00 +00007825 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7826 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7827
David S. Miller15f98502005-05-18 22:49:26 -07007828 if (!netif_carrier_ok(tp->dev))
7829 val = 0;
7830
7831 tw32(HOSTCC_STAT_COAL_TICKS, val);
7832 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007833
7834 for (i = 0; i < tp->irq_cnt - 1; i++) {
7835 u32 reg;
7836
7837 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7838 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007839 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7840 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007841 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7842 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007843
Joe Perches63c3a662011-04-26 08:12:10 +00007844 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007845 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7846 tw32(reg, ec->tx_coalesce_usecs);
7847 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7848 tw32(reg, ec->tx_max_coalesced_frames);
7849 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7850 tw32(reg, ec->tx_max_coalesced_frames_irq);
7851 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007852 }
7853
7854 for (; i < tp->irq_max - 1; i++) {
7855 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007856 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007857 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007858
Joe Perches63c3a662011-04-26 08:12:10 +00007859 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007860 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7861 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7862 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7863 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007864 }
David S. Miller15f98502005-05-18 22:49:26 -07007865}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007866
7867/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007868static void tg3_rings_reset(struct tg3 *tp)
7869{
7870 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007871 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007872 struct tg3_napi *tnapi = &tp->napi[0];
7873
7874 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007875 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007876 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00007877 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00007878 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00007879 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7880 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007881 else
7882 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7883
7884 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7885 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7886 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7887 BDINFO_FLAGS_DISABLED);
7888
7889
7890 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007891 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007892 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00007893 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007894 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007895 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7896 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00007897 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7898 else
7899 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7900
7901 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7902 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7903 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7904 BDINFO_FLAGS_DISABLED);
7905
7906 /* Disable interrupts */
7907 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007908 tp->napi[0].chk_msi_cnt = 0;
7909 tp->napi[0].last_rx_cons = 0;
7910 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007911
7912 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00007913 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00007914 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007915 tp->napi[i].tx_prod = 0;
7916 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007917 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007918 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007919 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7920 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007921 tp->napi[0].chk_msi_cnt = 0;
7922 tp->napi[i].last_rx_cons = 0;
7923 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007924 }
Joe Perches63c3a662011-04-26 08:12:10 +00007925 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007926 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007927 } else {
7928 tp->napi[0].tx_prod = 0;
7929 tp->napi[0].tx_cons = 0;
7930 tw32_mailbox(tp->napi[0].prodmbox, 0);
7931 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7932 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007933
7934 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00007935 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00007936 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7937 for (i = 0; i < 16; i++)
7938 tw32_tx_mbox(mbox + i * 8, 0);
7939 }
7940
7941 txrcb = NIC_SRAM_SEND_RCB;
7942 rxrcb = NIC_SRAM_RCV_RET_RCB;
7943
7944 /* Clear status block in ram. */
7945 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7946
7947 /* Set status block DMA address */
7948 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7949 ((u64) tnapi->status_mapping >> 32));
7950 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7951 ((u64) tnapi->status_mapping & 0xffffffff));
7952
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007953 if (tnapi->tx_ring) {
7954 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7955 (TG3_TX_RING_SIZE <<
7956 BDINFO_FLAGS_MAXLEN_SHIFT),
7957 NIC_SRAM_TX_BUFFER_DESC);
7958 txrcb += TG3_BDINFO_SIZE;
7959 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007960
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007961 if (tnapi->rx_rcb) {
7962 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007963 (tp->rx_ret_ring_mask + 1) <<
7964 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007965 rxrcb += TG3_BDINFO_SIZE;
7966 }
7967
7968 stblk = HOSTCC_STATBLCK_RING1;
7969
7970 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7971 u64 mapping = (u64)tnapi->status_mapping;
7972 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7973 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7974
7975 /* Clear status block in ram. */
7976 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7977
Matt Carlson19cfaec2009-12-03 08:36:20 +00007978 if (tnapi->tx_ring) {
7979 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7980 (TG3_TX_RING_SIZE <<
7981 BDINFO_FLAGS_MAXLEN_SHIFT),
7982 NIC_SRAM_TX_BUFFER_DESC);
7983 txrcb += TG3_BDINFO_SIZE;
7984 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007985
7986 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007987 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007988 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7989
7990 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007991 rxrcb += TG3_BDINFO_SIZE;
7992 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007993}
7994
Matt Carlsoneb07a942011-04-20 07:57:36 +00007995static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7996{
7997 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7998
Joe Perches63c3a662011-04-26 08:12:10 +00007999 if (!tg3_flag(tp, 5750_PLUS) ||
8000 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00008001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8002 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8003 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8004 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8005 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8006 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8007 else
8008 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8009
8010 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8011 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8012
8013 val = min(nic_rep_thresh, host_rep_thresh);
8014 tw32(RCVBDI_STD_THRESH, val);
8015
Joe Perches63c3a662011-04-26 08:12:10 +00008016 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008017 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8018
Joe Perches63c3a662011-04-26 08:12:10 +00008019 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008020 return;
8021
Joe Perches63c3a662011-04-26 08:12:10 +00008022 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008023 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8024 else
8025 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8026
8027 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8028
8029 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8030 tw32(RCVBDI_JUMBO_THRESH, val);
8031
Joe Perches63c3a662011-04-26 08:12:10 +00008032 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008033 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8034}
8035
Matt Carlson2d31eca2009-09-01 12:53:31 +00008036/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008037static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008038{
8039 u32 val, rdmac_mode;
8040 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008041 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008042
8043 tg3_disable_ints(tp);
8044
8045 tg3_stop_fw(tp);
8046
8047 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8048
Joe Perches63c3a662011-04-26 08:12:10 +00008049 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008050 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008051
Matt Carlson699c0192010-12-06 08:28:51 +00008052 /* Enable MAC control of LPI */
8053 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8054 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8055 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8056 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8057
8058 tw32_f(TG3_CPMU_EEE_CTRL,
8059 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8060
Matt Carlsona386b902010-12-06 08:28:53 +00008061 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8062 TG3_CPMU_EEEMD_LPI_IN_TX |
8063 TG3_CPMU_EEEMD_LPI_IN_RX |
8064 TG3_CPMU_EEEMD_EEE_ENABLE;
8065
8066 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8067 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8068
Joe Perches63c3a662011-04-26 08:12:10 +00008069 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008070 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8071
8072 tw32_f(TG3_CPMU_EEE_MODE, val);
8073
8074 tw32_f(TG3_CPMU_EEE_DBTMR1,
8075 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8076 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8077
8078 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008079 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008080 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008081 }
8082
Matt Carlson603f1172010-02-12 14:47:10 +00008083 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008084 tg3_phy_reset(tp);
8085
Linus Torvalds1da177e2005-04-16 15:20:36 -07008086 err = tg3_chip_reset(tp);
8087 if (err)
8088 return err;
8089
8090 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8091
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008092 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008093 val = tr32(TG3_CPMU_CTRL);
8094 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8095 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008096
8097 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8098 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8099 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8100 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8101
8102 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8103 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8104 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8105 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8106
8107 val = tr32(TG3_CPMU_HST_ACC);
8108 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8109 val |= CPMU_HST_ACC_MACCLK_6_25;
8110 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008111 }
8112
Matt Carlson33466d92009-04-20 06:57:41 +00008113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8114 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8115 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8116 PCIE_PWR_MGMT_L1_THRESH_4MS;
8117 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008118
8119 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8120 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8121
8122 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00008123
Matt Carlsonf40386c2009-11-02 14:24:02 +00008124 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8125 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008126 }
8127
Joe Perches63c3a662011-04-26 08:12:10 +00008128 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00008129 u32 grc_mode = tr32(GRC_MODE);
8130
8131 /* Access the lower 1K of PL PCIE block registers. */
8132 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8133 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8134
8135 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8136 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8137 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8138
8139 tw32(GRC_MODE, grc_mode);
8140 }
8141
Matt Carlson5093eed2010-11-24 08:31:45 +00008142 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8143 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8144 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008145
Matt Carlson5093eed2010-11-24 08:31:45 +00008146 /* Access the lower 1K of PL PCIE block registers. */
8147 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8148 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008149
Matt Carlson5093eed2010-11-24 08:31:45 +00008150 val = tr32(TG3_PCIE_TLDLPL_PORT +
8151 TG3_PCIE_PL_LO_PHYCTL5);
8152 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8153 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008154
Matt Carlson5093eed2010-11-24 08:31:45 +00008155 tw32(GRC_MODE, grc_mode);
8156 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008157
Matt Carlson1ff30a52011-05-19 12:12:46 +00008158 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8159 u32 grc_mode = tr32(GRC_MODE);
8160
8161 /* Access the lower 1K of DL PCIE block registers. */
8162 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8163 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8164
8165 val = tr32(TG3_PCIE_TLDLPL_PORT +
8166 TG3_PCIE_DL_LO_FTSMAX);
8167 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8168 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8169 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8170
8171 tw32(GRC_MODE, grc_mode);
8172 }
8173
Matt Carlsona977dbe2010-04-12 06:58:26 +00008174 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8175 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8176 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8177 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008178 }
8179
Linus Torvalds1da177e2005-04-16 15:20:36 -07008180 /* This works around an issue with Athlon chipsets on
8181 * B3 tigon3 silicon. This bit has no effect on any
8182 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008183 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008184 */
Joe Perches63c3a662011-04-26 08:12:10 +00008185 if (!tg3_flag(tp, CPMU_PRESENT)) {
8186 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008187 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8188 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8189 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008190
8191 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008192 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008193 val = tr32(TG3PCI_PCISTATE);
8194 val |= PCISTATE_RETRY_SAME_DMA;
8195 tw32(TG3PCI_PCISTATE, val);
8196 }
8197
Joe Perches63c3a662011-04-26 08:12:10 +00008198 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008199 /* Allow reads and writes to the
8200 * APE register and memory space.
8201 */
8202 val = tr32(TG3PCI_PCISTATE);
8203 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008204 PCISTATE_ALLOW_APE_SHMEM_WR |
8205 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008206 tw32(TG3PCI_PCISTATE, val);
8207 }
8208
Linus Torvalds1da177e2005-04-16 15:20:36 -07008209 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8210 /* Enable some hw fixes. */
8211 val = tr32(TG3PCI_MSI_DATA);
8212 val |= (1 << 26) | (1 << 28) | (1 << 29);
8213 tw32(TG3PCI_MSI_DATA, val);
8214 }
8215
8216 /* Descriptor ring init may make accesses to the
8217 * NIC SRAM area to setup the TX descriptors, so we
8218 * can only do this after the hardware has been
8219 * successfully reset.
8220 */
Michael Chan32d8c572006-07-25 16:38:29 -07008221 err = tg3_init_rings(tp);
8222 if (err)
8223 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008224
Joe Perches63c3a662011-04-26 08:12:10 +00008225 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008226 val = tr32(TG3PCI_DMA_RW_CTRL) &
8227 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008228 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8229 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson0aebff42011-04-25 12:42:45 +00008230 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8231 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8232 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008233 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8234 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8235 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008236 /* This value is determined during the probe time DMA
8237 * engine test, tg3_test_dma.
8238 */
8239 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8240 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008241
8242 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8243 GRC_MODE_4X_NIC_SEND_RINGS |
8244 GRC_MODE_NO_TX_PHDR_CSUM |
8245 GRC_MODE_NO_RX_PHDR_CSUM);
8246 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008247
8248 /* Pseudo-header checksum is done by hardware logic and not
8249 * the offload processers, so make the chip do the pseudo-
8250 * header checksums on receive. For transmit it is more
8251 * convenient to do the pseudo-header checksum in software
8252 * as Linux does that on transmit for us in all cases.
8253 */
8254 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008255
8256 tw32(GRC_MODE,
8257 tp->grc_mode |
8258 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8259
8260 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8261 val = tr32(GRC_MISC_CFG);
8262 val &= ~0xff;
8263 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8264 tw32(GRC_MISC_CFG, val);
8265
8266 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008267 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008268 /* Do nothing. */
8269 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8270 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8271 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8272 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8273 else
8274 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8275 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8276 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008277 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008278 int fw_len;
8279
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008280 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008281 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8282 tw32(BUFMGR_MB_POOL_ADDR,
8283 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8284 tw32(BUFMGR_MB_POOL_SIZE,
8285 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008287
Michael Chan0f893dc2005-07-25 12:30:38 -07008288 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008289 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8290 tp->bufmgr_config.mbuf_read_dma_low_water);
8291 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8292 tp->bufmgr_config.mbuf_mac_rx_low_water);
8293 tw32(BUFMGR_MB_HIGH_WATER,
8294 tp->bufmgr_config.mbuf_high_water);
8295 } else {
8296 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8297 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8298 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8299 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8300 tw32(BUFMGR_MB_HIGH_WATER,
8301 tp->bufmgr_config.mbuf_high_water_jumbo);
8302 }
8303 tw32(BUFMGR_DMA_LOW_WATER,
8304 tp->bufmgr_config.dma_low_water);
8305 tw32(BUFMGR_DMA_HIGH_WATER,
8306 tp->bufmgr_config.dma_high_water);
8307
Matt Carlsond309a462010-09-30 10:34:31 +00008308 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8309 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8310 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8312 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8313 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8314 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008315 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008316 for (i = 0; i < 2000; i++) {
8317 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8318 break;
8319 udelay(10);
8320 }
8321 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008322 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008323 return -ENODEV;
8324 }
8325
Matt Carlsoneb07a942011-04-20 07:57:36 +00008326 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8327 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008328
Matt Carlsoneb07a942011-04-20 07:57:36 +00008329 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008330
8331 /* Initialize TG3_BDINFO's at:
8332 * RCVDBDI_STD_BD: standard eth size rx ring
8333 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8334 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8335 *
8336 * like so:
8337 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8338 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8339 * ring attribute flags
8340 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8341 *
8342 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8343 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8344 *
8345 * The size of each ring is fixed in the firmware, but the location is
8346 * configurable.
8347 */
8348 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008349 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008350 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008351 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008352 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008353 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8354 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008355
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008356 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008357 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008358 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8359 BDINFO_FLAGS_DISABLED);
8360
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008361 /* Program the jumbo buffer descriptor ring control
8362 * blocks on those devices that have them.
8363 */
Matt Carlsonbb18bb92011-03-09 16:58:19 +00008364 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008365 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008366
Joe Perches63c3a662011-04-26 08:12:10 +00008367 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008368 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008369 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008370 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008371 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008372 val = TG3_RX_JMB_RING_SIZE(tp) <<
8373 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008374 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008375 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008376 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00008377 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008378 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8379 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008380 } else {
8381 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8382 BDINFO_FLAGS_DISABLED);
8383 }
8384
Joe Perches63c3a662011-04-26 08:12:10 +00008385 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008386 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlsonde9f5232011-04-05 14:22:43 +00008387 val = TG3_RX_STD_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008388 else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008389 val = TG3_RX_STD_MAX_SIZE_5717;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008390 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8391 val |= (TG3_RX_STD_DMA_SZ << 2);
8392 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008393 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008394 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008395 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008396
8397 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008398
Matt Carlson411da642009-11-13 13:03:46 +00008399 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00008400 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008401
Joe Perches63c3a662011-04-26 08:12:10 +00008402 tpr->rx_jmb_prod_idx =
8403 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00008404 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008405
Matt Carlson2d31eca2009-09-01 12:53:31 +00008406 tg3_rings_reset(tp);
8407
Linus Torvalds1da177e2005-04-16 15:20:36 -07008408 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008409 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008410
8411 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008412 tw32(MAC_RX_MTU_SIZE,
8413 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008414
8415 /* The slot time is changed by tg3_setup_phy if we
8416 * run at gigabit with half duplex.
8417 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008418 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8419 (6 << TX_LENGTHS_IPG_SHIFT) |
8420 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8421
8422 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8423 val |= tr32(MAC_TX_LENGTHS) &
8424 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8425 TX_LENGTHS_CNT_DWN_VAL_MSK);
8426
8427 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008428
8429 /* Receive rules. */
8430 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8431 tw32(RCVLPC_CONFIG, 0x0181);
8432
8433 /* Calculate RDMAC_MODE setting early, we need it to determine
8434 * the RCVLPC_STATE_ENABLE mask.
8435 */
8436 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8437 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8438 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8439 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8440 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008441
Matt Carlsondeabaac2010-11-24 08:31:50 +00008442 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008443 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8444
Matt Carlson57e69832008-05-25 23:48:31 -07008445 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008446 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8447 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008448 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8449 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8450 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8451
Matt Carlsonc5908932011-03-09 16:58:25 +00008452 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8453 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008454 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008456 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8457 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008458 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008459 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8460 }
8461 }
8462
Joe Perches63c3a662011-04-26 08:12:10 +00008463 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008464 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8465
Joe Perches63c3a662011-04-26 08:12:10 +00008466 if (tg3_flag(tp, HW_TSO_1) ||
8467 tg3_flag(tp, HW_TSO_2) ||
8468 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008469 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8470
Matt Carlson108a6c12011-05-19 12:12:47 +00008471 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008472 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8474 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008475
Matt Carlsonf2096f92011-04-05 14:22:48 +00008476 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8477 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8478
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008479 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8480 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8482 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008483 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008484 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008485 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8486 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008487 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8488 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8489 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8490 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8491 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8492 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008493 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008494 tw32(TG3_RDMA_RSRVCTRL_REG,
8495 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8496 }
8497
Matt Carlsond78b59f2011-04-05 14:22:46 +00008498 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8499 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008500 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8501 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8502 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8503 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8504 }
8505
Linus Torvalds1da177e2005-04-16 15:20:36 -07008506 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008507 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008508 val = tr32(RCVLPC_STATS_ENABLE);
8509 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8510 tw32(RCVLPC_STATS_ENABLE, val);
8511 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008512 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008513 val = tr32(RCVLPC_STATS_ENABLE);
8514 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8515 tw32(RCVLPC_STATS_ENABLE, val);
8516 } else {
8517 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8518 }
8519 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8520 tw32(SNDDATAI_STATSENAB, 0xffffff);
8521 tw32(SNDDATAI_STATSCTRL,
8522 (SNDDATAI_SCTRL_ENABLE |
8523 SNDDATAI_SCTRL_FASTUPD));
8524
8525 /* Setup host coalescing engine. */
8526 tw32(HOSTCC_MODE, 0);
8527 for (i = 0; i < 2000; i++) {
8528 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8529 break;
8530 udelay(10);
8531 }
8532
Michael Chand244c892005-07-05 14:42:33 -07008533 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008534
Joe Perches63c3a662011-04-26 08:12:10 +00008535 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008536 /* Status/statistics block address. See tg3_timer,
8537 * the tg3_periodic_fetch_stats call there, and
8538 * tg3_get_stats to see how this works for 5705/5750 chips.
8539 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008540 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8541 ((u64) tp->stats_mapping >> 32));
8542 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8543 ((u64) tp->stats_mapping & 0xffffffff));
8544 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008545
Linus Torvalds1da177e2005-04-16 15:20:36 -07008546 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008547
8548 /* Clear statistics and status block memory areas */
8549 for (i = NIC_SRAM_STATS_BLK;
8550 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8551 i += sizeof(u32)) {
8552 tg3_write_mem(tp, i, 0);
8553 udelay(40);
8554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008555 }
8556
8557 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8558
8559 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8560 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008561 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008562 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8563
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008564 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8565 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008566 /* reset to prevent losing 1st rx packet intermittently */
8567 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8568 udelay(10);
8569 }
8570
Matt Carlson3bda1252008-08-15 14:08:22 -07008571 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008572 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8573 MAC_MODE_FHDE_ENABLE;
8574 if (tg3_flag(tp, ENABLE_APE))
8575 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008576 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008577 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008578 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8579 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008580 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8581 udelay(40);
8582
Michael Chan314fba32005-04-21 17:07:04 -07008583 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008584 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008585 * register to preserve the GPIO settings for LOMs. The GPIOs,
8586 * whether used as inputs or outputs, are set by boot code after
8587 * reset.
8588 */
Joe Perches63c3a662011-04-26 08:12:10 +00008589 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008590 u32 gpio_mask;
8591
Michael Chan9d26e212006-12-07 00:21:14 -08008592 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8593 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8594 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008595
8596 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8597 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8598 GRC_LCLCTRL_GPIO_OUTPUT3;
8599
Michael Chanaf36e6b2006-03-23 01:28:06 -08008600 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8601 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8602
Gary Zambranoaaf84462007-05-05 11:51:45 -07008603 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008604 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8605
8606 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008607 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008608 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8609 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008611 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8612 udelay(100);
8613
Joe Perches63c3a662011-04-26 08:12:10 +00008614 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008615 val = tr32(MSGINT_MODE);
8616 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8617 tw32(MSGINT_MODE, val);
8618 }
8619
Joe Perches63c3a662011-04-26 08:12:10 +00008620 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008621 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8622 udelay(40);
8623 }
8624
8625 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8626 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8627 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8628 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8629 WDMAC_MODE_LNGREAD_ENAB);
8630
Matt Carlsonc5908932011-03-09 16:58:25 +00008631 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8632 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008633 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008634 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8635 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8636 /* nothing */
8637 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008638 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008639 val |= WDMAC_MODE_RX_ACCEL;
8640 }
8641 }
8642
Michael Chand9ab5ad12006-03-20 22:27:35 -08008643 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008644 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008645 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -08008646
Matt Carlson788a0352009-11-02 14:26:03 +00008647 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8648 val |= WDMAC_MODE_BURST_ALL_DATA;
8649
Linus Torvalds1da177e2005-04-16 15:20:36 -07008650 tw32_f(WDMAC_MODE, val);
8651 udelay(40);
8652
Joe Perches63c3a662011-04-26 08:12:10 +00008653 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008654 u16 pcix_cmd;
8655
8656 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8657 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008658 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008659 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8660 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008661 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008662 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8663 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008664 }
Matt Carlson9974a352007-10-07 23:27:28 -07008665 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8666 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008667 }
8668
8669 tw32_f(RDMAC_MODE, rdmac_mode);
8670 udelay(40);
8671
8672 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008673 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008674 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008675
8676 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8677 tw32(SNDDATAC_MODE,
8678 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8679 else
8680 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8681
Linus Torvalds1da177e2005-04-16 15:20:36 -07008682 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8683 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008684 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008685 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008686 val |= RCVDBDI_MODE_LRG_RING_SZ;
8687 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008688 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008689 if (tg3_flag(tp, HW_TSO_1) ||
8690 tg3_flag(tp, HW_TSO_2) ||
8691 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008692 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008693 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008694 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008695 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8696 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008697 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8698
8699 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8700 err = tg3_load_5701_a0_firmware_fix(tp);
8701 if (err)
8702 return err;
8703 }
8704
Joe Perches63c3a662011-04-26 08:12:10 +00008705 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008706 err = tg3_load_tso_firmware(tp);
8707 if (err)
8708 return err;
8709 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008710
8711 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008712
Joe Perches63c3a662011-04-26 08:12:10 +00008713 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8715 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008716
8717 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8718 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8719 tp->tx_mode &= ~val;
8720 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8721 }
8722
Linus Torvalds1da177e2005-04-16 15:20:36 -07008723 tw32_f(MAC_TX_MODE, tp->tx_mode);
8724 udelay(100);
8725
Joe Perches63c3a662011-04-26 08:12:10 +00008726 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson9d53fa12011-07-20 10:20:54 +00008727 int i = 0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008728 u32 reg = MAC_RSS_INDIR_TBL_0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008729
Matt Carlson9d53fa12011-07-20 10:20:54 +00008730 if (tp->irq_cnt == 2) {
8731 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8732 tw32(reg, 0x0);
8733 reg += 4;
8734 }
8735 } else {
8736 u32 val;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008737
Matt Carlson9d53fa12011-07-20 10:20:54 +00008738 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8739 val = i % (tp->irq_cnt - 1);
8740 i++;
8741 for (; i % 8; i++) {
8742 val <<= 4;
8743 val |= (i % (tp->irq_cnt - 1));
8744 }
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008745 tw32(reg, val);
8746 reg += 4;
8747 }
8748 }
8749
8750 /* Setup the "secret" hash key. */
8751 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8752 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8753 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8754 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8755 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8756 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8757 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8758 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8759 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8760 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8761 }
8762
Linus Torvalds1da177e2005-04-16 15:20:36 -07008763 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008764 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008765 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8766
Joe Perches63c3a662011-04-26 08:12:10 +00008767 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008768 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8769 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8770 RX_MODE_RSS_IPV6_HASH_EN |
8771 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8772 RX_MODE_RSS_IPV4_HASH_EN |
8773 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8774
Linus Torvalds1da177e2005-04-16 15:20:36 -07008775 tw32_f(MAC_RX_MODE, tp->rx_mode);
8776 udelay(10);
8777
Linus Torvalds1da177e2005-04-16 15:20:36 -07008778 tw32(MAC_LED_CTRL, tp->led_ctrl);
8779
8780 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008781 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008782 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8783 udelay(10);
8784 }
8785 tw32_f(MAC_RX_MODE, tp->rx_mode);
8786 udelay(10);
8787
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008788 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008789 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008790 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008791 /* Set drive transmission level to 1.2V */
8792 /* only if the signal pre-emphasis bit is not set */
8793 val = tr32(MAC_SERDES_CFG);
8794 val &= 0xfffff000;
8795 val |= 0x880;
8796 tw32(MAC_SERDES_CFG, val);
8797 }
8798 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8799 tw32(MAC_SERDES_CFG, 0x616000);
8800 }
8801
8802 /* Prevent chip from dropping frames when flow control
8803 * is enabled.
8804 */
Matt Carlson666bc832010-01-20 16:58:03 +00008805 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8806 val = 1;
8807 else
8808 val = 2;
8809 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008810
8811 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008812 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008813 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00008814 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008815 }
8816
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008817 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00008818 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08008819 u32 tmp;
8820
8821 tmp = tr32(SERDES_RX_CTRL);
8822 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8823 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8824 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8825 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8826 }
8827
Joe Perches63c3a662011-04-26 08:12:10 +00008828 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00008829 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8830 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008831 tp->link_config.speed = tp->link_config.orig_speed;
8832 tp->link_config.duplex = tp->link_config.orig_duplex;
8833 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008835
Matt Carlsondd477002008-05-25 23:45:58 -07008836 err = tg3_setup_phy(tp, 0);
8837 if (err)
8838 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008839
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008840 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8841 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008842 u32 tmp;
8843
8844 /* Clear CRC stats. */
8845 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8846 tg3_writephy(tp, MII_TG3_TEST1,
8847 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008848 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008850 }
8851 }
8852
8853 __tg3_set_rx_mode(tp->dev);
8854
8855 /* Initialize receive rules. */
8856 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8857 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8858 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8859 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8860
Joe Perches63c3a662011-04-26 08:12:10 +00008861 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008862 limit = 8;
8863 else
8864 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008865 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008866 limit -= 4;
8867 switch (limit) {
8868 case 16:
8869 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8870 case 15:
8871 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8872 case 14:
8873 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8874 case 13:
8875 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8876 case 12:
8877 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8878 case 11:
8879 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8880 case 10:
8881 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8882 case 9:
8883 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8884 case 8:
8885 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8886 case 7:
8887 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8888 case 6:
8889 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8890 case 5:
8891 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8892 case 4:
8893 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8894 case 3:
8895 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8896 case 2:
8897 case 1:
8898
8899 default:
8900 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008901 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008902
Joe Perches63c3a662011-04-26 08:12:10 +00008903 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07008904 /* Write our heartbeat update interval to APE. */
8905 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8906 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008907
Linus Torvalds1da177e2005-04-16 15:20:36 -07008908 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8909
Linus Torvalds1da177e2005-04-16 15:20:36 -07008910 return 0;
8911}
8912
8913/* Called at device open time to get the chip ready for
8914 * packet processing. Invoked with tp->lock held.
8915 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008916static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008917{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008918 tg3_switch_clocks(tp);
8919
8920 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8921
Matt Carlson2f751b62008-08-04 23:17:34 -07008922 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008923}
8924
8925#define TG3_STAT_ADD32(PSTAT, REG) \
8926do { u32 __val = tr32(REG); \
8927 (PSTAT)->low += __val; \
8928 if ((PSTAT)->low < __val) \
8929 (PSTAT)->high += 1; \
8930} while (0)
8931
8932static void tg3_periodic_fetch_stats(struct tg3 *tp)
8933{
8934 struct tg3_hw_stats *sp = tp->hw_stats;
8935
8936 if (!netif_carrier_ok(tp->dev))
8937 return;
8938
8939 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8940 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8941 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8942 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8943 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8944 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8945 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8946 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8947 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8948 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8949 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8950 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8951 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8952
8953 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8954 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8955 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8956 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8957 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8958 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8959 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8960 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8961 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8962 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8963 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8964 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8965 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8966 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07008967
8968 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00008969 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8970 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8971 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00008972 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8973 } else {
8974 u32 val = tr32(HOSTCC_FLOW_ATTN);
8975 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8976 if (val) {
8977 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8978 sp->rx_discards.low += val;
8979 if (sp->rx_discards.low < val)
8980 sp->rx_discards.high += 1;
8981 }
8982 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8983 }
Michael Chan463d3052006-05-22 16:36:27 -07008984 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008985}
8986
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008987static void tg3_chk_missed_msi(struct tg3 *tp)
8988{
8989 u32 i;
8990
8991 for (i = 0; i < tp->irq_cnt; i++) {
8992 struct tg3_napi *tnapi = &tp->napi[i];
8993
8994 if (tg3_has_work(tnapi)) {
8995 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8996 tnapi->last_tx_cons == tnapi->tx_cons) {
8997 if (tnapi->chk_msi_cnt < 1) {
8998 tnapi->chk_msi_cnt++;
8999 return;
9000 }
9001 tw32_mailbox(tnapi->int_mbox,
9002 tnapi->last_tag << 24);
9003 }
9004 }
9005 tnapi->chk_msi_cnt = 0;
9006 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9007 tnapi->last_tx_cons = tnapi->tx_cons;
9008 }
9009}
9010
Linus Torvalds1da177e2005-04-16 15:20:36 -07009011static void tg3_timer(unsigned long __opaque)
9012{
9013 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009014
Michael Chanf475f162006-03-27 23:20:14 -08009015 if (tp->irq_sync)
9016 goto restart_timer;
9017
David S. Millerf47c11e2005-06-24 20:18:35 -07009018 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009019
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009020 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9021 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9022 tg3_chk_missed_msi(tp);
9023
Joe Perches63c3a662011-04-26 08:12:10 +00009024 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07009025 /* All of this garbage is because when using non-tagged
9026 * IRQ status the mailbox/status_block protocol the chip
9027 * uses with the cpu is race prone.
9028 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009029 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009030 tw32(GRC_LOCAL_CTRL,
9031 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9032 } else {
9033 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009034 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009035 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009036
David S. Millerfac9b832005-05-18 22:46:34 -07009037 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +00009038 tg3_flag_set(tp, RESTART_TIMER);
David S. Millerf47c11e2005-06-24 20:18:35 -07009039 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07009040 schedule_work(&tp->reset_task);
9041 return;
9042 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009043 }
9044
Linus Torvalds1da177e2005-04-16 15:20:36 -07009045 /* This part only runs once per second. */
9046 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009047 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009048 tg3_periodic_fetch_stats(tp);
9049
Matt Carlsonb0c59432011-05-19 12:12:48 +00009050 if (tp->setlpicnt && !--tp->setlpicnt)
9051 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009052
Joe Perches63c3a662011-04-26 08:12:10 +00009053 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009054 u32 mac_stat;
9055 int phy_event;
9056
9057 mac_stat = tr32(MAC_STATUS);
9058
9059 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009060 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009061 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9062 phy_event = 1;
9063 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9064 phy_event = 1;
9065
9066 if (phy_event)
9067 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009068 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009069 u32 mac_stat = tr32(MAC_STATUS);
9070 int need_setup = 0;
9071
9072 if (netif_carrier_ok(tp->dev) &&
9073 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9074 need_setup = 1;
9075 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009076 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009077 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9078 MAC_STATUS_SIGNAL_DET))) {
9079 need_setup = 1;
9080 }
9081 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009082 if (!tp->serdes_counter) {
9083 tw32_f(MAC_MODE,
9084 (tp->mac_mode &
9085 ~MAC_MODE_PORT_MODE_MASK));
9086 udelay(40);
9087 tw32_f(MAC_MODE, tp->mac_mode);
9088 udelay(40);
9089 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009090 tg3_setup_phy(tp, 0);
9091 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009092 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009093 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009094 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009095 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009096
9097 tp->timer_counter = tp->timer_multiplier;
9098 }
9099
Michael Chan130b8e42006-09-27 16:00:40 -07009100 /* Heartbeat is only sent once every 2 seconds.
9101 *
9102 * The heartbeat is to tell the ASF firmware that the host
9103 * driver is still alive. In the event that the OS crashes,
9104 * ASF needs to reset the hardware to free up the FIFO space
9105 * that may be filled with rx packets destined for the host.
9106 * If the FIFO is full, ASF will no longer function properly.
9107 *
9108 * Unintended resets have been reported on real time kernels
9109 * where the timer doesn't run on time. Netpoll will also have
9110 * same problem.
9111 *
9112 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9113 * to check the ring condition when the heartbeat is expiring
9114 * before doing the reset. This will prevent most unintended
9115 * resets.
9116 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009117 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009118 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009119 tg3_wait_for_event_ack(tp);
9120
Michael Chanbbadf502006-04-06 21:46:34 -07009121 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009122 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009123 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009124 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9125 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009126
9127 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009128 }
9129 tp->asf_counter = tp->asf_multiplier;
9130 }
9131
David S. Millerf47c11e2005-06-24 20:18:35 -07009132 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009133
Michael Chanf475f162006-03-27 23:20:14 -08009134restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009135 tp->timer.expires = jiffies + tp->timer_offset;
9136 add_timer(&tp->timer);
9137}
9138
Matt Carlson4f125f42009-09-01 12:55:02 +00009139static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009140{
David Howells7d12e782006-10-05 14:55:46 +01009141 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009142 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009143 char *name;
9144 struct tg3_napi *tnapi = &tp->napi[irq_num];
9145
9146 if (tp->irq_cnt == 1)
9147 name = tp->dev->name;
9148 else {
9149 name = &tnapi->irq_lbl[0];
9150 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9151 name[IFNAMSIZ-1] = 0;
9152 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009153
Joe Perches63c3a662011-04-26 08:12:10 +00009154 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009155 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009156 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009157 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009158 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009159 } else {
9160 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009161 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009162 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009163 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009164 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009165
9166 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009167}
9168
Michael Chan79381092005-04-21 17:13:59 -07009169static int tg3_test_interrupt(struct tg3 *tp)
9170{
Matt Carlson09943a12009-08-28 14:01:57 +00009171 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009172 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009173 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009174 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009175
Michael Chand4bc3922005-05-29 14:59:20 -07009176 if (!netif_running(dev))
9177 return -ENODEV;
9178
Michael Chan79381092005-04-21 17:13:59 -07009179 tg3_disable_ints(tp);
9180
Matt Carlson4f125f42009-09-01 12:55:02 +00009181 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009182
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009183 /*
9184 * Turn off MSI one shot mode. Otherwise this test has no
9185 * observable way to know whether the interrupt was delivered.
9186 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009187 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009188 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9189 tw32(MSGINT_MODE, val);
9190 }
9191
Matt Carlson4f125f42009-09-01 12:55:02 +00009192 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009193 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009194 if (err)
9195 return err;
9196
Matt Carlson898a56f2009-08-28 14:02:40 +00009197 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009198 tg3_enable_ints(tp);
9199
9200 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009201 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009202
9203 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009204 u32 int_mbox, misc_host_ctrl;
9205
Matt Carlson898a56f2009-08-28 14:02:40 +00009206 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009207 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9208
9209 if ((int_mbox != 0) ||
9210 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9211 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009212 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009213 }
9214
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009215 if (tg3_flag(tp, 57765_PLUS) &&
9216 tnapi->hw_status->status_tag != tnapi->last_tag)
9217 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9218
Michael Chan79381092005-04-21 17:13:59 -07009219 msleep(10);
9220 }
9221
9222 tg3_disable_ints(tp);
9223
Matt Carlson4f125f42009-09-01 12:55:02 +00009224 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009225
Matt Carlson4f125f42009-09-01 12:55:02 +00009226 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009227
9228 if (err)
9229 return err;
9230
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009231 if (intr_ok) {
9232 /* Reenable MSI one shot mode. */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009233 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009234 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9235 tw32(MSGINT_MODE, val);
9236 }
Michael Chan79381092005-04-21 17:13:59 -07009237 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009238 }
Michael Chan79381092005-04-21 17:13:59 -07009239
9240 return -EIO;
9241}
9242
9243/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9244 * successfully restored
9245 */
9246static int tg3_test_msi(struct tg3 *tp)
9247{
Michael Chan79381092005-04-21 17:13:59 -07009248 int err;
9249 u16 pci_cmd;
9250
Joe Perches63c3a662011-04-26 08:12:10 +00009251 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009252 return 0;
9253
9254 /* Turn off SERR reporting in case MSI terminates with Master
9255 * Abort.
9256 */
9257 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9258 pci_write_config_word(tp->pdev, PCI_COMMAND,
9259 pci_cmd & ~PCI_COMMAND_SERR);
9260
9261 err = tg3_test_interrupt(tp);
9262
9263 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9264
9265 if (!err)
9266 return 0;
9267
9268 /* other failures */
9269 if (err != -EIO)
9270 return err;
9271
9272 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009273 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9274 "to INTx mode. Please report this failure to the PCI "
9275 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009276
Matt Carlson4f125f42009-09-01 12:55:02 +00009277 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009278
Michael Chan79381092005-04-21 17:13:59 -07009279 pci_disable_msi(tp->pdev);
9280
Joe Perches63c3a662011-04-26 08:12:10 +00009281 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009282 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009283
Matt Carlson4f125f42009-09-01 12:55:02 +00009284 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009285 if (err)
9286 return err;
9287
9288 /* Need to reset the chip because the MSI cycle may have terminated
9289 * with Master Abort.
9290 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009291 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009292
Michael Chan944d9802005-05-29 14:57:48 -07009293 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009294 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009295
David S. Millerf47c11e2005-06-24 20:18:35 -07009296 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009297
9298 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009299 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009300
9301 return err;
9302}
9303
Matt Carlson9e9fd122009-01-19 16:57:45 -08009304static int tg3_request_firmware(struct tg3 *tp)
9305{
9306 const __be32 *fw_data;
9307
9308 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009309 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9310 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009311 return -ENOENT;
9312 }
9313
9314 fw_data = (void *)tp->fw->data;
9315
9316 /* Firmware blob starts with version numbers, followed by
9317 * start address and _full_ length including BSS sections
9318 * (which must be longer than the actual data, of course
9319 */
9320
9321 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9322 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009323 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9324 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009325 release_firmware(tp->fw);
9326 tp->fw = NULL;
9327 return -EINVAL;
9328 }
9329
9330 /* We no longer need firmware; we have it. */
9331 tp->fw_needed = NULL;
9332 return 0;
9333}
9334
Matt Carlson679563f2009-09-01 12:55:46 +00009335static bool tg3_enable_msix(struct tg3 *tp)
9336{
9337 int i, rc, cpus = num_online_cpus();
9338 struct msix_entry msix_ent[tp->irq_max];
9339
9340 if (cpus == 1)
9341 /* Just fallback to the simpler MSI mode. */
9342 return false;
9343
9344 /*
9345 * We want as many rx rings enabled as there are cpus.
9346 * The first MSIX vector only deals with link interrupts, etc,
9347 * so we add one to the number of vectors we are requesting.
9348 */
9349 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9350
9351 for (i = 0; i < tp->irq_max; i++) {
9352 msix_ent[i].entry = i;
9353 msix_ent[i].vector = 0;
9354 }
9355
9356 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009357 if (rc < 0) {
9358 return false;
9359 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009360 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9361 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009362 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9363 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009364 tp->irq_cnt = rc;
9365 }
9366
9367 for (i = 0; i < tp->irq_max; i++)
9368 tp->napi[i].irq_vec = msix_ent[i].vector;
9369
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009370 netif_set_real_num_tx_queues(tp->dev, 1);
9371 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9372 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9373 pci_disable_msix(tp->pdev);
9374 return false;
9375 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009376
9377 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009378 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009379
9380 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9381 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009382 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009383 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9384 }
9385 }
Matt Carlson2430b032010-06-05 17:24:34 +00009386
Matt Carlson679563f2009-09-01 12:55:46 +00009387 return true;
9388}
9389
Matt Carlson07b01732009-08-28 14:01:15 +00009390static void tg3_ints_init(struct tg3 *tp)
9391{
Joe Perches63c3a662011-04-26 08:12:10 +00009392 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9393 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009394 /* All MSI supporting chips should support tagged
9395 * status. Assert that this is the case.
9396 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009397 netdev_warn(tp->dev,
9398 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009399 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009400 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009401
Joe Perches63c3a662011-04-26 08:12:10 +00009402 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9403 tg3_flag_set(tp, USING_MSIX);
9404 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9405 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009406
Joe Perches63c3a662011-04-26 08:12:10 +00009407 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009408 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009409 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009410 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00009411 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9412 }
9413defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009414 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009415 tp->irq_cnt = 1;
9416 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009417 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009418 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009419 }
Matt Carlson07b01732009-08-28 14:01:15 +00009420}
9421
9422static void tg3_ints_fini(struct tg3 *tp)
9423{
Joe Perches63c3a662011-04-26 08:12:10 +00009424 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009425 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009426 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009427 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009428 tg3_flag_clear(tp, USING_MSI);
9429 tg3_flag_clear(tp, USING_MSIX);
9430 tg3_flag_clear(tp, ENABLE_RSS);
9431 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009432}
9433
Linus Torvalds1da177e2005-04-16 15:20:36 -07009434static int tg3_open(struct net_device *dev)
9435{
9436 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009437 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009438
Matt Carlson9e9fd122009-01-19 16:57:45 -08009439 if (tp->fw_needed) {
9440 err = tg3_request_firmware(tp);
9441 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9442 if (err)
9443 return err;
9444 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009445 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009446 tg3_flag_clear(tp, TSO_CAPABLE);
9447 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009448 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009449 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009450 }
9451 }
9452
Michael Chanc49a1562006-12-17 17:07:29 -08009453 netif_carrier_off(tp->dev);
9454
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009455 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009456 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009457 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009458
9459 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009460
Linus Torvalds1da177e2005-04-16 15:20:36 -07009461 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009462 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009463
David S. Millerf47c11e2005-06-24 20:18:35 -07009464 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009465
Matt Carlson679563f2009-09-01 12:55:46 +00009466 /*
9467 * Setup interrupts first so we know how
9468 * many NAPI resources to allocate
9469 */
9470 tg3_ints_init(tp);
9471
Linus Torvalds1da177e2005-04-16 15:20:36 -07009472 /* The placement of this call is tied
9473 * to the setup and use of Host TX descriptors.
9474 */
9475 err = tg3_alloc_consistent(tp);
9476 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009477 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009478
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009479 tg3_napi_init(tp);
9480
Matt Carlsonfed97812009-09-01 13:10:19 +00009481 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009482
Matt Carlson4f125f42009-09-01 12:55:02 +00009483 for (i = 0; i < tp->irq_cnt; i++) {
9484 struct tg3_napi *tnapi = &tp->napi[i];
9485 err = tg3_request_irq(tp, i);
9486 if (err) {
9487 for (i--; i >= 0; i--)
9488 free_irq(tnapi->irq_vec, tnapi);
9489 break;
9490 }
9491 }
Matt Carlson07b01732009-08-28 14:01:15 +00009492
9493 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009494 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00009495
David S. Millerf47c11e2005-06-24 20:18:35 -07009496 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009497
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009498 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009499 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009500 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009501 tg3_free_rings(tp);
9502 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009503 if (tg3_flag(tp, TAGGED_STATUS) &&
9504 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9505 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
David S. Millerfac9b832005-05-18 22:46:34 -07009506 tp->timer_offset = HZ;
9507 else
9508 tp->timer_offset = HZ / 10;
9509
9510 BUG_ON(tp->timer_offset > HZ);
9511 tp->timer_counter = tp->timer_multiplier =
9512 (HZ / tp->timer_offset);
9513 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009514 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009515
9516 init_timer(&tp->timer);
9517 tp->timer.expires = jiffies + tp->timer_offset;
9518 tp->timer.data = (unsigned long) tp;
9519 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009520 }
9521
David S. Millerf47c11e2005-06-24 20:18:35 -07009522 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009523
Matt Carlson07b01732009-08-28 14:01:15 +00009524 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009525 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009526
Joe Perches63c3a662011-04-26 08:12:10 +00009527 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009528 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009529
Michael Chan79381092005-04-21 17:13:59 -07009530 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009531 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009532 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009533 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009534 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009535
Matt Carlson679563f2009-09-01 12:55:46 +00009536 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009537 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009538
Joe Perches63c3a662011-04-26 08:12:10 +00009539 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009540 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009541
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009542 tw32(PCIE_TRANSACTION_CFG,
9543 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009544 }
Michael Chan79381092005-04-21 17:13:59 -07009545 }
9546
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009547 tg3_phy_start(tp);
9548
David S. Millerf47c11e2005-06-24 20:18:35 -07009549 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009550
Michael Chan79381092005-04-21 17:13:59 -07009551 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009552 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009553 tg3_enable_ints(tp);
9554
David S. Millerf47c11e2005-06-24 20:18:35 -07009555 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009556
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009557 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009558
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009559 /*
9560 * Reset loopback feature if it was turned on while the device was down
9561 * make sure that it's installed properly now.
9562 */
9563 if (dev->features & NETIF_F_LOOPBACK)
9564 tg3_set_loopback(dev, dev->features);
9565
Linus Torvalds1da177e2005-04-16 15:20:36 -07009566 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009567
Matt Carlson679563f2009-09-01 12:55:46 +00009568err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009569 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9570 struct tg3_napi *tnapi = &tp->napi[i];
9571 free_irq(tnapi->irq_vec, tnapi);
9572 }
Matt Carlson07b01732009-08-28 14:01:15 +00009573
Matt Carlson679563f2009-09-01 12:55:46 +00009574err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009575 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009576 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009577 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009578
9579err_out1:
9580 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009581 tg3_frob_aux_power(tp, false);
9582 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009583 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009584}
9585
Eric Dumazet511d2222010-07-07 20:44:24 +00009586static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9587 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009588static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9589
9590static int tg3_close(struct net_device *dev)
9591{
Matt Carlson4f125f42009-09-01 12:55:02 +00009592 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009593 struct tg3 *tp = netdev_priv(dev);
9594
Matt Carlsonfed97812009-09-01 13:10:19 +00009595 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009596 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009597
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009598 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009599
9600 del_timer_sync(&tp->timer);
9601
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009602 tg3_phy_stop(tp);
9603
David S. Millerf47c11e2005-06-24 20:18:35 -07009604 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009605
9606 tg3_disable_ints(tp);
9607
Michael Chan944d9802005-05-29 14:57:48 -07009608 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009609 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009610 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009611
David S. Millerf47c11e2005-06-24 20:18:35 -07009612 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009613
Matt Carlson4f125f42009-09-01 12:55:02 +00009614 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9615 struct tg3_napi *tnapi = &tp->napi[i];
9616 free_irq(tnapi->irq_vec, tnapi);
9617 }
Matt Carlson07b01732009-08-28 14:01:15 +00009618
9619 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009620
Eric Dumazet511d2222010-07-07 20:44:24 +00009621 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9622
Linus Torvalds1da177e2005-04-16 15:20:36 -07009623 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9624 sizeof(tp->estats_prev));
9625
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009626 tg3_napi_fini(tp);
9627
Linus Torvalds1da177e2005-04-16 15:20:36 -07009628 tg3_free_consistent(tp);
9629
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009630 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009631
9632 netif_carrier_off(tp->dev);
9633
Linus Torvalds1da177e2005-04-16 15:20:36 -07009634 return 0;
9635}
9636
Eric Dumazet511d2222010-07-07 20:44:24 +00009637static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009638{
9639 return ((u64)val->high << 32) | ((u64)val->low);
9640}
9641
Eric Dumazet511d2222010-07-07 20:44:24 +00009642static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009643{
9644 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9645
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009646 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009647 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9648 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009649 u32 val;
9650
David S. Millerf47c11e2005-06-24 20:18:35 -07009651 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009652 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9653 tg3_writephy(tp, MII_TG3_TEST1,
9654 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009655 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009656 } else
9657 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009658 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009659
9660 tp->phy_crc_errors += val;
9661
9662 return tp->phy_crc_errors;
9663 }
9664
9665 return get_stat64(&hw_stats->rx_fcs_errors);
9666}
9667
9668#define ESTAT_ADD(member) \
9669 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009670 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009671
9672static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9673{
9674 struct tg3_ethtool_stats *estats = &tp->estats;
9675 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9676 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9677
9678 if (!hw_stats)
9679 return old_estats;
9680
9681 ESTAT_ADD(rx_octets);
9682 ESTAT_ADD(rx_fragments);
9683 ESTAT_ADD(rx_ucast_packets);
9684 ESTAT_ADD(rx_mcast_packets);
9685 ESTAT_ADD(rx_bcast_packets);
9686 ESTAT_ADD(rx_fcs_errors);
9687 ESTAT_ADD(rx_align_errors);
9688 ESTAT_ADD(rx_xon_pause_rcvd);
9689 ESTAT_ADD(rx_xoff_pause_rcvd);
9690 ESTAT_ADD(rx_mac_ctrl_rcvd);
9691 ESTAT_ADD(rx_xoff_entered);
9692 ESTAT_ADD(rx_frame_too_long_errors);
9693 ESTAT_ADD(rx_jabbers);
9694 ESTAT_ADD(rx_undersize_packets);
9695 ESTAT_ADD(rx_in_length_errors);
9696 ESTAT_ADD(rx_out_length_errors);
9697 ESTAT_ADD(rx_64_or_less_octet_packets);
9698 ESTAT_ADD(rx_65_to_127_octet_packets);
9699 ESTAT_ADD(rx_128_to_255_octet_packets);
9700 ESTAT_ADD(rx_256_to_511_octet_packets);
9701 ESTAT_ADD(rx_512_to_1023_octet_packets);
9702 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9703 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9704 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9705 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9706 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9707
9708 ESTAT_ADD(tx_octets);
9709 ESTAT_ADD(tx_collisions);
9710 ESTAT_ADD(tx_xon_sent);
9711 ESTAT_ADD(tx_xoff_sent);
9712 ESTAT_ADD(tx_flow_control);
9713 ESTAT_ADD(tx_mac_errors);
9714 ESTAT_ADD(tx_single_collisions);
9715 ESTAT_ADD(tx_mult_collisions);
9716 ESTAT_ADD(tx_deferred);
9717 ESTAT_ADD(tx_excessive_collisions);
9718 ESTAT_ADD(tx_late_collisions);
9719 ESTAT_ADD(tx_collide_2times);
9720 ESTAT_ADD(tx_collide_3times);
9721 ESTAT_ADD(tx_collide_4times);
9722 ESTAT_ADD(tx_collide_5times);
9723 ESTAT_ADD(tx_collide_6times);
9724 ESTAT_ADD(tx_collide_7times);
9725 ESTAT_ADD(tx_collide_8times);
9726 ESTAT_ADD(tx_collide_9times);
9727 ESTAT_ADD(tx_collide_10times);
9728 ESTAT_ADD(tx_collide_11times);
9729 ESTAT_ADD(tx_collide_12times);
9730 ESTAT_ADD(tx_collide_13times);
9731 ESTAT_ADD(tx_collide_14times);
9732 ESTAT_ADD(tx_collide_15times);
9733 ESTAT_ADD(tx_ucast_packets);
9734 ESTAT_ADD(tx_mcast_packets);
9735 ESTAT_ADD(tx_bcast_packets);
9736 ESTAT_ADD(tx_carrier_sense_errors);
9737 ESTAT_ADD(tx_discards);
9738 ESTAT_ADD(tx_errors);
9739
9740 ESTAT_ADD(dma_writeq_full);
9741 ESTAT_ADD(dma_write_prioq_full);
9742 ESTAT_ADD(rxbds_empty);
9743 ESTAT_ADD(rx_discards);
9744 ESTAT_ADD(rx_errors);
9745 ESTAT_ADD(rx_threshold_hit);
9746
9747 ESTAT_ADD(dma_readq_full);
9748 ESTAT_ADD(dma_read_prioq_full);
9749 ESTAT_ADD(tx_comp_queue_full);
9750
9751 ESTAT_ADD(ring_set_send_prod_index);
9752 ESTAT_ADD(ring_status_update);
9753 ESTAT_ADD(nic_irqs);
9754 ESTAT_ADD(nic_avoided_irqs);
9755 ESTAT_ADD(nic_tx_threshold_hit);
9756
Matt Carlson4452d092011-05-19 12:12:51 +00009757 ESTAT_ADD(mbuf_lwm_thresh_hit);
9758
Linus Torvalds1da177e2005-04-16 15:20:36 -07009759 return estats;
9760}
9761
Eric Dumazet511d2222010-07-07 20:44:24 +00009762static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9763 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009764{
9765 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009766 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009767 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9768
9769 if (!hw_stats)
9770 return old_stats;
9771
9772 stats->rx_packets = old_stats->rx_packets +
9773 get_stat64(&hw_stats->rx_ucast_packets) +
9774 get_stat64(&hw_stats->rx_mcast_packets) +
9775 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009776
Linus Torvalds1da177e2005-04-16 15:20:36 -07009777 stats->tx_packets = old_stats->tx_packets +
9778 get_stat64(&hw_stats->tx_ucast_packets) +
9779 get_stat64(&hw_stats->tx_mcast_packets) +
9780 get_stat64(&hw_stats->tx_bcast_packets);
9781
9782 stats->rx_bytes = old_stats->rx_bytes +
9783 get_stat64(&hw_stats->rx_octets);
9784 stats->tx_bytes = old_stats->tx_bytes +
9785 get_stat64(&hw_stats->tx_octets);
9786
9787 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009788 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009789 stats->tx_errors = old_stats->tx_errors +
9790 get_stat64(&hw_stats->tx_errors) +
9791 get_stat64(&hw_stats->tx_mac_errors) +
9792 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9793 get_stat64(&hw_stats->tx_discards);
9794
9795 stats->multicast = old_stats->multicast +
9796 get_stat64(&hw_stats->rx_mcast_packets);
9797 stats->collisions = old_stats->collisions +
9798 get_stat64(&hw_stats->tx_collisions);
9799
9800 stats->rx_length_errors = old_stats->rx_length_errors +
9801 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9802 get_stat64(&hw_stats->rx_undersize_packets);
9803
9804 stats->rx_over_errors = old_stats->rx_over_errors +
9805 get_stat64(&hw_stats->rxbds_empty);
9806 stats->rx_frame_errors = old_stats->rx_frame_errors +
9807 get_stat64(&hw_stats->rx_align_errors);
9808 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9809 get_stat64(&hw_stats->tx_discards);
9810 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9811 get_stat64(&hw_stats->tx_carrier_sense_errors);
9812
9813 stats->rx_crc_errors = old_stats->rx_crc_errors +
9814 calc_crc_errors(tp);
9815
John W. Linville4f63b872005-09-12 14:43:18 -07009816 stats->rx_missed_errors = old_stats->rx_missed_errors +
9817 get_stat64(&hw_stats->rx_discards);
9818
Eric Dumazetb0057c52010-10-10 19:55:52 +00009819 stats->rx_dropped = tp->rx_dropped;
9820
Linus Torvalds1da177e2005-04-16 15:20:36 -07009821 return stats;
9822}
9823
9824static inline u32 calc_crc(unsigned char *buf, int len)
9825{
9826 u32 reg;
9827 u32 tmp;
9828 int j, k;
9829
9830 reg = 0xffffffff;
9831
9832 for (j = 0; j < len; j++) {
9833 reg ^= buf[j];
9834
9835 for (k = 0; k < 8; k++) {
9836 tmp = reg & 0x01;
9837
9838 reg >>= 1;
9839
Matt Carlson859a588792010-04-05 10:19:28 +00009840 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009841 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009842 }
9843 }
9844
9845 return ~reg;
9846}
9847
9848static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9849{
9850 /* accept or reject all multicast frames */
9851 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9852 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9853 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9854 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9855}
9856
9857static void __tg3_set_rx_mode(struct net_device *dev)
9858{
9859 struct tg3 *tp = netdev_priv(dev);
9860 u32 rx_mode;
9861
9862 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9863 RX_MODE_KEEP_VLAN_TAG);
9864
Matt Carlsonbf933c82011-01-25 15:58:49 +00009865#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009866 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9867 * flag clear.
9868 */
Joe Perches63c3a662011-04-26 08:12:10 +00009869 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009870 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9871#endif
9872
9873 if (dev->flags & IFF_PROMISC) {
9874 /* Promiscuous mode. */
9875 rx_mode |= RX_MODE_PROMISC;
9876 } else if (dev->flags & IFF_ALLMULTI) {
9877 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009878 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00009879 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009880 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009881 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009882 } else {
9883 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +00009884 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009885 u32 mc_filter[4] = { 0, };
9886 u32 regidx;
9887 u32 bit;
9888 u32 crc;
9889
Jiri Pirko22bedad32010-04-01 21:22:57 +00009890 netdev_for_each_mc_addr(ha, dev) {
9891 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009892 bit = ~crc & 0x7f;
9893 regidx = (bit & 0x60) >> 5;
9894 bit &= 0x1f;
9895 mc_filter[regidx] |= (1 << bit);
9896 }
9897
9898 tw32(MAC_HASH_REG_0, mc_filter[0]);
9899 tw32(MAC_HASH_REG_1, mc_filter[1]);
9900 tw32(MAC_HASH_REG_2, mc_filter[2]);
9901 tw32(MAC_HASH_REG_3, mc_filter[3]);
9902 }
9903
9904 if (rx_mode != tp->rx_mode) {
9905 tp->rx_mode = rx_mode;
9906 tw32_f(MAC_RX_MODE, rx_mode);
9907 udelay(10);
9908 }
9909}
9910
9911static void tg3_set_rx_mode(struct net_device *dev)
9912{
9913 struct tg3 *tp = netdev_priv(dev);
9914
Michael Chane75f7c92006-03-20 21:33:26 -08009915 if (!netif_running(dev))
9916 return;
9917
David S. Millerf47c11e2005-06-24 20:18:35 -07009918 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009919 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07009920 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009921}
9922
Linus Torvalds1da177e2005-04-16 15:20:36 -07009923static int tg3_get_regs_len(struct net_device *dev)
9924{
Matt Carlson97bd8e42011-04-13 11:05:04 +00009925 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009926}
9927
9928static void tg3_get_regs(struct net_device *dev,
9929 struct ethtool_regs *regs, void *_p)
9930{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009931 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009932
9933 regs->version = 0;
9934
Matt Carlson97bd8e42011-04-13 11:05:04 +00009935 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009936
Matt Carlson80096062010-08-02 11:26:06 +00009937 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009938 return;
9939
David S. Millerf47c11e2005-06-24 20:18:35 -07009940 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009941
Matt Carlson97bd8e42011-04-13 11:05:04 +00009942 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009943
David S. Millerf47c11e2005-06-24 20:18:35 -07009944 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009945}
9946
9947static int tg3_get_eeprom_len(struct net_device *dev)
9948{
9949 struct tg3 *tp = netdev_priv(dev);
9950
9951 return tp->nvram_size;
9952}
9953
Linus Torvalds1da177e2005-04-16 15:20:36 -07009954static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9955{
9956 struct tg3 *tp = netdev_priv(dev);
9957 int ret;
9958 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08009959 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009960 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009961
Joe Perches63c3a662011-04-26 08:12:10 +00009962 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +00009963 return -EINVAL;
9964
Matt Carlson80096062010-08-02 11:26:06 +00009965 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009966 return -EAGAIN;
9967
Linus Torvalds1da177e2005-04-16 15:20:36 -07009968 offset = eeprom->offset;
9969 len = eeprom->len;
9970 eeprom->len = 0;
9971
9972 eeprom->magic = TG3_EEPROM_MAGIC;
9973
9974 if (offset & 3) {
9975 /* adjustments to start on required 4 byte boundary */
9976 b_offset = offset & 3;
9977 b_count = 4 - b_offset;
9978 if (b_count > len) {
9979 /* i.e. offset=1 len=2 */
9980 b_count = len;
9981 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00009982 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009983 if (ret)
9984 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +00009985 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009986 len -= b_count;
9987 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009988 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009989 }
9990
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009991 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009992 pd = &data[eeprom->len];
9993 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009994 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009995 if (ret) {
9996 eeprom->len += i;
9997 return ret;
9998 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009999 memcpy(pd + i, &val, 4);
10000 }
10001 eeprom->len += i;
10002
10003 if (len & 3) {
10004 /* read last bytes not ending on 4 byte boundary */
10005 pd = &data[eeprom->len];
10006 b_count = len & 3;
10007 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010008 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010009 if (ret)
10010 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010011 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010012 eeprom->len += b_count;
10013 }
10014 return 0;
10015}
10016
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010017static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010018
10019static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10020{
10021 struct tg3 *tp = netdev_priv(dev);
10022 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010023 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010024 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010025 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010026
Matt Carlson80096062010-08-02 11:26:06 +000010027 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010028 return -EAGAIN;
10029
Joe Perches63c3a662011-04-26 08:12:10 +000010030 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010031 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010032 return -EINVAL;
10033
10034 offset = eeprom->offset;
10035 len = eeprom->len;
10036
10037 if ((b_offset = (offset & 3))) {
10038 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010039 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010040 if (ret)
10041 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010042 len += b_offset;
10043 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -070010044 if (len < 4)
10045 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010046 }
10047
10048 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -070010049 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010050 /* adjustments to end on required 4 byte boundary */
10051 odd_len = 1;
10052 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010053 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010054 if (ret)
10055 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010056 }
10057
10058 buf = data;
10059 if (b_offset || odd_len) {
10060 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010061 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010062 return -ENOMEM;
10063 if (b_offset)
10064 memcpy(buf, &start, 4);
10065 if (odd_len)
10066 memcpy(buf+len-4, &end, 4);
10067 memcpy(buf + b_offset, data, eeprom->len);
10068 }
10069
10070 ret = tg3_nvram_write_block(tp, offset, len, buf);
10071
10072 if (buf != data)
10073 kfree(buf);
10074
10075 return ret;
10076}
10077
10078static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10079{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010080 struct tg3 *tp = netdev_priv(dev);
10081
Joe Perches63c3a662011-04-26 08:12:10 +000010082 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010083 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010084 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010085 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010086 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10087 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010088 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010089
Linus Torvalds1da177e2005-04-16 15:20:36 -070010090 cmd->supported = (SUPPORTED_Autoneg);
10091
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010092 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010093 cmd->supported |= (SUPPORTED_1000baseT_Half |
10094 SUPPORTED_1000baseT_Full);
10095
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010096 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010097 cmd->supported |= (SUPPORTED_100baseT_Half |
10098 SUPPORTED_100baseT_Full |
10099 SUPPORTED_10baseT_Half |
10100 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010101 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010102 cmd->port = PORT_TP;
10103 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010104 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010105 cmd->port = PORT_FIBRE;
10106 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010107
Linus Torvalds1da177e2005-04-16 15:20:36 -070010108 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010109 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10110 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10111 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10112 cmd->advertising |= ADVERTISED_Pause;
10113 } else {
10114 cmd->advertising |= ADVERTISED_Pause |
10115 ADVERTISED_Asym_Pause;
10116 }
10117 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10118 cmd->advertising |= ADVERTISED_Asym_Pause;
10119 }
10120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010121 if (netif_running(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010122 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010123 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson64c22182010-10-14 10:37:44 +000010124 } else {
David Decotigny70739492011-04-27 18:32:40 +000010125 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010126 cmd->duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010127 }
Matt Carlson882e9792009-09-01 13:21:36 +000010128 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010129 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010130 cmd->autoneg = tp->link_config.autoneg;
10131 cmd->maxtxpkt = 0;
10132 cmd->maxrxpkt = 0;
10133 return 0;
10134}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010135
Linus Torvalds1da177e2005-04-16 15:20:36 -070010136static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10137{
10138 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010139 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010140
Joe Perches63c3a662011-04-26 08:12:10 +000010141 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010142 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010143 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010144 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010145 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10146 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010147 }
10148
Matt Carlson7e5856b2009-02-25 14:23:01 +000010149 if (cmd->autoneg != AUTONEG_ENABLE &&
10150 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010151 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010152
10153 if (cmd->autoneg == AUTONEG_DISABLE &&
10154 cmd->duplex != DUPLEX_FULL &&
10155 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010156 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010157
Matt Carlson7e5856b2009-02-25 14:23:01 +000010158 if (cmd->autoneg == AUTONEG_ENABLE) {
10159 u32 mask = ADVERTISED_Autoneg |
10160 ADVERTISED_Pause |
10161 ADVERTISED_Asym_Pause;
10162
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010163 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010164 mask |= ADVERTISED_1000baseT_Half |
10165 ADVERTISED_1000baseT_Full;
10166
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010167 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010168 mask |= ADVERTISED_100baseT_Half |
10169 ADVERTISED_100baseT_Full |
10170 ADVERTISED_10baseT_Half |
10171 ADVERTISED_10baseT_Full |
10172 ADVERTISED_TP;
10173 else
10174 mask |= ADVERTISED_FIBRE;
10175
10176 if (cmd->advertising & ~mask)
10177 return -EINVAL;
10178
10179 mask &= (ADVERTISED_1000baseT_Half |
10180 ADVERTISED_1000baseT_Full |
10181 ADVERTISED_100baseT_Half |
10182 ADVERTISED_100baseT_Full |
10183 ADVERTISED_10baseT_Half |
10184 ADVERTISED_10baseT_Full);
10185
10186 cmd->advertising &= mask;
10187 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010188 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010189 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010190 return -EINVAL;
10191
10192 if (cmd->duplex != DUPLEX_FULL)
10193 return -EINVAL;
10194 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010195 if (speed != SPEED_100 &&
10196 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010197 return -EINVAL;
10198 }
10199 }
10200
David S. Millerf47c11e2005-06-24 20:18:35 -070010201 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010202
10203 tp->link_config.autoneg = cmd->autoneg;
10204 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010205 tp->link_config.advertising = (cmd->advertising |
10206 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010207 tp->link_config.speed = SPEED_INVALID;
10208 tp->link_config.duplex = DUPLEX_INVALID;
10209 } else {
10210 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010211 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010212 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010213 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010214
Michael Chan24fcad62006-12-17 17:06:46 -080010215 tp->link_config.orig_speed = tp->link_config.speed;
10216 tp->link_config.orig_duplex = tp->link_config.duplex;
10217 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10218
Linus Torvalds1da177e2005-04-16 15:20:36 -070010219 if (netif_running(dev))
10220 tg3_setup_phy(tp, 1);
10221
David S. Millerf47c11e2005-06-24 20:18:35 -070010222 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010223
Linus Torvalds1da177e2005-04-16 15:20:36 -070010224 return 0;
10225}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010226
Linus Torvalds1da177e2005-04-16 15:20:36 -070010227static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10228{
10229 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010230
Linus Torvalds1da177e2005-04-16 15:20:36 -070010231 strcpy(info->driver, DRV_MODULE_NAME);
10232 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -080010233 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010234 strcpy(info->bus_info, pci_name(tp->pdev));
10235}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010236
Linus Torvalds1da177e2005-04-16 15:20:36 -070010237static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10238{
10239 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010240
Joe Perches63c3a662011-04-26 08:12:10 +000010241 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010242 wol->supported = WAKE_MAGIC;
10243 else
10244 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010245 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010246 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010247 wol->wolopts = WAKE_MAGIC;
10248 memset(&wol->sopass, 0, sizeof(wol->sopass));
10249}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010250
Linus Torvalds1da177e2005-04-16 15:20:36 -070010251static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10252{
10253 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010254 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010255
Linus Torvalds1da177e2005-04-16 15:20:36 -070010256 if (wol->wolopts & ~WAKE_MAGIC)
10257 return -EINVAL;
10258 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010259 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010260 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010261
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010262 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10263
David S. Millerf47c11e2005-06-24 20:18:35 -070010264 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010265 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010266 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010267 else
Joe Perches63c3a662011-04-26 08:12:10 +000010268 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010269 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010270
Linus Torvalds1da177e2005-04-16 15:20:36 -070010271 return 0;
10272}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010273
Linus Torvalds1da177e2005-04-16 15:20:36 -070010274static u32 tg3_get_msglevel(struct net_device *dev)
10275{
10276 struct tg3 *tp = netdev_priv(dev);
10277 return tp->msg_enable;
10278}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010279
Linus Torvalds1da177e2005-04-16 15:20:36 -070010280static void tg3_set_msglevel(struct net_device *dev, u32 value)
10281{
10282 struct tg3 *tp = netdev_priv(dev);
10283 tp->msg_enable = value;
10284}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010285
Linus Torvalds1da177e2005-04-16 15:20:36 -070010286static int tg3_nway_reset(struct net_device *dev)
10287{
10288 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010289 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010290
Linus Torvalds1da177e2005-04-16 15:20:36 -070010291 if (!netif_running(dev))
10292 return -EAGAIN;
10293
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010294 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010295 return -EINVAL;
10296
Joe Perches63c3a662011-04-26 08:12:10 +000010297 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010298 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010299 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010300 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010301 } else {
10302 u32 bmcr;
10303
10304 spin_lock_bh(&tp->lock);
10305 r = -EINVAL;
10306 tg3_readphy(tp, MII_BMCR, &bmcr);
10307 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10308 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010309 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010310 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10311 BMCR_ANENABLE);
10312 r = 0;
10313 }
10314 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010315 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010316
Linus Torvalds1da177e2005-04-16 15:20:36 -070010317 return r;
10318}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010319
Linus Torvalds1da177e2005-04-16 15:20:36 -070010320static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10321{
10322 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010323
Matt Carlson2c49a442010-09-30 10:34:35 +000010324 ering->rx_max_pending = tp->rx_std_ring_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010325 ering->rx_mini_max_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010326 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010327 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010328 else
10329 ering->rx_jumbo_max_pending = 0;
10330
10331 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010332
10333 ering->rx_pending = tp->rx_pending;
10334 ering->rx_mini_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010335 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010336 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10337 else
10338 ering->rx_jumbo_pending = 0;
10339
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010340 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010341}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010342
Linus Torvalds1da177e2005-04-16 15:20:36 -070010343static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10344{
10345 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010346 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010347
Matt Carlson2c49a442010-09-30 10:34:35 +000010348 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10349 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010350 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10351 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010352 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010353 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010354 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010355
Michael Chanbbe832c2005-06-24 20:20:04 -070010356 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010357 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010358 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010359 irq_sync = 1;
10360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010361
Michael Chanbbe832c2005-06-24 20:20:04 -070010362 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010363
Linus Torvalds1da177e2005-04-16 15:20:36 -070010364 tp->rx_pending = ering->rx_pending;
10365
Joe Perches63c3a662011-04-26 08:12:10 +000010366 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010367 tp->rx_pending > 63)
10368 tp->rx_pending = 63;
10369 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010370
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010371 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010372 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010373
10374 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010375 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010376 err = tg3_restart_hw(tp, 1);
10377 if (!err)
10378 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010379 }
10380
David S. Millerf47c11e2005-06-24 20:18:35 -070010381 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010382
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010383 if (irq_sync && !err)
10384 tg3_phy_start(tp);
10385
Michael Chanb9ec6c12006-07-25 16:37:27 -070010386 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010387}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010388
Linus Torvalds1da177e2005-04-16 15:20:36 -070010389static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10390{
10391 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010392
Joe Perches63c3a662011-04-26 08:12:10 +000010393 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010394
Steve Glendinninge18ce342008-12-16 02:00:00 -080010395 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010396 epause->rx_pause = 1;
10397 else
10398 epause->rx_pause = 0;
10399
Steve Glendinninge18ce342008-12-16 02:00:00 -080010400 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010401 epause->tx_pause = 1;
10402 else
10403 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010404}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010405
Linus Torvalds1da177e2005-04-16 15:20:36 -070010406static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10407{
10408 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010409 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010410
Joe Perches63c3a662011-04-26 08:12:10 +000010411 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010412 u32 newadv;
10413 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010414
Matt Carlson27121682010-02-17 15:16:57 +000010415 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010416
Matt Carlson27121682010-02-17 15:16:57 +000010417 if (!(phydev->supported & SUPPORTED_Pause) ||
10418 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010419 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010420 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010421
Matt Carlson27121682010-02-17 15:16:57 +000010422 tp->link_config.flowctrl = 0;
10423 if (epause->rx_pause) {
10424 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010425
Matt Carlson27121682010-02-17 15:16:57 +000010426 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010427 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010428 newadv = ADVERTISED_Pause;
10429 } else
10430 newadv = ADVERTISED_Pause |
10431 ADVERTISED_Asym_Pause;
10432 } else if (epause->tx_pause) {
10433 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10434 newadv = ADVERTISED_Asym_Pause;
10435 } else
10436 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010437
Matt Carlson27121682010-02-17 15:16:57 +000010438 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010439 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010440 else
Joe Perches63c3a662011-04-26 08:12:10 +000010441 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010442
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010443 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010444 u32 oldadv = phydev->advertising &
10445 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10446 if (oldadv != newadv) {
10447 phydev->advertising &=
10448 ~(ADVERTISED_Pause |
10449 ADVERTISED_Asym_Pause);
10450 phydev->advertising |= newadv;
10451 if (phydev->autoneg) {
10452 /*
10453 * Always renegotiate the link to
10454 * inform our link partner of our
10455 * flow control settings, even if the
10456 * flow control is forced. Let
10457 * tg3_adjust_link() do the final
10458 * flow control setup.
10459 */
10460 return phy_start_aneg(phydev);
10461 }
10462 }
10463
10464 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010465 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010466 } else {
10467 tp->link_config.orig_advertising &=
10468 ~(ADVERTISED_Pause |
10469 ADVERTISED_Asym_Pause);
10470 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010471 }
10472 } else {
10473 int irq_sync = 0;
10474
10475 if (netif_running(dev)) {
10476 tg3_netif_stop(tp);
10477 irq_sync = 1;
10478 }
10479
10480 tg3_full_lock(tp, irq_sync);
10481
10482 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010483 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010484 else
Joe Perches63c3a662011-04-26 08:12:10 +000010485 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010486 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010487 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010488 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010489 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010490 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010491 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010492 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010493 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010494
10495 if (netif_running(dev)) {
10496 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10497 err = tg3_restart_hw(tp, 1);
10498 if (!err)
10499 tg3_netif_start(tp);
10500 }
10501
10502 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010504
Michael Chanb9ec6c12006-07-25 16:37:27 -070010505 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010506}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010507
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010508static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010509{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010510 switch (sset) {
10511 case ETH_SS_TEST:
10512 return TG3_NUM_TEST;
10513 case ETH_SS_STATS:
10514 return TG3_NUM_STATS;
10515 default:
10516 return -EOPNOTSUPP;
10517 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010518}
10519
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010520static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010521{
10522 switch (stringset) {
10523 case ETH_SS_STATS:
10524 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10525 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010526 case ETH_SS_TEST:
10527 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10528 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010529 default:
10530 WARN_ON(1); /* we need a WARN() */
10531 break;
10532 }
10533}
10534
stephen hemminger81b87092011-04-04 08:43:50 +000010535static int tg3_set_phys_id(struct net_device *dev,
10536 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010537{
10538 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010539
10540 if (!netif_running(tp->dev))
10541 return -EAGAIN;
10542
stephen hemminger81b87092011-04-04 08:43:50 +000010543 switch (state) {
10544 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010545 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010546
stephen hemminger81b87092011-04-04 08:43:50 +000010547 case ETHTOOL_ID_ON:
10548 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10549 LED_CTRL_1000MBPS_ON |
10550 LED_CTRL_100MBPS_ON |
10551 LED_CTRL_10MBPS_ON |
10552 LED_CTRL_TRAFFIC_OVERRIDE |
10553 LED_CTRL_TRAFFIC_BLINK |
10554 LED_CTRL_TRAFFIC_LED);
10555 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010556
stephen hemminger81b87092011-04-04 08:43:50 +000010557 case ETHTOOL_ID_OFF:
10558 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10559 LED_CTRL_TRAFFIC_OVERRIDE);
10560 break;
Michael Chan4009a932005-09-05 17:52:54 -070010561
stephen hemminger81b87092011-04-04 08:43:50 +000010562 case ETHTOOL_ID_INACTIVE:
10563 tw32(MAC_LED_CTRL, tp->led_ctrl);
10564 break;
Michael Chan4009a932005-09-05 17:52:54 -070010565 }
stephen hemminger81b87092011-04-04 08:43:50 +000010566
Michael Chan4009a932005-09-05 17:52:54 -070010567 return 0;
10568}
10569
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010570static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010571 struct ethtool_stats *estats, u64 *tmp_stats)
10572{
10573 struct tg3 *tp = netdev_priv(dev);
10574 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10575}
10576
Matt Carlson535a4902011-07-20 10:20:56 +000010577static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000010578{
10579 int i;
10580 __be32 *buf;
10581 u32 offset = 0, len = 0;
10582 u32 magic, val;
10583
Joe Perches63c3a662011-04-26 08:12:10 +000010584 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010585 return NULL;
10586
10587 if (magic == TG3_EEPROM_MAGIC) {
10588 for (offset = TG3_NVM_DIR_START;
10589 offset < TG3_NVM_DIR_END;
10590 offset += TG3_NVM_DIRENT_SIZE) {
10591 if (tg3_nvram_read(tp, offset, &val))
10592 return NULL;
10593
10594 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10595 TG3_NVM_DIRTYPE_EXTVPD)
10596 break;
10597 }
10598
10599 if (offset != TG3_NVM_DIR_END) {
10600 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10601 if (tg3_nvram_read(tp, offset + 4, &offset))
10602 return NULL;
10603
10604 offset = tg3_nvram_logical_addr(tp, offset);
10605 }
10606 }
10607
10608 if (!offset || !len) {
10609 offset = TG3_NVM_VPD_OFF;
10610 len = TG3_NVM_VPD_LEN;
10611 }
10612
10613 buf = kmalloc(len, GFP_KERNEL);
10614 if (buf == NULL)
10615 return NULL;
10616
10617 if (magic == TG3_EEPROM_MAGIC) {
10618 for (i = 0; i < len; i += 4) {
10619 /* The data is in little-endian format in NVRAM.
10620 * Use the big-endian read routines to preserve
10621 * the byte order as it exists in NVRAM.
10622 */
10623 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10624 goto error;
10625 }
10626 } else {
10627 u8 *ptr;
10628 ssize_t cnt;
10629 unsigned int pos = 0;
10630
10631 ptr = (u8 *)&buf[0];
10632 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10633 cnt = pci_read_vpd(tp->pdev, pos,
10634 len - pos, ptr);
10635 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10636 cnt = 0;
10637 else if (cnt < 0)
10638 goto error;
10639 }
10640 if (pos != len)
10641 goto error;
10642 }
10643
Matt Carlson535a4902011-07-20 10:20:56 +000010644 *vpdlen = len;
10645
Matt Carlsonc3e94502011-04-13 11:05:08 +000010646 return buf;
10647
10648error:
10649 kfree(buf);
10650 return NULL;
10651}
10652
Michael Chan566f86a2005-05-29 14:56:58 -070010653#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010654#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10655#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10656#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010657#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10658#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000010659#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070010660#define NVRAM_SELFBOOT_HW_SIZE 0x20
10661#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010662
10663static int tg3_test_nvram(struct tg3 *tp)
10664{
Matt Carlson535a4902011-07-20 10:20:56 +000010665 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010666 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010667 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010668
Joe Perches63c3a662011-04-26 08:12:10 +000010669 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010670 return 0;
10671
Matt Carlsone4f34112009-02-25 14:25:00 +000010672 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010673 return -EIO;
10674
Michael Chan1b277772006-03-20 22:27:48 -080010675 if (magic == TG3_EEPROM_MAGIC)
10676 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010677 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010678 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10679 TG3_EEPROM_SB_FORMAT_1) {
10680 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10681 case TG3_EEPROM_SB_REVISION_0:
10682 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10683 break;
10684 case TG3_EEPROM_SB_REVISION_2:
10685 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10686 break;
10687 case TG3_EEPROM_SB_REVISION_3:
10688 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10689 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010690 case TG3_EEPROM_SB_REVISION_4:
10691 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10692 break;
10693 case TG3_EEPROM_SB_REVISION_5:
10694 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10695 break;
10696 case TG3_EEPROM_SB_REVISION_6:
10697 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10698 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010699 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010700 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010701 }
10702 } else
Michael Chan1b277772006-03-20 22:27:48 -080010703 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010704 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10705 size = NVRAM_SELFBOOT_HW_SIZE;
10706 else
Michael Chan1b277772006-03-20 22:27:48 -080010707 return -EIO;
10708
10709 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010710 if (buf == NULL)
10711 return -ENOMEM;
10712
Michael Chan1b277772006-03-20 22:27:48 -080010713 err = -EIO;
10714 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010715 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10716 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010717 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010718 }
Michael Chan1b277772006-03-20 22:27:48 -080010719 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010720 goto out;
10721
Michael Chan1b277772006-03-20 22:27:48 -080010722 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010723 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010724 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010725 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010726 u8 *buf8 = (u8 *) buf, csum8 = 0;
10727
Al Virob9fc7dc2007-12-17 22:59:57 -080010728 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010729 TG3_EEPROM_SB_REVISION_2) {
10730 /* For rev 2, the csum doesn't include the MBA. */
10731 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10732 csum8 += buf8[i];
10733 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10734 csum8 += buf8[i];
10735 } else {
10736 for (i = 0; i < size; i++)
10737 csum8 += buf8[i];
10738 }
Michael Chan1b277772006-03-20 22:27:48 -080010739
Adrian Bunkad96b482006-04-05 22:21:04 -070010740 if (csum8 == 0) {
10741 err = 0;
10742 goto out;
10743 }
10744
10745 err = -EIO;
10746 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010747 }
Michael Chan566f86a2005-05-29 14:56:58 -070010748
Al Virob9fc7dc2007-12-17 22:59:57 -080010749 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010750 TG3_EEPROM_MAGIC_HW) {
10751 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010752 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010753 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010754
10755 /* Separate the parity bits and the data bytes. */
10756 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10757 if ((i == 0) || (i == 8)) {
10758 int l;
10759 u8 msk;
10760
10761 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10762 parity[k++] = buf8[i] & msk;
10763 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000010764 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010765 int l;
10766 u8 msk;
10767
10768 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10769 parity[k++] = buf8[i] & msk;
10770 i++;
10771
10772 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10773 parity[k++] = buf8[i] & msk;
10774 i++;
10775 }
10776 data[j++] = buf8[i];
10777 }
10778
10779 err = -EIO;
10780 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10781 u8 hw8 = hweight8(data[i]);
10782
10783 if ((hw8 & 0x1) && parity[i])
10784 goto out;
10785 else if (!(hw8 & 0x1) && !parity[i])
10786 goto out;
10787 }
10788 err = 0;
10789 goto out;
10790 }
10791
Matt Carlson01c3a392011-03-09 16:58:20 +000010792 err = -EIO;
10793
Michael Chan566f86a2005-05-29 14:56:58 -070010794 /* Bootstrap checksum at offset 0x10 */
10795 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000010796 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010797 goto out;
10798
10799 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10800 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000010801 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000010802 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010803
Matt Carlsonc3e94502011-04-13 11:05:08 +000010804 kfree(buf);
10805
Matt Carlson535a4902011-07-20 10:20:56 +000010806 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000010807 if (!buf)
10808 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000010809
Matt Carlson535a4902011-07-20 10:20:56 +000010810 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000010811 if (i > 0) {
10812 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10813 if (j < 0)
10814 goto out;
10815
Matt Carlson535a4902011-07-20 10:20:56 +000010816 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000010817 goto out;
10818
10819 i += PCI_VPD_LRDT_TAG_SIZE;
10820 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10821 PCI_VPD_RO_KEYWORD_CHKSUM);
10822 if (j > 0) {
10823 u8 csum8 = 0;
10824
10825 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10826
10827 for (i = 0; i <= j; i++)
10828 csum8 += ((u8 *)buf)[i];
10829
10830 if (csum8)
10831 goto out;
10832 }
10833 }
10834
Michael Chan566f86a2005-05-29 14:56:58 -070010835 err = 0;
10836
10837out:
10838 kfree(buf);
10839 return err;
10840}
10841
Michael Chanca430072005-05-29 14:57:23 -070010842#define TG3_SERDES_TIMEOUT_SEC 2
10843#define TG3_COPPER_TIMEOUT_SEC 6
10844
10845static int tg3_test_link(struct tg3 *tp)
10846{
10847 int i, max;
10848
10849 if (!netif_running(tp->dev))
10850 return -ENODEV;
10851
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010852 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010853 max = TG3_SERDES_TIMEOUT_SEC;
10854 else
10855 max = TG3_COPPER_TIMEOUT_SEC;
10856
10857 for (i = 0; i < max; i++) {
10858 if (netif_carrier_ok(tp->dev))
10859 return 0;
10860
10861 if (msleep_interruptible(1000))
10862 break;
10863 }
10864
10865 return -EIO;
10866}
10867
Michael Chana71116d2005-05-29 14:58:11 -070010868/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080010869static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070010870{
Michael Chanb16250e2006-09-27 16:10:14 -070010871 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070010872 u32 offset, read_mask, write_mask, val, save_val, read_val;
10873 static struct {
10874 u16 offset;
10875 u16 flags;
10876#define TG3_FL_5705 0x1
10877#define TG3_FL_NOT_5705 0x2
10878#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070010879#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070010880 u32 read_mask;
10881 u32 write_mask;
10882 } reg_tbl[] = {
10883 /* MAC Control Registers */
10884 { MAC_MODE, TG3_FL_NOT_5705,
10885 0x00000000, 0x00ef6f8c },
10886 { MAC_MODE, TG3_FL_5705,
10887 0x00000000, 0x01ef6b8c },
10888 { MAC_STATUS, TG3_FL_NOT_5705,
10889 0x03800107, 0x00000000 },
10890 { MAC_STATUS, TG3_FL_5705,
10891 0x03800100, 0x00000000 },
10892 { MAC_ADDR_0_HIGH, 0x0000,
10893 0x00000000, 0x0000ffff },
10894 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010895 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070010896 { MAC_RX_MTU_SIZE, 0x0000,
10897 0x00000000, 0x0000ffff },
10898 { MAC_TX_MODE, 0x0000,
10899 0x00000000, 0x00000070 },
10900 { MAC_TX_LENGTHS, 0x0000,
10901 0x00000000, 0x00003fff },
10902 { MAC_RX_MODE, TG3_FL_NOT_5705,
10903 0x00000000, 0x000007fc },
10904 { MAC_RX_MODE, TG3_FL_5705,
10905 0x00000000, 0x000007dc },
10906 { MAC_HASH_REG_0, 0x0000,
10907 0x00000000, 0xffffffff },
10908 { MAC_HASH_REG_1, 0x0000,
10909 0x00000000, 0xffffffff },
10910 { MAC_HASH_REG_2, 0x0000,
10911 0x00000000, 0xffffffff },
10912 { MAC_HASH_REG_3, 0x0000,
10913 0x00000000, 0xffffffff },
10914
10915 /* Receive Data and Receive BD Initiator Control Registers. */
10916 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10917 0x00000000, 0xffffffff },
10918 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10919 0x00000000, 0xffffffff },
10920 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10921 0x00000000, 0x00000003 },
10922 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10923 0x00000000, 0xffffffff },
10924 { RCVDBDI_STD_BD+0, 0x0000,
10925 0x00000000, 0xffffffff },
10926 { RCVDBDI_STD_BD+4, 0x0000,
10927 0x00000000, 0xffffffff },
10928 { RCVDBDI_STD_BD+8, 0x0000,
10929 0x00000000, 0xffff0002 },
10930 { RCVDBDI_STD_BD+0xc, 0x0000,
10931 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010932
Michael Chana71116d2005-05-29 14:58:11 -070010933 /* Receive BD Initiator Control Registers. */
10934 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10935 0x00000000, 0xffffffff },
10936 { RCVBDI_STD_THRESH, TG3_FL_5705,
10937 0x00000000, 0x000003ff },
10938 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10939 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010940
Michael Chana71116d2005-05-29 14:58:11 -070010941 /* Host Coalescing Control Registers. */
10942 { HOSTCC_MODE, TG3_FL_NOT_5705,
10943 0x00000000, 0x00000004 },
10944 { HOSTCC_MODE, TG3_FL_5705,
10945 0x00000000, 0x000000f6 },
10946 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10947 0x00000000, 0xffffffff },
10948 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10949 0x00000000, 0x000003ff },
10950 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10951 0x00000000, 0xffffffff },
10952 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10953 0x00000000, 0x000003ff },
10954 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10955 0x00000000, 0xffffffff },
10956 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10957 0x00000000, 0x000000ff },
10958 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10959 0x00000000, 0xffffffff },
10960 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10961 0x00000000, 0x000000ff },
10962 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10963 0x00000000, 0xffffffff },
10964 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10965 0x00000000, 0xffffffff },
10966 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10967 0x00000000, 0xffffffff },
10968 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10969 0x00000000, 0x000000ff },
10970 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10971 0x00000000, 0xffffffff },
10972 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10973 0x00000000, 0x000000ff },
10974 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10975 0x00000000, 0xffffffff },
10976 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10977 0x00000000, 0xffffffff },
10978 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10979 0x00000000, 0xffffffff },
10980 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10981 0x00000000, 0xffffffff },
10982 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10983 0x00000000, 0xffffffff },
10984 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10985 0xffffffff, 0x00000000 },
10986 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10987 0xffffffff, 0x00000000 },
10988
10989 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070010990 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010991 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070010992 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010993 0x00000000, 0x007fffff },
10994 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10995 0x00000000, 0x0000003f },
10996 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10997 0x00000000, 0x000001ff },
10998 { BUFMGR_MB_HIGH_WATER, 0x0000,
10999 0x00000000, 0x000001ff },
11000 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11001 0xffffffff, 0x00000000 },
11002 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11003 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011004
Michael Chana71116d2005-05-29 14:58:11 -070011005 /* Mailbox Registers */
11006 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11007 0x00000000, 0x000001ff },
11008 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11009 0x00000000, 0x000001ff },
11010 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11011 0x00000000, 0x000007ff },
11012 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11013 0x00000000, 0x000001ff },
11014
11015 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11016 };
11017
Michael Chanb16250e2006-09-27 16:10:14 -070011018 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000011019 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070011020 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000011021 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070011022 is_5750 = 1;
11023 }
Michael Chana71116d2005-05-29 14:58:11 -070011024
11025 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11026 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11027 continue;
11028
11029 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11030 continue;
11031
Joe Perches63c3a662011-04-26 08:12:10 +000011032 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011033 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11034 continue;
11035
Michael Chanb16250e2006-09-27 16:10:14 -070011036 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11037 continue;
11038
Michael Chana71116d2005-05-29 14:58:11 -070011039 offset = (u32) reg_tbl[i].offset;
11040 read_mask = reg_tbl[i].read_mask;
11041 write_mask = reg_tbl[i].write_mask;
11042
11043 /* Save the original register content */
11044 save_val = tr32(offset);
11045
11046 /* Determine the read-only value. */
11047 read_val = save_val & read_mask;
11048
11049 /* Write zero to the register, then make sure the read-only bits
11050 * are not changed and the read/write bits are all zeros.
11051 */
11052 tw32(offset, 0);
11053
11054 val = tr32(offset);
11055
11056 /* Test the read-only and read/write bits. */
11057 if (((val & read_mask) != read_val) || (val & write_mask))
11058 goto out;
11059
11060 /* Write ones to all the bits defined by RdMask and WrMask, then
11061 * make sure the read-only bits are not changed and the
11062 * read/write bits are all ones.
11063 */
11064 tw32(offset, read_mask | write_mask);
11065
11066 val = tr32(offset);
11067
11068 /* Test the read-only bits. */
11069 if ((val & read_mask) != read_val)
11070 goto out;
11071
11072 /* Test the read/write bits. */
11073 if ((val & write_mask) != write_mask)
11074 goto out;
11075
11076 tw32(offset, save_val);
11077 }
11078
11079 return 0;
11080
11081out:
Michael Chan9f88f292006-12-07 00:22:54 -080011082 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011083 netdev_err(tp->dev,
11084 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011085 tw32(offset, save_val);
11086 return -EIO;
11087}
11088
Michael Chan7942e1d2005-05-29 14:58:36 -070011089static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11090{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011091 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011092 int i;
11093 u32 j;
11094
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011095 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011096 for (j = 0; j < len; j += 4) {
11097 u32 val;
11098
11099 tg3_write_mem(tp, offset + j, test_pattern[i]);
11100 tg3_read_mem(tp, offset + j, &val);
11101 if (val != test_pattern[i])
11102 return -EIO;
11103 }
11104 }
11105 return 0;
11106}
11107
11108static int tg3_test_memory(struct tg3 *tp)
11109{
11110 static struct mem_entry {
11111 u32 offset;
11112 u32 len;
11113 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011114 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011115 { 0x00002000, 0x1c000},
11116 { 0xffffffff, 0x00000}
11117 }, mem_tbl_5705[] = {
11118 { 0x00000100, 0x0000c},
11119 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011120 { 0x00004000, 0x00800},
11121 { 0x00006000, 0x01000},
11122 { 0x00008000, 0x02000},
11123 { 0x00010000, 0x0e000},
11124 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011125 }, mem_tbl_5755[] = {
11126 { 0x00000200, 0x00008},
11127 { 0x00004000, 0x00800},
11128 { 0x00006000, 0x00800},
11129 { 0x00008000, 0x02000},
11130 { 0x00010000, 0x0c000},
11131 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011132 }, mem_tbl_5906[] = {
11133 { 0x00000200, 0x00008},
11134 { 0x00004000, 0x00400},
11135 { 0x00006000, 0x00400},
11136 { 0x00008000, 0x01000},
11137 { 0x00010000, 0x01000},
11138 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011139 }, mem_tbl_5717[] = {
11140 { 0x00000200, 0x00008},
11141 { 0x00010000, 0x0a000},
11142 { 0x00020000, 0x13c00},
11143 { 0xffffffff, 0x00000}
11144 }, mem_tbl_57765[] = {
11145 { 0x00000200, 0x00008},
11146 { 0x00004000, 0x00800},
11147 { 0x00006000, 0x09800},
11148 { 0x00010000, 0x0a000},
11149 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011150 };
11151 struct mem_entry *mem_tbl;
11152 int err = 0;
11153 int i;
11154
Joe Perches63c3a662011-04-26 08:12:10 +000011155 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011156 mem_tbl = mem_tbl_5717;
11157 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11158 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011159 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011160 mem_tbl = mem_tbl_5755;
11161 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11162 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011163 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011164 mem_tbl = mem_tbl_5705;
11165 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011166 mem_tbl = mem_tbl_570x;
11167
11168 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011169 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11170 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011171 break;
11172 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011173
Michael Chan7942e1d2005-05-29 14:58:36 -070011174 return err;
11175}
11176
Michael Chan9f40dea2005-09-05 17:53:06 -070011177#define TG3_MAC_LOOPBACK 0
11178#define TG3_PHY_LOOPBACK 1
Matt Carlsonbb158d62011-04-25 12:42:47 +000011179#define TG3_TSO_LOOPBACK 2
11180
11181#define TG3_TSO_MSS 500
11182
11183#define TG3_TSO_IP_HDR_LEN 20
11184#define TG3_TSO_TCP_HDR_LEN 20
11185#define TG3_TSO_TCP_OPT_LEN 12
11186
11187static const u8 tg3_tso_header[] = {
111880x08, 0x00,
111890x45, 0x00, 0x00, 0x00,
111900x00, 0x00, 0x40, 0x00,
111910x40, 0x06, 0x00, 0x00,
111920x0a, 0x00, 0x00, 0x01,
111930x0a, 0x00, 0x00, 0x02,
111940x0d, 0x00, 0xe0, 0x00,
111950x00, 0x00, 0x01, 0x00,
111960x00, 0x00, 0x02, 0x00,
111970x80, 0x10, 0x10, 0x00,
111980x14, 0x09, 0x00, 0x00,
111990x01, 0x01, 0x08, 0x0a,
112000x11, 0x11, 0x11, 0x11,
112010x11, 0x11, 0x11, 0x11,
11202};
Michael Chan9f40dea2005-09-05 17:53:06 -070011203
Matt Carlson4852a862011-04-13 11:05:07 +000011204static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070011205{
Michael Chan9f40dea2005-09-05 17:53:06 -070011206 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011207 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Michael Chanc76949a2005-05-29 14:58:59 -070011208 struct sk_buff *skb, *rx_skb;
11209 u8 *tx_data;
11210 dma_addr_t map;
11211 int num_pkts, tx_len, rx_len, i, err;
11212 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011213 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011214 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011215
Matt Carlsonc8873402010-02-12 14:47:11 +000011216 tnapi = &tp->napi[0];
11217 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011218 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011219 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011220 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011221 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011222 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011223 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011224 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011225
Michael Chan9f40dea2005-09-05 17:53:06 -070011226 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -070011227 /* HW errata - mac loopback fails in some cases on 5780.
11228 * Normal traffic and PHY loopback are not affected by
Matt Carlsonaba49f22011-01-25 15:58:53 +000011229 * errata. Also, the MAC loopback test is deprecated for
11230 * all newer ASIC revisions.
Michael Chanc94e3942005-09-27 12:12:42 -070011231 */
Matt Carlsonaba49f22011-01-25 15:58:53 +000011232 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011233 tg3_flag(tp, CPMU_PRESENT))
Michael Chanc94e3942005-09-27 12:12:42 -070011234 return 0;
11235
Matt Carlson49692ca2011-01-25 15:58:52 +000011236 mac_mode = tp->mac_mode &
11237 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11238 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
Joe Perches63c3a662011-04-26 08:12:10 +000011239 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011240 mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011241 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Michael Chan3f7045c2006-09-27 16:02:29 -070011242 mac_mode |= MAC_MODE_PORT_MODE_MII;
11243 else
11244 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -070011245 tw32(MAC_MODE, mac_mode);
Matt Carlsonbb158d62011-04-25 12:42:47 +000011246 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011247 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +000011248 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -080011249 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11250 } else
11251 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -070011252
Matt Carlson9ef8ca92007-07-11 19:48:29 -070011253 tg3_phy_toggle_automdix(tp, 0);
11254
Michael Chan3f7045c2006-09-27 16:02:29 -070011255 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -070011256 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -080011257
Matt Carlson49692ca2011-01-25 15:58:52 +000011258 mac_mode = tp->mac_mode &
11259 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011260 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson1061b7c2010-02-12 14:47:12 +000011261 tg3_writephy(tp, MII_TG3_FET_PTEST,
11262 MII_TG3_FET_PTEST_FRC_TX_LINK |
11263 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11264 /* The write needs to be flushed for the AC131 */
11265 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11266 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
Michael Chan5d64ad32006-12-07 00:19:40 -080011267 mac_mode |= MAC_MODE_PORT_MODE_MII;
11268 } else
11269 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -070011270
Michael Chanc94e3942005-09-27 12:12:42 -070011271 /* reset to prevent losing 1st rx packet intermittently */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011272 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Michael Chanc94e3942005-09-27 12:12:42 -070011273 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11274 udelay(10);
11275 tw32_f(MAC_RX_MODE, tp->rx_mode);
11276 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011277 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlson79eb6902010-02-17 15:17:03 +000011278 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11279 if (masked_phy_id == TG3_PHY_ID_BCM5401)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011280 mac_mode &= ~MAC_MODE_LINK_POLARITY;
Matt Carlson79eb6902010-02-17 15:17:03 +000011281 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011282 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -080011283 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11284 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11285 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011286 tw32(MAC_MODE, mac_mode);
Matt Carlson49692ca2011-01-25 15:58:52 +000011287
11288 /* Wait for link */
11289 for (i = 0; i < 100; i++) {
11290 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11291 break;
11292 mdelay(1);
11293 }
Matt Carlson859a588792010-04-05 10:19:28 +000011294 }
Michael Chanc76949a2005-05-29 14:58:59 -070011295
11296 err = -EIO;
11297
Matt Carlson4852a862011-04-13 11:05:07 +000011298 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011299 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011300 if (!skb)
11301 return -ENOMEM;
11302
Michael Chanc76949a2005-05-29 14:58:59 -070011303 tx_data = skb_put(skb, tx_len);
11304 memcpy(tx_data, tp->dev->dev_addr, 6);
11305 memset(tx_data + 6, 0x0, 8);
11306
Matt Carlson4852a862011-04-13 11:05:07 +000011307 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011308
Matt Carlsonbb158d62011-04-25 12:42:47 +000011309 if (loopback_mode == TG3_TSO_LOOPBACK) {
11310 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11311
11312 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11313 TG3_TSO_TCP_OPT_LEN;
11314
11315 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11316 sizeof(tg3_tso_header));
11317 mss = TG3_TSO_MSS;
11318
11319 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11320 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11321
11322 /* Set the total length field in the IP header */
11323 iph->tot_len = htons((u16)(mss + hdr_len));
11324
11325 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11326 TXD_FLAG_CPU_POST_DMA);
11327
Joe Perches63c3a662011-04-26 08:12:10 +000011328 if (tg3_flag(tp, HW_TSO_1) ||
11329 tg3_flag(tp, HW_TSO_2) ||
11330 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011331 struct tcphdr *th;
11332 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11333 th = (struct tcphdr *)&tx_data[val];
11334 th->check = 0;
11335 } else
11336 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11337
Joe Perches63c3a662011-04-26 08:12:10 +000011338 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011339 mss |= (hdr_len & 0xc) << 12;
11340 if (hdr_len & 0x10)
11341 base_flags |= 0x00000010;
11342 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011343 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011344 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011345 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011346 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11347 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11348 } else {
11349 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11350 }
11351
11352 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11353 } else {
11354 num_pkts = 1;
11355 data_off = ETH_HLEN;
11356 }
11357
11358 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011359 tx_data[i] = (u8) (i & 0xff);
11360
Alexander Duyckf4188d82009-12-02 16:48:38 +000011361 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11362 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011363 dev_kfree_skb(skb);
11364 return -EIO;
11365 }
Michael Chanc76949a2005-05-29 14:58:59 -070011366
Matt Carlson0d681b22011-07-27 14:20:49 +000011367 val = tnapi->tx_prod;
11368 tnapi->tx_buffers[val].skb = skb;
11369 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11370
Michael Chanc76949a2005-05-29 14:58:59 -070011371 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011372 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011373
11374 udelay(10);
11375
Matt Carlson898a56f2009-08-28 14:02:40 +000011376 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011377
Matt Carlson92cd3a12011-07-27 14:20:47 +000011378 tg3_tx_set_bd(tnapi, tnapi->tx_prod, map, tx_len,
11379 base_flags | TXD_FLAG_END, mss, 0);
Michael Chanc76949a2005-05-29 14:58:59 -070011380
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011381 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011382
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011383 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11384 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011385
11386 udelay(10);
11387
Matt Carlson303fc922009-11-02 14:27:34 +000011388 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11389 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011390 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011391 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011392
11393 udelay(10);
11394
Matt Carlson898a56f2009-08-28 14:02:40 +000011395 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11396 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011397 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011398 (rx_idx == (rx_start_idx + num_pkts)))
11399 break;
11400 }
11401
Matt Carlson0d681b22011-07-27 14:20:49 +000011402 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
Michael Chanc76949a2005-05-29 14:58:59 -070011403 dev_kfree_skb(skb);
11404
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011405 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011406 goto out;
11407
11408 if (rx_idx != rx_start_idx + num_pkts)
11409 goto out;
11410
Matt Carlsonbb158d62011-04-25 12:42:47 +000011411 val = data_off;
11412 while (rx_idx != rx_start_idx) {
11413 desc = &rnapi->rx_rcb[rx_start_idx++];
11414 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11415 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011416
Matt Carlsonbb158d62011-04-25 12:42:47 +000011417 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11418 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011419 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011420
Matt Carlsonbb158d62011-04-25 12:42:47 +000011421 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11422 - ETH_FCS_LEN;
11423
11424 if (loopback_mode != TG3_TSO_LOOPBACK) {
11425 if (rx_len != tx_len)
11426 goto out;
11427
11428 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11429 if (opaque_key != RXD_OPAQUE_RING_STD)
11430 goto out;
11431 } else {
11432 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11433 goto out;
11434 }
11435 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11436 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011437 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011438 goto out;
11439 }
11440
11441 if (opaque_key == RXD_OPAQUE_RING_STD) {
11442 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11443 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11444 mapping);
11445 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11446 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11447 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11448 mapping);
11449 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011450 goto out;
11451
Matt Carlsonbb158d62011-04-25 12:42:47 +000011452 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11453 PCI_DMA_FROMDEVICE);
11454
11455 for (i = data_off; i < rx_len; i++, val++) {
11456 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11457 goto out;
11458 }
Matt Carlson4852a862011-04-13 11:05:07 +000011459 }
11460
Michael Chanc76949a2005-05-29 14:58:59 -070011461 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011462
Michael Chanc76949a2005-05-29 14:58:59 -070011463 /* tg3_free_rings will unmap and free the rx_skb */
11464out:
11465 return err;
11466}
11467
Matt Carlson00c266b2011-04-25 12:42:46 +000011468#define TG3_STD_LOOPBACK_FAILED 1
11469#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011470#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson00c266b2011-04-25 12:42:46 +000011471
11472#define TG3_MAC_LOOPBACK_SHIFT 0
11473#define TG3_PHY_LOOPBACK_SHIFT 4
Matt Carlsonbb158d62011-04-25 12:42:47 +000011474#define TG3_LOOPBACK_FAILED 0x00000077
Michael Chan9f40dea2005-09-05 17:53:06 -070011475
11476static int tg3_test_loopback(struct tg3 *tp)
11477{
11478 int err = 0;
Matt Carlsonab789042011-01-25 15:58:54 +000011479 u32 eee_cap, cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -070011480
11481 if (!netif_running(tp->dev))
11482 return TG3_LOOPBACK_FAILED;
11483
Matt Carlsonab789042011-01-25 15:58:54 +000011484 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11485 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11486
Michael Chanb9ec6c12006-07-25 16:37:27 -070011487 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011488 if (err) {
11489 err = TG3_LOOPBACK_FAILED;
11490 goto done;
11491 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011492
Joe Perches63c3a662011-04-26 08:12:10 +000011493 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011494 int i;
11495
11496 /* Reroute all rx packets to the 1st queue */
11497 for (i = MAC_RSS_INDIR_TBL_0;
11498 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11499 tw32(i, 0x0);
11500 }
11501
Matt Carlson6833c042008-11-21 17:18:59 -080011502 /* Turn off gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011503 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011504 tg3_phy_toggle_apd(tp, false);
11505
Joe Perches63c3a662011-04-26 08:12:10 +000011506 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011507 int i;
11508 u32 status;
11509
11510 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11511
11512 /* Wait for up to 40 microseconds to acquire lock. */
11513 for (i = 0; i < 4; i++) {
11514 status = tr32(TG3_CPMU_MUTEX_GNT);
11515 if (status == CPMU_MUTEX_GNT_DRIVER)
11516 break;
11517 udelay(10);
11518 }
11519
Matt Carlsonab789042011-01-25 15:58:54 +000011520 if (status != CPMU_MUTEX_GNT_DRIVER) {
11521 err = TG3_LOOPBACK_FAILED;
11522 goto done;
11523 }
Matt Carlson9936bcf2007-10-10 18:03:07 -070011524
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011525 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080011526 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070011527 tw32(TG3_CPMU_CTRL,
11528 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11529 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070011530 }
11531
Matt Carlson4852a862011-04-13 11:05:07 +000011532 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011533 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson9936bcf2007-10-10 18:03:07 -070011534
Joe Perches63c3a662011-04-26 08:12:10 +000011535 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011536 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011537 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson4852a862011-04-13 11:05:07 +000011538
Joe Perches63c3a662011-04-26 08:12:10 +000011539 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011540 tw32(TG3_CPMU_CTRL, cpmuctrl);
11541
11542 /* Release the mutex */
11543 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11544 }
11545
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011546 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011547 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson4852a862011-04-13 11:05:07 +000011548 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011549 err |= TG3_STD_LOOPBACK_FAILED <<
11550 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011551 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonbb158d62011-04-25 12:42:47 +000011552 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11553 err |= TG3_TSO_LOOPBACK_FAILED <<
11554 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011555 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011556 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011557 err |= TG3_JMB_LOOPBACK_FAILED <<
11558 TG3_PHY_LOOPBACK_SHIFT;
Michael Chan9f40dea2005-09-05 17:53:06 -070011559 }
11560
Matt Carlson6833c042008-11-21 17:18:59 -080011561 /* Re-enable gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011562 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011563 tg3_phy_toggle_apd(tp, true);
11564
Matt Carlsonab789042011-01-25 15:58:54 +000011565done:
11566 tp->phy_flags |= eee_cap;
11567
Michael Chan9f40dea2005-09-05 17:53:06 -070011568 return err;
11569}
11570
Michael Chan4cafd3f2005-05-29 14:56:34 -070011571static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11572 u64 *data)
11573{
Michael Chan566f86a2005-05-29 14:56:58 -070011574 struct tg3 *tp = netdev_priv(dev);
11575
Matt Carlsonbed98292011-07-13 09:27:29 +000011576 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11577 tg3_power_up(tp)) {
11578 etest->flags |= ETH_TEST_FL_FAILED;
11579 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11580 return;
11581 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011582
Michael Chan566f86a2005-05-29 14:56:58 -070011583 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11584
11585 if (tg3_test_nvram(tp) != 0) {
11586 etest->flags |= ETH_TEST_FL_FAILED;
11587 data[0] = 1;
11588 }
Michael Chanca430072005-05-29 14:57:23 -070011589 if (tg3_test_link(tp) != 0) {
11590 etest->flags |= ETH_TEST_FL_FAILED;
11591 data[1] = 1;
11592 }
Michael Chana71116d2005-05-29 14:58:11 -070011593 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011594 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011595
Michael Chanbbe832c2005-06-24 20:20:04 -070011596 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011597 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011598 tg3_netif_stop(tp);
11599 irq_sync = 1;
11600 }
11601
11602 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011603
11604 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011605 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011606 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011607 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011608 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011609 if (!err)
11610 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011611
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011612 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080011613 tg3_phy_reset(tp);
11614
Michael Chana71116d2005-05-29 14:58:11 -070011615 if (tg3_test_registers(tp) != 0) {
11616 etest->flags |= ETH_TEST_FL_FAILED;
11617 data[2] = 1;
11618 }
Michael Chan7942e1d2005-05-29 14:58:36 -070011619 if (tg3_test_memory(tp) != 0) {
11620 etest->flags |= ETH_TEST_FL_FAILED;
11621 data[3] = 1;
11622 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011623 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070011624 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011625
David S. Millerf47c11e2005-06-24 20:18:35 -070011626 tg3_full_unlock(tp);
11627
Michael Chand4bc3922005-05-29 14:59:20 -070011628 if (tg3_test_interrupt(tp) != 0) {
11629 etest->flags |= ETH_TEST_FL_FAILED;
11630 data[5] = 1;
11631 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011632
11633 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011634
Michael Chana71116d2005-05-29 14:58:11 -070011635 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11636 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011637 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011638 err2 = tg3_restart_hw(tp, 1);
11639 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011640 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011641 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011642
11643 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011644
11645 if (irq_sync && !err2)
11646 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011647 }
Matt Carlson80096062010-08-02 11:26:06 +000011648 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011649 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011650
Michael Chan4cafd3f2005-05-29 14:56:34 -070011651}
11652
Linus Torvalds1da177e2005-04-16 15:20:36 -070011653static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11654{
11655 struct mii_ioctl_data *data = if_mii(ifr);
11656 struct tg3 *tp = netdev_priv(dev);
11657 int err;
11658
Joe Perches63c3a662011-04-26 08:12:10 +000011659 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011660 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011661 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011662 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011663 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011664 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011665 }
11666
Matt Carlson33f401a2010-04-05 10:19:27 +000011667 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011668 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011669 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011670
11671 /* fallthru */
11672 case SIOCGMIIREG: {
11673 u32 mii_regval;
11674
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011675 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011676 break; /* We have no PHY */
11677
Matt Carlson34eea5a2011-04-20 07:57:38 +000011678 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011679 return -EAGAIN;
11680
David S. Millerf47c11e2005-06-24 20:18:35 -070011681 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011682 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011683 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011684
11685 data->val_out = mii_regval;
11686
11687 return err;
11688 }
11689
11690 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011691 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011692 break; /* We have no PHY */
11693
Matt Carlson34eea5a2011-04-20 07:57:38 +000011694 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011695 return -EAGAIN;
11696
David S. Millerf47c11e2005-06-24 20:18:35 -070011697 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011698 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011699 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011700
11701 return err;
11702
11703 default:
11704 /* do nothing */
11705 break;
11706 }
11707 return -EOPNOTSUPP;
11708}
11709
David S. Miller15f98502005-05-18 22:49:26 -070011710static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11711{
11712 struct tg3 *tp = netdev_priv(dev);
11713
11714 memcpy(ec, &tp->coal, sizeof(*ec));
11715 return 0;
11716}
11717
Michael Chand244c892005-07-05 14:42:33 -070011718static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11719{
11720 struct tg3 *tp = netdev_priv(dev);
11721 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11722 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11723
Joe Perches63c3a662011-04-26 08:12:10 +000011724 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011725 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11726 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11727 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11728 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11729 }
11730
11731 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11732 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11733 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11734 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11735 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11736 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11737 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11738 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11739 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11740 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11741 return -EINVAL;
11742
11743 /* No rx interrupts will be generated if both are zero */
11744 if ((ec->rx_coalesce_usecs == 0) &&
11745 (ec->rx_max_coalesced_frames == 0))
11746 return -EINVAL;
11747
11748 /* No tx interrupts will be generated if both are zero */
11749 if ((ec->tx_coalesce_usecs == 0) &&
11750 (ec->tx_max_coalesced_frames == 0))
11751 return -EINVAL;
11752
11753 /* Only copy relevant parameters, ignore all others. */
11754 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11755 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11756 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11757 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11758 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11759 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11760 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11761 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11762 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11763
11764 if (netif_running(dev)) {
11765 tg3_full_lock(tp, 0);
11766 __tg3_set_coalesce(tp, &tp->coal);
11767 tg3_full_unlock(tp);
11768 }
11769 return 0;
11770}
11771
Jeff Garzik7282d492006-09-13 14:30:00 -040011772static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011773 .get_settings = tg3_get_settings,
11774 .set_settings = tg3_set_settings,
11775 .get_drvinfo = tg3_get_drvinfo,
11776 .get_regs_len = tg3_get_regs_len,
11777 .get_regs = tg3_get_regs,
11778 .get_wol = tg3_get_wol,
11779 .set_wol = tg3_set_wol,
11780 .get_msglevel = tg3_get_msglevel,
11781 .set_msglevel = tg3_set_msglevel,
11782 .nway_reset = tg3_nway_reset,
11783 .get_link = ethtool_op_get_link,
11784 .get_eeprom_len = tg3_get_eeprom_len,
11785 .get_eeprom = tg3_get_eeprom,
11786 .set_eeprom = tg3_set_eeprom,
11787 .get_ringparam = tg3_get_ringparam,
11788 .set_ringparam = tg3_set_ringparam,
11789 .get_pauseparam = tg3_get_pauseparam,
11790 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011791 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011792 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000011793 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011794 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011795 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011796 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011797 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011798};
11799
11800static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11801{
Michael Chan1b277772006-03-20 22:27:48 -080011802 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011803
11804 tp->nvram_size = EEPROM_CHIP_SIZE;
11805
Matt Carlsone4f34112009-02-25 14:25:00 +000011806 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011807 return;
11808
Michael Chanb16250e2006-09-27 16:10:14 -070011809 if ((magic != TG3_EEPROM_MAGIC) &&
11810 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11811 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011812 return;
11813
11814 /*
11815 * Size the chip by reading offsets at increasing powers of two.
11816 * When we encounter our validation signature, we know the addressing
11817 * has wrapped around, and thus have our chip size.
11818 */
Michael Chan1b277772006-03-20 22:27:48 -080011819 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011820
11821 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011822 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011823 return;
11824
Michael Chan18201802006-03-20 22:29:15 -080011825 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011826 break;
11827
11828 cursize <<= 1;
11829 }
11830
11831 tp->nvram_size = cursize;
11832}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011833
Linus Torvalds1da177e2005-04-16 15:20:36 -070011834static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11835{
11836 u32 val;
11837
Joe Perches63c3a662011-04-26 08:12:10 +000011838 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011839 return;
11840
11841 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011842 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011843 tg3_get_eeprom_size(tp);
11844 return;
11845 }
11846
Matt Carlson6d348f22009-02-25 14:25:52 +000011847 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011848 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011849 /* This is confusing. We want to operate on the
11850 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11851 * call will read from NVRAM and byteswap the data
11852 * according to the byteswapping settings for all
11853 * other register accesses. This ensures the data we
11854 * want will always reside in the lower 16-bits.
11855 * However, the data in NVRAM is in LE format, which
11856 * means the data from the NVRAM read will always be
11857 * opposite the endianness of the CPU. The 16-bit
11858 * byteswap then brings the data to CPU endianness.
11859 */
11860 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011861 return;
11862 }
11863 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011864 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011865}
11866
11867static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11868{
11869 u32 nvcfg1;
11870
11871 nvcfg1 = tr32(NVRAM_CFG1);
11872 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000011873 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011874 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011875 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11876 tw32(NVRAM_CFG1, nvcfg1);
11877 }
11878
Matt Carlson6ff6f812011-05-19 12:12:54 +000011879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011880 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011881 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011882 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11883 tp->nvram_jedecnum = JEDEC_ATMEL;
11884 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011885 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011886 break;
11887 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11888 tp->nvram_jedecnum = JEDEC_ATMEL;
11889 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11890 break;
11891 case FLASH_VENDOR_ATMEL_EEPROM:
11892 tp->nvram_jedecnum = JEDEC_ATMEL;
11893 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011894 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011895 break;
11896 case FLASH_VENDOR_ST:
11897 tp->nvram_jedecnum = JEDEC_ST;
11898 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011899 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011900 break;
11901 case FLASH_VENDOR_SAIFUN:
11902 tp->nvram_jedecnum = JEDEC_SAIFUN;
11903 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11904 break;
11905 case FLASH_VENDOR_SST_SMALL:
11906 case FLASH_VENDOR_SST_LARGE:
11907 tp->nvram_jedecnum = JEDEC_SST;
11908 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11909 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011910 }
Matt Carlson8590a602009-08-28 12:29:16 +000011911 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011912 tp->nvram_jedecnum = JEDEC_ATMEL;
11913 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011914 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011915 }
11916}
11917
Matt Carlsona1b950d2009-09-01 13:20:17 +000011918static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11919{
11920 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11921 case FLASH_5752PAGE_SIZE_256:
11922 tp->nvram_pagesize = 256;
11923 break;
11924 case FLASH_5752PAGE_SIZE_512:
11925 tp->nvram_pagesize = 512;
11926 break;
11927 case FLASH_5752PAGE_SIZE_1K:
11928 tp->nvram_pagesize = 1024;
11929 break;
11930 case FLASH_5752PAGE_SIZE_2K:
11931 tp->nvram_pagesize = 2048;
11932 break;
11933 case FLASH_5752PAGE_SIZE_4K:
11934 tp->nvram_pagesize = 4096;
11935 break;
11936 case FLASH_5752PAGE_SIZE_264:
11937 tp->nvram_pagesize = 264;
11938 break;
11939 case FLASH_5752PAGE_SIZE_528:
11940 tp->nvram_pagesize = 528;
11941 break;
11942 }
11943}
11944
Michael Chan361b4ac2005-04-21 17:11:21 -070011945static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11946{
11947 u32 nvcfg1;
11948
11949 nvcfg1 = tr32(NVRAM_CFG1);
11950
Michael Chane6af3012005-04-21 17:12:05 -070011951 /* NVRAM protection for TPM */
11952 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000011953 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070011954
Michael Chan361b4ac2005-04-21 17:11:21 -070011955 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011956 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11957 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11958 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011959 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011960 break;
11961 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11962 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011963 tg3_flag_set(tp, NVRAM_BUFFERED);
11964 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011965 break;
11966 case FLASH_5752VENDOR_ST_M45PE10:
11967 case FLASH_5752VENDOR_ST_M45PE20:
11968 case FLASH_5752VENDOR_ST_M45PE40:
11969 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000011970 tg3_flag_set(tp, NVRAM_BUFFERED);
11971 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011972 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070011973 }
11974
Joe Perches63c3a662011-04-26 08:12:10 +000011975 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000011976 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000011977 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070011978 /* For eeprom, set pagesize to maximum eeprom size */
11979 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11980
11981 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11982 tw32(NVRAM_CFG1, nvcfg1);
11983 }
11984}
11985
Michael Chand3c7b882006-03-23 01:28:25 -080011986static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11987{
Matt Carlson989a9d22007-05-05 11:51:05 -070011988 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080011989
11990 nvcfg1 = tr32(NVRAM_CFG1);
11991
11992 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070011993 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011994 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070011995 protect = 1;
11996 }
Michael Chand3c7b882006-03-23 01:28:25 -080011997
Matt Carlson989a9d22007-05-05 11:51:05 -070011998 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11999 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012000 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12001 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12002 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12003 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12004 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012005 tg3_flag_set(tp, NVRAM_BUFFERED);
12006 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012007 tp->nvram_pagesize = 264;
12008 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12009 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12010 tp->nvram_size = (protect ? 0x3e200 :
12011 TG3_NVRAM_SIZE_512KB);
12012 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12013 tp->nvram_size = (protect ? 0x1f200 :
12014 TG3_NVRAM_SIZE_256KB);
12015 else
12016 tp->nvram_size = (protect ? 0x1f200 :
12017 TG3_NVRAM_SIZE_128KB);
12018 break;
12019 case FLASH_5752VENDOR_ST_M45PE10:
12020 case FLASH_5752VENDOR_ST_M45PE20:
12021 case FLASH_5752VENDOR_ST_M45PE40:
12022 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012023 tg3_flag_set(tp, NVRAM_BUFFERED);
12024 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012025 tp->nvram_pagesize = 256;
12026 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12027 tp->nvram_size = (protect ?
12028 TG3_NVRAM_SIZE_64KB :
12029 TG3_NVRAM_SIZE_128KB);
12030 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12031 tp->nvram_size = (protect ?
12032 TG3_NVRAM_SIZE_64KB :
12033 TG3_NVRAM_SIZE_256KB);
12034 else
12035 tp->nvram_size = (protect ?
12036 TG3_NVRAM_SIZE_128KB :
12037 TG3_NVRAM_SIZE_512KB);
12038 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012039 }
12040}
12041
Michael Chan1b277772006-03-20 22:27:48 -080012042static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12043{
12044 u32 nvcfg1;
12045
12046 nvcfg1 = tr32(NVRAM_CFG1);
12047
12048 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012049 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12050 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12051 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12052 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12053 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012054 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012055 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012056
Matt Carlson8590a602009-08-28 12:29:16 +000012057 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12058 tw32(NVRAM_CFG1, nvcfg1);
12059 break;
12060 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12061 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12062 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12063 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12064 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012065 tg3_flag_set(tp, NVRAM_BUFFERED);
12066 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012067 tp->nvram_pagesize = 264;
12068 break;
12069 case FLASH_5752VENDOR_ST_M45PE10:
12070 case FLASH_5752VENDOR_ST_M45PE20:
12071 case FLASH_5752VENDOR_ST_M45PE40:
12072 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012073 tg3_flag_set(tp, NVRAM_BUFFERED);
12074 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012075 tp->nvram_pagesize = 256;
12076 break;
Michael Chan1b277772006-03-20 22:27:48 -080012077 }
12078}
12079
Matt Carlson6b91fa02007-10-10 18:01:09 -070012080static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12081{
12082 u32 nvcfg1, protect = 0;
12083
12084 nvcfg1 = tr32(NVRAM_CFG1);
12085
12086 /* NVRAM protection for TPM */
12087 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012088 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012089 protect = 1;
12090 }
12091
12092 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12093 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012094 case FLASH_5761VENDOR_ATMEL_ADB021D:
12095 case FLASH_5761VENDOR_ATMEL_ADB041D:
12096 case FLASH_5761VENDOR_ATMEL_ADB081D:
12097 case FLASH_5761VENDOR_ATMEL_ADB161D:
12098 case FLASH_5761VENDOR_ATMEL_MDB021D:
12099 case FLASH_5761VENDOR_ATMEL_MDB041D:
12100 case FLASH_5761VENDOR_ATMEL_MDB081D:
12101 case FLASH_5761VENDOR_ATMEL_MDB161D:
12102 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012103 tg3_flag_set(tp, NVRAM_BUFFERED);
12104 tg3_flag_set(tp, FLASH);
12105 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012106 tp->nvram_pagesize = 256;
12107 break;
12108 case FLASH_5761VENDOR_ST_A_M45PE20:
12109 case FLASH_5761VENDOR_ST_A_M45PE40:
12110 case FLASH_5761VENDOR_ST_A_M45PE80:
12111 case FLASH_5761VENDOR_ST_A_M45PE16:
12112 case FLASH_5761VENDOR_ST_M_M45PE20:
12113 case FLASH_5761VENDOR_ST_M_M45PE40:
12114 case FLASH_5761VENDOR_ST_M_M45PE80:
12115 case FLASH_5761VENDOR_ST_M_M45PE16:
12116 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012117 tg3_flag_set(tp, NVRAM_BUFFERED);
12118 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012119 tp->nvram_pagesize = 256;
12120 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012121 }
12122
12123 if (protect) {
12124 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12125 } else {
12126 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012127 case FLASH_5761VENDOR_ATMEL_ADB161D:
12128 case FLASH_5761VENDOR_ATMEL_MDB161D:
12129 case FLASH_5761VENDOR_ST_A_M45PE16:
12130 case FLASH_5761VENDOR_ST_M_M45PE16:
12131 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12132 break;
12133 case FLASH_5761VENDOR_ATMEL_ADB081D:
12134 case FLASH_5761VENDOR_ATMEL_MDB081D:
12135 case FLASH_5761VENDOR_ST_A_M45PE80:
12136 case FLASH_5761VENDOR_ST_M_M45PE80:
12137 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12138 break;
12139 case FLASH_5761VENDOR_ATMEL_ADB041D:
12140 case FLASH_5761VENDOR_ATMEL_MDB041D:
12141 case FLASH_5761VENDOR_ST_A_M45PE40:
12142 case FLASH_5761VENDOR_ST_M_M45PE40:
12143 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12144 break;
12145 case FLASH_5761VENDOR_ATMEL_ADB021D:
12146 case FLASH_5761VENDOR_ATMEL_MDB021D:
12147 case FLASH_5761VENDOR_ST_A_M45PE20:
12148 case FLASH_5761VENDOR_ST_M_M45PE20:
12149 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12150 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012151 }
12152 }
12153}
12154
Michael Chanb5d37722006-09-27 16:06:21 -070012155static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12156{
12157 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012158 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012159 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12160}
12161
Matt Carlson321d32a2008-11-21 17:22:19 -080012162static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12163{
12164 u32 nvcfg1;
12165
12166 nvcfg1 = tr32(NVRAM_CFG1);
12167
12168 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12169 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12170 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12171 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012172 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012173 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12174
12175 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12176 tw32(NVRAM_CFG1, nvcfg1);
12177 return;
12178 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12179 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12180 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12181 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12182 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12183 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12184 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12185 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012186 tg3_flag_set(tp, NVRAM_BUFFERED);
12187 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012188
12189 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12190 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12191 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12192 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12193 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12194 break;
12195 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12196 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12197 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12198 break;
12199 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12200 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12201 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12202 break;
12203 }
12204 break;
12205 case FLASH_5752VENDOR_ST_M45PE10:
12206 case FLASH_5752VENDOR_ST_M45PE20:
12207 case FLASH_5752VENDOR_ST_M45PE40:
12208 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012209 tg3_flag_set(tp, NVRAM_BUFFERED);
12210 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012211
12212 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12213 case FLASH_5752VENDOR_ST_M45PE10:
12214 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12215 break;
12216 case FLASH_5752VENDOR_ST_M45PE20:
12217 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12218 break;
12219 case FLASH_5752VENDOR_ST_M45PE40:
12220 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12221 break;
12222 }
12223 break;
12224 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012225 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012226 return;
12227 }
12228
Matt Carlsona1b950d2009-09-01 13:20:17 +000012229 tg3_nvram_get_pagesize(tp, nvcfg1);
12230 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012231 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012232}
12233
12234
12235static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12236{
12237 u32 nvcfg1;
12238
12239 nvcfg1 = tr32(NVRAM_CFG1);
12240
12241 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12242 case FLASH_5717VENDOR_ATMEL_EEPROM:
12243 case FLASH_5717VENDOR_MICRO_EEPROM:
12244 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012245 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012246 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12247
12248 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12249 tw32(NVRAM_CFG1, nvcfg1);
12250 return;
12251 case FLASH_5717VENDOR_ATMEL_MDB011D:
12252 case FLASH_5717VENDOR_ATMEL_ADB011B:
12253 case FLASH_5717VENDOR_ATMEL_ADB011D:
12254 case FLASH_5717VENDOR_ATMEL_MDB021D:
12255 case FLASH_5717VENDOR_ATMEL_ADB021B:
12256 case FLASH_5717VENDOR_ATMEL_ADB021D:
12257 case FLASH_5717VENDOR_ATMEL_45USPT:
12258 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012259 tg3_flag_set(tp, NVRAM_BUFFERED);
12260 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012261
12262 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12263 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012264 /* Detect size with tg3_nvram_get_size() */
12265 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012266 case FLASH_5717VENDOR_ATMEL_ADB021B:
12267 case FLASH_5717VENDOR_ATMEL_ADB021D:
12268 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12269 break;
12270 default:
12271 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12272 break;
12273 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012274 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012275 case FLASH_5717VENDOR_ST_M_M25PE10:
12276 case FLASH_5717VENDOR_ST_A_M25PE10:
12277 case FLASH_5717VENDOR_ST_M_M45PE10:
12278 case FLASH_5717VENDOR_ST_A_M45PE10:
12279 case FLASH_5717VENDOR_ST_M_M25PE20:
12280 case FLASH_5717VENDOR_ST_A_M25PE20:
12281 case FLASH_5717VENDOR_ST_M_M45PE20:
12282 case FLASH_5717VENDOR_ST_A_M45PE20:
12283 case FLASH_5717VENDOR_ST_25USPT:
12284 case FLASH_5717VENDOR_ST_45USPT:
12285 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012286 tg3_flag_set(tp, NVRAM_BUFFERED);
12287 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012288
12289 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12290 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012291 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012292 /* Detect size with tg3_nvram_get_size() */
12293 break;
12294 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012295 case FLASH_5717VENDOR_ST_A_M45PE20:
12296 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12297 break;
12298 default:
12299 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12300 break;
12301 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012302 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012303 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012304 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012305 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012306 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012307
12308 tg3_nvram_get_pagesize(tp, nvcfg1);
12309 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012310 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012311}
12312
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012313static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12314{
12315 u32 nvcfg1, nvmpinstrp;
12316
12317 nvcfg1 = tr32(NVRAM_CFG1);
12318 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12319
12320 switch (nvmpinstrp) {
12321 case FLASH_5720_EEPROM_HD:
12322 case FLASH_5720_EEPROM_LD:
12323 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012324 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012325
12326 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12327 tw32(NVRAM_CFG1, nvcfg1);
12328 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12329 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12330 else
12331 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12332 return;
12333 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12334 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12335 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12336 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12337 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12338 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12339 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12340 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12341 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12342 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12343 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12344 case FLASH_5720VENDOR_ATMEL_45USPT:
12345 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012346 tg3_flag_set(tp, NVRAM_BUFFERED);
12347 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012348
12349 switch (nvmpinstrp) {
12350 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12351 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12352 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12353 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12354 break;
12355 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12356 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12357 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12358 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12359 break;
12360 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12361 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12362 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12363 break;
12364 default:
12365 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12366 break;
12367 }
12368 break;
12369 case FLASH_5720VENDOR_M_ST_M25PE10:
12370 case FLASH_5720VENDOR_M_ST_M45PE10:
12371 case FLASH_5720VENDOR_A_ST_M25PE10:
12372 case FLASH_5720VENDOR_A_ST_M45PE10:
12373 case FLASH_5720VENDOR_M_ST_M25PE20:
12374 case FLASH_5720VENDOR_M_ST_M45PE20:
12375 case FLASH_5720VENDOR_A_ST_M25PE20:
12376 case FLASH_5720VENDOR_A_ST_M45PE20:
12377 case FLASH_5720VENDOR_M_ST_M25PE40:
12378 case FLASH_5720VENDOR_M_ST_M45PE40:
12379 case FLASH_5720VENDOR_A_ST_M25PE40:
12380 case FLASH_5720VENDOR_A_ST_M45PE40:
12381 case FLASH_5720VENDOR_M_ST_M25PE80:
12382 case FLASH_5720VENDOR_M_ST_M45PE80:
12383 case FLASH_5720VENDOR_A_ST_M25PE80:
12384 case FLASH_5720VENDOR_A_ST_M45PE80:
12385 case FLASH_5720VENDOR_ST_25USPT:
12386 case FLASH_5720VENDOR_ST_45USPT:
12387 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012388 tg3_flag_set(tp, NVRAM_BUFFERED);
12389 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012390
12391 switch (nvmpinstrp) {
12392 case FLASH_5720VENDOR_M_ST_M25PE20:
12393 case FLASH_5720VENDOR_M_ST_M45PE20:
12394 case FLASH_5720VENDOR_A_ST_M25PE20:
12395 case FLASH_5720VENDOR_A_ST_M45PE20:
12396 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12397 break;
12398 case FLASH_5720VENDOR_M_ST_M25PE40:
12399 case FLASH_5720VENDOR_M_ST_M45PE40:
12400 case FLASH_5720VENDOR_A_ST_M25PE40:
12401 case FLASH_5720VENDOR_A_ST_M45PE40:
12402 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12403 break;
12404 case FLASH_5720VENDOR_M_ST_M25PE80:
12405 case FLASH_5720VENDOR_M_ST_M45PE80:
12406 case FLASH_5720VENDOR_A_ST_M25PE80:
12407 case FLASH_5720VENDOR_A_ST_M45PE80:
12408 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12409 break;
12410 default:
12411 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12412 break;
12413 }
12414 break;
12415 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012416 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012417 return;
12418 }
12419
12420 tg3_nvram_get_pagesize(tp, nvcfg1);
12421 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012422 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012423}
12424
Linus Torvalds1da177e2005-04-16 15:20:36 -070012425/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12426static void __devinit tg3_nvram_init(struct tg3 *tp)
12427{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012428 tw32_f(GRC_EEPROM_ADDR,
12429 (EEPROM_ADDR_FSM_RESET |
12430 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12431 EEPROM_ADDR_CLKPERD_SHIFT)));
12432
Michael Chan9d57f012006-12-07 00:23:25 -080012433 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012434
12435 /* Enable seeprom accesses. */
12436 tw32_f(GRC_LOCAL_CTRL,
12437 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12438 udelay(100);
12439
12440 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12441 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012442 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012443
Michael Chanec41c7d2006-01-17 02:40:55 -080012444 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012445 netdev_warn(tp->dev,
12446 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012447 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012448 return;
12449 }
Michael Chane6af3012005-04-21 17:12:05 -070012450 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012451
Matt Carlson989a9d22007-05-05 11:51:05 -070012452 tp->nvram_size = 0;
12453
Michael Chan361b4ac2005-04-21 17:11:21 -070012454 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12455 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012456 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12457 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012458 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012459 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12460 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012461 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012462 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12463 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012464 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12465 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012466 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080012468 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012469 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12470 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012471 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012472 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12473 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012474 else
12475 tg3_get_nvram_info(tp);
12476
Matt Carlson989a9d22007-05-05 11:51:05 -070012477 if (tp->nvram_size == 0)
12478 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012479
Michael Chane6af3012005-04-21 17:12:05 -070012480 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012481 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012482
12483 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012484 tg3_flag_clear(tp, NVRAM);
12485 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012486
12487 tg3_get_eeprom_size(tp);
12488 }
12489}
12490
Linus Torvalds1da177e2005-04-16 15:20:36 -070012491static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12492 u32 offset, u32 len, u8 *buf)
12493{
12494 int i, j, rc = 0;
12495 u32 val;
12496
12497 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012498 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012499 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012500
12501 addr = offset + i;
12502
12503 memcpy(&data, buf + i, 4);
12504
Matt Carlson62cedd12009-04-20 14:52:29 -070012505 /*
12506 * The SEEPROM interface expects the data to always be opposite
12507 * the native endian format. We accomplish this by reversing
12508 * all the operations that would have been performed on the
12509 * data from a call to tg3_nvram_read_be32().
12510 */
12511 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012512
12513 val = tr32(GRC_EEPROM_ADDR);
12514 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12515
12516 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12517 EEPROM_ADDR_READ);
12518 tw32(GRC_EEPROM_ADDR, val |
12519 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12520 (addr & EEPROM_ADDR_ADDR_MASK) |
12521 EEPROM_ADDR_START |
12522 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012523
Michael Chan9d57f012006-12-07 00:23:25 -080012524 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012525 val = tr32(GRC_EEPROM_ADDR);
12526
12527 if (val & EEPROM_ADDR_COMPLETE)
12528 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012529 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012530 }
12531 if (!(val & EEPROM_ADDR_COMPLETE)) {
12532 rc = -EBUSY;
12533 break;
12534 }
12535 }
12536
12537 return rc;
12538}
12539
12540/* offset and length are dword aligned */
12541static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12542 u8 *buf)
12543{
12544 int ret = 0;
12545 u32 pagesize = tp->nvram_pagesize;
12546 u32 pagemask = pagesize - 1;
12547 u32 nvram_cmd;
12548 u8 *tmp;
12549
12550 tmp = kmalloc(pagesize, GFP_KERNEL);
12551 if (tmp == NULL)
12552 return -ENOMEM;
12553
12554 while (len) {
12555 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012556 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012557
12558 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012559
Linus Torvalds1da177e2005-04-16 15:20:36 -070012560 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012561 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12562 (__be32 *) (tmp + j));
12563 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012564 break;
12565 }
12566 if (ret)
12567 break;
12568
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012569 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012570 size = pagesize;
12571 if (len < size)
12572 size = len;
12573
12574 len -= size;
12575
12576 memcpy(tmp + page_off, buf, size);
12577
12578 offset = offset + (pagesize - page_off);
12579
Michael Chane6af3012005-04-21 17:12:05 -070012580 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012581
12582 /*
12583 * Before we can erase the flash page, we need
12584 * to issue a special "write enable" command.
12585 */
12586 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12587
12588 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12589 break;
12590
12591 /* Erase the target page */
12592 tw32(NVRAM_ADDR, phy_addr);
12593
12594 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12595 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12596
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012597 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012598 break;
12599
12600 /* Issue another write enable to start the write. */
12601 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12602
12603 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12604 break;
12605
12606 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012607 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012608
Al Virob9fc7dc2007-12-17 22:59:57 -080012609 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012610
Al Virob9fc7dc2007-12-17 22:59:57 -080012611 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012612
12613 tw32(NVRAM_ADDR, phy_addr + j);
12614
12615 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12616 NVRAM_CMD_WR;
12617
12618 if (j == 0)
12619 nvram_cmd |= NVRAM_CMD_FIRST;
12620 else if (j == (pagesize - 4))
12621 nvram_cmd |= NVRAM_CMD_LAST;
12622
12623 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12624 break;
12625 }
12626 if (ret)
12627 break;
12628 }
12629
12630 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12631 tg3_nvram_exec_cmd(tp, nvram_cmd);
12632
12633 kfree(tmp);
12634
12635 return ret;
12636}
12637
12638/* offset and length are dword aligned */
12639static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12640 u8 *buf)
12641{
12642 int i, ret = 0;
12643
12644 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012645 u32 page_off, phy_addr, nvram_cmd;
12646 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012647
12648 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012649 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012650
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012651 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012652
Michael Chan18201802006-03-20 22:29:15 -080012653 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012654
12655 tw32(NVRAM_ADDR, phy_addr);
12656
12657 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12658
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012659 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012660 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012661 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012662 nvram_cmd |= NVRAM_CMD_LAST;
12663
12664 if (i == (len - 4))
12665 nvram_cmd |= NVRAM_CMD_LAST;
12666
Matt Carlson321d32a2008-11-21 17:22:19 -080012667 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012668 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012669 (tp->nvram_jedecnum == JEDEC_ST) &&
12670 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012671
12672 if ((ret = tg3_nvram_exec_cmd(tp,
12673 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12674 NVRAM_CMD_DONE)))
12675
12676 break;
12677 }
Joe Perches63c3a662011-04-26 08:12:10 +000012678 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012679 /* We always do complete word writes to eeprom. */
12680 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12681 }
12682
12683 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12684 break;
12685 }
12686 return ret;
12687}
12688
12689/* offset and length are dword aligned */
12690static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12691{
12692 int ret;
12693
Joe Perches63c3a662011-04-26 08:12:10 +000012694 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012695 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12696 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012697 udelay(40);
12698 }
12699
Joe Perches63c3a662011-04-26 08:12:10 +000012700 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012701 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012702 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012703 u32 grc_mode;
12704
Michael Chanec41c7d2006-01-17 02:40:55 -080012705 ret = tg3_nvram_lock(tp);
12706 if (ret)
12707 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012708
Michael Chane6af3012005-04-21 17:12:05 -070012709 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012710 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012711 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012712
12713 grc_mode = tr32(GRC_MODE);
12714 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12715
Joe Perches63c3a662011-04-26 08:12:10 +000012716 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012717 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12718 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012719 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012720 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12721 buf);
12722 }
12723
12724 grc_mode = tr32(GRC_MODE);
12725 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12726
Michael Chane6af3012005-04-21 17:12:05 -070012727 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012728 tg3_nvram_unlock(tp);
12729 }
12730
Joe Perches63c3a662011-04-26 08:12:10 +000012731 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012732 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012733 udelay(40);
12734 }
12735
12736 return ret;
12737}
12738
12739struct subsys_tbl_ent {
12740 u16 subsys_vendor, subsys_devid;
12741 u32 phy_id;
12742};
12743
Matt Carlson24daf2b2010-02-17 15:17:02 +000012744static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012745 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012746 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012747 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012748 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012749 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012750 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012751 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012752 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12753 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12754 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012755 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012756 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012757 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012758 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12759 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12760 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012761 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012762 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012763 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012764 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012765 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012766 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012767 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012768
12769 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012770 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012771 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012772 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012773 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012774 { TG3PCI_SUBVENDOR_ID_3COM,
12775 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12776 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012777 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012778 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012779 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012780
12781 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012782 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012783 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012784 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012785 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012786 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012787 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012788 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012789 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012790
12791 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012792 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012793 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012794 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012795 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012796 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12797 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12798 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012799 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012800 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012801 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012802
12803 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012804 { TG3PCI_SUBVENDOR_ID_IBM,
12805 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012806};
12807
Matt Carlson24daf2b2010-02-17 15:17:02 +000012808static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012809{
12810 int i;
12811
12812 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12813 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12814 tp->pdev->subsystem_vendor) &&
12815 (subsys_id_to_phy_id[i].subsys_devid ==
12816 tp->pdev->subsystem_device))
12817 return &subsys_id_to_phy_id[i];
12818 }
12819 return NULL;
12820}
12821
Michael Chan7d0c41e2005-04-21 17:06:20 -070012822static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012823{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012824 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070012825
Matt Carlson79eb6902010-02-17 15:17:03 +000012826 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012827 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12828
Gary Zambranoa85feb82007-05-05 11:52:19 -070012829 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000012830 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12831 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080012832
Michael Chanb5d37722006-09-27 16:06:21 -070012833 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012834 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012835 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12836 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012837 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012838 val = tr32(VCPU_CFGSHDW);
12839 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000012840 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070012841 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012842 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012843 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012844 device_set_wakeup_enable(&tp->pdev->dev, true);
12845 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012846 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012847 }
12848
Linus Torvalds1da177e2005-04-16 15:20:36 -070012849 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12850 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12851 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012852 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012853 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012854
12855 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12856 tp->nic_sram_data_cfg = nic_cfg;
12857
12858 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12859 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000012860 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12861 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12862 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012863 (ver > 0) && (ver < 0x100))
12864 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12865
Matt Carlsona9daf362008-05-25 23:49:44 -070012866 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12867 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12868
Linus Torvalds1da177e2005-04-16 15:20:36 -070012869 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12870 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12871 eeprom_phy_serdes = 1;
12872
12873 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12874 if (nic_phy_id != 0) {
12875 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12876 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12877
12878 eeprom_phy_id = (id1 >> 16) << 10;
12879 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12880 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12881 } else
12882 eeprom_phy_id = 0;
12883
Michael Chan7d0c41e2005-04-21 17:06:20 -070012884 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012885 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000012886 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012887 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012888 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012889 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012890 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012891
Joe Perches63c3a662011-04-26 08:12:10 +000012892 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012893 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12894 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012895 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012896 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12897
12898 switch (led_cfg) {
12899 default:
12900 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12901 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12902 break;
12903
12904 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12905 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12906 break;
12907
12908 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12909 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012910
12911 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12912 * read on some older 5700/5701 bootcode.
12913 */
12914 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12915 ASIC_REV_5700 ||
12916 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12917 ASIC_REV_5701)
12918 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12919
Linus Torvalds1da177e2005-04-16 15:20:36 -070012920 break;
12921
12922 case SHASTA_EXT_LED_SHARED:
12923 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12924 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12925 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12926 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12927 LED_CTRL_MODE_PHY_2);
12928 break;
12929
12930 case SHASTA_EXT_LED_MAC:
12931 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12932 break;
12933
12934 case SHASTA_EXT_LED_COMBO:
12935 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12936 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12937 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12938 LED_CTRL_MODE_PHY_2);
12939 break;
12940
Stephen Hemminger855e1112008-04-16 16:37:28 -070012941 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012942
12943 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12945 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12946 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12947
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012948 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12949 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080012950
Michael Chan9d26e212006-12-07 00:21:14 -080012951 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000012952 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012953 if ((tp->pdev->subsystem_vendor ==
12954 PCI_VENDOR_ID_ARIMA) &&
12955 (tp->pdev->subsystem_device == 0x205a ||
12956 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000012957 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012958 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012959 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12960 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012961 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012962
12963 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000012964 tg3_flag_set(tp, ENABLE_ASF);
12965 if (tg3_flag(tp, 5750_PLUS))
12966 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012967 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012968
12969 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000012970 tg3_flag(tp, 5750_PLUS))
12971 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012972
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012973 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070012974 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000012975 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012976
Joe Perches63c3a662011-04-26 08:12:10 +000012977 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012978 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012979 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012980 device_set_wakeup_enable(&tp->pdev->dev, true);
12981 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012982
Linus Torvalds1da177e2005-04-16 15:20:36 -070012983 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012984 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012985
12986 /* serdes signal pre-emphasis in register 0x590 set by */
12987 /* bootcode if bit 18 is set */
12988 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012989 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070012990
Joe Perches63c3a662011-04-26 08:12:10 +000012991 if ((tg3_flag(tp, 57765_PLUS) ||
12992 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12993 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080012994 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012995 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080012996
Joe Perches63c3a662011-04-26 08:12:10 +000012997 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000012998 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012999 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070013000 u32 cfg3;
13001
13002 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13003 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000013004 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070013005 }
Matt Carlsona9daf362008-05-25 23:49:44 -070013006
Matt Carlson14417062010-02-17 15:16:59 +000013007 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000013008 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070013009 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013010 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070013011 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013012 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013013 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013014done:
Joe Perches63c3a662011-04-26 08:12:10 +000013015 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013016 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000013017 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013018 else
13019 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070013020}
13021
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013022static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13023{
13024 int i;
13025 u32 val;
13026
13027 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13028 tw32(OTP_CTRL, cmd);
13029
13030 /* Wait for up to 1 ms for command to execute. */
13031 for (i = 0; i < 100; i++) {
13032 val = tr32(OTP_STATUS);
13033 if (val & OTP_STATUS_CMD_DONE)
13034 break;
13035 udelay(10);
13036 }
13037
13038 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13039}
13040
13041/* Read the gphy configuration from the OTP region of the chip. The gphy
13042 * configuration is a 32-bit value that straddles the alignment boundary.
13043 * We do two 32-bit reads and then shift and merge the results.
13044 */
13045static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13046{
13047 u32 bhalf_otp, thalf_otp;
13048
13049 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13050
13051 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13052 return 0;
13053
13054 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13055
13056 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13057 return 0;
13058
13059 thalf_otp = tr32(OTP_READ_DATA);
13060
13061 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13062
13063 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13064 return 0;
13065
13066 bhalf_otp = tr32(OTP_READ_DATA);
13067
13068 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13069}
13070
Matt Carlsone256f8a2011-03-09 16:58:24 +000013071static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13072{
13073 u32 adv = ADVERTISED_Autoneg |
13074 ADVERTISED_Pause;
13075
13076 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13077 adv |= ADVERTISED_1000baseT_Half |
13078 ADVERTISED_1000baseT_Full;
13079
13080 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13081 adv |= ADVERTISED_100baseT_Half |
13082 ADVERTISED_100baseT_Full |
13083 ADVERTISED_10baseT_Half |
13084 ADVERTISED_10baseT_Full |
13085 ADVERTISED_TP;
13086 else
13087 adv |= ADVERTISED_FIBRE;
13088
13089 tp->link_config.advertising = adv;
13090 tp->link_config.speed = SPEED_INVALID;
13091 tp->link_config.duplex = DUPLEX_INVALID;
13092 tp->link_config.autoneg = AUTONEG_ENABLE;
13093 tp->link_config.active_speed = SPEED_INVALID;
13094 tp->link_config.active_duplex = DUPLEX_INVALID;
13095 tp->link_config.orig_speed = SPEED_INVALID;
13096 tp->link_config.orig_duplex = DUPLEX_INVALID;
13097 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13098}
13099
Michael Chan7d0c41e2005-04-21 17:06:20 -070013100static int __devinit tg3_phy_probe(struct tg3 *tp)
13101{
13102 u32 hw_phy_id_1, hw_phy_id_2;
13103 u32 hw_phy_id, hw_phy_id_masked;
13104 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013105
Matt Carlsone256f8a2011-03-09 16:58:24 +000013106 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013107 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013108 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13109
Joe Perches63c3a662011-04-26 08:12:10 +000013110 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013111 return tg3_phy_init(tp);
13112
Linus Torvalds1da177e2005-04-16 15:20:36 -070013113 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013114 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013115 */
13116 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013117 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013118 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013119 } else {
13120 /* Now read the physical PHY_ID from the chip and verify
13121 * that it is sane. If it doesn't look good, we fall back
13122 * to either the hard-coded table based PHY_ID and failing
13123 * that the value found in the eeprom area.
13124 */
13125 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13126 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13127
13128 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13129 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13130 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13131
Matt Carlson79eb6902010-02-17 15:17:03 +000013132 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013133 }
13134
Matt Carlson79eb6902010-02-17 15:17:03 +000013135 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013136 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013137 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013138 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013139 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013140 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013141 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013142 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013143 /* Do nothing, phy ID already set up in
13144 * tg3_get_eeprom_hw_cfg().
13145 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013146 } else {
13147 struct subsys_tbl_ent *p;
13148
13149 /* No eeprom signature? Try the hardcoded
13150 * subsys device table.
13151 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013152 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013153 if (!p)
13154 return -ENODEV;
13155
13156 tp->phy_id = p->phy_id;
13157 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013158 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013159 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013160 }
13161 }
13162
Matt Carlsona6b68da2010-12-06 08:28:52 +000013163 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013164 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13165 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13166 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013167 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13168 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13169 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013170 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13171
Matt Carlsone256f8a2011-03-09 16:58:24 +000013172 tg3_phy_init_link_config(tp);
13173
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013174 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013175 !tg3_flag(tp, ENABLE_APE) &&
13176 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013177 u32 bmsr, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013178
13179 tg3_readphy(tp, MII_BMSR, &bmsr);
13180 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13181 (bmsr & BMSR_LSTATUS))
13182 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013183
Linus Torvalds1da177e2005-04-16 15:20:36 -070013184 err = tg3_phy_reset(tp);
13185 if (err)
13186 return err;
13187
Matt Carlson42b64a42011-05-19 12:12:49 +000013188 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013189
Michael Chan3600d912006-12-07 00:21:48 -080013190 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13191 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13192 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13193 if (!tg3_copper_is_advertising_all(tp, mask)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013194 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13195 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013196
13197 tg3_writephy(tp, MII_BMCR,
13198 BMCR_ANENABLE | BMCR_ANRESTART);
13199 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013200 }
13201
13202skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013203 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013204 err = tg3_init_5401phy_dsp(tp);
13205 if (err)
13206 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013207
Linus Torvalds1da177e2005-04-16 15:20:36 -070013208 err = tg3_init_5401phy_dsp(tp);
13209 }
13210
Linus Torvalds1da177e2005-04-16 15:20:36 -070013211 return err;
13212}
13213
Matt Carlson184b8902010-04-05 10:19:25 +000013214static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013215{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013216 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013217 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000013218 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000013219 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013220
Matt Carlson535a4902011-07-20 10:20:56 +000013221 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013222 if (!vpd_data)
13223 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013224
Matt Carlson535a4902011-07-20 10:20:56 +000013225 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000013226 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013227 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013228
13229 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13230 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13231 i += PCI_VPD_LRDT_TAG_SIZE;
13232
Matt Carlson535a4902011-07-20 10:20:56 +000013233 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013234 goto out_not_found;
13235
Matt Carlson184b8902010-04-05 10:19:25 +000013236 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13237 PCI_VPD_RO_KEYWORD_MFR_ID);
13238 if (j > 0) {
13239 len = pci_vpd_info_field_size(&vpd_data[j]);
13240
13241 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13242 if (j + len > block_end || len != 4 ||
13243 memcmp(&vpd_data[j], "1028", 4))
13244 goto partno;
13245
13246 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13247 PCI_VPD_RO_KEYWORD_VENDOR0);
13248 if (j < 0)
13249 goto partno;
13250
13251 len = pci_vpd_info_field_size(&vpd_data[j]);
13252
13253 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13254 if (j + len > block_end)
13255 goto partno;
13256
13257 memcpy(tp->fw_ver, &vpd_data[j], len);
Matt Carlson535a4902011-07-20 10:20:56 +000013258 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
Matt Carlson184b8902010-04-05 10:19:25 +000013259 }
13260
13261partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013262 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13263 PCI_VPD_RO_KEYWORD_PARTNO);
13264 if (i < 0)
13265 goto out_not_found;
13266
13267 len = pci_vpd_info_field_size(&vpd_data[i]);
13268
13269 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13270 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000013271 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013272 goto out_not_found;
13273
13274 memcpy(tp->board_part_number, &vpd_data[i], len);
13275
Linus Torvalds1da177e2005-04-16 15:20:36 -070013276out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013277 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013278 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013279 return;
13280
13281out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013282 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13283 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13284 strcpy(tp->board_part_number, "BCM5717");
13285 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13286 strcpy(tp->board_part_number, "BCM5718");
13287 else
13288 goto nomatch;
13289 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13290 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13291 strcpy(tp->board_part_number, "BCM57780");
13292 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13293 strcpy(tp->board_part_number, "BCM57760");
13294 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13295 strcpy(tp->board_part_number, "BCM57790");
13296 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13297 strcpy(tp->board_part_number, "BCM57788");
13298 else
13299 goto nomatch;
13300 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13301 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13302 strcpy(tp->board_part_number, "BCM57761");
13303 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13304 strcpy(tp->board_part_number, "BCM57765");
13305 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13306 strcpy(tp->board_part_number, "BCM57781");
13307 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13308 strcpy(tp->board_part_number, "BCM57785");
13309 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13310 strcpy(tp->board_part_number, "BCM57791");
13311 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13312 strcpy(tp->board_part_number, "BCM57795");
13313 else
13314 goto nomatch;
13315 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013316 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013317 } else {
13318nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013319 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013321}
13322
Matt Carlson9c8a6202007-10-21 16:16:08 -070013323static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13324{
13325 u32 val;
13326
Matt Carlsone4f34112009-02-25 14:25:00 +000013327 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013328 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013329 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013330 val != 0)
13331 return 0;
13332
13333 return 1;
13334}
13335
Matt Carlsonacd9c112009-02-25 14:26:33 +000013336static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13337{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013338 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013339 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013340 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013341
13342 if (tg3_nvram_read(tp, 0xc, &offset) ||
13343 tg3_nvram_read(tp, 0x4, &start))
13344 return;
13345
13346 offset = tg3_nvram_logical_addr(tp, offset);
13347
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013348 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013349 return;
13350
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013351 if ((val & 0xfc000000) == 0x0c000000) {
13352 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013353 return;
13354
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013355 if (val == 0)
13356 newver = true;
13357 }
13358
Matt Carlson75f99362010-04-05 10:19:24 +000013359 dst_off = strlen(tp->fw_ver);
13360
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013361 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013362 if (TG3_VER_SIZE - dst_off < 16 ||
13363 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013364 return;
13365
13366 offset = offset + ver_offset - start;
13367 for (i = 0; i < 16; i += 4) {
13368 __be32 v;
13369 if (tg3_nvram_read_be32(tp, offset + i, &v))
13370 return;
13371
Matt Carlson75f99362010-04-05 10:19:24 +000013372 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013373 }
13374 } else {
13375 u32 major, minor;
13376
13377 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13378 return;
13379
13380 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13381 TG3_NVM_BCVER_MAJSFT;
13382 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013383 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13384 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013385 }
13386}
13387
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013388static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13389{
13390 u32 val, major, minor;
13391
13392 /* Use native endian representation */
13393 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13394 return;
13395
13396 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13397 TG3_NVM_HWSB_CFG1_MAJSFT;
13398 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13399 TG3_NVM_HWSB_CFG1_MINSFT;
13400
13401 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13402}
13403
Matt Carlsondfe00d72008-11-21 17:19:41 -080013404static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13405{
13406 u32 offset, major, minor, build;
13407
Matt Carlson75f99362010-04-05 10:19:24 +000013408 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013409
13410 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13411 return;
13412
13413 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13414 case TG3_EEPROM_SB_REVISION_0:
13415 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13416 break;
13417 case TG3_EEPROM_SB_REVISION_2:
13418 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13419 break;
13420 case TG3_EEPROM_SB_REVISION_3:
13421 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13422 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013423 case TG3_EEPROM_SB_REVISION_4:
13424 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13425 break;
13426 case TG3_EEPROM_SB_REVISION_5:
13427 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13428 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013429 case TG3_EEPROM_SB_REVISION_6:
13430 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13431 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013432 default:
13433 return;
13434 }
13435
Matt Carlsone4f34112009-02-25 14:25:00 +000013436 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013437 return;
13438
13439 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13440 TG3_EEPROM_SB_EDH_BLD_SHFT;
13441 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13442 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13443 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13444
13445 if (minor > 99 || build > 26)
13446 return;
13447
Matt Carlson75f99362010-04-05 10:19:24 +000013448 offset = strlen(tp->fw_ver);
13449 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13450 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013451
13452 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013453 offset = strlen(tp->fw_ver);
13454 if (offset < TG3_VER_SIZE - 1)
13455 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013456 }
13457}
13458
Matt Carlsonacd9c112009-02-25 14:26:33 +000013459static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013460{
13461 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013462 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013463
13464 for (offset = TG3_NVM_DIR_START;
13465 offset < TG3_NVM_DIR_END;
13466 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013467 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013468 return;
13469
13470 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13471 break;
13472 }
13473
13474 if (offset == TG3_NVM_DIR_END)
13475 return;
13476
Joe Perches63c3a662011-04-26 08:12:10 +000013477 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013478 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013479 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013480 return;
13481
Matt Carlsone4f34112009-02-25 14:25:00 +000013482 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013483 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013484 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013485 return;
13486
13487 offset += val - start;
13488
Matt Carlsonacd9c112009-02-25 14:26:33 +000013489 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013490
Matt Carlsonacd9c112009-02-25 14:26:33 +000013491 tp->fw_ver[vlen++] = ',';
13492 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013493
13494 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013495 __be32 v;
13496 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013497 return;
13498
Al Virob9fc7dc2007-12-17 22:59:57 -080013499 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013500
Matt Carlsonacd9c112009-02-25 14:26:33 +000013501 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13502 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013503 break;
13504 }
13505
Matt Carlsonacd9c112009-02-25 14:26:33 +000013506 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13507 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013508 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013509}
13510
Matt Carlson7fd76442009-02-25 14:27:20 +000013511static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13512{
13513 int vlen;
13514 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013515 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013516
Joe Perches63c3a662011-04-26 08:12:10 +000013517 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013518 return;
13519
13520 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13521 if (apedata != APE_SEG_SIG_MAGIC)
13522 return;
13523
13524 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13525 if (!(apedata & APE_FW_STATUS_READY))
13526 return;
13527
13528 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13529
Matt Carlsondc6d0742010-09-15 08:59:55 +000013530 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013531 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013532 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013533 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013534 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013535 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013536
Matt Carlson7fd76442009-02-25 14:27:20 +000013537 vlen = strlen(tp->fw_ver);
13538
Matt Carlsonecc79642010-08-02 11:26:01 +000013539 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13540 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013541 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13542 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13543 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13544 (apedata & APE_FW_VERSION_BLDMSK));
13545}
13546
Matt Carlsonacd9c112009-02-25 14:26:33 +000013547static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13548{
13549 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013550 bool vpd_vers = false;
13551
13552 if (tp->fw_ver[0] != 0)
13553 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013554
Joe Perches63c3a662011-04-26 08:12:10 +000013555 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013556 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013557 return;
13558 }
13559
Matt Carlsonacd9c112009-02-25 14:26:33 +000013560 if (tg3_nvram_read(tp, 0, &val))
13561 return;
13562
13563 if (val == TG3_EEPROM_MAGIC)
13564 tg3_read_bc_ver(tp);
13565 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13566 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013567 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13568 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013569 else
13570 return;
13571
Matt Carlsonc9cab242011-07-13 09:27:27 +000013572 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013573 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013574
Matt Carlsonc9cab242011-07-13 09:27:27 +000013575 if (tg3_flag(tp, ENABLE_APE)) {
13576 if (tg3_flag(tp, ENABLE_ASF))
13577 tg3_read_dash_ver(tp);
13578 } else if (tg3_flag(tp, ENABLE_ASF)) {
13579 tg3_read_mgmtfw_ver(tp);
13580 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013581
Matt Carlson75f99362010-04-05 10:19:24 +000013582done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013583 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013584}
13585
Michael Chan7544b092007-05-05 13:08:32 -070013586static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13587
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013588static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13589{
Joe Perches63c3a662011-04-26 08:12:10 +000013590 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013591 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013592 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013593 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013594 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013595 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013596}
13597
Matt Carlson41434702011-03-09 16:58:22 +000013598static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013599 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13600 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13601 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13602 { },
13603};
13604
Linus Torvalds1da177e2005-04-16 15:20:36 -070013605static int __devinit tg3_get_invariants(struct tg3 *tp)
13606{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013607 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013608 u32 pci_state_reg, grc_misc_cfg;
13609 u32 val;
13610 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013611 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013612
Linus Torvalds1da177e2005-04-16 15:20:36 -070013613 /* Force memory write invalidate off. If we leave it on,
13614 * then on 5700_BX chips we have to enable a workaround.
13615 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13616 * to match the cacheline size. The Broadcom driver have this
13617 * workaround but turns MWI off all the times so never uses
13618 * it. This seems to suggest that the workaround is insufficient.
13619 */
13620 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13621 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13622 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13623
Matt Carlson16821282011-07-13 09:27:28 +000013624 /* Important! -- Make sure register accesses are byteswapped
13625 * correctly. Also, for those chips that require it, make
13626 * sure that indirect register accesses are enabled before
13627 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013628 */
13629 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13630 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013631 tp->misc_host_ctrl |= (misc_ctrl_reg &
13632 MISC_HOST_CTRL_CHIPREV);
13633 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13634 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013635
13636 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13637 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013638 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13639 u32 prod_id_asic_rev;
13640
Matt Carlson5001e2f2009-11-13 13:03:51 +000013641 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13642 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013643 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13644 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013645 pci_read_config_dword(tp->pdev,
13646 TG3PCI_GEN2_PRODID_ASICREV,
13647 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013648 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13649 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13650 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13651 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13652 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13653 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13654 pci_read_config_dword(tp->pdev,
13655 TG3PCI_GEN15_PRODID_ASICREV,
13656 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013657 else
13658 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13659 &prod_id_asic_rev);
13660
Matt Carlson321d32a2008-11-21 17:22:19 -080013661 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013662 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013663
Michael Chanff645be2005-04-21 17:09:53 -070013664 /* Wrong chip ID in 5752 A0. This code can be removed later
13665 * as A0 is not in production.
13666 */
13667 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13668 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13669
Michael Chan68929142005-08-09 20:17:14 -070013670 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13671 * we need to disable memory and use config. cycles
13672 * only to access all registers. The 5702/03 chips
13673 * can mistakenly decode the special cycles from the
13674 * ICH chipsets as memory write cycles, causing corruption
13675 * of register and memory space. Only certain ICH bridges
13676 * will drive special cycles with non-zero data during the
13677 * address phase which can fall within the 5703's address
13678 * range. This is not an ICH bug as the PCI spec allows
13679 * non-zero address during special cycles. However, only
13680 * these ICH bridges are known to drive non-zero addresses
13681 * during special cycles.
13682 *
13683 * Since special cycles do not cross PCI bridges, we only
13684 * enable this workaround if the 5703 is on the secondary
13685 * bus of these ICH bridges.
13686 */
13687 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13688 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13689 static struct tg3_dev_id {
13690 u32 vendor;
13691 u32 device;
13692 u32 rev;
13693 } ich_chipsets[] = {
13694 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13695 PCI_ANY_ID },
13696 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13697 PCI_ANY_ID },
13698 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13699 0xa },
13700 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13701 PCI_ANY_ID },
13702 { },
13703 };
13704 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13705 struct pci_dev *bridge = NULL;
13706
13707 while (pci_id->vendor != 0) {
13708 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13709 bridge);
13710 if (!bridge) {
13711 pci_id++;
13712 continue;
13713 }
13714 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013715 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013716 continue;
13717 }
13718 if (bridge->subordinate &&
13719 (bridge->subordinate->number ==
13720 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013721 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013722 pci_dev_put(bridge);
13723 break;
13724 }
13725 }
13726 }
13727
Matt Carlson6ff6f812011-05-19 12:12:54 +000013728 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070013729 static struct tg3_dev_id {
13730 u32 vendor;
13731 u32 device;
13732 } bridge_chipsets[] = {
13733 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13734 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13735 { },
13736 };
13737 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13738 struct pci_dev *bridge = NULL;
13739
13740 while (pci_id->vendor != 0) {
13741 bridge = pci_get_device(pci_id->vendor,
13742 pci_id->device,
13743 bridge);
13744 if (!bridge) {
13745 pci_id++;
13746 continue;
13747 }
13748 if (bridge->subordinate &&
13749 (bridge->subordinate->number <=
13750 tp->pdev->bus->number) &&
13751 (bridge->subordinate->subordinate >=
13752 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013753 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070013754 pci_dev_put(bridge);
13755 break;
13756 }
13757 }
13758 }
13759
Michael Chan4a29cc22006-03-19 13:21:12 -080013760 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13761 * DMA addresses > 40-bit. This bridge may have other additional
13762 * 57xx devices behind it in some 4-port NIC designs for example.
13763 * Any tg3 device found behind the bridge will also need the 40-bit
13764 * DMA workaround.
13765 */
Michael Chana4e2b342005-10-26 15:46:52 -070013766 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13767 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000013768 tg3_flag_set(tp, 5780_CLASS);
13769 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070013770 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000013771 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013772 struct pci_dev *bridge = NULL;
13773
13774 do {
13775 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13776 PCI_DEVICE_ID_SERVERWORKS_EPB,
13777 bridge);
13778 if (bridge && bridge->subordinate &&
13779 (bridge->subordinate->number <=
13780 tp->pdev->bus->number) &&
13781 (bridge->subordinate->subordinate >=
13782 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013783 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080013784 pci_dev_put(bridge);
13785 break;
13786 }
13787 } while (bridge);
13788 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013789
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013790 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000013791 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070013792 tp->pdev_peer = tg3_find_peer(tp);
13793
Matt Carlsonc885e822010-08-02 11:25:57 +000013794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013795 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13796 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000013797 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000013798
13799 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013800 tg3_flag(tp, 5717_PLUS))
13801 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000013802
Matt Carlson321d32a2008-11-21 17:22:19 -080013803 /* Intentionally exclude ASIC_REV_5906 */
13804 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad12006-03-20 22:27:35 -080013805 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013806 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013807 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013808 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013809 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013810 tg3_flag(tp, 57765_PLUS))
13811 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080013812
13813 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13814 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013815 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013816 tg3_flag(tp, 5755_PLUS) ||
13817 tg3_flag(tp, 5780_CLASS))
13818 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070013819
Matt Carlson6ff6f812011-05-19 12:12:54 +000013820 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013821 tg3_flag(tp, 5750_PLUS))
13822 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070013823
Matt Carlson507399f2009-11-13 13:03:37 +000013824 /* Determine TSO capabilities */
Matt Carlson2866d952011-02-10 20:06:46 -080013825 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson4d163b72011-01-25 15:58:48 +000013826 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000013827 else if (tg3_flag(tp, 57765_PLUS))
13828 tg3_flag_set(tp, HW_TSO_3);
13829 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000013830 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000013831 tg3_flag_set(tp, HW_TSO_2);
13832 else if (tg3_flag(tp, 5750_PLUS)) {
13833 tg3_flag_set(tp, HW_TSO_1);
13834 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013835 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13836 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000013837 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013838 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13839 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13840 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013841 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013842 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13843 tp->fw_needed = FIRMWARE_TG3TSO5;
13844 else
13845 tp->fw_needed = FIRMWARE_TG3TSO;
13846 }
13847
Matt Carlsondabc5c62011-05-19 12:12:52 +000013848 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000013849 if (tg3_flag(tp, HW_TSO_1) ||
13850 tg3_flag(tp, HW_TSO_2) ||
13851 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsondabc5c62011-05-19 12:12:52 +000013852 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13853 tg3_flag_set(tp, TSO_CAPABLE);
13854 else {
13855 tg3_flag_clear(tp, TSO_CAPABLE);
13856 tg3_flag_clear(tp, TSO_BUG);
13857 tp->fw_needed = NULL;
13858 }
13859
13860 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13861 tp->fw_needed = FIRMWARE_TG3;
13862
Matt Carlson507399f2009-11-13 13:03:37 +000013863 tp->irq_max = 1;
13864
Joe Perches63c3a662011-04-26 08:12:10 +000013865 if (tg3_flag(tp, 5750_PLUS)) {
13866 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013867 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13868 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13869 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13870 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13871 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000013872 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013873
Joe Perches63c3a662011-04-26 08:12:10 +000013874 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013875 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013876 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070013877 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013878
Joe Perches63c3a662011-04-26 08:12:10 +000013879 if (tg3_flag(tp, 57765_PLUS)) {
13880 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000013881 tp->irq_max = TG3_IRQ_MAX_VECS;
13882 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013883 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013884
Matt Carlson2ffcc982011-05-19 12:12:44 +000013885 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000013886 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013887
Joe Perches63c3a662011-04-26 08:12:10 +000013888 if (tg3_flag(tp, 5717_PLUS))
13889 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000013890
Joe Perches63c3a662011-04-26 08:12:10 +000013891 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlson2866d952011-02-10 20:06:46 -080013892 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Joe Perches63c3a662011-04-26 08:12:10 +000013893 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000013894
Joe Perches63c3a662011-04-26 08:12:10 +000013895 if (!tg3_flag(tp, 5705_PLUS) ||
13896 tg3_flag(tp, 5780_CLASS) ||
13897 tg3_flag(tp, USE_JUMBO_BDFLAG))
13898 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070013899
Matt Carlson52f44902008-11-21 17:17:04 -080013900 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13901 &pci_state_reg);
13902
Jon Mason708ebb3a2011-06-27 12:56:50 +000013903 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013904 u16 lnkctl;
13905
Joe Perches63c3a662011-04-26 08:12:10 +000013906 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013907
Matt Carlsoncf790032010-11-24 08:31:48 +000013908 tp->pcie_readrq = 4096;
Matt Carlsond78b59f2011-04-05 14:22:46 +000013909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13910 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Matt Carlsonb4495ed2011-01-25 15:58:47 +000013911 tp->pcie_readrq = 2048;
Matt Carlsoncf790032010-11-24 08:31:48 +000013912
13913 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013914
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013915 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +000013916 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013917 &lnkctl);
13918 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000013919 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13920 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013921 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000013922 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000013923 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013925 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013926 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13927 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000013928 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b0592010-01-20 16:58:02 +000013929 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013930 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080013931 }
Matt Carlson52f44902008-11-21 17:17:04 -080013932 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000013933 /* BCM5785 devices are effectively PCIe devices, and should
13934 * follow PCIe codepaths, but do not have a PCIe capabilities
13935 * section.
13936 */
Joe Perches63c3a662011-04-26 08:12:10 +000013937 tg3_flag_set(tp, PCI_EXPRESS);
13938 } else if (!tg3_flag(tp, 5705_PLUS) ||
13939 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080013940 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13941 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000013942 dev_err(&tp->pdev->dev,
13943 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080013944 return -EIO;
13945 }
13946
13947 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000013948 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080013949 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013950
Michael Chan399de502005-10-03 14:02:39 -070013951 /* If we have an AMD 762 or VIA K8T800 chipset, write
13952 * reordering to the mailbox registers done by the host
13953 * controller can cause major troubles. We read back from
13954 * every mailbox register write to force the writes to be
13955 * posted to the chip in order.
13956 */
Matt Carlson41434702011-03-09 16:58:22 +000013957 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013958 !tg3_flag(tp, PCI_EXPRESS))
13959 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070013960
Matt Carlson69fc4052008-12-21 20:19:57 -080013961 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13962 &tp->pci_cacheline_sz);
13963 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13964 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013965 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13966 tp->pci_lat_timer < 64) {
13967 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080013968 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13969 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013970 }
13971
Matt Carlson16821282011-07-13 09:27:28 +000013972 /* Important! -- It is critical that the PCI-X hw workaround
13973 * situation is decided before the first MMIO register access.
13974 */
Matt Carlson52f44902008-11-21 17:17:04 -080013975 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13976 /* 5700 BX chips need to have their TX producer index
13977 * mailboxes written twice to workaround a bug.
13978 */
Joe Perches63c3a662011-04-26 08:12:10 +000013979 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070013980
Matt Carlson52f44902008-11-21 17:17:04 -080013981 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013982 *
13983 * The workaround is to use indirect register accesses
13984 * for all chip writes not to mailbox registers.
13985 */
Joe Perches63c3a662011-04-26 08:12:10 +000013986 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013987 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013988
Joe Perches63c3a662011-04-26 08:12:10 +000013989 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013990
13991 /* The chip can have it's power management PCI config
13992 * space registers clobbered due to this bug.
13993 * So explicitly force the chip into D0 here.
13994 */
Matt Carlson9974a352007-10-07 23:27:28 -070013995 pci_read_config_dword(tp->pdev,
13996 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013997 &pm_reg);
13998 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13999 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070014000 pci_write_config_dword(tp->pdev,
14001 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014002 pm_reg);
14003
14004 /* Also, force SERR#/PERR# in PCI command. */
14005 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14006 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14007 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14008 }
14009 }
14010
Linus Torvalds1da177e2005-04-16 15:20:36 -070014011 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014012 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014013 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014014 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014015
14016 /* Chip-specific fixup from Broadcom driver */
14017 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14018 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14019 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14020 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14021 }
14022
Michael Chan1ee582d2005-08-09 20:16:46 -070014023 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070014024 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014025 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014026 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014027 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014028 tp->write32_tx_mbox = tg3_write32;
14029 tp->write32_rx_mbox = tg3_write32;
14030
14031 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014032 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014033 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014034 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014035 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014036 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14037 /*
14038 * Back to back register writes can cause problems on these
14039 * chips, the workaround is to read back all reg writes
14040 * except those to mailbox regs.
14041 *
14042 * See tg3_write_indirect_reg32().
14043 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014044 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014045 }
14046
Joe Perches63c3a662011-04-26 08:12:10 +000014047 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014048 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014049 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014050 tp->write32_rx_mbox = tg3_write_flush_reg32;
14051 }
Michael Chan20094932005-08-09 20:16:32 -070014052
Joe Perches63c3a662011-04-26 08:12:10 +000014053 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014054 tp->read32 = tg3_read_indirect_reg32;
14055 tp->write32 = tg3_write_indirect_reg32;
14056 tp->read32_mbox = tg3_read_indirect_mbox;
14057 tp->write32_mbox = tg3_write_indirect_mbox;
14058 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14059 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14060
14061 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014062 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014063
14064 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14065 pci_cmd &= ~PCI_COMMAND_MEMORY;
14066 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14067 }
Michael Chanb5d37722006-09-27 16:06:21 -070014068 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14069 tp->read32_mbox = tg3_read32_mbox_5906;
14070 tp->write32_mbox = tg3_write32_mbox_5906;
14071 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14072 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14073 }
Michael Chan68929142005-08-09 20:17:14 -070014074
Michael Chanbbadf502006-04-06 21:46:34 -070014075 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014076 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014077 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014079 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014080
Matt Carlson16821282011-07-13 09:27:28 +000014081 /* The memory arbiter has to be enabled in order for SRAM accesses
14082 * to succeed. Normally on powerup the tg3 chip firmware will make
14083 * sure it is enabled, but other entities such as system netboot
14084 * code might disable it.
14085 */
14086 val = tr32(MEMARB_MODE);
14087 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14088
Matt Carlson69f11c92011-07-13 09:27:30 +000014089 if (tg3_flag(tp, PCIX_MODE)) {
14090 pci_read_config_dword(tp->pdev,
14091 tp->pcix_cap + PCI_X_STATUS, &val);
14092 tp->pci_fn = val & 0x7;
14093 } else {
14094 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14095 }
14096
Michael Chan7d0c41e2005-04-21 17:06:20 -070014097 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014098 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014099 * determined before calling tg3_set_power_state() so that
14100 * we know whether or not to switch out of Vaux power.
14101 * When the flag is set, it means that GPIO1 is used for eeprom
14102 * write protect and also implies that it is a LOM where GPIOs
14103 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014104 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014105 tg3_get_eeprom_hw_cfg(tp);
14106
Joe Perches63c3a662011-04-26 08:12:10 +000014107 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014108 /* Allow reads and writes to the
14109 * APE register and memory space.
14110 */
14111 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000014112 PCISTATE_ALLOW_APE_SHMEM_WR |
14113 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014114 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14115 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014116
14117 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014118 }
14119
Matt Carlson9936bcf2007-10-10 18:03:07 -070014120 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014121 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014122 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014123 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014124 tg3_flag(tp, 57765_PLUS))
14125 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014126
Matt Carlson16821282011-07-13 09:27:28 +000014127 /* Set up tp->grc_local_ctrl before calling
14128 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14129 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014130 * It is also used as eeprom write protect on LOMs.
14131 */
14132 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014133 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014134 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014135 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14136 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014137 /* Unused GPIO3 must be driven as output on 5752 because there
14138 * are no pull-up resistors on unused GPIO pins.
14139 */
14140 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14141 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014142
Matt Carlson321d32a2008-11-21 17:22:19 -080014143 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014144 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080014146 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14147
Matt Carlson8d519ab2009-04-20 06:58:01 +000014148 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14149 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014150 /* Turn off the debug UART. */
14151 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014152 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014153 /* Keep VMain power. */
14154 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14155 GRC_LCLCTRL_GPIO_OUTPUT0;
14156 }
14157
Matt Carlson16821282011-07-13 09:27:28 +000014158 /* Switch out of Vaux if it is a NIC */
14159 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014160
Linus Torvalds1da177e2005-04-16 15:20:36 -070014161 /* Derive initial jumbo mode from MTU assigned in
14162 * ether_setup() via the alloc_etherdev() call
14163 */
Joe Perches63c3a662011-04-26 08:12:10 +000014164 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14165 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014166
14167 /* Determine WakeOnLan speed to use. */
14168 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14169 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14170 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14171 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014172 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014173 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014174 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014175 }
14176
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014177 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014178 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014179
Linus Torvalds1da177e2005-04-16 15:20:36 -070014180 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14182 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014183 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014184 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014185 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14186 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14187 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014188
14189 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14190 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014191 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014192 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014193 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014194
Joe Perches63c3a662011-04-26 08:12:10 +000014195 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014196 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014197 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014198 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014199 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014200 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014201 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014202 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14203 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014204 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14205 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014206 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014207 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014208 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014209 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014210 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014211 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014212
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014213 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14214 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14215 tp->phy_otp = tg3_read_otp_phycfg(tp);
14216 if (tp->phy_otp == 0)
14217 tp->phy_otp = TG3_OTP_DEFAULT;
14218 }
14219
Joe Perches63c3a662011-04-26 08:12:10 +000014220 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014221 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14222 else
14223 tp->mi_mode = MAC_MI_MODE_BASE;
14224
Linus Torvalds1da177e2005-04-16 15:20:36 -070014225 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014226 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14227 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14228 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14229
Matt Carlson4d958472011-04-20 07:57:35 +000014230 /* Set these bits to enable statistics workaround. */
14231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14232 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14233 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14234 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14235 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14236 }
14237
Matt Carlson321d32a2008-11-21 17:22:19 -080014238 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14239 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014240 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014241
Matt Carlson158d7ab2008-05-29 01:37:54 -070014242 err = tg3_mdio_init(tp);
14243 if (err)
14244 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014245
14246 /* Initialize data/descriptor byte/word swapping. */
14247 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014248 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14249 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14250 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14251 GRC_MODE_B2HRX_ENABLE |
14252 GRC_MODE_HTX2B_ENABLE |
14253 GRC_MODE_HOST_STACKUP);
14254 else
14255 val &= GRC_MODE_HOST_STACKUP;
14256
Linus Torvalds1da177e2005-04-16 15:20:36 -070014257 tw32(GRC_MODE, val | tp->grc_mode);
14258
14259 tg3_switch_clocks(tp);
14260
14261 /* Clear this out for sanity. */
14262 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14263
14264 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14265 &pci_state_reg);
14266 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014267 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014268 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14269
14270 if (chiprevid == CHIPREV_ID_5701_A0 ||
14271 chiprevid == CHIPREV_ID_5701_B0 ||
14272 chiprevid == CHIPREV_ID_5701_B2 ||
14273 chiprevid == CHIPREV_ID_5701_B5) {
14274 void __iomem *sram_base;
14275
14276 /* Write some dummy words into the SRAM status block
14277 * area, see if it reads back correctly. If the return
14278 * value is bad, force enable the PCIX workaround.
14279 */
14280 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14281
14282 writel(0x00000000, sram_base);
14283 writel(0x00000000, sram_base + 4);
14284 writel(0xffffffff, sram_base + 4);
14285 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014286 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014287 }
14288 }
14289
14290 udelay(50);
14291 tg3_nvram_init(tp);
14292
14293 grc_misc_cfg = tr32(GRC_MISC_CFG);
14294 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14295
Linus Torvalds1da177e2005-04-16 15:20:36 -070014296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14297 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14298 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014299 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014300
Joe Perches63c3a662011-04-26 08:12:10 +000014301 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014302 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014303 tg3_flag_set(tp, TAGGED_STATUS);
14304 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014305 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14306 HOSTCC_MODE_CLRTICK_TXBD);
14307
14308 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14309 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14310 tp->misc_host_ctrl);
14311 }
14312
Matt Carlson3bda1252008-08-15 14:08:22 -070014313 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014314 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014315 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014316 else
14317 tp->mac_mode = TG3_DEF_MAC_MODE;
14318
Linus Torvalds1da177e2005-04-16 15:20:36 -070014319 /* these are limited to 10/100 only */
14320 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14321 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14322 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14323 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14324 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14325 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14326 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14327 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14328 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014329 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14330 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014331 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014332 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14333 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014334 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14335 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014336
14337 err = tg3_phy_probe(tp);
14338 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014339 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014340 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014341 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014342 }
14343
Matt Carlson184b8902010-04-05 10:19:25 +000014344 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014345 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014346
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014347 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14348 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014349 } else {
14350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014351 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014352 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014353 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014354 }
14355
14356 /* 5700 {AX,BX} chips have a broken status block link
14357 * change bit implementation, so we must use the
14358 * status register in those cases.
14359 */
14360 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014361 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014362 else
Joe Perches63c3a662011-04-26 08:12:10 +000014363 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014364
14365 /* The led_ctrl is set during tg3_phy_probe, here we might
14366 * have to force the link status polling mechanism based
14367 * upon subsystem IDs.
14368 */
14369 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014370 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014371 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14372 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014373 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014374 }
14375
14376 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014377 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014378 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014379 else
Joe Perches63c3a662011-04-26 08:12:10 +000014380 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014381
Matt Carlsonbf933c82011-01-25 15:58:49 +000014382 tp->rx_offset = NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014383 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014384 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014385 tg3_flag(tp, PCIX_MODE)) {
Matt Carlsonbf933c82011-01-25 15:58:49 +000014386 tp->rx_offset = 0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014387#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014388 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014389#endif
14390 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014391
Matt Carlson2c49a442010-09-30 10:34:35 +000014392 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14393 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014394 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14395
Matt Carlson2c49a442010-09-30 10:34:35 +000014396 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014397
14398 /* Increment the rx prod index on the rx std ring by at most
14399 * 8 for these chips to workaround hw errata.
14400 */
14401 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14402 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14404 tp->rx_std_max_post = 8;
14405
Joe Perches63c3a662011-04-26 08:12:10 +000014406 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014407 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14408 PCIE_PWR_MGMT_L1_THRESH_MSK;
14409
Linus Torvalds1da177e2005-04-16 15:20:36 -070014410 return err;
14411}
14412
David S. Miller49b6e95f2007-03-29 01:38:42 -070014413#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014414static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14415{
14416 struct net_device *dev = tp->dev;
14417 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014418 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014419 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014420 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014421
David S. Miller49b6e95f2007-03-29 01:38:42 -070014422 addr = of_get_property(dp, "local-mac-address", &len);
14423 if (addr && len == 6) {
14424 memcpy(dev->dev_addr, addr, 6);
14425 memcpy(dev->perm_addr, dev->dev_addr, 6);
14426 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014427 }
14428 return -ENODEV;
14429}
14430
14431static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14432{
14433 struct net_device *dev = tp->dev;
14434
14435 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014436 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014437 return 0;
14438}
14439#endif
14440
14441static int __devinit tg3_get_device_address(struct tg3 *tp)
14442{
14443 struct net_device *dev = tp->dev;
14444 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014445 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014446
David S. Miller49b6e95f2007-03-29 01:38:42 -070014447#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014448 if (!tg3_get_macaddr_sparc(tp))
14449 return 0;
14450#endif
14451
14452 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014454 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014455 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14456 mac_offset = 0xcc;
14457 if (tg3_nvram_lock(tp))
14458 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14459 else
14460 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014461 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014462 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014463 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014464 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014465 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014466 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014467 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014468
14469 /* First try to get it from MAC address mailbox. */
14470 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14471 if ((hi >> 16) == 0x484b) {
14472 dev->dev_addr[0] = (hi >> 8) & 0xff;
14473 dev->dev_addr[1] = (hi >> 0) & 0xff;
14474
14475 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14476 dev->dev_addr[2] = (lo >> 24) & 0xff;
14477 dev->dev_addr[3] = (lo >> 16) & 0xff;
14478 dev->dev_addr[4] = (lo >> 8) & 0xff;
14479 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014480
Michael Chan008652b2006-03-27 23:14:53 -080014481 /* Some old bootcode may report a 0 MAC address in SRAM */
14482 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14483 }
14484 if (!addr_ok) {
14485 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014486 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014487 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014488 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014489 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14490 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014491 }
14492 /* Finally just fetch it out of the MAC control regs. */
14493 else {
14494 hi = tr32(MAC_ADDR_0_HIGH);
14495 lo = tr32(MAC_ADDR_0_LOW);
14496
14497 dev->dev_addr[5] = lo & 0xff;
14498 dev->dev_addr[4] = (lo >> 8) & 0xff;
14499 dev->dev_addr[3] = (lo >> 16) & 0xff;
14500 dev->dev_addr[2] = (lo >> 24) & 0xff;
14501 dev->dev_addr[1] = hi & 0xff;
14502 dev->dev_addr[0] = (hi >> 8) & 0xff;
14503 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014504 }
14505
14506 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014507#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014508 if (!tg3_get_default_macaddr_sparc(tp))
14509 return 0;
14510#endif
14511 return -EINVAL;
14512 }
John W. Linville2ff43692005-09-12 14:44:20 -070014513 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014514 return 0;
14515}
14516
David S. Miller59e6b432005-05-18 22:50:10 -070014517#define BOUNDARY_SINGLE_CACHELINE 1
14518#define BOUNDARY_MULTI_CACHELINE 2
14519
14520static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14521{
14522 int cacheline_size;
14523 u8 byte;
14524 int goal;
14525
14526 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14527 if (byte == 0)
14528 cacheline_size = 1024;
14529 else
14530 cacheline_size = (int) byte * 4;
14531
14532 /* On 5703 and later chips, the boundary bits have no
14533 * effect.
14534 */
14535 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14536 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014537 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014538 goto out;
14539
14540#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14541 goal = BOUNDARY_MULTI_CACHELINE;
14542#else
14543#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14544 goal = BOUNDARY_SINGLE_CACHELINE;
14545#else
14546 goal = 0;
14547#endif
14548#endif
14549
Joe Perches63c3a662011-04-26 08:12:10 +000014550 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014551 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14552 goto out;
14553 }
14554
David S. Miller59e6b432005-05-18 22:50:10 -070014555 if (!goal)
14556 goto out;
14557
14558 /* PCI controllers on most RISC systems tend to disconnect
14559 * when a device tries to burst across a cache-line boundary.
14560 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14561 *
14562 * Unfortunately, for PCI-E there are only limited
14563 * write-side controls for this, and thus for reads
14564 * we will still get the disconnects. We'll also waste
14565 * these PCI cycles for both read and write for chips
14566 * other than 5700 and 5701 which do not implement the
14567 * boundary bits.
14568 */
Joe Perches63c3a662011-04-26 08:12:10 +000014569 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014570 switch (cacheline_size) {
14571 case 16:
14572 case 32:
14573 case 64:
14574 case 128:
14575 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14576 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14577 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14578 } else {
14579 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14580 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14581 }
14582 break;
14583
14584 case 256:
14585 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14586 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14587 break;
14588
14589 default:
14590 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14591 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14592 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014593 }
Joe Perches63c3a662011-04-26 08:12:10 +000014594 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014595 switch (cacheline_size) {
14596 case 16:
14597 case 32:
14598 case 64:
14599 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14600 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14601 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14602 break;
14603 }
14604 /* fallthrough */
14605 case 128:
14606 default:
14607 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14608 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14609 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014610 }
David S. Miller59e6b432005-05-18 22:50:10 -070014611 } else {
14612 switch (cacheline_size) {
14613 case 16:
14614 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14615 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14616 DMA_RWCTRL_WRITE_BNDRY_16);
14617 break;
14618 }
14619 /* fallthrough */
14620 case 32:
14621 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14622 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14623 DMA_RWCTRL_WRITE_BNDRY_32);
14624 break;
14625 }
14626 /* fallthrough */
14627 case 64:
14628 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14629 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14630 DMA_RWCTRL_WRITE_BNDRY_64);
14631 break;
14632 }
14633 /* fallthrough */
14634 case 128:
14635 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14636 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14637 DMA_RWCTRL_WRITE_BNDRY_128);
14638 break;
14639 }
14640 /* fallthrough */
14641 case 256:
14642 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14643 DMA_RWCTRL_WRITE_BNDRY_256);
14644 break;
14645 case 512:
14646 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14647 DMA_RWCTRL_WRITE_BNDRY_512);
14648 break;
14649 case 1024:
14650 default:
14651 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14652 DMA_RWCTRL_WRITE_BNDRY_1024);
14653 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014654 }
David S. Miller59e6b432005-05-18 22:50:10 -070014655 }
14656
14657out:
14658 return val;
14659}
14660
Linus Torvalds1da177e2005-04-16 15:20:36 -070014661static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14662{
14663 struct tg3_internal_buffer_desc test_desc;
14664 u32 sram_dma_descs;
14665 int i, ret;
14666
14667 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14668
14669 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14670 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14671 tw32(RDMAC_STATUS, 0);
14672 tw32(WDMAC_STATUS, 0);
14673
14674 tw32(BUFMGR_MODE, 0);
14675 tw32(FTQ_RESET, 0);
14676
14677 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14678 test_desc.addr_lo = buf_dma & 0xffffffff;
14679 test_desc.nic_mbuf = 0x00002100;
14680 test_desc.len = size;
14681
14682 /*
14683 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14684 * the *second* time the tg3 driver was getting loaded after an
14685 * initial scan.
14686 *
14687 * Broadcom tells me:
14688 * ...the DMA engine is connected to the GRC block and a DMA
14689 * reset may affect the GRC block in some unpredictable way...
14690 * The behavior of resets to individual blocks has not been tested.
14691 *
14692 * Broadcom noted the GRC reset will also reset all sub-components.
14693 */
14694 if (to_device) {
14695 test_desc.cqid_sqid = (13 << 8) | 2;
14696
14697 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14698 udelay(40);
14699 } else {
14700 test_desc.cqid_sqid = (16 << 8) | 7;
14701
14702 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14703 udelay(40);
14704 }
14705 test_desc.flags = 0x00000005;
14706
14707 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14708 u32 val;
14709
14710 val = *(((u32 *)&test_desc) + i);
14711 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14712 sram_dma_descs + (i * sizeof(u32)));
14713 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14714 }
14715 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14716
Matt Carlson859a588792010-04-05 10:19:28 +000014717 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014718 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000014719 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014720 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014721
14722 ret = -ENODEV;
14723 for (i = 0; i < 40; i++) {
14724 u32 val;
14725
14726 if (to_device)
14727 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14728 else
14729 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14730 if ((val & 0xffff) == sram_dma_descs) {
14731 ret = 0;
14732 break;
14733 }
14734
14735 udelay(100);
14736 }
14737
14738 return ret;
14739}
14740
David S. Millerded73402005-05-23 13:59:47 -070014741#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014742
Matt Carlson41434702011-03-09 16:58:22 +000014743static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080014744 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14745 { },
14746};
14747
Linus Torvalds1da177e2005-04-16 15:20:36 -070014748static int __devinit tg3_test_dma(struct tg3 *tp)
14749{
14750 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014751 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014752 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014753
Matt Carlson4bae65c2010-11-24 08:31:52 +000014754 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14755 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014756 if (!buf) {
14757 ret = -ENOMEM;
14758 goto out_nofree;
14759 }
14760
14761 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14762 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14763
David S. Miller59e6b432005-05-18 22:50:10 -070014764 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014765
Joe Perches63c3a662011-04-26 08:12:10 +000014766 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014767 goto out;
14768
Joe Perches63c3a662011-04-26 08:12:10 +000014769 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014770 /* DMA read watermark not used on PCIE */
14771 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000014772 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014773 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14774 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014775 tp->dma_rwctrl |= 0x003f0000;
14776 else
14777 tp->dma_rwctrl |= 0x003f000f;
14778 } else {
14779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14780 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14781 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014782 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014783
Michael Chan4a29cc22006-03-19 13:21:12 -080014784 /* If the 5704 is behind the EPB bridge, we can
14785 * do the less restrictive ONE_DMA workaround for
14786 * better performance.
14787 */
Joe Perches63c3a662011-04-26 08:12:10 +000014788 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080014789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14790 tp->dma_rwctrl |= 0x8000;
14791 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014792 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14793
Michael Chan49afdeb2007-02-13 12:17:03 -080014794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14795 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014796 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014797 tp->dma_rwctrl |=
14798 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14799 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14800 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014801 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14802 /* 5780 always in PCIX mode */
14803 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014804 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14805 /* 5714 always in PCIX mode */
14806 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014807 } else {
14808 tp->dma_rwctrl |= 0x001b000f;
14809 }
14810 }
14811
14812 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14813 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14814 tp->dma_rwctrl &= 0xfffffff0;
14815
14816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14817 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14818 /* Remove this if it causes problems for some boards. */
14819 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14820
14821 /* On 5700/5701 chips, we need to set this bit.
14822 * Otherwise the chip will issue cacheline transactions
14823 * to streamable DMA memory with not all the byte
14824 * enables turned on. This is an error on several
14825 * RISC PCI controllers, in particular sparc64.
14826 *
14827 * On 5703/5704 chips, this bit has been reassigned
14828 * a different meaning. In particular, it is used
14829 * on those chips to enable a PCI-X workaround.
14830 */
14831 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14832 }
14833
14834 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14835
14836#if 0
14837 /* Unneeded, already done by tg3_get_invariants. */
14838 tg3_switch_clocks(tp);
14839#endif
14840
Linus Torvalds1da177e2005-04-16 15:20:36 -070014841 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14842 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14843 goto out;
14844
David S. Miller59e6b432005-05-18 22:50:10 -070014845 /* It is best to perform DMA test with maximum write burst size
14846 * to expose the 5700/5701 write DMA bug.
14847 */
14848 saved_dma_rwctrl = tp->dma_rwctrl;
14849 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14850 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14851
Linus Torvalds1da177e2005-04-16 15:20:36 -070014852 while (1) {
14853 u32 *p = buf, i;
14854
14855 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14856 p[i] = i;
14857
14858 /* Send the buffer to the chip. */
14859 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14860 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014861 dev_err(&tp->pdev->dev,
14862 "%s: Buffer write failed. err = %d\n",
14863 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014864 break;
14865 }
14866
14867#if 0
14868 /* validate data reached card RAM correctly. */
14869 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14870 u32 val;
14871 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14872 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014873 dev_err(&tp->pdev->dev,
14874 "%s: Buffer corrupted on device! "
14875 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014876 /* ret = -ENODEV here? */
14877 }
14878 p[i] = 0;
14879 }
14880#endif
14881 /* Now read it back. */
14882 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14883 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014884 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14885 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014886 break;
14887 }
14888
14889 /* Verify it. */
14890 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14891 if (p[i] == i)
14892 continue;
14893
David S. Miller59e6b432005-05-18 22:50:10 -070014894 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14895 DMA_RWCTRL_WRITE_BNDRY_16) {
14896 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014897 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14898 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14899 break;
14900 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014901 dev_err(&tp->pdev->dev,
14902 "%s: Buffer corrupted on read back! "
14903 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014904 ret = -ENODEV;
14905 goto out;
14906 }
14907 }
14908
14909 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14910 /* Success. */
14911 ret = 0;
14912 break;
14913 }
14914 }
David S. Miller59e6b432005-05-18 22:50:10 -070014915 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14916 DMA_RWCTRL_WRITE_BNDRY_16) {
14917 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014918 * now look for chipsets that are known to expose the
14919 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014920 */
Matt Carlson41434702011-03-09 16:58:22 +000014921 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014922 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14923 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000014924 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014925 /* Safe to use the calculated DMA boundary. */
14926 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000014927 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014928
David S. Miller59e6b432005-05-18 22:50:10 -070014929 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014931
14932out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000014933 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014934out_nofree:
14935 return ret;
14936}
14937
Linus Torvalds1da177e2005-04-16 15:20:36 -070014938static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14939{
Joe Perches63c3a662011-04-26 08:12:10 +000014940 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000014941 tp->bufmgr_config.mbuf_read_dma_low_water =
14942 DEFAULT_MB_RDMA_LOW_WATER_5705;
14943 tp->bufmgr_config.mbuf_mac_rx_low_water =
14944 DEFAULT_MB_MACRX_LOW_WATER_57765;
14945 tp->bufmgr_config.mbuf_high_water =
14946 DEFAULT_MB_HIGH_WATER_57765;
14947
14948 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14949 DEFAULT_MB_RDMA_LOW_WATER_5705;
14950 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14951 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14952 tp->bufmgr_config.mbuf_high_water_jumbo =
14953 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000014954 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070014955 tp->bufmgr_config.mbuf_read_dma_low_water =
14956 DEFAULT_MB_RDMA_LOW_WATER_5705;
14957 tp->bufmgr_config.mbuf_mac_rx_low_water =
14958 DEFAULT_MB_MACRX_LOW_WATER_5705;
14959 tp->bufmgr_config.mbuf_high_water =
14960 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070014961 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14962 tp->bufmgr_config.mbuf_mac_rx_low_water =
14963 DEFAULT_MB_MACRX_LOW_WATER_5906;
14964 tp->bufmgr_config.mbuf_high_water =
14965 DEFAULT_MB_HIGH_WATER_5906;
14966 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014967
Michael Chanfdfec1722005-07-25 12:31:48 -070014968 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14969 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14970 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14971 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14972 tp->bufmgr_config.mbuf_high_water_jumbo =
14973 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14974 } else {
14975 tp->bufmgr_config.mbuf_read_dma_low_water =
14976 DEFAULT_MB_RDMA_LOW_WATER;
14977 tp->bufmgr_config.mbuf_mac_rx_low_water =
14978 DEFAULT_MB_MACRX_LOW_WATER;
14979 tp->bufmgr_config.mbuf_high_water =
14980 DEFAULT_MB_HIGH_WATER;
14981
14982 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14983 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14984 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14985 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14986 tp->bufmgr_config.mbuf_high_water_jumbo =
14987 DEFAULT_MB_HIGH_WATER_JUMBO;
14988 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014989
14990 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14991 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14992}
14993
14994static char * __devinit tg3_phy_string(struct tg3 *tp)
14995{
Matt Carlson79eb6902010-02-17 15:17:03 +000014996 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14997 case TG3_PHY_ID_BCM5400: return "5400";
14998 case TG3_PHY_ID_BCM5401: return "5401";
14999 case TG3_PHY_ID_BCM5411: return "5411";
15000 case TG3_PHY_ID_BCM5701: return "5701";
15001 case TG3_PHY_ID_BCM5703: return "5703";
15002 case TG3_PHY_ID_BCM5704: return "5704";
15003 case TG3_PHY_ID_BCM5705: return "5705";
15004 case TG3_PHY_ID_BCM5750: return "5750";
15005 case TG3_PHY_ID_BCM5752: return "5752";
15006 case TG3_PHY_ID_BCM5714: return "5714";
15007 case TG3_PHY_ID_BCM5780: return "5780";
15008 case TG3_PHY_ID_BCM5755: return "5755";
15009 case TG3_PHY_ID_BCM5787: return "5787";
15010 case TG3_PHY_ID_BCM5784: return "5784";
15011 case TG3_PHY_ID_BCM5756: return "5722/5756";
15012 case TG3_PHY_ID_BCM5906: return "5906";
15013 case TG3_PHY_ID_BCM5761: return "5761";
15014 case TG3_PHY_ID_BCM5718C: return "5718C";
15015 case TG3_PHY_ID_BCM5718S: return "5718S";
15016 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000015017 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000015018 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000015019 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070015020 case 0: return "serdes";
15021 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070015022 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015023}
15024
Michael Chanf9804dd2005-09-27 12:13:10 -070015025static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15026{
Joe Perches63c3a662011-04-26 08:12:10 +000015027 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015028 strcpy(str, "PCI Express");
15029 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015030 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015031 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15032
15033 strcpy(str, "PCIX:");
15034
15035 if ((clock_ctrl == 7) ||
15036 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15037 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15038 strcat(str, "133MHz");
15039 else if (clock_ctrl == 0)
15040 strcat(str, "33MHz");
15041 else if (clock_ctrl == 2)
15042 strcat(str, "50MHz");
15043 else if (clock_ctrl == 4)
15044 strcat(str, "66MHz");
15045 else if (clock_ctrl == 6)
15046 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015047 } else {
15048 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015049 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015050 strcat(str, "66MHz");
15051 else
15052 strcat(str, "33MHz");
15053 }
Joe Perches63c3a662011-04-26 08:12:10 +000015054 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015055 strcat(str, ":32-bit");
15056 else
15057 strcat(str, ":64-bit");
15058 return str;
15059}
15060
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015061static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015062{
15063 struct pci_dev *peer;
15064 unsigned int func, devnr = tp->pdev->devfn & ~7;
15065
15066 for (func = 0; func < 8; func++) {
15067 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15068 if (peer && peer != tp->pdev)
15069 break;
15070 pci_dev_put(peer);
15071 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015072 /* 5704 can be configured in single-port mode, set peer to
15073 * tp->pdev in that case.
15074 */
15075 if (!peer) {
15076 peer = tp->pdev;
15077 return peer;
15078 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015079
15080 /*
15081 * We don't need to keep the refcount elevated; there's no way
15082 * to remove one half of this device without removing the other
15083 */
15084 pci_dev_put(peer);
15085
15086 return peer;
15087}
15088
David S. Miller15f98502005-05-18 22:49:26 -070015089static void __devinit tg3_init_coal(struct tg3 *tp)
15090{
15091 struct ethtool_coalesce *ec = &tp->coal;
15092
15093 memset(ec, 0, sizeof(*ec));
15094 ec->cmd = ETHTOOL_GCOALESCE;
15095 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15096 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15097 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15098 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15099 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15100 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15101 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15102 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15103 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15104
15105 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15106 HOSTCC_MODE_CLRTICK_TXBD)) {
15107 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15108 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15109 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15110 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15111 }
Michael Chand244c892005-07-05 14:42:33 -070015112
Joe Perches63c3a662011-04-26 08:12:10 +000015113 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015114 ec->rx_coalesce_usecs_irq = 0;
15115 ec->tx_coalesce_usecs_irq = 0;
15116 ec->stats_block_coalesce_usecs = 0;
15117 }
David S. Miller15f98502005-05-18 22:49:26 -070015118}
15119
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080015120static const struct net_device_ops tg3_netdev_ops = {
15121 .ndo_open = tg3_open,
15122 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080015123 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000015124 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080015125 .ndo_validate_addr = eth_validate_addr,
15126 .ndo_set_multicast_list = tg3_set_rx_mode,
15127 .ndo_set_mac_address = tg3_set_mac_addr,
15128 .ndo_do_ioctl = tg3_ioctl,
15129 .ndo_tx_timeout = tg3_tx_timeout,
15130 .ndo_change_mtu = tg3_change_mtu,
Michał Mirosławdc668912011-04-07 03:35:07 +000015131 .ndo_fix_features = tg3_fix_features,
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015132 .ndo_set_features = tg3_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -080015133#ifdef CONFIG_NET_POLL_CONTROLLER
15134 .ndo_poll_controller = tg3_poll_controller,
15135#endif
15136};
15137
Linus Torvalds1da177e2005-04-16 15:20:36 -070015138static int __devinit tg3_init_one(struct pci_dev *pdev,
15139 const struct pci_device_id *ent)
15140{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015141 struct net_device *dev;
15142 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015143 int i, err, pm_cap;
15144 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015145 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015146 u64 dma_mask, persist_dma_mask;
Matt Carlson0da06062011-05-19 12:12:53 +000015147 u32 features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015148
Joe Perches05dbe002010-02-17 19:44:19 +000015149 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015150
15151 err = pci_enable_device(pdev);
15152 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015153 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015154 return err;
15155 }
15156
Linus Torvalds1da177e2005-04-16 15:20:36 -070015157 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15158 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015159 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015160 goto err_out_disable_pdev;
15161 }
15162
15163 pci_set_master(pdev);
15164
15165 /* Find power-management capability. */
15166 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15167 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015168 dev_err(&pdev->dev,
15169 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015170 err = -EIO;
15171 goto err_out_free_res;
15172 }
15173
Matt Carlson16821282011-07-13 09:27:28 +000015174 err = pci_set_power_state(pdev, PCI_D0);
15175 if (err) {
15176 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15177 goto err_out_free_res;
15178 }
15179
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015180 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015181 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000015182 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015183 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015184 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015185 }
15186
Linus Torvalds1da177e2005-04-16 15:20:36 -070015187 SET_NETDEV_DEV(dev, &pdev->dev);
15188
Linus Torvalds1da177e2005-04-16 15:20:36 -070015189 tp = netdev_priv(dev);
15190 tp->pdev = pdev;
15191 tp->dev = dev;
15192 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015193 tp->rx_mode = TG3_DEF_RX_MODE;
15194 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015195
Linus Torvalds1da177e2005-04-16 15:20:36 -070015196 if (tg3_debug > 0)
15197 tp->msg_enable = tg3_debug;
15198 else
15199 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15200
15201 /* The word/byte swap controls here control register access byte
15202 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15203 * setting below.
15204 */
15205 tp->misc_host_ctrl =
15206 MISC_HOST_CTRL_MASK_PCI_INT |
15207 MISC_HOST_CTRL_WORD_SWAP |
15208 MISC_HOST_CTRL_INDIR_ACCESS |
15209 MISC_HOST_CTRL_PCISTATE_RW;
15210
15211 /* The NONFRM (non-frame) byte/word swap controls take effect
15212 * on descriptor entries, anything which isn't packet data.
15213 *
15214 * The StrongARM chips on the board (one for tx, one for rx)
15215 * are running in big-endian mode.
15216 */
15217 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15218 GRC_MODE_WSWAP_NONFRM_DATA);
15219#ifdef __BIG_ENDIAN
15220 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15221#endif
15222 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015223 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015224 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015225
Matt Carlsond5fe4882008-11-21 17:20:32 -080015226 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015227 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015228 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015229 err = -ENOMEM;
15230 goto err_out_free_dev;
15231 }
15232
Matt Carlsonc9cab242011-07-13 09:27:27 +000015233 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15234 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15235 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15236 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15237 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15238 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15239 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15240 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15241 tg3_flag_set(tp, ENABLE_APE);
15242 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15243 if (!tp->aperegs) {
15244 dev_err(&pdev->dev,
15245 "Cannot map APE registers, aborting\n");
15246 err = -ENOMEM;
15247 goto err_out_iounmap;
15248 }
15249 }
15250
Linus Torvalds1da177e2005-04-16 15:20:36 -070015251 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15252 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015253
Linus Torvalds1da177e2005-04-16 15:20:36 -070015254 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015255 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015256 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015257 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015258
15259 err = tg3_get_invariants(tp);
15260 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015261 dev_err(&pdev->dev,
15262 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015263 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015264 }
15265
Michael Chan4a29cc22006-03-19 13:21:12 -080015266 /* The EPB bridge inside 5714, 5715, and 5780 and any
15267 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015268 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15269 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15270 * do DMA address check in tg3_start_xmit().
15271 */
Joe Perches63c3a662011-04-26 08:12:10 +000015272 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015273 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015274 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015275 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015276#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015277 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015278#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015279 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015280 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015281
15282 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015283 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015284 err = pci_set_dma_mask(pdev, dma_mask);
15285 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015286 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015287 err = pci_set_consistent_dma_mask(pdev,
15288 persist_dma_mask);
15289 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015290 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15291 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015292 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015293 }
15294 }
15295 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015296 if (err || dma_mask == DMA_BIT_MASK(32)) {
15297 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015298 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015299 dev_err(&pdev->dev,
15300 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015301 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015302 }
15303 }
15304
Michael Chanfdfec1722005-07-25 12:31:48 -070015305 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015306
Matt Carlson0da06062011-05-19 12:12:53 +000015307 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15308
15309 /* 5700 B0 chips do not support checksumming correctly due
15310 * to hardware bugs.
15311 */
15312 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15313 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15314
15315 if (tg3_flag(tp, 5755_PLUS))
15316 features |= NETIF_F_IPV6_CSUM;
15317 }
15318
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015319 /* TSO is on by default on chips that support hardware TSO.
15320 * Firmware TSO on older chips gives lower performance, so it
15321 * is off by default, but can be enabled using ethtool.
15322 */
Joe Perches63c3a662011-04-26 08:12:10 +000015323 if ((tg3_flag(tp, HW_TSO_1) ||
15324 tg3_flag(tp, HW_TSO_2) ||
15325 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015326 (features & NETIF_F_IP_CSUM))
15327 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015328 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015329 if (features & NETIF_F_IPV6_CSUM)
15330 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015331 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015332 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015333 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15334 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015335 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015336 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015337 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015338 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015339
Matt Carlsond542fe22011-05-19 16:02:43 +000015340 dev->features |= features;
15341 dev->vlan_features |= features;
15342
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015343 /*
15344 * Add loopback capability only for a subset of devices that support
15345 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15346 * loopback for the remaining devices.
15347 */
15348 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15349 !tg3_flag(tp, CPMU_PRESENT))
15350 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015351 features |= NETIF_F_LOOPBACK;
15352
Matt Carlson0da06062011-05-19 12:12:53 +000015353 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015354
Linus Torvalds1da177e2005-04-16 15:20:36 -070015355 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015356 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015357 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015358 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015359 tp->rx_pending = 63;
15360 }
15361
Linus Torvalds1da177e2005-04-16 15:20:36 -070015362 err = tg3_get_device_address(tp);
15363 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015364 dev_err(&pdev->dev,
15365 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015366 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015367 }
15368
Matt Carlsonc88864d2007-11-12 21:07:01 -080015369 /*
15370 * Reset chip in case UNDI or EFI driver did not shutdown
15371 * DMA self test will enable WDMAC and we'll see (spurious)
15372 * pending DMA on the PCI bus at that point.
15373 */
15374 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15375 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15376 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15377 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15378 }
15379
15380 err = tg3_test_dma(tp);
15381 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015382 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015383 goto err_out_apeunmap;
15384 }
15385
Matt Carlson78f90dc2009-11-13 13:03:42 +000015386 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15387 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15388 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015389 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015390 struct tg3_napi *tnapi = &tp->napi[i];
15391
15392 tnapi->tp = tp;
15393 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15394
15395 tnapi->int_mbox = intmbx;
15396 if (i < 4)
15397 intmbx += 0x8;
15398 else
15399 intmbx += 0x4;
15400
15401 tnapi->consmbox = rcvmbx;
15402 tnapi->prodmbox = sndmbx;
15403
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015404 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015405 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015406 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015407 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015408
Joe Perches63c3a662011-04-26 08:12:10 +000015409 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015410 break;
15411
15412 /*
15413 * If we support MSIX, we'll be using RSS. If we're using
15414 * RSS, the first vector only handles link interrupts and the
15415 * remaining vectors handle rx and tx interrupts. Reuse the
15416 * mailbox values for the next iteration. The values we setup
15417 * above are still useful for the single vectored mode.
15418 */
15419 if (!i)
15420 continue;
15421
15422 rcvmbx += 0x8;
15423
15424 if (sndmbx & 0x4)
15425 sndmbx -= 0x4;
15426 else
15427 sndmbx += 0xc;
15428 }
15429
Matt Carlsonc88864d2007-11-12 21:07:01 -080015430 tg3_init_coal(tp);
15431
Michael Chanc49a1562006-12-17 17:07:29 -080015432 pci_set_drvdata(pdev, dev);
15433
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015434 if (tg3_flag(tp, 5717_PLUS)) {
15435 /* Resume a low-power mode */
15436 tg3_frob_aux_power(tp, false);
15437 }
15438
Linus Torvalds1da177e2005-04-16 15:20:36 -070015439 err = register_netdev(dev);
15440 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015441 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015442 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015443 }
15444
Joe Perches05dbe002010-02-17 19:44:19 +000015445 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15446 tp->board_part_number,
15447 tp->pci_chip_rev_id,
15448 tg3_bus_string(tp, str),
15449 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015450
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015451 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015452 struct phy_device *phydev;
15453 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015454 netdev_info(dev,
15455 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015456 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015457 } else {
15458 char *ethtype;
15459
15460 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15461 ethtype = "10/100Base-TX";
15462 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15463 ethtype = "1000Base-SX";
15464 else
15465 ethtype = "10/100/1000Base-T";
15466
Matt Carlson5129c3a2010-04-05 10:19:23 +000015467 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015468 "(WireSpeed[%d], EEE[%d])\n",
15469 tg3_phy_string(tp), ethtype,
15470 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15471 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015472 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015473
Joe Perches05dbe002010-02-17 19:44:19 +000015474 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015475 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015476 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015477 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015478 tg3_flag(tp, ENABLE_ASF) != 0,
15479 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015480 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15481 tp->dma_rwctrl,
15482 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15483 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015484
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015485 pci_save_state(pdev);
15486
Linus Torvalds1da177e2005-04-16 15:20:36 -070015487 return 0;
15488
Matt Carlson0d3031d2007-10-10 18:02:43 -070015489err_out_apeunmap:
15490 if (tp->aperegs) {
15491 iounmap(tp->aperegs);
15492 tp->aperegs = NULL;
15493 }
15494
Linus Torvalds1da177e2005-04-16 15:20:36 -070015495err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015496 if (tp->regs) {
15497 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015498 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015499 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015500
15501err_out_free_dev:
15502 free_netdev(dev);
15503
Matt Carlson16821282011-07-13 09:27:28 +000015504err_out_power_down:
15505 pci_set_power_state(pdev, PCI_D3hot);
15506
Linus Torvalds1da177e2005-04-16 15:20:36 -070015507err_out_free_res:
15508 pci_release_regions(pdev);
15509
15510err_out_disable_pdev:
15511 pci_disable_device(pdev);
15512 pci_set_drvdata(pdev, NULL);
15513 return err;
15514}
15515
15516static void __devexit tg3_remove_one(struct pci_dev *pdev)
15517{
15518 struct net_device *dev = pci_get_drvdata(pdev);
15519
15520 if (dev) {
15521 struct tg3 *tp = netdev_priv(dev);
15522
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015523 if (tp->fw)
15524 release_firmware(tp->fw);
15525
Tejun Heo23f333a2010-12-12 16:45:14 +010015526 cancel_work_sync(&tp->reset_task);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015527
Joe Perches63c3a662011-04-26 08:12:10 +000015528 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015529 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015530 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015531 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015532
Linus Torvalds1da177e2005-04-16 15:20:36 -070015533 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015534 if (tp->aperegs) {
15535 iounmap(tp->aperegs);
15536 tp->aperegs = NULL;
15537 }
Michael Chan68929142005-08-09 20:17:14 -070015538 if (tp->regs) {
15539 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015540 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015541 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015542 free_netdev(dev);
15543 pci_release_regions(pdev);
15544 pci_disable_device(pdev);
15545 pci_set_drvdata(pdev, NULL);
15546 }
15547}
15548
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015549#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015550static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015551{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015552 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015553 struct net_device *dev = pci_get_drvdata(pdev);
15554 struct tg3 *tp = netdev_priv(dev);
15555 int err;
15556
15557 if (!netif_running(dev))
15558 return 0;
15559
Tejun Heo23f333a2010-12-12 16:45:14 +010015560 flush_work_sync(&tp->reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015561 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015562 tg3_netif_stop(tp);
15563
15564 del_timer_sync(&tp->timer);
15565
David S. Millerf47c11e2005-06-24 20:18:35 -070015566 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015567 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015568 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015569
15570 netif_device_detach(dev);
15571
David S. Millerf47c11e2005-06-24 20:18:35 -070015572 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015573 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015574 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015575 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015576
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015577 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015578 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015579 int err2;
15580
David S. Millerf47c11e2005-06-24 20:18:35 -070015581 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015582
Joe Perches63c3a662011-04-26 08:12:10 +000015583 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015584 err2 = tg3_restart_hw(tp, 1);
15585 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015586 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015587
15588 tp->timer.expires = jiffies + tp->timer_offset;
15589 add_timer(&tp->timer);
15590
15591 netif_device_attach(dev);
15592 tg3_netif_start(tp);
15593
Michael Chanb9ec6c12006-07-25 16:37:27 -070015594out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015595 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015596
15597 if (!err2)
15598 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015599 }
15600
15601 return err;
15602}
15603
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015604static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015605{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015606 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015607 struct net_device *dev = pci_get_drvdata(pdev);
15608 struct tg3 *tp = netdev_priv(dev);
15609 int err;
15610
15611 if (!netif_running(dev))
15612 return 0;
15613
Linus Torvalds1da177e2005-04-16 15:20:36 -070015614 netif_device_attach(dev);
15615
David S. Millerf47c11e2005-06-24 20:18:35 -070015616 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015617
Joe Perches63c3a662011-04-26 08:12:10 +000015618 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015619 err = tg3_restart_hw(tp, 1);
15620 if (err)
15621 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015622
15623 tp->timer.expires = jiffies + tp->timer_offset;
15624 add_timer(&tp->timer);
15625
Linus Torvalds1da177e2005-04-16 15:20:36 -070015626 tg3_netif_start(tp);
15627
Michael Chanb9ec6c12006-07-25 16:37:27 -070015628out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015629 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015630
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015631 if (!err)
15632 tg3_phy_start(tp);
15633
Michael Chanb9ec6c12006-07-25 16:37:27 -070015634 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015635}
15636
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015637static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015638#define TG3_PM_OPS (&tg3_pm_ops)
15639
15640#else
15641
15642#define TG3_PM_OPS NULL
15643
15644#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015645
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015646/**
15647 * tg3_io_error_detected - called when PCI error is detected
15648 * @pdev: Pointer to PCI device
15649 * @state: The current pci connection state
15650 *
15651 * This function is called after a PCI bus error affecting
15652 * this device has been detected.
15653 */
15654static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15655 pci_channel_state_t state)
15656{
15657 struct net_device *netdev = pci_get_drvdata(pdev);
15658 struct tg3 *tp = netdev_priv(netdev);
15659 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15660
15661 netdev_info(netdev, "PCI I/O error detected\n");
15662
15663 rtnl_lock();
15664
15665 if (!netif_running(netdev))
15666 goto done;
15667
15668 tg3_phy_stop(tp);
15669
15670 tg3_netif_stop(tp);
15671
15672 del_timer_sync(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +000015673 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015674
15675 /* Want to make sure that the reset task doesn't run */
15676 cancel_work_sync(&tp->reset_task);
Joe Perches63c3a662011-04-26 08:12:10 +000015677 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15678 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015679
15680 netif_device_detach(netdev);
15681
15682 /* Clean up software state, even if MMIO is blocked */
15683 tg3_full_lock(tp, 0);
15684 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15685 tg3_full_unlock(tp);
15686
15687done:
15688 if (state == pci_channel_io_perm_failure)
15689 err = PCI_ERS_RESULT_DISCONNECT;
15690 else
15691 pci_disable_device(pdev);
15692
15693 rtnl_unlock();
15694
15695 return err;
15696}
15697
15698/**
15699 * tg3_io_slot_reset - called after the pci bus has been reset.
15700 * @pdev: Pointer to PCI device
15701 *
15702 * Restart the card from scratch, as if from a cold-boot.
15703 * At this point, the card has exprienced a hard reset,
15704 * followed by fixups by BIOS, and has its config space
15705 * set up identically to what it was at cold boot.
15706 */
15707static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15708{
15709 struct net_device *netdev = pci_get_drvdata(pdev);
15710 struct tg3 *tp = netdev_priv(netdev);
15711 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15712 int err;
15713
15714 rtnl_lock();
15715
15716 if (pci_enable_device(pdev)) {
15717 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15718 goto done;
15719 }
15720
15721 pci_set_master(pdev);
15722 pci_restore_state(pdev);
15723 pci_save_state(pdev);
15724
15725 if (!netif_running(netdev)) {
15726 rc = PCI_ERS_RESULT_RECOVERED;
15727 goto done;
15728 }
15729
15730 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000015731 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015732 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015733
15734 rc = PCI_ERS_RESULT_RECOVERED;
15735
15736done:
15737 rtnl_unlock();
15738
15739 return rc;
15740}
15741
15742/**
15743 * tg3_io_resume - called when traffic can start flowing again.
15744 * @pdev: Pointer to PCI device
15745 *
15746 * This callback is called when the error recovery driver tells
15747 * us that its OK to resume normal operation.
15748 */
15749static void tg3_io_resume(struct pci_dev *pdev)
15750{
15751 struct net_device *netdev = pci_get_drvdata(pdev);
15752 struct tg3 *tp = netdev_priv(netdev);
15753 int err;
15754
15755 rtnl_lock();
15756
15757 if (!netif_running(netdev))
15758 goto done;
15759
15760 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000015761 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015762 err = tg3_restart_hw(tp, 1);
15763 tg3_full_unlock(tp);
15764 if (err) {
15765 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15766 goto done;
15767 }
15768
15769 netif_device_attach(netdev);
15770
15771 tp->timer.expires = jiffies + tp->timer_offset;
15772 add_timer(&tp->timer);
15773
15774 tg3_netif_start(tp);
15775
15776 tg3_phy_start(tp);
15777
15778done:
15779 rtnl_unlock();
15780}
15781
15782static struct pci_error_handlers tg3_err_handler = {
15783 .error_detected = tg3_io_error_detected,
15784 .slot_reset = tg3_io_slot_reset,
15785 .resume = tg3_io_resume
15786};
15787
Linus Torvalds1da177e2005-04-16 15:20:36 -070015788static struct pci_driver tg3_driver = {
15789 .name = DRV_MODULE_NAME,
15790 .id_table = tg3_pci_tbl,
15791 .probe = tg3_init_one,
15792 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015793 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015794 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070015795};
15796
15797static int __init tg3_init(void)
15798{
Jeff Garzik29917622006-08-19 17:48:59 -040015799 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015800}
15801
15802static void __exit tg3_cleanup(void)
15803{
15804 pci_unregister_driver(&tg3_driver);
15805}
15806
15807module_init(tg3_init);
15808module_exit(tg3_cleanup);