blob: adf23d2ac4888e89f63c4246e7c3b33eaf3d0fd0 [file] [log] [blame]
Florian Fainelliaa096772014-02-13 16:08:48 -08001/*
2 * Broadcom GENET MDIO routines
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelliaa096772014-02-13 16:08:48 -08009 */
10
11
12#include <linux/types.h>
13#include <linux/delay.h>
14#include <linux/wait.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/bitops.h>
18#include <linux/netdevice.h>
19#include <linux/platform_device.h>
20#include <linux/phy.h>
21#include <linux/phy_fixed.h>
22#include <linux/brcmphy.h>
23#include <linux/of.h>
24#include <linux/of_net.h>
25#include <linux/of_mdio.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080026#include <linux/platform_data/bcmgenet.h>
Florian Fainelliaa096772014-02-13 16:08:48 -080027
28#include "bcmgenet.h"
29
30/* read a value from the MII */
31static int bcmgenet_mii_read(struct mii_bus *bus, int phy_id, int location)
32{
33 int ret;
34 struct net_device *dev = bus->priv;
35 struct bcmgenet_priv *priv = netdev_priv(dev);
36 u32 reg;
37
38 bcmgenet_umac_writel(priv, (MDIO_RD | (phy_id << MDIO_PMD_SHIFT) |
Florian Fainellic91b7f62014-07-23 10:42:12 -070039 (location << MDIO_REG_SHIFT)), UMAC_MDIO_CMD);
Florian Fainelliaa096772014-02-13 16:08:48 -080040 /* Start MDIO transaction*/
41 reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
42 reg |= MDIO_START_BUSY;
43 bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
44 wait_event_timeout(priv->wq,
Florian Fainellic91b7f62014-07-23 10:42:12 -070045 !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD)
46 & MDIO_START_BUSY),
47 HZ / 100);
Florian Fainelliaa096772014-02-13 16:08:48 -080048 ret = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
49
Florian Fainelli9d3366e2015-06-10 12:24:10 -070050 /* Some broken devices are known not to release the line during
51 * turn-around, e.g: Broadcom BCM53125 external switches, so check for
52 * that condition here and ignore the MDIO controller read failure
53 * indication.
54 */
55 if (!(bus->phy_ignore_ta_mask & 1 << phy_id) && (ret & MDIO_READ_FAIL))
Florian Fainelliaa096772014-02-13 16:08:48 -080056 return -EIO;
57
58 return ret & 0xffff;
59}
60
61/* write a value to the MII */
62static int bcmgenet_mii_write(struct mii_bus *bus, int phy_id,
Florian Fainellic91b7f62014-07-23 10:42:12 -070063 int location, u16 val)
Florian Fainelliaa096772014-02-13 16:08:48 -080064{
65 struct net_device *dev = bus->priv;
66 struct bcmgenet_priv *priv = netdev_priv(dev);
67 u32 reg;
68
69 bcmgenet_umac_writel(priv, (MDIO_WR | (phy_id << MDIO_PMD_SHIFT) |
Florian Fainellic91b7f62014-07-23 10:42:12 -070070 (location << MDIO_REG_SHIFT) | (0xffff & val)),
71 UMAC_MDIO_CMD);
Florian Fainelliaa096772014-02-13 16:08:48 -080072 reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
73 reg |= MDIO_START_BUSY;
74 bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
75 wait_event_timeout(priv->wq,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD) &
77 MDIO_START_BUSY),
78 HZ / 100);
Florian Fainelliaa096772014-02-13 16:08:48 -080079
80 return 0;
81}
82
83/* setup netdev link state when PHY link status change and
84 * update UMAC and RGMII block when link up
85 */
Florian Fainellic96e7312014-11-10 18:06:20 -080086void bcmgenet_mii_setup(struct net_device *dev)
Florian Fainelliaa096772014-02-13 16:08:48 -080087{
88 struct bcmgenet_priv *priv = netdev_priv(dev);
89 struct phy_device *phydev = priv->phydev;
90 u32 reg, cmd_bits = 0;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -070091 bool status_changed = false;
Florian Fainelliaa096772014-02-13 16:08:48 -080092
93 if (priv->old_link != phydev->link) {
Petri Gynther5ad6e6c2014-10-03 12:25:01 -070094 status_changed = true;
Florian Fainelliaa096772014-02-13 16:08:48 -080095 priv->old_link = phydev->link;
96 }
97
98 if (phydev->link) {
Petri Gynther5ad6e6c2014-10-03 12:25:01 -070099 /* check speed/duplex/pause changes */
100 if (priv->old_speed != phydev->speed) {
101 status_changed = true;
102 priv->old_speed = phydev->speed;
103 }
104
105 if (priv->old_duplex != phydev->duplex) {
106 status_changed = true;
107 priv->old_duplex = phydev->duplex;
108 }
109
110 if (priv->old_pause != phydev->pause) {
111 status_changed = true;
112 priv->old_pause = phydev->pause;
113 }
114
115 /* done if nothing has changed */
116 if (!status_changed)
117 return;
Florian Fainelliaa096772014-02-13 16:08:48 -0800118
119 /* speed */
120 if (phydev->speed == SPEED_1000)
121 cmd_bits = UMAC_SPEED_1000;
122 else if (phydev->speed == SPEED_100)
123 cmd_bits = UMAC_SPEED_100;
124 else
125 cmd_bits = UMAC_SPEED_10;
126 cmd_bits <<= CMD_SPEED_SHIFT;
127
Florian Fainelliaa096772014-02-13 16:08:48 -0800128 /* duplex */
129 if (phydev->duplex != DUPLEX_FULL)
130 cmd_bits |= CMD_HD_EN;
131
Florian Fainelliaa096772014-02-13 16:08:48 -0800132 /* pause capability */
133 if (!phydev->pause)
134 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
135
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700136 /*
137 * Program UMAC and RGMII block based on established
138 * link speed, duplex, and pause. The speed set in
139 * umac->cmd tell RGMII block which clock to use for
140 * transmit -- 25MHz(100Mbps) or 125MHz(1Gbps).
141 * Receive clock is provided by the PHY.
142 */
143 reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
144 reg &= ~OOB_DISABLE;
145 reg |= RGMII_LINK;
146 bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
Florian Fainellic677ba82014-08-11 14:50:44 -0700147
Florian Fainelliaa096772014-02-13 16:08:48 -0800148 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
149 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
150 CMD_HD_EN |
151 CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE);
152 reg |= cmd_bits;
153 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700154 } else {
155 /* done if nothing has changed */
156 if (!status_changed)
157 return;
Florian Fainelliaa096772014-02-13 16:08:48 -0800158
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700159 /* needed for MoCA fixed PHY to reflect correct link status */
160 netif_carrier_off(dev);
Florian Fainelli24052402014-07-21 17:42:39 -0700161 }
Florian Fainellic677ba82014-08-11 14:50:44 -0700162
163 phy_print_status(phydev);
Florian Fainelliaa096772014-02-13 16:08:48 -0800164}
165
166void bcmgenet_mii_reset(struct net_device *dev)
167{
168 struct bcmgenet_priv *priv = netdev_priv(dev);
169
170 if (priv->phydev) {
171 phy_init_hw(priv->phydev);
172 phy_start_aneg(priv->phydev);
173 }
174}
175
Florian Fainellia642c4f2015-03-23 15:09:56 -0700176void bcmgenet_phy_power_set(struct net_device *dev, bool enable)
Florian Fainelliaa096772014-02-13 16:08:48 -0800177{
178 struct bcmgenet_priv *priv = netdev_priv(dev);
179 u32 reg = 0;
180
181 /* EXT_GPHY_CTRL is only valid for GENETv4 and onward */
182 if (!GENET_IS_V4(priv))
183 return;
184
Florian Fainellia9d608c2015-03-23 15:09:55 -0700185 reg = bcmgenet_ext_readl(priv, EXT_GPHY_CTRL);
Florian Fainelli8212c982015-03-23 15:09:53 -0700186 if (enable) {
Florian Fainelli0c81a8e2015-03-23 15:09:54 -0700187 reg &= ~EXT_CK25_DIS;
188 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
189 mdelay(1);
190
191 reg &= ~(EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN);
Florian Fainelli8212c982015-03-23 15:09:53 -0700192 reg |= EXT_GPHY_RESET;
193 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
Florian Fainelli0c81a8e2015-03-23 15:09:54 -0700194 mdelay(1);
Florian Fainelliaa096772014-02-13 16:08:48 -0800195
Florian Fainelli8212c982015-03-23 15:09:53 -0700196 reg &= ~EXT_GPHY_RESET;
Florian Fainellia9d608c2015-03-23 15:09:55 -0700197 } else {
198 reg |= EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN | EXT_GPHY_RESET;
Florian Fainelli8212c982015-03-23 15:09:53 -0700199 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
Florian Fainellia9d608c2015-03-23 15:09:55 -0700200 mdelay(1);
201 reg |= EXT_CK25_DIS;
Florian Fainelli8212c982015-03-23 15:09:53 -0700202 }
Florian Fainellia9d608c2015-03-23 15:09:55 -0700203 bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
204 udelay(60);
Florian Fainelliaa096772014-02-13 16:08:48 -0800205}
206
207static void bcmgenet_internal_phy_setup(struct net_device *dev)
208{
209 struct bcmgenet_priv *priv = netdev_priv(dev);
210 u32 reg;
211
Florian Fainelli8212c982015-03-23 15:09:53 -0700212 /* Power up PHY */
213 bcmgenet_phy_power_set(dev, true);
Florian Fainelliaa096772014-02-13 16:08:48 -0800214 /* enable APD */
215 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
216 reg |= EXT_PWR_DN_EN_LD;
217 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
218 bcmgenet_mii_reset(dev);
219}
220
221static void bcmgenet_moca_phy_setup(struct bcmgenet_priv *priv)
222{
223 u32 reg;
224
225 /* Speed settings are set in bcmgenet_mii_setup() */
226 reg = bcmgenet_sys_readl(priv, SYS_PORT_CTRL);
227 reg |= LED_ACT_SOURCE_MAC;
228 bcmgenet_sys_writel(priv, reg, SYS_PORT_CTRL);
229}
230
Florian Fainellidbd479d2014-11-10 18:06:21 -0800231int bcmgenet_mii_config(struct net_device *dev, bool init)
Florian Fainelliaa096772014-02-13 16:08:48 -0800232{
233 struct bcmgenet_priv *priv = netdev_priv(dev);
234 struct phy_device *phydev = priv->phydev;
235 struct device *kdev = &priv->pdev->dev;
236 const char *phy_name = NULL;
237 u32 id_mode_dis = 0;
238 u32 port_ctrl;
239 u32 reg;
240
241 priv->ext_phy = !phy_is_internal(priv->phydev) &&
242 (priv->phy_interface != PHY_INTERFACE_MODE_MOCA);
243
244 if (phy_is_internal(priv->phydev))
245 priv->phy_interface = PHY_INTERFACE_MODE_NA;
246
247 switch (priv->phy_interface) {
248 case PHY_INTERFACE_MODE_NA:
249 case PHY_INTERFACE_MODE_MOCA:
250 /* Irrespective of the actually configured PHY speed (100 or
251 * 1000) GENETv4 only has an internal GPHY so we will just end
252 * up masking the Gigabit features from what we support, not
253 * switching to the EPHY
254 */
255 if (GENET_IS_V4(priv))
256 port_ctrl = PORT_MODE_INT_GPHY;
257 else
258 port_ctrl = PORT_MODE_INT_EPHY;
259
260 bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
261
262 if (phy_is_internal(priv->phydev)) {
263 phy_name = "internal PHY";
264 bcmgenet_internal_phy_setup(dev);
265 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
266 phy_name = "MoCA";
267 bcmgenet_moca_phy_setup(priv);
268 }
269 break;
270
271 case PHY_INTERFACE_MODE_MII:
272 phy_name = "external MII";
273 phydev->supported &= PHY_BASIC_FEATURES;
274 bcmgenet_sys_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700275 PORT_MODE_EXT_EPHY, SYS_PORT_CTRL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800276 break;
277
278 case PHY_INTERFACE_MODE_REVMII:
279 phy_name = "external RvMII";
280 /* of_mdiobus_register took care of reading the 'max-speed'
281 * PHY property for us, effectively limiting the PHY supported
282 * capabilities, use that knowledge to also configure the
283 * Reverse MII interface correctly.
284 */
285 if ((priv->phydev->supported & PHY_BASIC_FEATURES) ==
286 PHY_BASIC_FEATURES)
287 port_ctrl = PORT_MODE_EXT_RVMII_25;
288 else
289 port_ctrl = PORT_MODE_EXT_RVMII_50;
290 bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
291 break;
292
293 case PHY_INTERFACE_MODE_RGMII:
294 /* RGMII_NO_ID: TXC transitions at the same time as TXD
295 * (requires PCB or receiver-side delay)
296 * RGMII: Add 2ns delay on TXC (90 degree shift)
297 *
298 * ID is implicitly disabled for 100Mbps (RG)MII operation.
299 */
300 id_mode_dis = BIT(16);
301 /* fall through */
302 case PHY_INTERFACE_MODE_RGMII_TXID:
303 if (id_mode_dis)
304 phy_name = "external RGMII (no delay)";
305 else
306 phy_name = "external RGMII (TX delay)";
Florian Fainelliaa096772014-02-13 16:08:48 -0800307 bcmgenet_sys_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700308 PORT_MODE_EXT_GPHY, SYS_PORT_CTRL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800309 break;
310 default:
311 dev_err(kdev, "unknown phy mode: %d\n", priv->phy_interface);
312 return -EINVAL;
313 }
314
Florian Fainelliafe3f902015-06-08 10:47:57 -0700315 /* This is an external PHY (xMII), so we need to enable the RGMII
316 * block for the interface to work
317 */
318 if (priv->ext_phy) {
319 reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
320 reg |= RGMII_MODE_EN | id_mode_dis;
321 bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
322 }
323
Florian Fainellidbd479d2014-11-10 18:06:21 -0800324 if (init)
325 dev_info(kdev, "configuring instance for %s\n", phy_name);
Florian Fainelliaa096772014-02-13 16:08:48 -0800326
327 return 0;
328}
329
330static int bcmgenet_mii_probe(struct net_device *dev)
331{
332 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli9abf0c22014-05-22 09:47:45 -0700333 struct device_node *dn = priv->pdev->dev.of_node;
Florian Fainelliaa096772014-02-13 16:08:48 -0800334 struct phy_device *phydev;
Florian Fainelli487320c2014-09-19 13:07:53 -0700335 u32 phy_flags;
Florian Fainelliaa096772014-02-13 16:08:48 -0800336 int ret;
337
Florian Fainelli487320c2014-09-19 13:07:53 -0700338 /* Communicate the integrated PHY revision */
339 phy_flags = priv->gphy_rev;
340
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700341 /* Initialize link state variables that bcmgenet_mii_setup() uses */
342 priv->old_link = -1;
343 priv->old_speed = -1;
344 priv->old_duplex = -1;
345 priv->old_pause = -1;
346
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800347 if (dn) {
348 if (priv->phydev) {
349 pr_info("PHY already attached\n");
350 return 0;
351 }
352
353 /* In the case of a fixed PHY, the DT node associated
354 * to the PHY is the Ethernet MAC DT node.
355 */
356 if (!priv->phy_dn && of_phy_is_fixed_link(dn)) {
357 ret = of_phy_register_fixed_link(dn);
358 if (ret)
359 return ret;
360
361 priv->phy_dn = of_node_get(dn);
362 }
363
364 phydev = of_phy_connect(dev, priv->phy_dn, bcmgenet_mii_setup,
365 phy_flags, priv->phy_interface);
366 if (!phydev) {
367 pr_err("could not attach to PHY\n");
368 return -ENODEV;
369 }
370 } else {
371 phydev = priv->phydev;
372 phydev->dev_flags = phy_flags;
373
374 ret = phy_connect_direct(dev, phydev, bcmgenet_mii_setup,
375 priv->phy_interface);
376 if (ret) {
377 pr_err("could not attach to PHY\n");
378 return -ENODEV;
379 }
Florian Fainelliaa096772014-02-13 16:08:48 -0800380 }
381
Florian Fainelliaa096772014-02-13 16:08:48 -0800382 priv->phydev = phydev;
383
384 /* Configure port multiplexer based on what the probed PHY device since
385 * reading the 'max-speed' property determines the maximum supported
386 * PHY speed which is needed for bcmgenet_mii_config() to configure
387 * things appropriately.
388 */
Florian Fainellidbd479d2014-11-10 18:06:21 -0800389 ret = bcmgenet_mii_config(dev, true);
Florian Fainelliaa096772014-02-13 16:08:48 -0800390 if (ret) {
391 phy_disconnect(priv->phydev);
392 return ret;
393 }
394
Florian Fainelliaa096772014-02-13 16:08:48 -0800395 phydev->advertising = phydev->supported;
396
397 /* The internal PHY has its link interrupts routed to the
398 * Ethernet MAC ISRs
399 */
400 if (phy_is_internal(priv->phydev))
401 priv->mii_bus->irq[phydev->addr] = PHY_IGNORE_INTERRUPT;
402 else
403 priv->mii_bus->irq[phydev->addr] = PHY_POLL;
404
405 pr_info("attached PHY at address %d [%s]\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -0700406 phydev->addr, phydev->drv->name);
Florian Fainelliaa096772014-02-13 16:08:48 -0800407
408 return 0;
409}
410
Florian Fainelli7b635da2015-06-26 10:39:05 -0700411/* Workaround for integrated BCM7xxx Gigabit PHYs which have a problem with
412 * their internal MDIO management controller making them fail to successfully
413 * be read from or written to for the first transaction. We insert a dummy
414 * BMSR read here to make sure that phy_get_device() and get_phy_id() can
415 * correctly read the PHY MII_PHYSID1/2 registers and successfully register a
416 * PHY device for this peripheral.
417 *
418 * Once the PHY driver is registered, we can workaround subsequent reads from
419 * there (e.g: during system-wide power management).
420 *
421 * bus->reset is invoked before mdiobus_scan during mdiobus_register and is
422 * therefore the right location to stick that workaround. Since we do not want
423 * to read from non-existing PHYs, we either use bus->phy_mask or do a manual
424 * Device Tree scan to limit the search area.
425 */
426static int bcmgenet_mii_bus_reset(struct mii_bus *bus)
427{
428 struct net_device *dev = bus->priv;
429 struct bcmgenet_priv *priv = netdev_priv(dev);
430 struct device_node *np = priv->mdio_dn;
431 struct device_node *child = NULL;
432 u32 read_mask = 0;
433 int addr = 0;
434
435 if (!np) {
436 read_mask = 1 << priv->phy_addr;
437 } else {
438 for_each_available_child_of_node(np, child) {
439 addr = of_mdio_parse_addr(&dev->dev, child);
440 if (addr < 0)
441 continue;
442
443 read_mask |= 1 << addr;
444 }
445 }
446
447 for (addr = 0; addr < PHY_MAX_ADDR; addr++) {
448 if (read_mask & 1 << addr) {
449 dev_dbg(&dev->dev, "Workaround for PHY @ %d\n", addr);
450 mdiobus_read(bus, addr, MII_BMSR);
451 }
452 }
453
454 return 0;
455}
456
Florian Fainelliaa096772014-02-13 16:08:48 -0800457static int bcmgenet_mii_alloc(struct bcmgenet_priv *priv)
458{
459 struct mii_bus *bus;
460
461 if (priv->mii_bus)
462 return 0;
463
464 priv->mii_bus = mdiobus_alloc();
465 if (!priv->mii_bus) {
466 pr_err("failed to allocate\n");
467 return -ENOMEM;
468 }
469
470 bus = priv->mii_bus;
471 bus->priv = priv->dev;
472 bus->name = "bcmgenet MII bus";
473 bus->parent = &priv->pdev->dev;
474 bus->read = bcmgenet_mii_read;
475 bus->write = bcmgenet_mii_write;
Florian Fainelli7b635da2015-06-26 10:39:05 -0700476 bus->reset = bcmgenet_mii_bus_reset;
Florian Fainelliaa096772014-02-13 16:08:48 -0800477 snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d",
Florian Fainellic91b7f62014-07-23 10:42:12 -0700478 priv->pdev->name, priv->pdev->id);
Florian Fainelliaa096772014-02-13 16:08:48 -0800479
Florian Fainellic489be02014-07-23 10:42:15 -0700480 bus->irq = kcalloc(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
Florian Fainelliaa096772014-02-13 16:08:48 -0800481 if (!bus->irq) {
482 mdiobus_free(priv->mii_bus);
483 return -ENOMEM;
484 }
485
486 return 0;
487}
488
489static int bcmgenet_mii_of_init(struct bcmgenet_priv *priv)
490{
491 struct device_node *dn = priv->pdev->dev.of_node;
492 struct device *kdev = &priv->pdev->dev;
Florian Fainelliaa096772014-02-13 16:08:48 -0800493 char *compat;
494 int ret;
495
496 compat = kasprintf(GFP_KERNEL, "brcm,genet-mdio-v%d", priv->version);
497 if (!compat)
498 return -ENOMEM;
499
Florian Fainelli7b635da2015-06-26 10:39:05 -0700500 priv->mdio_dn = of_find_compatible_node(dn, NULL, compat);
Florian Fainelliaa096772014-02-13 16:08:48 -0800501 kfree(compat);
Florian Fainelli7b635da2015-06-26 10:39:05 -0700502 if (!priv->mdio_dn) {
Florian Fainelliaa096772014-02-13 16:08:48 -0800503 dev_err(kdev, "unable to find MDIO bus node\n");
504 return -ENODEV;
505 }
506
Florian Fainelli7b635da2015-06-26 10:39:05 -0700507 ret = of_mdiobus_register(priv->mii_bus, priv->mdio_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800508 if (ret) {
509 dev_err(kdev, "failed to register MDIO bus\n");
510 return ret;
511 }
512
513 /* Fetch the PHY phandle */
514 priv->phy_dn = of_parse_phandle(dn, "phy-handle", 0);
515
516 /* Get the link mode */
517 priv->phy_interface = of_get_phy_mode(dn);
518
519 return 0;
520}
521
Petri Gynther8d88c6e2015-04-01 00:40:00 -0700522static int bcmgenet_fixed_phy_link_update(struct net_device *dev,
523 struct fixed_phy_status *status)
524{
525 if (dev && dev->phydev && status)
526 status->link = dev->phydev->link;
527
528 return 0;
529}
530
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800531static int bcmgenet_mii_pd_init(struct bcmgenet_priv *priv)
532{
533 struct device *kdev = &priv->pdev->dev;
534 struct bcmgenet_platform_data *pd = kdev->platform_data;
535 struct mii_bus *mdio = priv->mii_bus;
536 struct phy_device *phydev;
537 int ret;
538
539 if (pd->phy_interface != PHY_INTERFACE_MODE_MOCA && pd->mdio_enabled) {
540 /*
541 * Internal or external PHY with MDIO access
542 */
543 if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
544 mdio->phy_mask = ~(1 << pd->phy_address);
545 else
546 mdio->phy_mask = 0;
547
548 ret = mdiobus_register(mdio);
549 if (ret) {
550 dev_err(kdev, "failed to register MDIO bus\n");
551 return ret;
552 }
553
554 if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
555 phydev = mdio->phy_map[pd->phy_address];
556 else
557 phydev = phy_find_first(mdio);
558
559 if (!phydev) {
560 dev_err(kdev, "failed to register PHY device\n");
561 mdiobus_unregister(mdio);
562 return -ENODEV;
563 }
564 } else {
565 /*
566 * MoCA port or no MDIO access.
567 * Use fixed PHY to represent the link layer.
568 */
569 struct fixed_phy_status fphy_status = {
570 .link = 1,
571 .speed = pd->phy_speed,
572 .duplex = pd->phy_duplex,
573 .pause = 0,
574 .asym_pause = 0,
575 };
576
577 phydev = fixed_phy_register(PHY_POLL, &fphy_status, NULL);
578 if (!phydev || IS_ERR(phydev)) {
579 dev_err(kdev, "failed to register fixed PHY device\n");
580 return -ENODEV;
581 }
Petri Gynther8d88c6e2015-04-01 00:40:00 -0700582
583 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET) {
584 ret = fixed_phy_set_link_update(
585 phydev, bcmgenet_fixed_phy_link_update);
586 if (!ret)
587 phydev->link = 0;
588 }
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800589 }
590
591 priv->phydev = phydev;
592 priv->phy_interface = pd->phy_interface;
593
594 return 0;
595}
596
597static int bcmgenet_mii_bus_init(struct bcmgenet_priv *priv)
598{
599 struct device_node *dn = priv->pdev->dev.of_node;
600
601 if (dn)
602 return bcmgenet_mii_of_init(priv);
603 else
604 return bcmgenet_mii_pd_init(priv);
605}
606
Florian Fainelliaa096772014-02-13 16:08:48 -0800607int bcmgenet_mii_init(struct net_device *dev)
608{
609 struct bcmgenet_priv *priv = netdev_priv(dev);
610 int ret;
611
612 ret = bcmgenet_mii_alloc(priv);
613 if (ret)
614 return ret;
615
Petri Gyntherb0ba5122014-12-01 16:18:08 -0800616 ret = bcmgenet_mii_bus_init(priv);
Florian Fainelliaa096772014-02-13 16:08:48 -0800617 if (ret)
618 goto out_free;
619
620 ret = bcmgenet_mii_probe(dev);
621 if (ret)
622 goto out;
623
624 return 0;
625
626out:
Uwe Kleine-König95182592014-08-07 22:53:40 +0200627 of_node_put(priv->phy_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800628 mdiobus_unregister(priv->mii_bus);
629out_free:
630 kfree(priv->mii_bus->irq);
631 mdiobus_free(priv->mii_bus);
632 return ret;
633}
634
635void bcmgenet_mii_exit(struct net_device *dev)
636{
637 struct bcmgenet_priv *priv = netdev_priv(dev);
638
Uwe Kleine-König95182592014-08-07 22:53:40 +0200639 of_node_put(priv->phy_dn);
Florian Fainelliaa096772014-02-13 16:08:48 -0800640 mdiobus_unregister(priv->mii_bus);
641 kfree(priv->mii_bus->irq);
642 mdiobus_free(priv->mii_bus);
643}