Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * BRIEF MODULE DESCRIPTION |
| 4 | * Include file for Alchemy Semiconductor's Au1k CPU. |
| 5 | * |
Sergei Shtylyov | 0167509 | 2008-03-24 23:15:50 +0300 | [diff] [blame] | 6 | * Copyright 2000-2001, 2006-2008 MontaVista Software Inc. |
| 7 | * Author: MontaVista Software, Inc. <source@mvista.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify it |
| 10 | * under the terms of the GNU General Public License as published by the |
| 11 | * Free Software Foundation; either version 2 of the License, or (at your |
| 12 | * option) any later version. |
| 13 | * |
| 14 | * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED |
| 15 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| 16 | * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN |
| 17 | * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
| 18 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
| 19 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF |
| 20 | * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON |
| 21 | * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 22 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
| 23 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 24 | * |
| 25 | * You should have received a copy of the GNU General Public License along |
| 26 | * with this program; if not, write to the Free Software Foundation, Inc., |
| 27 | * 675 Mass Ave, Cambridge, MA 02139, USA. |
| 28 | */ |
| 29 | |
| 30 | /* |
| 31 | * some definitions add by takuzo@sm.sony.co.jp and sato@sm.sony.co.jp |
| 32 | */ |
| 33 | |
| 34 | #ifndef _AU1000_H_ |
| 35 | #define _AU1000_H_ |
| 36 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
| 38 | #ifndef _LANGUAGE_ASSEMBLY |
| 39 | |
| 40 | #include <linux/delay.h> |
Ralf Baechle | 786d7cd | 2006-11-07 09:58:30 +0000 | [diff] [blame] | 41 | #include <linux/types.h> |
Ralf Baechle | 9d360ab | 2007-10-17 15:38:30 +0100 | [diff] [blame] | 42 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 43 | #include <linux/io.h> |
| 44 | #include <linux/irq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | |
| 46 | /* cpu pipeline flush */ |
| 47 | void static inline au_sync(void) |
| 48 | { |
| 49 | __asm__ volatile ("sync"); |
| 50 | } |
| 51 | |
| 52 | void static inline au_sync_udelay(int us) |
| 53 | { |
| 54 | __asm__ volatile ("sync"); |
| 55 | udelay(us); |
| 56 | } |
| 57 | |
| 58 | void static inline au_sync_delay(int ms) |
| 59 | { |
| 60 | __asm__ volatile ("sync"); |
| 61 | mdelay(ms); |
| 62 | } |
| 63 | |
Pete Popov | 7de8d232 | 2005-04-21 05:31:59 +0000 | [diff] [blame] | 64 | void static inline au_writeb(u8 val, unsigned long reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | { |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 66 | *(volatile u8 *)reg = val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | } |
| 68 | |
Pete Popov | 7de8d232 | 2005-04-21 05:31:59 +0000 | [diff] [blame] | 69 | void static inline au_writew(u16 val, unsigned long reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | { |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 71 | *(volatile u16 *)reg = val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | } |
| 73 | |
Pete Popov | 7de8d232 | 2005-04-21 05:31:59 +0000 | [diff] [blame] | 74 | void static inline au_writel(u32 val, unsigned long reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | { |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 76 | *(volatile u32 *)reg = val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | } |
| 78 | |
Pete Popov | 7de8d232 | 2005-04-21 05:31:59 +0000 | [diff] [blame] | 79 | static inline u8 au_readb(unsigned long reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | { |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 81 | return *(volatile u8 *)reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | } |
| 83 | |
Pete Popov | 7de8d232 | 2005-04-21 05:31:59 +0000 | [diff] [blame] | 84 | static inline u16 au_readw(unsigned long reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | { |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 86 | return *(volatile u16 *)reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | } |
| 88 | |
Pete Popov | 7de8d232 | 2005-04-21 05:31:59 +0000 | [diff] [blame] | 89 | static inline u32 au_readl(unsigned long reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | { |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 91 | return *(volatile u32 *)reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | } |
| 93 | |
Manuel Lauss | 074cf65 | 2008-12-21 09:26:21 +0100 | [diff] [blame] | 94 | /* Early Au1000 have a write-only SYS_CPUPLL register. */ |
| 95 | static inline int au1xxx_cpu_has_pll_wo(void) |
| 96 | { |
| 97 | switch (read_c0_prid()) { |
| 98 | case 0x00030100: /* Au1000 DA */ |
| 99 | case 0x00030201: /* Au1000 HA */ |
| 100 | case 0x00030202: /* Au1000 HB */ |
| 101 | return 1; |
| 102 | } |
| 103 | return 0; |
| 104 | } |
| 105 | |
| 106 | /* does CPU need CONFIG[OD] set to fix tons of errata? */ |
| 107 | static inline int au1xxx_cpu_needs_config_od(void) |
| 108 | { |
| 109 | /* |
| 110 | * c0_config.od (bit 19) was write only (and read as 0) on the |
| 111 | * early revisions of Alchemy SOCs. It disables the bus trans- |
| 112 | * action overlapping and needs to be set to fix various errata. |
| 113 | */ |
| 114 | switch (read_c0_prid()) { |
| 115 | case 0x00030100: /* Au1000 DA */ |
| 116 | case 0x00030201: /* Au1000 HA */ |
| 117 | case 0x00030202: /* Au1000 HB */ |
| 118 | case 0x01030200: /* Au1500 AB */ |
| 119 | /* |
| 120 | * Au1100/Au1200 errata actually keep silence about this bit, |
| 121 | * so we set it just in case for those revisions that require |
| 122 | * it to be set according to the (now gone) cpu_table. |
| 123 | */ |
| 124 | case 0x02030200: /* Au1100 AB */ |
| 125 | case 0x02030201: /* Au1100 BA */ |
| 126 | case 0x02030202: /* Au1100 BC */ |
| 127 | case 0x04030201: /* Au1200 AC */ |
| 128 | return 1; |
| 129 | } |
| 130 | return 0; |
| 131 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | |
Manuel Lauss | 93e9cd8 | 2009-10-07 20:15:14 +0200 | [diff] [blame] | 133 | #define ALCHEMY_CPU_UNKNOWN -1 |
| 134 | #define ALCHEMY_CPU_AU1000 0 |
| 135 | #define ALCHEMY_CPU_AU1500 1 |
| 136 | #define ALCHEMY_CPU_AU1100 2 |
| 137 | #define ALCHEMY_CPU_AU1550 3 |
| 138 | #define ALCHEMY_CPU_AU1200 4 |
| 139 | |
| 140 | static inline int alchemy_get_cputype(void) |
| 141 | { |
| 142 | switch (read_c0_prid() & 0xffff0000) { |
| 143 | case 0x00030000: |
| 144 | return ALCHEMY_CPU_AU1000; |
| 145 | break; |
| 146 | case 0x01030000: |
| 147 | return ALCHEMY_CPU_AU1500; |
| 148 | break; |
| 149 | case 0x02030000: |
| 150 | return ALCHEMY_CPU_AU1100; |
| 151 | break; |
| 152 | case 0x03030000: |
| 153 | return ALCHEMY_CPU_AU1550; |
| 154 | break; |
| 155 | case 0x04030000: |
| 156 | case 0x05030000: |
| 157 | return ALCHEMY_CPU_AU1200; |
| 158 | break; |
| 159 | } |
| 160 | |
| 161 | return ALCHEMY_CPU_UNKNOWN; |
| 162 | } |
| 163 | |
Manuel Lauss | 8013020 | 2011-05-08 10:42:17 +0200 | [diff] [blame] | 164 | /* return number of uarts on a given cputype */ |
| 165 | static inline int alchemy_get_uarts(int type) |
| 166 | { |
| 167 | switch (type) { |
| 168 | case ALCHEMY_CPU_AU1000: |
| 169 | return 4; |
| 170 | case ALCHEMY_CPU_AU1500: |
| 171 | case ALCHEMY_CPU_AU1200: |
| 172 | return 2; |
| 173 | case ALCHEMY_CPU_AU1100: |
| 174 | case ALCHEMY_CPU_AU1550: |
| 175 | return 3; |
| 176 | } |
| 177 | return 0; |
| 178 | } |
| 179 | |
| 180 | /* enable an UART block if it isn't already */ |
| 181 | static inline void alchemy_uart_enable(u32 uart_phys) |
| 182 | { |
| 183 | void __iomem *addr = (void __iomem *)KSEG1ADDR(uart_phys); |
| 184 | |
| 185 | /* reset, enable clock, deassert reset */ |
| 186 | if ((__raw_readl(addr + 0x100) & 3) != 3) { |
| 187 | __raw_writel(0, addr + 0x100); |
| 188 | wmb(); |
| 189 | __raw_writel(1, addr + 0x100); |
| 190 | wmb(); |
| 191 | } |
| 192 | __raw_writel(3, addr + 0x100); |
| 193 | wmb(); |
| 194 | } |
| 195 | |
| 196 | static inline void alchemy_uart_disable(u32 uart_phys) |
| 197 | { |
| 198 | void __iomem *addr = (void __iomem *)KSEG1ADDR(uart_phys); |
| 199 | __raw_writel(0, addr + 0x100); /* UART_MOD_CNTRL */ |
| 200 | wmb(); |
| 201 | } |
| 202 | |
Manuel Lauss | 8402a15 | 2009-10-15 18:49:27 +0200 | [diff] [blame] | 203 | static inline void alchemy_uart_putchar(u32 uart_phys, u8 c) |
| 204 | { |
| 205 | void __iomem *base = (void __iomem *)KSEG1ADDR(uart_phys); |
| 206 | int timeout, i; |
| 207 | |
| 208 | /* check LSR TX_EMPTY bit */ |
| 209 | timeout = 0xffffff; |
| 210 | do { |
| 211 | if (__raw_readl(base + 0x1c) & 0x20) |
| 212 | break; |
| 213 | /* slow down */ |
| 214 | for (i = 10000; i; i--) |
| 215 | asm volatile ("nop"); |
| 216 | } while (--timeout); |
| 217 | |
| 218 | __raw_writel(c, base + 0x04); /* tx */ |
| 219 | wmb(); |
| 220 | } |
| 221 | |
Manuel Lauss | 40d8bc2 | 2011-05-08 10:42:18 +0200 | [diff] [blame] | 222 | /* return number of ethernet MACs on a given cputype */ |
| 223 | static inline int alchemy_get_macs(int type) |
| 224 | { |
| 225 | switch (type) { |
| 226 | case ALCHEMY_CPU_AU1000: |
| 227 | case ALCHEMY_CPU_AU1500: |
| 228 | case ALCHEMY_CPU_AU1550: |
| 229 | return 2; |
| 230 | case ALCHEMY_CPU_AU1100: |
| 231 | return 1; |
| 232 | } |
| 233 | return 0; |
| 234 | } |
| 235 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | /* arch/mips/au1000/common/clocks.c */ |
| 237 | extern void set_au1x00_speed(unsigned int new_freq); |
| 238 | extern unsigned int get_au1x00_speed(void); |
| 239 | extern void set_au1x00_uart_baud_base(unsigned long new_baud_base); |
| 240 | extern unsigned long get_au1x00_uart_baud_base(void); |
Manuel Lauss | 2699cdf | 2008-12-21 09:26:24 +0100 | [diff] [blame] | 241 | extern unsigned long au1xxx_calc_clock(void); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | |
Manuel Lauss | 564365b | 2008-12-21 09:26:25 +0100 | [diff] [blame] | 243 | /* PM: arch/mips/alchemy/common/sleeper.S, power.c, irq.c */ |
Manuel Lauss | 2e93d1e | 2010-05-24 19:42:52 +0200 | [diff] [blame] | 244 | void alchemy_sleep_au1000(void); |
| 245 | void alchemy_sleep_au1550(void); |
Manuel Lauss | 564365b | 2008-12-21 09:26:25 +0100 | [diff] [blame] | 246 | void au_sleep(void); |
Manuel Lauss | 564365b | 2008-12-21 09:26:25 +0100 | [diff] [blame] | 247 | |
Manuel Lauss | ce6bc92 | 2011-08-12 20:12:33 +0200 | [diff] [blame] | 248 | /* USB: drivers/usb/host/alchemy-common.c */ |
| 249 | enum alchemy_usb_block { |
| 250 | ALCHEMY_USB_OHCI0, |
| 251 | ALCHEMY_USB_UDC0, |
| 252 | ALCHEMY_USB_EHCI0, |
| 253 | ALCHEMY_USB_OTG0, |
| 254 | }; |
| 255 | int alchemy_usb_control(int block, int enable); |
| 256 | |
Manuel Lauss | 7881446 | 2009-10-07 20:15:15 +0200 | [diff] [blame] | 257 | |
| 258 | /* SOC Interrupt numbers */ |
| 259 | |
| 260 | #define AU1000_INTC0_INT_BASE (MIPS_CPU_IRQ_BASE + 8) |
| 261 | #define AU1000_INTC0_INT_LAST (AU1000_INTC0_INT_BASE + 31) |
| 262 | #define AU1000_INTC1_INT_BASE (AU1000_INTC0_INT_LAST + 1) |
| 263 | #define AU1000_INTC1_INT_LAST (AU1000_INTC1_INT_BASE + 31) |
| 264 | #define AU1000_MAX_INTR AU1000_INTC1_INT_LAST |
| 265 | |
| 266 | enum soc_au1000_ints { |
| 267 | AU1000_FIRST_INT = AU1000_INTC0_INT_BASE, |
| 268 | AU1000_UART0_INT = AU1000_FIRST_INT, |
| 269 | AU1000_UART1_INT, |
| 270 | AU1000_UART2_INT, |
| 271 | AU1000_UART3_INT, |
| 272 | AU1000_SSI0_INT, |
| 273 | AU1000_SSI1_INT, |
| 274 | AU1000_DMA_INT_BASE, |
| 275 | |
| 276 | AU1000_TOY_INT = AU1000_FIRST_INT + 14, |
| 277 | AU1000_TOY_MATCH0_INT, |
| 278 | AU1000_TOY_MATCH1_INT, |
| 279 | AU1000_TOY_MATCH2_INT, |
| 280 | AU1000_RTC_INT, |
| 281 | AU1000_RTC_MATCH0_INT, |
| 282 | AU1000_RTC_MATCH1_INT, |
| 283 | AU1000_RTC_MATCH2_INT, |
| 284 | AU1000_IRDA_TX_INT, |
| 285 | AU1000_IRDA_RX_INT, |
| 286 | AU1000_USB_DEV_REQ_INT, |
| 287 | AU1000_USB_DEV_SUS_INT, |
| 288 | AU1000_USB_HOST_INT, |
| 289 | AU1000_ACSYNC_INT, |
| 290 | AU1000_MAC0_DMA_INT, |
| 291 | AU1000_MAC1_DMA_INT, |
| 292 | AU1000_I2S_UO_INT, |
| 293 | AU1000_AC97C_INT, |
| 294 | AU1000_GPIO0_INT, |
| 295 | AU1000_GPIO1_INT, |
| 296 | AU1000_GPIO2_INT, |
| 297 | AU1000_GPIO3_INT, |
| 298 | AU1000_GPIO4_INT, |
| 299 | AU1000_GPIO5_INT, |
| 300 | AU1000_GPIO6_INT, |
| 301 | AU1000_GPIO7_INT, |
| 302 | AU1000_GPIO8_INT, |
| 303 | AU1000_GPIO9_INT, |
| 304 | AU1000_GPIO10_INT, |
| 305 | AU1000_GPIO11_INT, |
| 306 | AU1000_GPIO12_INT, |
| 307 | AU1000_GPIO13_INT, |
| 308 | AU1000_GPIO14_INT, |
| 309 | AU1000_GPIO15_INT, |
| 310 | AU1000_GPIO16_INT, |
| 311 | AU1000_GPIO17_INT, |
| 312 | AU1000_GPIO18_INT, |
| 313 | AU1000_GPIO19_INT, |
| 314 | AU1000_GPIO20_INT, |
| 315 | AU1000_GPIO21_INT, |
| 316 | AU1000_GPIO22_INT, |
| 317 | AU1000_GPIO23_INT, |
| 318 | AU1000_GPIO24_INT, |
| 319 | AU1000_GPIO25_INT, |
| 320 | AU1000_GPIO26_INT, |
| 321 | AU1000_GPIO27_INT, |
| 322 | AU1000_GPIO28_INT, |
| 323 | AU1000_GPIO29_INT, |
| 324 | AU1000_GPIO30_INT, |
| 325 | AU1000_GPIO31_INT, |
| 326 | }; |
| 327 | |
| 328 | enum soc_au1100_ints { |
| 329 | AU1100_FIRST_INT = AU1000_INTC0_INT_BASE, |
| 330 | AU1100_UART0_INT = AU1100_FIRST_INT, |
| 331 | AU1100_UART1_INT, |
| 332 | AU1100_SD_INT, |
| 333 | AU1100_UART3_INT, |
| 334 | AU1100_SSI0_INT, |
| 335 | AU1100_SSI1_INT, |
| 336 | AU1100_DMA_INT_BASE, |
| 337 | |
| 338 | AU1100_TOY_INT = AU1100_FIRST_INT + 14, |
| 339 | AU1100_TOY_MATCH0_INT, |
| 340 | AU1100_TOY_MATCH1_INT, |
| 341 | AU1100_TOY_MATCH2_INT, |
| 342 | AU1100_RTC_INT, |
| 343 | AU1100_RTC_MATCH0_INT, |
| 344 | AU1100_RTC_MATCH1_INT, |
| 345 | AU1100_RTC_MATCH2_INT, |
| 346 | AU1100_IRDA_TX_INT, |
| 347 | AU1100_IRDA_RX_INT, |
| 348 | AU1100_USB_DEV_REQ_INT, |
| 349 | AU1100_USB_DEV_SUS_INT, |
| 350 | AU1100_USB_HOST_INT, |
| 351 | AU1100_ACSYNC_INT, |
| 352 | AU1100_MAC0_DMA_INT, |
| 353 | AU1100_GPIO208_215_INT, |
| 354 | AU1100_LCD_INT, |
| 355 | AU1100_AC97C_INT, |
| 356 | AU1100_GPIO0_INT, |
| 357 | AU1100_GPIO1_INT, |
| 358 | AU1100_GPIO2_INT, |
| 359 | AU1100_GPIO3_INT, |
| 360 | AU1100_GPIO4_INT, |
| 361 | AU1100_GPIO5_INT, |
| 362 | AU1100_GPIO6_INT, |
| 363 | AU1100_GPIO7_INT, |
| 364 | AU1100_GPIO8_INT, |
| 365 | AU1100_GPIO9_INT, |
| 366 | AU1100_GPIO10_INT, |
| 367 | AU1100_GPIO11_INT, |
| 368 | AU1100_GPIO12_INT, |
| 369 | AU1100_GPIO13_INT, |
| 370 | AU1100_GPIO14_INT, |
| 371 | AU1100_GPIO15_INT, |
| 372 | AU1100_GPIO16_INT, |
| 373 | AU1100_GPIO17_INT, |
| 374 | AU1100_GPIO18_INT, |
| 375 | AU1100_GPIO19_INT, |
| 376 | AU1100_GPIO20_INT, |
| 377 | AU1100_GPIO21_INT, |
| 378 | AU1100_GPIO22_INT, |
| 379 | AU1100_GPIO23_INT, |
| 380 | AU1100_GPIO24_INT, |
| 381 | AU1100_GPIO25_INT, |
| 382 | AU1100_GPIO26_INT, |
| 383 | AU1100_GPIO27_INT, |
| 384 | AU1100_GPIO28_INT, |
| 385 | AU1100_GPIO29_INT, |
| 386 | AU1100_GPIO30_INT, |
| 387 | AU1100_GPIO31_INT, |
| 388 | }; |
| 389 | |
| 390 | enum soc_au1500_ints { |
| 391 | AU1500_FIRST_INT = AU1000_INTC0_INT_BASE, |
| 392 | AU1500_UART0_INT = AU1500_FIRST_INT, |
| 393 | AU1500_PCI_INTA, |
| 394 | AU1500_PCI_INTB, |
| 395 | AU1500_UART3_INT, |
| 396 | AU1500_PCI_INTC, |
| 397 | AU1500_PCI_INTD, |
| 398 | AU1500_DMA_INT_BASE, |
| 399 | |
| 400 | AU1500_TOY_INT = AU1500_FIRST_INT + 14, |
| 401 | AU1500_TOY_MATCH0_INT, |
| 402 | AU1500_TOY_MATCH1_INT, |
| 403 | AU1500_TOY_MATCH2_INT, |
| 404 | AU1500_RTC_INT, |
| 405 | AU1500_RTC_MATCH0_INT, |
| 406 | AU1500_RTC_MATCH1_INT, |
| 407 | AU1500_RTC_MATCH2_INT, |
| 408 | AU1500_PCI_ERR_INT, |
| 409 | AU1500_RESERVED_INT, |
| 410 | AU1500_USB_DEV_REQ_INT, |
| 411 | AU1500_USB_DEV_SUS_INT, |
| 412 | AU1500_USB_HOST_INT, |
| 413 | AU1500_ACSYNC_INT, |
| 414 | AU1500_MAC0_DMA_INT, |
| 415 | AU1500_MAC1_DMA_INT, |
| 416 | AU1500_AC97C_INT = AU1500_FIRST_INT + 31, |
| 417 | AU1500_GPIO0_INT, |
| 418 | AU1500_GPIO1_INT, |
| 419 | AU1500_GPIO2_INT, |
| 420 | AU1500_GPIO3_INT, |
| 421 | AU1500_GPIO4_INT, |
| 422 | AU1500_GPIO5_INT, |
| 423 | AU1500_GPIO6_INT, |
| 424 | AU1500_GPIO7_INT, |
| 425 | AU1500_GPIO8_INT, |
| 426 | AU1500_GPIO9_INT, |
| 427 | AU1500_GPIO10_INT, |
| 428 | AU1500_GPIO11_INT, |
| 429 | AU1500_GPIO12_INT, |
| 430 | AU1500_GPIO13_INT, |
| 431 | AU1500_GPIO14_INT, |
| 432 | AU1500_GPIO15_INT, |
| 433 | AU1500_GPIO200_INT, |
| 434 | AU1500_GPIO201_INT, |
| 435 | AU1500_GPIO202_INT, |
| 436 | AU1500_GPIO203_INT, |
| 437 | AU1500_GPIO20_INT, |
| 438 | AU1500_GPIO204_INT, |
| 439 | AU1500_GPIO205_INT, |
| 440 | AU1500_GPIO23_INT, |
| 441 | AU1500_GPIO24_INT, |
| 442 | AU1500_GPIO25_INT, |
| 443 | AU1500_GPIO26_INT, |
| 444 | AU1500_GPIO27_INT, |
| 445 | AU1500_GPIO28_INT, |
| 446 | AU1500_GPIO206_INT, |
| 447 | AU1500_GPIO207_INT, |
| 448 | AU1500_GPIO208_215_INT, |
| 449 | }; |
| 450 | |
| 451 | enum soc_au1550_ints { |
| 452 | AU1550_FIRST_INT = AU1000_INTC0_INT_BASE, |
| 453 | AU1550_UART0_INT = AU1550_FIRST_INT, |
| 454 | AU1550_PCI_INTA, |
| 455 | AU1550_PCI_INTB, |
| 456 | AU1550_DDMA_INT, |
| 457 | AU1550_CRYPTO_INT, |
| 458 | AU1550_PCI_INTC, |
| 459 | AU1550_PCI_INTD, |
| 460 | AU1550_PCI_RST_INT, |
| 461 | AU1550_UART1_INT, |
| 462 | AU1550_UART3_INT, |
| 463 | AU1550_PSC0_INT, |
| 464 | AU1550_PSC1_INT, |
| 465 | AU1550_PSC2_INT, |
| 466 | AU1550_PSC3_INT, |
| 467 | AU1550_TOY_INT, |
| 468 | AU1550_TOY_MATCH0_INT, |
| 469 | AU1550_TOY_MATCH1_INT, |
| 470 | AU1550_TOY_MATCH2_INT, |
| 471 | AU1550_RTC_INT, |
| 472 | AU1550_RTC_MATCH0_INT, |
| 473 | AU1550_RTC_MATCH1_INT, |
| 474 | AU1550_RTC_MATCH2_INT, |
| 475 | |
| 476 | AU1550_NAND_INT = AU1550_FIRST_INT + 23, |
| 477 | AU1550_USB_DEV_REQ_INT, |
| 478 | AU1550_USB_DEV_SUS_INT, |
| 479 | AU1550_USB_HOST_INT, |
| 480 | AU1550_MAC0_DMA_INT, |
| 481 | AU1550_MAC1_DMA_INT, |
| 482 | AU1550_GPIO0_INT = AU1550_FIRST_INT + 32, |
| 483 | AU1550_GPIO1_INT, |
| 484 | AU1550_GPIO2_INT, |
| 485 | AU1550_GPIO3_INT, |
| 486 | AU1550_GPIO4_INT, |
| 487 | AU1550_GPIO5_INT, |
| 488 | AU1550_GPIO6_INT, |
| 489 | AU1550_GPIO7_INT, |
| 490 | AU1550_GPIO8_INT, |
| 491 | AU1550_GPIO9_INT, |
| 492 | AU1550_GPIO10_INT, |
| 493 | AU1550_GPIO11_INT, |
| 494 | AU1550_GPIO12_INT, |
| 495 | AU1550_GPIO13_INT, |
| 496 | AU1550_GPIO14_INT, |
| 497 | AU1550_GPIO15_INT, |
| 498 | AU1550_GPIO200_INT, |
| 499 | AU1550_GPIO201_205_INT, /* Logical or of GPIO201:205 */ |
| 500 | AU1550_GPIO16_INT, |
| 501 | AU1550_GPIO17_INT, |
| 502 | AU1550_GPIO20_INT, |
| 503 | AU1550_GPIO21_INT, |
| 504 | AU1550_GPIO22_INT, |
| 505 | AU1550_GPIO23_INT, |
| 506 | AU1550_GPIO24_INT, |
| 507 | AU1550_GPIO25_INT, |
| 508 | AU1550_GPIO26_INT, |
| 509 | AU1550_GPIO27_INT, |
| 510 | AU1550_GPIO28_INT, |
| 511 | AU1550_GPIO206_INT, |
| 512 | AU1550_GPIO207_INT, |
| 513 | AU1550_GPIO208_215_INT, /* Logical or of GPIO208:215 */ |
| 514 | }; |
| 515 | |
| 516 | enum soc_au1200_ints { |
| 517 | AU1200_FIRST_INT = AU1000_INTC0_INT_BASE, |
| 518 | AU1200_UART0_INT = AU1200_FIRST_INT, |
| 519 | AU1200_SWT_INT, |
| 520 | AU1200_SD_INT, |
| 521 | AU1200_DDMA_INT, |
| 522 | AU1200_MAE_BE_INT, |
| 523 | AU1200_GPIO200_INT, |
| 524 | AU1200_GPIO201_INT, |
| 525 | AU1200_GPIO202_INT, |
| 526 | AU1200_UART1_INT, |
| 527 | AU1200_MAE_FE_INT, |
| 528 | AU1200_PSC0_INT, |
| 529 | AU1200_PSC1_INT, |
| 530 | AU1200_AES_INT, |
| 531 | AU1200_CAMERA_INT, |
| 532 | AU1200_TOY_INT, |
| 533 | AU1200_TOY_MATCH0_INT, |
| 534 | AU1200_TOY_MATCH1_INT, |
| 535 | AU1200_TOY_MATCH2_INT, |
| 536 | AU1200_RTC_INT, |
| 537 | AU1200_RTC_MATCH0_INT, |
| 538 | AU1200_RTC_MATCH1_INT, |
| 539 | AU1200_RTC_MATCH2_INT, |
| 540 | AU1200_GPIO203_INT, |
| 541 | AU1200_NAND_INT, |
| 542 | AU1200_GPIO204_INT, |
| 543 | AU1200_GPIO205_INT, |
| 544 | AU1200_GPIO206_INT, |
| 545 | AU1200_GPIO207_INT, |
| 546 | AU1200_GPIO208_215_INT, /* Logical OR of 208:215 */ |
| 547 | AU1200_USB_INT, |
| 548 | AU1200_LCD_INT, |
| 549 | AU1200_MAE_BOTH_INT, |
| 550 | AU1200_GPIO0_INT, |
| 551 | AU1200_GPIO1_INT, |
| 552 | AU1200_GPIO2_INT, |
| 553 | AU1200_GPIO3_INT, |
| 554 | AU1200_GPIO4_INT, |
| 555 | AU1200_GPIO5_INT, |
| 556 | AU1200_GPIO6_INT, |
| 557 | AU1200_GPIO7_INT, |
| 558 | AU1200_GPIO8_INT, |
| 559 | AU1200_GPIO9_INT, |
| 560 | AU1200_GPIO10_INT, |
| 561 | AU1200_GPIO11_INT, |
| 562 | AU1200_GPIO12_INT, |
| 563 | AU1200_GPIO13_INT, |
| 564 | AU1200_GPIO14_INT, |
| 565 | AU1200_GPIO15_INT, |
| 566 | AU1200_GPIO16_INT, |
| 567 | AU1200_GPIO17_INT, |
| 568 | AU1200_GPIO18_INT, |
| 569 | AU1200_GPIO19_INT, |
| 570 | AU1200_GPIO20_INT, |
| 571 | AU1200_GPIO21_INT, |
| 572 | AU1200_GPIO22_INT, |
| 573 | AU1200_GPIO23_INT, |
| 574 | AU1200_GPIO24_INT, |
| 575 | AU1200_GPIO25_INT, |
| 576 | AU1200_GPIO26_INT, |
| 577 | AU1200_GPIO27_INT, |
| 578 | AU1200_GPIO28_INT, |
| 579 | AU1200_GPIO29_INT, |
| 580 | AU1200_GPIO30_INT, |
| 581 | AU1200_GPIO31_INT, |
| 582 | }; |
| 583 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | #endif /* !defined (_LANGUAGE_ASSEMBLY) */ |
| 585 | |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 586 | /* |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 587 | * SDRAM register offsets |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 588 | */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 589 | #if defined(CONFIG_SOC_AU1000) || defined(CONFIG_SOC_AU1500) || \ |
| 590 | defined(CONFIG_SOC_AU1100) |
| 591 | #define MEM_SDMODE0 0x0000 |
| 592 | #define MEM_SDMODE1 0x0004 |
| 593 | #define MEM_SDMODE2 0x0008 |
| 594 | #define MEM_SDADDR0 0x000C |
| 595 | #define MEM_SDADDR1 0x0010 |
| 596 | #define MEM_SDADDR2 0x0014 |
| 597 | #define MEM_SDREFCFG 0x0018 |
| 598 | #define MEM_SDPRECMD 0x001C |
| 599 | #define MEM_SDAUTOREF 0x0020 |
| 600 | #define MEM_SDWRMD0 0x0024 |
| 601 | #define MEM_SDWRMD1 0x0028 |
| 602 | #define MEM_SDWRMD2 0x002C |
| 603 | #define MEM_SDSLEEP 0x0030 |
| 604 | #define MEM_SDSMCKE 0x0034 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 606 | /* |
| 607 | * MEM_SDMODE register content definitions |
| 608 | */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 609 | #define MEM_SDMODE_F (1 << 22) |
| 610 | #define MEM_SDMODE_SR (1 << 21) |
| 611 | #define MEM_SDMODE_BS (1 << 20) |
| 612 | #define MEM_SDMODE_RS (3 << 18) |
| 613 | #define MEM_SDMODE_CS (7 << 15) |
| 614 | #define MEM_SDMODE_TRAS (15 << 11) |
| 615 | #define MEM_SDMODE_TMRD (3 << 9) |
| 616 | #define MEM_SDMODE_TWR (3 << 7) |
| 617 | #define MEM_SDMODE_TRP (3 << 5) |
| 618 | #define MEM_SDMODE_TRCD (3 << 3) |
| 619 | #define MEM_SDMODE_TCL (7 << 0) |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 620 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 621 | #define MEM_SDMODE_BS_2Bank (0 << 20) |
| 622 | #define MEM_SDMODE_BS_4Bank (1 << 20) |
| 623 | #define MEM_SDMODE_RS_11Row (0 << 18) |
| 624 | #define MEM_SDMODE_RS_12Row (1 << 18) |
| 625 | #define MEM_SDMODE_RS_13Row (2 << 18) |
| 626 | #define MEM_SDMODE_RS_N(N) ((N) << 18) |
| 627 | #define MEM_SDMODE_CS_7Col (0 << 15) |
| 628 | #define MEM_SDMODE_CS_8Col (1 << 15) |
| 629 | #define MEM_SDMODE_CS_9Col (2 << 15) |
| 630 | #define MEM_SDMODE_CS_10Col (3 << 15) |
| 631 | #define MEM_SDMODE_CS_11Col (4 << 15) |
| 632 | #define MEM_SDMODE_CS_N(N) ((N) << 15) |
| 633 | #define MEM_SDMODE_TRAS_N(N) ((N) << 11) |
| 634 | #define MEM_SDMODE_TMRD_N(N) ((N) << 9) |
| 635 | #define MEM_SDMODE_TWR_N(N) ((N) << 7) |
| 636 | #define MEM_SDMODE_TRP_N(N) ((N) << 5) |
| 637 | #define MEM_SDMODE_TRCD_N(N) ((N) << 3) |
| 638 | #define MEM_SDMODE_TCL_N(N) ((N) << 0) |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 639 | |
| 640 | /* |
| 641 | * MEM_SDADDR register contents definitions |
| 642 | */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 643 | #define MEM_SDADDR_E (1 << 20) |
| 644 | #define MEM_SDADDR_CSBA (0x03FF << 10) |
| 645 | #define MEM_SDADDR_CSMASK (0x03FF << 0) |
| 646 | #define MEM_SDADDR_CSBA_N(N) ((N) & (0x03FF << 22) >> 12) |
| 647 | #define MEM_SDADDR_CSMASK_N(N) ((N)&(0x03FF << 22) >> 22) |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 648 | |
| 649 | /* |
| 650 | * MEM_SDREFCFG register content definitions |
| 651 | */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 652 | #define MEM_SDREFCFG_TRC (15 << 28) |
| 653 | #define MEM_SDREFCFG_TRPM (3 << 26) |
| 654 | #define MEM_SDREFCFG_E (1 << 25) |
| 655 | #define MEM_SDREFCFG_RE (0x1ffffff << 0) |
| 656 | #define MEM_SDREFCFG_TRC_N(N) ((N) << MEM_SDREFCFG_TRC) |
| 657 | #define MEM_SDREFCFG_TRPM_N(N) ((N) << MEM_SDREFCFG_TRPM) |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 658 | #define MEM_SDREFCFG_REF_N(N) (N) |
| 659 | #endif |
| 660 | |
| 661 | /***********************************************************************/ |
| 662 | |
| 663 | /* |
| 664 | * Au1550 SDRAM Register Offsets |
| 665 | */ |
| 666 | |
| 667 | /***********************************************************************/ |
| 668 | |
| 669 | #if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200) |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 670 | #define MEM_SDMODE0 0x0800 |
| 671 | #define MEM_SDMODE1 0x0808 |
| 672 | #define MEM_SDMODE2 0x0810 |
| 673 | #define MEM_SDADDR0 0x0820 |
| 674 | #define MEM_SDADDR1 0x0828 |
| 675 | #define MEM_SDADDR2 0x0830 |
| 676 | #define MEM_SDCONFIGA 0x0840 |
| 677 | #define MEM_SDCONFIGB 0x0848 |
| 678 | #define MEM_SDSTAT 0x0850 |
| 679 | #define MEM_SDERRADDR 0x0858 |
| 680 | #define MEM_SDSTRIDE0 0x0860 |
| 681 | #define MEM_SDSTRIDE1 0x0868 |
| 682 | #define MEM_SDSTRIDE2 0x0870 |
| 683 | #define MEM_SDWRMD0 0x0880 |
| 684 | #define MEM_SDWRMD1 0x0888 |
| 685 | #define MEM_SDWRMD2 0x0890 |
| 686 | #define MEM_SDPRECMD 0x08C0 |
| 687 | #define MEM_SDAUTOREF 0x08C8 |
| 688 | #define MEM_SDSREF 0x08D0 |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 689 | #define MEM_SDSLEEP MEM_SDSREF |
| 690 | |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 691 | #endif |
| 692 | |
| 693 | /* |
| 694 | * Physical base addresses for integrated peripherals |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 695 | * 0..au1000 1..au1500 2..au1100 3..au1550 4..au1200 |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 696 | */ |
| 697 | |
Manuel Lauss | 5d4ddcb | 2011-05-08 10:42:19 +0200 | [diff] [blame] | 698 | #define AU1000_AC97_PHYS_ADDR 0x10000000 /* 012 */ |
Manuel Lauss | ce6bc92 | 2011-08-12 20:12:33 +0200 | [diff] [blame] | 699 | #define AU1000_USB_OHCI_PHYS_ADDR 0x10100000 /* 012 */ |
| 700 | #define AU1000_USB_UDC_PHYS_ADDR 0x10200000 /* 0123 */ |
Manuel Lauss | 7cc2e27 | 2011-08-12 11:39:40 +0200 | [diff] [blame^] | 701 | #define AU1000_IRDA_PHYS_ADDR 0x10300000 /* 02 */ |
| 702 | #define AU1200_AES_PHYS_ADDR 0x10300000 /* 4 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 703 | #define AU1000_IC0_PHYS_ADDR 0x10400000 /* 01234 */ |
Manuel Lauss | 40d8bc2 | 2011-05-08 10:42:18 +0200 | [diff] [blame] | 704 | #define AU1000_MAC0_PHYS_ADDR 0x10500000 /* 023 */ |
| 705 | #define AU1000_MAC1_PHYS_ADDR 0x10510000 /* 023 */ |
| 706 | #define AU1000_MACEN_PHYS_ADDR 0x10520000 /* 023 */ |
Manuel Lauss | 5d4ddcb | 2011-05-08 10:42:19 +0200 | [diff] [blame] | 707 | #define AU1100_SD0_PHYS_ADDR 0x10600000 /* 24 */ |
| 708 | #define AU1100_SD1_PHYS_ADDR 0x10680000 /* 24 */ |
Manuel Lauss | 7cc2e27 | 2011-08-12 11:39:40 +0200 | [diff] [blame^] | 709 | #define AU1550_PSC2_PHYS_ADDR 0x10A00000 /* 3 */ |
| 710 | #define AU1550_PSC3_PHYS_ADDR 0x10B00000 /* 3 */ |
Manuel Lauss | 5d4ddcb | 2011-05-08 10:42:19 +0200 | [diff] [blame] | 711 | #define AU1000_I2S_PHYS_ADDR 0x11000000 /* 02 */ |
Manuel Lauss | 40d8bc2 | 2011-05-08 10:42:18 +0200 | [diff] [blame] | 712 | #define AU1500_MAC0_PHYS_ADDR 0x11500000 /* 1 */ |
| 713 | #define AU1500_MAC1_PHYS_ADDR 0x11510000 /* 1 */ |
| 714 | #define AU1500_MACEN_PHYS_ADDR 0x11520000 /* 1 */ |
Manuel Lauss | 8013020 | 2011-05-08 10:42:17 +0200 | [diff] [blame] | 715 | #define AU1000_UART0_PHYS_ADDR 0x11100000 /* 01234 */ |
Manuel Lauss | 7cc2e27 | 2011-08-12 11:39:40 +0200 | [diff] [blame^] | 716 | #define AU1200_SWCNT_PHYS_ADDR 0x1110010C /* 4 */ |
Manuel Lauss | 8013020 | 2011-05-08 10:42:17 +0200 | [diff] [blame] | 717 | #define AU1000_UART1_PHYS_ADDR 0x11200000 /* 0234 */ |
| 718 | #define AU1000_UART2_PHYS_ADDR 0x11300000 /* 0 */ |
| 719 | #define AU1000_UART3_PHYS_ADDR 0x11400000 /* 0123 */ |
Manuel Lauss | 7cc2e27 | 2011-08-12 11:39:40 +0200 | [diff] [blame^] | 720 | #define AU1000_SSI0_PHYS_ADDR 0x11600000 /* 02 */ |
| 721 | #define AU1000_SSI1_PHYS_ADDR 0x11680000 /* 02 */ |
Manuel Lauss | b7f720d | 2011-05-08 10:42:20 +0200 | [diff] [blame] | 722 | #define AU1500_GPIO2_PHYS_ADDR 0x11700000 /* 1234 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 723 | #define AU1000_IC1_PHYS_ADDR 0x11800000 /* 01234 */ |
Manuel Lauss | b7f720d | 2011-05-08 10:42:20 +0200 | [diff] [blame] | 724 | #define AU1000_SYS_PHYS_ADDR 0x11900000 /* 01234 */ |
Manuel Lauss | 7cc2e27 | 2011-08-12 11:39:40 +0200 | [diff] [blame^] | 725 | #define AU1550_PSC0_PHYS_ADDR 0x11A00000 /* 34 */ |
| 726 | #define AU1550_PSC1_PHYS_ADDR 0x11B00000 /* 34 */ |
| 727 | #define AU1000_MEM_PHYS_ADDR 0x14000000 /* 01234 */ |
| 728 | #define AU1000_STATIC_MEM_PHYS_ADDR 0x14001000 /* 01234 */ |
Manuel Lauss | 5d4ddcb | 2011-05-08 10:42:19 +0200 | [diff] [blame] | 729 | #define AU1000_DMA_PHYS_ADDR 0x14002000 /* 012 */ |
Manuel Lauss | adcb862 | 2011-05-08 10:42:16 +0200 | [diff] [blame] | 730 | #define AU1550_DBDMA_PHYS_ADDR 0x14002000 /* 34 */ |
| 731 | #define AU1550_DBDMA_CONF_PHYS_ADDR 0x14003000 /* 34 */ |
Manuel Lauss | 40d8bc2 | 2011-05-08 10:42:18 +0200 | [diff] [blame] | 732 | #define AU1000_MACDMA0_PHYS_ADDR 0x14004000 /* 0123 */ |
| 733 | #define AU1000_MACDMA1_PHYS_ADDR 0x14004200 /* 0123 */ |
Manuel Lauss | 7cc2e27 | 2011-08-12 11:39:40 +0200 | [diff] [blame^] | 734 | #define AU1200_CIM_PHYS_ADDR 0x14004000 /* 4 */ |
| 735 | #define AU1500_PCI_PHYS_ADDR 0x14005000 /* 13 */ |
| 736 | #define AU1550_PE_PHYS_ADDR 0x14008000 /* 3 */ |
| 737 | #define AU1200_MAEBE_PHYS_ADDR 0x14010000 /* 4 */ |
| 738 | #define AU1200_MAEFE_PHYS_ADDR 0x14012000 /* 4 */ |
Manuel Lauss | ce6bc92 | 2011-08-12 20:12:33 +0200 | [diff] [blame] | 739 | #define AU1550_USB_OHCI_PHYS_ADDR 0x14020000 /* 3 */ |
| 740 | #define AU1200_USB_CTL_PHYS_ADDR 0x14020000 /* 4 */ |
| 741 | #define AU1200_USB_OTG_PHYS_ADDR 0x14020020 /* 4 */ |
| 742 | #define AU1200_USB_OHCI_PHYS_ADDR 0x14020100 /* 4 */ |
| 743 | #define AU1200_USB_EHCI_PHYS_ADDR 0x14020200 /* 4 */ |
| 744 | #define AU1200_USB_UDC_PHYS_ADDR 0x14022000 /* 4 */ |
Manuel Lauss | 7cc2e27 | 2011-08-12 11:39:40 +0200 | [diff] [blame^] | 745 | #define AU1100_LCD_PHYS_ADDR 0x15000000 /* 2 */ |
| 746 | #define AU1200_LCD_PHYS_ADDR 0x15000000 /* 4 */ |
| 747 | #define AU1500_PCI_MEM_PHYS_ADDR 0x400000000ULL /* 13 */ |
| 748 | #define AU1500_PCI_IO_PHYS_ADDR 0x500000000ULL /* 13 */ |
| 749 | #define AU1500_PCI_CONFIG0_PHYS_ADDR 0x600000000ULL /* 13 */ |
| 750 | #define AU1500_PCI_CONFIG1_PHYS_ADDR 0x680000000ULL /* 13 */ |
| 751 | #define AU1000_PCMCIA_IO_PHYS_ADDR 0xF00000000ULL /* 01234 */ |
| 752 | #define AU1000_PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL /* 01234 */ |
| 753 | #define AU1000_PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL /* 01234 */ |
Manuel Lauss | dca7587 | 2011-05-08 10:42:14 +0200 | [diff] [blame] | 754 | |
| 755 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 756 | /* Static Bus Controller */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 757 | #define MEM_STCFG0 0xB4001000 |
| 758 | #define MEM_STTIME0 0xB4001004 |
| 759 | #define MEM_STADDR0 0xB4001008 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 760 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 761 | #define MEM_STCFG1 0xB4001010 |
| 762 | #define MEM_STTIME1 0xB4001014 |
| 763 | #define MEM_STADDR1 0xB4001018 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 765 | #define MEM_STCFG2 0xB4001020 |
| 766 | #define MEM_STTIME2 0xB4001024 |
| 767 | #define MEM_STADDR2 0xB4001028 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 768 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 769 | #define MEM_STCFG3 0xB4001030 |
| 770 | #define MEM_STTIME3 0xB4001034 |
| 771 | #define MEM_STADDR3 0xB4001038 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 772 | |
| 773 | #if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200) |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 774 | #define MEM_STNDCTL 0xB4001100 |
| 775 | #define MEM_STSTAT 0xB4001104 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 776 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 777 | #define MEM_STNAND_CMD 0x0 |
| 778 | #define MEM_STNAND_ADDR 0x4 |
| 779 | #define MEM_STNAND_DATA 0x20 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 780 | #endif |
| 781 | |
Manuel Lauss | 0f0d85b | 2010-04-13 20:49:14 +0200 | [diff] [blame] | 782 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 783 | /* Programmable Counters 0 and 1 */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 784 | #define SYS_BASE 0xB1900000 |
| 785 | #define SYS_COUNTER_CNTRL (SYS_BASE + 0x14) |
| 786 | # define SYS_CNTRL_E1S (1 << 23) |
| 787 | # define SYS_CNTRL_T1S (1 << 20) |
| 788 | # define SYS_CNTRL_M21 (1 << 19) |
| 789 | # define SYS_CNTRL_M11 (1 << 18) |
| 790 | # define SYS_CNTRL_M01 (1 << 17) |
| 791 | # define SYS_CNTRL_C1S (1 << 16) |
| 792 | # define SYS_CNTRL_BP (1 << 14) |
| 793 | # define SYS_CNTRL_EN1 (1 << 13) |
| 794 | # define SYS_CNTRL_BT1 (1 << 12) |
| 795 | # define SYS_CNTRL_EN0 (1 << 11) |
| 796 | # define SYS_CNTRL_BT0 (1 << 10) |
| 797 | # define SYS_CNTRL_E0 (1 << 8) |
| 798 | # define SYS_CNTRL_E0S (1 << 7) |
| 799 | # define SYS_CNTRL_32S (1 << 5) |
| 800 | # define SYS_CNTRL_T0S (1 << 4) |
| 801 | # define SYS_CNTRL_M20 (1 << 3) |
| 802 | # define SYS_CNTRL_M10 (1 << 2) |
| 803 | # define SYS_CNTRL_M00 (1 << 1) |
| 804 | # define SYS_CNTRL_C0S (1 << 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 805 | |
| 806 | /* Programmable Counter 0 Registers */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 807 | #define SYS_TOYTRIM (SYS_BASE + 0) |
| 808 | #define SYS_TOYWRITE (SYS_BASE + 4) |
| 809 | #define SYS_TOYMATCH0 (SYS_BASE + 8) |
| 810 | #define SYS_TOYMATCH1 (SYS_BASE + 0xC) |
| 811 | #define SYS_TOYMATCH2 (SYS_BASE + 0x10) |
| 812 | #define SYS_TOYREAD (SYS_BASE + 0x40) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 813 | |
| 814 | /* Programmable Counter 1 Registers */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 815 | #define SYS_RTCTRIM (SYS_BASE + 0x44) |
| 816 | #define SYS_RTCWRITE (SYS_BASE + 0x48) |
| 817 | #define SYS_RTCMATCH0 (SYS_BASE + 0x4C) |
| 818 | #define SYS_RTCMATCH1 (SYS_BASE + 0x50) |
| 819 | #define SYS_RTCMATCH2 (SYS_BASE + 0x54) |
| 820 | #define SYS_RTCREAD (SYS_BASE + 0x58) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 821 | |
| 822 | /* I2S Controller */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 823 | #define I2S_DATA 0xB1000000 |
| 824 | # define I2S_DATA_MASK 0xffffff |
| 825 | #define I2S_CONFIG 0xB1000004 |
| 826 | # define I2S_CONFIG_XU (1 << 25) |
| 827 | # define I2S_CONFIG_XO (1 << 24) |
| 828 | # define I2S_CONFIG_RU (1 << 23) |
| 829 | # define I2S_CONFIG_RO (1 << 22) |
| 830 | # define I2S_CONFIG_TR (1 << 21) |
| 831 | # define I2S_CONFIG_TE (1 << 20) |
| 832 | # define I2S_CONFIG_TF (1 << 19) |
| 833 | # define I2S_CONFIG_RR (1 << 18) |
| 834 | # define I2S_CONFIG_RE (1 << 17) |
| 835 | # define I2S_CONFIG_RF (1 << 16) |
| 836 | # define I2S_CONFIG_PD (1 << 11) |
| 837 | # define I2S_CONFIG_LB (1 << 10) |
| 838 | # define I2S_CONFIG_IC (1 << 9) |
| 839 | # define I2S_CONFIG_FM_BIT 7 |
| 840 | # define I2S_CONFIG_FM_MASK (0x3 << I2S_CONFIG_FM_BIT) |
| 841 | # define I2S_CONFIG_FM_I2S (0x0 << I2S_CONFIG_FM_BIT) |
| 842 | # define I2S_CONFIG_FM_LJ (0x1 << I2S_CONFIG_FM_BIT) |
| 843 | # define I2S_CONFIG_FM_RJ (0x2 << I2S_CONFIG_FM_BIT) |
| 844 | # define I2S_CONFIG_TN (1 << 6) |
| 845 | # define I2S_CONFIG_RN (1 << 5) |
| 846 | # define I2S_CONFIG_SZ_BIT 0 |
| 847 | # define I2S_CONFIG_SZ_MASK (0x1F << I2S_CONFIG_SZ_BIT) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 848 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 849 | #define I2S_CONTROL 0xB1000008 |
| 850 | # define I2S_CONTROL_D (1 << 1) |
| 851 | # define I2S_CONTROL_CE (1 << 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 852 | |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 853 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 854 | /* Ethernet Controllers */ |
| 855 | |
| 856 | /* 4 byte offsets from AU1000_ETH_BASE */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 857 | #define MAC_CONTROL 0x0 |
| 858 | # define MAC_RX_ENABLE (1 << 2) |
| 859 | # define MAC_TX_ENABLE (1 << 3) |
| 860 | # define MAC_DEF_CHECK (1 << 5) |
| 861 | # define MAC_SET_BL(X) (((X) & 0x3) << 6) |
| 862 | # define MAC_AUTO_PAD (1 << 8) |
| 863 | # define MAC_DISABLE_RETRY (1 << 10) |
| 864 | # define MAC_DISABLE_BCAST (1 << 11) |
| 865 | # define MAC_LATE_COL (1 << 12) |
| 866 | # define MAC_HASH_MODE (1 << 13) |
| 867 | # define MAC_HASH_ONLY (1 << 15) |
| 868 | # define MAC_PASS_ALL (1 << 16) |
| 869 | # define MAC_INVERSE_FILTER (1 << 17) |
| 870 | # define MAC_PROMISCUOUS (1 << 18) |
| 871 | # define MAC_PASS_ALL_MULTI (1 << 19) |
| 872 | # define MAC_FULL_DUPLEX (1 << 20) |
| 873 | # define MAC_NORMAL_MODE 0 |
| 874 | # define MAC_INT_LOOPBACK (1 << 21) |
| 875 | # define MAC_EXT_LOOPBACK (1 << 22) |
| 876 | # define MAC_DISABLE_RX_OWN (1 << 23) |
| 877 | # define MAC_BIG_ENDIAN (1 << 30) |
| 878 | # define MAC_RX_ALL (1 << 31) |
| 879 | #define MAC_ADDRESS_HIGH 0x4 |
| 880 | #define MAC_ADDRESS_LOW 0x8 |
| 881 | #define MAC_MCAST_HIGH 0xC |
| 882 | #define MAC_MCAST_LOW 0x10 |
| 883 | #define MAC_MII_CNTRL 0x14 |
| 884 | # define MAC_MII_BUSY (1 << 0) |
| 885 | # define MAC_MII_READ 0 |
| 886 | # define MAC_MII_WRITE (1 << 1) |
| 887 | # define MAC_SET_MII_SELECT_REG(X) (((X) & 0x1f) << 6) |
| 888 | # define MAC_SET_MII_SELECT_PHY(X) (((X) & 0x1f) << 11) |
| 889 | #define MAC_MII_DATA 0x18 |
| 890 | #define MAC_FLOW_CNTRL 0x1C |
| 891 | # define MAC_FLOW_CNTRL_BUSY (1 << 0) |
| 892 | # define MAC_FLOW_CNTRL_ENABLE (1 << 1) |
| 893 | # define MAC_PASS_CONTROL (1 << 2) |
| 894 | # define MAC_SET_PAUSE(X) (((X) & 0xffff) << 16) |
| 895 | #define MAC_VLAN1_TAG 0x20 |
| 896 | #define MAC_VLAN2_TAG 0x24 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 897 | |
| 898 | /* Ethernet Controller Enable */ |
| 899 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 900 | # define MAC_EN_CLOCK_ENABLE (1 << 0) |
| 901 | # define MAC_EN_RESET0 (1 << 1) |
| 902 | # define MAC_EN_TOSS (0 << 2) |
| 903 | # define MAC_EN_CACHEABLE (1 << 3) |
| 904 | # define MAC_EN_RESET1 (1 << 4) |
| 905 | # define MAC_EN_RESET2 (1 << 5) |
| 906 | # define MAC_DMA_RESET (1 << 6) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 907 | |
| 908 | /* Ethernet Controller DMA Channels */ |
| 909 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 910 | #define MAC0_TX_DMA_ADDR 0xB4004000 |
| 911 | #define MAC1_TX_DMA_ADDR 0xB4004200 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 912 | /* offsets from MAC_TX_RING_ADDR address */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 913 | #define MAC_TX_BUFF0_STATUS 0x0 |
| 914 | # define TX_FRAME_ABORTED (1 << 0) |
| 915 | # define TX_JAB_TIMEOUT (1 << 1) |
| 916 | # define TX_NO_CARRIER (1 << 2) |
| 917 | # define TX_LOSS_CARRIER (1 << 3) |
| 918 | # define TX_EXC_DEF (1 << 4) |
| 919 | # define TX_LATE_COLL_ABORT (1 << 5) |
| 920 | # define TX_EXC_COLL (1 << 6) |
| 921 | # define TX_UNDERRUN (1 << 7) |
| 922 | # define TX_DEFERRED (1 << 8) |
| 923 | # define TX_LATE_COLL (1 << 9) |
| 924 | # define TX_COLL_CNT_MASK (0xF << 10) |
| 925 | # define TX_PKT_RETRY (1 << 31) |
| 926 | #define MAC_TX_BUFF0_ADDR 0x4 |
| 927 | # define TX_DMA_ENABLE (1 << 0) |
| 928 | # define TX_T_DONE (1 << 1) |
| 929 | # define TX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3) |
| 930 | #define MAC_TX_BUFF0_LEN 0x8 |
| 931 | #define MAC_TX_BUFF1_STATUS 0x10 |
| 932 | #define MAC_TX_BUFF1_ADDR 0x14 |
| 933 | #define MAC_TX_BUFF1_LEN 0x18 |
| 934 | #define MAC_TX_BUFF2_STATUS 0x20 |
| 935 | #define MAC_TX_BUFF2_ADDR 0x24 |
| 936 | #define MAC_TX_BUFF2_LEN 0x28 |
| 937 | #define MAC_TX_BUFF3_STATUS 0x30 |
| 938 | #define MAC_TX_BUFF3_ADDR 0x34 |
| 939 | #define MAC_TX_BUFF3_LEN 0x38 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 940 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 941 | #define MAC0_RX_DMA_ADDR 0xB4004100 |
| 942 | #define MAC1_RX_DMA_ADDR 0xB4004300 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 943 | /* offsets from MAC_RX_RING_ADDR */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 944 | #define MAC_RX_BUFF0_STATUS 0x0 |
| 945 | # define RX_FRAME_LEN_MASK 0x3fff |
| 946 | # define RX_WDOG_TIMER (1 << 14) |
| 947 | # define RX_RUNT (1 << 15) |
| 948 | # define RX_OVERLEN (1 << 16) |
| 949 | # define RX_COLL (1 << 17) |
| 950 | # define RX_ETHER (1 << 18) |
| 951 | # define RX_MII_ERROR (1 << 19) |
| 952 | # define RX_DRIBBLING (1 << 20) |
| 953 | # define RX_CRC_ERROR (1 << 21) |
| 954 | # define RX_VLAN1 (1 << 22) |
| 955 | # define RX_VLAN2 (1 << 23) |
| 956 | # define RX_LEN_ERROR (1 << 24) |
| 957 | # define RX_CNTRL_FRAME (1 << 25) |
| 958 | # define RX_U_CNTRL_FRAME (1 << 26) |
| 959 | # define RX_MCAST_FRAME (1 << 27) |
| 960 | # define RX_BCAST_FRAME (1 << 28) |
| 961 | # define RX_FILTER_FAIL (1 << 29) |
| 962 | # define RX_PACKET_FILTER (1 << 30) |
| 963 | # define RX_MISSED_FRAME (1 << 31) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 964 | |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 965 | # define RX_ERROR (RX_WDOG_TIMER | RX_RUNT | RX_OVERLEN | \ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 966 | RX_COLL | RX_MII_ERROR | RX_CRC_ERROR | \ |
| 967 | RX_LEN_ERROR | RX_U_CNTRL_FRAME | RX_MISSED_FRAME) |
| 968 | #define MAC_RX_BUFF0_ADDR 0x4 |
| 969 | # define RX_DMA_ENABLE (1 << 0) |
| 970 | # define RX_T_DONE (1 << 1) |
| 971 | # define RX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3) |
| 972 | # define RX_SET_BUFF_ADDR(X) ((X) & 0xffffffc0) |
| 973 | #define MAC_RX_BUFF1_STATUS 0x10 |
| 974 | #define MAC_RX_BUFF1_ADDR 0x14 |
| 975 | #define MAC_RX_BUFF2_STATUS 0x20 |
| 976 | #define MAC_RX_BUFF2_ADDR 0x24 |
| 977 | #define MAC_RX_BUFF3_STATUS 0x30 |
| 978 | #define MAC_RX_BUFF3_ADDR 0x34 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 979 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 980 | #define UART_RX 0 /* Receive buffer */ |
| 981 | #define UART_TX 4 /* Transmit buffer */ |
| 982 | #define UART_IER 8 /* Interrupt Enable Register */ |
| 983 | #define UART_IIR 0xC /* Interrupt ID Register */ |
| 984 | #define UART_FCR 0x10 /* FIFO Control Register */ |
| 985 | #define UART_LCR 0x14 /* Line Control Register */ |
| 986 | #define UART_MCR 0x18 /* Modem Control Register */ |
| 987 | #define UART_LSR 0x1C /* Line Status Register */ |
| 988 | #define UART_MSR 0x20 /* Modem Status Register */ |
| 989 | #define UART_CLK 0x28 /* Baud Rate Clock Divider */ |
| 990 | #define UART_MOD_CNTRL 0x100 /* Module Control */ |
| 991 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 992 | /* SSIO */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 993 | #define SSI0_STATUS 0xB1600000 |
| 994 | # define SSI_STATUS_BF (1 << 4) |
| 995 | # define SSI_STATUS_OF (1 << 3) |
| 996 | # define SSI_STATUS_UF (1 << 2) |
| 997 | # define SSI_STATUS_D (1 << 1) |
| 998 | # define SSI_STATUS_B (1 << 0) |
| 999 | #define SSI0_INT 0xB1600004 |
| 1000 | # define SSI_INT_OI (1 << 3) |
| 1001 | # define SSI_INT_UI (1 << 2) |
| 1002 | # define SSI_INT_DI (1 << 1) |
| 1003 | #define SSI0_INT_ENABLE 0xB1600008 |
| 1004 | # define SSI_INTE_OIE (1 << 3) |
| 1005 | # define SSI_INTE_UIE (1 << 2) |
| 1006 | # define SSI_INTE_DIE (1 << 1) |
| 1007 | #define SSI0_CONFIG 0xB1600020 |
| 1008 | # define SSI_CONFIG_AO (1 << 24) |
| 1009 | # define SSI_CONFIG_DO (1 << 23) |
| 1010 | # define SSI_CONFIG_ALEN_BIT 20 |
| 1011 | # define SSI_CONFIG_ALEN_MASK (0x7 << 20) |
| 1012 | # define SSI_CONFIG_DLEN_BIT 16 |
| 1013 | # define SSI_CONFIG_DLEN_MASK (0x7 << 16) |
| 1014 | # define SSI_CONFIG_DD (1 << 11) |
| 1015 | # define SSI_CONFIG_AD (1 << 10) |
| 1016 | # define SSI_CONFIG_BM_BIT 8 |
| 1017 | # define SSI_CONFIG_BM_MASK (0x3 << 8) |
| 1018 | # define SSI_CONFIG_CE (1 << 7) |
| 1019 | # define SSI_CONFIG_DP (1 << 6) |
| 1020 | # define SSI_CONFIG_DL (1 << 5) |
| 1021 | # define SSI_CONFIG_EP (1 << 4) |
| 1022 | #define SSI0_ADATA 0xB1600024 |
| 1023 | # define SSI_AD_D (1 << 24) |
| 1024 | # define SSI_AD_ADDR_BIT 16 |
| 1025 | # define SSI_AD_ADDR_MASK (0xff << 16) |
| 1026 | # define SSI_AD_DATA_BIT 0 |
| 1027 | # define SSI_AD_DATA_MASK (0xfff << 0) |
| 1028 | #define SSI0_CLKDIV 0xB1600028 |
| 1029 | #define SSI0_CONTROL 0xB1600100 |
| 1030 | # define SSI_CONTROL_CD (1 << 1) |
| 1031 | # define SSI_CONTROL_E (1 << 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1032 | |
| 1033 | /* SSI1 */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1034 | #define SSI1_STATUS 0xB1680000 |
| 1035 | #define SSI1_INT 0xB1680004 |
| 1036 | #define SSI1_INT_ENABLE 0xB1680008 |
| 1037 | #define SSI1_CONFIG 0xB1680020 |
| 1038 | #define SSI1_ADATA 0xB1680024 |
| 1039 | #define SSI1_CLKDIV 0xB1680028 |
| 1040 | #define SSI1_ENABLE 0xB1680100 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1041 | |
| 1042 | /* |
| 1043 | * Register content definitions |
| 1044 | */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1045 | #define SSI_STATUS_BF (1 << 4) |
| 1046 | #define SSI_STATUS_OF (1 << 3) |
| 1047 | #define SSI_STATUS_UF (1 << 2) |
| 1048 | #define SSI_STATUS_D (1 << 1) |
| 1049 | #define SSI_STATUS_B (1 << 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1050 | |
| 1051 | /* SSI_INT */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1052 | #define SSI_INT_OI (1 << 3) |
| 1053 | #define SSI_INT_UI (1 << 2) |
| 1054 | #define SSI_INT_DI (1 << 1) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | |
| 1056 | /* SSI_INTEN */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1057 | #define SSI_INTEN_OIE (1 << 3) |
| 1058 | #define SSI_INTEN_UIE (1 << 2) |
| 1059 | #define SSI_INTEN_DIE (1 << 1) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1060 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1061 | #define SSI_CONFIG_AO (1 << 24) |
| 1062 | #define SSI_CONFIG_DO (1 << 23) |
| 1063 | #define SSI_CONFIG_ALEN (7 << 20) |
| 1064 | #define SSI_CONFIG_DLEN (15 << 16) |
| 1065 | #define SSI_CONFIG_DD (1 << 11) |
| 1066 | #define SSI_CONFIG_AD (1 << 10) |
| 1067 | #define SSI_CONFIG_BM (3 << 8) |
| 1068 | #define SSI_CONFIG_CE (1 << 7) |
| 1069 | #define SSI_CONFIG_DP (1 << 6) |
| 1070 | #define SSI_CONFIG_DL (1 << 5) |
| 1071 | #define SSI_CONFIG_EP (1 << 4) |
| 1072 | #define SSI_CONFIG_ALEN_N(N) ((N-1) << 20) |
| 1073 | #define SSI_CONFIG_DLEN_N(N) ((N-1) << 16) |
| 1074 | #define SSI_CONFIG_BM_HI (0 << 8) |
| 1075 | #define SSI_CONFIG_BM_LO (1 << 8) |
| 1076 | #define SSI_CONFIG_BM_CY (2 << 8) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1077 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1078 | #define SSI_ADATA_D (1 << 24) |
| 1079 | #define SSI_ADATA_ADDR (0xFF << 16) |
| 1080 | #define SSI_ADATA_DATA 0x0FFF |
| 1081 | #define SSI_ADATA_ADDR_N(N) (N << 16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1082 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1083 | #define SSI_ENABLE_CD (1 << 1) |
| 1084 | #define SSI_ENABLE_E (1 << 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1085 | |
| 1086 | /* IrDA Controller */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1087 | #define IRDA_BASE 0xB0300000 |
| 1088 | #define IR_RING_PTR_STATUS (IRDA_BASE + 0x00) |
| 1089 | #define IR_RING_BASE_ADDR_H (IRDA_BASE + 0x04) |
| 1090 | #define IR_RING_BASE_ADDR_L (IRDA_BASE + 0x08) |
| 1091 | #define IR_RING_SIZE (IRDA_BASE + 0x0C) |
| 1092 | #define IR_RING_PROMPT (IRDA_BASE + 0x10) |
| 1093 | #define IR_RING_ADDR_CMPR (IRDA_BASE + 0x14) |
| 1094 | #define IR_INT_CLEAR (IRDA_BASE + 0x18) |
| 1095 | #define IR_CONFIG_1 (IRDA_BASE + 0x20) |
| 1096 | # define IR_RX_INVERT_LED (1 << 0) |
| 1097 | # define IR_TX_INVERT_LED (1 << 1) |
| 1098 | # define IR_ST (1 << 2) |
| 1099 | # define IR_SF (1 << 3) |
| 1100 | # define IR_SIR (1 << 4) |
| 1101 | # define IR_MIR (1 << 5) |
| 1102 | # define IR_FIR (1 << 6) |
| 1103 | # define IR_16CRC (1 << 7) |
| 1104 | # define IR_TD (1 << 8) |
| 1105 | # define IR_RX_ALL (1 << 9) |
| 1106 | # define IR_DMA_ENABLE (1 << 10) |
| 1107 | # define IR_RX_ENABLE (1 << 11) |
| 1108 | # define IR_TX_ENABLE (1 << 12) |
| 1109 | # define IR_LOOPBACK (1 << 14) |
| 1110 | # define IR_SIR_MODE (IR_SIR | IR_DMA_ENABLE | \ |
| 1111 | IR_RX_ALL | IR_RX_ENABLE | IR_SF | IR_16CRC) |
| 1112 | #define IR_SIR_FLAGS (IRDA_BASE + 0x24) |
| 1113 | #define IR_ENABLE (IRDA_BASE + 0x28) |
| 1114 | # define IR_RX_STATUS (1 << 9) |
| 1115 | # define IR_TX_STATUS (1 << 10) |
| 1116 | #define IR_READ_PHY_CONFIG (IRDA_BASE + 0x2C) |
| 1117 | #define IR_WRITE_PHY_CONFIG (IRDA_BASE + 0x30) |
| 1118 | #define IR_MAX_PKT_LEN (IRDA_BASE + 0x34) |
| 1119 | #define IR_RX_BYTE_CNT (IRDA_BASE + 0x38) |
| 1120 | #define IR_CONFIG_2 (IRDA_BASE + 0x3C) |
| 1121 | # define IR_MODE_INV (1 << 0) |
| 1122 | # define IR_ONE_PIN (1 << 1) |
| 1123 | #define IR_INTERFACE_CONFIG (IRDA_BASE + 0x40) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1124 | |
| 1125 | /* GPIO */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1126 | #define SYS_PINFUNC 0xB190002C |
| 1127 | # define SYS_PF_USB (1 << 15) /* 2nd USB device/host */ |
| 1128 | # define SYS_PF_U3 (1 << 14) /* GPIO23/U3TXD */ |
| 1129 | # define SYS_PF_U2 (1 << 13) /* GPIO22/U2TXD */ |
| 1130 | # define SYS_PF_U1 (1 << 12) /* GPIO21/U1TXD */ |
| 1131 | # define SYS_PF_SRC (1 << 11) /* GPIO6/SROMCKE */ |
| 1132 | # define SYS_PF_CK5 (1 << 10) /* GPIO3/CLK5 */ |
| 1133 | # define SYS_PF_CK4 (1 << 9) /* GPIO2/CLK4 */ |
| 1134 | # define SYS_PF_IRF (1 << 8) /* GPIO15/IRFIRSEL */ |
| 1135 | # define SYS_PF_UR3 (1 << 7) /* GPIO[14:9]/UART3 */ |
| 1136 | # define SYS_PF_I2D (1 << 6) /* GPIO8/I2SDI */ |
| 1137 | # define SYS_PF_I2S (1 << 5) /* I2S/GPIO[29:31] */ |
| 1138 | # define SYS_PF_NI2 (1 << 4) /* NI2/GPIO[24:28] */ |
| 1139 | # define SYS_PF_U0 (1 << 3) /* U0TXD/GPIO20 */ |
| 1140 | # define SYS_PF_RD (1 << 2) /* IRTXD/GPIO19 */ |
| 1141 | # define SYS_PF_A97 (1 << 1) /* AC97/SSL1 */ |
| 1142 | # define SYS_PF_S0 (1 << 0) /* SSI_0/GPIO[16:18] */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1143 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1144 | /* Au1100 only */ |
| 1145 | # define SYS_PF_PC (1 << 18) /* PCMCIA/GPIO[207:204] */ |
| 1146 | # define SYS_PF_LCD (1 << 17) /* extern lcd/GPIO[203:200] */ |
| 1147 | # define SYS_PF_CS (1 << 16) /* EXTCLK0/32KHz to gpio2 */ |
| 1148 | # define SYS_PF_EX0 (1 << 9) /* GPIO2/clock */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1150 | /* Au1550 only. Redefines lots of pins */ |
| 1151 | # define SYS_PF_PSC2_MASK (7 << 17) |
| 1152 | # define SYS_PF_PSC2_AC97 0 |
| 1153 | # define SYS_PF_PSC2_SPI 0 |
| 1154 | # define SYS_PF_PSC2_I2S (1 << 17) |
| 1155 | # define SYS_PF_PSC2_SMBUS (3 << 17) |
| 1156 | # define SYS_PF_PSC2_GPIO (7 << 17) |
| 1157 | # define SYS_PF_PSC3_MASK (7 << 20) |
| 1158 | # define SYS_PF_PSC3_AC97 0 |
| 1159 | # define SYS_PF_PSC3_SPI 0 |
| 1160 | # define SYS_PF_PSC3_I2S (1 << 20) |
| 1161 | # define SYS_PF_PSC3_SMBUS (3 << 20) |
| 1162 | # define SYS_PF_PSC3_GPIO (7 << 20) |
| 1163 | # define SYS_PF_PSC1_S1 (1 << 1) |
| 1164 | # define SYS_PF_MUST_BE_SET ((1 << 5) | (1 << 2)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1165 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1166 | /* Au1200 only */ |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 1167 | #ifdef CONFIG_SOC_AU1200 |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1168 | #define SYS_PINFUNC_DMA (1 << 31) |
| 1169 | #define SYS_PINFUNC_S0A (1 << 30) |
| 1170 | #define SYS_PINFUNC_S1A (1 << 29) |
| 1171 | #define SYS_PINFUNC_LP0 (1 << 28) |
| 1172 | #define SYS_PINFUNC_LP1 (1 << 27) |
| 1173 | #define SYS_PINFUNC_LD16 (1 << 26) |
| 1174 | #define SYS_PINFUNC_LD8 (1 << 25) |
| 1175 | #define SYS_PINFUNC_LD1 (1 << 24) |
| 1176 | #define SYS_PINFUNC_LD0 (1 << 23) |
| 1177 | #define SYS_PINFUNC_P1A (3 << 21) |
| 1178 | #define SYS_PINFUNC_P1B (1 << 20) |
| 1179 | #define SYS_PINFUNC_FS3 (1 << 19) |
| 1180 | #define SYS_PINFUNC_P0A (3 << 17) |
| 1181 | #define SYS_PINFUNC_CS (1 << 16) |
| 1182 | #define SYS_PINFUNC_CIM (1 << 15) |
| 1183 | #define SYS_PINFUNC_P1C (1 << 14) |
| 1184 | #define SYS_PINFUNC_U1T (1 << 12) |
| 1185 | #define SYS_PINFUNC_U1R (1 << 11) |
| 1186 | #define SYS_PINFUNC_EX1 (1 << 10) |
| 1187 | #define SYS_PINFUNC_EX0 (1 << 9) |
| 1188 | #define SYS_PINFUNC_U0R (1 << 8) |
| 1189 | #define SYS_PINFUNC_MC (1 << 7) |
| 1190 | #define SYS_PINFUNC_S0B (1 << 6) |
| 1191 | #define SYS_PINFUNC_S0C (1 << 5) |
| 1192 | #define SYS_PINFUNC_P0B (1 << 4) |
| 1193 | #define SYS_PINFUNC_U0T (1 << 3) |
| 1194 | #define SYS_PINFUNC_S1B (1 << 2) |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 1195 | #endif |
| 1196 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1197 | /* Power Management */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1198 | #define SYS_SCRATCH0 0xB1900018 |
| 1199 | #define SYS_SCRATCH1 0xB190001C |
| 1200 | #define SYS_WAKEMSK 0xB1900034 |
| 1201 | #define SYS_ENDIAN 0xB1900038 |
| 1202 | #define SYS_POWERCTRL 0xB190003C |
| 1203 | #define SYS_WAKESRC 0xB190005C |
| 1204 | #define SYS_SLPPWR 0xB1900078 |
| 1205 | #define SYS_SLEEP 0xB190007C |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1206 | |
Manuel Lauss | 61f9c58 | 2008-12-21 09:26:27 +0100 | [diff] [blame] | 1207 | #define SYS_WAKEMSK_D2 (1 << 9) |
| 1208 | #define SYS_WAKEMSK_M2 (1 << 8) |
| 1209 | #define SYS_WAKEMSK_GPIO(x) (1 << (x)) |
| 1210 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1211 | /* Clock Controller */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1212 | #define SYS_FREQCTRL0 0xB1900020 |
| 1213 | # define SYS_FC_FRDIV2_BIT 22 |
| 1214 | # define SYS_FC_FRDIV2_MASK (0xff << SYS_FC_FRDIV2_BIT) |
| 1215 | # define SYS_FC_FE2 (1 << 21) |
| 1216 | # define SYS_FC_FS2 (1 << 20) |
| 1217 | # define SYS_FC_FRDIV1_BIT 12 |
| 1218 | # define SYS_FC_FRDIV1_MASK (0xff << SYS_FC_FRDIV1_BIT) |
| 1219 | # define SYS_FC_FE1 (1 << 11) |
| 1220 | # define SYS_FC_FS1 (1 << 10) |
| 1221 | # define SYS_FC_FRDIV0_BIT 2 |
| 1222 | # define SYS_FC_FRDIV0_MASK (0xff << SYS_FC_FRDIV0_BIT) |
| 1223 | # define SYS_FC_FE0 (1 << 1) |
| 1224 | # define SYS_FC_FS0 (1 << 0) |
| 1225 | #define SYS_FREQCTRL1 0xB1900024 |
| 1226 | # define SYS_FC_FRDIV5_BIT 22 |
| 1227 | # define SYS_FC_FRDIV5_MASK (0xff << SYS_FC_FRDIV5_BIT) |
| 1228 | # define SYS_FC_FE5 (1 << 21) |
| 1229 | # define SYS_FC_FS5 (1 << 20) |
| 1230 | # define SYS_FC_FRDIV4_BIT 12 |
| 1231 | # define SYS_FC_FRDIV4_MASK (0xff << SYS_FC_FRDIV4_BIT) |
| 1232 | # define SYS_FC_FE4 (1 << 11) |
| 1233 | # define SYS_FC_FS4 (1 << 10) |
| 1234 | # define SYS_FC_FRDIV3_BIT 2 |
| 1235 | # define SYS_FC_FRDIV3_MASK (0xff << SYS_FC_FRDIV3_BIT) |
| 1236 | # define SYS_FC_FE3 (1 << 1) |
| 1237 | # define SYS_FC_FS3 (1 << 0) |
| 1238 | #define SYS_CLKSRC 0xB1900028 |
| 1239 | # define SYS_CS_ME1_BIT 27 |
| 1240 | # define SYS_CS_ME1_MASK (0x7 << SYS_CS_ME1_BIT) |
| 1241 | # define SYS_CS_DE1 (1 << 26) |
| 1242 | # define SYS_CS_CE1 (1 << 25) |
| 1243 | # define SYS_CS_ME0_BIT 22 |
| 1244 | # define SYS_CS_ME0_MASK (0x7 << SYS_CS_ME0_BIT) |
| 1245 | # define SYS_CS_DE0 (1 << 21) |
| 1246 | # define SYS_CS_CE0 (1 << 20) |
| 1247 | # define SYS_CS_MI2_BIT 17 |
| 1248 | # define SYS_CS_MI2_MASK (0x7 << SYS_CS_MI2_BIT) |
| 1249 | # define SYS_CS_DI2 (1 << 16) |
| 1250 | # define SYS_CS_CI2 (1 << 15) |
Pete Popov | 3b495f2 | 2005-04-04 01:06:19 +0000 | [diff] [blame] | 1251 | #ifdef CONFIG_SOC_AU1100 |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1252 | # define SYS_CS_ML_BIT 7 |
| 1253 | # define SYS_CS_ML_MASK (0x7 << SYS_CS_ML_BIT) |
| 1254 | # define SYS_CS_DL (1 << 6) |
| 1255 | # define SYS_CS_CL (1 << 5) |
Pete Popov | 3b495f2 | 2005-04-04 01:06:19 +0000 | [diff] [blame] | 1256 | #else |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1257 | # define SYS_CS_MUH_BIT 12 |
| 1258 | # define SYS_CS_MUH_MASK (0x7 << SYS_CS_MUH_BIT) |
| 1259 | # define SYS_CS_DUH (1 << 11) |
| 1260 | # define SYS_CS_CUH (1 << 10) |
| 1261 | # define SYS_CS_MUD_BIT 7 |
| 1262 | # define SYS_CS_MUD_MASK (0x7 << SYS_CS_MUD_BIT) |
| 1263 | # define SYS_CS_DUD (1 << 6) |
| 1264 | # define SYS_CS_CUD (1 << 5) |
Pete Popov | 3b495f2 | 2005-04-04 01:06:19 +0000 | [diff] [blame] | 1265 | #endif |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1266 | # define SYS_CS_MIR_BIT 2 |
| 1267 | # define SYS_CS_MIR_MASK (0x7 << SYS_CS_MIR_BIT) |
| 1268 | # define SYS_CS_DIR (1 << 1) |
| 1269 | # define SYS_CS_CIR (1 << 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1270 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1271 | # define SYS_CS_MUX_AUX 0x1 |
| 1272 | # define SYS_CS_MUX_FQ0 0x2 |
| 1273 | # define SYS_CS_MUX_FQ1 0x3 |
| 1274 | # define SYS_CS_MUX_FQ2 0x4 |
| 1275 | # define SYS_CS_MUX_FQ3 0x5 |
| 1276 | # define SYS_CS_MUX_FQ4 0x6 |
| 1277 | # define SYS_CS_MUX_FQ5 0x7 |
| 1278 | #define SYS_CPUPLL 0xB1900060 |
| 1279 | #define SYS_AUXPLL 0xB1900064 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1280 | |
| 1281 | /* AC97 Controller */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1282 | #define AC97C_CONFIG 0xB0000000 |
| 1283 | # define AC97C_RECV_SLOTS_BIT 13 |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 1284 | # define AC97C_RECV_SLOTS_MASK (0x3ff << AC97C_RECV_SLOTS_BIT) |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1285 | # define AC97C_XMIT_SLOTS_BIT 3 |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 1286 | # define AC97C_XMIT_SLOTS_MASK (0x3ff << AC97C_XMIT_SLOTS_BIT) |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1287 | # define AC97C_SG (1 << 2) |
| 1288 | # define AC97C_SYNC (1 << 1) |
| 1289 | # define AC97C_RESET (1 << 0) |
| 1290 | #define AC97C_STATUS 0xB0000004 |
| 1291 | # define AC97C_XU (1 << 11) |
| 1292 | # define AC97C_XO (1 << 10) |
| 1293 | # define AC97C_RU (1 << 9) |
| 1294 | # define AC97C_RO (1 << 8) |
| 1295 | # define AC97C_READY (1 << 7) |
| 1296 | # define AC97C_CP (1 << 6) |
| 1297 | # define AC97C_TR (1 << 5) |
| 1298 | # define AC97C_TE (1 << 4) |
| 1299 | # define AC97C_TF (1 << 3) |
| 1300 | # define AC97C_RR (1 << 2) |
| 1301 | # define AC97C_RE (1 << 1) |
| 1302 | # define AC97C_RF (1 << 0) |
| 1303 | #define AC97C_DATA 0xB0000008 |
| 1304 | #define AC97C_CMD 0xB000000C |
| 1305 | # define AC97C_WD_BIT 16 |
| 1306 | # define AC97C_READ (1 << 7) |
| 1307 | # define AC97C_INDEX_MASK 0x7f |
| 1308 | #define AC97C_CNTRL 0xB0000010 |
| 1309 | # define AC97C_RS (1 << 1) |
| 1310 | # define AC97C_CE (1 << 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1311 | |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 1312 | #if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1313 | /* Au1500 PCI Controller */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1314 | #define Au1500_CFG_BASE 0xB4005000 /* virtual, KSEG1 addr */ |
| 1315 | #define Au1500_PCI_CMEM (Au1500_CFG_BASE + 0) |
| 1316 | #define Au1500_PCI_CFG (Au1500_CFG_BASE + 4) |
| 1317 | # define PCI_ERROR ((1 << 22) | (1 << 23) | (1 << 24) | \ |
| 1318 | (1 << 25) | (1 << 26) | (1 << 27)) |
| 1319 | #define Au1500_PCI_B2BMASK_CCH (Au1500_CFG_BASE + 8) |
| 1320 | #define Au1500_PCI_B2B0_VID (Au1500_CFG_BASE + 0xC) |
| 1321 | #define Au1500_PCI_B2B1_ID (Au1500_CFG_BASE + 0x10) |
| 1322 | #define Au1500_PCI_MWMASK_DEV (Au1500_CFG_BASE + 0x14) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1323 | #define Au1500_PCI_MWBASE_REV_CCL (Au1500_CFG_BASE + 0x18) |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1324 | #define Au1500_PCI_ERR_ADDR (Au1500_CFG_BASE + 0x1C) |
| 1325 | #define Au1500_PCI_SPEC_INTACK (Au1500_CFG_BASE + 0x20) |
| 1326 | #define Au1500_PCI_ID (Au1500_CFG_BASE + 0x100) |
| 1327 | #define Au1500_PCI_STATCMD (Au1500_CFG_BASE + 0x104) |
| 1328 | #define Au1500_PCI_CLASSREV (Au1500_CFG_BASE + 0x108) |
| 1329 | #define Au1500_PCI_HDRTYPE (Au1500_CFG_BASE + 0x10C) |
| 1330 | #define Au1500_PCI_MBAR (Au1500_CFG_BASE + 0x110) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1331 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1332 | #define Au1500_PCI_HDR 0xB4005100 /* virtual, KSEG1 addr */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1333 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1334 | /* |
| 1335 | * All of our structures, like PCI resource, have 32-bit members. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1336 | * Drivers are expected to do an ioremap on the PCI MEM resource, but it's |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1337 | * hard to store 0x4 0000 0000 in a 32-bit type. We require a small patch |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1338 | * to __ioremap to check for addresses between (u32)Au1500_PCI_MEM_START and |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1339 | * (u32)Au1500_PCI_MEM_END and change those to the full 36-bit PCI MEM |
| 1340 | * addresses. For PCI I/O, it's simpler because we get to do the ioremap |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1341 | * ourselves and then adjust the device's resources. |
| 1342 | */ |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1343 | #define Au1500_EXT_CFG 0x600000000ULL |
| 1344 | #define Au1500_EXT_CFG_TYPE1 0x680000000ULL |
| 1345 | #define Au1500_PCI_IO_START 0x500000000ULL |
| 1346 | #define Au1500_PCI_IO_END 0x5000FFFFFULL |
| 1347 | #define Au1500_PCI_MEM_START 0x440000000ULL |
| 1348 | #define Au1500_PCI_MEM_END 0x44FFFFFFFULL |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1349 | |
Sergei Shtylyov | dd99d96 | 2007-12-10 20:28:51 +0300 | [diff] [blame] | 1350 | #define PCI_IO_START 0x00001000 |
| 1351 | #define PCI_IO_END 0x000FFFFF |
| 1352 | #define PCI_MEM_START 0x40000000 |
| 1353 | #define PCI_MEM_END 0x4FFFFFFF |
| 1354 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1355 | #define PCI_FIRST_DEVFN (0 << 3) |
| 1356 | #define PCI_LAST_DEVFN (19 << 3) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1357 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1358 | #define IOPORT_RESOURCE_START 0x00001000 /* skip legacy probing */ |
| 1359 | #define IOPORT_RESOURCE_END 0xffffffff |
| 1360 | #define IOMEM_RESOURCE_START 0x10000000 |
pascal@pabr.org | 60ec657 | 2010-01-03 13:39:12 +0100 | [diff] [blame] | 1361 | #define IOMEM_RESOURCE_END 0xfffffffffULL |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1362 | |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 1363 | #else /* Au1000 and Au1100 and Au1200 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1365 | /* Don't allow any legacy ports probing */ |
| 1366 | #define IOPORT_RESOURCE_START 0x10000000 |
| 1367 | #define IOPORT_RESOURCE_END 0xffffffff |
| 1368 | #define IOMEM_RESOURCE_START 0x10000000 |
pascal@pabr.org | 60ec657 | 2010-01-03 13:39:12 +0100 | [diff] [blame] | 1369 | #define IOMEM_RESOURCE_END 0xfffffffffULL |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1370 | |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1371 | #define PCI_IO_START 0 |
| 1372 | #define PCI_IO_END 0 |
| 1373 | #define PCI_MEM_START 0 |
| 1374 | #define PCI_MEM_END 0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1375 | #define PCI_FIRST_DEVFN 0 |
Sergei Shtylyov | ff6814d | 2008-04-30 23:18:35 +0400 | [diff] [blame] | 1376 | #define PCI_LAST_DEVFN 0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1377 | |
| 1378 | #endif |
| 1379 | |
Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 1380 | #endif |