Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Red Hat |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #include "msm_gpu.h" |
| 19 | #include "msm_gem.h" |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 20 | #include "msm_mmu.h" |
Rob Clark | fde5de6 | 2016-03-15 15:35:08 -0400 | [diff] [blame] | 21 | #include "msm_fence.h" |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 22 | |
Rob Clark | 18bb8a6 | 2017-09-13 10:17:18 -0400 | [diff] [blame] | 23 | #include <linux/string_helpers.h> |
| 24 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 25 | |
| 26 | /* |
| 27 | * Power Management: |
| 28 | */ |
| 29 | |
Rob Clark | 6490ad4 | 2015-06-04 10:26:37 -0400 | [diff] [blame] | 30 | #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 31 | #include <mach/board.h> |
Rob Clark | bf2b33a | 2013-11-15 09:03:15 -0500 | [diff] [blame] | 32 | static void bs_init(struct msm_gpu *gpu) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 33 | { |
Rob Clark | bf2b33a | 2013-11-15 09:03:15 -0500 | [diff] [blame] | 34 | if (gpu->bus_scale_table) { |
| 35 | gpu->bsc = msm_bus_scale_register_client(gpu->bus_scale_table); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 36 | DBG("bus scale client: %08x", gpu->bsc); |
| 37 | } |
| 38 | } |
| 39 | |
| 40 | static void bs_fini(struct msm_gpu *gpu) |
| 41 | { |
| 42 | if (gpu->bsc) { |
| 43 | msm_bus_scale_unregister_client(gpu->bsc); |
| 44 | gpu->bsc = 0; |
| 45 | } |
| 46 | } |
| 47 | |
| 48 | static void bs_set(struct msm_gpu *gpu, int idx) |
| 49 | { |
| 50 | if (gpu->bsc) { |
| 51 | DBG("set bus scaling: %d", idx); |
| 52 | msm_bus_scale_client_update_request(gpu->bsc, idx); |
| 53 | } |
| 54 | } |
| 55 | #else |
Rob Clark | bf2b33a | 2013-11-15 09:03:15 -0500 | [diff] [blame] | 56 | static void bs_init(struct msm_gpu *gpu) {} |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 57 | static void bs_fini(struct msm_gpu *gpu) {} |
| 58 | static void bs_set(struct msm_gpu *gpu, int idx) {} |
| 59 | #endif |
| 60 | |
| 61 | static int enable_pwrrail(struct msm_gpu *gpu) |
| 62 | { |
| 63 | struct drm_device *dev = gpu->dev; |
| 64 | int ret = 0; |
| 65 | |
| 66 | if (gpu->gpu_reg) { |
| 67 | ret = regulator_enable(gpu->gpu_reg); |
| 68 | if (ret) { |
| 69 | dev_err(dev->dev, "failed to enable 'gpu_reg': %d\n", ret); |
| 70 | return ret; |
| 71 | } |
| 72 | } |
| 73 | |
| 74 | if (gpu->gpu_cx) { |
| 75 | ret = regulator_enable(gpu->gpu_cx); |
| 76 | if (ret) { |
| 77 | dev_err(dev->dev, "failed to enable 'gpu_cx': %d\n", ret); |
| 78 | return ret; |
| 79 | } |
| 80 | } |
| 81 | |
| 82 | return 0; |
| 83 | } |
| 84 | |
| 85 | static int disable_pwrrail(struct msm_gpu *gpu) |
| 86 | { |
| 87 | if (gpu->gpu_cx) |
| 88 | regulator_disable(gpu->gpu_cx); |
| 89 | if (gpu->gpu_reg) |
| 90 | regulator_disable(gpu->gpu_reg); |
| 91 | return 0; |
| 92 | } |
| 93 | |
| 94 | static int enable_clk(struct msm_gpu *gpu) |
| 95 | { |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 96 | int i; |
| 97 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 98 | if (gpu->core_clk && gpu->fast_rate) |
| 99 | clk_set_rate(gpu->core_clk, gpu->fast_rate); |
Jordan Crouse | 89d777a | 2016-11-28 12:28:31 -0700 | [diff] [blame] | 100 | |
Jordan Crouse | b5f103a | 2016-11-28 12:28:33 -0700 | [diff] [blame] | 101 | /* Set the RBBM timer rate to 19.2Mhz */ |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 102 | if (gpu->rbbmtimer_clk) |
| 103 | clk_set_rate(gpu->rbbmtimer_clk, 19200000); |
Jordan Crouse | b5f103a | 2016-11-28 12:28:33 -0700 | [diff] [blame] | 104 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 105 | for (i = gpu->nr_clocks - 1; i >= 0; i--) |
Jordan Crouse | 89d777a | 2016-11-28 12:28:31 -0700 | [diff] [blame] | 106 | if (gpu->grp_clks[i]) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 107 | clk_prepare(gpu->grp_clks[i]); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 108 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 109 | for (i = gpu->nr_clocks - 1; i >= 0; i--) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 110 | if (gpu->grp_clks[i]) |
| 111 | clk_enable(gpu->grp_clks[i]); |
| 112 | |
| 113 | return 0; |
| 114 | } |
| 115 | |
| 116 | static int disable_clk(struct msm_gpu *gpu) |
| 117 | { |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 118 | int i; |
| 119 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 120 | for (i = gpu->nr_clocks - 1; i >= 0; i--) |
Jordan Crouse | 89d777a | 2016-11-28 12:28:31 -0700 | [diff] [blame] | 121 | if (gpu->grp_clks[i]) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 122 | clk_disable(gpu->grp_clks[i]); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 123 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 124 | for (i = gpu->nr_clocks - 1; i >= 0; i--) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 125 | if (gpu->grp_clks[i]) |
| 126 | clk_unprepare(gpu->grp_clks[i]); |
| 127 | |
Jordan Crouse | bf5af4a | 2017-03-07 10:02:54 -0700 | [diff] [blame] | 128 | /* |
| 129 | * Set the clock to a deliberately low rate. On older targets the clock |
| 130 | * speed had to be non zero to avoid problems. On newer targets this |
| 131 | * will be rounded down to zero anyway so it all works out. |
| 132 | */ |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 133 | if (gpu->core_clk) |
| 134 | clk_set_rate(gpu->core_clk, 27000000); |
Jordan Crouse | 89d777a | 2016-11-28 12:28:31 -0700 | [diff] [blame] | 135 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 136 | if (gpu->rbbmtimer_clk) |
| 137 | clk_set_rate(gpu->rbbmtimer_clk, 0); |
Jordan Crouse | b5f103a | 2016-11-28 12:28:33 -0700 | [diff] [blame] | 138 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 139 | return 0; |
| 140 | } |
| 141 | |
| 142 | static int enable_axi(struct msm_gpu *gpu) |
| 143 | { |
| 144 | if (gpu->ebi1_clk) |
| 145 | clk_prepare_enable(gpu->ebi1_clk); |
| 146 | if (gpu->bus_freq) |
| 147 | bs_set(gpu, gpu->bus_freq); |
| 148 | return 0; |
| 149 | } |
| 150 | |
| 151 | static int disable_axi(struct msm_gpu *gpu) |
| 152 | { |
| 153 | if (gpu->ebi1_clk) |
| 154 | clk_disable_unprepare(gpu->ebi1_clk); |
| 155 | if (gpu->bus_freq) |
| 156 | bs_set(gpu, 0); |
| 157 | return 0; |
| 158 | } |
| 159 | |
| 160 | int msm_gpu_pm_resume(struct msm_gpu *gpu) |
| 161 | { |
| 162 | int ret; |
| 163 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 164 | DBG("%s", gpu->name); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 165 | |
| 166 | ret = enable_pwrrail(gpu); |
| 167 | if (ret) |
| 168 | return ret; |
| 169 | |
| 170 | ret = enable_clk(gpu); |
| 171 | if (ret) |
| 172 | return ret; |
| 173 | |
| 174 | ret = enable_axi(gpu); |
| 175 | if (ret) |
| 176 | return ret; |
| 177 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 178 | gpu->needs_hw_init = true; |
| 179 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 180 | return 0; |
| 181 | } |
| 182 | |
| 183 | int msm_gpu_pm_suspend(struct msm_gpu *gpu) |
| 184 | { |
| 185 | int ret; |
| 186 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 187 | DBG("%s", gpu->name); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 188 | |
| 189 | ret = disable_axi(gpu); |
| 190 | if (ret) |
| 191 | return ret; |
| 192 | |
| 193 | ret = disable_clk(gpu); |
| 194 | if (ret) |
| 195 | return ret; |
| 196 | |
| 197 | ret = disable_pwrrail(gpu); |
| 198 | if (ret) |
| 199 | return ret; |
| 200 | |
| 201 | return 0; |
| 202 | } |
| 203 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 204 | int msm_gpu_hw_init(struct msm_gpu *gpu) |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 205 | { |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 206 | int ret; |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 207 | |
Rob Clark | cb1e381 | 2017-06-13 09:15:36 -0400 | [diff] [blame] | 208 | WARN_ON(!mutex_is_locked(&gpu->dev->struct_mutex)); |
| 209 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 210 | if (!gpu->needs_hw_init) |
| 211 | return 0; |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 212 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 213 | disable_irq(gpu->irq); |
| 214 | ret = gpu->funcs->hw_init(gpu); |
| 215 | if (!ret) |
| 216 | gpu->needs_hw_init = false; |
| 217 | enable_irq(gpu->irq); |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 218 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 219 | return ret; |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 220 | } |
| 221 | |
| 222 | /* |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 223 | * Hangcheck detection for locked gpu: |
| 224 | */ |
| 225 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 226 | static void update_fences(struct msm_gpu *gpu, struct msm_ringbuffer *ring, |
| 227 | uint32_t fence) |
| 228 | { |
| 229 | struct msm_gem_submit *submit; |
| 230 | |
| 231 | list_for_each_entry(submit, &ring->submits, node) { |
| 232 | if (submit->seqno > fence) |
| 233 | break; |
| 234 | |
| 235 | msm_update_fence(submit->ring->fctx, |
| 236 | submit->fence->seqno); |
| 237 | } |
| 238 | } |
| 239 | |
Rob Clark | 18bb8a6 | 2017-09-13 10:17:18 -0400 | [diff] [blame] | 240 | static struct msm_gem_submit * |
| 241 | find_submit(struct msm_ringbuffer *ring, uint32_t fence) |
| 242 | { |
| 243 | struct msm_gem_submit *submit; |
| 244 | |
| 245 | WARN_ON(!mutex_is_locked(&ring->gpu->dev->struct_mutex)); |
| 246 | |
| 247 | list_for_each_entry(submit, &ring->submits, node) |
| 248 | if (submit->seqno == fence) |
| 249 | return submit; |
| 250 | |
| 251 | return NULL; |
| 252 | } |
| 253 | |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 254 | static void retire_submits(struct msm_gpu *gpu); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 255 | |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 256 | static void recover_worker(struct work_struct *work) |
| 257 | { |
| 258 | struct msm_gpu *gpu = container_of(work, struct msm_gpu, recover_work); |
| 259 | struct drm_device *dev = gpu->dev; |
Rob Clark | 96169f4 | 2017-09-15 11:04:44 -0400 | [diff] [blame] | 260 | struct msm_drm_private *priv = dev->dev_private; |
Rob Clark | 4816b62 | 2016-05-03 10:10:15 -0400 | [diff] [blame] | 261 | struct msm_gem_submit *submit; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 262 | struct msm_ringbuffer *cur_ring = gpu->funcs->active_ring(gpu); |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 263 | int i; |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 264 | |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 265 | mutex_lock(&dev->struct_mutex); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 266 | |
Rob Clark | 4816b62 | 2016-05-03 10:10:15 -0400 | [diff] [blame] | 267 | dev_err(dev->dev, "%s: hangcheck recover!\n", gpu->name); |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 268 | |
Rob Clark | 96169f4 | 2017-09-15 11:04:44 -0400 | [diff] [blame] | 269 | submit = find_submit(cur_ring, cur_ring->memptrs->fence + 1); |
Rob Clark | 18bb8a6 | 2017-09-13 10:17:18 -0400 | [diff] [blame] | 270 | if (submit) { |
| 271 | struct task_struct *task; |
Rob Clark | 4816b62 | 2016-05-03 10:10:15 -0400 | [diff] [blame] | 272 | |
Rob Clark | 18bb8a6 | 2017-09-13 10:17:18 -0400 | [diff] [blame] | 273 | rcu_read_lock(); |
| 274 | task = pid_task(submit->pid, PIDTYPE_PID); |
| 275 | if (task) { |
| 276 | char *cmd; |
| 277 | |
| 278 | /* |
| 279 | * So slightly annoying, in other paths like |
| 280 | * mmap'ing gem buffers, mmap_sem is acquired |
| 281 | * before struct_mutex, which means we can't |
| 282 | * hold struct_mutex across the call to |
| 283 | * get_cmdline(). But submits are retired |
| 284 | * from the same in-order workqueue, so we can |
| 285 | * safely drop the lock here without worrying |
| 286 | * about the submit going away. |
| 287 | */ |
| 288 | mutex_unlock(&dev->struct_mutex); |
| 289 | cmd = kstrdup_quotable_cmdline(task, GFP_KERNEL); |
| 290 | mutex_lock(&dev->struct_mutex); |
| 291 | |
| 292 | dev_err(dev->dev, "%s: offending task: %s (%s)\n", |
| 293 | gpu->name, task->comm, cmd); |
Rob Clark | 96169f4 | 2017-09-15 11:04:44 -0400 | [diff] [blame] | 294 | |
| 295 | msm_rd_dump_submit(priv->hangrd, submit, |
| 296 | "offending task: %s (%s)", task->comm, cmd); |
Rob Clark | 2d2bcce | 2017-11-13 12:53:53 -0500 | [diff] [blame] | 297 | |
| 298 | kfree(cmd); |
Rob Clark | 96169f4 | 2017-09-15 11:04:44 -0400 | [diff] [blame] | 299 | } else { |
| 300 | msm_rd_dump_submit(priv->hangrd, submit, NULL); |
Rob Clark | 4816b62 | 2016-05-03 10:10:15 -0400 | [diff] [blame] | 301 | } |
Rob Clark | 18bb8a6 | 2017-09-13 10:17:18 -0400 | [diff] [blame] | 302 | rcu_read_unlock(); |
Rob Clark | 96169f4 | 2017-09-15 11:04:44 -0400 | [diff] [blame] | 303 | } |
Rob Clark | 18bb8a6 | 2017-09-13 10:17:18 -0400 | [diff] [blame] | 304 | |
Rob Clark | 96169f4 | 2017-09-15 11:04:44 -0400 | [diff] [blame] | 305 | |
| 306 | /* |
| 307 | * Update all the rings with the latest and greatest fence.. this |
| 308 | * needs to happen after msm_rd_dump_submit() to ensure that the |
| 309 | * bo's referenced by the offending submit are still around. |
| 310 | */ |
Jordan Crouse | 7ddae82 | 2017-12-13 13:45:44 -0700 | [diff] [blame^] | 311 | for (i = 0; i < gpu->nr_rings; i++) { |
Rob Clark | 96169f4 | 2017-09-15 11:04:44 -0400 | [diff] [blame] | 312 | struct msm_ringbuffer *ring = gpu->rb[i]; |
| 313 | |
| 314 | uint32_t fence = ring->memptrs->fence; |
| 315 | |
| 316 | /* |
| 317 | * For the current (faulting?) ring/submit advance the fence by |
| 318 | * one more to clear the faulting submit |
| 319 | */ |
| 320 | if (ring == cur_ring) |
| 321 | fence++; |
| 322 | |
| 323 | update_fences(gpu, ring, fence); |
Rob Clark | 4816b62 | 2016-05-03 10:10:15 -0400 | [diff] [blame] | 324 | } |
| 325 | |
| 326 | if (msm_gpu_active(gpu)) { |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 327 | /* retire completed submits, plus the one that hung: */ |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 328 | retire_submits(gpu); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 329 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 330 | pm_runtime_get_sync(&gpu->pdev->dev); |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 331 | gpu->funcs->recover(gpu); |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 332 | pm_runtime_put_sync(&gpu->pdev->dev); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 333 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 334 | /* |
| 335 | * Replay all remaining submits starting with highest priority |
| 336 | * ring |
| 337 | */ |
Jordan Crouse | b1fc283 | 2017-10-20 11:07:01 -0600 | [diff] [blame] | 338 | for (i = 0; i < gpu->nr_rings; i++) { |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 339 | struct msm_ringbuffer *ring = gpu->rb[i]; |
| 340 | |
| 341 | list_for_each_entry(submit, &ring->submits, node) |
| 342 | gpu->funcs->submit(gpu, submit, NULL); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 343 | } |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 344 | } |
Rob Clark | 4816b62 | 2016-05-03 10:10:15 -0400 | [diff] [blame] | 345 | |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 346 | mutex_unlock(&dev->struct_mutex); |
| 347 | |
| 348 | msm_gpu_retire(gpu); |
| 349 | } |
| 350 | |
| 351 | static void hangcheck_timer_reset(struct msm_gpu *gpu) |
| 352 | { |
| 353 | DBG("%s", gpu->name); |
| 354 | mod_timer(&gpu->hangcheck_timer, |
| 355 | round_jiffies_up(jiffies + DRM_MSM_HANGCHECK_JIFFIES)); |
| 356 | } |
| 357 | |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 358 | static void hangcheck_handler(struct timer_list *t) |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 359 | { |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 360 | struct msm_gpu *gpu = from_timer(gpu, t, hangcheck_timer); |
Rob Clark | 6b8819c | 2013-09-11 17:14:30 -0400 | [diff] [blame] | 361 | struct drm_device *dev = gpu->dev; |
| 362 | struct msm_drm_private *priv = dev->dev_private; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 363 | struct msm_ringbuffer *ring = gpu->funcs->active_ring(gpu); |
| 364 | uint32_t fence = ring->memptrs->fence; |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 365 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 366 | if (fence != ring->hangcheck_fence) { |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 367 | /* some progress has been made.. ya! */ |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 368 | ring->hangcheck_fence = fence; |
| 369 | } else if (fence < ring->seqno) { |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 370 | /* no progress and not done.. hung! */ |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 371 | ring->hangcheck_fence = fence; |
| 372 | dev_err(dev->dev, "%s: hangcheck detected gpu lockup rb %d!\n", |
| 373 | gpu->name, ring->id); |
Rob Clark | 26791c4 | 2013-09-03 07:12:03 -0400 | [diff] [blame] | 374 | dev_err(dev->dev, "%s: completed fence: %u\n", |
| 375 | gpu->name, fence); |
| 376 | dev_err(dev->dev, "%s: submitted fence: %u\n", |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 377 | gpu->name, ring->seqno); |
| 378 | |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 379 | queue_work(priv->wq, &gpu->recover_work); |
| 380 | } |
| 381 | |
| 382 | /* if still more pending work, reset the hangcheck timer: */ |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 383 | if (ring->seqno > ring->hangcheck_fence) |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 384 | hangcheck_timer_reset(gpu); |
Rob Clark | 6b8819c | 2013-09-11 17:14:30 -0400 | [diff] [blame] | 385 | |
| 386 | /* workaround for missing irq: */ |
| 387 | queue_work(priv->wq, &gpu->retire_work); |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 388 | } |
| 389 | |
| 390 | /* |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 391 | * Performance Counters: |
| 392 | */ |
| 393 | |
| 394 | /* called under perf_lock */ |
| 395 | static int update_hw_cntrs(struct msm_gpu *gpu, uint32_t ncntrs, uint32_t *cntrs) |
| 396 | { |
| 397 | uint32_t current_cntrs[ARRAY_SIZE(gpu->last_cntrs)]; |
| 398 | int i, n = min(ncntrs, gpu->num_perfcntrs); |
| 399 | |
| 400 | /* read current values: */ |
| 401 | for (i = 0; i < gpu->num_perfcntrs; i++) |
| 402 | current_cntrs[i] = gpu_read(gpu, gpu->perfcntrs[i].sample_reg); |
| 403 | |
| 404 | /* update cntrs: */ |
| 405 | for (i = 0; i < n; i++) |
| 406 | cntrs[i] = current_cntrs[i] - gpu->last_cntrs[i]; |
| 407 | |
| 408 | /* save current values: */ |
| 409 | for (i = 0; i < gpu->num_perfcntrs; i++) |
| 410 | gpu->last_cntrs[i] = current_cntrs[i]; |
| 411 | |
| 412 | return n; |
| 413 | } |
| 414 | |
| 415 | static void update_sw_cntrs(struct msm_gpu *gpu) |
| 416 | { |
| 417 | ktime_t time; |
| 418 | uint32_t elapsed; |
| 419 | unsigned long flags; |
| 420 | |
| 421 | spin_lock_irqsave(&gpu->perf_lock, flags); |
| 422 | if (!gpu->perfcntr_active) |
| 423 | goto out; |
| 424 | |
| 425 | time = ktime_get(); |
| 426 | elapsed = ktime_to_us(ktime_sub(time, gpu->last_sample.time)); |
| 427 | |
| 428 | gpu->totaltime += elapsed; |
| 429 | if (gpu->last_sample.active) |
| 430 | gpu->activetime += elapsed; |
| 431 | |
| 432 | gpu->last_sample.active = msm_gpu_active(gpu); |
| 433 | gpu->last_sample.time = time; |
| 434 | |
| 435 | out: |
| 436 | spin_unlock_irqrestore(&gpu->perf_lock, flags); |
| 437 | } |
| 438 | |
| 439 | void msm_gpu_perfcntr_start(struct msm_gpu *gpu) |
| 440 | { |
| 441 | unsigned long flags; |
| 442 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 443 | pm_runtime_get_sync(&gpu->pdev->dev); |
| 444 | |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 445 | spin_lock_irqsave(&gpu->perf_lock, flags); |
| 446 | /* we could dynamically enable/disable perfcntr registers too.. */ |
| 447 | gpu->last_sample.active = msm_gpu_active(gpu); |
| 448 | gpu->last_sample.time = ktime_get(); |
| 449 | gpu->activetime = gpu->totaltime = 0; |
| 450 | gpu->perfcntr_active = true; |
| 451 | update_hw_cntrs(gpu, 0, NULL); |
| 452 | spin_unlock_irqrestore(&gpu->perf_lock, flags); |
| 453 | } |
| 454 | |
| 455 | void msm_gpu_perfcntr_stop(struct msm_gpu *gpu) |
| 456 | { |
| 457 | gpu->perfcntr_active = false; |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 458 | pm_runtime_put_sync(&gpu->pdev->dev); |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 459 | } |
| 460 | |
| 461 | /* returns -errno or # of cntrs sampled */ |
| 462 | int msm_gpu_perfcntr_sample(struct msm_gpu *gpu, uint32_t *activetime, |
| 463 | uint32_t *totaltime, uint32_t ncntrs, uint32_t *cntrs) |
| 464 | { |
| 465 | unsigned long flags; |
| 466 | int ret; |
| 467 | |
| 468 | spin_lock_irqsave(&gpu->perf_lock, flags); |
| 469 | |
| 470 | if (!gpu->perfcntr_active) { |
| 471 | ret = -EINVAL; |
| 472 | goto out; |
| 473 | } |
| 474 | |
| 475 | *activetime = gpu->activetime; |
| 476 | *totaltime = gpu->totaltime; |
| 477 | |
| 478 | gpu->activetime = gpu->totaltime = 0; |
| 479 | |
| 480 | ret = update_hw_cntrs(gpu, ncntrs, cntrs); |
| 481 | |
| 482 | out: |
| 483 | spin_unlock_irqrestore(&gpu->perf_lock, flags); |
| 484 | |
| 485 | return ret; |
| 486 | } |
| 487 | |
| 488 | /* |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 489 | * Cmdstream submission/retirement: |
| 490 | */ |
| 491 | |
Rob Clark | 7d12a27 | 2016-03-16 16:07:38 -0400 | [diff] [blame] | 492 | static void retire_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit) |
| 493 | { |
| 494 | int i; |
| 495 | |
| 496 | for (i = 0; i < submit->nr_bos; i++) { |
| 497 | struct msm_gem_object *msm_obj = submit->bos[i].obj; |
| 498 | /* move to inactive: */ |
| 499 | msm_gem_move_to_inactive(&msm_obj->base); |
Rob Clark | 8bdcd94 | 2017-06-13 11:07:08 -0400 | [diff] [blame] | 500 | msm_gem_put_iova(&msm_obj->base, gpu->aspace); |
Rob Clark | 7d12a27 | 2016-03-16 16:07:38 -0400 | [diff] [blame] | 501 | drm_gem_object_unreference(&msm_obj->base); |
| 502 | } |
| 503 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 504 | pm_runtime_mark_last_busy(&gpu->pdev->dev); |
| 505 | pm_runtime_put_autosuspend(&gpu->pdev->dev); |
Rob Clark | 40e6815 | 2016-05-03 09:50:26 -0400 | [diff] [blame] | 506 | msm_gem_submit_free(submit); |
Rob Clark | 7d12a27 | 2016-03-16 16:07:38 -0400 | [diff] [blame] | 507 | } |
| 508 | |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 509 | static void retire_submits(struct msm_gpu *gpu) |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 510 | { |
| 511 | struct drm_device *dev = gpu->dev; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 512 | struct msm_gem_submit *submit, *tmp; |
| 513 | int i; |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 514 | |
| 515 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 516 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 517 | /* Retire the commits starting with highest priority */ |
Jordan Crouse | b1fc283 | 2017-10-20 11:07:01 -0600 | [diff] [blame] | 518 | for (i = 0; i < gpu->nr_rings; i++) { |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 519 | struct msm_ringbuffer *ring = gpu->rb[i]; |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 520 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 521 | list_for_each_entry_safe(submit, tmp, &ring->submits, node) { |
| 522 | if (dma_fence_is_signaled(submit->fence)) |
| 523 | retire_submit(gpu, submit); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 524 | } |
| 525 | } |
| 526 | } |
| 527 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 528 | static void retire_worker(struct work_struct *work) |
| 529 | { |
| 530 | struct msm_gpu *gpu = container_of(work, struct msm_gpu, retire_work); |
| 531 | struct drm_device *dev = gpu->dev; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 532 | int i; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 533 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 534 | for (i = 0; i < gpu->nr_rings; i++) |
| 535 | update_fences(gpu, gpu->rb[i], gpu->rb[i]->memptrs->fence); |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 536 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 537 | mutex_lock(&dev->struct_mutex); |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 538 | retire_submits(gpu); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 539 | mutex_unlock(&dev->struct_mutex); |
| 540 | } |
| 541 | |
| 542 | /* call from irq handler to schedule work to retire bo's */ |
| 543 | void msm_gpu_retire(struct msm_gpu *gpu) |
| 544 | { |
| 545 | struct msm_drm_private *priv = gpu->dev->dev_private; |
| 546 | queue_work(priv->wq, &gpu->retire_work); |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 547 | update_sw_cntrs(gpu); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 548 | } |
| 549 | |
| 550 | /* add bo's to gpu's ring, and kick gpu: */ |
Rob Clark | f44d32c | 2016-06-16 16:37:38 -0400 | [diff] [blame] | 551 | void msm_gpu_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit, |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 552 | struct msm_file_private *ctx) |
| 553 | { |
| 554 | struct drm_device *dev = gpu->dev; |
| 555 | struct msm_drm_private *priv = dev->dev_private; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 556 | struct msm_ringbuffer *ring = submit->ring; |
Rob Clark | f44d32c | 2016-06-16 16:37:38 -0400 | [diff] [blame] | 557 | int i; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 558 | |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 559 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 560 | |
Rob Clark | eeb7547 | 2017-02-10 15:36:33 -0500 | [diff] [blame] | 561 | pm_runtime_get_sync(&gpu->pdev->dev); |
| 562 | |
| 563 | msm_gpu_hw_init(gpu); |
Rob Clark | 37d77c3 | 2014-01-11 16:25:08 -0500 | [diff] [blame] | 564 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 565 | submit->seqno = ++ring->seqno; |
| 566 | |
| 567 | list_add_tail(&submit->node, &ring->submits); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 568 | |
Rob Clark | 998b9a5 | 2017-09-15 10:46:45 -0400 | [diff] [blame] | 569 | msm_rd_dump_submit(priv->rd, submit, NULL); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 570 | |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 571 | update_sw_cntrs(gpu); |
| 572 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 573 | for (i = 0; i < submit->nr_bos; i++) { |
| 574 | struct msm_gem_object *msm_obj = submit->bos[i].obj; |
Rob Clark | 78babc1 | 2016-11-11 12:06:46 -0500 | [diff] [blame] | 575 | uint64_t iova; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 576 | |
| 577 | /* can't happen yet.. but when we add 2d support we'll have |
| 578 | * to deal w/ cross-ring synchronization: |
| 579 | */ |
| 580 | WARN_ON(is_active(msm_obj) && (msm_obj->gpu != gpu)); |
| 581 | |
Rob Clark | 7d12a27 | 2016-03-16 16:07:38 -0400 | [diff] [blame] | 582 | /* submit takes a reference to the bo and iova until retired: */ |
| 583 | drm_gem_object_reference(&msm_obj->base); |
Sushmita Susheelendra | 0e08270 | 2017-06-13 16:52:54 -0600 | [diff] [blame] | 584 | msm_gem_get_iova(&msm_obj->base, |
Rob Clark | 8bdcd94 | 2017-06-13 11:07:08 -0400 | [diff] [blame] | 585 | submit->gpu->aspace, &iova); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 586 | |
Rob Clark | bf6811f | 2013-09-01 13:25:09 -0400 | [diff] [blame] | 587 | if (submit->bos[i].flags & MSM_SUBMIT_BO_WRITE) |
| 588 | msm_gem_move_to_active(&msm_obj->base, gpu, true, submit->fence); |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 589 | else if (submit->bos[i].flags & MSM_SUBMIT_BO_READ) |
| 590 | msm_gem_move_to_active(&msm_obj->base, gpu, false, submit->fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 591 | } |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 592 | |
Rob Clark | 1193c3b | 2016-05-03 09:46:49 -0400 | [diff] [blame] | 593 | gpu->funcs->submit(gpu, submit, ctx); |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 594 | priv->lastctx = ctx; |
| 595 | |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 596 | hangcheck_timer_reset(gpu); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 597 | } |
| 598 | |
| 599 | /* |
| 600 | * Init/Cleanup: |
| 601 | */ |
| 602 | |
| 603 | static irqreturn_t irq_handler(int irq, void *data) |
| 604 | { |
| 605 | struct msm_gpu *gpu = data; |
| 606 | return gpu->funcs->irq(gpu); |
| 607 | } |
| 608 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 609 | static struct clk *get_clock(struct device *dev, const char *name) |
| 610 | { |
| 611 | struct clk *clk = devm_clk_get(dev, name); |
| 612 | |
| 613 | return IS_ERR(clk) ? NULL : clk; |
| 614 | } |
| 615 | |
| 616 | static int get_clocks(struct platform_device *pdev, struct msm_gpu *gpu) |
| 617 | { |
| 618 | struct device *dev = &pdev->dev; |
| 619 | struct property *prop; |
| 620 | const char *name; |
| 621 | int i = 0; |
| 622 | |
| 623 | gpu->nr_clocks = of_property_count_strings(dev->of_node, "clock-names"); |
| 624 | if (gpu->nr_clocks < 1) { |
| 625 | gpu->nr_clocks = 0; |
| 626 | return 0; |
| 627 | } |
| 628 | |
| 629 | gpu->grp_clks = devm_kcalloc(dev, sizeof(struct clk *), gpu->nr_clocks, |
| 630 | GFP_KERNEL); |
| 631 | if (!gpu->grp_clks) |
| 632 | return -ENOMEM; |
| 633 | |
| 634 | of_property_for_each_string(dev->of_node, "clock-names", prop, name) { |
| 635 | gpu->grp_clks[i] = get_clock(dev, name); |
| 636 | |
| 637 | /* Remember the key clocks that we need to control later */ |
Rob Clark | 134ccad | 2017-05-03 10:43:14 -0400 | [diff] [blame] | 638 | if (!strcmp(name, "core") || !strcmp(name, "core_clk")) |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 639 | gpu->core_clk = gpu->grp_clks[i]; |
Rob Clark | 134ccad | 2017-05-03 10:43:14 -0400 | [diff] [blame] | 640 | else if (!strcmp(name, "rbbmtimer") || !strcmp(name, "rbbmtimer_clk")) |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 641 | gpu->rbbmtimer_clk = gpu->grp_clks[i]; |
| 642 | |
| 643 | ++i; |
| 644 | } |
| 645 | |
| 646 | return 0; |
| 647 | } |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 648 | |
Jordan Crouse | 1267a4d | 2017-07-27 10:42:39 -0600 | [diff] [blame] | 649 | static struct msm_gem_address_space * |
| 650 | msm_gpu_create_address_space(struct msm_gpu *gpu, struct platform_device *pdev, |
| 651 | uint64_t va_start, uint64_t va_end) |
| 652 | { |
| 653 | struct iommu_domain *iommu; |
| 654 | struct msm_gem_address_space *aspace; |
| 655 | int ret; |
| 656 | |
| 657 | /* |
| 658 | * Setup IOMMU.. eventually we will (I think) do this once per context |
| 659 | * and have separate page tables per context. For now, to keep things |
| 660 | * simple and to get something working, just use a single address space: |
| 661 | */ |
| 662 | iommu = iommu_domain_alloc(&platform_bus_type); |
| 663 | if (!iommu) |
| 664 | return NULL; |
| 665 | |
| 666 | iommu->geometry.aperture_start = va_start; |
| 667 | iommu->geometry.aperture_end = va_end; |
| 668 | |
| 669 | dev_info(gpu->dev->dev, "%s: using IOMMU\n", gpu->name); |
| 670 | |
| 671 | aspace = msm_gem_address_space_create(&pdev->dev, iommu, "gpu"); |
| 672 | if (IS_ERR(aspace)) { |
| 673 | dev_err(gpu->dev->dev, "failed to init iommu: %ld\n", |
| 674 | PTR_ERR(aspace)); |
| 675 | iommu_domain_free(iommu); |
| 676 | return ERR_CAST(aspace); |
| 677 | } |
| 678 | |
| 679 | ret = aspace->mmu->funcs->attach(aspace->mmu, NULL, 0); |
| 680 | if (ret) { |
| 681 | msm_gem_address_space_put(aspace); |
| 682 | return ERR_PTR(ret); |
| 683 | } |
| 684 | |
| 685 | return aspace; |
| 686 | } |
| 687 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 688 | int msm_gpu_init(struct drm_device *drm, struct platform_device *pdev, |
| 689 | struct msm_gpu *gpu, const struct msm_gpu_funcs *funcs, |
Jordan Crouse | 5770fc7 | 2017-05-08 14:35:03 -0600 | [diff] [blame] | 690 | const char *name, struct msm_gpu_config *config) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 691 | { |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 692 | int i, ret, nr_rings = config->nr_rings; |
| 693 | void *memptrs; |
| 694 | uint64_t memptrs_iova; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 695 | |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 696 | if (WARN_ON(gpu->num_perfcntrs > ARRAY_SIZE(gpu->last_cntrs))) |
| 697 | gpu->num_perfcntrs = ARRAY_SIZE(gpu->last_cntrs); |
| 698 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 699 | gpu->dev = drm; |
| 700 | gpu->funcs = funcs; |
| 701 | gpu->name = name; |
| 702 | |
| 703 | INIT_LIST_HEAD(&gpu->active_list); |
| 704 | INIT_WORK(&gpu->retire_work, retire_worker); |
Rob Clark | bd6f82d | 2013-08-24 14:20:38 -0400 | [diff] [blame] | 705 | INIT_WORK(&gpu->recover_work, recover_worker); |
| 706 | |
Rob Clark | 1a370be | 2015-06-07 13:46:04 -0400 | [diff] [blame] | 707 | |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 708 | timer_setup(&gpu->hangcheck_timer, hangcheck_handler, 0); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 709 | |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 710 | spin_lock_init(&gpu->perf_lock); |
| 711 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 712 | |
| 713 | /* Map registers: */ |
Jordan Crouse | 5770fc7 | 2017-05-08 14:35:03 -0600 | [diff] [blame] | 714 | gpu->mmio = msm_ioremap(pdev, config->ioname, name); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 715 | if (IS_ERR(gpu->mmio)) { |
| 716 | ret = PTR_ERR(gpu->mmio); |
| 717 | goto fail; |
| 718 | } |
| 719 | |
| 720 | /* Get Interrupt: */ |
Jordan Crouse | 5770fc7 | 2017-05-08 14:35:03 -0600 | [diff] [blame] | 721 | gpu->irq = platform_get_irq_byname(pdev, config->irqname); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 722 | if (gpu->irq < 0) { |
| 723 | ret = gpu->irq; |
| 724 | dev_err(drm->dev, "failed to get irq: %d\n", ret); |
| 725 | goto fail; |
| 726 | } |
| 727 | |
| 728 | ret = devm_request_irq(&pdev->dev, gpu->irq, irq_handler, |
| 729 | IRQF_TRIGGER_HIGH, gpu->name, gpu); |
| 730 | if (ret) { |
| 731 | dev_err(drm->dev, "failed to request IRQ%u: %d\n", gpu->irq, ret); |
| 732 | goto fail; |
| 733 | } |
| 734 | |
Jordan Crouse | 98db803 | 2017-03-07 10:02:56 -0700 | [diff] [blame] | 735 | ret = get_clocks(pdev, gpu); |
| 736 | if (ret) |
| 737 | goto fail; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 738 | |
Rob Clark | 720c3bb | 2017-01-30 11:30:58 -0500 | [diff] [blame] | 739 | gpu->ebi1_clk = msm_clk_get(pdev, "bus"); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 740 | DBG("ebi1_clk: %p", gpu->ebi1_clk); |
| 741 | if (IS_ERR(gpu->ebi1_clk)) |
| 742 | gpu->ebi1_clk = NULL; |
| 743 | |
| 744 | /* Acquire regulators: */ |
| 745 | gpu->gpu_reg = devm_regulator_get(&pdev->dev, "vdd"); |
| 746 | DBG("gpu_reg: %p", gpu->gpu_reg); |
| 747 | if (IS_ERR(gpu->gpu_reg)) |
| 748 | gpu->gpu_reg = NULL; |
| 749 | |
| 750 | gpu->gpu_cx = devm_regulator_get(&pdev->dev, "vddcx"); |
| 751 | DBG("gpu_cx: %p", gpu->gpu_cx); |
| 752 | if (IS_ERR(gpu->gpu_cx)) |
| 753 | gpu->gpu_cx = NULL; |
| 754 | |
Jordan Crouse | 1267a4d | 2017-07-27 10:42:39 -0600 | [diff] [blame] | 755 | gpu->pdev = pdev; |
| 756 | platform_set_drvdata(pdev, gpu); |
Rob Clark | 667ce33 | 2016-09-28 19:58:32 -0400 | [diff] [blame] | 757 | |
Jordan Crouse | 1267a4d | 2017-07-27 10:42:39 -0600 | [diff] [blame] | 758 | bs_init(gpu); |
Stephane Viau | 5e921b1 | 2015-09-15 08:41:46 -0400 | [diff] [blame] | 759 | |
Jordan Crouse | 1267a4d | 2017-07-27 10:42:39 -0600 | [diff] [blame] | 760 | gpu->aspace = msm_gpu_create_address_space(gpu, pdev, |
| 761 | config->va_start, config->va_end); |
| 762 | |
| 763 | if (gpu->aspace == NULL) |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 764 | dev_info(drm->dev, "%s: no IOMMU, fallback to VRAM carveout!\n", name); |
Jordan Crouse | 1267a4d | 2017-07-27 10:42:39 -0600 | [diff] [blame] | 765 | else if (IS_ERR(gpu->aspace)) { |
| 766 | ret = PTR_ERR(gpu->aspace); |
| 767 | goto fail; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 768 | } |
Rob Clark | a1ad352 | 2014-07-11 11:59:22 -0400 | [diff] [blame] | 769 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 770 | memptrs = msm_gem_kernel_new(drm, sizeof(*gpu->memptrs_bo), |
Jordan Crouse | cd414f3 | 2017-10-20 11:06:56 -0600 | [diff] [blame] | 771 | MSM_BO_UNCACHED, gpu->aspace, &gpu->memptrs_bo, |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 772 | &memptrs_iova); |
Jordan Crouse | cd414f3 | 2017-10-20 11:06:56 -0600 | [diff] [blame] | 773 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 774 | if (IS_ERR(memptrs)) { |
| 775 | ret = PTR_ERR(memptrs); |
Jordan Crouse | cd414f3 | 2017-10-20 11:06:56 -0600 | [diff] [blame] | 776 | dev_err(drm->dev, "could not allocate memptrs: %d\n", ret); |
| 777 | goto fail; |
| 778 | } |
| 779 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 780 | if (nr_rings > ARRAY_SIZE(gpu->rb)) { |
Arnd Bergmann | 39ae0d3 | 2017-08-03 13:50:48 +0200 | [diff] [blame] | 781 | DRM_DEV_INFO_ONCE(drm->dev, "Only creating %zu ringbuffers\n", |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 782 | ARRAY_SIZE(gpu->rb)); |
| 783 | nr_rings = ARRAY_SIZE(gpu->rb); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 784 | } |
| 785 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 786 | /* Create ringbuffer(s): */ |
| 787 | for (i = 0; i < nr_rings; i++) { |
| 788 | gpu->rb[i] = msm_ringbuffer_new(gpu, i, memptrs, memptrs_iova); |
| 789 | |
| 790 | if (IS_ERR(gpu->rb[i])) { |
| 791 | ret = PTR_ERR(gpu->rb[i]); |
| 792 | dev_err(drm->dev, |
| 793 | "could not create ringbuffer %d: %d\n", i, ret); |
| 794 | goto fail; |
| 795 | } |
| 796 | |
| 797 | memptrs += sizeof(struct msm_rbmemptrs); |
| 798 | memptrs_iova += sizeof(struct msm_rbmemptrs); |
| 799 | } |
| 800 | |
| 801 | gpu->nr_rings = nr_rings; |
| 802 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 803 | return 0; |
| 804 | |
| 805 | fail: |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 806 | for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) { |
| 807 | msm_ringbuffer_destroy(gpu->rb[i]); |
| 808 | gpu->rb[i] = NULL; |
| 809 | } |
| 810 | |
Jordan Crouse | cd414f3 | 2017-10-20 11:06:56 -0600 | [diff] [blame] | 811 | if (gpu->memptrs_bo) { |
| 812 | msm_gem_put_vaddr(gpu->memptrs_bo); |
| 813 | msm_gem_put_iova(gpu->memptrs_bo, gpu->aspace); |
| 814 | drm_gem_object_unreference_unlocked(gpu->memptrs_bo); |
| 815 | } |
| 816 | |
Jordan Crouse | 1267a4d | 2017-07-27 10:42:39 -0600 | [diff] [blame] | 817 | platform_set_drvdata(pdev, NULL); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 818 | return ret; |
| 819 | } |
| 820 | |
| 821 | void msm_gpu_cleanup(struct msm_gpu *gpu) |
| 822 | { |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 823 | int i; |
| 824 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 825 | DBG("%s", gpu->name); |
| 826 | |
| 827 | WARN_ON(!list_empty(&gpu->active_list)); |
| 828 | |
| 829 | bs_fini(gpu); |
| 830 | |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 831 | for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) { |
| 832 | msm_ringbuffer_destroy(gpu->rb[i]); |
| 833 | gpu->rb[i] = NULL; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 834 | } |
Jordan Crouse | cd414f3 | 2017-10-20 11:06:56 -0600 | [diff] [blame] | 835 | |
| 836 | if (gpu->memptrs_bo) { |
| 837 | msm_gem_put_vaddr(gpu->memptrs_bo); |
| 838 | msm_gem_put_iova(gpu->memptrs_bo, gpu->aspace); |
| 839 | drm_gem_object_unreference_unlocked(gpu->memptrs_bo); |
| 840 | } |
| 841 | |
| 842 | if (!IS_ERR_OR_NULL(gpu->aspace)) { |
Jordan Crouse | 1267a4d | 2017-07-27 10:42:39 -0600 | [diff] [blame] | 843 | gpu->aspace->mmu->funcs->detach(gpu->aspace->mmu, |
| 844 | NULL, 0); |
| 845 | msm_gem_address_space_put(gpu->aspace); |
| 846 | } |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 847 | } |