blob: 6fbc2fc259ce28d77e83ba65e409dd520467009a [file] [log] [blame]
Rob Clark7198e6b2013-07-19 12:59:32 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include "msm_gpu.h"
19#include "msm_gem.h"
Rob Clark871d8122013-11-16 12:56:06 -050020#include "msm_mmu.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040021#include "msm_fence.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040022
Rob Clark18bb8a62017-09-13 10:17:18 -040023#include <linux/string_helpers.h>
24
Rob Clark7198e6b2013-07-19 12:59:32 -040025
26/*
27 * Power Management:
28 */
29
Rob Clark6490ad42015-06-04 10:26:37 -040030#ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
Rob Clark7198e6b2013-07-19 12:59:32 -040031#include <mach/board.h>
Rob Clarkbf2b33a2013-11-15 09:03:15 -050032static void bs_init(struct msm_gpu *gpu)
Rob Clark7198e6b2013-07-19 12:59:32 -040033{
Rob Clarkbf2b33a2013-11-15 09:03:15 -050034 if (gpu->bus_scale_table) {
35 gpu->bsc = msm_bus_scale_register_client(gpu->bus_scale_table);
Rob Clark7198e6b2013-07-19 12:59:32 -040036 DBG("bus scale client: %08x", gpu->bsc);
37 }
38}
39
40static void bs_fini(struct msm_gpu *gpu)
41{
42 if (gpu->bsc) {
43 msm_bus_scale_unregister_client(gpu->bsc);
44 gpu->bsc = 0;
45 }
46}
47
48static void bs_set(struct msm_gpu *gpu, int idx)
49{
50 if (gpu->bsc) {
51 DBG("set bus scaling: %d", idx);
52 msm_bus_scale_client_update_request(gpu->bsc, idx);
53 }
54}
55#else
Rob Clarkbf2b33a2013-11-15 09:03:15 -050056static void bs_init(struct msm_gpu *gpu) {}
Rob Clark7198e6b2013-07-19 12:59:32 -040057static void bs_fini(struct msm_gpu *gpu) {}
58static void bs_set(struct msm_gpu *gpu, int idx) {}
59#endif
60
61static int enable_pwrrail(struct msm_gpu *gpu)
62{
63 struct drm_device *dev = gpu->dev;
64 int ret = 0;
65
66 if (gpu->gpu_reg) {
67 ret = regulator_enable(gpu->gpu_reg);
68 if (ret) {
69 dev_err(dev->dev, "failed to enable 'gpu_reg': %d\n", ret);
70 return ret;
71 }
72 }
73
74 if (gpu->gpu_cx) {
75 ret = regulator_enable(gpu->gpu_cx);
76 if (ret) {
77 dev_err(dev->dev, "failed to enable 'gpu_cx': %d\n", ret);
78 return ret;
79 }
80 }
81
82 return 0;
83}
84
85static int disable_pwrrail(struct msm_gpu *gpu)
86{
87 if (gpu->gpu_cx)
88 regulator_disable(gpu->gpu_cx);
89 if (gpu->gpu_reg)
90 regulator_disable(gpu->gpu_reg);
91 return 0;
92}
93
94static int enable_clk(struct msm_gpu *gpu)
95{
Rob Clark7198e6b2013-07-19 12:59:32 -040096 int i;
97
Jordan Crouse98db8032017-03-07 10:02:56 -070098 if (gpu->core_clk && gpu->fast_rate)
99 clk_set_rate(gpu->core_clk, gpu->fast_rate);
Jordan Crouse89d777a2016-11-28 12:28:31 -0700100
Jordan Crouseb5f103a2016-11-28 12:28:33 -0700101 /* Set the RBBM timer rate to 19.2Mhz */
Jordan Crouse98db8032017-03-07 10:02:56 -0700102 if (gpu->rbbmtimer_clk)
103 clk_set_rate(gpu->rbbmtimer_clk, 19200000);
Jordan Crouseb5f103a2016-11-28 12:28:33 -0700104
Jordan Crouse98db8032017-03-07 10:02:56 -0700105 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Jordan Crouse89d777a2016-11-28 12:28:31 -0700106 if (gpu->grp_clks[i])
Rob Clark7198e6b2013-07-19 12:59:32 -0400107 clk_prepare(gpu->grp_clks[i]);
Rob Clark7198e6b2013-07-19 12:59:32 -0400108
Jordan Crouse98db8032017-03-07 10:02:56 -0700109 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Rob Clark7198e6b2013-07-19 12:59:32 -0400110 if (gpu->grp_clks[i])
111 clk_enable(gpu->grp_clks[i]);
112
113 return 0;
114}
115
116static int disable_clk(struct msm_gpu *gpu)
117{
Rob Clark7198e6b2013-07-19 12:59:32 -0400118 int i;
119
Jordan Crouse98db8032017-03-07 10:02:56 -0700120 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Jordan Crouse89d777a2016-11-28 12:28:31 -0700121 if (gpu->grp_clks[i])
Rob Clark7198e6b2013-07-19 12:59:32 -0400122 clk_disable(gpu->grp_clks[i]);
Rob Clark7198e6b2013-07-19 12:59:32 -0400123
Jordan Crouse98db8032017-03-07 10:02:56 -0700124 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Rob Clark7198e6b2013-07-19 12:59:32 -0400125 if (gpu->grp_clks[i])
126 clk_unprepare(gpu->grp_clks[i]);
127
Jordan Crousebf5af4a2017-03-07 10:02:54 -0700128 /*
129 * Set the clock to a deliberately low rate. On older targets the clock
130 * speed had to be non zero to avoid problems. On newer targets this
131 * will be rounded down to zero anyway so it all works out.
132 */
Jordan Crouse98db8032017-03-07 10:02:56 -0700133 if (gpu->core_clk)
134 clk_set_rate(gpu->core_clk, 27000000);
Jordan Crouse89d777a2016-11-28 12:28:31 -0700135
Jordan Crouse98db8032017-03-07 10:02:56 -0700136 if (gpu->rbbmtimer_clk)
137 clk_set_rate(gpu->rbbmtimer_clk, 0);
Jordan Crouseb5f103a2016-11-28 12:28:33 -0700138
Rob Clark7198e6b2013-07-19 12:59:32 -0400139 return 0;
140}
141
142static int enable_axi(struct msm_gpu *gpu)
143{
144 if (gpu->ebi1_clk)
145 clk_prepare_enable(gpu->ebi1_clk);
146 if (gpu->bus_freq)
147 bs_set(gpu, gpu->bus_freq);
148 return 0;
149}
150
151static int disable_axi(struct msm_gpu *gpu)
152{
153 if (gpu->ebi1_clk)
154 clk_disable_unprepare(gpu->ebi1_clk);
155 if (gpu->bus_freq)
156 bs_set(gpu, 0);
157 return 0;
158}
159
160int msm_gpu_pm_resume(struct msm_gpu *gpu)
161{
162 int ret;
163
Rob Clarkeeb75472017-02-10 15:36:33 -0500164 DBG("%s", gpu->name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400165
166 ret = enable_pwrrail(gpu);
167 if (ret)
168 return ret;
169
170 ret = enable_clk(gpu);
171 if (ret)
172 return ret;
173
174 ret = enable_axi(gpu);
175 if (ret)
176 return ret;
177
Rob Clarkeeb75472017-02-10 15:36:33 -0500178 gpu->needs_hw_init = true;
179
Rob Clark7198e6b2013-07-19 12:59:32 -0400180 return 0;
181}
182
183int msm_gpu_pm_suspend(struct msm_gpu *gpu)
184{
185 int ret;
186
Rob Clarkeeb75472017-02-10 15:36:33 -0500187 DBG("%s", gpu->name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400188
189 ret = disable_axi(gpu);
190 if (ret)
191 return ret;
192
193 ret = disable_clk(gpu);
194 if (ret)
195 return ret;
196
197 ret = disable_pwrrail(gpu);
198 if (ret)
199 return ret;
200
201 return 0;
202}
203
Rob Clarkeeb75472017-02-10 15:36:33 -0500204int msm_gpu_hw_init(struct msm_gpu *gpu)
Rob Clark37d77c32014-01-11 16:25:08 -0500205{
Rob Clarkeeb75472017-02-10 15:36:33 -0500206 int ret;
Rob Clark37d77c32014-01-11 16:25:08 -0500207
Rob Clarkcb1e3812017-06-13 09:15:36 -0400208 WARN_ON(!mutex_is_locked(&gpu->dev->struct_mutex));
209
Rob Clarkeeb75472017-02-10 15:36:33 -0500210 if (!gpu->needs_hw_init)
211 return 0;
Rob Clark37d77c32014-01-11 16:25:08 -0500212
Rob Clarkeeb75472017-02-10 15:36:33 -0500213 disable_irq(gpu->irq);
214 ret = gpu->funcs->hw_init(gpu);
215 if (!ret)
216 gpu->needs_hw_init = false;
217 enable_irq(gpu->irq);
Rob Clark37d77c32014-01-11 16:25:08 -0500218
Rob Clarkeeb75472017-02-10 15:36:33 -0500219 return ret;
Rob Clark37d77c32014-01-11 16:25:08 -0500220}
221
222/*
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400223 * Hangcheck detection for locked gpu:
224 */
225
Jordan Crousef97deca2017-10-20 11:06:57 -0600226static void update_fences(struct msm_gpu *gpu, struct msm_ringbuffer *ring,
227 uint32_t fence)
228{
229 struct msm_gem_submit *submit;
230
231 list_for_each_entry(submit, &ring->submits, node) {
232 if (submit->seqno > fence)
233 break;
234
235 msm_update_fence(submit->ring->fctx,
236 submit->fence->seqno);
237 }
238}
239
Rob Clark18bb8a62017-09-13 10:17:18 -0400240static struct msm_gem_submit *
241find_submit(struct msm_ringbuffer *ring, uint32_t fence)
242{
243 struct msm_gem_submit *submit;
244
245 WARN_ON(!mutex_is_locked(&ring->gpu->dev->struct_mutex));
246
247 list_for_each_entry(submit, &ring->submits, node)
248 if (submit->seqno == fence)
249 return submit;
250
251 return NULL;
252}
253
Rob Clarkb6295f92016-03-15 18:26:28 -0400254static void retire_submits(struct msm_gpu *gpu);
Rob Clark1a370be2015-06-07 13:46:04 -0400255
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400256static void recover_worker(struct work_struct *work)
257{
258 struct msm_gpu *gpu = container_of(work, struct msm_gpu, recover_work);
259 struct drm_device *dev = gpu->dev;
Rob Clark96169f42017-09-15 11:04:44 -0400260 struct msm_drm_private *priv = dev->dev_private;
Rob Clark4816b622016-05-03 10:10:15 -0400261 struct msm_gem_submit *submit;
Jordan Crousef97deca2017-10-20 11:06:57 -0600262 struct msm_ringbuffer *cur_ring = gpu->funcs->active_ring(gpu);
Jordan Crousef97deca2017-10-20 11:06:57 -0600263 int i;
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400264
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400265 mutex_lock(&dev->struct_mutex);
Rob Clark1a370be2015-06-07 13:46:04 -0400266
Rob Clark4816b622016-05-03 10:10:15 -0400267 dev_err(dev->dev, "%s: hangcheck recover!\n", gpu->name);
Jordan Crousef97deca2017-10-20 11:06:57 -0600268
Rob Clark96169f42017-09-15 11:04:44 -0400269 submit = find_submit(cur_ring, cur_ring->memptrs->fence + 1);
Rob Clark18bb8a62017-09-13 10:17:18 -0400270 if (submit) {
271 struct task_struct *task;
Rob Clark4816b622016-05-03 10:10:15 -0400272
Rob Clark18bb8a62017-09-13 10:17:18 -0400273 rcu_read_lock();
274 task = pid_task(submit->pid, PIDTYPE_PID);
275 if (task) {
276 char *cmd;
277
278 /*
279 * So slightly annoying, in other paths like
280 * mmap'ing gem buffers, mmap_sem is acquired
281 * before struct_mutex, which means we can't
282 * hold struct_mutex across the call to
283 * get_cmdline(). But submits are retired
284 * from the same in-order workqueue, so we can
285 * safely drop the lock here without worrying
286 * about the submit going away.
287 */
288 mutex_unlock(&dev->struct_mutex);
289 cmd = kstrdup_quotable_cmdline(task, GFP_KERNEL);
290 mutex_lock(&dev->struct_mutex);
291
292 dev_err(dev->dev, "%s: offending task: %s (%s)\n",
293 gpu->name, task->comm, cmd);
Rob Clark96169f42017-09-15 11:04:44 -0400294
295 msm_rd_dump_submit(priv->hangrd, submit,
296 "offending task: %s (%s)", task->comm, cmd);
Rob Clark2d2bcce2017-11-13 12:53:53 -0500297
298 kfree(cmd);
Rob Clark96169f42017-09-15 11:04:44 -0400299 } else {
300 msm_rd_dump_submit(priv->hangrd, submit, NULL);
Rob Clark4816b622016-05-03 10:10:15 -0400301 }
Rob Clark18bb8a62017-09-13 10:17:18 -0400302 rcu_read_unlock();
Rob Clark96169f42017-09-15 11:04:44 -0400303 }
Rob Clark18bb8a62017-09-13 10:17:18 -0400304
Rob Clark96169f42017-09-15 11:04:44 -0400305
306 /*
307 * Update all the rings with the latest and greatest fence.. this
308 * needs to happen after msm_rd_dump_submit() to ensure that the
309 * bo's referenced by the offending submit are still around.
310 */
Jordan Crouse7ddae822017-12-13 13:45:44 -0700311 for (i = 0; i < gpu->nr_rings; i++) {
Rob Clark96169f42017-09-15 11:04:44 -0400312 struct msm_ringbuffer *ring = gpu->rb[i];
313
314 uint32_t fence = ring->memptrs->fence;
315
316 /*
317 * For the current (faulting?) ring/submit advance the fence by
318 * one more to clear the faulting submit
319 */
320 if (ring == cur_ring)
321 fence++;
322
323 update_fences(gpu, ring, fence);
Rob Clark4816b622016-05-03 10:10:15 -0400324 }
325
326 if (msm_gpu_active(gpu)) {
Rob Clark1a370be2015-06-07 13:46:04 -0400327 /* retire completed submits, plus the one that hung: */
Rob Clarkb6295f92016-03-15 18:26:28 -0400328 retire_submits(gpu);
Rob Clark1a370be2015-06-07 13:46:04 -0400329
Rob Clarkeeb75472017-02-10 15:36:33 -0500330 pm_runtime_get_sync(&gpu->pdev->dev);
Rob Clark37d77c32014-01-11 16:25:08 -0500331 gpu->funcs->recover(gpu);
Rob Clarkeeb75472017-02-10 15:36:33 -0500332 pm_runtime_put_sync(&gpu->pdev->dev);
Rob Clark1a370be2015-06-07 13:46:04 -0400333
Jordan Crousef97deca2017-10-20 11:06:57 -0600334 /*
335 * Replay all remaining submits starting with highest priority
336 * ring
337 */
Jordan Crouseb1fc2832017-10-20 11:07:01 -0600338 for (i = 0; i < gpu->nr_rings; i++) {
Jordan Crousef97deca2017-10-20 11:06:57 -0600339 struct msm_ringbuffer *ring = gpu->rb[i];
340
341 list_for_each_entry(submit, &ring->submits, node)
342 gpu->funcs->submit(gpu, submit, NULL);
Rob Clark1a370be2015-06-07 13:46:04 -0400343 }
Rob Clark37d77c32014-01-11 16:25:08 -0500344 }
Rob Clark4816b622016-05-03 10:10:15 -0400345
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400346 mutex_unlock(&dev->struct_mutex);
347
348 msm_gpu_retire(gpu);
349}
350
351static void hangcheck_timer_reset(struct msm_gpu *gpu)
352{
353 DBG("%s", gpu->name);
354 mod_timer(&gpu->hangcheck_timer,
355 round_jiffies_up(jiffies + DRM_MSM_HANGCHECK_JIFFIES));
356}
357
Kees Cooke99e88a2017-10-16 14:43:17 -0700358static void hangcheck_handler(struct timer_list *t)
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400359{
Kees Cooke99e88a2017-10-16 14:43:17 -0700360 struct msm_gpu *gpu = from_timer(gpu, t, hangcheck_timer);
Rob Clark6b8819c2013-09-11 17:14:30 -0400361 struct drm_device *dev = gpu->dev;
362 struct msm_drm_private *priv = dev->dev_private;
Jordan Crousef97deca2017-10-20 11:06:57 -0600363 struct msm_ringbuffer *ring = gpu->funcs->active_ring(gpu);
364 uint32_t fence = ring->memptrs->fence;
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400365
Jordan Crousef97deca2017-10-20 11:06:57 -0600366 if (fence != ring->hangcheck_fence) {
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400367 /* some progress has been made.. ya! */
Jordan Crousef97deca2017-10-20 11:06:57 -0600368 ring->hangcheck_fence = fence;
369 } else if (fence < ring->seqno) {
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400370 /* no progress and not done.. hung! */
Jordan Crousef97deca2017-10-20 11:06:57 -0600371 ring->hangcheck_fence = fence;
372 dev_err(dev->dev, "%s: hangcheck detected gpu lockup rb %d!\n",
373 gpu->name, ring->id);
Rob Clark26791c42013-09-03 07:12:03 -0400374 dev_err(dev->dev, "%s: completed fence: %u\n",
375 gpu->name, fence);
376 dev_err(dev->dev, "%s: submitted fence: %u\n",
Jordan Crousef97deca2017-10-20 11:06:57 -0600377 gpu->name, ring->seqno);
378
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400379 queue_work(priv->wq, &gpu->recover_work);
380 }
381
382 /* if still more pending work, reset the hangcheck timer: */
Jordan Crousef97deca2017-10-20 11:06:57 -0600383 if (ring->seqno > ring->hangcheck_fence)
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400384 hangcheck_timer_reset(gpu);
Rob Clark6b8819c2013-09-11 17:14:30 -0400385
386 /* workaround for missing irq: */
387 queue_work(priv->wq, &gpu->retire_work);
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400388}
389
390/*
Rob Clark70c70f02014-05-30 14:49:43 -0400391 * Performance Counters:
392 */
393
394/* called under perf_lock */
395static int update_hw_cntrs(struct msm_gpu *gpu, uint32_t ncntrs, uint32_t *cntrs)
396{
397 uint32_t current_cntrs[ARRAY_SIZE(gpu->last_cntrs)];
398 int i, n = min(ncntrs, gpu->num_perfcntrs);
399
400 /* read current values: */
401 for (i = 0; i < gpu->num_perfcntrs; i++)
402 current_cntrs[i] = gpu_read(gpu, gpu->perfcntrs[i].sample_reg);
403
404 /* update cntrs: */
405 for (i = 0; i < n; i++)
406 cntrs[i] = current_cntrs[i] - gpu->last_cntrs[i];
407
408 /* save current values: */
409 for (i = 0; i < gpu->num_perfcntrs; i++)
410 gpu->last_cntrs[i] = current_cntrs[i];
411
412 return n;
413}
414
415static void update_sw_cntrs(struct msm_gpu *gpu)
416{
417 ktime_t time;
418 uint32_t elapsed;
419 unsigned long flags;
420
421 spin_lock_irqsave(&gpu->perf_lock, flags);
422 if (!gpu->perfcntr_active)
423 goto out;
424
425 time = ktime_get();
426 elapsed = ktime_to_us(ktime_sub(time, gpu->last_sample.time));
427
428 gpu->totaltime += elapsed;
429 if (gpu->last_sample.active)
430 gpu->activetime += elapsed;
431
432 gpu->last_sample.active = msm_gpu_active(gpu);
433 gpu->last_sample.time = time;
434
435out:
436 spin_unlock_irqrestore(&gpu->perf_lock, flags);
437}
438
439void msm_gpu_perfcntr_start(struct msm_gpu *gpu)
440{
441 unsigned long flags;
442
Rob Clarkeeb75472017-02-10 15:36:33 -0500443 pm_runtime_get_sync(&gpu->pdev->dev);
444
Rob Clark70c70f02014-05-30 14:49:43 -0400445 spin_lock_irqsave(&gpu->perf_lock, flags);
446 /* we could dynamically enable/disable perfcntr registers too.. */
447 gpu->last_sample.active = msm_gpu_active(gpu);
448 gpu->last_sample.time = ktime_get();
449 gpu->activetime = gpu->totaltime = 0;
450 gpu->perfcntr_active = true;
451 update_hw_cntrs(gpu, 0, NULL);
452 spin_unlock_irqrestore(&gpu->perf_lock, flags);
453}
454
455void msm_gpu_perfcntr_stop(struct msm_gpu *gpu)
456{
457 gpu->perfcntr_active = false;
Rob Clarkeeb75472017-02-10 15:36:33 -0500458 pm_runtime_put_sync(&gpu->pdev->dev);
Rob Clark70c70f02014-05-30 14:49:43 -0400459}
460
461/* returns -errno or # of cntrs sampled */
462int msm_gpu_perfcntr_sample(struct msm_gpu *gpu, uint32_t *activetime,
463 uint32_t *totaltime, uint32_t ncntrs, uint32_t *cntrs)
464{
465 unsigned long flags;
466 int ret;
467
468 spin_lock_irqsave(&gpu->perf_lock, flags);
469
470 if (!gpu->perfcntr_active) {
471 ret = -EINVAL;
472 goto out;
473 }
474
475 *activetime = gpu->activetime;
476 *totaltime = gpu->totaltime;
477
478 gpu->activetime = gpu->totaltime = 0;
479
480 ret = update_hw_cntrs(gpu, ncntrs, cntrs);
481
482out:
483 spin_unlock_irqrestore(&gpu->perf_lock, flags);
484
485 return ret;
486}
487
488/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400489 * Cmdstream submission/retirement:
490 */
491
Rob Clark7d12a272016-03-16 16:07:38 -0400492static void retire_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit)
493{
494 int i;
495
496 for (i = 0; i < submit->nr_bos; i++) {
497 struct msm_gem_object *msm_obj = submit->bos[i].obj;
498 /* move to inactive: */
499 msm_gem_move_to_inactive(&msm_obj->base);
Rob Clark8bdcd942017-06-13 11:07:08 -0400500 msm_gem_put_iova(&msm_obj->base, gpu->aspace);
Rob Clark7d12a272016-03-16 16:07:38 -0400501 drm_gem_object_unreference(&msm_obj->base);
502 }
503
Rob Clarkeeb75472017-02-10 15:36:33 -0500504 pm_runtime_mark_last_busy(&gpu->pdev->dev);
505 pm_runtime_put_autosuspend(&gpu->pdev->dev);
Rob Clark40e68152016-05-03 09:50:26 -0400506 msm_gem_submit_free(submit);
Rob Clark7d12a272016-03-16 16:07:38 -0400507}
508
Rob Clarkb6295f92016-03-15 18:26:28 -0400509static void retire_submits(struct msm_gpu *gpu)
Rob Clark1a370be2015-06-07 13:46:04 -0400510{
511 struct drm_device *dev = gpu->dev;
Jordan Crousef97deca2017-10-20 11:06:57 -0600512 struct msm_gem_submit *submit, *tmp;
513 int i;
Rob Clark1a370be2015-06-07 13:46:04 -0400514
515 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
516
Jordan Crousef97deca2017-10-20 11:06:57 -0600517 /* Retire the commits starting with highest priority */
Jordan Crouseb1fc2832017-10-20 11:07:01 -0600518 for (i = 0; i < gpu->nr_rings; i++) {
Jordan Crousef97deca2017-10-20 11:06:57 -0600519 struct msm_ringbuffer *ring = gpu->rb[i];
Rob Clark1a370be2015-06-07 13:46:04 -0400520
Jordan Crousef97deca2017-10-20 11:06:57 -0600521 list_for_each_entry_safe(submit, tmp, &ring->submits, node) {
522 if (dma_fence_is_signaled(submit->fence))
523 retire_submit(gpu, submit);
Rob Clark1a370be2015-06-07 13:46:04 -0400524 }
525 }
526}
527
Rob Clark7198e6b2013-07-19 12:59:32 -0400528static void retire_worker(struct work_struct *work)
529{
530 struct msm_gpu *gpu = container_of(work, struct msm_gpu, retire_work);
531 struct drm_device *dev = gpu->dev;
Jordan Crousef97deca2017-10-20 11:06:57 -0600532 int i;
Rob Clark7198e6b2013-07-19 12:59:32 -0400533
Jordan Crousef97deca2017-10-20 11:06:57 -0600534 for (i = 0; i < gpu->nr_rings; i++)
535 update_fences(gpu, gpu->rb[i], gpu->rb[i]->memptrs->fence);
Rob Clarkedd4fc62013-09-14 14:01:55 -0400536
Rob Clark7198e6b2013-07-19 12:59:32 -0400537 mutex_lock(&dev->struct_mutex);
Rob Clarkb6295f92016-03-15 18:26:28 -0400538 retire_submits(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400539 mutex_unlock(&dev->struct_mutex);
540}
541
542/* call from irq handler to schedule work to retire bo's */
543void msm_gpu_retire(struct msm_gpu *gpu)
544{
545 struct msm_drm_private *priv = gpu->dev->dev_private;
546 queue_work(priv->wq, &gpu->retire_work);
Rob Clark70c70f02014-05-30 14:49:43 -0400547 update_sw_cntrs(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400548}
549
550/* add bo's to gpu's ring, and kick gpu: */
Rob Clarkf44d32c2016-06-16 16:37:38 -0400551void msm_gpu_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
Rob Clark7198e6b2013-07-19 12:59:32 -0400552 struct msm_file_private *ctx)
553{
554 struct drm_device *dev = gpu->dev;
555 struct msm_drm_private *priv = dev->dev_private;
Jordan Crousef97deca2017-10-20 11:06:57 -0600556 struct msm_ringbuffer *ring = submit->ring;
Rob Clarkf44d32c2016-06-16 16:37:38 -0400557 int i;
Rob Clark7198e6b2013-07-19 12:59:32 -0400558
Rob Clark1a370be2015-06-07 13:46:04 -0400559 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
560
Rob Clarkeeb75472017-02-10 15:36:33 -0500561 pm_runtime_get_sync(&gpu->pdev->dev);
562
563 msm_gpu_hw_init(gpu);
Rob Clark37d77c32014-01-11 16:25:08 -0500564
Jordan Crousef97deca2017-10-20 11:06:57 -0600565 submit->seqno = ++ring->seqno;
566
567 list_add_tail(&submit->node, &ring->submits);
Rob Clark1a370be2015-06-07 13:46:04 -0400568
Rob Clark998b9a52017-09-15 10:46:45 -0400569 msm_rd_dump_submit(priv->rd, submit, NULL);
Rob Clarka7d3c952014-05-30 14:47:38 -0400570
Rob Clark70c70f02014-05-30 14:49:43 -0400571 update_sw_cntrs(gpu);
572
Rob Clark7198e6b2013-07-19 12:59:32 -0400573 for (i = 0; i < submit->nr_bos; i++) {
574 struct msm_gem_object *msm_obj = submit->bos[i].obj;
Rob Clark78babc12016-11-11 12:06:46 -0500575 uint64_t iova;
Rob Clark7198e6b2013-07-19 12:59:32 -0400576
577 /* can't happen yet.. but when we add 2d support we'll have
578 * to deal w/ cross-ring synchronization:
579 */
580 WARN_ON(is_active(msm_obj) && (msm_obj->gpu != gpu));
581
Rob Clark7d12a272016-03-16 16:07:38 -0400582 /* submit takes a reference to the bo and iova until retired: */
583 drm_gem_object_reference(&msm_obj->base);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600584 msm_gem_get_iova(&msm_obj->base,
Rob Clark8bdcd942017-06-13 11:07:08 -0400585 submit->gpu->aspace, &iova);
Rob Clark7198e6b2013-07-19 12:59:32 -0400586
Rob Clarkbf6811f2013-09-01 13:25:09 -0400587 if (submit->bos[i].flags & MSM_SUBMIT_BO_WRITE)
588 msm_gem_move_to_active(&msm_obj->base, gpu, true, submit->fence);
Rob Clarkb6295f92016-03-15 18:26:28 -0400589 else if (submit->bos[i].flags & MSM_SUBMIT_BO_READ)
590 msm_gem_move_to_active(&msm_obj->base, gpu, false, submit->fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400591 }
Rob Clark1a370be2015-06-07 13:46:04 -0400592
Rob Clark1193c3b2016-05-03 09:46:49 -0400593 gpu->funcs->submit(gpu, submit, ctx);
Rob Clark1a370be2015-06-07 13:46:04 -0400594 priv->lastctx = ctx;
595
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400596 hangcheck_timer_reset(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400597}
598
599/*
600 * Init/Cleanup:
601 */
602
603static irqreturn_t irq_handler(int irq, void *data)
604{
605 struct msm_gpu *gpu = data;
606 return gpu->funcs->irq(gpu);
607}
608
Jordan Crouse98db8032017-03-07 10:02:56 -0700609static struct clk *get_clock(struct device *dev, const char *name)
610{
611 struct clk *clk = devm_clk_get(dev, name);
612
613 return IS_ERR(clk) ? NULL : clk;
614}
615
616static int get_clocks(struct platform_device *pdev, struct msm_gpu *gpu)
617{
618 struct device *dev = &pdev->dev;
619 struct property *prop;
620 const char *name;
621 int i = 0;
622
623 gpu->nr_clocks = of_property_count_strings(dev->of_node, "clock-names");
624 if (gpu->nr_clocks < 1) {
625 gpu->nr_clocks = 0;
626 return 0;
627 }
628
629 gpu->grp_clks = devm_kcalloc(dev, sizeof(struct clk *), gpu->nr_clocks,
630 GFP_KERNEL);
631 if (!gpu->grp_clks)
632 return -ENOMEM;
633
634 of_property_for_each_string(dev->of_node, "clock-names", prop, name) {
635 gpu->grp_clks[i] = get_clock(dev, name);
636
637 /* Remember the key clocks that we need to control later */
Rob Clark134ccad2017-05-03 10:43:14 -0400638 if (!strcmp(name, "core") || !strcmp(name, "core_clk"))
Jordan Crouse98db8032017-03-07 10:02:56 -0700639 gpu->core_clk = gpu->grp_clks[i];
Rob Clark134ccad2017-05-03 10:43:14 -0400640 else if (!strcmp(name, "rbbmtimer") || !strcmp(name, "rbbmtimer_clk"))
Jordan Crouse98db8032017-03-07 10:02:56 -0700641 gpu->rbbmtimer_clk = gpu->grp_clks[i];
642
643 ++i;
644 }
645
646 return 0;
647}
Rob Clark7198e6b2013-07-19 12:59:32 -0400648
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600649static struct msm_gem_address_space *
650msm_gpu_create_address_space(struct msm_gpu *gpu, struct platform_device *pdev,
651 uint64_t va_start, uint64_t va_end)
652{
653 struct iommu_domain *iommu;
654 struct msm_gem_address_space *aspace;
655 int ret;
656
657 /*
658 * Setup IOMMU.. eventually we will (I think) do this once per context
659 * and have separate page tables per context. For now, to keep things
660 * simple and to get something working, just use a single address space:
661 */
662 iommu = iommu_domain_alloc(&platform_bus_type);
663 if (!iommu)
664 return NULL;
665
666 iommu->geometry.aperture_start = va_start;
667 iommu->geometry.aperture_end = va_end;
668
669 dev_info(gpu->dev->dev, "%s: using IOMMU\n", gpu->name);
670
671 aspace = msm_gem_address_space_create(&pdev->dev, iommu, "gpu");
672 if (IS_ERR(aspace)) {
673 dev_err(gpu->dev->dev, "failed to init iommu: %ld\n",
674 PTR_ERR(aspace));
675 iommu_domain_free(iommu);
676 return ERR_CAST(aspace);
677 }
678
679 ret = aspace->mmu->funcs->attach(aspace->mmu, NULL, 0);
680 if (ret) {
681 msm_gem_address_space_put(aspace);
682 return ERR_PTR(ret);
683 }
684
685 return aspace;
686}
687
Rob Clark7198e6b2013-07-19 12:59:32 -0400688int msm_gpu_init(struct drm_device *drm, struct platform_device *pdev,
689 struct msm_gpu *gpu, const struct msm_gpu_funcs *funcs,
Jordan Crouse5770fc72017-05-08 14:35:03 -0600690 const char *name, struct msm_gpu_config *config)
Rob Clark7198e6b2013-07-19 12:59:32 -0400691{
Jordan Crousef97deca2017-10-20 11:06:57 -0600692 int i, ret, nr_rings = config->nr_rings;
693 void *memptrs;
694 uint64_t memptrs_iova;
Rob Clark7198e6b2013-07-19 12:59:32 -0400695
Rob Clark70c70f02014-05-30 14:49:43 -0400696 if (WARN_ON(gpu->num_perfcntrs > ARRAY_SIZE(gpu->last_cntrs)))
697 gpu->num_perfcntrs = ARRAY_SIZE(gpu->last_cntrs);
698
Rob Clark7198e6b2013-07-19 12:59:32 -0400699 gpu->dev = drm;
700 gpu->funcs = funcs;
701 gpu->name = name;
702
703 INIT_LIST_HEAD(&gpu->active_list);
704 INIT_WORK(&gpu->retire_work, retire_worker);
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400705 INIT_WORK(&gpu->recover_work, recover_worker);
706
Rob Clark1a370be2015-06-07 13:46:04 -0400707
Kees Cooke99e88a2017-10-16 14:43:17 -0700708 timer_setup(&gpu->hangcheck_timer, hangcheck_handler, 0);
Rob Clark7198e6b2013-07-19 12:59:32 -0400709
Rob Clark70c70f02014-05-30 14:49:43 -0400710 spin_lock_init(&gpu->perf_lock);
711
Rob Clark7198e6b2013-07-19 12:59:32 -0400712
713 /* Map registers: */
Jordan Crouse5770fc72017-05-08 14:35:03 -0600714 gpu->mmio = msm_ioremap(pdev, config->ioname, name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400715 if (IS_ERR(gpu->mmio)) {
716 ret = PTR_ERR(gpu->mmio);
717 goto fail;
718 }
719
720 /* Get Interrupt: */
Jordan Crouse5770fc72017-05-08 14:35:03 -0600721 gpu->irq = platform_get_irq_byname(pdev, config->irqname);
Rob Clark7198e6b2013-07-19 12:59:32 -0400722 if (gpu->irq < 0) {
723 ret = gpu->irq;
724 dev_err(drm->dev, "failed to get irq: %d\n", ret);
725 goto fail;
726 }
727
728 ret = devm_request_irq(&pdev->dev, gpu->irq, irq_handler,
729 IRQF_TRIGGER_HIGH, gpu->name, gpu);
730 if (ret) {
731 dev_err(drm->dev, "failed to request IRQ%u: %d\n", gpu->irq, ret);
732 goto fail;
733 }
734
Jordan Crouse98db8032017-03-07 10:02:56 -0700735 ret = get_clocks(pdev, gpu);
736 if (ret)
737 goto fail;
Rob Clark7198e6b2013-07-19 12:59:32 -0400738
Rob Clark720c3bb2017-01-30 11:30:58 -0500739 gpu->ebi1_clk = msm_clk_get(pdev, "bus");
Rob Clark7198e6b2013-07-19 12:59:32 -0400740 DBG("ebi1_clk: %p", gpu->ebi1_clk);
741 if (IS_ERR(gpu->ebi1_clk))
742 gpu->ebi1_clk = NULL;
743
744 /* Acquire regulators: */
745 gpu->gpu_reg = devm_regulator_get(&pdev->dev, "vdd");
746 DBG("gpu_reg: %p", gpu->gpu_reg);
747 if (IS_ERR(gpu->gpu_reg))
748 gpu->gpu_reg = NULL;
749
750 gpu->gpu_cx = devm_regulator_get(&pdev->dev, "vddcx");
751 DBG("gpu_cx: %p", gpu->gpu_cx);
752 if (IS_ERR(gpu->gpu_cx))
753 gpu->gpu_cx = NULL;
754
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600755 gpu->pdev = pdev;
756 platform_set_drvdata(pdev, gpu);
Rob Clark667ce332016-09-28 19:58:32 -0400757
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600758 bs_init(gpu);
Stephane Viau5e921b12015-09-15 08:41:46 -0400759
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600760 gpu->aspace = msm_gpu_create_address_space(gpu, pdev,
761 config->va_start, config->va_end);
762
763 if (gpu->aspace == NULL)
Rob Clark871d8122013-11-16 12:56:06 -0500764 dev_info(drm->dev, "%s: no IOMMU, fallback to VRAM carveout!\n", name);
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600765 else if (IS_ERR(gpu->aspace)) {
766 ret = PTR_ERR(gpu->aspace);
767 goto fail;
Rob Clark7198e6b2013-07-19 12:59:32 -0400768 }
Rob Clarka1ad3522014-07-11 11:59:22 -0400769
Jordan Crousef97deca2017-10-20 11:06:57 -0600770 memptrs = msm_gem_kernel_new(drm, sizeof(*gpu->memptrs_bo),
Jordan Crousecd414f32017-10-20 11:06:56 -0600771 MSM_BO_UNCACHED, gpu->aspace, &gpu->memptrs_bo,
Jordan Crousef97deca2017-10-20 11:06:57 -0600772 &memptrs_iova);
Jordan Crousecd414f32017-10-20 11:06:56 -0600773
Jordan Crousef97deca2017-10-20 11:06:57 -0600774 if (IS_ERR(memptrs)) {
775 ret = PTR_ERR(memptrs);
Jordan Crousecd414f32017-10-20 11:06:56 -0600776 dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
777 goto fail;
778 }
779
Jordan Crousef97deca2017-10-20 11:06:57 -0600780 if (nr_rings > ARRAY_SIZE(gpu->rb)) {
Arnd Bergmann39ae0d32017-08-03 13:50:48 +0200781 DRM_DEV_INFO_ONCE(drm->dev, "Only creating %zu ringbuffers\n",
Jordan Crousef97deca2017-10-20 11:06:57 -0600782 ARRAY_SIZE(gpu->rb));
783 nr_rings = ARRAY_SIZE(gpu->rb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400784 }
785
Jordan Crousef97deca2017-10-20 11:06:57 -0600786 /* Create ringbuffer(s): */
787 for (i = 0; i < nr_rings; i++) {
788 gpu->rb[i] = msm_ringbuffer_new(gpu, i, memptrs, memptrs_iova);
789
790 if (IS_ERR(gpu->rb[i])) {
791 ret = PTR_ERR(gpu->rb[i]);
792 dev_err(drm->dev,
793 "could not create ringbuffer %d: %d\n", i, ret);
794 goto fail;
795 }
796
797 memptrs += sizeof(struct msm_rbmemptrs);
798 memptrs_iova += sizeof(struct msm_rbmemptrs);
799 }
800
801 gpu->nr_rings = nr_rings;
802
Rob Clark7198e6b2013-07-19 12:59:32 -0400803 return 0;
804
805fail:
Jordan Crousef97deca2017-10-20 11:06:57 -0600806 for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) {
807 msm_ringbuffer_destroy(gpu->rb[i]);
808 gpu->rb[i] = NULL;
809 }
810
Jordan Crousecd414f32017-10-20 11:06:56 -0600811 if (gpu->memptrs_bo) {
812 msm_gem_put_vaddr(gpu->memptrs_bo);
813 msm_gem_put_iova(gpu->memptrs_bo, gpu->aspace);
814 drm_gem_object_unreference_unlocked(gpu->memptrs_bo);
815 }
816
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600817 platform_set_drvdata(pdev, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400818 return ret;
819}
820
821void msm_gpu_cleanup(struct msm_gpu *gpu)
822{
Jordan Crousef97deca2017-10-20 11:06:57 -0600823 int i;
824
Rob Clark7198e6b2013-07-19 12:59:32 -0400825 DBG("%s", gpu->name);
826
827 WARN_ON(!list_empty(&gpu->active_list));
828
829 bs_fini(gpu);
830
Jordan Crousef97deca2017-10-20 11:06:57 -0600831 for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) {
832 msm_ringbuffer_destroy(gpu->rb[i]);
833 gpu->rb[i] = NULL;
Rob Clark7198e6b2013-07-19 12:59:32 -0400834 }
Jordan Crousecd414f32017-10-20 11:06:56 -0600835
836 if (gpu->memptrs_bo) {
837 msm_gem_put_vaddr(gpu->memptrs_bo);
838 msm_gem_put_iova(gpu->memptrs_bo, gpu->aspace);
839 drm_gem_object_unreference_unlocked(gpu->memptrs_bo);
840 }
841
842 if (!IS_ERR_OR_NULL(gpu->aspace)) {
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600843 gpu->aspace->mmu->funcs->detach(gpu->aspace->mmu,
844 NULL, 0);
845 msm_gem_address_space_put(gpu->aspace);
846 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400847}