blob: fe46abfeba26a80d80d299985cbd478efeaa7244 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Shashank Sharma15953632017-03-13 16:54:03 +053037#include <drm/drm_scdc_helper.h>
Eric Anholt7d573822009-01-02 13:33:00 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jerome Anand46d196e2017-01-25 04:27:50 +053040#include <drm/intel_lpe_audio.h>
Eric Anholt7d573822009-01-02 13:33:00 -080041#include "i915_drv.h"
42
Paulo Zanoni30add222012-10-26 19:05:45 -020043static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
44{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020045 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020046}
47
Daniel Vetterafba0182012-06-12 16:36:45 +020048static void
49assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
50{
Paulo Zanoni30add222012-10-26 19:05:45 -020051 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilsonfac5e232016-07-04 11:34:36 +010052 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterafba0182012-06-12 16:36:45 +020053 uint32_t enabled_bits;
54
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010055 enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020056
Paulo Zanonib242b7f2013-02-18 19:00:26 -030057 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020058 "HDMI port enabled, expecting disabled\n");
59}
60
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030061struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010062{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020063 struct intel_digital_port *intel_dig_port =
64 container_of(encoder, struct intel_digital_port, base.base);
65 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010066}
67
Chris Wilsondf0e9242010-09-09 16:20:55 +010068static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
69{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020070 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010071}
72
Ville Syrjälä1d776532017-10-13 22:40:51 +030073static u32 g4x_infoframe_index(unsigned int type)
David Härdeman3c17fe42010-09-24 21:44:32 +020074{
Damien Lespiau178f7362013-08-06 20:32:18 +010075 switch (type) {
76 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010078 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030079 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010080 case HDMI_INFOFRAME_TYPE_VENDOR:
81 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070082 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020083 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030084 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070085 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070086}
87
Ville Syrjälä1d776532017-10-13 22:40:51 +030088static u32 g4x_infoframe_enable(unsigned int type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070089{
Damien Lespiau178f7362013-08-06 20:32:18 +010090 switch (type) {
91 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010093 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030094 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010095 case HDMI_INFOFRAME_TYPE_VENDOR:
96 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030097 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020098 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030099 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300100 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300101}
102
Ville Syrjälä1d776532017-10-13 22:40:51 +0300103static u32 hsw_infoframe_enable(unsigned int type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300104{
Damien Lespiau178f7362013-08-06 20:32:18 +0100105 switch (type) {
Ville Syrjälä1d776532017-10-13 22:40:51 +0300106 case DP_SDP_VSC:
107 return VIDEO_DIP_ENABLE_VSC_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100108 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300109 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100110 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300111 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100112 case HDMI_INFOFRAME_TYPE_VENDOR:
113 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300114 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200115 MISSING_CASE(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300116 return 0;
117 }
118}
119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200120static i915_reg_t
121hsw_dip_data_reg(struct drm_i915_private *dev_priv,
122 enum transcoder cpu_transcoder,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300123 unsigned int type,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200124 int i)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300125{
Damien Lespiau178f7362013-08-06 20:32:18 +0100126 switch (type) {
Ville Syrjälä1d776532017-10-13 22:40:51 +0300127 case DP_SDP_VSC:
128 return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100129 case HDMI_INFOFRAME_TYPE_AVI:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300130 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100131 case HDMI_INFOFRAME_TYPE_SPD:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300132 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100133 case HDMI_INFOFRAME_TYPE_VENDOR:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300134 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300135 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200136 MISSING_CASE(type);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200137 return INVALID_MMIO_REG;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300138 }
139}
140
Daniel Vettera3da1df2012-05-08 15:19:06 +0200141static void g4x_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100142 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300143 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200144 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700145{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200146 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200147 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100148 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300149 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100150 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200151
Paulo Zanoni822974a2012-05-28 16:42:51 -0300152 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
153
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300154 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100155 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700156
Damien Lespiau178f7362013-08-06 20:32:18 +0100157 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300158
159 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700160
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300161 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700162 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200163 I915_WRITE(VIDEO_DIP_DATA, *data);
164 data++;
165 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300166 /* Write every possible data byte to force correct ECC calculation. */
167 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
168 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300169 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200170
Damien Lespiau178f7362013-08-06 20:32:18 +0100171 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300172 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200173 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700174
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300175 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300176 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200177}
178
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200179static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
180 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800181{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200182 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800183 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800184 u32 val = I915_READ(VIDEO_DIP_CTL);
185
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300186 if ((val & VIDEO_DIP_ENABLE) == 0)
187 return false;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800188
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300189 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
190 return false;
191
192 return val & (VIDEO_DIP_ENABLE_AVI |
193 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Jesse Barnese43823e2014-11-05 14:26:08 -0800194}
195
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196static void ibx_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100197 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300198 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200199 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200201 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300202 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100203 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200205 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300206 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200207 int i;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300208
Paulo Zanoni822974a2012-05-28 16:42:51 -0300209 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
210
Paulo Zanonifdf12502012-05-04 17:18:24 -0300211 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100212 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300213
Damien Lespiau178f7362013-08-06 20:32:18 +0100214 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300215
216 I915_WRITE(reg, val);
217
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219 for (i = 0; i < len; i += 4) {
220 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
221 data++;
222 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300223 /* Write every possible data byte to force correct ECC calculation. */
224 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
225 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300226 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300227
Damien Lespiau178f7362013-08-06 20:32:18 +0100228 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300229 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200230 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300231
232 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300233 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300234}
235
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200236static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
237 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800238{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200239 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jani Nikula052f62f2015-04-29 15:30:07 +0300240 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200241 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
242 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
Jesse Barnese43823e2014-11-05 14:26:08 -0800243 u32 val = I915_READ(reg);
244
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300245 if ((val & VIDEO_DIP_ENABLE) == 0)
246 return false;
Jani Nikula052f62f2015-04-29 15:30:07 +0300247
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300248 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
249 return false;
250
251 return val & (VIDEO_DIP_ENABLE_AVI |
252 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
253 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800254}
255
Paulo Zanonifdf12502012-05-04 17:18:24 -0300256static void cpt_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100257 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300258 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200259 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700260{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200261 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200265 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300266 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200267 int i;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700268
Paulo Zanoni822974a2012-05-28 16:42:51 -0300269 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
270
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530271 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100272 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700273
Paulo Zanoniecb97852012-05-04 17:18:21 -0300274 /* The DIP control register spec says that we need to update the AVI
275 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100276 if (type != HDMI_INFOFRAME_TYPE_AVI)
277 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300278
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300279 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700280
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300281 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700282 for (i = 0; i < len; i += 4) {
283 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
284 data++;
285 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300286 /* Write every possible data byte to force correct ECC calculation. */
287 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
288 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300289 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700290
Damien Lespiau178f7362013-08-06 20:32:18 +0100291 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300292 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200293 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700294
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300295 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300296 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700297}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700298
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200299static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
300 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800301{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200302 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
303 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
304 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800305
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300306 if ((val & VIDEO_DIP_ENABLE) == 0)
307 return false;
308
309 return val & (VIDEO_DIP_ENABLE_AVI |
310 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
311 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800312}
313
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700314static void vlv_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100315 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300316 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200317 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700318{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200319 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700320 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100321 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200323 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300324 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200325 int i;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700326
Paulo Zanoni822974a2012-05-28 16:42:51 -0300327 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
328
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700329 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100330 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700331
Damien Lespiau178f7362013-08-06 20:32:18 +0100332 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300333
334 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700335
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300336 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700337 for (i = 0; i < len; i += 4) {
338 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
339 data++;
340 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300341 /* Write every possible data byte to force correct ECC calculation. */
342 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
343 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300344 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700345
Damien Lespiau178f7362013-08-06 20:32:18 +0100346 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300347 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200348 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700349
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300350 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300351 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700352}
353
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200354static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
355 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800356{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200357 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes535afa22015-04-15 16:52:29 -0700358 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200359 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
360 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800361
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300362 if ((val & VIDEO_DIP_ENABLE) == 0)
363 return false;
Jesse Barnes535afa22015-04-15 16:52:29 -0700364
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300365 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
366 return false;
367
368 return val & (VIDEO_DIP_ENABLE_AVI |
369 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
370 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800371}
372
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300373static void hsw_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100374 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300375 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200376 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300377{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200378 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300379 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100380 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100381 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200382 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
383 i915_reg_t data_reg;
Ville Syrjälä1d776532017-10-13 22:40:51 +0300384 int data_size = type == DP_SDP_VSC ?
385 VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE;
Damien Lespiau178f7362013-08-06 20:32:18 +0100386 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300387 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300388
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300389 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300390
Damien Lespiau178f7362013-08-06 20:32:18 +0100391 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300392 I915_WRITE(ctl_reg, val);
393
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300394 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300395 for (i = 0; i < len; i += 4) {
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300396 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
397 type, i >> 2), *data);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300398 data++;
399 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300400 /* Write every possible data byte to force correct ECC calculation. */
Ville Syrjälä1d776532017-10-13 22:40:51 +0300401 for (; i < data_size; i += 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300402 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
403 type, i >> 2), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300404 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300405
Damien Lespiau178f7362013-08-06 20:32:18 +0100406 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300407 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300408 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300409}
410
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200411static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
412 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800413{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200414 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
415 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
Jesse Barnese43823e2014-11-05 14:26:08 -0800416
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300417 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
418 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
419 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
Jesse Barnese43823e2014-11-05 14:26:08 -0800420}
421
Damien Lespiau5adaea72013-08-06 20:32:19 +0100422/*
423 * The data we write to the DIP data buffer registers is 1 byte bigger than the
424 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
425 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
426 * used for both technologies.
427 *
428 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
429 * DW1: DB3 | DB2 | DB1 | DB0
430 * DW2: DB7 | DB6 | DB5 | DB4
431 * DW3: ...
432 *
433 * (HB is Header Byte, DB is Data Byte)
434 *
435 * The hdmi pack() functions don't know about that hardware specific hole so we
436 * trick them by giving an offset into the buffer and moving back the header
437 * bytes by one.
438 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100439static void intel_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100440 const struct intel_crtc_state *crtc_state,
Damien Lespiau9198ee52013-08-06 20:32:24 +0100441 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700442{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300443 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100444 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
445 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700446
Damien Lespiau5adaea72013-08-06 20:32:19 +0100447 /* see comment above for the reason for this offset */
448 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
449 if (len < 0)
450 return;
451
452 /* Insert the 'hole' (see big comment above) at position 3 */
453 buffer[0] = buffer[1];
454 buffer[1] = buffer[2];
455 buffer[2] = buffer[3];
456 buffer[3] = 0;
457 len++;
458
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300459 intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700460}
461
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300462static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100463 const struct intel_crtc_state *crtc_state)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700464{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200465 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200466 const struct drm_display_mode *adjusted_mode =
467 &crtc_state->base.adjusted_mode;
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530468 struct drm_connector *connector = &intel_hdmi->attached_connector->base;
469 bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
Damien Lespiau5adaea72013-08-06 20:32:19 +0100470 union hdmi_infoframe frame;
471 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700472
Damien Lespiau5adaea72013-08-06 20:32:19 +0100473 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530474 adjusted_mode,
475 is_hdmi2_sink);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100476 if (ret < 0) {
477 DRM_ERROR("couldn't fill AVI infoframe\n");
478 return;
479 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300480
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530481 if (crtc_state->ycbcr420)
482 frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
483 else
484 frame.avi.colorspace = HDMI_COLORSPACE_RGB;
485
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200486 drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +0200487 crtc_state->limited_color_range ?
488 HDMI_QUANTIZATION_RANGE_LIMITED :
489 HDMI_QUANTIZATION_RANGE_FULL,
490 intel_hdmi->rgb_quant_range_selectable);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200491
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530492 /* TODO: handle pixel repetition for YCBCR420 outputs */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100493 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700494}
495
Maarten Lankhorstac240282016-11-23 15:57:00 +0100496static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
497 const struct intel_crtc_state *crtc_state)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700498{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100499 union hdmi_infoframe frame;
500 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700501
Damien Lespiau5adaea72013-08-06 20:32:19 +0100502 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
503 if (ret < 0) {
504 DRM_ERROR("couldn't fill SPD infoframe\n");
505 return;
506 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700507
Damien Lespiau5adaea72013-08-06 20:32:19 +0100508 frame.spd.sdi = HDMI_SPD_SDI_PC;
509
Maarten Lankhorstac240282016-11-23 15:57:00 +0100510 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700511}
512
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100513static void
514intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100515 const struct intel_crtc_state *crtc_state)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100516{
517 union hdmi_infoframe frame;
518 int ret;
519
520 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100521 &crtc_state->base.adjusted_mode);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100522 if (ret < 0)
523 return;
524
Maarten Lankhorstac240282016-11-23 15:57:00 +0100525 intel_write_infoframe(encoder, crtc_state, &frame);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100526}
527
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300528static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200529 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100530 const struct intel_crtc_state *crtc_state,
531 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300532{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100533 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200534 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
535 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200536 i915_reg_t reg = VIDEO_DIP_CTL;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300537 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200538 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300539
Daniel Vetterafba0182012-06-12 16:36:45 +0200540 assert_hdmi_port_disabled(intel_hdmi);
541
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300542 /* If the registers were not initialized yet, they might be zeroes,
543 * which means we're selecting the AVI DIP and we're setting its
544 * frequency to once. This seems to really confuse the HW and make
545 * things stop working (the register spec says the AVI always needs to
546 * be sent every VSync). So here we avoid writing to the register more
547 * than we need and also explicitly select the AVI DIP and explicitly
548 * set its frequency to every VSync. Avoiding to write it twice seems to
549 * be enough to solve the problem, but being defensive shouldn't hurt us
550 * either. */
551 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
552
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200553 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300554 if (!(val & VIDEO_DIP_ENABLE))
555 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300556 if (port != (val & VIDEO_DIP_PORT_MASK)) {
557 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
558 (val & VIDEO_DIP_PORT_MASK) >> 29);
559 return;
560 }
561 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
562 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300563 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300564 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300565 return;
566 }
567
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300568 if (port != (val & VIDEO_DIP_PORT_MASK)) {
569 if (val & VIDEO_DIP_ENABLE) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300570 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
571 (val & VIDEO_DIP_PORT_MASK) >> 29);
572 return;
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300573 }
574 val &= ~VIDEO_DIP_PORT_MASK;
575 val |= port;
576 }
577
Paulo Zanoni822974a2012-05-28 16:42:51 -0300578 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300579 val &= ~(VIDEO_DIP_ENABLE_AVI |
580 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300581
Paulo Zanonif278d972012-05-28 16:42:50 -0300582 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300583 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300584
Maarten Lankhorstac240282016-11-23 15:57:00 +0100585 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
586 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
587 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300588}
589
Maarten Lankhorstac240282016-11-23 15:57:00 +0100590static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300591{
Maarten Lankhorstac240282016-11-23 15:57:00 +0100592 struct drm_connector *connector = conn_state->connector;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300593
594 /*
595 * HDMI cloning is only supported on g4x which doesn't
596 * support deep color or GCP infoframes anyway so no
597 * need to worry about multiple HDMI sinks here.
598 */
Ville Syrjälä6d674152015-05-05 17:06:20 +0300599
Maarten Lankhorstac240282016-11-23 15:57:00 +0100600 return connector->display_info.bpc > 8;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300601}
602
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300603/*
604 * Determine if default_phase=1 can be indicated in the GCP infoframe.
605 *
606 * From HDMI specification 1.4a:
607 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
608 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
609 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
610 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
611 * phase of 0
612 */
613static bool gcp_default_phase_possible(int pipe_bpp,
614 const struct drm_display_mode *mode)
615{
616 unsigned int pixels_per_group;
617
618 switch (pipe_bpp) {
619 case 30:
620 /* 4 pixels in 5 clocks */
621 pixels_per_group = 4;
622 break;
623 case 36:
624 /* 2 pixels in 3 clocks */
625 pixels_per_group = 2;
626 break;
627 case 48:
628 /* 1 pixel in 2 clocks */
629 pixels_per_group = 1;
630 break;
631 default:
632 /* phase information not relevant for 8bpc */
633 return false;
634 }
635
636 return mode->crtc_hdisplay % pixels_per_group == 0 &&
637 mode->crtc_htotal % pixels_per_group == 0 &&
638 mode->crtc_hblank_start % pixels_per_group == 0 &&
639 mode->crtc_hblank_end % pixels_per_group == 0 &&
640 mode->crtc_hsync_start % pixels_per_group == 0 &&
641 mode->crtc_hsync_end % pixels_per_group == 0 &&
642 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
643 mode->crtc_htotal/2 % pixels_per_group == 0);
644}
645
Maarten Lankhorstac240282016-11-23 15:57:00 +0100646static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
647 const struct intel_crtc_state *crtc_state,
648 const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300649{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100650 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100651 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200652 i915_reg_t reg;
653 u32 val = 0;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300654
655 if (HAS_DDI(dev_priv))
Maarten Lankhorstac240282016-11-23 15:57:00 +0100656 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
Wayne Boyer666a4532015-12-09 12:29:35 -0800657 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300658 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300659 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300660 reg = TVIDEO_DIP_GCP(crtc->pipe);
661 else
662 return false;
663
664 /* Indicate color depth whenever the sink supports deep color */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100665 if (hdmi_sink_is_deep_color(conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300666 val |= GCP_COLOR_INDICATION;
667
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300668 /* Enable default_phase whenever the display mode is suitably aligned */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100669 if (gcp_default_phase_possible(crtc_state->pipe_bpp,
670 &crtc_state->base.adjusted_mode))
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300671 val |= GCP_DEFAULT_PHASE_ENABLE;
672
Ville Syrjälä6d674152015-05-05 17:06:20 +0300673 I915_WRITE(reg, val);
674
675 return val != 0;
676}
677
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300678static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200679 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100680 const struct intel_crtc_state *crtc_state,
681 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300682{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100683 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200685 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
686 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200687 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300688 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200689 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300690
Daniel Vetterafba0182012-06-12 16:36:45 +0200691 assert_hdmi_port_disabled(intel_hdmi);
692
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300693 /* See the big comment in g4x_set_infoframes() */
694 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
695
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200696 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300697 if (!(val & VIDEO_DIP_ENABLE))
698 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300699 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
700 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
701 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300702 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300703 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300704 return;
705 }
706
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300707 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300708 WARN(val & VIDEO_DIP_ENABLE,
709 "DIP already enabled on port %c\n",
710 (val & VIDEO_DIP_PORT_MASK) >> 29);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300711 val &= ~VIDEO_DIP_PORT_MASK;
712 val |= port;
713 }
714
Paulo Zanoni822974a2012-05-28 16:42:51 -0300715 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300716 val &= ~(VIDEO_DIP_ENABLE_AVI |
717 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
718 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300719
Maarten Lankhorstac240282016-11-23 15:57:00 +0100720 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300721 val |= VIDEO_DIP_ENABLE_GCP;
722
Paulo Zanonif278d972012-05-28 16:42:50 -0300723 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300724 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300725
Maarten Lankhorstac240282016-11-23 15:57:00 +0100726 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
727 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
728 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300729}
730
731static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200732 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100733 const struct intel_crtc_state *crtc_state,
734 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300735{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100736 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300738 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200739 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300740 u32 val = I915_READ(reg);
741
Daniel Vetterafba0182012-06-12 16:36:45 +0200742 assert_hdmi_port_disabled(intel_hdmi);
743
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300744 /* See the big comment in g4x_set_infoframes() */
745 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
746
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200747 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300748 if (!(val & VIDEO_DIP_ENABLE))
749 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300750 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
751 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
752 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300753 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300754 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300755 return;
756 }
757
Paulo Zanoni822974a2012-05-28 16:42:51 -0300758 /* Set both together, unset both together: see the spec. */
759 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300760 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300761 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300762
Maarten Lankhorstac240282016-11-23 15:57:00 +0100763 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300764 val |= VIDEO_DIP_ENABLE_GCP;
765
Paulo Zanoni822974a2012-05-28 16:42:51 -0300766 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300767 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300768
Maarten Lankhorstac240282016-11-23 15:57:00 +0100769 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
770 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
771 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300772}
773
774static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200775 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100776 const struct intel_crtc_state *crtc_state,
777 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300778{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100779 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700780 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300782 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200783 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300784 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700785 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300786
Daniel Vetterafba0182012-06-12 16:36:45 +0200787 assert_hdmi_port_disabled(intel_hdmi);
788
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300789 /* See the big comment in g4x_set_infoframes() */
790 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
791
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200792 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300793 if (!(val & VIDEO_DIP_ENABLE))
794 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300795 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
796 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
797 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300798 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300799 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300800 return;
801 }
802
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700803 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300804 WARN(val & VIDEO_DIP_ENABLE,
805 "DIP already enabled on port %c\n",
806 (val & VIDEO_DIP_PORT_MASK) >> 29);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700807 val &= ~VIDEO_DIP_PORT_MASK;
808 val |= port;
809 }
810
Paulo Zanoni822974a2012-05-28 16:42:51 -0300811 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300812 val &= ~(VIDEO_DIP_ENABLE_AVI |
813 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
814 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300815
Maarten Lankhorstac240282016-11-23 15:57:00 +0100816 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300817 val |= VIDEO_DIP_ENABLE_GCP;
818
Paulo Zanoni822974a2012-05-28 16:42:51 -0300819 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300820 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300821
Maarten Lankhorstac240282016-11-23 15:57:00 +0100822 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
823 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
824 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300825}
826
827static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200828 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100829 const struct intel_crtc_state *crtc_state,
830 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300831{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100832 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300833 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100834 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300835 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300836
Daniel Vetterafba0182012-06-12 16:36:45 +0200837 assert_hdmi_port_disabled(intel_hdmi);
838
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300839 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
840 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
841 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
842
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200843 if (!enable) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300844 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300845 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300846 return;
847 }
848
Maarten Lankhorstac240282016-11-23 15:57:00 +0100849 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300850 val |= VIDEO_DIP_ENABLE_GCP_HSW;
851
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300852 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300853 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300854
Maarten Lankhorstac240282016-11-23 15:57:00 +0100855 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
856 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
857 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300858}
859
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300860void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
861{
862 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
863 struct i2c_adapter *adapter =
864 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
865
866 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
867 return;
868
869 DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
870 enable ? "Enabling" : "Disabling");
871
872 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
873 adapter, enable);
874}
875
Maarten Lankhorstac240282016-11-23 15:57:00 +0100876static void intel_hdmi_prepare(struct intel_encoder *encoder,
877 const struct intel_crtc_state *crtc_state)
Eric Anholt7d573822009-01-02 13:33:00 -0800878{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200879 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100880 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100881 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Daniel Vetterc59423a2013-07-21 21:37:04 +0200882 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100883 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300884 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800885
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300886 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
887
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300888 hdmi_val = SDVO_ENCODING_HDMI;
Maarten Lankhorstac240282016-11-23 15:57:00 +0100889 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300890 hdmi_val |= HDMI_COLOR_RANGE_16_235;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400891 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300892 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400893 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300894 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800895
Maarten Lankhorstac240282016-11-23 15:57:00 +0100896 if (crtc_state->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300897 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700898 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300899 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700900
Maarten Lankhorstac240282016-11-23 15:57:00 +0100901 if (crtc_state->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300902 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800903
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100904 if (HAS_PCH_CPT(dev_priv))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200905 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100906 else if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300907 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300908 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200909 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800910
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300911 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
912 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800913}
914
Daniel Vetter85234cd2012-07-02 13:27:29 +0200915static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
916 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800917{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200918 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100919 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200920 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
921 u32 tmp;
Imre Deak5b092172016-02-12 18:55:20 +0200922 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200923
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200924 if (!intel_display_power_get_if_enabled(dev_priv,
925 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200926 return false;
927
Imre Deak5b092172016-02-12 18:55:20 +0200928 ret = false;
929
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300930 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200931
932 if (!(tmp & SDVO_ENABLE))
Imre Deak5b092172016-02-12 18:55:20 +0200933 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200934
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100935 if (HAS_PCH_CPT(dev_priv))
Daniel Vetter85234cd2012-07-02 13:27:29 +0200936 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100937 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä71485e02014-04-09 13:28:55 +0300938 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200939 else
940 *pipe = PORT_TO_PIPE(tmp);
941
Imre Deak5b092172016-02-12 18:55:20 +0200942 ret = true;
943
944out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200945 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak5b092172016-02-12 18:55:20 +0200946
947 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200948}
949
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700950static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200951 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700952{
953 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300954 struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300955 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100956 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700957 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300958 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700959
Ville Syrjäläe1214b92017-10-27 22:31:23 +0300960 pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
961
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700962 tmp = I915_READ(intel_hdmi->hdmi_reg);
963
964 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
965 flags |= DRM_MODE_FLAG_PHSYNC;
966 else
967 flags |= DRM_MODE_FLAG_NHSYNC;
968
969 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
970 flags |= DRM_MODE_FLAG_PVSYNC;
971 else
972 flags |= DRM_MODE_FLAG_NVSYNC;
973
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200974 if (tmp & HDMI_MODE_SELECT_HDMI)
975 pipe_config->has_hdmi_sink = true;
976
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300977 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Jesse Barnese43823e2014-11-05 14:26:08 -0800978 pipe_config->has_infoframe = true;
979
Jani Nikulac84db772014-09-17 15:34:58 +0300980 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200981 pipe_config->has_audio = true;
982
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100983 if (!HAS_PCH_SPLIT(dev_priv) &&
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300984 tmp & HDMI_COLOR_RANGE_16_235)
985 pipe_config->limited_color_range = true;
986
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200987 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300988
989 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
990 dotclock = pipe_config->port_clock * 2 / 3;
991 else
992 dotclock = pipe_config->port_clock;
993
Ville Syrjäläbe69a132015-05-05 17:06:26 +0300994 if (pipe_config->pixel_multiplier)
995 dotclock /= pipe_config->pixel_multiplier;
996
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200997 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +0300998
999 pipe_config->lane_count = 4;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001000}
1001
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001002static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001003 const struct intel_crtc_state *pipe_config,
1004 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001005{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001006 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001007
Maarten Lankhorstac240282016-11-23 15:57:00 +01001008 WARN_ON(!pipe_config->has_hdmi_sink);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001009 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
1010 pipe_name(crtc->pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001011 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001012}
1013
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001014static void g4x_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001015 const struct intel_crtc_state *pipe_config,
1016 const struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001017{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001018 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001019 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001020 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -08001021 u32 temp;
1022
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001023 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +00001024
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001025 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001026 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001027 temp |= SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001028
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001029 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1030 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001031
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001032 if (pipe_config->has_audio)
1033 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001034}
1035
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001036static void ibx_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001037 const struct intel_crtc_state *pipe_config,
1038 const struct drm_connector_state *conn_state)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001039{
1040 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001041 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001042 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1043 u32 temp;
1044
1045 temp = I915_READ(intel_hdmi->hdmi_reg);
1046
1047 temp |= SDVO_ENABLE;
Maarten Lankhorstac240282016-11-23 15:57:00 +01001048 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001049 temp |= SDVO_AUDIO_ENABLE;
1050
1051 /*
1052 * HW workaround, need to write this twice for issue
1053 * that may result in first write getting masked.
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001054 */
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001055 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1056 POSTING_READ(intel_hdmi->hdmi_reg);
1057 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1058 POSTING_READ(intel_hdmi->hdmi_reg);
1059
1060 /*
1061 * HW workaround, need to toggle enable bit off and on
1062 * for 12bpc with pixel repeat.
1063 *
1064 * FIXME: BSpec says this should be done at the end of
1065 * of the modeset sequence, so not sure if this isn't too soon.
1066 */
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001067 if (pipe_config->pipe_bpp > 24 &&
1068 pipe_config->pixel_multiplier > 1) {
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001069 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1070 POSTING_READ(intel_hdmi->hdmi_reg);
1071
1072 /*
1073 * HW workaround, need to write this twice for issue
1074 * that may result in first write getting masked.
1075 */
1076 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1077 POSTING_READ(intel_hdmi->hdmi_reg);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001078 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1079 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001080 }
Jani Nikulac1dec792014-10-27 16:26:56 +02001081
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001082 if (pipe_config->has_audio)
1083 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001084}
1085
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001086static void cpt_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001087 const struct intel_crtc_state *pipe_config,
1088 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001089{
1090 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001091 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001092 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001093 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1094 enum pipe pipe = crtc->pipe;
1095 u32 temp;
1096
1097 temp = I915_READ(intel_hdmi->hdmi_reg);
1098
1099 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001100 if (pipe_config->has_audio)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001101 temp |= SDVO_AUDIO_ENABLE;
1102
1103 /*
1104 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1105 *
1106 * The procedure for 12bpc is as follows:
1107 * 1. disable HDMI clock gating
1108 * 2. enable HDMI with 8bpc
1109 * 3. enable HDMI with 12bpc
1110 * 4. enable HDMI clock gating
1111 */
1112
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001113 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001114 I915_WRITE(TRANS_CHICKEN1(pipe),
1115 I915_READ(TRANS_CHICKEN1(pipe)) |
1116 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1117
1118 temp &= ~SDVO_COLOR_FORMAT_MASK;
1119 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001120 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001121
1122 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1123 POSTING_READ(intel_hdmi->hdmi_reg);
1124
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001125 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001126 temp &= ~SDVO_COLOR_FORMAT_MASK;
1127 temp |= HDMI_COLOR_FORMAT_12bpc;
1128
1129 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1130 POSTING_READ(intel_hdmi->hdmi_reg);
1131
1132 I915_WRITE(TRANS_CHICKEN1(pipe),
1133 I915_READ(TRANS_CHICKEN1(pipe)) &
1134 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1135 }
1136
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001137 if (pipe_config->has_audio)
1138 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001139}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001140
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001141static void vlv_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001142 const struct intel_crtc_state *pipe_config,
1143 const struct drm_connector_state *conn_state)
Jani Nikulab76cf762013-07-30 12:20:31 +03001144{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001145}
1146
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001147static void intel_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001148 const struct intel_crtc_state *old_crtc_state,
1149 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001150{
1151 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001152 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001153 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001154 struct intel_digital_port *intel_dig_port =
1155 hdmi_to_dig_port(intel_hdmi);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001156 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001157 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001158
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001159 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001160
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001161 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001162 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1163 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001164
1165 /*
1166 * HW workaround for IBX, we need to move the port
1167 * to transcoder A after disabling it to allow the
1168 * matching DP port to be enabled on transcoder A.
1169 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001170 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001171 /*
1172 * We get CPU/PCH FIFO underruns on the other pipe when
1173 * doing the workaround. Sweep them under the rug.
1174 */
1175 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1176 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1177
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001178 temp &= ~SDVO_PIPE_B_SELECT;
1179 temp |= SDVO_ENABLE;
1180 /*
1181 * HW workaround, need to write this twice for issue
1182 * that may result in first write getting masked.
1183 */
1184 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1185 POSTING_READ(intel_hdmi->hdmi_reg);
1186 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1187 POSTING_READ(intel_hdmi->hdmi_reg);
1188
1189 temp &= ~SDVO_ENABLE;
1190 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1191 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001192
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001193 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001194 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1195 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001196 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001197
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001198 intel_dig_port->set_infoframes(&encoder->base, false,
1199 old_crtc_state, old_conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001200
1201 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
Eric Anholt7d573822009-01-02 13:33:00 -08001202}
1203
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001204static void g4x_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001205 const struct intel_crtc_state *old_crtc_state,
1206 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001207{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001208 if (old_crtc_state->has_audio)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001209 intel_audio_codec_disable(encoder);
1210
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001211 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001212}
1213
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001214static void pch_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001215 const struct intel_crtc_state *old_crtc_state,
1216 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001217{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001218 if (old_crtc_state->has_audio)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001219 intel_audio_codec_disable(encoder);
1220}
1221
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001222static void pch_post_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001223 const struct intel_crtc_state *old_crtc_state,
1224 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001225{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001226 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001227}
1228
Ville Syrjäläd6038612017-10-30 16:57:02 +02001229static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001230{
Ville Syrjäläd6038612017-10-30 16:57:02 +02001231 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1232 const struct ddi_vbt_port_info *info =
1233 &dev_priv->vbt.ddi_port_info[encoder->port];
1234 int max_tmds_clock;
1235
1236 if (IS_GEMINILAKE(dev_priv))
1237 max_tmds_clock = 594000;
1238 else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv))
1239 max_tmds_clock = 300000;
1240 else if (INTEL_GEN(dev_priv) >= 5)
1241 max_tmds_clock = 225000;
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001242 else
Ville Syrjäläd6038612017-10-30 16:57:02 +02001243 max_tmds_clock = 165000;
1244
1245 if (info->max_tmds_clock)
1246 max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
1247
1248 return max_tmds_clock;
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001249}
1250
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001251static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001252 bool respect_downstream_limits,
1253 bool force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001254{
Ville Syrjäläd6038612017-10-30 16:57:02 +02001255 struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
1256 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001257
1258 if (respect_downstream_limits) {
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001259 struct intel_connector *connector = hdmi->attached_connector;
1260 const struct drm_display_info *info = &connector->base.display_info;
1261
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001262 if (hdmi->dp_dual_mode.max_tmds_clock)
1263 max_tmds_clock = min(max_tmds_clock,
1264 hdmi->dp_dual_mode.max_tmds_clock);
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001265
1266 if (info->max_tmds_clock)
1267 max_tmds_clock = min(max_tmds_clock,
1268 info->max_tmds_clock);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001269 else if (!hdmi->has_hdmi_sink || force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001270 max_tmds_clock = min(max_tmds_clock, 165000);
1271 }
1272
1273 return max_tmds_clock;
1274}
1275
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001276static enum drm_mode_status
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001277hdmi_port_clock_valid(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001278 int clock, bool respect_downstream_limits,
1279 bool force_dvi)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001280{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001281 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001282
1283 if (clock < 25000)
1284 return MODE_CLOCK_LOW;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001285 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001286 return MODE_CLOCK_HIGH;
1287
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001288 /* BXT DPLL can't generate 223-240 MHz */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001289 if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001290 return MODE_CLOCK_RANGE;
1291
1292 /* CHV DPLL can't generate 216-240 MHz */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001293 if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001294 return MODE_CLOCK_RANGE;
1295
1296 return MODE_OK;
1297}
1298
1299static enum drm_mode_status
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001300intel_hdmi_mode_valid(struct drm_connector *connector,
1301 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001302{
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001303 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1304 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001305 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001306 enum drm_mode_status status;
1307 int clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001308 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001309 bool force_dvi =
1310 READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
Eric Anholt7d573822009-01-02 13:33:00 -08001311
1312 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1313 return MODE_NO_DBLESCAN;
1314
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001315 clock = mode->clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001316
1317 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1318 clock *= 2;
1319
1320 if (clock > max_dotclk)
1321 return MODE_CLOCK_HIGH;
1322
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001323 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1324 clock *= 2;
1325
Shashank Sharmab22ca992017-07-24 19:19:32 +05301326 if (drm_mode_is_420_only(&connector->display_info, mode))
1327 clock /= 2;
1328
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001329 /* check if we can do 8bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001330 status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001331
1332 /* if we can't do 8bpc we may still be able to do 12bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001333 if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
1334 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001335
1336 return status;
Eric Anholt7d573822009-01-02 13:33:00 -08001337}
1338
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001339static bool hdmi_12bpc_possible(const struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001340{
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001341 struct drm_i915_private *dev_priv =
1342 to_i915(crtc_state->base.crtc->dev);
1343 struct drm_atomic_state *state = crtc_state->base.state;
1344 struct drm_connector_state *connector_state;
1345 struct drm_connector *connector;
1346 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001347
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001348 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä71800632014-03-03 16:15:29 +02001349 return false;
1350
Ville Syrjäläbe33be52017-10-26 18:14:04 +03001351 if (crtc_state->pipe_bpp <= 8*3)
1352 return false;
1353
1354 if (!crtc_state->has_hdmi_sink)
1355 return false;
1356
Ville Syrjälä71800632014-03-03 16:15:29 +02001357 /*
1358 * HDMI 12bpc affects the clocks, so it's only possible
1359 * when not cloning with other encoder types.
1360 */
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001361 if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
1362 return false;
1363
Maarten Lankhorstfe5f6b12017-07-12 10:13:34 +02001364 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001365 const struct drm_display_info *info = &connector->display_info;
1366
1367 if (connector_state->crtc != crtc_state->base.crtc)
1368 continue;
1369
Shashank Sharma60436fd2017-07-21 20:55:04 +05301370 if (crtc_state->ycbcr420) {
1371 const struct drm_hdmi_info *hdmi = &info->hdmi;
1372
1373 if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
1374 return false;
1375 } else {
1376 if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
1377 return false;
1378 }
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001379 }
1380
Ander Conselvan de Oliveira46649d82017-04-24 13:47:18 +03001381 /* Display Wa #1139 */
1382 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
1383 crtc_state->base.adjusted_mode.htotal > 5460)
1384 return false;
1385
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001386 return true;
Ville Syrjälä71800632014-03-03 16:15:29 +02001387}
1388
Shashank Sharma60436fd2017-07-21 20:55:04 +05301389static bool
1390intel_hdmi_ycbcr420_config(struct drm_connector *connector,
1391 struct intel_crtc_state *config,
1392 int *clock_12bpc, int *clock_8bpc)
1393{
Shashank Sharmae5c05932017-07-21 20:55:05 +05301394 struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
1395
Shashank Sharma60436fd2017-07-21 20:55:04 +05301396 if (!connector->ycbcr_420_allowed) {
1397 DRM_ERROR("Platform doesn't support YCBCR420 output\n");
1398 return false;
1399 }
1400
1401 /* YCBCR420 TMDS rate requirement is half the pixel clock */
1402 config->port_clock /= 2;
1403 *clock_12bpc /= 2;
1404 *clock_8bpc /= 2;
1405 config->ycbcr420 = true;
Shashank Sharmae5c05932017-07-21 20:55:05 +05301406
1407 /* YCBCR 420 output conversion needs a scaler */
1408 if (skl_update_scaler_crtc(config)) {
1409 DRM_DEBUG_KMS("Scaler allocation for output failed\n");
1410 return false;
1411 }
1412
1413 intel_pch_panel_fitting(intel_crtc, config,
1414 DRM_MODE_SCALE_FULLSCREEN);
1415
Shashank Sharma60436fd2017-07-21 20:55:04 +05301416 return true;
1417}
1418
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001419bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001420 struct intel_crtc_state *pipe_config,
1421 struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001422{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001423 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001424 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001425 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Shashank Sharma60436fd2017-07-21 20:55:04 +05301426 struct drm_connector *connector = conn_state->connector;
1427 struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001428 struct intel_digital_connector_state *intel_conn_state =
1429 to_intel_digital_connector_state(conn_state);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001430 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1431 int clock_12bpc = clock_8bpc * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001432 int desired_bpp;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001433 bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001434
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001435 pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001436
Jesse Barnese43823e2014-11-05 14:26:08 -08001437 if (pipe_config->has_hdmi_sink)
1438 pipe_config->has_infoframe = true;
1439
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001440 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001441 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001442 pipe_config->limited_color_range =
1443 pipe_config->has_hdmi_sink &&
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001444 drm_default_rgb_quant_range(adjusted_mode) ==
1445 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001446 } else {
1447 pipe_config->limited_color_range =
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001448 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001449 }
1450
Clint Taylor697c4072014-09-02 17:03:36 -07001451 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1452 pipe_config->pixel_multiplier = 2;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001453 clock_8bpc *= 2;
Ville Syrjälä3320e372015-05-05 17:06:27 +03001454 clock_12bpc *= 2;
Clint Taylor697c4072014-09-02 17:03:36 -07001455 }
1456
Shashank Sharma60436fd2017-07-21 20:55:04 +05301457 if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
1458 if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
1459 &clock_12bpc, &clock_8bpc)) {
1460 DRM_ERROR("Can't support YCBCR420 output\n");
1461 return false;
1462 }
1463 }
1464
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001465 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001466 pipe_config->has_pch_encoder = true;
1467
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001468 if (pipe_config->has_hdmi_sink) {
1469 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1470 pipe_config->has_audio = intel_hdmi->has_audio;
1471 else
1472 pipe_config->has_audio =
1473 intel_conn_state->force_audio == HDMI_AUDIO_ON;
1474 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001475
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001476 /*
1477 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1478 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001479 * outputs. We also need to check that the higher clock still fits
1480 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001481 */
Ville Syrjäläbe33be52017-10-26 18:14:04 +03001482 if (hdmi_12bpc_possible(pipe_config) &&
1483 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001484 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1485 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001486
1487 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001488 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001489 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001490 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1491 desired_bpp = 8*3;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001492
1493 pipe_config->port_clock = clock_8bpc;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001494 }
1495
1496 if (!pipe_config->bw_constrained) {
Dhinakaran Pandiyanb64b7a62017-04-04 11:16:05 -07001497 DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001498 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001499 }
1500
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001501 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001502 false, force_dvi) != MODE_OK) {
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001503 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
Daniel Vetter325b9d02013-04-19 11:24:33 +02001504 return false;
1505 }
1506
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001507 /* Set user selected PAR to incoming mode's member */
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001508 adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001509
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001510 pipe_config->lane_count = 4;
1511
Shashank Sharma15953632017-03-13 16:54:03 +05301512 if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) {
1513 if (scdc->scrambling.low_rates)
1514 pipe_config->hdmi_scrambling = true;
1515
1516 if (pipe_config->port_clock > 340000) {
1517 pipe_config->hdmi_scrambling = true;
1518 pipe_config->hdmi_high_tmds_clock_ratio = true;
1519 }
1520 }
1521
Eric Anholt7d573822009-01-02 13:33:00 -08001522 return true;
1523}
1524
Chris Wilson953ece6972014-09-02 20:04:01 +01001525static void
1526intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001527{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001528 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001529
Chris Wilsonea5b2132010-08-04 13:50:23 +01001530 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001531 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001532 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001533
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001534 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1535 intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1536
Chris Wilson953ece6972014-09-02 20:04:01 +01001537 kfree(to_intel_connector(connector)->detect_edid);
1538 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001539}
1540
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001541static void
Ville Syrjäläd6199252016-05-04 14:45:22 +03001542intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001543{
1544 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1545 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
Ville Syrjäläd6199252016-05-04 14:45:22 +03001546 enum port port = hdmi_to_dig_port(hdmi)->port;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001547 struct i2c_adapter *adapter =
1548 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1549 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1550
Ville Syrjäläd6199252016-05-04 14:45:22 +03001551 /*
1552 * Type 1 DVI adaptors are not required to implement any
1553 * registers, so we can't always detect their presence.
1554 * Ideally we should be able to check the state of the
1555 * CONFIG1 pin, but no such luck on our hardware.
1556 *
1557 * The only method left to us is to check the VBT to see
1558 * if the port is a dual mode capable DP port. But let's
1559 * only do that when we sucesfully read the EDID, to avoid
1560 * confusing log messages about DP dual mode adaptors when
1561 * there's nothing connected to the port.
1562 */
1563 if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
1564 if (has_edid &&
1565 intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1566 DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1567 type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1568 } else {
1569 type = DRM_DP_DUAL_MODE_NONE;
1570 }
1571 }
1572
1573 if (type == DRM_DP_DUAL_MODE_NONE)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001574 return;
1575
1576 hdmi->dp_dual_mode.type = type;
1577 hdmi->dp_dual_mode.max_tmds_clock =
1578 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1579
1580 DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1581 drm_dp_get_dual_mode_type_name(type),
1582 hdmi->dp_dual_mode.max_tmds_clock);
1583}
1584
Chris Wilson953ece6972014-09-02 20:04:01 +01001585static bool
David Weinehall23f889b2016-08-17 15:47:48 +03001586intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001587{
Chris Wilson953ece6972014-09-02 20:04:01 +01001588 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1589 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
David Weinehall23f889b2016-08-17 15:47:48 +03001590 struct edid *edid;
Chris Wilson953ece6972014-09-02 20:04:01 +01001591 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001592
David Weinehall23f889b2016-08-17 15:47:48 +03001593 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001594
David Weinehall23f889b2016-08-17 15:47:48 +03001595 edid = drm_get_edid(connector,
1596 intel_gmbus_get_adapter(dev_priv,
1597 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001598
David Weinehall23f889b2016-08-17 15:47:48 +03001599 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001600
David Weinehall23f889b2016-08-17 15:47:48 +03001601 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001602
Chris Wilson953ece6972014-09-02 20:04:01 +01001603 to_intel_connector(connector)->detect_edid = edid;
1604 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1605 intel_hdmi->rgb_quant_range_selectable =
1606 drm_rgb_quant_range_selectable(edid);
1607
1608 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001609 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
Chris Wilson953ece6972014-09-02 20:04:01 +01001610
1611 connected = true;
1612 }
1613
1614 return connected;
1615}
1616
Daniel Vetter8166fce2015-10-08 21:50:57 +02001617static enum drm_connector_status
1618intel_hdmi_detect(struct drm_connector *connector, bool force)
Chris Wilson953ece6972014-09-02 20:04:01 +01001619{
Daniel Vetter8166fce2015-10-08 21:50:57 +02001620 enum drm_connector_status status;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001621 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilson953ece6972014-09-02 20:04:01 +01001622
Daniel Vetter8166fce2015-10-08 21:50:57 +02001623 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1624 connector->base.id, connector->name);
1625
Imre Deak29bb94b2015-11-19 20:55:01 +02001626 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1627
Daniel Vetter8166fce2015-10-08 21:50:57 +02001628 intel_hdmi_unset_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001629
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001630 if (intel_hdmi_set_edid(connector))
Chris Wilson953ece6972014-09-02 20:04:01 +01001631 status = connector_status_connected;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001632 else
Chris Wilson953ece6972014-09-02 20:04:01 +01001633 status = connector_status_disconnected;
1634
Imre Deak29bb94b2015-11-19 20:55:01 +02001635 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1636
Chris Wilson953ece6972014-09-02 20:04:01 +01001637 return status;
1638}
1639
1640static void
1641intel_hdmi_force(struct drm_connector *connector)
1642{
Chris Wilson953ece6972014-09-02 20:04:01 +01001643 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1644 connector->base.id, connector->name);
1645
1646 intel_hdmi_unset_edid(connector);
1647
1648 if (connector->status != connector_status_connected)
1649 return;
1650
David Weinehall23f889b2016-08-17 15:47:48 +03001651 intel_hdmi_set_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001652}
1653
1654static int intel_hdmi_get_modes(struct drm_connector *connector)
1655{
1656 struct edid *edid;
1657
1658 edid = to_intel_connector(connector)->detect_edid;
1659 if (edid == NULL)
1660 return 0;
1661
1662 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001663}
1664
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001665static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001666 const struct intel_crtc_state *pipe_config,
1667 const struct drm_connector_state *conn_state)
Jesse Barnes13732ba2014-04-05 11:51:35 -07001668{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001669 struct intel_digital_port *intel_dig_port =
1670 enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001671
Maarten Lankhorstac240282016-11-23 15:57:00 +01001672 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001673
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001674 intel_dig_port->set_infoframes(&encoder->base,
1675 pipe_config->has_infoframe,
1676 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001677}
1678
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001679static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001680 const struct intel_crtc_state *pipe_config,
1681 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001682{
1683 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1684 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001685 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001686
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03001687 vlv_phy_pre_encoder_enable(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001688
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03001689 /* HDMI 1.0V-2dB */
1690 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1691 0x2b247878);
1692
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001693 dport->set_infoframes(&encoder->base,
1694 pipe_config->has_infoframe,
1695 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001696
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001697 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001698
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001699 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700}
1701
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001702static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001703 const struct intel_crtc_state *pipe_config,
1704 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001705{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001706 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001707
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03001708 vlv_phy_pre_pll_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001709}
1710
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001711static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001712 const struct intel_crtc_state *pipe_config,
1713 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03001714{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001715 intel_hdmi_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03001716
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001717 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001718}
1719
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001720static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001721 const struct intel_crtc_state *old_crtc_state,
1722 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001723{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03001724 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001725}
1726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001727static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001728 const struct intel_crtc_state *old_crtc_state,
1729 const struct drm_connector_state *old_conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001730{
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03001732 vlv_phy_reset_lanes(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001733}
1734
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001735static void chv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001736 const struct intel_crtc_state *old_crtc_state,
1737 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03001738{
Ville Syrjälä580d3812014-04-09 13:29:00 +03001739 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001740 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001741
Ville Syrjäläa5805162015-05-26 20:42:30 +03001742 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001743
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001744 /* Assert data lane reset */
1745 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001746
Ville Syrjäläa5805162015-05-26 20:42:30 +03001747 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001748}
1749
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001750static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001751 const struct intel_crtc_state *pipe_config,
1752 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001753{
1754 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1755 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001756 struct drm_i915_private *dev_priv = to_i915(dev);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001757
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001758 chv_phy_pre_encoder_enable(encoder);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001759
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001760 /* FIXME: Program the support xxx V-dB */
1761 /* Use 800mV-0dB */
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03001762 chv_set_phy_signal_level(encoder, 128, 102, false);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001763
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001764 dport->set_infoframes(&encoder->base,
1765 pipe_config->has_infoframe,
1766 pipe_config, conn_state);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001767
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001768 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001769
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001770 vlv_wait_port_ready(dev_priv, dport, 0x0);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001771
1772 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001773 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001774}
1775
Eric Anholt7d573822009-01-02 13:33:00 -08001776static void intel_hdmi_destroy(struct drm_connector *connector)
1777{
Chris Wilson10e972d2014-09-04 21:43:45 +01001778 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001779 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001780 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001781}
1782
Eric Anholt7d573822009-01-02 13:33:00 -08001783static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -08001784 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001785 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001786 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001787 .atomic_get_property = intel_digital_connector_atomic_get_property,
1788 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001789 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001790 .early_unregister = intel_connector_unregister,
Eric Anholt7d573822009-01-02 13:33:00 -08001791 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001792 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001793 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001794};
1795
1796static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1797 .get_modes = intel_hdmi_get_modes,
1798 .mode_valid = intel_hdmi_mode_valid,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001799 .atomic_check = intel_digital_connector_atomic_check,
Eric Anholt7d573822009-01-02 13:33:00 -08001800};
1801
Eric Anholt7d573822009-01-02 13:33:00 -08001802static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001803 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001804};
1805
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001806static void
1807intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1808{
Chris Wilson3f43c482011-05-12 22:17:24 +01001809 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001810 intel_attach_broadcast_rgb_property(connector);
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301811 intel_attach_aspect_ratio_property(connector);
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001812 connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001813}
1814
Shashank Sharma15953632017-03-13 16:54:03 +05301815/*
1816 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
1817 * @encoder: intel_encoder
1818 * @connector: drm_connector
1819 * @high_tmds_clock_ratio = bool to indicate if the function needs to set
1820 * or reset the high tmds clock ratio for scrambling
1821 * @scrambling: bool to Indicate if the function needs to set or reset
1822 * sink scrambling
1823 *
1824 * This function handles scrambling on HDMI 2.0 capable sinks.
1825 * If required clock rate is > 340 Mhz && scrambling is supported by sink
1826 * it enables scrambling. This should be called before enabling the HDMI
1827 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
1828 * detect a scrambled clock within 100 ms.
1829 */
1830void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
1831 struct drm_connector *connector,
1832 bool high_tmds_clock_ratio,
1833 bool scrambling)
1834{
1835 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1836 struct drm_i915_private *dev_priv = connector->dev->dev_private;
1837 struct drm_scrambling *sink_scrambling =
1838 &connector->display_info.hdmi.scdc.scrambling;
1839 struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
1840 intel_hdmi->ddc_bus);
1841 bool ret;
1842
1843 if (!sink_scrambling->supported)
1844 return;
1845
1846 DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
1847 encoder->base.name, connector->name);
1848
1849 /* Set TMDS bit clock ratio to 1/40 or 1/10 */
1850 ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
1851 if (!ret) {
1852 DRM_ERROR("Set TMDS ratio failed\n");
1853 return;
1854 }
1855
1856 /* Enable/disable sink scrambling */
1857 ret = drm_scdc_set_scrambling(adptr, scrambling);
1858 if (!ret) {
1859 DRM_ERROR("Set sink scrambling failed\n");
1860 return;
1861 }
1862
1863 DRM_DEBUG_KMS("sink scrambling handled\n");
1864}
1865
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07001866static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1867{
1868 u8 ddc_pin;
1869
1870 switch (port) {
1871 case PORT_B:
1872 ddc_pin = GMBUS_PIN_DPB;
1873 break;
1874 case PORT_C:
1875 ddc_pin = GMBUS_PIN_DPC;
1876 break;
1877 case PORT_D:
1878 ddc_pin = GMBUS_PIN_DPD_CHV;
1879 break;
1880 default:
1881 MISSING_CASE(port);
1882 ddc_pin = GMBUS_PIN_DPB;
1883 break;
1884 }
1885 return ddc_pin;
1886}
1887
1888static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1889{
1890 u8 ddc_pin;
1891
1892 switch (port) {
1893 case PORT_B:
1894 ddc_pin = GMBUS_PIN_1_BXT;
1895 break;
1896 case PORT_C:
1897 ddc_pin = GMBUS_PIN_2_BXT;
1898 break;
1899 default:
1900 MISSING_CASE(port);
1901 ddc_pin = GMBUS_PIN_1_BXT;
1902 break;
1903 }
1904 return ddc_pin;
1905}
1906
1907static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1908 enum port port)
1909{
1910 u8 ddc_pin;
1911
1912 switch (port) {
1913 case PORT_B:
1914 ddc_pin = GMBUS_PIN_1_BXT;
1915 break;
1916 case PORT_C:
1917 ddc_pin = GMBUS_PIN_2_BXT;
1918 break;
1919 case PORT_D:
1920 ddc_pin = GMBUS_PIN_4_CNP;
1921 break;
1922 default:
1923 MISSING_CASE(port);
1924 ddc_pin = GMBUS_PIN_1_BXT;
1925 break;
1926 }
1927 return ddc_pin;
1928}
1929
1930static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1931 enum port port)
1932{
1933 u8 ddc_pin;
1934
1935 switch (port) {
1936 case PORT_B:
1937 ddc_pin = GMBUS_PIN_DPB;
1938 break;
1939 case PORT_C:
1940 ddc_pin = GMBUS_PIN_DPC;
1941 break;
1942 case PORT_D:
1943 ddc_pin = GMBUS_PIN_DPD;
1944 break;
1945 default:
1946 MISSING_CASE(port);
1947 ddc_pin = GMBUS_PIN_DPB;
1948 break;
1949 }
1950 return ddc_pin;
1951}
1952
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001953static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
1954 enum port port)
1955{
1956 const struct ddi_vbt_port_info *info =
1957 &dev_priv->vbt.ddi_port_info[port];
1958 u8 ddc_pin;
1959
1960 if (info->alternate_ddc_pin) {
1961 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
1962 info->alternate_ddc_pin, port_name(port));
1963 return info->alternate_ddc_pin;
1964 }
1965
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07001966 if (IS_CHERRYVIEW(dev_priv))
1967 ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
1968 else if (IS_GEN9_LP(dev_priv))
1969 ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
1970 else if (HAS_PCH_CNP(dev_priv))
1971 ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
1972 else
1973 ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03001974
1975 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
1976 ddc_pin, port_name(port));
1977
1978 return ddc_pin;
1979}
1980
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001981void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
1982{
1983 struct drm_i915_private *dev_priv =
1984 to_i915(intel_dig_port->base.base.dev);
1985
1986 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1987 intel_dig_port->write_infoframe = vlv_write_infoframe;
1988 intel_dig_port->set_infoframes = vlv_set_infoframes;
1989 intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
1990 } else if (IS_G4X(dev_priv)) {
1991 intel_dig_port->write_infoframe = g4x_write_infoframe;
1992 intel_dig_port->set_infoframes = g4x_set_infoframes;
1993 intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
1994 } else if (HAS_DDI(dev_priv)) {
1995 intel_dig_port->write_infoframe = hsw_write_infoframe;
1996 intel_dig_port->set_infoframes = hsw_set_infoframes;
1997 intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
1998 } else if (HAS_PCH_IBX(dev_priv)) {
1999 intel_dig_port->write_infoframe = ibx_write_infoframe;
2000 intel_dig_port->set_infoframes = ibx_set_infoframes;
2001 intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
2002 } else {
2003 intel_dig_port->write_infoframe = cpt_write_infoframe;
2004 intel_dig_port->set_infoframes = cpt_set_infoframes;
2005 intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
2006 }
2007}
2008
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002009void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2010 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08002011{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002012 struct drm_connector *connector = &intel_connector->base;
2013 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2014 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2015 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002016 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002017 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08002018
Ville Syrjälä22f350422016-06-03 12:17:43 +03002019 DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
2020 port_name(port));
2021
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002022 if (WARN(intel_dig_port->max_lanes < 4,
2023 "Not enough lanes (%d) for HDMI on port %c\n",
2024 intel_dig_port->max_lanes, port_name(port)))
2025 return;
2026
Eric Anholt7d573822009-01-02 13:33:00 -08002027 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04002028 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08002029 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2030
Peter Rossc3febcc2012-01-28 14:49:26 +01002031 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002032 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01002033 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002034
Shashank Sharmaeadc2e52017-07-21 20:55:09 +05302035 if (IS_GEMINILAKE(dev_priv))
2036 connector->ycbcr_420_allowed = true;
2037
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002038 intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
2039
Rodrigo Vivif761bef22017-08-11 11:26:50 -07002040 if (WARN_ON(port == PORT_A))
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002041 return;
Rodrigo Vivif761bef22017-08-11 11:26:50 -07002042 intel_encoder->hpd_pin = intel_hpd_pin(port);
Eric Anholt7d573822009-01-02 13:33:00 -08002043
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002044 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002045 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2046 else
2047 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002048
2049 intel_hdmi_add_properties(intel_hdmi, connector);
2050
2051 intel_connector_attach_encoder(intel_connector, intel_encoder);
Shashank Sharmad8b4c432015-09-04 18:56:11 +05302052 intel_hdmi->attached_connector = intel_connector;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002053
2054 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2055 * 0xd. Failure to do so will result in spurious interrupts being
2056 * generated on the port when a cable is not attached.
2057 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002058 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002059 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2060 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2061 }
2062}
2063
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002064void intel_hdmi_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002065 i915_reg_t hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002066{
2067 struct intel_digital_port *intel_dig_port;
2068 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002069 struct intel_connector *intel_connector;
2070
Daniel Vetterb14c5672013-09-19 12:18:32 +02002071 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002072 if (!intel_dig_port)
2073 return;
2074
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002075 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002076 if (!intel_connector) {
2077 kfree(intel_dig_port);
2078 return;
2079 }
2080
2081 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002082
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002083 drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
2084 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
2085 "HDMI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002086
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002087 intel_encoder->compute_config = intel_hdmi_compute_config;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002088 if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03002089 intel_encoder->disable = pch_disable_hdmi;
2090 intel_encoder->post_disable = pch_post_disable_hdmi;
2091 } else {
2092 intel_encoder->disable = g4x_disable_hdmi;
2093 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002094 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002095 intel_encoder->get_config = intel_hdmi_get_config;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002096 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03002097 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002098 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2099 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002100 intel_encoder->post_disable = chv_hdmi_post_disable;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002101 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002102 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002103 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2104 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002105 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002106 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002107 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07002108 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002109 if (HAS_PCH_CPT(dev_priv))
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002110 intel_encoder->enable = cpt_enable_hdmi;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002111 else if (HAS_PCH_IBX(dev_priv))
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002112 intel_encoder->enable = ibx_enable_hdmi;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002113 else
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002114 intel_encoder->enable = g4x_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002115 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002116
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002117 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002118 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002119 intel_encoder->port = port;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002120 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03002121 if (port == PORT_D)
2122 intel_encoder->crtc_mask = 1 << 2;
2123 else
2124 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2125 } else {
2126 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2127 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02002128 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002129 /*
2130 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2131 * to work on real hardware. And since g4x can send infoframes to
2132 * only one port anyway, nothing is lost by allowing it.
2133 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002134 if (IS_G4X(dev_priv))
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002135 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08002136
Paulo Zanoni174edf12012-10-26 19:05:50 -02002137 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03002138 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002139 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002140 intel_dig_port->max_lanes = 4;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002141
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002142 intel_infoframe_init(intel_dig_port);
2143
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002144 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002145}