blob: 2c83fd54b36c7211c5047777217ffb36c8b24418 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
28#include "8250.h"
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * init function returns:
32 * > 0 - number of ports
33 * = 0 - use board->num_ports
34 * < 0 - error
35 */
36struct pci_serial_quirk {
37 u32 vendor;
38 u32 device;
39 u32 subvendor;
40 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040041 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000043 int (*setup)(struct serial_private *,
44 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010045 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 void (*exit)(struct pci_dev *dev);
47};
48
49#define PCI_NUM_BAR_RESOURCES 6
50
51struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010052 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 unsigned int nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 struct pci_serial_quirk *quirk;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -020055 const struct pciserial_board *board;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 int line[0];
57};
58
Nicos Gollan7808edc2011-05-05 21:00:37 +020059static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010060 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static void moan_device(const char *str, struct pci_dev *dev)
63{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070064 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070065 "%s: %s\n"
66 "Please send the output of lspci -vv, this\n"
67 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
68 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000069 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 pci_name(dev), str, dev->vendor, dev->device,
71 dev->subsystem_vendor, dev->subsystem_device);
72}
73
74static int
Alan Cox2655a2c2012-07-12 12:59:50 +010075setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int bar, int offset, int regshift)
77{
Russell King70db3d92005-07-27 11:34:27 +010078 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 if (bar >= PCI_NUM_BAR_RESOURCES)
81 return -EINVAL;
82
83 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020084 if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 return -ENOMEM;
86
Alan Cox2655a2c2012-07-12 12:59:50 +010087 port->port.iotype = UPIO_MEM;
88 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050089 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020090 port->port.membase = pcim_iomap_table(dev)[bar] + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010091 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010093 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -050094 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010095 port->port.mapbase = 0;
96 port->port.membase = NULL;
97 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }
99 return 0;
100}
101
102/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800103 * ADDI-DATA GmbH communication cards <info@addi-data.com>
104 */
105static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000106 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100107 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108{
109 unsigned int bar = 0, offset = board->first_offset;
110 bar = FL_GET_BASE(board->flags);
111
112 if (idx < 2) {
113 offset += idx * board->uart_offset;
114 } else if ((idx >= 2) && (idx < 4)) {
115 bar += 1;
116 offset += ((idx - 2) * board->uart_offset);
117 } else if ((idx >= 4) && (idx < 6)) {
118 bar += 2;
119 offset += ((idx - 4) * board->uart_offset);
120 } else if (idx >= 6) {
121 bar += 3;
122 offset += ((idx - 6) * board->uart_offset);
123 }
124
125 return setup_port(priv, port, bar, offset, board->reg_shift);
126}
127
128/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * AFAVLAB uses a different mixture of BARs and offsets
130 * Not that ugly ;) -- HW
131 */
132static int
Russell King975a1a72009-01-02 13:44:27 +0000133afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100134 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 bar = FL_GET_BASE(board->flags);
139 if (idx < 4)
140 bar += idx;
141 else {
142 bar = 4;
143 offset += (idx - 4) * board->uart_offset;
144 }
145
Russell King70db3d92005-07-27 11:34:27 +0100146 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147}
148
149/*
150 * HP's Remote Management Console. The Diva chip came in several
151 * different versions. N-class, L2000 and A500 have two Diva chips, each
152 * with 3 UARTs (the third UART on the second chip is unused). Superdome
153 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
154 * one Diva chip, but it has been expanded to 5 UARTs.
155 */
Russell King61a116e2006-07-03 15:22:35 +0100156static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
158 int rc = 0;
159
160 switch (dev->subsystem_device) {
161 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
162 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
163 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
164 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
165 rc = 3;
166 break;
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
168 rc = 2;
169 break;
170 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
171 rc = 4;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100174 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 rc = 1;
176 break;
177 }
178
179 return rc;
180}
181
182/*
183 * HP's Diva chip puts the 4th/5th serial port further out, and
184 * some serial ports are supposed to be hidden on certain models.
185 */
186static int
Russell King975a1a72009-01-02 13:44:27 +0000187pci_hp_diva_setup(struct serial_private *priv,
188 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100189 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
191 unsigned int offset = board->first_offset;
192 unsigned int bar = FL_GET_BASE(board->flags);
193
Russell King70db3d92005-07-27 11:34:27 +0100194 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
196 if (idx == 3)
197 idx++;
198 break;
199 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
200 if (idx > 0)
201 idx++;
202 if (idx > 2)
203 idx++;
204 break;
205 }
206 if (idx > 2)
207 offset = 0x18;
208
209 offset += idx * board->uart_offset;
210
Russell King70db3d92005-07-27 11:34:27 +0100211 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
214/*
215 * Added for EKF Intel i960 serial boards
216 */
Russell King61a116e2006-07-03 15:22:35 +0100217static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200219 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 if (!(dev->subsystem_device & 0x1000))
222 return -ENODEV;
223
224 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200225 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800226 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700227 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 return -ENODEV;
229 }
230 return 0;
231}
232
233/*
234 * Some PCI serial cards using the PLX 9050 PCI interface chip require
235 * that the card interrupt be explicitly enabled or disabled. This
236 * seems to be mainly needed on card using the PLX which also use I/O
237 * mapped memory.
238 */
Russell King61a116e2006-07-03 15:22:35 +0100239static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
241 u8 irq_config;
242 void __iomem *p;
243
244 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
245 moan_device("no memory in bar 0", dev);
246 return 0;
247 }
248
249 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100250 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800251 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800255 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 /*
257 * As the megawolf cards have the int pins active
258 * high, and have 2 UART chips, both ints must be
259 * enabled on the 9050. Also, the UARTS are set in
260 * 16450 mode by default, so we have to enable the
261 * 16C950 'enhanced' mode so that we can use the
262 * deep FIFOs
263 */
264 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 /*
266 * enable/disable interrupts
267 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700268 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 if (p == NULL)
270 return -ENOMEM;
271 writel(irq_config, p + 0x4c);
272
273 /*
274 * Read the register back to ensure that it took effect.
275 */
276 readl(p + 0x4c);
277 iounmap(p);
278
279 return 0;
280}
281
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500282static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 u8 __iomem *p;
285
286 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
287 return;
288
289 /*
290 * disable interrupts
291 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700292 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 if (p != NULL) {
294 writel(0, p + 0x4c);
295
296 /*
297 * Read the register back to ensure that it took effect.
298 */
299 readl(p + 0x4c);
300 iounmap(p);
301 }
302}
303
Will Page04bf7e72009-04-06 17:32:15 +0100304#define NI8420_INT_ENABLE_REG 0x38
305#define NI8420_INT_ENABLE_BIT 0x2000
306
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500307static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100308{
309 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100310 unsigned int bar = 0;
311
312 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
313 moan_device("no memory in bar", dev);
314 return;
315 }
316
Aaron Sierra398a9db2014-10-30 19:49:45 -0500317 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100318 if (p == NULL)
319 return;
320
321 /* Disable the CPU Interrupt */
322 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
323 p + NI8420_INT_ENABLE_REG);
324 iounmap(p);
325}
326
327
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100328/* MITE registers */
329#define MITE_IOWBSR1 0xc4
330#define MITE_IOWCR1 0xf4
331#define MITE_LCIMR1 0x08
332#define MITE_LCIMR2 0x10
333
334#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
335
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500336static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100337{
338 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100339 unsigned int bar = 0;
340
341 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
342 moan_device("no memory in bar", dev);
343 return;
344 }
345
Aaron Sierra398a9db2014-10-30 19:49:45 -0500346 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100347 if (p == NULL)
348 return;
349
350 /* Disable the CPU Interrupt */
351 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
352 iounmap(p);
353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
356static int
Russell King975a1a72009-01-02 13:44:27 +0000357sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100358 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 unsigned int bar, offset = board->first_offset;
361
362 bar = 0;
363
364 if (idx < 4) {
365 /* first four channels map to 0, 0x100, 0x200, 0x300 */
366 offset += idx * board->uart_offset;
367 } else if (idx < 8) {
368 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
369 offset += idx * board->uart_offset + 0xC00;
370 } else /* we have only 8 ports on PMC-OCTALPRO */
371 return 1;
372
Russell King70db3d92005-07-27 11:34:27 +0100373 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
376/*
377* This does initialization for PMC OCTALPRO cards:
378* maps the device memory, resets the UARTs (needed, bc
379* if the module is removed and inserted again, the card
380* is in the sleep mode) and enables global interrupt.
381*/
382
383/* global control register offset for SBS PMC-OctalPro */
384#define OCT_REG_CR_OFF 0x500
385
Russell King61a116e2006-07-03 15:22:35 +0100386static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
388 u8 __iomem *p;
389
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100390 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 if (p == NULL)
393 return -ENOMEM;
394 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800395 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800397 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 /* Set bit-2 (INTENABLE) of Control Register */
400 writeb(0x4, p + OCT_REG_CR_OFF);
401 iounmap(p);
402
403 return 0;
404}
405
406/*
407 * Disables the global interrupt of PMC-OctalPro
408 */
409
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500410static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
412 u8 __iomem *p;
413
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100414 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800415 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
416 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 iounmap(p);
419}
420
421/*
422 * SIIG serial cards have an PCI interface chip which also controls
423 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300424 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 * are stored in the EEPROM chip. It can cause problems because this
426 * version of serial driver doesn't support differently clocked UART's
427 * on single PCI card. To prevent this, initialization functions set
428 * high frequency clocking for all UART's on given card. It is safe (I
429 * hope) because it doesn't touch EEPROM settings to prevent conflicts
430 * with other OSes (like M$ DOS).
431 *
432 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800433 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * There is two family of SIIG serial cards with different PCI
435 * interface chip and different configuration methods:
436 * - 10x cards have control registers in IO and/or memory space;
437 * - 20x cards have control registers in standard PCI configuration space.
438 *
Russell King67d74b82005-07-27 11:33:03 +0100439 * Note: all 10x cards have PCI device ids 0x10..
440 * all 20x cards have PCI device ids 0x20..
441 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100442 * There are also Quartet Serial cards which use Oxford Semiconductor
443 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
444 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 * Note: some SIIG cards are probed by the parport_serial object.
446 */
447
448#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
449#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
450
451static int pci_siig10x_init(struct pci_dev *dev)
452{
453 u16 data;
454 void __iomem *p;
455
456 switch (dev->device & 0xfff8) {
457 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
458 data = 0xffdf;
459 break;
460 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
461 data = 0xf7ff;
462 break;
463 default: /* 1S1P, 4S */
464 data = 0xfffb;
465 break;
466 }
467
Alan Cox6f441fe2008-05-01 04:34:59 -0700468 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 if (p == NULL)
470 return -ENOMEM;
471
472 writew(readw(p + 0x28) & data, p + 0x28);
473 readw(p + 0x28);
474 iounmap(p);
475 return 0;
476}
477
478#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
479#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
480
481static int pci_siig20x_init(struct pci_dev *dev)
482{
483 u8 data;
484
485 /* Change clock frequency for the first UART. */
486 pci_read_config_byte(dev, 0x6f, &data);
487 pci_write_config_byte(dev, 0x6f, data & 0xef);
488
489 /* If this card has 2 UART, we have to do the same with second UART. */
490 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
491 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
492 pci_read_config_byte(dev, 0x73, &data);
493 pci_write_config_byte(dev, 0x73, data & 0xef);
494 }
495 return 0;
496}
497
Russell King67d74b82005-07-27 11:33:03 +0100498static int pci_siig_init(struct pci_dev *dev)
499{
500 unsigned int type = dev->device & 0xff00;
501
502 if (type == 0x1000)
503 return pci_siig10x_init(dev);
504 else if (type == 0x2000)
505 return pci_siig20x_init(dev);
506
507 moan_device("Unknown SIIG card", dev);
508 return -ENODEV;
509}
510
Andrey Panin3ec9c592006-02-02 20:15:09 +0000511static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000512 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100513 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000514{
515 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
516
517 if (idx > 3) {
518 bar = 4;
519 offset = (idx - 4) * 8;
520 }
521
522 return setup_port(priv, port, bar, offset, 0);
523}
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525/*
526 * Timedia has an explosion of boards, and to avoid the PCI table from
527 * growing *huge*, we use this function to collapse some 70 entries
528 * in the PCI table into one, for sanity's and compactness's sake.
529 */
Helge Dellere9422e02006-08-29 21:57:29 +0200530static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
532};
533
Helge Dellere9422e02006-08-29 21:57:29 +0200534static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800536 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
537 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
539 0xD079, 0
540};
541
Helge Dellere9422e02006-08-29 21:57:29 +0200542static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
544 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
546 0xB157, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
552};
553
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000554static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200556 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557} timedia_data[] = {
558 { 1, timedia_single_port },
559 { 2, timedia_dual_port },
560 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200561 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400564/*
565 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
566 * listing them individually, this driver merely grabs them all with
567 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
568 * and should be left free to be claimed by parport_serial instead.
569 */
570static int pci_timedia_probe(struct pci_dev *dev)
571{
572 /*
573 * Check the third digit of the subdevice ID
574 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
575 */
576 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
577 dev_info(&dev->dev,
578 "ignoring Timedia subdevice %04x for parport_serial\n",
579 dev->subsystem_device);
580 return -ENODEV;
581 }
582
583 return 0;
584}
585
Russell King61a116e2006-07-03 15:22:35 +0100586static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
Helge Dellere9422e02006-08-29 21:57:29 +0200588 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 int i, j;
590
Helge Dellere9422e02006-08-29 21:57:29 +0200591 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 ids = timedia_data[i].ids;
593 for (j = 0; ids[j]; j++)
594 if (dev->subsystem_device == ids[j])
595 return timedia_data[i].num;
596 }
597 return 0;
598}
599
600/*
601 * Timedia/SUNIX uses a mixture of BARs and offsets
602 * Ugh, this is ugly as all hell --- TYT
603 */
604static int
Russell King975a1a72009-01-02 13:44:27 +0000605pci_timedia_setup(struct serial_private *priv,
606 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100607 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
609 unsigned int bar = 0, offset = board->first_offset;
610
611 switch (idx) {
612 case 0:
613 bar = 0;
614 break;
615 case 1:
616 offset = board->uart_offset;
617 bar = 0;
618 break;
619 case 2:
620 bar = 1;
621 break;
622 case 3:
623 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000624 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 case 4: /* BAR 2 */
626 case 5: /* BAR 3 */
627 case 6: /* BAR 4 */
628 case 7: /* BAR 5 */
629 bar = idx - 2;
630 }
631
Russell King70db3d92005-07-27 11:34:27 +0100632 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635/*
636 * Some Titan cards are also a little weird
637 */
638static int
Russell King70db3d92005-07-27 11:34:27 +0100639titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000640 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100641 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
643 unsigned int bar, offset = board->first_offset;
644
645 switch (idx) {
646 case 0:
647 bar = 1;
648 break;
649 case 1:
650 bar = 2;
651 break;
652 default:
653 bar = 4;
654 offset = (idx - 2) * board->uart_offset;
655 }
656
Russell King70db3d92005-07-27 11:34:27 +0100657 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
Russell King61a116e2006-07-03 15:22:35 +0100660static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 msleep(100);
663 return 0;
664}
665
Will Page04bf7e72009-04-06 17:32:15 +0100666static int pci_ni8420_init(struct pci_dev *dev)
667{
668 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100669 unsigned int bar = 0;
670
671 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
672 moan_device("no memory in bar", dev);
673 return 0;
674 }
675
Aaron Sierra398a9db2014-10-30 19:49:45 -0500676 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100677 if (p == NULL)
678 return -ENOMEM;
679
680 /* Enable CPU Interrupt */
681 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
682 p + NI8420_INT_ENABLE_REG);
683
684 iounmap(p);
685 return 0;
686}
687
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100688#define MITE_IOWBSR1_WSIZE 0xa
689#define MITE_IOWBSR1_WIN_OFFSET 0x800
690#define MITE_IOWBSR1_WENAB (1 << 7)
691#define MITE_LCIMR1_IO_IE_0 (1 << 24)
692#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
693#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
694
695static int pci_ni8430_init(struct pci_dev *dev)
696{
697 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500698 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100699 u32 device_window;
700 unsigned int bar = 0;
701
702 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
703 moan_device("no memory in bar", dev);
704 return 0;
705 }
706
Aaron Sierra398a9db2014-10-30 19:49:45 -0500707 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100708 if (p == NULL)
709 return -ENOMEM;
710
Aaron Sierra398a9db2014-10-30 19:49:45 -0500711 /*
712 * Set device window address and size in BAR0, while acknowledging that
713 * the resource structure may contain a translated address that differs
714 * from the address the device responds to.
715 */
716 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
717 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Anton Wuerfel6d7c1572016-01-14 16:08:11 +0100718 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100719 writel(device_window, p + MITE_IOWBSR1);
720
721 /* Set window access to go to RAMSEL IO address space */
722 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
723 p + MITE_IOWCR1);
724
725 /* Enable IO Bus Interrupt 0 */
726 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
727
728 /* Enable CPU Interrupt */
729 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
730
731 iounmap(p);
732 return 0;
733}
734
735/* UART Port Control Register */
736#define NI8430_PORTCON 0x0f
737#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
738
739static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100740pci_ni8430_setup(struct serial_private *priv,
741 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100742 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100743{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500744 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100745 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100746 unsigned int bar, offset = board->first_offset;
747
748 if (idx >= board->num_ports)
749 return 1;
750
751 bar = FL_GET_BASE(board->flags);
752 offset += idx * board->uart_offset;
753
Aaron Sierra398a9db2014-10-30 19:49:45 -0500754 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500755 if (!p)
756 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100757
Joe Perches7c9d4402011-06-23 11:39:20 -0700758 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100759 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
760 p + offset + NI8430_PORTCON);
761
762 iounmap(p);
763
764 return setup_port(priv, port, bar, offset, board->reg_shift);
765}
766
Nicos Gollan7808edc2011-05-05 21:00:37 +0200767static int pci_netmos_9900_setup(struct serial_private *priv,
768 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100769 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200770{
771 unsigned int bar;
772
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400773 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
774 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200775 /* netmos apparently orders BARs by datasheet layout, so serial
776 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
777 */
778 bar = 3 * idx;
779
780 return setup_port(priv, port, bar, 0, board->reg_shift);
781 } else {
782 return pci_default_setup(priv, board, port, idx);
783 }
784}
785
786/* the 99xx series comes with a range of device IDs and a variety
787 * of capabilities:
788 *
789 * 9900 has varying capabilities and can cascade to sub-controllers
790 * (cascading should be purely internal)
791 * 9904 is hardwired with 4 serial ports
792 * 9912 and 9922 are hardwired with 2 serial ports
793 */
794static int pci_netmos_9900_numports(struct pci_dev *dev)
795{
796 unsigned int c = dev->class;
797 unsigned int pi;
798 unsigned short sub_serports;
799
Anton Wuerfel149a44c2016-01-14 16:08:17 +0100800 pi = c & 0xff;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200801
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100802 if (pi == 2)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200803 return 1;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100804
805 if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200806 /* two possibilities: 0x30ps encodes number of parallel and
807 * serial ports, or 0x1000 indicates *something*. This is not
808 * immediately obvious, since the 2s1p+4s configuration seems
809 * to offer all functionality on functions 0..2, while still
810 * advertising the same function 3 as the 4s+2s1p config.
811 */
812 sub_serports = dev->subsystem_device & 0xf;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100813 if (sub_serports > 0)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200814 return sub_serports;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100815
816 dev_err(&dev->dev,
817 "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
818 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200819 }
820
821 moan_device("unknown NetMos/Mostech program interface", dev);
822 return 0;
823}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100824
Russell King61a116e2006-07-03 15:22:35 +0100825static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
827 /* subdevice 0x00PS means <P> parallel, <S> serial */
828 unsigned int num_serial = dev->subsystem_device & 0xf;
829
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800830 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
831 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700832 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200833
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000834 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
835 dev->subsystem_device == 0x0299)
836 return 0;
837
Nicos Gollan7808edc2011-05-05 21:00:37 +0200838 switch (dev->device) { /* FALLTHROUGH on all */
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100839 case PCI_DEVICE_ID_NETMOS_9904:
840 case PCI_DEVICE_ID_NETMOS_9912:
841 case PCI_DEVICE_ID_NETMOS_9922:
842 case PCI_DEVICE_ID_NETMOS_9900:
843 num_serial = pci_netmos_9900_numports(dev);
844 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100846 default:
847 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200848 }
849
Anton Wuerfel829b0002016-01-14 16:08:22 +0100850 if (num_serial == 0) {
851 moan_device("unknown NetMos/Mostech device", dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 return -ENODEV;
Anton Wuerfel829b0002016-01-14 16:08:22 +0100853 }
Nicos Gollan7808edc2011-05-05 21:00:37 +0200854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 return num_serial;
856}
857
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700858/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700859 * These chips are available with optionally one parallel port and up to
860 * two serial ports. Unfortunately they all have the same product id.
861 *
862 * Basic configuration is done over a region of 32 I/O ports. The base
863 * ioport is called INTA or INTC, depending on docs/other drivers.
864 *
865 * The region of the 32 I/O ports is configured in POSIO0R...
866 */
867
868/* registers */
869#define ITE_887x_MISCR 0x9c
870#define ITE_887x_INTCBAR 0x78
871#define ITE_887x_UARTBAR 0x7c
872#define ITE_887x_PS0BAR 0x10
873#define ITE_887x_POSIO0 0x60
874
875/* I/O space size */
876#define ITE_887x_IOSIZE 32
877/* I/O space size (bits 26-24; 8 bytes = 011b) */
878#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
879/* I/O space size (bits 26-24; 32 bytes = 101b) */
880#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
881/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
882#define ITE_887x_POSIO_SPEED (3 << 29)
883/* enable IO_Space bit */
884#define ITE_887x_POSIO_ENABLE (1 << 31)
885
Ralf Baechlef79abb82007-08-30 23:56:31 -0700886static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700887{
888 /* inta_addr are the configuration addresses of the ITE */
889 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
890 0x200, 0x280, 0 };
891 int ret, i, type;
892 struct resource *iobase = NULL;
893 u32 miscr, uartbar, ioport;
894
895 /* search for the base-ioport */
896 i = 0;
897 while (inta_addr[i] && iobase == NULL) {
898 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
899 "ite887x");
900 if (iobase != NULL) {
901 /* write POSIO0R - speed | size | ioport */
902 pci_write_config_dword(dev, ITE_887x_POSIO0,
903 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
904 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
905 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800906 pci_write_config_dword(dev, ITE_887x_INTCBAR,
907 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700908 ret = inb(inta_addr[i]);
909 if (ret != 0xff) {
910 /* ioport connected */
911 break;
912 }
913 release_region(iobase->start, ITE_887x_IOSIZE);
914 iobase = NULL;
915 }
916 i++;
917 }
918
919 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700920 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700921 return -ENODEV;
922 }
923
924 /* start of undocumented type checking (see parport_pc.c) */
925 type = inb(iobase->start + 0x18) & 0x0f;
926
927 switch (type) {
928 case 0x2: /* ITE8871 (1P) */
929 case 0xa: /* ITE8875 (1P) */
930 ret = 0;
931 break;
932 case 0xe: /* ITE8872 (2S1P) */
933 ret = 2;
934 break;
935 case 0x6: /* ITE8873 (1S) */
936 ret = 1;
937 break;
938 case 0x8: /* ITE8874 (2S) */
939 ret = 2;
940 break;
941 default:
942 moan_device("Unknown ITE887x", dev);
943 ret = -ENODEV;
944 }
945
946 /* configure all serial ports */
947 for (i = 0; i < ret; i++) {
948 /* read the I/O port from the device */
949 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
950 &ioport);
951 ioport &= 0x0000FF00; /* the actual base address */
952 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
953 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
954 ITE_887x_POSIO_IOSIZE_8 | ioport);
955
956 /* write the ioport to the UARTBAR */
957 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
958 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
959 uartbar |= (ioport << (16 * i)); /* set the ioport */
960 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
961
962 /* get current config */
963 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
964 /* disable interrupts (UARTx_Routing[3:0]) */
965 miscr &= ~(0xf << (12 - 4 * i));
966 /* activate the UART (UARTx_En) */
967 miscr |= 1 << (23 - i);
968 /* write new config with activated UART */
969 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
970 }
971
972 if (ret <= 0) {
973 /* the device has no UARTs if we get here */
974 release_region(iobase->start, ITE_887x_IOSIZE);
975 }
976
977 return ret;
978}
979
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500980static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700981{
982 u32 ioport;
983 /* the ioport is bit 0-15 in POSIO0R */
984 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
985 ioport &= 0xffff;
986 release_region(ioport, ITE_887x_IOSIZE);
987}
988
Russell King9f2a0362009-01-02 13:44:20 +0000989/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700990 * EndRun Technologies.
991 * Determine the number of ports available on the device.
992 */
993#define PCI_VENDOR_ID_ENDRUN 0x7401
994#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
995
996static int pci_endrun_init(struct pci_dev *dev)
997{
998 u8 __iomem *p;
999 unsigned long deviceID;
1000 unsigned int number_uarts = 0;
1001
1002 /* EndRun device is all 0xexxx */
1003 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1004 (dev->device & 0xf000) != 0xe000)
1005 return 0;
1006
1007 p = pci_iomap(dev, 0, 5);
1008 if (p == NULL)
1009 return -ENOMEM;
1010
1011 deviceID = ioread32(p);
1012 /* EndRun device */
1013 if (deviceID == 0x07000200) {
1014 number_uarts = ioread8(p + 4);
1015 dev_dbg(&dev->dev,
1016 "%d ports detected on EndRun PCI Express device\n",
1017 number_uarts);
1018 }
1019 pci_iounmap(dev, p);
1020 return number_uarts;
1021}
1022
1023/*
Russell King9f2a0362009-01-02 13:44:20 +00001024 * Oxford Semiconductor Inc.
1025 * Check that device is part of the Tornado range of devices, then determine
1026 * the number of ports available on the device.
1027 */
1028static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1029{
1030 u8 __iomem *p;
1031 unsigned long deviceID;
1032 unsigned int number_uarts = 0;
1033
1034 /* OxSemi Tornado devices are all 0xCxxx */
1035 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1036 (dev->device & 0xF000) != 0xC000)
1037 return 0;
1038
1039 p = pci_iomap(dev, 0, 5);
1040 if (p == NULL)
1041 return -ENOMEM;
1042
1043 deviceID = ioread32(p);
1044 /* Tornado device */
1045 if (deviceID == 0x07000200) {
1046 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001047 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001048 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001049 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001050 }
1051 pci_iounmap(dev, p);
1052 return number_uarts;
1053}
1054
Alan Coxeb26dfe2012-07-12 13:00:31 +01001055static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001056 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001057 struct uart_8250_port *port, int idx)
1058{
1059 port->bugs |= UART_BUG_PARITY;
1060 return pci_default_setup(priv, board, port, idx);
1061}
1062
Alan Cox55c7c0f2012-11-29 09:03:00 +10301063/* Quatech devices have their own extra interface features */
1064
1065struct quatech_feature {
1066 u16 devid;
1067 bool amcc;
1068};
1069
1070#define QPCR_TEST_FOR1 0x3F
1071#define QPCR_TEST_GET1 0x00
1072#define QPCR_TEST_FOR2 0x40
1073#define QPCR_TEST_GET2 0x40
1074#define QPCR_TEST_FOR3 0x80
1075#define QPCR_TEST_GET3 0x40
1076#define QPCR_TEST_FOR4 0xC0
1077#define QPCR_TEST_GET4 0x80
1078
1079#define QOPR_CLOCK_X1 0x0000
1080#define QOPR_CLOCK_X2 0x0001
1081#define QOPR_CLOCK_X4 0x0002
1082#define QOPR_CLOCK_X8 0x0003
1083#define QOPR_CLOCK_RATE_MASK 0x0003
1084
1085
1086static struct quatech_feature quatech_cards[] = {
1087 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1088 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1089 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1090 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1091 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1092 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1093 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1094 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1097 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1099 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1100 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1101 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1102 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1103 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1104 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1105 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1106 { 0, }
1107};
1108
1109static int pci_quatech_amcc(u16 devid)
1110{
1111 struct quatech_feature *qf = &quatech_cards[0];
1112 while (qf->devid) {
1113 if (qf->devid == devid)
1114 return qf->amcc;
1115 qf++;
1116 }
1117 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1118 return 0;
1119};
1120
1121static int pci_quatech_rqopr(struct uart_8250_port *port)
1122{
1123 unsigned long base = port->port.iobase;
1124 u8 LCR, val;
1125
1126 LCR = inb(base + UART_LCR);
1127 outb(0xBF, base + UART_LCR);
1128 val = inb(base + UART_SCR);
1129 outb(LCR, base + UART_LCR);
1130 return val;
1131}
1132
1133static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1134{
1135 unsigned long base = port->port.iobase;
Jiri Slaby17b27202016-06-23 13:34:22 +02001136 u8 LCR;
Alan Cox55c7c0f2012-11-29 09:03:00 +10301137
1138 LCR = inb(base + UART_LCR);
1139 outb(0xBF, base + UART_LCR);
Jiri Slaby17b27202016-06-23 13:34:22 +02001140 inb(base + UART_SCR);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301141 outb(qopr, base + UART_SCR);
1142 outb(LCR, base + UART_LCR);
1143}
1144
1145static int pci_quatech_rqmcr(struct uart_8250_port *port)
1146{
1147 unsigned long base = port->port.iobase;
1148 u8 LCR, val, qmcr;
1149
1150 LCR = inb(base + UART_LCR);
1151 outb(0xBF, base + UART_LCR);
1152 val = inb(base + UART_SCR);
1153 outb(val | 0x10, base + UART_SCR);
1154 qmcr = inb(base + UART_MCR);
1155 outb(val, base + UART_SCR);
1156 outb(LCR, base + UART_LCR);
1157
1158 return qmcr;
1159}
1160
1161static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1162{
1163 unsigned long base = port->port.iobase;
1164 u8 LCR, val;
1165
1166 LCR = inb(base + UART_LCR);
1167 outb(0xBF, base + UART_LCR);
1168 val = inb(base + UART_SCR);
1169 outb(val | 0x10, base + UART_SCR);
1170 outb(qmcr, base + UART_MCR);
1171 outb(val, base + UART_SCR);
1172 outb(LCR, base + UART_LCR);
1173}
1174
1175static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1176{
1177 unsigned long base = port->port.iobase;
1178 u8 LCR, val;
1179
1180 LCR = inb(base + UART_LCR);
1181 outb(0xBF, base + UART_LCR);
1182 val = inb(base + UART_SCR);
1183 if (val & 0x20) {
1184 outb(0x80, UART_LCR);
1185 if (!(inb(UART_SCR) & 0x20)) {
1186 outb(LCR, base + UART_LCR);
1187 return 1;
1188 }
1189 }
1190 return 0;
1191}
1192
1193static int pci_quatech_test(struct uart_8250_port *port)
1194{
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001195 u8 reg, qopr;
1196
1197 qopr = pci_quatech_rqopr(port);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301198 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1199 reg = pci_quatech_rqopr(port) & 0xC0;
1200 if (reg != QPCR_TEST_GET1)
1201 return -EINVAL;
1202 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1203 reg = pci_quatech_rqopr(port) & 0xC0;
1204 if (reg != QPCR_TEST_GET2)
1205 return -EINVAL;
1206 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1207 reg = pci_quatech_rqopr(port) & 0xC0;
1208 if (reg != QPCR_TEST_GET3)
1209 return -EINVAL;
1210 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1211 reg = pci_quatech_rqopr(port) & 0xC0;
1212 if (reg != QPCR_TEST_GET4)
1213 return -EINVAL;
1214
1215 pci_quatech_wqopr(port, qopr);
1216 return 0;
1217}
1218
1219static int pci_quatech_clock(struct uart_8250_port *port)
1220{
1221 u8 qopr, reg, set;
1222 unsigned long clock;
1223
1224 if (pci_quatech_test(port) < 0)
1225 return 1843200;
1226
1227 qopr = pci_quatech_rqopr(port);
1228
1229 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1230 reg = pci_quatech_rqopr(port);
1231 if (reg & QOPR_CLOCK_X8) {
1232 clock = 1843200;
1233 goto out;
1234 }
1235 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (!(reg & QOPR_CLOCK_X8)) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 reg &= QOPR_CLOCK_X8;
1242 if (reg == QOPR_CLOCK_X2) {
1243 clock = 3685400;
1244 set = QOPR_CLOCK_X2;
1245 } else if (reg == QOPR_CLOCK_X4) {
1246 clock = 7372800;
1247 set = QOPR_CLOCK_X4;
1248 } else if (reg == QOPR_CLOCK_X8) {
1249 clock = 14745600;
1250 set = QOPR_CLOCK_X8;
1251 } else {
1252 clock = 1843200;
1253 set = QOPR_CLOCK_X1;
1254 }
1255 qopr &= ~QOPR_CLOCK_RATE_MASK;
1256 qopr |= set;
1257
1258out:
1259 pci_quatech_wqopr(port, qopr);
1260 return clock;
1261}
1262
1263static int pci_quatech_rs422(struct uart_8250_port *port)
1264{
1265 u8 qmcr;
1266 int rs422 = 0;
1267
1268 if (!pci_quatech_has_qmcr(port))
1269 return 0;
1270 qmcr = pci_quatech_rqmcr(port);
1271 pci_quatech_wqmcr(port, 0xFF);
1272 if (pci_quatech_rqmcr(port))
1273 rs422 = 1;
1274 pci_quatech_wqmcr(port, qmcr);
1275 return rs422;
1276}
1277
1278static int pci_quatech_init(struct pci_dev *dev)
1279{
1280 if (pci_quatech_amcc(dev->device)) {
1281 unsigned long base = pci_resource_start(dev, 0);
1282 if (base) {
1283 u32 tmp;
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001284
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301285 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301286 tmp = inl(base + 0x3c);
1287 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301288 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301289 }
1290 }
1291 return 0;
1292}
1293
1294static int pci_quatech_setup(struct serial_private *priv,
1295 const struct pciserial_board *board,
1296 struct uart_8250_port *port, int idx)
1297{
1298 /* Needed by pci_quatech calls below */
1299 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1300 /* Set up the clocking */
1301 port->port.uartclk = pci_quatech_clock(port);
1302 /* For now just warn about RS422 */
1303 if (pci_quatech_rs422(port))
1304 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1305 return pci_default_setup(priv, board, port, idx);
1306}
1307
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001308static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301309{
1310}
1311
Alan Coxeb26dfe2012-07-12 13:00:31 +01001312static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001313 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001314 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
1316 unsigned int bar, offset = board->first_offset, maxnr;
1317
1318 bar = FL_GET_BASE(board->flags);
1319 if (board->flags & FL_BASE_BARS)
1320 bar += idx;
1321 else
1322 offset += idx * board->uart_offset;
1323
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001324 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1325 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1328 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001329
Russell King70db3d92005-07-27 11:34:27 +01001330 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331}
1332
Angelo Butti5c31ef92016-11-07 16:39:03 +01001333static int pci_pericom_setup(struct serial_private *priv,
1334 const struct pciserial_board *board,
1335 struct uart_8250_port *port, int idx)
1336{
1337 unsigned int bar, offset = board->first_offset, maxnr;
1338
1339 bar = FL_GET_BASE(board->flags);
1340 if (board->flags & FL_BASE_BARS)
1341 bar += idx;
1342 else
1343 offset += idx * board->uart_offset;
1344
1345 if (idx==3)
1346 offset = 0x38;
1347
1348 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1349 (board->reg_shift + 3);
1350
1351 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1352 return 1;
1353
1354 return setup_port(priv, port, bar, offset, board->reg_shift);
1355}
1356
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001357static int
1358ce4100_serial_setup(struct serial_private *priv,
1359 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001360 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361{
1362 int ret;
1363
Maxime Bizon08ec2122012-10-19 10:45:07 +02001364 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001365 port->port.iotype = UPIO_MEM32;
1366 port->port.type = PORT_XSCALE;
1367 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1368 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001369
1370 return ret;
1371}
1372
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001373static int
1374pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001375 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001376 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001377{
1378 return setup_port(priv, port, 2, idx * 8, 0);
1379}
1380
Stephen Hurdebebd492013-01-17 14:14:53 -08001381static int
1382pci_brcm_trumanage_setup(struct serial_private *priv,
1383 const struct pciserial_board *board,
1384 struct uart_8250_port *port, int idx)
1385{
1386 int ret = pci_default_setup(priv, board, port, idx);
1387
1388 port->port.type = PORT_BRCM_TRUMANAGE;
1389 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1390 return ret;
1391}
1392
Peter Hungfecf27a2015-07-28 11:59:24 +08001393/* RTS will control by MCR if this bit is 0 */
1394#define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1395/* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1396#define FINTEK_RTS_INVERT BIT(5)
1397
1398/* We should do proper H/W transceiver setting before change to RS485 mode */
1399static int pci_fintek_rs485_config(struct uart_port *port,
1400 struct serial_rs485 *rs485)
1401{
Geliang Tang30c6c352015-12-27 22:29:42 +08001402 struct pci_dev *pci_dev = to_pci_dev(port->dev);
Peter Hungfecf27a2015-07-28 11:59:24 +08001403 u8 setting;
1404 u8 *index = (u8 *) port->private_data;
Peter Hungfecf27a2015-07-28 11:59:24 +08001405
1406 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1407
Peter Hungd3159452015-08-05 14:44:53 +08001408 if (!rs485)
1409 rs485 = &port->rs485;
1410 else if (rs485->flags & SER_RS485_ENABLED)
Peter Hungfecf27a2015-07-28 11:59:24 +08001411 memset(rs485->padding, 0, sizeof(rs485->padding));
1412 else
1413 memset(rs485, 0, sizeof(*rs485));
1414
1415 /* F81504/508/512 not support RTS delay before or after send */
1416 rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
1417
1418 if (rs485->flags & SER_RS485_ENABLED) {
1419 /* Enable RTS H/W control mode */
1420 setting |= FINTEK_RTS_CONTROL_BY_HW;
1421
1422 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1423 /* RTS driving high on TX */
1424 setting &= ~FINTEK_RTS_INVERT;
1425 } else {
1426 /* RTS driving low on TX */
1427 setting |= FINTEK_RTS_INVERT;
1428 }
1429
1430 rs485->delay_rts_after_send = 0;
1431 rs485->delay_rts_before_send = 0;
1432 } else {
1433 /* Disable RTS H/W control mode */
1434 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1435 }
1436
1437 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
Peter Hungd3159452015-08-05 14:44:53 +08001438
1439 if (rs485 != &port->rs485)
1440 port->rs485 = *rs485;
1441
Peter Hungfecf27a2015-07-28 11:59:24 +08001442 return 0;
1443}
1444
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001445static int pci_fintek_setup(struct serial_private *priv,
1446 const struct pciserial_board *board,
1447 struct uart_8250_port *port, int idx)
1448{
1449 struct pci_dev *pdev = priv->dev;
Peter Hungfecf27a2015-07-28 11:59:24 +08001450 u8 *data;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001451 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001452 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001453
Peter Hung6a8bc232015-04-01 14:00:21 +08001454 config_base = 0x40 + 0x08 * idx;
1455
1456 /* Get the io address from configuration space */
1457 pci_read_config_word(pdev, config_base + 4, &iobase);
1458
1459 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1460
1461 port->port.iotype = UPIO_PORT;
1462 port->port.iobase = iobase;
Peter Hungfecf27a2015-07-28 11:59:24 +08001463 port->port.rs485_config = pci_fintek_rs485_config;
1464
1465 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1466 if (!data)
1467 return -ENOMEM;
1468
1469 /* preserve index in PCI configuration space */
1470 *data = idx;
1471 port->port.private_data = data;
Peter Hung6a8bc232015-04-01 14:00:21 +08001472
1473 return 0;
1474}
1475
1476static int pci_fintek_init(struct pci_dev *dev)
1477{
1478 unsigned long iobase;
1479 u32 max_port, i;
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001480 resource_size_t bar_data[3];
Peter Hung6a8bc232015-04-01 14:00:21 +08001481 u8 config_base;
Peter Hungd3159452015-08-05 14:44:53 +08001482 struct serial_private *priv = pci_get_drvdata(dev);
1483 struct uart_8250_port *port;
Peter Hung6a8bc232015-04-01 14:00:21 +08001484
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001485 if (!(pci_resource_flags(dev, 5) & IORESOURCE_IO) ||
1486 !(pci_resource_flags(dev, 4) & IORESOURCE_IO) ||
1487 !(pci_resource_flags(dev, 3) & IORESOURCE_IO))
1488 return -ENODEV;
1489
Peter Hung6a8bc232015-04-01 14:00:21 +08001490 switch (dev->device) {
1491 case 0x1104: /* 4 ports */
1492 case 0x1108: /* 8 ports */
1493 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001494 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001495 case 0x1112: /* 12 ports */
1496 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001497 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001498 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001499 return -EINVAL;
1500 }
1501
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001502 /* Get the io address dispatch from the BIOS */
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001503 bar_data[0] = pci_resource_start(dev, 5);
1504 bar_data[1] = pci_resource_start(dev, 4);
1505 bar_data[2] = pci_resource_start(dev, 3);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001506
Peter Hung6a8bc232015-04-01 14:00:21 +08001507 for (i = 0; i < max_port; ++i) {
1508 /* UART0 configuration offset start from 0x40 */
1509 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001510
Peter Hung6a8bc232015-04-01 14:00:21 +08001511 /* Calculate Real IO Port */
1512 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001513
Peter Hung6a8bc232015-04-01 14:00:21 +08001514 /* Enable UART I/O port */
1515 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001516
Peter Hung6a8bc232015-04-01 14:00:21 +08001517 /* Select 128-byte FIFO and 8x FIFO threshold */
1518 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001519
Peter Hung6a8bc232015-04-01 14:00:21 +08001520 /* LSB UART */
1521 pci_write_config_byte(dev, config_base + 0x04,
1522 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001523
Peter Hung6a8bc232015-04-01 14:00:21 +08001524 /* MSB UART */
1525 pci_write_config_byte(dev, config_base + 0x05,
1526 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001527
Peter Hung6a8bc232015-04-01 14:00:21 +08001528 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
Peter Hungfecf27a2015-07-28 11:59:24 +08001529
Peter Hungd3159452015-08-05 14:44:53 +08001530 if (priv) {
1531 /* re-apply RS232/485 mode when
1532 * pciserial_resume_ports()
1533 */
1534 port = serial8250_get_port(priv->line[i]);
1535 pci_fintek_rs485_config(&port->port, NULL);
1536 } else {
1537 /* First init without port data
1538 * force init to RS232 Mode
1539 */
1540 pci_write_config_byte(dev, config_base + 0x07, 0x01);
1541 }
Peter Hung6a8bc232015-04-01 14:00:21 +08001542 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001543
Peter Hung6a8bc232015-04-01 14:00:21 +08001544 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001545}
1546
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001547static int skip_tx_en_setup(struct serial_private *priv,
1548 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001549 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001550{
Alan Cox2655a2c2012-07-12 12:59:50 +01001551 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001552 dev_dbg(&priv->dev->dev,
1553 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1554 priv->dev->vendor, priv->dev->device,
1555 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001556
1557 return pci_default_setup(priv, board, port, idx);
1558}
1559
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001560static void kt_handle_break(struct uart_port *p)
1561{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001562 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001563 /*
1564 * On receipt of a BI, serial device in Intel ME (Intel
1565 * management engine) needs to have its fifos cleared for sane
1566 * SOL (Serial Over Lan) output.
1567 */
1568 serial8250_clear_and_reinit_fifos(up);
1569}
1570
1571static unsigned int kt_serial_in(struct uart_port *p, int offset)
1572{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001573 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001574 unsigned int val;
1575
1576 /*
1577 * When the Intel ME (management engine) gets reset its serial
1578 * port registers could return 0 momentarily. Functions like
1579 * serial8250_console_write, read and save the IER, perform
1580 * some operation and then restore it. In order to avoid
1581 * setting IER register inadvertently to 0, if the value read
1582 * is 0, double check with ier value in uart_8250_port and use
1583 * that instead. up->ier should be the same value as what is
1584 * currently configured.
1585 */
1586 val = inb(p->iobase + offset);
1587 if (offset == UART_IER) {
1588 if (val == 0)
1589 val = up->ier;
1590 }
1591 return val;
1592}
1593
Dan Williamsbc02d152012-04-06 11:49:50 -07001594static int kt_serial_setup(struct serial_private *priv,
1595 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001596 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001597{
Alan Cox2655a2c2012-07-12 12:59:50 +01001598 port->port.flags |= UPF_BUG_THRE;
1599 port->port.serial_in = kt_serial_in;
1600 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001601 return skip_tx_en_setup(priv, board, port, idx);
1602}
1603
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001604static int pci_eg20t_init(struct pci_dev *dev)
1605{
1606#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1607 return -ENODEV;
1608#else
1609 return 0;
1610#endif
1611}
1612
Jan Kiszkab6fce732016-09-19 06:56:59 +02001613#define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
1614#define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
1615#define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
1616#define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
1617#define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
1618#define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
1619#define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
1620#define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
1621#define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
1622#define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
1623#define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
1624#define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
Matt Schulte14faa8c2012-11-21 10:35:15 -06001625#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1626#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1627#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1628#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1629
1630static int
1631pci_fastcom335_setup(struct serial_private *priv,
1632 const struct pciserial_board *board,
1633 struct uart_8250_port *port, int idx)
1634{
1635 u8 __iomem *p;
1636
1637 p = pci_ioremap_bar(priv->dev, 0);
1638 if (p == NULL)
1639 return -ENOMEM;
1640
1641 port->port.flags |= UPF_EXAR_EFR;
1642
1643 /*
1644 * Setup Multipurpose Input/Output pins.
1645 */
1646 if (idx == 0) {
1647 switch (priv->dev->device) {
1648 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1649 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001650 writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
1651 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
1652 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001653 break;
1654 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1655 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001656 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
1657 writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
1658 writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001659 break;
1660 }
Jan Kiszkab6fce732016-09-19 06:56:59 +02001661 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
1662 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
1663 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001664 }
1665 writeb(0x00, p + UART_EXAR_8XMODE);
1666 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1667 writeb(32, p + UART_EXAR_TXTRG);
1668 writeb(32, p + UART_EXAR_RXTRG);
1669 iounmap(p);
1670
1671 return pci_default_setup(priv, board, port, idx);
1672}
1673
Matt Schultedc96efb2012-11-19 09:12:04 -06001674static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001675pci_wch_ch353_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001676 const struct pciserial_board *board,
1677 struct uart_8250_port *port, int idx)
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001678{
1679 port->port.flags |= UPF_FIXED_TYPE;
1680 port->port.type = PORT_16550A;
Søren Holm06315342011-09-02 22:55:37 +02001681 return pci_default_setup(priv, board, port, idx);
1682}
1683
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001684static int
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001685pci_wch_ch355_setup(struct serial_private *priv,
1686 const struct pciserial_board *board,
1687 struct uart_8250_port *port, int idx)
1688{
1689 port->port.flags |= UPF_FIXED_TYPE;
1690 port->port.type = PORT_16550A;
1691 return pci_default_setup(priv, board, port, idx);
1692}
1693
1694static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001695pci_wch_ch38x_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001696 const struct pciserial_board *board,
1697 struct uart_8250_port *port, int idx)
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001698{
1699 port->port.flags |= UPF_FIXED_TYPE;
1700 port->port.type = PORT_16850;
1701 return pci_default_setup(priv, board, port, idx);
1702}
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1705#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1706#define PCI_DEVICE_ID_OCTPRO 0x0001
1707#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1708#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1709#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1710#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001711#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1712#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001713#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001714#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001715#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001716#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1717#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001718#define PCI_DEVICE_ID_TITAN_200I 0x8028
1719#define PCI_DEVICE_ID_TITAN_400I 0x8048
1720#define PCI_DEVICE_ID_TITAN_800I 0x8088
1721#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1722#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1723#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1724#define PCI_DEVICE_ID_TITAN_100E 0xA010
1725#define PCI_DEVICE_ID_TITAN_200E 0xA012
1726#define PCI_DEVICE_ID_TITAN_400E 0xA013
1727#define PCI_DEVICE_ID_TITAN_800E 0xA014
1728#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1729#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001730#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001731#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1732#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1733#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1734#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001735#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001736#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001737#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001738#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001739#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001740#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001741#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1742#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001743#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001744#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001745#define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
Alan Cox66835492012-08-16 12:01:33 +01001746#define PCI_VENDOR_ID_AGESTAR 0x5372
1747#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001748#define PCI_VENDOR_ID_ASIX 0x9710
Stephen Hurdebebd492013-01-17 14:14:53 -08001749#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001750#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Matt Schulte14faa8c2012-11-21 10:35:15 -06001751
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001752#define PCI_VENDOR_ID_SUNIX 0x1fd4
1753#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1754
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001755#define PCIE_VENDOR_ID_WCH 0x1c00
1756#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001757#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08001758#define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Adam Lee89c043a2015-08-03 13:28:13 +08001760#define PCI_VENDOR_ID_PERICOM 0x12D8
1761#define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
1762#define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
1763#define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
1764#define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
1765
Jimi Damonc8d19242016-07-20 17:00:40 -07001766#define PCI_VENDOR_ID_ACCESIO 0x494f
1767#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
1768#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
1769#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
1770#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
1771#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
1772#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
1773#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
1774#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
1775#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
1776#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
1777#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
1778#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
1779#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
1780#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
1781#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
1782#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
1783#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
1784#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
1785#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
1786#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
1787#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
1788#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
1789#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
1790#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
1791#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
1792#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
1793#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
1794#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
1795#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
1796#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
1797#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
1798#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
1799#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
1800
1801
1802
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001803/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1804#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001805#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807/*
1808 * Master list of serial port init/setup/exit quirks.
1809 * This does not describe the general nature of the port.
1810 * (ie, baud base, number and location of ports, etc)
1811 *
1812 * This list is ordered alphabetically by vendor then device.
1813 * Specific entries must come before more generic entries.
1814 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001815static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001817 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1818 */
1819 {
Ian Abbott086231f2013-07-16 16:14:39 +01001820 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001821 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001822 .subvendor = PCI_ANY_ID,
1823 .subdevice = PCI_ANY_ID,
1824 .setup = addidata_apci7800_setup,
1825 },
1826 /*
Russell King61a116e2006-07-03 15:22:35 +01001827 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 * It is not clear whether this applies to all products.
1829 */
1830 {
1831 .vendor = PCI_VENDOR_ID_AFAVLAB,
1832 .device = PCI_ANY_ID,
1833 .subvendor = PCI_ANY_ID,
1834 .subdevice = PCI_ANY_ID,
1835 .setup = afavlab_setup,
1836 },
1837 /*
1838 * HP Diva
1839 */
1840 {
1841 .vendor = PCI_VENDOR_ID_HP,
1842 .device = PCI_DEVICE_ID_HP_DIVA,
1843 .subvendor = PCI_ANY_ID,
1844 .subdevice = PCI_ANY_ID,
1845 .init = pci_hp_diva_init,
1846 .setup = pci_hp_diva_setup,
1847 },
1848 /*
1849 * Intel
1850 */
1851 {
1852 .vendor = PCI_VENDOR_ID_INTEL,
1853 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1854 .subvendor = 0xe4bf,
1855 .subdevice = PCI_ANY_ID,
1856 .init = pci_inteli960ni_init,
1857 .setup = pci_default_setup,
1858 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001859 {
1860 .vendor = PCI_VENDOR_ID_INTEL,
1861 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1862 .subvendor = PCI_ANY_ID,
1863 .subdevice = PCI_ANY_ID,
1864 .setup = skip_tx_en_setup,
1865 },
1866 {
1867 .vendor = PCI_VENDOR_ID_INTEL,
1868 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1869 .subvendor = PCI_ANY_ID,
1870 .subdevice = PCI_ANY_ID,
1871 .setup = skip_tx_en_setup,
1872 },
1873 {
1874 .vendor = PCI_VENDOR_ID_INTEL,
1875 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1876 .subvendor = PCI_ANY_ID,
1877 .subdevice = PCI_ANY_ID,
1878 .setup = skip_tx_en_setup,
1879 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001880 {
1881 .vendor = PCI_VENDOR_ID_INTEL,
1882 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1883 .subvendor = PCI_ANY_ID,
1884 .subdevice = PCI_ANY_ID,
1885 .setup = ce4100_serial_setup,
1886 },
Dan Williamsbc02d152012-04-06 11:49:50 -07001887 {
1888 .vendor = PCI_VENDOR_ID_INTEL,
1889 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1890 .subvendor = PCI_ANY_ID,
1891 .subdevice = PCI_ANY_ID,
1892 .setup = kt_serial_setup,
1893 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001895 * ITE
1896 */
1897 {
1898 .vendor = PCI_VENDOR_ID_ITE,
1899 .device = PCI_DEVICE_ID_ITE_8872,
1900 .subvendor = PCI_ANY_ID,
1901 .subdevice = PCI_ANY_ID,
1902 .init = pci_ite887x_init,
1903 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001904 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001905 },
1906 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001907 * National Instruments
1908 */
1909 {
1910 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01001911 .device = PCI_DEVICE_ID_NI_PCI23216,
1912 .subvendor = PCI_ANY_ID,
1913 .subdevice = PCI_ANY_ID,
1914 .init = pci_ni8420_init,
1915 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001916 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001917 },
1918 {
1919 .vendor = PCI_VENDOR_ID_NI,
1920 .device = PCI_DEVICE_ID_NI_PCI2328,
1921 .subvendor = PCI_ANY_ID,
1922 .subdevice = PCI_ANY_ID,
1923 .init = pci_ni8420_init,
1924 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001925 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001926 },
1927 {
1928 .vendor = PCI_VENDOR_ID_NI,
1929 .device = PCI_DEVICE_ID_NI_PCI2324,
1930 .subvendor = PCI_ANY_ID,
1931 .subdevice = PCI_ANY_ID,
1932 .init = pci_ni8420_init,
1933 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001934 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001935 },
1936 {
1937 .vendor = PCI_VENDOR_ID_NI,
1938 .device = PCI_DEVICE_ID_NI_PCI2322,
1939 .subvendor = PCI_ANY_ID,
1940 .subdevice = PCI_ANY_ID,
1941 .init = pci_ni8420_init,
1942 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001943 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001944 },
1945 {
1946 .vendor = PCI_VENDOR_ID_NI,
1947 .device = PCI_DEVICE_ID_NI_PCI2324I,
1948 .subvendor = PCI_ANY_ID,
1949 .subdevice = PCI_ANY_ID,
1950 .init = pci_ni8420_init,
1951 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001952 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001953 },
1954 {
1955 .vendor = PCI_VENDOR_ID_NI,
1956 .device = PCI_DEVICE_ID_NI_PCI2322I,
1957 .subvendor = PCI_ANY_ID,
1958 .subdevice = PCI_ANY_ID,
1959 .init = pci_ni8420_init,
1960 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001961 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001962 },
1963 {
1964 .vendor = PCI_VENDOR_ID_NI,
1965 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
1966 .subvendor = PCI_ANY_ID,
1967 .subdevice = PCI_ANY_ID,
1968 .init = pci_ni8420_init,
1969 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001970 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001971 },
1972 {
1973 .vendor = PCI_VENDOR_ID_NI,
1974 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
1975 .subvendor = PCI_ANY_ID,
1976 .subdevice = PCI_ANY_ID,
1977 .init = pci_ni8420_init,
1978 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001979 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001980 },
1981 {
1982 .vendor = PCI_VENDOR_ID_NI,
1983 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
1984 .subvendor = PCI_ANY_ID,
1985 .subdevice = PCI_ANY_ID,
1986 .init = pci_ni8420_init,
1987 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001988 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001989 },
1990 {
1991 .vendor = PCI_VENDOR_ID_NI,
1992 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
1993 .subvendor = PCI_ANY_ID,
1994 .subdevice = PCI_ANY_ID,
1995 .init = pci_ni8420_init,
1996 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001997 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001998 },
1999 {
2000 .vendor = PCI_VENDOR_ID_NI,
2001 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2002 .subvendor = PCI_ANY_ID,
2003 .subdevice = PCI_ANY_ID,
2004 .init = pci_ni8420_init,
2005 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002006 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002007 },
2008 {
2009 .vendor = PCI_VENDOR_ID_NI,
2010 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2011 .subvendor = PCI_ANY_ID,
2012 .subdevice = PCI_ANY_ID,
2013 .init = pci_ni8420_init,
2014 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002015 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002016 },
2017 {
2018 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002019 .device = PCI_ANY_ID,
2020 .subvendor = PCI_ANY_ID,
2021 .subdevice = PCI_ANY_ID,
2022 .init = pci_ni8430_init,
2023 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002024 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002025 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302026 /* Quatech */
2027 {
2028 .vendor = PCI_VENDOR_ID_QUATECH,
2029 .device = PCI_ANY_ID,
2030 .subvendor = PCI_ANY_ID,
2031 .subdevice = PCI_ANY_ID,
2032 .init = pci_quatech_init,
2033 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002034 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302035 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002036 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 * Panacom
2038 */
2039 {
2040 .vendor = PCI_VENDOR_ID_PANACOM,
2041 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2042 .subvendor = PCI_ANY_ID,
2043 .subdevice = PCI_ANY_ID,
2044 .init = pci_plx9050_init,
2045 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002046 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002047 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 {
2049 .vendor = PCI_VENDOR_ID_PANACOM,
2050 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2051 .subvendor = PCI_ANY_ID,
2052 .subdevice = PCI_ANY_ID,
2053 .init = pci_plx9050_init,
2054 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002055 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 },
2057 /*
Angelo Butti5c31ef92016-11-07 16:39:03 +01002058 * Pericom (Only 7954 - It have a offset jump for port 4)
2059 */
2060 {
2061 .vendor = PCI_VENDOR_ID_PERICOM,
2062 .device = PCI_DEVICE_ID_PERICOM_PI7C9X7954,
2063 .subvendor = PCI_ANY_ID,
2064 .subdevice = PCI_ANY_ID,
2065 .setup = pci_pericom_setup,
2066 },
2067 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 * PLX
2069 */
2070 {
2071 .vendor = PCI_VENDOR_ID_PLX,
2072 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002073 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2074 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2075 .init = pci_plx9050_init,
2076 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002077 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002078 },
2079 {
2080 .vendor = PCI_VENDOR_ID_PLX,
2081 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2083 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2084 .init = pci_plx9050_init,
2085 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002086 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 },
2088 {
2089 .vendor = PCI_VENDOR_ID_PLX,
2090 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2091 .subvendor = PCI_VENDOR_ID_PLX,
2092 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2093 .init = pci_plx9050_init,
2094 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002095 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 },
2097 /*
2098 * SBS Technologies, Inc., PMC-OCTALPRO 232
2099 */
2100 {
2101 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2102 .device = PCI_DEVICE_ID_OCTPRO,
2103 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2104 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2105 .init = sbs_init,
2106 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002107 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 },
2109 /*
2110 * SBS Technologies, Inc., PMC-OCTALPRO 422
2111 */
2112 {
2113 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2114 .device = PCI_DEVICE_ID_OCTPRO,
2115 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2116 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2117 .init = sbs_init,
2118 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002119 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 },
2121 /*
2122 * SBS Technologies, Inc., P-Octal 232
2123 */
2124 {
2125 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2126 .device = PCI_DEVICE_ID_OCTPRO,
2127 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2128 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2129 .init = sbs_init,
2130 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002131 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 },
2133 /*
2134 * SBS Technologies, Inc., P-Octal 422
2135 */
2136 {
2137 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2138 .device = PCI_DEVICE_ID_OCTPRO,
2139 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2140 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2141 .init = sbs_init,
2142 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002143 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 /*
Russell King61a116e2006-07-03 15:22:35 +01002146 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 */
2148 {
2149 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002150 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 .subvendor = PCI_ANY_ID,
2152 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002153 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002154 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 },
2156 /*
2157 * Titan cards
2158 */
2159 {
2160 .vendor = PCI_VENDOR_ID_TITAN,
2161 .device = PCI_DEVICE_ID_TITAN_400L,
2162 .subvendor = PCI_ANY_ID,
2163 .subdevice = PCI_ANY_ID,
2164 .setup = titan_400l_800l_setup,
2165 },
2166 {
2167 .vendor = PCI_VENDOR_ID_TITAN,
2168 .device = PCI_DEVICE_ID_TITAN_800L,
2169 .subvendor = PCI_ANY_ID,
2170 .subdevice = PCI_ANY_ID,
2171 .setup = titan_400l_800l_setup,
2172 },
2173 /*
2174 * Timedia cards
2175 */
2176 {
2177 .vendor = PCI_VENDOR_ID_TIMEDIA,
2178 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2179 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2180 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002181 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 .init = pci_timedia_init,
2183 .setup = pci_timedia_setup,
2184 },
2185 {
2186 .vendor = PCI_VENDOR_ID_TIMEDIA,
2187 .device = PCI_ANY_ID,
2188 .subvendor = PCI_ANY_ID,
2189 .subdevice = PCI_ANY_ID,
2190 .setup = pci_timedia_setup,
2191 },
2192 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002193 * SUNIX (Timedia) cards
2194 * Do not "probe" for these cards as there is at least one combination
2195 * card that should be handled by parport_pc that doesn't match the
2196 * rule in pci_timedia_probe.
2197 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2198 * There are some boards with part number SER5037AL that report
2199 * subdevice ID 0x0002.
2200 */
2201 {
2202 .vendor = PCI_VENDOR_ID_SUNIX,
2203 .device = PCI_DEVICE_ID_SUNIX_1999,
2204 .subvendor = PCI_VENDOR_ID_SUNIX,
2205 .subdevice = PCI_ANY_ID,
2206 .init = pci_timedia_init,
2207 .setup = pci_timedia_setup,
2208 },
2209 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 * Xircom cards
2211 */
2212 {
2213 .vendor = PCI_VENDOR_ID_XIRCOM,
2214 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2215 .subvendor = PCI_ANY_ID,
2216 .subdevice = PCI_ANY_ID,
2217 .init = pci_xircom_init,
2218 .setup = pci_default_setup,
2219 },
2220 /*
Russell King61a116e2006-07-03 15:22:35 +01002221 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 */
2223 {
2224 .vendor = PCI_VENDOR_ID_NETMOS,
2225 .device = PCI_ANY_ID,
2226 .subvendor = PCI_ANY_ID,
2227 .subdevice = PCI_ANY_ID,
2228 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002229 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 },
2231 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002232 * EndRun Technologies
2233 */
2234 {
2235 .vendor = PCI_VENDOR_ID_ENDRUN,
2236 .device = PCI_ANY_ID,
2237 .subvendor = PCI_ANY_ID,
2238 .subdevice = PCI_ANY_ID,
2239 .init = pci_endrun_init,
2240 .setup = pci_default_setup,
2241 },
2242 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002243 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002244 */
2245 {
2246 .vendor = PCI_VENDOR_ID_OXSEMI,
2247 .device = PCI_ANY_ID,
2248 .subvendor = PCI_ANY_ID,
2249 .subdevice = PCI_ANY_ID,
2250 .init = pci_oxsemi_tornado_init,
2251 .setup = pci_default_setup,
2252 },
2253 {
2254 .vendor = PCI_VENDOR_ID_MAINPINE,
2255 .device = PCI_ANY_ID,
2256 .subvendor = PCI_ANY_ID,
2257 .subdevice = PCI_ANY_ID,
2258 .init = pci_oxsemi_tornado_init,
2259 .setup = pci_default_setup,
2260 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002261 {
2262 .vendor = PCI_VENDOR_ID_DIGI,
2263 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2264 .subvendor = PCI_SUBVENDOR_ID_IBM,
2265 .subdevice = PCI_ANY_ID,
2266 .init = pci_oxsemi_tornado_init,
2267 .setup = pci_default_setup,
2268 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002269 {
2270 .vendor = PCI_VENDOR_ID_INTEL,
2271 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002272 .subvendor = PCI_ANY_ID,
2273 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002274 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002275 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002276 },
2277 {
2278 .vendor = PCI_VENDOR_ID_INTEL,
2279 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002280 .subvendor = PCI_ANY_ID,
2281 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002282 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002283 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002284 },
2285 {
2286 .vendor = PCI_VENDOR_ID_INTEL,
2287 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002288 .subvendor = PCI_ANY_ID,
2289 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002290 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002291 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002292 },
2293 {
2294 .vendor = PCI_VENDOR_ID_INTEL,
2295 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002296 .subvendor = PCI_ANY_ID,
2297 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002298 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002299 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002300 },
2301 {
2302 .vendor = 0x10DB,
2303 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002304 .subvendor = PCI_ANY_ID,
2305 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002306 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002307 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002308 },
2309 {
2310 .vendor = 0x10DB,
2311 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002312 .subvendor = PCI_ANY_ID,
2313 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002314 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002315 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002316 },
2317 {
2318 .vendor = 0x10DB,
2319 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002320 .subvendor = PCI_ANY_ID,
2321 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002322 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002323 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002324 },
2325 {
2326 .vendor = 0x10DB,
2327 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002328 .subvendor = PCI_ANY_ID,
2329 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002330 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002331 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002332 },
2333 {
2334 .vendor = 0x10DB,
2335 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002336 .subvendor = PCI_ANY_ID,
2337 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002338 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002339 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002340 },
Russell King9f2a0362009-01-02 13:44:20 +00002341 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002342 * Cronyx Omega PCI (PLX-chip based)
2343 */
2344 {
2345 .vendor = PCI_VENDOR_ID_PLX,
2346 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2347 .subvendor = PCI_ANY_ID,
2348 .subdevice = PCI_ANY_ID,
2349 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002350 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002351 /* WCH CH353 1S1P card (16550 clone) */
2352 {
2353 .vendor = PCI_VENDOR_ID_WCH,
2354 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2355 .subvendor = PCI_ANY_ID,
2356 .subdevice = PCI_ANY_ID,
2357 .setup = pci_wch_ch353_setup,
2358 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002359 /* WCH CH353 2S1P card (16550 clone) */
2360 {
Alan Cox27788c52012-09-04 16:21:06 +01002361 .vendor = PCI_VENDOR_ID_WCH,
2362 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2363 .subvendor = PCI_ANY_ID,
2364 .subdevice = PCI_ANY_ID,
2365 .setup = pci_wch_ch353_setup,
2366 },
2367 /* WCH CH353 4S card (16550 clone) */
2368 {
2369 .vendor = PCI_VENDOR_ID_WCH,
2370 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2371 .subvendor = PCI_ANY_ID,
2372 .subdevice = PCI_ANY_ID,
2373 .setup = pci_wch_ch353_setup,
2374 },
2375 /* WCH CH353 2S1PF card (16550 clone) */
2376 {
2377 .vendor = PCI_VENDOR_ID_WCH,
2378 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2379 .subvendor = PCI_ANY_ID,
2380 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002381 .setup = pci_wch_ch353_setup,
2382 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002383 /* WCH CH352 2S card (16550 clone) */
2384 {
2385 .vendor = PCI_VENDOR_ID_WCH,
2386 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2387 .subvendor = PCI_ANY_ID,
2388 .subdevice = PCI_ANY_ID,
2389 .setup = pci_wch_ch353_setup,
2390 },
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03002391 /* WCH CH355 4S card (16550 clone) */
2392 {
2393 .vendor = PCI_VENDOR_ID_WCH,
2394 .device = PCI_DEVICE_ID_WCH_CH355_4S,
2395 .subvendor = PCI_ANY_ID,
2396 .subdevice = PCI_ANY_ID,
2397 .setup = pci_wch_ch355_setup,
2398 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002399 /* WCH CH382 2S card (16850 clone) */
2400 {
2401 .vendor = PCIE_VENDOR_ID_WCH,
2402 .device = PCIE_DEVICE_ID_WCH_CH382_2S,
2403 .subvendor = PCI_ANY_ID,
2404 .subdevice = PCI_ANY_ID,
2405 .setup = pci_wch_ch38x_setup,
2406 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002407 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002408 {
2409 .vendor = PCIE_VENDOR_ID_WCH,
2410 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2411 .subvendor = PCI_ANY_ID,
2412 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002413 .setup = pci_wch_ch38x_setup,
2414 },
2415 /* WCH CH384 4S card (16850 clone) */
2416 {
2417 .vendor = PCIE_VENDOR_ID_WCH,
2418 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2419 .subvendor = PCI_ANY_ID,
2420 .subdevice = PCI_ANY_ID,
2421 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002422 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002423 /*
2424 * ASIX devices with FIFO bug
2425 */
2426 {
2427 .vendor = PCI_VENDOR_ID_ASIX,
2428 .device = PCI_ANY_ID,
2429 .subvendor = PCI_ANY_ID,
2430 .subdevice = PCI_ANY_ID,
2431 .setup = pci_asix_setup,
2432 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002433 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002434 * Commtech, Inc. Fastcom adapters
2435 *
2436 */
2437 {
2438 .vendor = PCI_VENDOR_ID_COMMTECH,
2439 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2440 .subvendor = PCI_ANY_ID,
2441 .subdevice = PCI_ANY_ID,
2442 .setup = pci_fastcom335_setup,
2443 },
2444 {
2445 .vendor = PCI_VENDOR_ID_COMMTECH,
2446 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2447 .subvendor = PCI_ANY_ID,
2448 .subdevice = PCI_ANY_ID,
2449 .setup = pci_fastcom335_setup,
2450 },
2451 {
2452 .vendor = PCI_VENDOR_ID_COMMTECH,
2453 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2454 .subvendor = PCI_ANY_ID,
2455 .subdevice = PCI_ANY_ID,
2456 .setup = pci_fastcom335_setup,
2457 },
2458 {
2459 .vendor = PCI_VENDOR_ID_COMMTECH,
2460 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2461 .subvendor = PCI_ANY_ID,
2462 .subdevice = PCI_ANY_ID,
2463 .setup = pci_fastcom335_setup,
2464 },
Matt Schulte14faa8c2012-11-21 10:35:15 -06002465 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002466 * Broadcom TruManage (NetXtreme)
2467 */
2468 {
2469 .vendor = PCI_VENDOR_ID_BROADCOM,
2470 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2471 .subvendor = PCI_ANY_ID,
2472 .subdevice = PCI_ANY_ID,
2473 .setup = pci_brcm_trumanage_setup,
2474 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002475 {
2476 .vendor = 0x1c29,
2477 .device = 0x1104,
2478 .subvendor = PCI_ANY_ID,
2479 .subdevice = PCI_ANY_ID,
2480 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002481 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002482 },
2483 {
2484 .vendor = 0x1c29,
2485 .device = 0x1108,
2486 .subvendor = PCI_ANY_ID,
2487 .subdevice = PCI_ANY_ID,
2488 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002489 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002490 },
2491 {
2492 .vendor = 0x1c29,
2493 .device = 0x1112,
2494 .subvendor = PCI_ANY_ID,
2495 .subdevice = PCI_ANY_ID,
2496 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002497 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002498 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002499
2500 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 * Default "match everything" terminator entry
2502 */
2503 {
2504 .vendor = PCI_ANY_ID,
2505 .device = PCI_ANY_ID,
2506 .subvendor = PCI_ANY_ID,
2507 .subdevice = PCI_ANY_ID,
2508 .setup = pci_default_setup,
2509 }
2510};
2511
2512static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2513{
2514 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2515}
2516
2517static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2518{
2519 struct pci_serial_quirk *quirk;
2520
2521 for (quirk = pci_serial_quirks; ; quirk++)
2522 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2523 quirk_id_matches(quirk->device, dev->device) &&
2524 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2525 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002526 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 return quirk;
2528}
2529
Andrew Mortondd68e882006-01-05 10:55:26 +00002530static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002531 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532{
2533 if (board->flags & FL_NOIRQ)
2534 return 0;
2535 else
2536 return dev->irq;
2537}
2538
2539/*
2540 * This is the configuration table for all of the PCI serial boards
2541 * which we support. It is directly indexed by the pci_board_num_t enum
2542 * value, which is encoded in the pci_device_id PCI probe table's
2543 * driver_data member.
2544 *
2545 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002546 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002548 * bn = PCI BAR number
2549 * bt = Index using PCI BARs
2550 * n = number of serial ports
2551 * baud = baud rate
2552 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002554 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002555 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 * Please note: in theory if n = 1, _bt infix should make no difference.
2557 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2558 */
2559enum pci_board_num_t {
2560 pbn_default = 0,
2561
2562 pbn_b0_1_115200,
2563 pbn_b0_2_115200,
2564 pbn_b0_4_115200,
2565 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002566 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567
2568 pbn_b0_1_921600,
2569 pbn_b0_2_921600,
2570 pbn_b0_4_921600,
2571
David Ransondb1de152005-07-27 11:43:55 -07002572 pbn_b0_2_1130000,
2573
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002574 pbn_b0_4_1152000,
2575
Matt Schulte14faa8c2012-11-21 10:35:15 -06002576 pbn_b0_2_1152000_200,
2577 pbn_b0_4_1152000_200,
2578 pbn_b0_8_1152000_200,
2579
Ian Abbott1c9c8582017-02-03 20:25:00 +00002580 pbn_b0_4_1250000,
2581
Gareth Howlett26e92862006-01-04 17:00:42 +00002582 pbn_b0_2_1843200,
2583 pbn_b0_4_1843200,
2584
2585 pbn_b0_2_1843200_200,
2586 pbn_b0_4_1843200_200,
2587 pbn_b0_8_1843200_200,
2588
Lee Howard7106b4e2008-10-21 13:48:58 +01002589 pbn_b0_1_4000000,
2590
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 pbn_b0_bt_1_115200,
2592 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002593 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594 pbn_b0_bt_8_115200,
2595
2596 pbn_b0_bt_1_460800,
2597 pbn_b0_bt_2_460800,
2598 pbn_b0_bt_4_460800,
2599
2600 pbn_b0_bt_1_921600,
2601 pbn_b0_bt_2_921600,
2602 pbn_b0_bt_4_921600,
2603 pbn_b0_bt_8_921600,
2604
2605 pbn_b1_1_115200,
2606 pbn_b1_2_115200,
2607 pbn_b1_4_115200,
2608 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002609 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610
2611 pbn_b1_1_921600,
2612 pbn_b1_2_921600,
2613 pbn_b1_4_921600,
2614 pbn_b1_8_921600,
2615
Gareth Howlett26e92862006-01-04 17:00:42 +00002616 pbn_b1_2_1250000,
2617
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002618 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002619 pbn_b1_bt_2_115200,
2620 pbn_b1_bt_4_115200,
2621
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 pbn_b1_bt_2_921600,
2623
2624 pbn_b1_1_1382400,
2625 pbn_b1_2_1382400,
2626 pbn_b1_4_1382400,
2627 pbn_b1_8_1382400,
2628
2629 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002630 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002631 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632 pbn_b2_8_115200,
2633
2634 pbn_b2_1_460800,
2635 pbn_b2_4_460800,
2636 pbn_b2_8_460800,
2637 pbn_b2_16_460800,
2638
2639 pbn_b2_1_921600,
2640 pbn_b2_4_921600,
2641 pbn_b2_8_921600,
2642
Lytochkin Borise8470032010-07-26 10:02:26 +04002643 pbn_b2_8_1152000,
2644
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645 pbn_b2_bt_1_115200,
2646 pbn_b2_bt_2_115200,
2647 pbn_b2_bt_4_115200,
2648
2649 pbn_b2_bt_2_921600,
2650 pbn_b2_bt_4_921600,
2651
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002652 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653 pbn_b3_4_115200,
2654 pbn_b3_8_115200,
2655
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002656 pbn_b4_bt_2_921600,
2657 pbn_b4_bt_4_921600,
2658 pbn_b4_bt_8_921600,
2659
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660 /*
2661 * Board-specific versions.
2662 */
2663 pbn_panacom,
2664 pbn_panacom2,
2665 pbn_panacom4,
2666 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002667 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002669 pbn_oxsemi_1_4000000,
2670 pbn_oxsemi_2_4000000,
2671 pbn_oxsemi_4_4000000,
2672 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 pbn_intel_i960,
2674 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675 pbn_computone_4,
2676 pbn_computone_6,
2677 pbn_computone_8,
2678 pbn_sbsxrsio,
Olof Johanssonaa798502007-08-22 14:01:55 -07002679 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002680 pbn_ni8430_2,
2681 pbn_ni8430_4,
2682 pbn_ni8430_8,
2683 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002684 pbn_ADDIDATA_PCIe_1_3906250,
2685 pbn_ADDIDATA_PCIe_2_3906250,
2686 pbn_ADDIDATA_PCIe_4_3906250,
2687 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002688 pbn_ce4100_1_115200,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002689 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002690 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002691 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002692 pbn_fintek_4,
2693 pbn_fintek_8,
2694 pbn_fintek_12,
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002695 pbn_wch382_2,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002696 pbn_wch384_4,
Adam Lee89c043a2015-08-03 13:28:13 +08002697 pbn_pericom_PI7C9X7951,
2698 pbn_pericom_PI7C9X7952,
2699 pbn_pericom_PI7C9X7954,
2700 pbn_pericom_PI7C9X7958,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701};
2702
2703/*
2704 * uart_offset - the space between channels
2705 * reg_shift - describes how the UART registers are mapped
2706 * to PCI memory by the card.
2707 * For example IER register on SBS, Inc. PMC-OctPro is located at
2708 * offset 0x10 from the UART base, while UART_IER is defined as 1
2709 * in include/linux/serial_reg.h,
2710 * see first lines of serial_in() and serial_out() in 8250.c
2711*/
2712
Bill Pembertonde88b342012-11-19 13:24:32 -05002713static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 [pbn_default] = {
2715 .flags = FL_BASE0,
2716 .num_ports = 1,
2717 .base_baud = 115200,
2718 .uart_offset = 8,
2719 },
2720 [pbn_b0_1_115200] = {
2721 .flags = FL_BASE0,
2722 .num_ports = 1,
2723 .base_baud = 115200,
2724 .uart_offset = 8,
2725 },
2726 [pbn_b0_2_115200] = {
2727 .flags = FL_BASE0,
2728 .num_ports = 2,
2729 .base_baud = 115200,
2730 .uart_offset = 8,
2731 },
2732 [pbn_b0_4_115200] = {
2733 .flags = FL_BASE0,
2734 .num_ports = 4,
2735 .base_baud = 115200,
2736 .uart_offset = 8,
2737 },
2738 [pbn_b0_5_115200] = {
2739 .flags = FL_BASE0,
2740 .num_ports = 5,
2741 .base_baud = 115200,
2742 .uart_offset = 8,
2743 },
Alan Coxbf0df632007-10-16 01:24:00 -07002744 [pbn_b0_8_115200] = {
2745 .flags = FL_BASE0,
2746 .num_ports = 8,
2747 .base_baud = 115200,
2748 .uart_offset = 8,
2749 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750 [pbn_b0_1_921600] = {
2751 .flags = FL_BASE0,
2752 .num_ports = 1,
2753 .base_baud = 921600,
2754 .uart_offset = 8,
2755 },
2756 [pbn_b0_2_921600] = {
2757 .flags = FL_BASE0,
2758 .num_ports = 2,
2759 .base_baud = 921600,
2760 .uart_offset = 8,
2761 },
2762 [pbn_b0_4_921600] = {
2763 .flags = FL_BASE0,
2764 .num_ports = 4,
2765 .base_baud = 921600,
2766 .uart_offset = 8,
2767 },
David Ransondb1de152005-07-27 11:43:55 -07002768
2769 [pbn_b0_2_1130000] = {
2770 .flags = FL_BASE0,
2771 .num_ports = 2,
2772 .base_baud = 1130000,
2773 .uart_offset = 8,
2774 },
2775
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002776 [pbn_b0_4_1152000] = {
2777 .flags = FL_BASE0,
2778 .num_ports = 4,
2779 .base_baud = 1152000,
2780 .uart_offset = 8,
2781 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782
Matt Schulte14faa8c2012-11-21 10:35:15 -06002783 [pbn_b0_2_1152000_200] = {
2784 .flags = FL_BASE0,
2785 .num_ports = 2,
2786 .base_baud = 1152000,
2787 .uart_offset = 0x200,
2788 },
2789
2790 [pbn_b0_4_1152000_200] = {
2791 .flags = FL_BASE0,
2792 .num_ports = 4,
2793 .base_baud = 1152000,
2794 .uart_offset = 0x200,
2795 },
2796
2797 [pbn_b0_8_1152000_200] = {
2798 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06002799 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06002800 .base_baud = 1152000,
2801 .uart_offset = 0x200,
2802 },
2803
Ian Abbott1c9c8582017-02-03 20:25:00 +00002804 [pbn_b0_4_1250000] = {
2805 .flags = FL_BASE0,
2806 .num_ports = 4,
2807 .base_baud = 1250000,
2808 .uart_offset = 8,
2809 },
2810
Gareth Howlett26e92862006-01-04 17:00:42 +00002811 [pbn_b0_2_1843200] = {
2812 .flags = FL_BASE0,
2813 .num_ports = 2,
2814 .base_baud = 1843200,
2815 .uart_offset = 8,
2816 },
2817 [pbn_b0_4_1843200] = {
2818 .flags = FL_BASE0,
2819 .num_ports = 4,
2820 .base_baud = 1843200,
2821 .uart_offset = 8,
2822 },
2823
2824 [pbn_b0_2_1843200_200] = {
2825 .flags = FL_BASE0,
2826 .num_ports = 2,
2827 .base_baud = 1843200,
2828 .uart_offset = 0x200,
2829 },
2830 [pbn_b0_4_1843200_200] = {
2831 .flags = FL_BASE0,
2832 .num_ports = 4,
2833 .base_baud = 1843200,
2834 .uart_offset = 0x200,
2835 },
2836 [pbn_b0_8_1843200_200] = {
2837 .flags = FL_BASE0,
2838 .num_ports = 8,
2839 .base_baud = 1843200,
2840 .uart_offset = 0x200,
2841 },
Lee Howard7106b4e2008-10-21 13:48:58 +01002842 [pbn_b0_1_4000000] = {
2843 .flags = FL_BASE0,
2844 .num_ports = 1,
2845 .base_baud = 4000000,
2846 .uart_offset = 8,
2847 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002848
Linus Torvalds1da177e2005-04-16 15:20:36 -07002849 [pbn_b0_bt_1_115200] = {
2850 .flags = FL_BASE0|FL_BASE_BARS,
2851 .num_ports = 1,
2852 .base_baud = 115200,
2853 .uart_offset = 8,
2854 },
2855 [pbn_b0_bt_2_115200] = {
2856 .flags = FL_BASE0|FL_BASE_BARS,
2857 .num_ports = 2,
2858 .base_baud = 115200,
2859 .uart_offset = 8,
2860 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002861 [pbn_b0_bt_4_115200] = {
2862 .flags = FL_BASE0|FL_BASE_BARS,
2863 .num_ports = 4,
2864 .base_baud = 115200,
2865 .uart_offset = 8,
2866 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 [pbn_b0_bt_8_115200] = {
2868 .flags = FL_BASE0|FL_BASE_BARS,
2869 .num_ports = 8,
2870 .base_baud = 115200,
2871 .uart_offset = 8,
2872 },
2873
2874 [pbn_b0_bt_1_460800] = {
2875 .flags = FL_BASE0|FL_BASE_BARS,
2876 .num_ports = 1,
2877 .base_baud = 460800,
2878 .uart_offset = 8,
2879 },
2880 [pbn_b0_bt_2_460800] = {
2881 .flags = FL_BASE0|FL_BASE_BARS,
2882 .num_ports = 2,
2883 .base_baud = 460800,
2884 .uart_offset = 8,
2885 },
2886 [pbn_b0_bt_4_460800] = {
2887 .flags = FL_BASE0|FL_BASE_BARS,
2888 .num_ports = 4,
2889 .base_baud = 460800,
2890 .uart_offset = 8,
2891 },
2892
2893 [pbn_b0_bt_1_921600] = {
2894 .flags = FL_BASE0|FL_BASE_BARS,
2895 .num_ports = 1,
2896 .base_baud = 921600,
2897 .uart_offset = 8,
2898 },
2899 [pbn_b0_bt_2_921600] = {
2900 .flags = FL_BASE0|FL_BASE_BARS,
2901 .num_ports = 2,
2902 .base_baud = 921600,
2903 .uart_offset = 8,
2904 },
2905 [pbn_b0_bt_4_921600] = {
2906 .flags = FL_BASE0|FL_BASE_BARS,
2907 .num_ports = 4,
2908 .base_baud = 921600,
2909 .uart_offset = 8,
2910 },
2911 [pbn_b0_bt_8_921600] = {
2912 .flags = FL_BASE0|FL_BASE_BARS,
2913 .num_ports = 8,
2914 .base_baud = 921600,
2915 .uart_offset = 8,
2916 },
2917
2918 [pbn_b1_1_115200] = {
2919 .flags = FL_BASE1,
2920 .num_ports = 1,
2921 .base_baud = 115200,
2922 .uart_offset = 8,
2923 },
2924 [pbn_b1_2_115200] = {
2925 .flags = FL_BASE1,
2926 .num_ports = 2,
2927 .base_baud = 115200,
2928 .uart_offset = 8,
2929 },
2930 [pbn_b1_4_115200] = {
2931 .flags = FL_BASE1,
2932 .num_ports = 4,
2933 .base_baud = 115200,
2934 .uart_offset = 8,
2935 },
2936 [pbn_b1_8_115200] = {
2937 .flags = FL_BASE1,
2938 .num_ports = 8,
2939 .base_baud = 115200,
2940 .uart_offset = 8,
2941 },
Will Page04bf7e72009-04-06 17:32:15 +01002942 [pbn_b1_16_115200] = {
2943 .flags = FL_BASE1,
2944 .num_ports = 16,
2945 .base_baud = 115200,
2946 .uart_offset = 8,
2947 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948
2949 [pbn_b1_1_921600] = {
2950 .flags = FL_BASE1,
2951 .num_ports = 1,
2952 .base_baud = 921600,
2953 .uart_offset = 8,
2954 },
2955 [pbn_b1_2_921600] = {
2956 .flags = FL_BASE1,
2957 .num_ports = 2,
2958 .base_baud = 921600,
2959 .uart_offset = 8,
2960 },
2961 [pbn_b1_4_921600] = {
2962 .flags = FL_BASE1,
2963 .num_ports = 4,
2964 .base_baud = 921600,
2965 .uart_offset = 8,
2966 },
2967 [pbn_b1_8_921600] = {
2968 .flags = FL_BASE1,
2969 .num_ports = 8,
2970 .base_baud = 921600,
2971 .uart_offset = 8,
2972 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002973 [pbn_b1_2_1250000] = {
2974 .flags = FL_BASE1,
2975 .num_ports = 2,
2976 .base_baud = 1250000,
2977 .uart_offset = 8,
2978 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002980 [pbn_b1_bt_1_115200] = {
2981 .flags = FL_BASE1|FL_BASE_BARS,
2982 .num_ports = 1,
2983 .base_baud = 115200,
2984 .uart_offset = 8,
2985 },
Will Page04bf7e72009-04-06 17:32:15 +01002986 [pbn_b1_bt_2_115200] = {
2987 .flags = FL_BASE1|FL_BASE_BARS,
2988 .num_ports = 2,
2989 .base_baud = 115200,
2990 .uart_offset = 8,
2991 },
2992 [pbn_b1_bt_4_115200] = {
2993 .flags = FL_BASE1|FL_BASE_BARS,
2994 .num_ports = 4,
2995 .base_baud = 115200,
2996 .uart_offset = 8,
2997 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002998
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999 [pbn_b1_bt_2_921600] = {
3000 .flags = FL_BASE1|FL_BASE_BARS,
3001 .num_ports = 2,
3002 .base_baud = 921600,
3003 .uart_offset = 8,
3004 },
3005
3006 [pbn_b1_1_1382400] = {
3007 .flags = FL_BASE1,
3008 .num_ports = 1,
3009 .base_baud = 1382400,
3010 .uart_offset = 8,
3011 },
3012 [pbn_b1_2_1382400] = {
3013 .flags = FL_BASE1,
3014 .num_ports = 2,
3015 .base_baud = 1382400,
3016 .uart_offset = 8,
3017 },
3018 [pbn_b1_4_1382400] = {
3019 .flags = FL_BASE1,
3020 .num_ports = 4,
3021 .base_baud = 1382400,
3022 .uart_offset = 8,
3023 },
3024 [pbn_b1_8_1382400] = {
3025 .flags = FL_BASE1,
3026 .num_ports = 8,
3027 .base_baud = 1382400,
3028 .uart_offset = 8,
3029 },
3030
3031 [pbn_b2_1_115200] = {
3032 .flags = FL_BASE2,
3033 .num_ports = 1,
3034 .base_baud = 115200,
3035 .uart_offset = 8,
3036 },
Peter Horton737c1752006-08-26 09:07:36 +01003037 [pbn_b2_2_115200] = {
3038 .flags = FL_BASE2,
3039 .num_ports = 2,
3040 .base_baud = 115200,
3041 .uart_offset = 8,
3042 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003043 [pbn_b2_4_115200] = {
3044 .flags = FL_BASE2,
3045 .num_ports = 4,
3046 .base_baud = 115200,
3047 .uart_offset = 8,
3048 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049 [pbn_b2_8_115200] = {
3050 .flags = FL_BASE2,
3051 .num_ports = 8,
3052 .base_baud = 115200,
3053 .uart_offset = 8,
3054 },
3055
3056 [pbn_b2_1_460800] = {
3057 .flags = FL_BASE2,
3058 .num_ports = 1,
3059 .base_baud = 460800,
3060 .uart_offset = 8,
3061 },
3062 [pbn_b2_4_460800] = {
3063 .flags = FL_BASE2,
3064 .num_ports = 4,
3065 .base_baud = 460800,
3066 .uart_offset = 8,
3067 },
3068 [pbn_b2_8_460800] = {
3069 .flags = FL_BASE2,
3070 .num_ports = 8,
3071 .base_baud = 460800,
3072 .uart_offset = 8,
3073 },
3074 [pbn_b2_16_460800] = {
3075 .flags = FL_BASE2,
3076 .num_ports = 16,
3077 .base_baud = 460800,
3078 .uart_offset = 8,
3079 },
3080
3081 [pbn_b2_1_921600] = {
3082 .flags = FL_BASE2,
3083 .num_ports = 1,
3084 .base_baud = 921600,
3085 .uart_offset = 8,
3086 },
3087 [pbn_b2_4_921600] = {
3088 .flags = FL_BASE2,
3089 .num_ports = 4,
3090 .base_baud = 921600,
3091 .uart_offset = 8,
3092 },
3093 [pbn_b2_8_921600] = {
3094 .flags = FL_BASE2,
3095 .num_ports = 8,
3096 .base_baud = 921600,
3097 .uart_offset = 8,
3098 },
3099
Lytochkin Borise8470032010-07-26 10:02:26 +04003100 [pbn_b2_8_1152000] = {
3101 .flags = FL_BASE2,
3102 .num_ports = 8,
3103 .base_baud = 1152000,
3104 .uart_offset = 8,
3105 },
3106
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107 [pbn_b2_bt_1_115200] = {
3108 .flags = FL_BASE2|FL_BASE_BARS,
3109 .num_ports = 1,
3110 .base_baud = 115200,
3111 .uart_offset = 8,
3112 },
3113 [pbn_b2_bt_2_115200] = {
3114 .flags = FL_BASE2|FL_BASE_BARS,
3115 .num_ports = 2,
3116 .base_baud = 115200,
3117 .uart_offset = 8,
3118 },
3119 [pbn_b2_bt_4_115200] = {
3120 .flags = FL_BASE2|FL_BASE_BARS,
3121 .num_ports = 4,
3122 .base_baud = 115200,
3123 .uart_offset = 8,
3124 },
3125
3126 [pbn_b2_bt_2_921600] = {
3127 .flags = FL_BASE2|FL_BASE_BARS,
3128 .num_ports = 2,
3129 .base_baud = 921600,
3130 .uart_offset = 8,
3131 },
3132 [pbn_b2_bt_4_921600] = {
3133 .flags = FL_BASE2|FL_BASE_BARS,
3134 .num_ports = 4,
3135 .base_baud = 921600,
3136 .uart_offset = 8,
3137 },
3138
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003139 [pbn_b3_2_115200] = {
3140 .flags = FL_BASE3,
3141 .num_ports = 2,
3142 .base_baud = 115200,
3143 .uart_offset = 8,
3144 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145 [pbn_b3_4_115200] = {
3146 .flags = FL_BASE3,
3147 .num_ports = 4,
3148 .base_baud = 115200,
3149 .uart_offset = 8,
3150 },
3151 [pbn_b3_8_115200] = {
3152 .flags = FL_BASE3,
3153 .num_ports = 8,
3154 .base_baud = 115200,
3155 .uart_offset = 8,
3156 },
3157
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003158 [pbn_b4_bt_2_921600] = {
3159 .flags = FL_BASE4,
3160 .num_ports = 2,
3161 .base_baud = 921600,
3162 .uart_offset = 8,
3163 },
3164 [pbn_b4_bt_4_921600] = {
3165 .flags = FL_BASE4,
3166 .num_ports = 4,
3167 .base_baud = 921600,
3168 .uart_offset = 8,
3169 },
3170 [pbn_b4_bt_8_921600] = {
3171 .flags = FL_BASE4,
3172 .num_ports = 8,
3173 .base_baud = 921600,
3174 .uart_offset = 8,
3175 },
3176
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177 /*
3178 * Entries following this are board-specific.
3179 */
3180
3181 /*
3182 * Panacom - IOMEM
3183 */
3184 [pbn_panacom] = {
3185 .flags = FL_BASE2,
3186 .num_ports = 2,
3187 .base_baud = 921600,
3188 .uart_offset = 0x400,
3189 .reg_shift = 7,
3190 },
3191 [pbn_panacom2] = {
3192 .flags = FL_BASE2|FL_BASE_BARS,
3193 .num_ports = 2,
3194 .base_baud = 921600,
3195 .uart_offset = 0x400,
3196 .reg_shift = 7,
3197 },
3198 [pbn_panacom4] = {
3199 .flags = FL_BASE2|FL_BASE_BARS,
3200 .num_ports = 4,
3201 .base_baud = 921600,
3202 .uart_offset = 0x400,
3203 .reg_shift = 7,
3204 },
3205
3206 /* I think this entry is broken - the first_offset looks wrong --rmk */
3207 [pbn_plx_romulus] = {
3208 .flags = FL_BASE2,
3209 .num_ports = 4,
3210 .base_baud = 921600,
3211 .uart_offset = 8 << 2,
3212 .reg_shift = 2,
3213 .first_offset = 0x03,
3214 },
3215
3216 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003217 * EndRun Technologies
3218 * Uses the size of PCI Base region 0 to
3219 * signal now many ports are available
3220 * 2 port 952 Uart support
3221 */
3222 [pbn_endrun_2_4000000] = {
3223 .flags = FL_BASE0,
3224 .num_ports = 2,
3225 .base_baud = 4000000,
3226 .uart_offset = 0x200,
3227 .first_offset = 0x1000,
3228 },
3229
3230 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 * This board uses the size of PCI Base region 0 to
3232 * signal now many ports are available
3233 */
3234 [pbn_oxsemi] = {
3235 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3236 .num_ports = 32,
3237 .base_baud = 115200,
3238 .uart_offset = 8,
3239 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003240 [pbn_oxsemi_1_4000000] = {
3241 .flags = FL_BASE0,
3242 .num_ports = 1,
3243 .base_baud = 4000000,
3244 .uart_offset = 0x200,
3245 .first_offset = 0x1000,
3246 },
3247 [pbn_oxsemi_2_4000000] = {
3248 .flags = FL_BASE0,
3249 .num_ports = 2,
3250 .base_baud = 4000000,
3251 .uart_offset = 0x200,
3252 .first_offset = 0x1000,
3253 },
3254 [pbn_oxsemi_4_4000000] = {
3255 .flags = FL_BASE0,
3256 .num_ports = 4,
3257 .base_baud = 4000000,
3258 .uart_offset = 0x200,
3259 .first_offset = 0x1000,
3260 },
3261 [pbn_oxsemi_8_4000000] = {
3262 .flags = FL_BASE0,
3263 .num_ports = 8,
3264 .base_baud = 4000000,
3265 .uart_offset = 0x200,
3266 .first_offset = 0x1000,
3267 },
3268
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269
3270 /*
3271 * EKF addition for i960 Boards form EKF with serial port.
3272 * Max 256 ports.
3273 */
3274 [pbn_intel_i960] = {
3275 .flags = FL_BASE0,
3276 .num_ports = 32,
3277 .base_baud = 921600,
3278 .uart_offset = 8 << 2,
3279 .reg_shift = 2,
3280 .first_offset = 0x10000,
3281 },
3282 [pbn_sgi_ioc3] = {
3283 .flags = FL_BASE0|FL_NOIRQ,
3284 .num_ports = 1,
3285 .base_baud = 458333,
3286 .uart_offset = 8,
3287 .reg_shift = 0,
3288 .first_offset = 0x20178,
3289 },
3290
3291 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003292 * Computone - uses IOMEM.
3293 */
3294 [pbn_computone_4] = {
3295 .flags = FL_BASE0,
3296 .num_ports = 4,
3297 .base_baud = 921600,
3298 .uart_offset = 0x40,
3299 .reg_shift = 2,
3300 .first_offset = 0x200,
3301 },
3302 [pbn_computone_6] = {
3303 .flags = FL_BASE0,
3304 .num_ports = 6,
3305 .base_baud = 921600,
3306 .uart_offset = 0x40,
3307 .reg_shift = 2,
3308 .first_offset = 0x200,
3309 },
3310 [pbn_computone_8] = {
3311 .flags = FL_BASE0,
3312 .num_ports = 8,
3313 .base_baud = 921600,
3314 .uart_offset = 0x40,
3315 .reg_shift = 2,
3316 .first_offset = 0x200,
3317 },
3318 [pbn_sbsxrsio] = {
3319 .flags = FL_BASE0,
3320 .num_ports = 8,
3321 .base_baud = 460800,
3322 .uart_offset = 256,
3323 .reg_shift = 4,
3324 },
3325 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07003326 * PA Semi PWRficient PA6T-1682M on-chip UART
3327 */
3328 [pbn_pasemi_1682M] = {
3329 .flags = FL_BASE0,
3330 .num_ports = 1,
3331 .base_baud = 8333333,
3332 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003333 /*
3334 * National Instruments 843x
3335 */
3336 [pbn_ni8430_16] = {
3337 .flags = FL_BASE0,
3338 .num_ports = 16,
3339 .base_baud = 3686400,
3340 .uart_offset = 0x10,
3341 .first_offset = 0x800,
3342 },
3343 [pbn_ni8430_8] = {
3344 .flags = FL_BASE0,
3345 .num_ports = 8,
3346 .base_baud = 3686400,
3347 .uart_offset = 0x10,
3348 .first_offset = 0x800,
3349 },
3350 [pbn_ni8430_4] = {
3351 .flags = FL_BASE0,
3352 .num_ports = 4,
3353 .base_baud = 3686400,
3354 .uart_offset = 0x10,
3355 .first_offset = 0x800,
3356 },
3357 [pbn_ni8430_2] = {
3358 .flags = FL_BASE0,
3359 .num_ports = 2,
3360 .base_baud = 3686400,
3361 .uart_offset = 0x10,
3362 .first_offset = 0x800,
3363 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003364 /*
3365 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3366 */
3367 [pbn_ADDIDATA_PCIe_1_3906250] = {
3368 .flags = FL_BASE0,
3369 .num_ports = 1,
3370 .base_baud = 3906250,
3371 .uart_offset = 0x200,
3372 .first_offset = 0x1000,
3373 },
3374 [pbn_ADDIDATA_PCIe_2_3906250] = {
3375 .flags = FL_BASE0,
3376 .num_ports = 2,
3377 .base_baud = 3906250,
3378 .uart_offset = 0x200,
3379 .first_offset = 0x1000,
3380 },
3381 [pbn_ADDIDATA_PCIe_4_3906250] = {
3382 .flags = FL_BASE0,
3383 .num_ports = 4,
3384 .base_baud = 3906250,
3385 .uart_offset = 0x200,
3386 .first_offset = 0x1000,
3387 },
3388 [pbn_ADDIDATA_PCIe_8_3906250] = {
3389 .flags = FL_BASE0,
3390 .num_ports = 8,
3391 .base_baud = 3906250,
3392 .uart_offset = 0x200,
3393 .first_offset = 0x1000,
3394 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003395 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003396 .flags = FL_BASE_BARS,
3397 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003398 .base_baud = 921600,
3399 .reg_shift = 2,
3400 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003401 [pbn_omegapci] = {
3402 .flags = FL_BASE0,
3403 .num_ports = 8,
3404 .base_baud = 115200,
3405 .uart_offset = 0x200,
3406 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003407 [pbn_NETMOS9900_2s_115200] = {
3408 .flags = FL_BASE0,
3409 .num_ports = 2,
3410 .base_baud = 115200,
3411 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003412 [pbn_brcm_trumanage] = {
3413 .flags = FL_BASE0,
3414 .num_ports = 1,
3415 .reg_shift = 2,
3416 .base_baud = 115200,
3417 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003418 [pbn_fintek_4] = {
3419 .num_ports = 4,
3420 .uart_offset = 8,
3421 .base_baud = 115200,
3422 .first_offset = 0x40,
3423 },
3424 [pbn_fintek_8] = {
3425 .num_ports = 8,
3426 .uart_offset = 8,
3427 .base_baud = 115200,
3428 .first_offset = 0x40,
3429 },
3430 [pbn_fintek_12] = {
3431 .num_ports = 12,
3432 .uart_offset = 8,
3433 .base_baud = 115200,
3434 .first_offset = 0x40,
3435 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08003436 [pbn_wch382_2] = {
3437 .flags = FL_BASE0,
3438 .num_ports = 2,
3439 .base_baud = 115200,
3440 .uart_offset = 8,
3441 .first_offset = 0xC0,
3442 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003443 [pbn_wch384_4] = {
3444 .flags = FL_BASE0,
3445 .num_ports = 4,
3446 .base_baud = 115200,
3447 .uart_offset = 8,
3448 .first_offset = 0xC0,
3449 },
Adam Lee89c043a2015-08-03 13:28:13 +08003450 /*
3451 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
3452 */
3453 [pbn_pericom_PI7C9X7951] = {
3454 .flags = FL_BASE0,
3455 .num_ports = 1,
3456 .base_baud = 921600,
3457 .uart_offset = 0x8,
3458 },
3459 [pbn_pericom_PI7C9X7952] = {
3460 .flags = FL_BASE0,
3461 .num_ports = 2,
3462 .base_baud = 921600,
3463 .uart_offset = 0x8,
3464 },
3465 [pbn_pericom_PI7C9X7954] = {
3466 .flags = FL_BASE0,
3467 .num_ports = 4,
3468 .base_baud = 921600,
3469 .uart_offset = 0x8,
3470 },
3471 [pbn_pericom_PI7C9X7958] = {
3472 .flags = FL_BASE0,
3473 .num_ports = 8,
3474 .base_baud = 921600,
3475 .uart_offset = 0x8,
3476 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477};
3478
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003479static const struct pci_device_id blacklist[] = {
3480 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003481 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003482 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3483 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003484
3485 /* multi-io cards handled by parport_serial */
3486 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003487 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03003488 { PCI_DEVICE(0x4348, 0x7173), }, /* WCH CH355 4S */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003489 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003490 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003491
Mathieu OTHACEHEc216c4a2016-02-24 20:10:22 +01003492 /* Moxa Smartio MUE boards handled by 8250_moxa */
3493 { PCI_VDEVICE(MOXA, 0x1024), },
3494 { PCI_VDEVICE(MOXA, 0x1025), },
3495 { PCI_VDEVICE(MOXA, 0x1045), },
3496 { PCI_VDEVICE(MOXA, 0x1144), },
3497 { PCI_VDEVICE(MOXA, 0x1160), },
3498 { PCI_VDEVICE(MOXA, 0x1161), },
3499 { PCI_VDEVICE(MOXA, 0x1182), },
3500 { PCI_VDEVICE(MOXA, 0x1183), },
3501 { PCI_VDEVICE(MOXA, 0x1322), },
3502 { PCI_VDEVICE(MOXA, 0x1342), },
3503 { PCI_VDEVICE(MOXA, 0x1381), },
3504 { PCI_VDEVICE(MOXA, 0x1683), },
3505
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003506 /* Intel platforms with MID UART */
3507 { PCI_VDEVICE(INTEL, 0x081b), },
3508 { PCI_VDEVICE(INTEL, 0x081c), },
3509 { PCI_VDEVICE(INTEL, 0x081d), },
3510 { PCI_VDEVICE(INTEL, 0x1191), },
Heikki Krogerus6ede6dc2015-10-13 13:29:06 +03003511 { PCI_VDEVICE(INTEL, 0x19d8), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003512
3513 /* Intel platforms with DesignWare UART */
Andy Shevchenko6bb5d752016-08-17 19:20:28 +03003514 { PCI_VDEVICE(INTEL, 0x0936), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003515 { PCI_VDEVICE(INTEL, 0x0f0a), },
3516 { PCI_VDEVICE(INTEL, 0x0f0c), },
3517 { PCI_VDEVICE(INTEL, 0x228a), },
3518 { PCI_VDEVICE(INTEL, 0x228c), },
3519 { PCI_VDEVICE(INTEL, 0x9ce3), },
3520 { PCI_VDEVICE(INTEL, 0x9ce4), },
Sudip Mukherjee5d1a2382017-01-30 22:28:22 +00003521
3522 /* Exar devices */
3523 { PCI_VDEVICE(EXAR, PCI_ANY_ID), },
Christian Schmidt436bbd42007-08-22 14:01:19 -07003524};
3525
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526/*
3527 * Given a complete unknown PCI device, try to use some heuristics to
3528 * guess what the configuration might be, based on the pitiful PCI
3529 * serial specs. Returns 0 on success, 1 on failure.
3530 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003531static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003532serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003533{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003534 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537 /*
3538 * If it is not a communications device or the programming
3539 * interface is greater than 6, give up.
3540 *
3541 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003542 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003543 */
3544 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3545 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3546 (dev->class & 0xff) > 6)
3547 return -ENODEV;
3548
Christian Schmidt436bbd42007-08-22 14:01:19 -07003549 /*
3550 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003551 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003552 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003553 for (bldev = blacklist;
3554 bldev < blacklist + ARRAY_SIZE(blacklist);
3555 bldev++) {
3556 if (dev->vendor == bldev->vendor &&
3557 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003558 return -ENODEV;
3559 }
3560
Linus Torvalds1da177e2005-04-16 15:20:36 -07003561 num_iomem = num_port = 0;
3562 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3563 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3564 num_port++;
3565 if (first_port == -1)
3566 first_port = i;
3567 }
3568 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3569 num_iomem++;
3570 }
3571
3572 /*
3573 * If there is 1 or 0 iomem regions, and exactly one port,
3574 * use it. We guess the number of ports based on the IO
3575 * region size.
3576 */
3577 if (num_iomem <= 1 && num_port == 1) {
3578 board->flags = first_port;
3579 board->num_ports = pci_resource_len(dev, first_port) / 8;
3580 return 0;
3581 }
3582
3583 /*
3584 * Now guess if we've got a board which indexes by BARs.
3585 * Each IO BAR should be 8 bytes, and they should follow
3586 * consecutively.
3587 */
3588 first_port = -1;
3589 num_port = 0;
3590 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3591 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3592 pci_resource_len(dev, i) == 8 &&
3593 (first_port == -1 || (first_port + num_port) == i)) {
3594 num_port++;
3595 if (first_port == -1)
3596 first_port = i;
3597 }
3598 }
3599
3600 if (num_port > 1) {
3601 board->flags = first_port | FL_BASE_BARS;
3602 board->num_ports = num_port;
3603 return 0;
3604 }
3605
3606 return -ENODEV;
3607}
3608
3609static inline int
Russell King975a1a72009-01-02 13:44:27 +00003610serial_pci_matches(const struct pciserial_board *board,
3611 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612{
3613 return
3614 board->num_ports == guessed->num_ports &&
3615 board->base_baud == guessed->base_baud &&
3616 board->uart_offset == guessed->uart_offset &&
3617 board->reg_shift == guessed->reg_shift &&
3618 board->first_offset == guessed->first_offset;
3619}
3620
Russell King241fc432005-07-27 11:35:54 +01003621struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003622pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003623{
Alan Cox2655a2c2012-07-12 12:59:50 +01003624 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003625 struct serial_private *priv;
3626 struct pci_serial_quirk *quirk;
3627 int rc, nr_ports, i;
3628
3629 nr_ports = board->num_ports;
3630
3631 /*
3632 * Find an init and setup quirks.
3633 */
3634 quirk = find_quirk(dev);
3635
3636 /*
3637 * Run the new-style initialization function.
3638 * The initialization function returns:
3639 * <0 - error
3640 * 0 - use board->num_ports
3641 * >0 - number of ports
3642 */
3643 if (quirk->init) {
3644 rc = quirk->init(dev);
3645 if (rc < 0) {
3646 priv = ERR_PTR(rc);
3647 goto err_out;
3648 }
3649 if (rc)
3650 nr_ports = rc;
3651 }
3652
Burman Yan8f31bb32007-02-14 00:33:07 -08003653 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003654 sizeof(unsigned int) * nr_ports,
3655 GFP_KERNEL);
3656 if (!priv) {
3657 priv = ERR_PTR(-ENOMEM);
3658 goto err_deinit;
3659 }
3660
Russell King241fc432005-07-27 11:35:54 +01003661 priv->dev = dev;
3662 priv->quirk = quirk;
3663
Alan Cox2655a2c2012-07-12 12:59:50 +01003664 memset(&uart, 0, sizeof(uart));
3665 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3666 uart.port.uartclk = board->base_baud * 16;
3667 uart.port.irq = get_pci_irq(dev, board);
3668 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003669
3670 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003671 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003672 break;
3673
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003674 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3675 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003676
Alan Cox2655a2c2012-07-12 12:59:50 +01003677 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003678 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003679 dev_err(&dev->dev,
3680 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3681 uart.port.iobase, uart.port.irq,
3682 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003683 break;
3684 }
3685 }
Russell King241fc432005-07-27 11:35:54 +01003686 priv->nr = i;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003687 priv->board = board;
Russell King241fc432005-07-27 11:35:54 +01003688 return priv;
3689
Alan Cox5756ee92008-02-08 04:18:51 -08003690err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003691 if (quirk->exit)
3692 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003693err_out:
Russell King241fc432005-07-27 11:35:54 +01003694 return priv;
3695}
3696EXPORT_SYMBOL_GPL(pciserial_init_ports);
3697
Wei Yongjun80cd94e2017-02-05 16:12:34 +00003698static void pciserial_detach_ports(struct serial_private *priv)
Russell King241fc432005-07-27 11:35:54 +01003699{
3700 struct pci_serial_quirk *quirk;
3701 int i;
3702
3703 for (i = 0; i < priv->nr; i++)
3704 serial8250_unregister_port(priv->line[i]);
3705
Russell King241fc432005-07-27 11:35:54 +01003706 /*
3707 * Find the exit quirks.
3708 */
3709 quirk = find_quirk(priv->dev);
3710 if (quirk->exit)
3711 quirk->exit(priv->dev);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003712}
Russell King241fc432005-07-27 11:35:54 +01003713
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003714void pciserial_remove_ports(struct serial_private *priv)
3715{
3716 pciserial_detach_ports(priv);
Russell King241fc432005-07-27 11:35:54 +01003717 kfree(priv);
3718}
3719EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3720
3721void pciserial_suspend_ports(struct serial_private *priv)
3722{
3723 int i;
3724
3725 for (i = 0; i < priv->nr; i++)
3726 if (priv->line[i] >= 0)
3727 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07003728
3729 /*
3730 * Ensure that every init quirk is properly torn down
3731 */
3732 if (priv->quirk->exit)
3733 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01003734}
3735EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
3736
3737void pciserial_resume_ports(struct serial_private *priv)
3738{
3739 int i;
3740
3741 /*
3742 * Ensure that the board is correctly configured.
3743 */
3744 if (priv->quirk->init)
3745 priv->quirk->init(priv->dev);
3746
3747 for (i = 0; i < priv->nr; i++)
3748 if (priv->line[i] >= 0)
3749 serial8250_resume_port(priv->line[i]);
3750}
3751EXPORT_SYMBOL_GPL(pciserial_resume_ports);
3752
Linus Torvalds1da177e2005-04-16 15:20:36 -07003753/*
3754 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3755 * to the arrangement of serial ports on a PCI card.
3756 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003757static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07003758pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
3759{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003760 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003761 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00003762 const struct pciserial_board *board;
3763 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01003764 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003765
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003766 quirk = find_quirk(dev);
3767 if (quirk->probe) {
3768 rc = quirk->probe(dev);
3769 if (rc)
3770 return rc;
3771 }
3772
Linus Torvalds1da177e2005-04-16 15:20:36 -07003773 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003774 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003775 ent->driver_data);
3776 return -EINVAL;
3777 }
3778
3779 board = &pci_boards[ent->driver_data];
3780
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003781 rc = pcim_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05003782 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003783 if (rc)
3784 return rc;
3785
3786 if (ent->driver_data == pbn_default) {
3787 /*
3788 * Use a copy of the pci_board entry for this;
3789 * avoid changing entries in the table.
3790 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003791 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 board = &tmp;
3793
3794 /*
3795 * We matched one of our class entries. Try to
3796 * determine the parameters of this board.
3797 */
Russell King975a1a72009-01-02 13:44:27 +00003798 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003799 if (rc)
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003800 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003801 } else {
3802 /*
3803 * We matched an explicit entry. If we are able to
3804 * detect this boards settings with our heuristic,
3805 * then we no longer need this entry.
3806 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003807 memcpy(&tmp, &pci_boards[pbn_default],
3808 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809 rc = serial_pci_guess_board(dev, &tmp);
3810 if (rc == 0 && serial_pci_matches(board, &tmp))
3811 moan_device("Redundant entry in serial pci_table.",
3812 dev);
3813 }
3814
Russell King241fc432005-07-27 11:35:54 +01003815 priv = pciserial_init_ports(dev, board);
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003816 if (IS_ERR(priv))
3817 return PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003818
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003819 pci_set_drvdata(dev, priv);
3820 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003821}
3822
Bill Pembertonae8d8a12012-11-19 13:26:18 -05003823static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003824{
3825 struct serial_private *priv = pci_get_drvdata(dev);
3826
Russell King241fc432005-07-27 11:35:54 +01003827 pciserial_remove_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003828}
3829
Andy Shevchenko61702c32015-02-02 14:53:26 +02003830#ifdef CONFIG_PM_SLEEP
3831static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003832{
Andy Shevchenko61702c32015-02-02 14:53:26 +02003833 struct pci_dev *pdev = to_pci_dev(dev);
3834 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835
Russell King241fc432005-07-27 11:35:54 +01003836 if (priv)
3837 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838
Linus Torvalds1da177e2005-04-16 15:20:36 -07003839 return 0;
3840}
3841
Andy Shevchenko61702c32015-02-02 14:53:26 +02003842static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003843{
Andy Shevchenko61702c32015-02-02 14:53:26 +02003844 struct pci_dev *pdev = to_pci_dev(dev);
3845 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003846 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003847
3848 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003849 /*
3850 * The device may have been disabled. Re-enable it.
3851 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02003852 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01003853 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003854 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02003855 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01003856 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003857 }
3858 return 0;
3859}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003860#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003861
Andy Shevchenko61702c32015-02-02 14:53:26 +02003862static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
3863 pciserial_resume_one);
3864
Linus Torvalds1da177e2005-04-16 15:20:36 -07003865static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00003866 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
3867 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
3868 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
3869 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00003870 /* Advantech also use 0x3618 and 0xf618 */
3871 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
3872 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3873 pbn_b0_4_921600 },
3874 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
3875 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3876 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3878 PCI_SUBVENDOR_ID_CONNECT_TECH,
3879 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3880 pbn_b1_8_1382400 },
3881 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3882 PCI_SUBVENDOR_ID_CONNECT_TECH,
3883 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3884 pbn_b1_4_1382400 },
3885 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3886 PCI_SUBVENDOR_ID_CONNECT_TECH,
3887 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3888 pbn_b1_2_1382400 },
3889 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3890 PCI_SUBVENDOR_ID_CONNECT_TECH,
3891 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3892 pbn_b1_8_1382400 },
3893 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3894 PCI_SUBVENDOR_ID_CONNECT_TECH,
3895 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3896 pbn_b1_4_1382400 },
3897 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3898 PCI_SUBVENDOR_ID_CONNECT_TECH,
3899 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3900 pbn_b1_2_1382400 },
3901 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3902 PCI_SUBVENDOR_ID_CONNECT_TECH,
3903 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
3904 pbn_b1_8_921600 },
3905 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3906 PCI_SUBVENDOR_ID_CONNECT_TECH,
3907 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
3908 pbn_b1_8_921600 },
3909 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3910 PCI_SUBVENDOR_ID_CONNECT_TECH,
3911 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
3912 pbn_b1_4_921600 },
3913 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3914 PCI_SUBVENDOR_ID_CONNECT_TECH,
3915 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
3916 pbn_b1_4_921600 },
3917 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3918 PCI_SUBVENDOR_ID_CONNECT_TECH,
3919 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
3920 pbn_b1_2_921600 },
3921 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3922 PCI_SUBVENDOR_ID_CONNECT_TECH,
3923 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
3924 pbn_b1_8_921600 },
3925 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3926 PCI_SUBVENDOR_ID_CONNECT_TECH,
3927 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
3928 pbn_b1_8_921600 },
3929 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3930 PCI_SUBVENDOR_ID_CONNECT_TECH,
3931 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
3932 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003933 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3934 PCI_SUBVENDOR_ID_CONNECT_TECH,
3935 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
3936 pbn_b1_2_1250000 },
3937 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3938 PCI_SUBVENDOR_ID_CONNECT_TECH,
3939 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
3940 pbn_b0_2_1843200 },
3941 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3942 PCI_SUBVENDOR_ID_CONNECT_TECH,
3943 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
3944 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00003945 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3946 PCI_VENDOR_ID_AFAVLAB,
3947 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
3948 pbn_b0_4_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08003950 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003951 pbn_b2_bt_1_115200 },
3952 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08003953 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954 pbn_b2_bt_2_115200 },
3955 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08003956 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957 pbn_b2_bt_4_115200 },
3958 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08003959 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003960 pbn_b2_bt_2_115200 },
3961 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08003962 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003963 pbn_b2_bt_4_115200 },
3964 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08003965 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003966 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00003967 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
3968 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3969 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003970 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
3971 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3972 pbn_b2_8_115200 },
3973
3974 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
3975 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3976 pbn_b2_bt_2_115200 },
3977 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
3978 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3979 pbn_b2_bt_2_921600 },
3980 /*
3981 * VScom SPCOM800, from sl@s.pl
3982 */
Alan Cox5756ee92008-02-08 04:18:51 -08003983 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
3984 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003985 pbn_b2_8_921600 },
3986 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08003987 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003988 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07003989 /* Unknown card - subdevice 0x1584 */
3990 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3991 PCI_VENDOR_ID_PLX,
3992 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00003993 pbn_b2_4_115200 },
3994 /* Unknown card - subdevice 0x1588 */
3995 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3996 PCI_VENDOR_ID_PLX,
3997 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
3998 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4000 PCI_SUBVENDOR_ID_KEYSPAN,
4001 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4002 pbn_panacom },
4003 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4004 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4005 pbn_panacom4 },
4006 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4007 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4008 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004009 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4010 PCI_VENDOR_ID_ESDGMBH,
4011 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4012 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4014 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004015 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004016 pbn_b2_4_460800 },
4017 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4018 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004019 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020 pbn_b2_8_460800 },
4021 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4022 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004023 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004024 pbn_b2_16_460800 },
4025 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4026 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004027 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004028 pbn_b2_16_460800 },
4029 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4030 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004031 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032 pbn_b2_4_460800 },
4033 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4034 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004035 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004036 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004037 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4038 PCI_SUBVENDOR_ID_EXSYS,
4039 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004040 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004041 /*
4042 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4043 * (Exoray@isys.ca)
4044 */
4045 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4046 0x10b5, 0x106a, 0, 0,
4047 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304048 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004049 * EndRun Technologies. PCI express device range.
4050 * EndRun PTP/1588 has 2 Native UARTs.
4051 */
4052 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4053 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4054 pbn_endrun_2_4000000 },
4055 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304056 * Quatech cards. These actually have configurable clocks but for
4057 * now we just use the default.
4058 *
4059 * 100 series are RS232, 200 series RS422,
4060 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004061 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4062 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4063 pbn_b1_4_115200 },
4064 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4065 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4066 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304067 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4068 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4069 pbn_b2_2_115200 },
4070 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4071 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4072 pbn_b1_2_115200 },
4073 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4074 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4075 pbn_b2_2_115200 },
4076 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4077 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4078 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004079 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4080 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4081 pbn_b1_8_115200 },
4082 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4083 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4084 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304085 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4086 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4087 pbn_b1_4_115200 },
4088 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4089 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4090 pbn_b1_2_115200 },
4091 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4092 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4093 pbn_b1_4_115200 },
4094 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4095 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4096 pbn_b1_2_115200 },
4097 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4098 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4099 pbn_b2_4_115200 },
4100 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4101 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4102 pbn_b2_2_115200 },
4103 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4104 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4105 pbn_b2_1_115200 },
4106 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4107 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4108 pbn_b2_4_115200 },
4109 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4110 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4111 pbn_b2_2_115200 },
4112 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4113 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4114 pbn_b2_1_115200 },
4115 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4116 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4117 pbn_b0_8_115200 },
4118
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004120 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4121 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004122 pbn_b0_4_921600 },
4123 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004124 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4125 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004126 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004127 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4128 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4129 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004130
4131 /*
4132 * The below card is a little controversial since it is the
4133 * subject of a PCI vendor/device ID clash. (See
4134 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4135 * For now just used the hex ID 0x950a.
4136 */
4137 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004138 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4139 0, 0, pbn_b0_2_115200 },
4140 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4141 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4142 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004143 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004144 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4145 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004146 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4147 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4148 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004149 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4151 pbn_b0_4_115200 },
4152 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4153 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4154 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004155 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
Anton Wuerfel1a33e342016-01-14 16:08:10 +01004156 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Lytochkin Borise8470032010-07-26 10:02:26 +04004157 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158
4159 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004160 * Oxford Semiconductor Inc. Tornado PCI express device range.
4161 */
4162 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4163 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4164 pbn_b0_1_4000000 },
4165 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4166 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4167 pbn_b0_1_4000000 },
4168 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4169 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4170 pbn_oxsemi_1_4000000 },
4171 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4172 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4173 pbn_oxsemi_1_4000000 },
4174 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4175 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4176 pbn_b0_1_4000000 },
4177 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4178 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4179 pbn_b0_1_4000000 },
4180 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4181 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4182 pbn_oxsemi_1_4000000 },
4183 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4184 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4185 pbn_oxsemi_1_4000000 },
4186 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4187 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4188 pbn_b0_1_4000000 },
4189 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4190 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4191 pbn_b0_1_4000000 },
4192 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4193 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4194 pbn_b0_1_4000000 },
4195 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4196 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4197 pbn_b0_1_4000000 },
4198 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4199 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4200 pbn_oxsemi_2_4000000 },
4201 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4202 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4203 pbn_oxsemi_2_4000000 },
4204 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4205 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4206 pbn_oxsemi_4_4000000 },
4207 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4208 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4209 pbn_oxsemi_4_4000000 },
4210 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4211 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4212 pbn_oxsemi_8_4000000 },
4213 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4214 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4215 pbn_oxsemi_8_4000000 },
4216 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4217 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4218 pbn_oxsemi_1_4000000 },
4219 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4220 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4221 pbn_oxsemi_1_4000000 },
4222 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4223 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4224 pbn_oxsemi_1_4000000 },
4225 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4226 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4227 pbn_oxsemi_1_4000000 },
4228 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4229 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4230 pbn_oxsemi_1_4000000 },
4231 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4232 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4233 pbn_oxsemi_1_4000000 },
4234 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4235 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4236 pbn_oxsemi_1_4000000 },
4237 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4238 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4239 pbn_oxsemi_1_4000000 },
4240 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4241 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4242 pbn_oxsemi_1_4000000 },
4243 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4244 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4245 pbn_oxsemi_1_4000000 },
4246 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4247 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4248 pbn_oxsemi_1_4000000 },
4249 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4250 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4251 pbn_oxsemi_1_4000000 },
4252 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4253 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4254 pbn_oxsemi_1_4000000 },
4255 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4256 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4257 pbn_oxsemi_1_4000000 },
4258 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4259 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4260 pbn_oxsemi_1_4000000 },
4261 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4262 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4263 pbn_oxsemi_1_4000000 },
4264 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4265 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4266 pbn_oxsemi_1_4000000 },
4267 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4268 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4269 pbn_oxsemi_1_4000000 },
4270 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4271 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4272 pbn_oxsemi_1_4000000 },
4273 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4274 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4275 pbn_oxsemi_1_4000000 },
4276 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4277 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4278 pbn_oxsemi_1_4000000 },
4279 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4280 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4281 pbn_oxsemi_1_4000000 },
4282 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4283 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4284 pbn_oxsemi_1_4000000 },
4285 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4286 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4287 pbn_oxsemi_1_4000000 },
4288 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4289 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4290 pbn_oxsemi_1_4000000 },
4291 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4292 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4293 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004294 /*
4295 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4296 */
4297 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4298 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4299 pbn_oxsemi_1_4000000 },
4300 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4301 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4302 pbn_oxsemi_2_4000000 },
4303 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4304 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4305 pbn_oxsemi_4_4000000 },
4306 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4307 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4308 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004309
4310 /*
4311 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4312 */
4313 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4314 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4315 pbn_oxsemi_2_4000000 },
4316
Lee Howard7106b4e2008-10-21 13:48:58 +01004317 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004318 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4319 * from skokodyn@yahoo.com
4320 */
4321 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4322 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4323 pbn_sbsxrsio },
4324 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4325 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4326 pbn_sbsxrsio },
4327 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4328 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4329 pbn_sbsxrsio },
4330 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4331 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4332 pbn_sbsxrsio },
4333
4334 /*
4335 * Digitan DS560-558, from jimd@esoft.com
4336 */
4337 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004338 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 pbn_b1_1_115200 },
4340
4341 /*
4342 * Titan Electronic cards
4343 * The 400L and 800L have a custom setup quirk.
4344 */
4345 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004346 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347 pbn_b0_1_921600 },
4348 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004349 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350 pbn_b0_2_921600 },
4351 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004352 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004353 pbn_b0_4_921600 },
4354 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004355 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004356 pbn_b0_4_921600 },
4357 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4358 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4359 pbn_b1_1_921600 },
4360 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4361 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4362 pbn_b1_bt_2_921600 },
4363 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4364 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4365 pbn_b0_bt_4_921600 },
4366 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4367 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4368 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004369 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4370 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4371 pbn_b4_bt_2_921600 },
4372 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4373 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4374 pbn_b4_bt_4_921600 },
4375 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4376 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4377 pbn_b4_bt_8_921600 },
4378 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4379 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4380 pbn_b0_4_921600 },
4381 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4382 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4383 pbn_b0_4_921600 },
4384 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4385 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4386 pbn_b0_4_921600 },
4387 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4388 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4389 pbn_oxsemi_1_4000000 },
4390 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4391 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4392 pbn_oxsemi_2_4000000 },
4393 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4394 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4395 pbn_oxsemi_4_4000000 },
4396 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4397 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4398 pbn_oxsemi_8_4000000 },
4399 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4400 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4401 pbn_oxsemi_2_4000000 },
4402 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4403 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4404 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004405 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4406 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4407 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004408 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4409 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4410 pbn_b0_4_921600 },
4411 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4412 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4413 pbn_b0_4_921600 },
4414 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4415 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4416 pbn_b0_4_921600 },
4417 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4418 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4419 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420
4421 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4422 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4423 pbn_b2_1_460800 },
4424 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4425 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4426 pbn_b2_1_460800 },
4427 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4428 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4429 pbn_b2_1_460800 },
4430 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4431 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4432 pbn_b2_bt_2_921600 },
4433 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4434 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4435 pbn_b2_bt_2_921600 },
4436 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4437 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4438 pbn_b2_bt_2_921600 },
4439 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4440 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4441 pbn_b2_bt_4_921600 },
4442 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4443 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4444 pbn_b2_bt_4_921600 },
4445 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4446 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4447 pbn_b2_bt_4_921600 },
4448 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4449 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4450 pbn_b0_1_921600 },
4451 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4452 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4453 pbn_b0_1_921600 },
4454 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4455 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4456 pbn_b0_1_921600 },
4457 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4458 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4459 pbn_b0_bt_2_921600 },
4460 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4461 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4462 pbn_b0_bt_2_921600 },
4463 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4464 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4465 pbn_b0_bt_2_921600 },
4466 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4467 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4468 pbn_b0_bt_4_921600 },
4469 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4470 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4471 pbn_b0_bt_4_921600 },
4472 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4473 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4474 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004475 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4476 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4477 pbn_b0_bt_8_921600 },
4478 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4479 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4480 pbn_b0_bt_8_921600 },
4481 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4482 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4483 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004484
4485 /*
4486 * Computone devices submitted by Doug McNash dmcnash@computone.com
4487 */
4488 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4489 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4490 0, 0, pbn_computone_4 },
4491 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4492 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4493 0, 0, pbn_computone_8 },
4494 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4495 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4496 0, 0, pbn_computone_6 },
4497
4498 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4499 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4500 pbn_oxsemi },
4501 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4502 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4503 pbn_b0_bt_1_921600 },
4504
4505 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004506 * SUNIX (TIMEDIA)
4507 */
4508 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4509 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4510 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4511 pbn_b0_bt_1_921600 },
4512
4513 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4514 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4515 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4516 pbn_b0_bt_1_921600 },
4517
4518 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004519 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4520 */
4521 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4522 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4523 pbn_b0_bt_8_115200 },
4524 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4525 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4526 pbn_b0_bt_8_115200 },
4527
4528 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4529 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4530 pbn_b0_bt_2_115200 },
4531 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4533 pbn_b0_bt_2_115200 },
4534 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4536 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004537 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4538 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4539 pbn_b0_bt_2_115200 },
4540 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4541 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4542 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004543 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4544 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4545 pbn_b0_bt_4_460800 },
4546 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4547 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4548 pbn_b0_bt_4_460800 },
4549 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4550 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4551 pbn_b0_bt_2_460800 },
4552 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4553 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4554 pbn_b0_bt_2_460800 },
4555 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4556 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4557 pbn_b0_bt_2_460800 },
4558 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4559 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4560 pbn_b0_bt_1_115200 },
4561 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4562 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4563 pbn_b0_bt_1_460800 },
4564
4565 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004566 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4567 * Cards are identified by their subsystem vendor IDs, which
4568 * (in hex) match the model number.
4569 *
4570 * Note that JC140x are RS422/485 cards which require ox950
4571 * ACR = 0x10, and as such are not currently fully supported.
4572 */
4573 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4574 0x1204, 0x0004, 0, 0,
4575 pbn_b0_4_921600 },
4576 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4577 0x1208, 0x0004, 0, 0,
4578 pbn_b0_4_921600 },
4579/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4580 0x1402, 0x0002, 0, 0,
4581 pbn_b0_2_921600 }, */
4582/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4583 0x1404, 0x0004, 0, 0,
4584 pbn_b0_4_921600 }, */
4585 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4586 0x1208, 0x0004, 0, 0,
4587 pbn_b0_4_921600 },
4588
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004589 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4590 0x1204, 0x0004, 0, 0,
4591 pbn_b0_4_921600 },
4592 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4593 0x1208, 0x0004, 0, 0,
4594 pbn_b0_4_921600 },
4595 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4596 0x1208, 0x0004, 0, 0,
4597 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004598 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004599 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4600 */
4601 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4602 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4603 pbn_b1_1_1382400 },
4604
4605 /*
4606 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4607 */
4608 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4609 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4610 pbn_b1_1_1382400 },
4611
4612 /*
4613 * RAStel 2 port modem, gerg@moreton.com.au
4614 */
4615 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4616 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4617 pbn_b2_bt_2_115200 },
4618
4619 /*
4620 * EKF addition for i960 Boards form EKF with serial port
4621 */
4622 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4623 0xE4BF, PCI_ANY_ID, 0, 0,
4624 pbn_intel_i960 },
4625
4626 /*
4627 * Xircom Cardbus/Ethernet combos
4628 */
4629 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4630 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4631 pbn_b0_1_115200 },
4632 /*
4633 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4634 */
4635 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4636 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4637 pbn_b0_1_115200 },
4638
4639 /*
4640 * Untested PCI modems, sent in from various folks...
4641 */
4642
4643 /*
4644 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4645 */
4646 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4647 0x1048, 0x1500, 0, 0,
4648 pbn_b1_1_115200 },
4649
4650 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4651 0xFF00, 0, 0, 0,
4652 pbn_sgi_ioc3 },
4653
4654 /*
4655 * HP Diva card
4656 */
4657 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4658 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4659 pbn_b1_1_115200 },
4660 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4661 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4662 pbn_b0_5_115200 },
4663 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4664 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4665 pbn_b2_1_115200 },
4666
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00004667 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
4668 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4669 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004670 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
4671 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4672 pbn_b3_4_115200 },
4673 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
4674 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4675 pbn_b3_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004676 /*
Adam Lee89c043a2015-08-03 13:28:13 +08004677 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
4678 */
4679 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
4680 PCI_ANY_ID, PCI_ANY_ID,
4681 0,
4682 0, pbn_pericom_PI7C9X7951 },
4683 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
4684 PCI_ANY_ID, PCI_ANY_ID,
4685 0,
4686 0, pbn_pericom_PI7C9X7952 },
4687 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
4688 PCI_ANY_ID, PCI_ANY_ID,
4689 0,
4690 0, pbn_pericom_PI7C9X7954 },
4691 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
4692 PCI_ANY_ID, PCI_ANY_ID,
4693 0,
4694 0, pbn_pericom_PI7C9X7958 },
4695 /*
Jimi Damonc8d19242016-07-20 17:00:40 -07004696 * ACCES I/O Products quad
4697 */
4698 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
4699 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4700 pbn_pericom_PI7C9X7954 },
4701 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
4702 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4703 pbn_pericom_PI7C9X7954 },
4704 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
4705 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4706 pbn_pericom_PI7C9X7954 },
4707 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
4708 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4709 pbn_pericom_PI7C9X7954 },
4710 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
4711 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4712 pbn_pericom_PI7C9X7954 },
4713 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
4714 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4715 pbn_pericom_PI7C9X7954 },
4716 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
4717 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4718 pbn_pericom_PI7C9X7954 },
4719 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
4720 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4721 pbn_pericom_PI7C9X7954 },
4722 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
4723 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4724 pbn_pericom_PI7C9X7954 },
4725 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
4726 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4727 pbn_pericom_PI7C9X7954 },
4728 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
4729 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4730 pbn_pericom_PI7C9X7954 },
4731 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
4732 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4733 pbn_pericom_PI7C9X7954 },
4734 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
4735 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4736 pbn_pericom_PI7C9X7954 },
4737 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
4738 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4739 pbn_pericom_PI7C9X7954 },
4740 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
4741 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4742 pbn_pericom_PI7C9X7954 },
4743 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
4744 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4745 pbn_pericom_PI7C9X7954 },
4746 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
4747 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4748 pbn_pericom_PI7C9X7954 },
4749 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
4750 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4751 pbn_pericom_PI7C9X7954 },
4752 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
4753 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4754 pbn_pericom_PI7C9X7954 },
4755 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
4756 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4757 pbn_pericom_PI7C9X7954 },
4758 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
4759 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4760 pbn_pericom_PI7C9X7954 },
4761 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
4762 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4763 pbn_pericom_PI7C9X7954 },
4764 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
4765 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4766 pbn_pericom_PI7C9X7954 },
4767 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
4768 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4769 pbn_pericom_PI7C9X7954 },
4770 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
4771 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4772 pbn_pericom_PI7C9X7958 },
4773 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
4774 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4775 pbn_pericom_PI7C9X7958 },
4776 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
4777 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4778 pbn_pericom_PI7C9X7958 },
4779 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
4780 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4781 pbn_pericom_PI7C9X7958 },
4782 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
4783 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4784 pbn_pericom_PI7C9X7958 },
4785 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
4786 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4787 pbn_pericom_PI7C9X7958 },
4788 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
4789 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4790 pbn_pericom_PI7C9X7958 },
4791 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
4792 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4793 pbn_pericom_PI7C9X7958 },
4794 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
4795 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4796 pbn_pericom_PI7C9X7958 },
4797 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004798 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
4799 */
4800 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
4801 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4802 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07004803 /*
4804 * ITE
4805 */
4806 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
4807 PCI_ANY_ID, PCI_ANY_ID,
4808 0, 0,
4809 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004810
4811 /*
Peter Horton737c1752006-08-26 09:07:36 +01004812 * IntaShield IS-200
4813 */
4814 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
4815 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
4816 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07004817 /*
4818 * IntaShield IS-400
4819 */
4820 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
4821 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
4822 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01004823 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08004824 * Perle PCI-RAS cards
4825 */
4826 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4827 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
4828 0, 0, pbn_b2_4_921600 },
4829 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4830 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
4831 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07004832
4833 /*
4834 * Mainpine series cards: Fairly standard layout but fools
4835 * parts of the autodetect in some cases and uses otherwise
4836 * unmatched communications subclasses in the PCI Express case
4837 */
4838
4839 { /* RockForceDUO */
4840 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4841 PCI_VENDOR_ID_MAINPINE, 0x0200,
4842 0, 0, pbn_b0_2_115200 },
4843 { /* RockForceQUATRO */
4844 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4845 PCI_VENDOR_ID_MAINPINE, 0x0300,
4846 0, 0, pbn_b0_4_115200 },
4847 { /* RockForceDUO+ */
4848 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4849 PCI_VENDOR_ID_MAINPINE, 0x0400,
4850 0, 0, pbn_b0_2_115200 },
4851 { /* RockForceQUATRO+ */
4852 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4853 PCI_VENDOR_ID_MAINPINE, 0x0500,
4854 0, 0, pbn_b0_4_115200 },
4855 { /* RockForce+ */
4856 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4857 PCI_VENDOR_ID_MAINPINE, 0x0600,
4858 0, 0, pbn_b0_2_115200 },
4859 { /* RockForce+ */
4860 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4861 PCI_VENDOR_ID_MAINPINE, 0x0700,
4862 0, 0, pbn_b0_4_115200 },
4863 { /* RockForceOCTO+ */
4864 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4865 PCI_VENDOR_ID_MAINPINE, 0x0800,
4866 0, 0, pbn_b0_8_115200 },
4867 { /* RockForceDUO+ */
4868 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4869 PCI_VENDOR_ID_MAINPINE, 0x0C00,
4870 0, 0, pbn_b0_2_115200 },
4871 { /* RockForceQUARTRO+ */
4872 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4873 PCI_VENDOR_ID_MAINPINE, 0x0D00,
4874 0, 0, pbn_b0_4_115200 },
4875 { /* RockForceOCTO+ */
4876 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4877 PCI_VENDOR_ID_MAINPINE, 0x1D00,
4878 0, 0, pbn_b0_8_115200 },
4879 { /* RockForceD1 */
4880 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4881 PCI_VENDOR_ID_MAINPINE, 0x2000,
4882 0, 0, pbn_b0_1_115200 },
4883 { /* RockForceF1 */
4884 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4885 PCI_VENDOR_ID_MAINPINE, 0x2100,
4886 0, 0, pbn_b0_1_115200 },
4887 { /* RockForceD2 */
4888 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4889 PCI_VENDOR_ID_MAINPINE, 0x2200,
4890 0, 0, pbn_b0_2_115200 },
4891 { /* RockForceF2 */
4892 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4893 PCI_VENDOR_ID_MAINPINE, 0x2300,
4894 0, 0, pbn_b0_2_115200 },
4895 { /* RockForceD4 */
4896 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4897 PCI_VENDOR_ID_MAINPINE, 0x2400,
4898 0, 0, pbn_b0_4_115200 },
4899 { /* RockForceF4 */
4900 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4901 PCI_VENDOR_ID_MAINPINE, 0x2500,
4902 0, 0, pbn_b0_4_115200 },
4903 { /* RockForceD8 */
4904 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4905 PCI_VENDOR_ID_MAINPINE, 0x2600,
4906 0, 0, pbn_b0_8_115200 },
4907 { /* RockForceF8 */
4908 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4909 PCI_VENDOR_ID_MAINPINE, 0x2700,
4910 0, 0, pbn_b0_8_115200 },
4911 { /* IQ Express D1 */
4912 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4913 PCI_VENDOR_ID_MAINPINE, 0x3000,
4914 0, 0, pbn_b0_1_115200 },
4915 { /* IQ Express F1 */
4916 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4917 PCI_VENDOR_ID_MAINPINE, 0x3100,
4918 0, 0, pbn_b0_1_115200 },
4919 { /* IQ Express D2 */
4920 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4921 PCI_VENDOR_ID_MAINPINE, 0x3200,
4922 0, 0, pbn_b0_2_115200 },
4923 { /* IQ Express F2 */
4924 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4925 PCI_VENDOR_ID_MAINPINE, 0x3300,
4926 0, 0, pbn_b0_2_115200 },
4927 { /* IQ Express D4 */
4928 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4929 PCI_VENDOR_ID_MAINPINE, 0x3400,
4930 0, 0, pbn_b0_4_115200 },
4931 { /* IQ Express F4 */
4932 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4933 PCI_VENDOR_ID_MAINPINE, 0x3500,
4934 0, 0, pbn_b0_4_115200 },
4935 { /* IQ Express D8 */
4936 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4937 PCI_VENDOR_ID_MAINPINE, 0x3C00,
4938 0, 0, pbn_b0_8_115200 },
4939 { /* IQ Express F8 */
4940 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4941 PCI_VENDOR_ID_MAINPINE, 0x3D00,
4942 0, 0, pbn_b0_8_115200 },
4943
4944
Thomas Hoehn48212002007-02-10 01:46:05 -08004945 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07004946 * PA Semi PA6T-1682M on-chip UART
4947 */
4948 { PCI_VENDOR_ID_PASEMI, 0xa004,
4949 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4950 pbn_pasemi_1682M },
4951
4952 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01004953 * National Instruments
4954 */
Will Page04bf7e72009-04-06 17:32:15 +01004955 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
4956 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4957 pbn_b1_16_115200 },
4958 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
4959 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4960 pbn_b1_8_115200 },
4961 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
4962 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4963 pbn_b1_bt_4_115200 },
4964 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
4965 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4966 pbn_b1_bt_2_115200 },
4967 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
4968 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4969 pbn_b1_bt_4_115200 },
4970 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
4971 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4972 pbn_b1_bt_2_115200 },
4973 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
4974 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4975 pbn_b1_16_115200 },
4976 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
4977 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4978 pbn_b1_8_115200 },
4979 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
4980 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4981 pbn_b1_bt_4_115200 },
4982 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
4983 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4984 pbn_b1_bt_2_115200 },
4985 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
4986 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4987 pbn_b1_bt_4_115200 },
4988 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
4989 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4990 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01004991 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
4992 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4993 pbn_ni8430_2 },
4994 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
4995 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4996 pbn_ni8430_2 },
4997 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
4998 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4999 pbn_ni8430_4 },
5000 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5001 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5002 pbn_ni8430_4 },
5003 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5004 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5005 pbn_ni8430_8 },
5006 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5007 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5008 pbn_ni8430_8 },
5009 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5010 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5011 pbn_ni8430_16 },
5012 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5013 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5014 pbn_ni8430_16 },
5015 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5016 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5017 pbn_ni8430_2 },
5018 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5019 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5020 pbn_ni8430_2 },
5021 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5022 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5023 pbn_ni8430_4 },
5024 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5025 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5026 pbn_ni8430_4 },
5027
5028 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005029 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5030 */
5031 { PCI_VENDOR_ID_ADDIDATA,
5032 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5033 PCI_ANY_ID,
5034 PCI_ANY_ID,
5035 0,
5036 0,
5037 pbn_b0_4_115200 },
5038
5039 { PCI_VENDOR_ID_ADDIDATA,
5040 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5041 PCI_ANY_ID,
5042 PCI_ANY_ID,
5043 0,
5044 0,
5045 pbn_b0_2_115200 },
5046
5047 { PCI_VENDOR_ID_ADDIDATA,
5048 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5049 PCI_ANY_ID,
5050 PCI_ANY_ID,
5051 0,
5052 0,
5053 pbn_b0_1_115200 },
5054
Ian Abbott086231f2013-07-16 16:14:39 +01005055 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005056 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005057 PCI_ANY_ID,
5058 PCI_ANY_ID,
5059 0,
5060 0,
5061 pbn_b1_8_115200 },
5062
5063 { PCI_VENDOR_ID_ADDIDATA,
5064 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5065 PCI_ANY_ID,
5066 PCI_ANY_ID,
5067 0,
5068 0,
5069 pbn_b0_4_115200 },
5070
5071 { PCI_VENDOR_ID_ADDIDATA,
5072 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5073 PCI_ANY_ID,
5074 PCI_ANY_ID,
5075 0,
5076 0,
5077 pbn_b0_2_115200 },
5078
5079 { PCI_VENDOR_ID_ADDIDATA,
5080 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5081 PCI_ANY_ID,
5082 PCI_ANY_ID,
5083 0,
5084 0,
5085 pbn_b0_1_115200 },
5086
5087 { PCI_VENDOR_ID_ADDIDATA,
5088 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5089 PCI_ANY_ID,
5090 PCI_ANY_ID,
5091 0,
5092 0,
5093 pbn_b0_4_115200 },
5094
5095 { PCI_VENDOR_ID_ADDIDATA,
5096 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5097 PCI_ANY_ID,
5098 PCI_ANY_ID,
5099 0,
5100 0,
5101 pbn_b0_2_115200 },
5102
5103 { PCI_VENDOR_ID_ADDIDATA,
5104 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5105 PCI_ANY_ID,
5106 PCI_ANY_ID,
5107 0,
5108 0,
5109 pbn_b0_1_115200 },
5110
5111 { PCI_VENDOR_ID_ADDIDATA,
5112 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5113 PCI_ANY_ID,
5114 PCI_ANY_ID,
5115 0,
5116 0,
5117 pbn_b0_8_115200 },
5118
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005119 { PCI_VENDOR_ID_ADDIDATA,
5120 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5121 PCI_ANY_ID,
5122 PCI_ANY_ID,
5123 0,
5124 0,
5125 pbn_ADDIDATA_PCIe_4_3906250 },
5126
5127 { PCI_VENDOR_ID_ADDIDATA,
5128 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5129 PCI_ANY_ID,
5130 PCI_ANY_ID,
5131 0,
5132 0,
5133 pbn_ADDIDATA_PCIe_2_3906250 },
5134
5135 { PCI_VENDOR_ID_ADDIDATA,
5136 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5137 PCI_ANY_ID,
5138 PCI_ANY_ID,
5139 0,
5140 0,
5141 pbn_ADDIDATA_PCIe_1_3906250 },
5142
5143 { PCI_VENDOR_ID_ADDIDATA,
5144 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5145 PCI_ANY_ID,
5146 PCI_ANY_ID,
5147 0,
5148 0,
5149 pbn_ADDIDATA_PCIe_8_3906250 },
5150
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005151 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5152 PCI_VENDOR_ID_IBM, 0x0299,
5153 0, 0, pbn_b0_bt_2_115200 },
5154
Stefan Seyfried972ce082013-07-01 09:14:21 +02005155 /*
5156 * other NetMos 9835 devices are most likely handled by the
5157 * parport_serial driver, check drivers/parport/parport_serial.c
5158 * before adding them here.
5159 */
5160
Michael Bueschc4285b42009-06-30 11:41:21 -07005161 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5162 0xA000, 0x1000,
5163 0, 0, pbn_b0_1_115200 },
5164
Nicos Gollan7808edc2011-05-05 21:00:37 +02005165 /* the 9901 is a rebranded 9912 */
5166 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5167 0xA000, 0x1000,
5168 0, 0, pbn_b0_1_115200 },
5169
5170 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5171 0xA000, 0x1000,
5172 0, 0, pbn_b0_1_115200 },
5173
5174 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5175 0xA000, 0x1000,
5176 0, 0, pbn_b0_1_115200 },
5177
5178 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5179 0xA000, 0x1000,
5180 0, 0, pbn_b0_1_115200 },
5181
5182 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5183 0xA000, 0x3002,
5184 0, 0, pbn_NETMOS9900_2s_115200 },
5185
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005186 /*
Eric Smith44178172011-07-11 22:53:13 -06005187 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005188 */
5189
5190 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5191 0xA000, 0x1000,
5192 0, 0, pbn_b0_1_115200 },
5193
5194 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005195 0xA000, 0x3002,
5196 0, 0, pbn_b0_bt_2_115200 },
5197
5198 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005199 0xA000, 0x3004,
5200 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005201 /* Intel CE4100 */
5202 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5203 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5204 pbn_ce4100_1_115200 },
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02005205
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005206 /*
5207 * Cronyx Omega PCI
5208 */
5209 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5210 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5211 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005212
5213 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005214 * Broadcom TruManage
5215 */
5216 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5217 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5218 pbn_brcm_trumanage },
5219
5220 /*
Alan Cox66835492012-08-16 12:01:33 +01005221 * AgeStar as-prs2-009
5222 */
5223 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5224 PCI_ANY_ID, PCI_ANY_ID,
5225 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005226
5227 /*
5228 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5229 * so not listed here.
5230 */
5231 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5232 PCI_ANY_ID, PCI_ANY_ID,
5233 0, 0, pbn_b0_bt_4_115200 },
5234
5235 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5236 PCI_ANY_ID, PCI_ANY_ID,
5237 0, 0, pbn_b0_bt_2_115200 },
5238
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03005239 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
5240 PCI_ANY_ID, PCI_ANY_ID,
5241 0, 0, pbn_b0_bt_4_115200 },
5242
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08005243 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
5244 PCI_ANY_ID, PCI_ANY_ID,
5245 0, 0, pbn_wch382_2 },
5246
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005247 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5248 PCI_ANY_ID, PCI_ANY_ID,
5249 0, 0, pbn_wch384_4 },
5250
Alan Cox66835492012-08-16 12:01:33 +01005251 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005252 * Commtech, Inc. Fastcom adapters
5253 */
5254 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5255 PCI_ANY_ID, PCI_ANY_ID,
5256 0,
5257 0, pbn_b0_2_1152000_200 },
5258 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5259 PCI_ANY_ID, PCI_ANY_ID,
5260 0,
5261 0, pbn_b0_4_1152000_200 },
5262 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5263 PCI_ANY_ID, PCI_ANY_ID,
5264 0,
5265 0, pbn_b0_4_1152000_200 },
5266 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5267 PCI_ANY_ID, PCI_ANY_ID,
5268 0,
5269 0, pbn_b0_8_1152000_200 },
Matt Schulte14faa8c2012-11-21 10:35:15 -06005270
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005271 /* Fintek PCI serial cards */
5272 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5273 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5274 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5275
Ian Abbott1c9c8582017-02-03 20:25:00 +00005276 /* MKS Tenta SCOM-080x serial cards */
5277 { PCI_DEVICE(0x1601, 0x0800), .driver_data = pbn_b0_4_1250000 },
5278 { PCI_DEVICE(0x1601, 0xa801), .driver_data = pbn_b0_4_1250000 },
5279
Matt Schulte14faa8c2012-11-21 10:35:15 -06005280 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005281 * These entries match devices with class COMMUNICATION_SERIAL,
5282 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5283 */
5284 { PCI_ANY_ID, PCI_ANY_ID,
5285 PCI_ANY_ID, PCI_ANY_ID,
5286 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5287 0xffff00, pbn_default },
5288 { PCI_ANY_ID, PCI_ANY_ID,
5289 PCI_ANY_ID, PCI_ANY_ID,
5290 PCI_CLASS_COMMUNICATION_MODEM << 8,
5291 0xffff00, pbn_default },
5292 { PCI_ANY_ID, PCI_ANY_ID,
5293 PCI_ANY_ID, PCI_ANY_ID,
5294 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5295 0xffff00, pbn_default },
5296 { 0, }
5297};
5298
Michael Reed28071902011-05-31 12:06:28 -05005299static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5300 pci_channel_state_t state)
5301{
5302 struct serial_private *priv = pci_get_drvdata(dev);
5303
5304 if (state == pci_channel_io_perm_failure)
5305 return PCI_ERS_RESULT_DISCONNECT;
5306
5307 if (priv)
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005308 pciserial_detach_ports(priv);
Michael Reed28071902011-05-31 12:06:28 -05005309
5310 pci_disable_device(dev);
5311
5312 return PCI_ERS_RESULT_NEED_RESET;
5313}
5314
5315static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5316{
5317 int rc;
5318
5319 rc = pci_enable_device(dev);
5320
5321 if (rc)
5322 return PCI_ERS_RESULT_DISCONNECT;
5323
5324 pci_restore_state(dev);
5325 pci_save_state(dev);
5326
5327 return PCI_ERS_RESULT_RECOVERED;
5328}
5329
5330static void serial8250_io_resume(struct pci_dev *dev)
5331{
5332 struct serial_private *priv = pci_get_drvdata(dev);
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005333 struct serial_private *new;
Michael Reed28071902011-05-31 12:06:28 -05005334
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005335 if (!priv)
5336 return;
5337
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005338 new = pciserial_init_ports(dev, priv->board);
5339 if (!IS_ERR(new)) {
5340 pci_set_drvdata(dev, new);
5341 kfree(priv);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005342 }
Michael Reed28071902011-05-31 12:06:28 -05005343}
5344
Stephen Hemminger1d352032012-09-07 09:33:17 -07005345static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005346 .error_detected = serial8250_io_error_detected,
5347 .slot_reset = serial8250_io_slot_reset,
5348 .resume = serial8250_io_resume,
5349};
5350
Linus Torvalds1da177e2005-04-16 15:20:36 -07005351static struct pci_driver serial_pci_driver = {
5352 .name = "serial",
5353 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005354 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005355 .driver = {
5356 .pm = &pciserial_pm_ops,
5357 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005358 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005359 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005360};
5361
Wei Yongjun15a12e82012-10-26 23:04:22 +08005362module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005363
5364MODULE_LICENSE("GPL");
5365MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5366MODULE_DEVICE_TABLE(pci, serial_pci_tbl);