blob: 8dba4d9952be3050bfc752b08c70b3425bf99c21 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Finger0c817332010-12-08 11:12:31 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL_WIFI_H__
27#define __RTL_WIFI_H__
28
Larry Fingerd273bb22012-01-27 13:59:25 -060029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Larry Finger0c817332010-12-08 11:12:31 -060031#include <linux/sched.h>
32#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060033#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080034#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060035#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060036#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060037#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include "debug.h"
39
Larry Fingerf3355dd2014-03-04 16:53:47 -060040#define MASKBYTE0 0xff
41#define MASKBYTE1 0xff00
42#define MASKBYTE2 0xff0000
43#define MASKBYTE3 0xff000000
44#define MASKHWORD 0xffff0000
45#define MASKLWORD 0x0000ffff
46#define MASKDWORD 0xffffffff
47#define MASK12BITS 0xfff
48#define MASKH4BITS 0xf0000000
49#define MASKOFDM_D 0xffc00000
50#define MASKCCK 0x3f3f3f3f
51
52#define MASK4BITS 0x0f
53#define MASK20BITS 0xfffff
54#define RFREG_OFFSET_MASK 0xfffff
55
Larry Finger25b13db2014-03-04 16:53:48 -060056#define MASKBYTE0 0xff
57#define MASKBYTE1 0xff00
58#define MASKBYTE2 0xff0000
59#define MASKBYTE3 0xff000000
60#define MASKHWORD 0xffff0000
61#define MASKLWORD 0x0000ffff
62#define MASKDWORD 0xffffffff
63#define MASK12BITS 0xfff
64#define MASKH4BITS 0xf0000000
65#define MASKOFDM_D 0xffc00000
66#define MASKCCK 0x3f3f3f3f
67
68#define MASK4BITS 0x0f
69#define MASK20BITS 0xfffff
70#define RFREG_OFFSET_MASK 0xfffff
71
Larry Finger0c817332010-12-08 11:12:31 -060072#define RF_CHANGE_BY_INIT 0
73#define RF_CHANGE_BY_IPS BIT(28)
74#define RF_CHANGE_BY_PS BIT(29)
75#define RF_CHANGE_BY_HW BIT(30)
76#define RF_CHANGE_BY_SW BIT(31)
77
78#define IQK_ADDA_REG_NUM 16
79#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060080#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060081
82#define MAX_KEY_LEN 61
83#define KEY_BUF_SIZE 5
84
85/* QoS related. */
86/*aci: 0x00 Best Effort*/
87/*aci: 0x01 Background*/
88/*aci: 0x10 Video*/
89/*aci: 0x11 Voice*/
90/*Max: define total number.*/
91#define AC0_BE 0
92#define AC1_BK 1
93#define AC2_VI 2
94#define AC3_VO 3
95#define AC_MAX 4
96#define QOS_QUEUE_NUM 4
97#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060098#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050099#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600100#define QBSS_LOAD_SIZE 5
101#define MAX_WMMELE_LENGTH 64
Larry Fingerc713fb02018-02-05 12:38:11 -0600102#define ASPM_L1_LATENCY 7
Larry Finger0c817332010-12-08 11:12:31 -0600103
Chaoming_Li3dad6182011-04-25 12:52:49 -0500104#define TOTAL_CAM_ENTRY 32
105
Larry Finger0c817332010-12-08 11:12:31 -0600106/*slot time for 11g. */
107#define RTL_SLOT_TIME_9 9
108#define RTL_SLOT_TIME_20 20
109
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500110/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600111#define SNAP_SIZE 6
112#define PROTOC_TYPE_SIZE 2
113
114/*related with 802.11 frame*/
115#define MAC80211_3ADDR_LEN 24
116#define MAC80211_4ADDR_LEN 30
117
Larry Fingere97b7752011-02-19 16:29:07 -0600118#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600119#define CHANNEL_MAX_NUMBER_2G 14
Larry Finger0a44b222016-02-11 10:53:12 -0600120#define CHANNEL_MAX_NUMBER_5G 49 /* Please refer to
Larry Fingerf3355dd2014-03-04 16:53:47 -0600121 *"phy_GetChnlGroup8812A" and
122 * "Hal_ReadTxPowerInfo8812A"
123 */
124#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600125#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
126#define MAX_PG_GROUP 13
127#define CHANNEL_GROUP_MAX_2G 3
128#define CHANNEL_GROUP_IDX_5GL 3
129#define CHANNEL_GROUP_IDX_5GM 6
130#define CHANNEL_GROUP_IDX_5GH 9
131#define CHANNEL_GROUP_MAX_5G 9
132#define CHANNEL_MAX_NUMBER_2G 14
133#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500134#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600135#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500136#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600137
138/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500139#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600140#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500141
Larry Finger0529c6b2014-09-26 16:40:24 -0500142enum rtl8192c_h2c_cmd {
143 H2C_AP_OFFLOAD = 0,
144 H2C_SETPWRMODE = 1,
145 H2C_JOINBSSRPT = 2,
146 H2C_RSVDPAGE = 3,
147 H2C_RSSI_REPORT = 5,
148 H2C_RA_MASK = 6,
149 H2C_MACID_PS_MODE = 7,
150 H2C_P2P_PS_OFFLOAD = 8,
151 H2C_MAC_MODE_SEL = 9,
152 H2C_PWRM = 15,
153 H2C_P2P_PS_CTW_CMD = 24,
154 MAX_H2CCMD
155};
156
Ping-Ke Shih5f380ce2018-01-29 11:26:34 +0800157#define GET_TX_REPORT_SN_V1(c2h) (c2h[6])
158#define GET_TX_REPORT_ST_V1(c2h) (c2h[0] & 0xC0)
159#define GET_TX_REPORT_RETRY_V1(c2h) (c2h[2] & 0x3F)
160#define GET_TX_REPORT_SN_V2(c2h) (c2h[6])
161#define GET_TX_REPORT_ST_V2(c2h) (c2h[7] & 0xC0)
162#define GET_TX_REPORT_RETRY_V2(c2h) (c2h[8] & 0x3F)
163
Larry Fingere6deaf82013-03-24 22:06:55 -0500164#define MAX_TX_COUNT 4
Larry Finger21e4b072014-09-22 09:39:26 -0500165#define MAX_REGULATION_NUM 4
166#define MAX_RF_PATH_NUM 4
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800167#define MAX_RATE_SECTION_NUM 6 /* = MAX_RATE_SECTION */
Larry Fingerd5e58252017-02-03 11:35:15 -0600168#define MAX_2_4G_BANDWIDTH_NUM 4
169#define MAX_5G_BANDWIDTH_NUM 4
Larry Fingere6deaf82013-03-24 22:06:55 -0500170#define MAX_RF_PATH 4
171#define MAX_CHNL_GROUP_24G 6
172#define MAX_CHNL_GROUP_5G 14
173
Larry Finger2cddad32014-02-28 15:16:46 -0600174#define TX_PWR_BY_RATE_NUM_BAND 2
175#define TX_PWR_BY_RATE_NUM_RF 4
176#define TX_PWR_BY_RATE_NUM_SECTION 12
Ping-Ke Shih4a7093b2018-01-29 11:26:35 +0800177#define TX_PWR_BY_RATE_NUM_RATE 84 /* >= TX_PWR_BY_RATE_NUM_SECTION */
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800178#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6 /* MAX_RATE_SECTION */
179#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5 /* MAX_RATE_SECTION -1 */
Larry Finger2cddad32014-02-28 15:16:46 -0600180
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500181#define BUFDESC_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600182
183#define DEL_SW_IDX_SZ 30
Larry Fingerf3355dd2014-03-04 16:53:47 -0600184
Larry Finger38506ec2014-09-22 09:39:19 -0500185/* For now, it's just for 8192ee
186 * but not OK yet, keep it 0
187 */
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500188#define RTL8192EE_SEG_NUM BUFDESC_SEG_NUM
Larry Finger38506ec2014-09-22 09:39:19 -0500189
Larry Finger2cddad32014-02-28 15:16:46 -0600190enum rf_tx_num {
191 RF_1TX = 0,
192 RF_2TX,
193 RF_MAX_TX_NUM,
194 RF_TX_NUM_NONIMPLEMENT,
195};
196
Larry Fingered364ab2014-09-04 16:03:46 -0500197#define PACKET_NORMAL 0
198#define PACKET_DHCP 1
199#define PACKET_ARP 2
200#define PACKET_EAPOL 3
201
Larry Fingerf7953b22014-09-22 09:39:20 -0500202#define MAX_SUPPORT_WOL_PATTERN_NUM 16
203#define RSVD_WOL_PATTERN_NUM 1
204#define WKFMCAM_ADDR_NUM 6
205#define WKFMCAM_SIZE 24
206
207#define MAX_WOL_BIT_MASK_SIZE 16
208/* MIN LEN keeps 13 here */
209#define MIN_WOL_PATTERN_SIZE 13
210#define MAX_WOL_PATTERN_SIZE 128
211
212#define WAKE_ON_MAGIC_PACKET BIT(0)
213#define WAKE_ON_PATTERN_MATCH BIT(1)
214
215#define WOL_REASON_PTK_UPDATE BIT(0)
216#define WOL_REASON_GTK_UPDATE BIT(1)
217#define WOL_REASON_DISASSOC BIT(2)
218#define WOL_REASON_DEAUTH BIT(3)
219#define WOL_REASON_AP_LOST BIT(4)
220#define WOL_REASON_MAGIC_PKT BIT(5)
221#define WOL_REASON_UNICAST_PKT BIT(6)
222#define WOL_REASON_PATTERN_PKT BIT(7)
223#define WOL_REASON_RTD3_SSID_MATCH BIT(8)
224#define WOL_REASON_REALWOW_V2_WAKEUPPKT BIT(9)
225#define WOL_REASON_REALWOW_V2_ACKLOST BIT(10)
226
Larry Fingere41c5132015-08-03 15:56:11 -0500227struct rtlwifi_firmware_header {
228 __le16 signature;
229 u8 category;
230 u8 function;
231 __le16 version;
232 u8 subversion;
233 u8 rsvd1;
234 u8 month;
235 u8 date;
236 u8 hour;
237 u8 minute;
238 __le16 ramcodeSize;
239 __le16 rsvd2;
240 __le32 svnindex;
241 __le32 rsvd3;
242 __le32 rsvd4;
243 __le32 rsvd5;
244};
245
Larry Fingere6deaf82013-03-24 22:06:55 -0500246struct txpower_info_2g {
247 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
248 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
249 /*If only one tx, only BW20 and OFDM are used.*/
250 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
251 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
252 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
253 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600254 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
255 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500256};
257
258struct txpower_info_5g {
259 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
260 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
261 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
262 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
263 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600264 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
265 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500266};
267
Larry Finger2cddad32014-02-28 15:16:46 -0600268enum rate_section {
269 CCK = 0,
270 OFDM,
271 HT_MCS0_MCS7,
272 HT_MCS8_MCS15,
273 VHT_1SSMCS0_1SSMCS9,
274 VHT_2SSMCS0_2SSMCS9,
Ping-Ke Shih81b813e2018-01-29 11:26:36 +0800275 MAX_RATE_SECTION,
Larry Finger2cddad32014-02-28 15:16:46 -0600276};
277
Larry Finger0c817332010-12-08 11:12:31 -0600278enum intf_type {
279 INTF_PCI = 0,
280 INTF_USB = 1,
281};
282
283enum radio_path {
284 RF90_PATH_A = 0,
285 RF90_PATH_B = 1,
286 RF90_PATH_C = 2,
287 RF90_PATH_D = 3,
288};
289
Larry Finger21e4b072014-09-22 09:39:26 -0500290enum regulation_txpwr_lmt {
291 TXPWR_LMT_FCC = 0,
292 TXPWR_LMT_MKK = 1,
293 TXPWR_LMT_ETSI = 2,
294 TXPWR_LMT_WW = 3,
295
296 TXPWR_LMT_MAX_REGULATION_NUM = 4
297};
298
Larry Finger0c817332010-12-08 11:12:31 -0600299enum rt_eeprom_type {
300 EEPROM_93C46,
301 EEPROM_93C56,
302 EEPROM_BOOT_EFUSE,
303};
304
Thomas Huehn36323f82012-07-23 21:33:42 +0200305enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600306 RTL_STATUS_INTERFACE_START = 0,
307};
308
309enum hardware_type {
310 HARDWARE_TYPE_RTL8192E,
311 HARDWARE_TYPE_RTL8192U,
312 HARDWARE_TYPE_RTL8192SE,
313 HARDWARE_TYPE_RTL8192SU,
314 HARDWARE_TYPE_RTL8192CE,
315 HARDWARE_TYPE_RTL8192CU,
316 HARDWARE_TYPE_RTL8192DE,
317 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500318 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600319 HARDWARE_TYPE_RTL8723U,
Larry Finger5c691772013-03-24 22:06:56 -0500320 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500321 HARDWARE_TYPE_RTL8723BE,
322 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600323 HARDWARE_TYPE_RTL8821AE,
324 HARDWARE_TYPE_RTL8812AE,
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500325 HARDWARE_TYPE_RTL8822BE,
Larry Finger0c817332010-12-08 11:12:31 -0600326
Larry Fingere97b7752011-02-19 16:29:07 -0600327 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600328 HARDWARE_TYPE_NUM
329};
330
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500331#define RTL_HW_TYPE(rtlpriv) (rtl_hal((struct rtl_priv *)rtlpriv)->hw_type)
332#define IS_NEW_GENERATION_IC(rtlpriv) \
333 (RTL_HW_TYPE(rtlpriv) >= HARDWARE_TYPE_RTL8192EE)
334#define IS_HARDWARE_TYPE_8192CE(rtlpriv) \
335 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192CE)
336#define IS_HARDWARE_TYPE_8812(rtlpriv) \
337 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8812AE)
338#define IS_HARDWARE_TYPE_8821(rtlpriv) \
339 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8821AE)
340#define IS_HARDWARE_TYPE_8723A(rtlpriv) \
341 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723AE)
342#define IS_HARDWARE_TYPE_8723B(rtlpriv) \
343 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723BE)
344#define IS_HARDWARE_TYPE_8192E(rtlpriv) \
345 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192EE)
346#define IS_HARDWARE_TYPE_8822B(rtlpriv) \
347 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8822BE)
Larry Finger62e63972011-02-11 14:27:46 -0600348
Larry Finger5c99f042014-09-26 16:40:25 -0500349#define RX_HAL_IS_CCK_RATE(rxmcs) \
Larry Fingere0e776a2014-12-18 03:05:36 -0600350 ((rxmcs) == DESC_RATE1M || \
351 (rxmcs) == DESC_RATE2M || \
352 (rxmcs) == DESC_RATE5_5M || \
353 (rxmcs) == DESC_RATE11M)
Larry Finger2cddad32014-02-28 15:16:46 -0600354
Larry Finger0c817332010-12-08 11:12:31 -0600355enum scan_operation_backup_opt {
356 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600357 SCAN_OPT_BACKUP_BAND0 = 0,
358 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600359 SCAN_OPT_RESTORE,
360 SCAN_OPT_MAX
361};
362
363/*RF state.*/
364enum rf_pwrstate {
365 ERFON,
366 ERFSLEEP,
367 ERFOFF
368};
369
370struct bb_reg_def {
371 u32 rfintfs;
372 u32 rfintfi;
373 u32 rfintfo;
374 u32 rfintfe;
375 u32 rf3wire_offset;
376 u32 rflssi_select;
377 u32 rftxgain_stage;
378 u32 rfhssi_para1;
379 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500380 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600381 u32 rfagc_control1;
382 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500383 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600384 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500385 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600386 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500387 u32 rf_rb; /* rflssi_readback */
388 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600389};
390
391enum io_type {
392 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600393 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
394 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
395 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600396};
397
398enum hw_variables {
Larry Finger8334ffd2016-09-24 11:57:19 -0500399 HW_VAR_ETHER_ADDR = 0x0,
400 HW_VAR_MULTICAST_REG = 0x1,
401 HW_VAR_BASIC_RATE = 0x2,
402 HW_VAR_BSSID = 0x3,
403 HW_VAR_MEDIA_STATUS= 0x4,
404 HW_VAR_SECURITY_CONF= 0x5,
405 HW_VAR_BEACON_INTERVAL = 0x6,
406 HW_VAR_ATIM_WINDOW = 0x7,
407 HW_VAR_LISTEN_INTERVAL = 0x8,
408 HW_VAR_CS_COUNTER = 0x9,
409 HW_VAR_DEFAULTKEY0 = 0xa,
410 HW_VAR_DEFAULTKEY1 = 0xb,
411 HW_VAR_DEFAULTKEY2 = 0xc,
412 HW_VAR_DEFAULTKEY3 = 0xd,
413 HW_VAR_SIFS = 0xe,
414 HW_VAR_R2T_SIFS = 0xf,
415 HW_VAR_DIFS = 0x10,
416 HW_VAR_EIFS = 0x11,
417 HW_VAR_SLOT_TIME = 0x12,
418 HW_VAR_ACK_PREAMBLE = 0x13,
419 HW_VAR_CW_CONFIG = 0x14,
420 HW_VAR_CW_VALUES = 0x15,
421 HW_VAR_RATE_FALLBACK_CONTROL= 0x16,
422 HW_VAR_CONTENTION_WINDOW = 0x17,
423 HW_VAR_RETRY_COUNT = 0x18,
424 HW_VAR_TR_SWITCH = 0x19,
425 HW_VAR_COMMAND = 0x1a,
426 HW_VAR_WPA_CONFIG = 0x1b,
427 HW_VAR_AMPDU_MIN_SPACE = 0x1c,
428 HW_VAR_SHORTGI_DENSITY = 0x1d,
429 HW_VAR_AMPDU_FACTOR = 0x1e,
430 HW_VAR_MCS_RATE_AVAILABLE = 0x1f,
431 HW_VAR_AC_PARAM = 0x20,
432 HW_VAR_ACM_CTRL = 0x21,
433 HW_VAR_DIS_Req_Qsize = 0x22,
434 HW_VAR_CCX_CHNL_LOAD = 0x23,
435 HW_VAR_CCX_NOISE_HISTOGRAM = 0x24,
436 HW_VAR_CCX_CLM_NHM = 0x25,
437 HW_VAR_TxOPLimit = 0x26,
438 HW_VAR_TURBO_MODE = 0x27,
439 HW_VAR_RF_STATE = 0x28,
440 HW_VAR_RF_OFF_BY_HW = 0x29,
441 HW_VAR_BUS_SPEED = 0x2a,
442 HW_VAR_SET_DEV_POWER = 0x2b,
Larry Finger0c817332010-12-08 11:12:31 -0600443
Larry Finger8334ffd2016-09-24 11:57:19 -0500444 HW_VAR_RCR = 0x2c,
445 HW_VAR_RATR_0 = 0x2d,
446 HW_VAR_RRSR = 0x2e,
447 HW_VAR_CPU_RST = 0x2f,
448 HW_VAR_CHECK_BSSID = 0x30,
449 HW_VAR_LBK_MODE = 0x31,
450 HW_VAR_AES_11N_FIX = 0x32,
451 HW_VAR_USB_RX_AGGR = 0x33,
452 HW_VAR_USER_CONTROL_TURBO_MODE = 0x34,
453 HW_VAR_RETRY_LIMIT = 0x35,
454 HW_VAR_INIT_TX_RATE = 0x36,
455 HW_VAR_TX_RATE_REG = 0x37,
456 HW_VAR_EFUSE_USAGE = 0x38,
457 HW_VAR_EFUSE_BYTES = 0x39,
458 HW_VAR_AUTOLOAD_STATUS = 0x3a,
459 HW_VAR_RF_2R_DISABLE = 0x3b,
460 HW_VAR_SET_RPWM = 0x3c,
461 HW_VAR_H2C_FW_PWRMODE = 0x3d,
462 HW_VAR_H2C_FW_JOINBSSRPT = 0x3e,
463 HW_VAR_H2C_FW_MEDIASTATUSRPT = 0x3f,
464 HW_VAR_H2C_FW_P2P_PS_OFFLOAD = 0x40,
465 HW_VAR_FW_PSMODE_STATUS = 0x41,
466 HW_VAR_INIT_RTS_RATE = 0x42,
467 HW_VAR_RESUME_CLK_ON = 0x43,
468 HW_VAR_FW_LPS_ACTION = 0x44,
469 HW_VAR_1X1_RECV_COMBINE = 0x45,
470 HW_VAR_STOP_SEND_BEACON = 0x46,
471 HW_VAR_TSF_TIMER = 0x47,
472 HW_VAR_IO_CMD = 0x48,
Larry Finger0c817332010-12-08 11:12:31 -0600473
Larry Finger8334ffd2016-09-24 11:57:19 -0500474 HW_VAR_RF_RECOVERY = 0x49,
475 HW_VAR_H2C_FW_UPDATE_GTK = 0x4a,
476 HW_VAR_WF_MASK = 0x4b,
477 HW_VAR_WF_CRC = 0x4c,
478 HW_VAR_WF_IS_MAC_ADDR = 0x4d,
479 HW_VAR_H2C_FW_OFFLOAD = 0x4e,
480 HW_VAR_RESET_WFCRC = 0x4f,
Larry Finger0c817332010-12-08 11:12:31 -0600481
Larry Finger8334ffd2016-09-24 11:57:19 -0500482 HW_VAR_HANDLE_FW_C2H = 0x50,
483 HW_VAR_DL_FW_RSVD_PAGE = 0x51,
484 HW_VAR_AID = 0x52,
485 HW_VAR_HW_SEQ_ENABLE = 0x53,
486 HW_VAR_CORRECT_TSF = 0x54,
487 HW_VAR_BCN_VALID = 0x55,
488 HW_VAR_FWLPS_RF_ON = 0x56,
489 HW_VAR_DUAL_TSF_RST = 0x57,
490 HW_VAR_SWITCH_EPHY_WoWLAN = 0x58,
491 HW_VAR_INT_MIGRATION = 0x59,
492 HW_VAR_INT_AC = 0x5a,
493 HW_VAR_RF_TIMING = 0x5b,
Larry Finger0c817332010-12-08 11:12:31 -0600494
Larry Finger8334ffd2016-09-24 11:57:19 -0500495 HAL_DEF_WOWLAN = 0x5c,
496 HW_VAR_MRC = 0x5d,
497 HW_VAR_KEEP_ALIVE = 0x5e,
498 HW_VAR_NAV_UPPER = 0x5f,
Larry Finger0c817332010-12-08 11:12:31 -0600499
Larry Finger8334ffd2016-09-24 11:57:19 -0500500 HW_VAR_MGT_FILTER = 0x60,
501 HW_VAR_CTRL_FILTER = 0x61,
502 HW_VAR_DATA_FILTER = 0x62,
Larry Finger0c817332010-12-08 11:12:31 -0600503};
504
Larry Fingered364ab2014-09-04 16:03:46 -0500505enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600506 RT_MEDIA_DISCONNECT = 0,
507 RT_MEDIA_CONNECT = 1
508};
509
510enum rt_oem_id {
511 RT_CID_DEFAULT = 0,
512 RT_CID_8187_ALPHA0 = 1,
513 RT_CID_8187_SERCOMM_PS = 2,
514 RT_CID_8187_HW_LED = 3,
515 RT_CID_8187_NETGEAR = 4,
516 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600517 RT_CID_819X_CAMEO = 6,
518 RT_CID_819X_RUNTOP = 7,
519 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600520 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600521 RT_CID_819X_NETCORE = 10,
522 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600523 RT_CID_DLINK = 12,
524 RT_CID_PRONET = 13,
525 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600526 RT_CID_819X_ALPHA = 15,
527 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600528 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600529 RT_CID_819X_LENOVO = 18,
530 RT_CID_819X_QMI = 19,
531 RT_CID_819X_EDIMAX_BELKIN = 20,
532 RT_CID_819X_SERCOMM_BELKIN = 21,
533 RT_CID_819X_CAMEO1 = 22,
534 RT_CID_819X_MSI = 23,
535 RT_CID_819X_ACER = 24,
536 RT_CID_819X_HP = 27,
537 RT_CID_819X_CLEVO = 28,
538 RT_CID_819X_ARCADYAN_BELKIN = 29,
539 RT_CID_819X_SAMSUNG = 30,
540 RT_CID_819X_WNC_COREGA = 31,
541 RT_CID_819X_FOXCOON = 32,
542 RT_CID_819X_DELL = 33,
543 RT_CID_819X_PRONETS = 34,
544 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500545 RT_CID_NETGEAR = 36,
546 RT_CID_PLANEX = 37,
547 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600548};
549
550enum hw_descs {
551 HW_DESC_OWN,
552 HW_DESC_RXOWN,
553 HW_DESC_TX_NEXTDESC_ADDR,
554 HW_DESC_TXBUFF_ADDR,
555 HW_DESC_RXBUFF_ADDR,
556 HW_DESC_RXPKT_LEN,
557 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600558 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600559};
560
561enum prime_sc {
562 PRIME_CHNL_OFFSET_DONT_CARE = 0,
563 PRIME_CHNL_OFFSET_LOWER = 1,
564 PRIME_CHNL_OFFSET_UPPER = 2,
565};
566
567enum rf_type {
568 RF_1T1R = 0,
569 RF_1T2R = 1,
570 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600571 RF_2T2R_GREEN = 3,
Ping-Ke Shih08ab7462017-09-29 14:47:57 -0500572 RF_2T3R = 4,
573 RF_2T4R = 5,
574 RF_3T3R = 6,
575 RF_3T4R = 7,
576 RF_4T4R = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600577};
578
579enum ht_channel_width {
580 HT_CHANNEL_WIDTH_20 = 0,
581 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600582 HT_CHANNEL_WIDTH_80 = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600583};
584
585/* Ref: 802.11i sepc D10.0 7.3.2.25.1
586Cipher Suites Encryption Algorithms */
587enum rt_enc_alg {
588 NO_ENCRYPTION = 0,
589 WEP40_ENCRYPTION = 1,
590 TKIP_ENCRYPTION = 2,
591 RSERVED_ENCRYPTION = 3,
592 AESCCMP_ENCRYPTION = 4,
593 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500594 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600595};
596
597enum rtl_hal_state {
598 _HAL_STATE_STOP = 0,
599 _HAL_STATE_START = 1,
600};
601
Ping-Ke Shih6ec9dfb2017-07-02 13:12:35 -0500602enum rtl_desc_rate {
Larry Fingere0e776a2014-12-18 03:05:36 -0600603 DESC_RATE1M = 0x00,
604 DESC_RATE2M = 0x01,
605 DESC_RATE5_5M = 0x02,
606 DESC_RATE11M = 0x03,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500607
Larry Fingere0e776a2014-12-18 03:05:36 -0600608 DESC_RATE6M = 0x04,
609 DESC_RATE9M = 0x05,
610 DESC_RATE12M = 0x06,
611 DESC_RATE18M = 0x07,
612 DESC_RATE24M = 0x08,
613 DESC_RATE36M = 0x09,
614 DESC_RATE48M = 0x0a,
615 DESC_RATE54M = 0x0b,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500616
Larry Fingere0e776a2014-12-18 03:05:36 -0600617 DESC_RATEMCS0 = 0x0c,
618 DESC_RATEMCS1 = 0x0d,
619 DESC_RATEMCS2 = 0x0e,
620 DESC_RATEMCS3 = 0x0f,
621 DESC_RATEMCS4 = 0x10,
622 DESC_RATEMCS5 = 0x11,
623 DESC_RATEMCS6 = 0x12,
624 DESC_RATEMCS7 = 0x13,
625 DESC_RATEMCS8 = 0x14,
626 DESC_RATEMCS9 = 0x15,
627 DESC_RATEMCS10 = 0x16,
628 DESC_RATEMCS11 = 0x17,
629 DESC_RATEMCS12 = 0x18,
630 DESC_RATEMCS13 = 0x19,
631 DESC_RATEMCS14 = 0x1a,
632 DESC_RATEMCS15 = 0x1b,
633 DESC_RATEMCS15_SG = 0x1c,
634 DESC_RATEMCS32 = 0x20,
Larry Finger5a0791d2014-12-18 03:05:37 -0600635
636 DESC_RATEVHT1SS_MCS0 = 0x2c,
637 DESC_RATEVHT1SS_MCS1 = 0x2d,
638 DESC_RATEVHT1SS_MCS2 = 0x2e,
639 DESC_RATEVHT1SS_MCS3 = 0x2f,
640 DESC_RATEVHT1SS_MCS4 = 0x30,
641 DESC_RATEVHT1SS_MCS5 = 0x31,
642 DESC_RATEVHT1SS_MCS6 = 0x32,
643 DESC_RATEVHT1SS_MCS7 = 0x33,
644 DESC_RATEVHT1SS_MCS8 = 0x34,
645 DESC_RATEVHT1SS_MCS9 = 0x35,
646 DESC_RATEVHT2SS_MCS0 = 0x36,
647 DESC_RATEVHT2SS_MCS1 = 0x37,
648 DESC_RATEVHT2SS_MCS2 = 0x38,
649 DESC_RATEVHT2SS_MCS3 = 0x39,
650 DESC_RATEVHT2SS_MCS4 = 0x3a,
651 DESC_RATEVHT2SS_MCS5 = 0x3b,
652 DESC_RATEVHT2SS_MCS6 = 0x3c,
653 DESC_RATEVHT2SS_MCS7 = 0x3d,
654 DESC_RATEVHT2SS_MCS8 = 0x3e,
655 DESC_RATEVHT2SS_MCS9 = 0x3f,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500656};
657
Larry Finger0c817332010-12-08 11:12:31 -0600658enum rtl_var_map {
659 /*reg map */
660 SYS_ISO_CTRL = 0,
661 SYS_FUNC_EN,
662 SYS_CLK,
663 MAC_RCR_AM,
664 MAC_RCR_AB,
665 MAC_RCR_ACRC32,
666 MAC_RCR_ACF,
667 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600668 MAC_HIMR,
669 MAC_HIMRE,
670 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600671
672 /*efuse map */
673 EFUSE_TEST,
674 EFUSE_CTRL,
675 EFUSE_CLK,
676 EFUSE_CLK_CTRL,
677 EFUSE_PWC_EV12V,
678 EFUSE_FEN_ELDR,
679 EFUSE_LOADER_CLK_EN,
680 EFUSE_ANA8M,
681 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600682 EFUSE_MAX_SECTION_MAP,
683 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500684 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500685 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600686
687 /*CAM map */
688 RWCAM,
689 WCAMI,
690 RCAMO,
691 CAMDBG,
692 SECR,
693 SEC_CAM_NONE,
694 SEC_CAM_WEP40,
695 SEC_CAM_TKIP,
696 SEC_CAM_AES,
697 SEC_CAM_WEP104,
698
699 /*IMR map */
700 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
701 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
702 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
703 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
704 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
705 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
706 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
707 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
708 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
709 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
710 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
711 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
712 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
713 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
714 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
715 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
716 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
717 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500718 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600719 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
720 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
721 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -0500722 RTL_IMR_H2CDOK, /*H2C Queue DMA OK Interrupt */
Larry Finger0c817332010-12-08 11:12:31 -0600723 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
724 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600725 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600726 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
727 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
728 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
729 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
730 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
731 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
732 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
733 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500734 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500735 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600736 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500737 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600738
739 /*CCK Rates, TxHT = 0 */
740 RTL_RC_CCK_RATE1M,
741 RTL_RC_CCK_RATE2M,
742 RTL_RC_CCK_RATE5_5M,
743 RTL_RC_CCK_RATE11M,
744
745 /*OFDM Rates, TxHT = 0 */
746 RTL_RC_OFDM_RATE6M,
747 RTL_RC_OFDM_RATE9M,
748 RTL_RC_OFDM_RATE12M,
749 RTL_RC_OFDM_RATE18M,
750 RTL_RC_OFDM_RATE24M,
751 RTL_RC_OFDM_RATE36M,
752 RTL_RC_OFDM_RATE48M,
753 RTL_RC_OFDM_RATE54M,
754
755 RTL_RC_HT_RATEMCS7,
756 RTL_RC_HT_RATEMCS15,
757
Larry Finger9afa2e42014-09-22 09:39:21 -0500758 RTL_RC_VHT_RATE_1SS_MCS7,
759 RTL_RC_VHT_RATE_1SS_MCS8,
760 RTL_RC_VHT_RATE_1SS_MCS9,
761 RTL_RC_VHT_RATE_2SS_MCS7,
762 RTL_RC_VHT_RATE_2SS_MCS8,
763 RTL_RC_VHT_RATE_2SS_MCS9,
764
Larry Finger0c817332010-12-08 11:12:31 -0600765 /*keep it last */
766 RTL_VAR_MAP_MAX,
767};
768
769/*Firmware PS mode for control LPS.*/
770enum _fw_ps_mode {
771 FW_PS_ACTIVE_MODE = 0,
772 FW_PS_MIN_MODE = 1,
773 FW_PS_MAX_MODE = 2,
774 FW_PS_DTIM_MODE = 3,
775 FW_PS_VOIP_MODE = 4,
776 FW_PS_UAPSD_WMM_MODE = 5,
777 FW_PS_UAPSD_MODE = 6,
778 FW_PS_IBSS_MODE = 7,
779 FW_PS_WWLAN_MODE = 8,
780 FW_PS_PM_Radio_Off = 9,
781 FW_PS_PM_Card_Disable = 10,
782};
783
784enum rt_psmode {
785 EACTIVE, /*Active/Continuous access. */
786 EMAXPS, /*Max power save mode. */
787 EFASTPS, /*Fast power save mode. */
788 EAUTOPS, /*Auto power save mode. */
789};
790
791/*LED related.*/
792enum led_ctl_mode {
793 LED_CTL_POWER_ON = 1,
794 LED_CTL_LINK = 2,
795 LED_CTL_NO_LINK = 3,
796 LED_CTL_TX = 4,
797 LED_CTL_RX = 5,
798 LED_CTL_SITE_SURVEY = 6,
799 LED_CTL_POWER_OFF = 7,
800 LED_CTL_START_TO_LINK = 8,
801 LED_CTL_START_WPS = 9,
802 LED_CTL_STOP_WPS = 10,
803};
804
805enum rtl_led_pin {
806 LED_PIN_GPIO0,
807 LED_PIN_LED0,
808 LED_PIN_LED1,
809 LED_PIN_LED2
810};
811
812/*QoS related.*/
813/*acm implementation method.*/
814enum acm_method {
815 eAcmWay0_SwAndHw = 0,
816 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600817 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600818};
819
Larry Fingere97b7752011-02-19 16:29:07 -0600820enum macphy_mode {
821 SINGLEMAC_SINGLEPHY = 0,
822 DUALMAC_DUALPHY,
823 DUALMAC_SINGLEPHY,
824};
825
826enum band_type {
827 BAND_ON_2_4G = 0,
828 BAND_ON_5G,
829 BAND_ON_BOTH,
830 BANDMAX
831};
832
Larry Finger0c817332010-12-08 11:12:31 -0600833/*aci/aifsn Field.
834Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
835union aci_aifsn {
836 u8 char_data;
837
838 struct {
839 u8 aifsn:4;
840 u8 acm:1;
841 u8 aci:2;
842 u8 reserved:1;
843 } f; /* Field */
844};
845
846/*mlme related.*/
847enum wireless_mode {
848 WIRELESS_MODE_UNKNOWN = 0x00,
849 WIRELESS_MODE_A = 0x01,
850 WIRELESS_MODE_B = 0x02,
851 WIRELESS_MODE_G = 0x04,
852 WIRELESS_MODE_AUTO = 0x08,
853 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600854 WIRELESS_MODE_N_5G = 0x20,
855 WIRELESS_MODE_AC_5G = 0x40,
Larry Finger21e4b072014-09-22 09:39:26 -0500856 WIRELESS_MODE_AC_24G = 0x80,
857 WIRELESS_MODE_AC_ONLY = 0x100,
858 WIRELESS_MODE_MAX = 0x800
Larry Finger0c817332010-12-08 11:12:31 -0600859};
860
George18d30062011-02-19 16:29:02 -0600861#define IS_WIRELESS_MODE_A(wirelessmode) \
862 (wirelessmode == WIRELESS_MODE_A)
863#define IS_WIRELESS_MODE_B(wirelessmode) \
864 (wirelessmode == WIRELESS_MODE_B)
865#define IS_WIRELESS_MODE_G(wirelessmode) \
866 (wirelessmode == WIRELESS_MODE_G)
867#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
868 (wirelessmode == WIRELESS_MODE_N_24G)
869#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
870 (wirelessmode == WIRELESS_MODE_N_5G)
871
Larry Finger0c817332010-12-08 11:12:31 -0600872enum ratr_table_mode {
873 RATR_INX_WIRELESS_NGB = 0,
874 RATR_INX_WIRELESS_NG = 1,
875 RATR_INX_WIRELESS_NB = 2,
876 RATR_INX_WIRELESS_N = 3,
877 RATR_INX_WIRELESS_GB = 4,
878 RATR_INX_WIRELESS_G = 5,
879 RATR_INX_WIRELESS_B = 6,
880 RATR_INX_WIRELESS_MC = 7,
881 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600882 RATR_INX_WIRELESS_AC_5N = 8,
883 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600884};
885
Ping-Ke Shihbe98db12018-01-19 14:45:50 +0800886enum ratr_table_mode_new {
887 RATEID_IDX_BGN_40M_2SS = 0,
888 RATEID_IDX_BGN_40M_1SS = 1,
889 RATEID_IDX_BGN_20M_2SS_BN = 2,
890 RATEID_IDX_BGN_20M_1SS_BN = 3,
891 RATEID_IDX_GN_N2SS = 4,
892 RATEID_IDX_GN_N1SS = 5,
893 RATEID_IDX_BG = 6,
894 RATEID_IDX_G = 7,
895 RATEID_IDX_B = 8,
896 RATEID_IDX_VHT_2SS = 9,
897 RATEID_IDX_VHT_1SS = 10,
898 RATEID_IDX_MIX1 = 11,
899 RATEID_IDX_MIX2 = 12,
900 RATEID_IDX_VHT_3SS = 13,
901 RATEID_IDX_BGN_3SS = 14,
902};
903
Larry Finger0c817332010-12-08 11:12:31 -0600904enum rtl_link_state {
905 MAC80211_NOLINK = 0,
906 MAC80211_LINKING = 1,
907 MAC80211_LINKED = 2,
908 MAC80211_LINKED_SCANNING = 3,
909};
910
911enum act_category {
912 ACT_CAT_QOS = 1,
913 ACT_CAT_DLS = 2,
914 ACT_CAT_BA = 3,
915 ACT_CAT_HT = 7,
916 ACT_CAT_WMM = 17,
917};
918
919enum ba_action {
920 ACT_ADDBAREQ = 0,
921 ACT_ADDBARSP = 1,
922 ACT_DELBA = 2,
923};
924
Larry Finger0f015452012-10-25 13:46:46 -0500925enum rt_polarity_ctl {
926 RT_POLARITY_LOW_ACT = 0,
927 RT_POLARITY_HIGH_ACT = 1,
928};
929
Larry Finger21e4b072014-09-22 09:39:26 -0500930/* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
931enum fw_wow_reason_v2 {
932 FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
933 FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
934 FW_WOW_V2_DISASSOC_EVENT = 0x04,
935 FW_WOW_V2_DEAUTH_EVENT = 0x08,
936 FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
937 FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
938 FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
939 FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
940 FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
941 FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
942 FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
943 FW_WOW_V2_REASON_MAX = 0xff,
944};
945
Larry Fingerf7953b22014-09-22 09:39:20 -0500946enum wolpattern_type {
947 UNICAST_PATTERN = 0,
948 MULTICAST_PATTERN = 1,
949 BROADCAST_PATTERN = 2,
950 DONT_CARE_DA = 3,
951 UNKNOWN_TYPE = 4,
952};
953
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -0600954enum package_type {
955 PACKAGE_DEFAULT,
956 PACKAGE_QFN68,
957 PACKAGE_TFBGA90,
958 PACKAGE_TFBGA80,
959 PACKAGE_TFBGA79
960};
961
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800962enum rtl_spec_ver {
963 RTL_SPEC_NEW_RATEID = BIT(0), /* use ratr_table_mode_new */
Ping-Ke Shih1ca72c32018-01-29 11:26:33 +0800964 RTL_SPEC_SUPPORT_VHT = BIT(1), /* support VHT */
Ping-Ke Shih5f380ce2018-01-29 11:26:34 +0800965 RTL_SPEC_EXT_C2H = BIT(2), /* extend FW C2H (e.g. TX REPORT) */
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800966};
967
Larry Finger0c817332010-12-08 11:12:31 -0600968struct octet_string {
969 u8 *octet;
970 u16 length;
971};
972
973struct rtl_hdr_3addr {
974 __le16 frame_ctl;
975 __le16 duration_id;
976 u8 addr1[ETH_ALEN];
977 u8 addr2[ETH_ALEN];
978 u8 addr3[ETH_ALEN];
979 __le16 seq_ctl;
980 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500981} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600982
983struct rtl_info_element {
984 u8 id;
985 u8 len;
986 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500987} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600988
989struct rtl_probe_rsp {
990 struct rtl_hdr_3addr header;
991 u32 time_stamp[2];
992 __le16 beacon_interval;
993 __le16 capability;
994 /*SSID, supported rates, FH params, DS params,
995 CF params, IBSS params, TIM (if beacon), RSN */
996 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500997} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600998
999/*LED related.*/
1000/*ledpin Identify how to implement this SW led.*/
1001struct rtl_led {
1002 void *hw;
1003 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -06001004 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -06001005};
1006
1007struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -06001008 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -06001009 struct rtl_led sw_led0;
1010 struct rtl_led sw_led1;
1011};
1012
1013struct rtl_qos_parameters {
1014 __le16 cw_min;
1015 __le16 cw_max;
1016 u8 aifs;
1017 u8 flag;
1018 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -05001019} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001020
1021struct rt_smooth_data {
1022 u32 elements[100]; /*array to store values */
1023 u32 index; /*index to current array to store */
1024 u32 total_num; /*num of valid elements */
1025 u32 total_val; /*sum of valid elements */
1026};
1027
1028struct false_alarm_statistics {
1029 u32 cnt_parity_fail;
1030 u32 cnt_rate_illegal;
1031 u32 cnt_crc8_fail;
1032 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -06001033 u32 cnt_fast_fsync_fail;
1034 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -06001035 u32 cnt_ofdm_fail;
1036 u32 cnt_cck_fail;
1037 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -05001038 u32 cnt_ofdm_cca;
1039 u32 cnt_cck_cca;
1040 u32 cnt_cca_all;
1041 u32 cnt_bw_usc;
1042 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -06001043};
1044
1045struct init_gain {
1046 u8 xaagccore1;
1047 u8 xbagccore1;
1048 u8 xcagccore1;
1049 u8 xdagccore1;
1050 u8 cca;
1051
1052};
1053
1054struct wireless_stats {
Ping-Ke Shih74451b92017-09-29 14:47:56 -05001055 u64 txbytesunicast;
1056 u64 txbytesmulticast;
1057 u64 txbytesbroadcast;
1058 u64 rxbytesunicast;
1059
1060 u64 txbytesunicast_inperiod;
1061 u64 rxbytesunicast_inperiod;
1062 u32 txbytesunicast_inperiod_tp;
1063 u32 rxbytesunicast_inperiod_tp;
1064 u64 txbytesunicast_last;
1065 u64 rxbytesunicast_last;
Larry Finger0c817332010-12-08 11:12:31 -06001066
1067 long rx_snr_db[4];
1068 /*Correct smoothed ss in Dbm, only used
1069 in driver to report real power now. */
1070 long recv_signal_power;
1071 long signal_quality;
1072 long last_sigstrength_inpercent;
1073
1074 u32 rssi_calculate_cnt;
Larry Fingerf3a97e92014-09-22 09:39:24 -05001075 u32 pwdb_all_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001076
1077 /*Transformed, in dbm. Beautified signal
1078 strength for UI, not correct. */
1079 long signal_strength;
1080
1081 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001082 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -06001083 u8 rx_evm_percentage[2];
1084
Larry Fingerf3355dd2014-03-04 16:53:47 -06001085 u16 rx_cfo_short[4];
1086 u16 rx_cfo_tail[4];
1087
Larry Finger0c817332010-12-08 11:12:31 -06001088 struct rt_smooth_data ui_rssi;
1089 struct rt_smooth_data ui_link_quality;
1090};
1091
1092struct rate_adaptive {
1093 u8 rate_adaptive_disabled;
1094 u8 ratr_state;
1095 u16 reserve;
1096
1097 u32 high_rssi_thresh_for_ra;
1098 u32 high2low_rssi_thresh_for_ra;
1099 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -06001100 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -06001101 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -06001102 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -06001103 u32 upper_rssi_threshold_ratr;
1104 u32 middleupper_rssi_threshold_ratr;
1105 u32 middle_rssi_threshold_ratr;
1106 u32 middlelow_rssi_threshold_ratr;
1107 u32 low_rssi_threshold_ratr;
1108 u32 ultralow_rssi_threshold_ratr;
1109 u32 low_rssi_threshold_ratr_40m;
1110 u32 low_rssi_threshold_ratr_20m;
1111 u8 ping_rssi_enable;
1112 u32 ping_rssi_ratr;
1113 u32 ping_rssi_thresh_for_ra;
1114 u32 last_ratr;
1115 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001116 u8 ldpc_thres;
1117 bool use_ldpc;
1118 bool lower_rts_rate;
1119 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -06001120};
1121
1122struct regd_pair_mapping {
1123 u16 reg_dmnenum;
1124 u16 reg_5ghz_ctl;
1125 u16 reg_2ghz_ctl;
1126};
1127
Larry Fingerf3355dd2014-03-04 16:53:47 -06001128struct dynamic_primary_cca {
1129 u8 pricca_flag;
1130 u8 intf_flag;
1131 u8 intf_type;
1132 u8 dup_rts_flag;
1133 u8 monitor_flag;
1134 u8 ch_offset;
1135 u8 mf_state;
1136};
1137
Larry Finger0c817332010-12-08 11:12:31 -06001138struct rtl_regulatory {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001139 s8 alpha2[2];
Larry Finger0c817332010-12-08 11:12:31 -06001140 u16 country_code;
1141 u16 max_power_level;
1142 u32 tp_scale;
1143 u16 current_rd;
1144 u16 current_rd_ext;
1145 int16_t power_limit;
1146 struct regd_pair_mapping *regpair;
1147};
1148
1149struct rtl_rfkill {
1150 bool rfkill_state; /*0 is off, 1 is on */
1151};
1152
Larry Finger26634c42013-03-24 22:06:33 -05001153/*for P2P PS**/
1154#define P2P_MAX_NOA_NUM 2
1155
1156enum p2p_role {
1157 P2P_ROLE_DISABLE = 0,
1158 P2P_ROLE_DEVICE = 1,
1159 P2P_ROLE_CLIENT = 2,
1160 P2P_ROLE_GO = 3
1161};
1162
1163enum p2p_ps_state {
1164 P2P_PS_DISABLE = 0,
1165 P2P_PS_ENABLE = 1,
1166 P2P_PS_SCAN = 2,
1167 P2P_PS_SCAN_DONE = 3,
1168 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1169};
1170
1171enum p2p_ps_mode {
1172 P2P_PS_NONE = 0,
1173 P2P_PS_CTWINDOW = 1,
1174 P2P_PS_NOA = 2,
1175 P2P_PS_MIX = 3, /* CTWindow and NoA */
1176};
1177
1178struct rtl_p2p_ps_info {
1179 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1180 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1181 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1182 /* Client traffic window. A period of time in TU after TBTT. */
1183 u8 ctwindow;
1184 u8 opp_ps; /* opportunistic power save. */
1185 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1186 /* Count for owner, Type of client. */
1187 u8 noa_count_type[P2P_MAX_NOA_NUM];
1188 /* Max duration for owner, preferred or min acceptable duration
1189 * for client.
1190 */
1191 u32 noa_duration[P2P_MAX_NOA_NUM];
1192 /* Length of interval for owner, preferred or max acceptable intervali
1193 * of client.
1194 */
1195 u32 noa_interval[P2P_MAX_NOA_NUM];
1196 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1197 u32 noa_start_time[P2P_MAX_NOA_NUM];
1198};
1199
1200struct p2p_ps_offload_t {
1201 u8 offload_en:1;
1202 u8 role:1; /* 1: Owner, 0: Client */
1203 u8 ctwindow_en:1;
1204 u8 noa0_en:1;
1205 u8 noa1_en:1;
1206 u8 allstasleep:1;
1207 u8 discovery:1;
1208 u8 reserved:1;
1209};
1210
Larry Fingere97b7752011-02-19 16:29:07 -06001211#define IQK_MATRIX_REG_NUM 8
1212#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001213
Larry Fingere97b7752011-02-19 16:29:07 -06001214struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001215 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001216 long value[1][IQK_MATRIX_REG_NUM];
1217};
1218
George18d30062011-02-19 16:29:02 -06001219struct phy_parameters {
1220 u16 length;
1221 u32 *pdata;
1222};
1223
1224enum hw_param_tab_index {
1225 PHY_REG_2T,
1226 PHY_REG_1T,
1227 PHY_REG_PG,
1228 RADIOA_2T,
1229 RADIOB_2T,
1230 RADIOA_1T,
1231 RADIOB_1T,
1232 MAC_REG,
1233 AGCTAB_2T,
1234 AGCTAB_1T,
1235 MAX_TAB
1236};
1237
Larry Finger0c817332010-12-08 11:12:31 -06001238struct rtl_phy {
1239 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1240 struct init_gain initgain_backup;
1241 enum io_type current_io_type;
1242
1243 u8 rf_mode;
1244 u8 rf_type;
1245 u8 current_chan_bw;
1246 u8 set_bwmode_inprogress;
1247 u8 sw_chnl_inprogress;
1248 u8 sw_chnl_stage;
1249 u8 sw_chnl_step;
1250 u8 current_channel;
1251 u8 h2c_box_num;
1252 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001253 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001254
Larry Fingere97b7752011-02-19 16:29:07 -06001255 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001256 s32 reg_e94;
1257 s32 reg_e9c;
1258 s32 reg_ea4;
1259 s32 reg_eac;
1260 s32 reg_eb4;
1261 s32 reg_ebc;
1262 s32 reg_ec4;
1263 s32 reg_ecc;
1264 u8 rfpienable;
1265 u8 reserve_0;
1266 u16 reserve_1;
1267 u32 reg_c04, reg_c08, reg_874;
1268 u32 adda_backup[16];
1269 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1270 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001271 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001272
Larry Fingerf3355dd2014-03-04 16:53:47 -06001273 bool rfpath_rx_enable[MAX_RF_PATH];
1274 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001275 /* Dual mac */
1276 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001277 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001278
Larry Finger7ea47242011-02-19 16:28:57 -06001279 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001280 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001281
1282 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001283 u8 cck_high_power;
Larry Fingerc151aed2014-09-22 09:39:25 -05001284 /* this is for 88E & 8723A */
1285 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Fingere97b7752011-02-19 16:29:07 -06001286 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001287 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001288 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1289 [TX_PWR_BY_RATE_NUM_RF]
1290 [TX_PWR_BY_RATE_NUM_RF]
Ping-Ke Shih4a7093b2018-01-29 11:26:35 +08001291 [TX_PWR_BY_RATE_NUM_RATE];
Larry Finger2cddad32014-02-28 15:16:46 -06001292 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1293 [TX_PWR_BY_RATE_NUM_RF]
1294 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001295 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1296 [TX_PWR_BY_RATE_NUM_RF]
1297 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001298 u8 default_initialgain[4];
1299
Larry Fingere97b7752011-02-19 16:29:07 -06001300 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001301 u8 cur_cck_txpwridx;
1302 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001303 u8 cur_bw20_txpwridx;
1304 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001305
Arnd Bergmann08aba422016-06-15 23:30:43 +02001306 s8 txpwr_limit_2_4g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001307 [MAX_2_4G_BANDWIDTH_NUM]
Larry Finger21e4b072014-09-22 09:39:26 -05001308 [MAX_RATE_SECTION_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001309 [CHANNEL_MAX_NUMBER_2G]
Larry Finger21e4b072014-09-22 09:39:26 -05001310 [MAX_RF_PATH_NUM];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001311 s8 txpwr_limit_5g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001312 [MAX_5G_BANDWIDTH_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001313 [MAX_RATE_SECTION_NUM]
1314 [CHANNEL_MAX_NUMBER_5G]
1315 [MAX_RF_PATH_NUM];
Larry Finger21e4b072014-09-22 09:39:26 -05001316
Larry Finger0c817332010-12-08 11:12:31 -06001317 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001318 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001319 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001320
Larry Fingerf3355dd2014-03-04 16:53:47 -06001321 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001322 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001323 u8 framesync;
1324 u32 framesync_c34;
1325
1326 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001327 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001328 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001329
Larry Fingerf3355dd2014-03-04 16:53:47 -06001330 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001331 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001332};
1333
1334#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001335#define RTL_AGG_STOP 0
1336#define RTL_AGG_PROGRESS 1
1337#define RTL_AGG_START 2
1338#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001339#define RTL_AGG_OFF 0
1340#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001341#define RTL_RX_AGG_START 1
1342#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001343#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1344#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1345
1346struct rtl_ht_agg {
1347 u16 txq_id;
1348 u16 wait_for_ba;
1349 u16 start_idx;
1350 u64 bitmap;
1351 u32 rate_n_flags;
1352 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001353 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001354};
1355
Larry Finger26634c42013-03-24 22:06:33 -05001356struct rssi_sta {
1357 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001358 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001359};
1360
Larry Finger0c817332010-12-08 11:12:31 -06001361struct rtl_tid_data {
Larry Finger0c817332010-12-08 11:12:31 -06001362 struct rtl_ht_agg agg;
1363};
1364
Chaoming_Li3dad6182011-04-25 12:52:49 -05001365struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001366 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001367 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001368 /* just used for ap adhoc or mesh*/
1369 struct rssi_sta rssi_stat;
Ping-Ke Shih08ab7462017-09-29 14:47:57 -05001370 u8 rssi_level;
Larry Finger73fb2702016-02-25 11:03:01 -06001371 u16 wireless_mode;
1372 u8 ratr_index;
1373 u8 mimo_ps;
1374 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001375} __packed;
1376
Larry Finger0c817332010-12-08 11:12:31 -06001377struct rtl_priv;
1378struct rtl_io {
1379 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001380 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001381
1382 /*PCI MEM map */
1383 unsigned long pci_mem_end; /*shared mem end */
1384 unsigned long pci_mem_start; /*shared mem start */
1385
1386 /*PCI IO map */
1387 unsigned long pci_base_addr; /*device I/O address */
1388
1389 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001390 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1391 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1392 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1393 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001394
Larry Fingere97b7752011-02-19 16:29:07 -06001395 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1396 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1397 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001398
Larry Finger0c817332010-12-08 11:12:31 -06001399};
1400
1401struct rtl_mac {
1402 u8 mac_addr[ETH_ALEN];
1403 u8 mac80211_registered;
1404 u8 beacon_enabled;
1405
1406 u32 tx_ss_num;
1407 u32 rx_ss_num;
1408
Johannes Berg57fbcce2016-04-12 15:56:15 +02001409 struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
Larry Finger0c817332010-12-08 11:12:31 -06001410 struct ieee80211_hw *hw;
1411 struct ieee80211_vif *vif;
1412 enum nl80211_iftype opmode;
1413
1414 /*Probe Beacon management */
1415 struct rtl_tid_data tids[MAX_TID_COUNT];
1416 enum rtl_link_state link_state;
1417
1418 int n_channels;
1419 int n_bitrates;
1420
Mike McCormack9c050442011-06-20 10:44:58 +09001421 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001422 u8 p2p; /*using p2p role*/
1423 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001424
Larry Finger0c817332010-12-08 11:12:31 -06001425 /*filters */
1426 u32 rx_conf;
1427 u16 rx_mgt_filter;
1428 u16 rx_ctrl_filter;
1429 u16 rx_data_filter;
1430
1431 bool act_scanning;
1432 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001433 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001434
Larry Fingere97b7752011-02-19 16:29:07 -06001435 /* early mode */
1436 /* skb wait queue */
1437 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001438
Larry Fingerf7953b22014-09-22 09:39:20 -05001439 u8 ht_stbc_cap;
1440 u8 ht_cur_stbc;
1441
1442 /*vht support*/
1443 u8 vht_enable;
1444 u8 bw_80;
1445 u8 vht_cur_ldpc;
1446 u8 vht_cur_stbc;
1447 u8 vht_stbc_cap;
1448 u8 vht_ldpc_cap;
1449
Larry Fingere97b7752011-02-19 16:29:07 -06001450 /*RDG*/
1451 bool rdg_en;
1452
1453 /*AP*/
Larry Finger1fca3502014-10-08 12:44:55 -05001454 u8 bssid[ETH_ALEN] __aligned(2);
Larry Fingere97b7752011-02-19 16:29:07 -06001455 u32 vendor;
1456 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1457 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001458 u8 ht_enable;
1459 u8 sgi_40;
1460 u8 sgi_20;
1461 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001462 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001463 u8 slot_time;
1464 u8 short_preamble;
1465 u8 use_cts_protect;
1466 u8 cur_40_prime_sc;
1467 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001468 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001469 u64 tsf;
1470 u8 retry_short;
1471 u8 retry_long;
1472 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001473 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001474
Larry Fingere97b7752011-02-19 16:29:07 -06001475 /*IBSS*/
1476 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001477
Larry Fingere97b7752011-02-19 16:29:07 -06001478 /*AMPDU*/
1479 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001480 u8 max_mss_density;
1481 u8 current_ampdu_factor;
1482 u8 current_ampdu_density;
1483
1484 /*QOS & EDCA */
1485 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1486 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001487
1488 /* counters */
1489 u64 last_txok_cnt;
1490 u64 last_rxok_cnt;
1491 u32 last_bt_edca_ul;
1492 u32 last_bt_edca_dl;
1493};
1494
1495struct btdm_8723 {
1496 bool all_off;
1497 bool agc_table_en;
1498 bool adc_back_off_on;
1499 bool b2_ant_hid_en;
1500 bool low_penalty_rate_adaptive;
1501 bool rf_rx_lpf_shrink;
1502 bool reject_aggre_pkt;
1503 bool tra_tdma_on;
1504 u8 tra_tdma_nav;
1505 u8 tra_tdma_ant;
1506 bool tdma_on;
1507 u8 tdma_ant;
1508 u8 tdma_nav;
1509 u8 tdma_dac_swing;
1510 u8 fw_dac_swing_lvl;
1511 bool ps_tdma_on;
1512 u8 ps_tdma_byte[5];
1513 bool pta_on;
1514 u32 val_0x6c0;
1515 u32 val_0x6c8;
1516 u32 val_0x6cc;
1517 bool sw_dac_swing_on;
1518 u32 sw_dac_swing_lvl;
1519 u32 wlan_act_hi;
1520 u32 wlan_act_lo;
1521 u32 bt_retry_index;
1522 bool dec_bt_pwr;
1523 bool ignore_wlan_act;
1524};
1525
1526struct bt_coexist_8723 {
1527 u32 high_priority_tx;
1528 u32 high_priority_rx;
1529 u32 low_priority_tx;
1530 u32 low_priority_rx;
1531 u8 c2h_bt_info;
1532 bool c2h_bt_info_req_sent;
1533 bool c2h_bt_inquiry_page;
1534 u32 bt_inq_page_start_time;
1535 u8 bt_retry_cnt;
1536 u8 c2h_bt_info_original;
1537 u8 bt_inquiry_page_cnt;
1538 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001539};
1540
1541struct rtl_hal {
1542 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001543 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001544 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001545 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001546 bool being_init_adapter;
1547 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001548 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001549 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001550 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001551
Larry Finger0c817332010-12-08 11:12:31 -06001552 enum intf_type interface;
1553 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001554 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001555 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001556 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001557 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001558 u8 board_type;
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -06001559 u8 package_type;
Larry Finger21e4b072014-09-22 09:39:26 -05001560 u8 external_pa;
1561
1562 u8 pa_mode;
1563 u8 pa_type_2g;
1564 u8 pa_type_5g;
1565 u8 lna_type_2g;
1566 u8 lna_type_5g;
1567 u8 external_pa_2g;
1568 u8 external_lna_2g;
1569 u8 external_pa_5g;
1570 u8 external_lna_5g;
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06001571 u8 type_glna;
1572 u8 type_gpa;
1573 u8 type_alna;
1574 u8 type_apa;
Larry Finger21e4b072014-09-22 09:39:26 -05001575 u8 rfe_type;
Larry Finger0c817332010-12-08 11:12:31 -06001576
1577 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001578 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001579 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001580 u16 fw_version;
1581 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001582 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001583 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001584 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001585 /*Reserve page start offset except beacon in TxQ. */
1586 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001587 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001588 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001589
1590 /* FW Cmd IO related */
1591 u16 fwcmd_iomap;
1592 u32 fwcmd_ioparam;
1593 bool set_fwcmd_inprogress;
1594 u8 current_fwcmd_io;
1595
Larry Finger4b04edc2013-03-24 22:06:39 -05001596 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001597 bool fw_clk_change_in_progress;
1598 bool allow_sw_to_change_hwclc;
1599 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001600 /**/
1601 bool driver_going2unload;
1602
1603 /*AMPDU init min space*/
1604 u8 minspace_cfg; /*For Min spacing configurations */
1605
1606 /* Dual mac */
1607 enum macphy_mode macphymode;
1608 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1609 enum band_type current_bandtypebackup;
1610 enum band_type bandset;
1611 /* dual MAC 0--Mac0 1--Mac1 */
1612 u32 interfaceindex;
1613 /* just for DualMac S3S4 */
1614 u8 macphyctl_reg;
1615 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001616 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001617 /* Dual mac*/
1618 bool during_mac0init_radiob;
1619 bool during_mac1init_radioa;
1620 bool reloadtxpowerindex;
1621 /* True if IMR or IQK have done
1622 for 2.4G in scan progress */
1623 bool load_imrandiqk_setting_for2g;
1624
1625 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001626 bool master_of_dmsp;
1627 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001628
1629 u16 rx_tag;/*for 92ee*/
1630 u8 rts_en;
Larry Fingerf7953b22014-09-22 09:39:20 -05001631
1632 /*for wowlan*/
1633 bool wow_enable;
1634 bool enter_pnp_sleep;
1635 bool wake_from_pnp_sleep;
1636 bool wow_enabled;
Arnd Bergmann3c92d552017-11-06 14:55:36 +01001637 time64_t last_suspend_sec;
Larry Fingerf7953b22014-09-22 09:39:20 -05001638 u32 wowlan_fwsize;
1639 u8 *wowlan_firmware;
1640
1641 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1642
1643 bool real_wow_v2_enable;
1644 bool re_init_llt_table;
Larry Finger0c817332010-12-08 11:12:31 -06001645};
1646
1647struct rtl_security {
1648 /*default 0 */
1649 bool use_sw_sec;
1650
1651 bool being_setkey;
1652 bool use_defaultkey;
1653 /*Encryption Algorithm for Unicast Packet */
1654 enum rt_enc_alg pairwise_enc_algorithm;
1655 /*Encryption Algorithm for Brocast/Multicast */
1656 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001657 /*Cam Entry Bitmap */
1658 u32 hwsec_cam_bitmap;
1659 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001660 /*local Key buffer, indx 0 is for
1661 pairwise key 1-4 is for agoup key. */
1662 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1663 u8 key_len[KEY_BUF_SIZE];
1664
1665 /*The pointer of Pairwise Key,
1666 it always points to KeyBuf[4] */
1667 u8 *pairwise_key;
1668};
1669
Larry Fingere6deaf82013-03-24 22:06:55 -05001670#define ASSOCIATE_ENTRY_NUM 33
1671
1672struct fast_ant_training {
1673 u8 bssid[6];
1674 u8 antsel_rx_keep_0;
1675 u8 antsel_rx_keep_1;
1676 u8 antsel_rx_keep_2;
1677 u32 ant_sum[7];
1678 u32 ant_cnt[7];
1679 u32 ant_ave[7];
1680 u8 fat_state;
1681 u32 train_idx;
1682 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1683 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1684 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1685 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1686 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1687 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1688 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1689 u8 rx_idle_ant;
1690 bool becomelinked;
1691};
1692
Larry Finger2cddad32014-02-28 15:16:46 -06001693struct dm_phy_dbg_info {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001694 s8 rx_snrdb[4];
Larry Finger2cddad32014-02-28 15:16:46 -06001695 u64 num_qry_phy_status;
1696 u64 num_qry_phy_status_cck;
1697 u64 num_qry_phy_status_ofdm;
1698 u16 num_qry_beacon_pkt;
1699 u16 num_non_be_pkt;
1700 s32 rx_evm[4];
1701};
1702
Larry Finger0c817332010-12-08 11:12:31 -06001703struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001704 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001705 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001706 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001707 long undec_sm_pwdb; /*out dm */
1708 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001709 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001710 bool dm_initialgain_enable;
1711 bool dynamic_txpower_enable;
1712 bool current_turbo_edca;
1713 bool is_any_nonbepkts; /*out dm */
1714 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001715 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001716 bool disable_framebursting;
1717 bool cck_inch14;
1718 bool txpower_tracking;
1719 bool useramask;
1720 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001721 bool inform_fw_driverctrldm;
1722 bool current_mrc_switch;
1723 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001724 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001725
Larry Fingere97b7752011-02-19 16:29:07 -06001726 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001727 u8 thermalvalue_iqk;
1728 u8 thermalvalue_lck;
1729 u8 thermalvalue;
1730 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001731 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1732 u8 thermalvalue_avg_index;
Hans Ulli Kroll1637c1b2015-06-07 13:19:16 +02001733 u8 tm_trigger;
Larry Fingere97b7752011-02-19 16:29:07 -06001734 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001735 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001736 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001737 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001738 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001739 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001740 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001741 bool interrupt_migration;
1742 bool disable_tx_int;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001743 s8 ofdm_index[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001744 u8 default_ofdm_index;
1745 u8 default_cck_index;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001746 s8 cck_index;
1747 s8 delta_power_index[MAX_RF_PATH];
1748 s8 delta_power_index_last[MAX_RF_PATH];
1749 s8 power_index_offset[MAX_RF_PATH];
1750 s8 absolute_ofdm_swing_idx[MAX_RF_PATH];
1751 s8 remnant_ofdm_swing_idx[MAX_RF_PATH];
1752 s8 remnant_cck_idx;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001753 bool modify_txagc_flag_path_a;
1754 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001755
1756 bool one_entry_only;
1757 struct dm_phy_dbg_info dbginfo;
1758
1759 /* Dynamic ATC switch */
1760 bool atc_status;
1761 bool large_cfo_hit;
1762 bool is_freeze;
1763 int cfo_tail[2];
1764 int cfo_ave_pre;
1765 int crystal_cap;
1766 u8 cfo_threshold;
1767 u32 packet_count;
1768 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001769 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001770
1771 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001772 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001773 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001774 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001775 bool swing_flag_ofdm;
1776 u8 swing_idx_cck;
1777 u8 swing_idx_cck_cur;
1778 u8 swing_idx_cck_base;
1779 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001780
Arnd Bergmann08aba422016-06-15 23:30:43 +02001781 s8 swing_diff_2g;
1782 s8 swing_diff_5g;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001783
Larry Finger2461c7d2012-08-31 15:39:01 -05001784 /* DMSP */
1785 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001786
Larry Fingerf3355dd2014-03-04 16:53:47 -06001787 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001788 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001789
1790 u8 resp_tx_path;
1791 u8 path_sel;
1792 u32 patha_sum;
1793 u32 pathb_sum;
1794 u32 patha_cnt;
1795 u32 pathb_cnt;
1796
1797 u8 pre_channel;
1798 u8 *p_channel;
1799 u8 linked_interval;
1800
1801 u64 last_tx_ok_cnt;
1802 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001803};
1804
Larry Finger7ce24ab2014-03-05 17:26:01 -06001805#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001806
1807struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001808 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001809 bool bootfromefuse;
1810 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001811
1812 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1813 u16 efuse_usedbytes;
1814 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001815#ifdef EFUSE_REPG_WORKAROUND
1816 bool efuse_re_pg_sec1flag;
1817 u8 efuse_re_pg_data[8];
1818#endif
Larry Finger0c817332010-12-08 11:12:31 -06001819
1820 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001821 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001822
1823 short epromtype;
1824 u16 eeprom_vid;
1825 u16 eeprom_did;
1826 u16 eeprom_svid;
1827 u16 eeprom_smid;
1828 u8 eeprom_oemid;
1829 u16 eeprom_channelplan;
1830 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001831 u8 board_type;
1832 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001833
1834 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001835 u8 wowlan_enable;
1836 u8 antenna_div_cfg;
1837 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001838
Larry Finger7ea47242011-02-19 16:28:57 -06001839 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001840 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001841 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001842 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1843 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1844 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001845 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1846 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1847 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001848
1849 u8 internal_pa_5g[2]; /* pathA / pathB */
1850 u8 eeprom_c9;
1851 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001852
1853 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001854 u8 eeprom_pwrgroup[2][3];
1855 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1856 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001857
Larry Fingerf3355dd2014-03-04 16:53:47 -06001858 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1859 /*For HT 40MHZ pwr */
1860 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1861 /*For HT 40MHZ pwr */
1862 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1863
1864 /*--------------------------------------------------------*
1865 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1866 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1867 * define new arrays in Windows code.
1868 * BUT, in linux code, we use the same array for all ICs.
1869 *
1870 * The Correspondance relation between two arrays is:
1871 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1872 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1873 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1874 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1875 *
1876 * Sizes of these arrays are decided by the larger ones.
1877 */
Arnd Bergmann08aba422016-06-15 23:30:43 +02001878 s8 txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1879 s8 txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1880 s8 txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1881 s8 txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001882
1883 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1884 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001885 s8 txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1886 s8 txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1887 s8 txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1888 s8 txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001889
Larry Fingere97b7752011-02-19 16:29:07 -06001890 u8 txpwr_safetyflag; /* Band edge enable flag */
1891 u16 eeprom_txpowerdiff;
1892 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1893 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001894
1895 u8 eeprom_regulatory;
1896 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001897 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1898 u16 tssi_13dbm;
1899 u8 crystalcap; /* CrystalCap. */
1900 u8 delta_iqk;
1901 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001902
1903 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001904 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001905
1906 bool b1x1_recvcombine;
1907 bool b1ss_support;
1908
1909 /*channel plan */
1910 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001911};
1912
Ping-Ke Shih84795802017-06-18 11:12:44 -05001913struct rtl_tx_report {
1914 atomic_t sn;
1915 u16 last_sent_sn;
1916 unsigned long last_sent_time;
1917 u16 last_recv_sn;
1918};
1919
Larry Finger0c817332010-12-08 11:12:31 -06001920struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001921 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001922 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001923 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001924 bool swrf_processing;
1925 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001926 /*
1927 * just for PCIE ASPM
1928 * If it supports ASPM, Offset[560h] = 0x40,
1929 * otherwise Offset[560h] = 0x00.
1930 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001931 bool support_aspm;
1932 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001933
1934 /*for LPS */
1935 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001936 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001937 bool leisure_ps;
1938 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001939 u8 fwctrl_psmode;
1940 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001941 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001942 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001943 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001944 u8 reg_max_lps_awakeintvl;
1945 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001946 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001947
1948 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001949 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001950
1951 u32 rfoff_reason;
1952
1953 /*RF OFF Level */
1954 u32 cur_ps_level;
1955 u32 reg_rfps_level;
1956
1957 /*just for PCIE ASPM */
1958 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001959 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001960
Larry Finger0c817332010-12-08 11:12:31 -06001961 enum rf_pwrstate inactive_pwrstate;
1962 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001963
1964 /* for SW LPS*/
1965 bool sw_ps_enabled;
1966 bool state;
1967 bool state_inap;
1968 bool multi_buffered;
1969 u16 nullfunc_seq;
1970 unsigned int dtim_counter;
1971 unsigned int sleep_ms;
1972 unsigned long last_sleep_jiffies;
1973 unsigned long last_awake_jiffies;
1974 unsigned long last_delaylps_stamp_jiffies;
1975 unsigned long last_dtim;
1976 unsigned long last_beacon;
1977 unsigned long last_action;
1978 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001979
1980 /*For P2P PS */
1981 struct rtl_p2p_ps_info p2p_ps_info;
1982 u8 pwr_mode;
1983 u8 smart_ps;
Larry Fingerf7953b22014-09-22 09:39:20 -05001984
1985 /* wake up on line */
1986 u8 wo_wlan_mode;
1987 u8 arp_offload_enable;
1988 u8 gtk_offload_enable;
1989 /* Used for WOL, indicates the reason for waking event.*/
1990 u32 wakeup_reason;
Larry Finger0c817332010-12-08 11:12:31 -06001991};
1992
1993struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05001994 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001995 u32 mac_time[2];
1996 s8 rssi;
1997 u8 signal;
1998 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05001999 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06002000 u8 received_channel;
2001 u8 control;
2002 u8 mask;
2003 u8 freq;
2004 u16 len;
2005 u64 tsf;
2006 u32 beacon_time;
2007 u8 nic_type;
2008 u16 length;
2009 u8 signalquality; /*in 0-100 index. */
2010 /*
2011 * Real power in dBm for this packet,
2012 * no beautification and aggregation.
2013 * */
2014 s32 recvsignalpower;
2015 s8 rxpower; /*in dBm Translate from PWdB */
2016 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06002017 u16 hwerror:1;
2018 u16 crc:1;
2019 u16 icv:1;
2020 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06002021 u16 antenna:1;
2022 u16 decrypted:1;
2023 u16 wakeup:1;
2024 u32 timestamp_low;
2025 u32 timestamp_high;
Larry Finger21e4b072014-09-22 09:39:26 -05002026 bool shift;
Larry Finger0c817332010-12-08 11:12:31 -06002027
2028 u8 rx_drvinfo_size;
2029 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06002030 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06002031 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06002032 bool rx_is40Mhzpacket;
Larry Finger21e4b072014-09-22 09:39:26 -05002033 u8 rx_packet_bw;
Larry Finger0c817332010-12-08 11:12:31 -06002034 u32 rx_pwdb_all;
2035 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerc151aed2014-09-22 09:39:25 -05002036 s8 rx_mimo_signalquality[4];
Larry Fingerf3a97e92014-09-22 09:39:24 -05002037 u8 rx_mimo_evm_dbm[4];
2038 u16 cfo_short[4]; /* per-path's Cfo_short */
2039 u16 cfo_tail[4];
2040
Larry Fingerf3355dd2014-03-04 16:53:47 -06002041 s8 rx_mimo_sig_qual[4];
2042 u8 rx_pwr[4]; /* per-path's pwdb */
2043 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger21e4b072014-09-22 09:39:26 -05002044 u8 bandwidth;
2045 u8 bt_coex_pwr_adjust;
Larry Finger7ea47242011-02-19 16:28:57 -06002046 bool packet_matchbssid;
2047 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05002048 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06002049 bool packet_toself;
2050 bool packet_beacon; /*for rssi */
Arnd Bergmann08aba422016-06-15 23:30:43 +02002051 s8 cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05002052
Larry Finger21e4b072014-09-22 09:39:26 -05002053 bool is_vht;
2054 bool is_short_gi;
2055 u8 vht_nss;
2056
Larry Fingere6deaf82013-03-24 22:06:55 -05002057 u8 packet_report_type;
2058
2059 u32 macid;
2060 u8 wake_match;
2061 u32 bt_rx_rssi_percentage;
2062 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06002063};
2064
Larry Fingere6deaf82013-03-24 22:06:55 -05002065
Larry Finger0c817332010-12-08 11:12:31 -06002066struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05002067 /* count for roaming */
2068 u32 bcn_rx_inperiod;
2069 u32 roam_times;
2070
Larry Finger0c817332010-12-08 11:12:31 -06002071 u32 num_tx_in4period[4];
2072 u32 num_rx_in4period[4];
2073
2074 u32 num_tx_inperiod;
2075 u32 num_rx_inperiod;
2076
Larry Finger7ea47242011-02-19 16:28:57 -06002077 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05002078 bool tx_busy_traffic;
2079 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06002080 bool higher_busytraffic;
2081 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002082
2083 u32 tidtx_in4period[MAX_TID_COUNT][4];
2084 u32 tidtx_inperiod[MAX_TID_COUNT];
2085 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06002086};
2087
2088struct rtl_tcb_desc {
Larry Finger9afa2e42014-09-22 09:39:21 -05002089 u8 packet_bw:2;
Larry Finger7ea47242011-02-19 16:28:57 -06002090 u8 multicast:1;
2091 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06002092
Larry Finger7ea47242011-02-19 16:28:57 -06002093 u8 rts_stbc:1;
2094 u8 rts_enable:1;
2095 u8 cts_enable:1;
2096 u8 rts_use_shortpreamble:1;
2097 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06002098 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06002099 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06002100 u8 rts_rate;
2101
2102 u8 use_shortgi:1;
2103 u8 use_shortpreamble:1;
2104 u8 use_driver_rate:1;
2105 u8 disable_ratefallback:1;
2106
Ping-Ke Shih84795802017-06-18 11:12:44 -05002107 u8 use_spe_rpt:1;
2108
Larry Finger0c817332010-12-08 11:12:31 -06002109 u8 ratr_index;
2110 u8 mac_id;
2111 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06002112
2113 u8 last_inipkt:1;
2114 u8 cmd_or_init:1;
2115 u8 queue_index;
2116
2117 /* early mode */
2118 u8 empkt_num;
2119 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05002120 u32 empkt_len[10];
Larry Fingerc151aed2014-09-22 09:39:25 -05002121 bool tx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06002122};
2123
Larry Fingerf7953b22014-09-22 09:39:20 -05002124struct rtl_wow_pattern {
2125 u8 type;
2126 u16 crc;
2127 u32 mask[4];
2128};
2129
Larry Finger78aa6012017-11-12 14:06:45 -06002130/* struct to store contents of interrupt vectors */
2131struct rtl_int {
2132 u32 inta;
2133 u32 intb;
2134 u32 intc;
2135 u32 intd;
2136};
2137
Larry Finger0c817332010-12-08 11:12:31 -06002138struct rtl_hal_ops {
2139 int (*init_sw_vars) (struct ieee80211_hw *hw);
2140 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06002141 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002142 void (*read_eeprom_info) (struct ieee80211_hw *hw);
2143 void (*interrupt_recognized) (struct ieee80211_hw *hw,
Larry Finger78aa6012017-11-12 14:06:45 -06002144 struct rtl_int *intvec);
Larry Finger0c817332010-12-08 11:12:31 -06002145 int (*hw_init) (struct ieee80211_hw *hw);
2146 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06002147 void (*hw_suspend) (struct ieee80211_hw *hw);
2148 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002149 void (*enable_interrupt) (struct ieee80211_hw *hw);
2150 void (*disable_interrupt) (struct ieee80211_hw *hw);
2151 int (*set_network_type) (struct ieee80211_hw *hw,
2152 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06002153 void (*set_chk_bssid)(struct ieee80211_hw *hw,
2154 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06002155 void (*set_bw_mode) (struct ieee80211_hw *hw,
2156 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06002157 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002158 void (*set_qos) (struct ieee80211_hw *hw, int aci);
2159 void (*set_bcn_reg) (struct ieee80211_hw *hw);
2160 void (*set_bcn_intv) (struct ieee80211_hw *hw);
2161 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
2162 u32 add_msr, u32 rm_msr);
2163 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
2164 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002165 void (*update_rate_tbl) (struct ieee80211_hw *hw,
Ping-Ke Shih1d22b172017-09-29 14:47:59 -05002166 struct ieee80211_sta *sta, u8 rssi_leve,
2167 bool update_bw);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002168 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2169 u8 *desc, u8 queue_index,
2170 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06002171 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002172 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2173 u8 queue_index);
2174 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2175 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06002176 void (*fill_tx_desc) (struct ieee80211_hw *hw,
2177 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002178 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06002179 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02002180 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002181 struct sk_buff *skb, u8 hw_queue,
2182 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002183 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06002184 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06002185 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06002186 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06002187 struct sk_buff *skb);
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -05002188 void (*fill_tx_special_desc)(struct ieee80211_hw *hw,
2189 u8 *pdesc, u8 *pbd_desc,
2190 struct sk_buff *skb, u8 hw_queue);
Larry Finger7ea47242011-02-19 16:28:57 -06002191 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002192 struct rtl_stats *stats,
2193 struct ieee80211_rx_status *rx_status,
2194 u8 *pdesc, struct sk_buff *skb);
2195 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002196 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06002197 void (*dm_watchdog) (struct ieee80211_hw *hw);
2198 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06002199 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002200 enum rf_pwrstate rfpwr_state);
2201 void (*led_control) (struct ieee80211_hw *hw,
2202 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002203 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2204 u8 desc_name, u8 *val);
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002205 u64 (*get_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2206 u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06002207 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
2208 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002209 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06002210 void (*enable_hw_sec) (struct ieee80211_hw *hw);
2211 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002212 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06002213 bool is_wepkey, bool clear_all);
2214 void (*init_sw_leds) (struct ieee80211_hw *hw);
2215 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002216 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002217 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2218 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06002219 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06002220 u32 regaddr, u32 bitmask);
2221 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
2222 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002223 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05002224 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002225 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
2226 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06002227 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
2228 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
2229 u8 *powerlevel);
2230 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
2231 u8 *ppowerlevel, u8 channel);
2232 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
2233 u8 configtype);
2234 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
2235 u8 configtype);
2236 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
2237 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
2238 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05002239 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002240 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
2241 bool mstate);
2242 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05002243 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
2244 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger2cddad32014-02-28 15:16:46 -06002245 bool (*get_btc_status) (void);
Larry Finger7c24d082015-08-03 15:56:12 -05002246 bool (*is_fw_header)(struct rtlwifi_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002247 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
Colin Ian Kingce254242016-02-22 11:35:46 +00002248 const struct rtl_stats *status, struct sk_buff *skb);
Larry Fingerf7953b22014-09-22 09:39:20 -05002249 void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2250 struct rtl_wow_pattern *rtl_pattern,
2251 u8 index);
Troy Tand0311312015-02-03 11:15:17 -06002252 u16 (*get_available_desc)(struct ieee80211_hw *hw, u8 q_idx);
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002253 void (*c2h_content_parsing)(struct ieee80211_hw *hw, u8 tag, u8 len,
2254 u8 *val);
Larry Finger0c817332010-12-08 11:12:31 -06002255};
2256
2257struct rtl_intf_ops {
2258 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002259 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002260 int (*adapter_start) (struct ieee80211_hw *hw);
2261 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002262 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2263 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002264
Thomas Huehn36323f82012-07-23 21:33:42 +02002265 int (*adapter_tx) (struct ieee80211_hw *hw,
2266 struct ieee80211_sta *sta,
2267 struct sk_buff *skb,
2268 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002269 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002270 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002271 bool (*waitq_insert) (struct ieee80211_hw *hw,
2272 struct ieee80211_sta *sta,
2273 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002274
2275 /*pci */
2276 void (*disable_aspm) (struct ieee80211_hw *hw);
2277 void (*enable_aspm) (struct ieee80211_hw *hw);
2278
2279 /*usb */
2280};
2281
2282struct rtl_mod_params {
Larry Fingerc34df312017-01-19 11:25:20 -06002283 /* default: 0,0 */
2284 u64 debug_mask;
Larry Finger0c817332010-12-08 11:12:31 -06002285 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002286 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002287
Larry Finger73a253c2011-10-07 11:27:33 -05002288 /* default: 0 = DBG_EMERG (0)*/
Larry Fingerc34df312017-01-19 11:25:20 -06002289 int debug_level;
Larry Finger73a253c2011-10-07 11:27:33 -05002290
Chaoming_Li3dad6182011-04-25 12:52:49 -05002291 /* default: 1 = using no linked power save */
2292 bool inactiveps;
2293
2294 /* default: 1 = using linked sw power save */
2295 bool swctrl_lps;
2296
2297 /* default: 1 = using linked fw power save */
2298 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002299
Larry Finger9afa2e42014-09-22 09:39:21 -05002300 /* default: 0 = not using MSI interrupts mode
2301 * submodules should set their own default value
2302 */
Adam Lee73070c42014-05-05 16:33:36 +08002303 bool msi_support;
Larry Finger9afa2e42014-09-22 09:39:21 -05002304
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002305 /* default: 0 = dma 32 */
2306 bool dma64;
2307
Ping-Ke Shih84efbad2017-09-29 14:48:00 -05002308 /* default: 1 = enable aspm */
2309 int aspm_support;
2310
Larry Finger9afa2e42014-09-22 09:39:21 -05002311 /* default 0: 1 means disable */
2312 bool disable_watchdog;
Larry Finger54328e62015-10-02 11:44:30 -05002313
2314 /* default 0: 1 means do not disable interrupts */
2315 bool int_clear;
Larry Fingerc18d8f52016-03-16 13:33:34 -05002316
2317 /* select antenna */
2318 int ant_sel;
Larry Finger0c817332010-12-08 11:12:31 -06002319};
2320
Larry Finger62e63972011-02-11 14:27:46 -06002321struct rtl_hal_usbint_cfg {
2322 /* data - rx */
2323 u32 in_ep_num;
2324 u32 rx_urb_num;
2325 u32 rx_max_size;
2326
2327 /* op - rx */
2328 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2329 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2330 struct sk_buff_head *);
2331
2332 /* tx */
2333 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2334 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2335 struct sk_buff *);
2336 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2337 struct sk_buff_head *);
2338
2339 /* endpoint mapping */
2340 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002341 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002342};
2343
Larry Finger0c817332010-12-08 11:12:31 -06002344struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002345 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002346 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002347 char *name;
Larry Finger62009b72013-11-18 11:11:26 -06002348 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002349 struct rtl_hal_ops *ops;
2350 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002351 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +08002352 enum rtl_spec_ver spec_ver;
Larry Finger0c817332010-12-08 11:12:31 -06002353
2354 /*this map used for some registers or vars
2355 defined int HAL but used in MAIN */
2356 u32 maps[RTL_VAR_MAP_MAX];
2357
2358};
2359
2360struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002361 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002362 struct mutex conf_mutex;
Ping-Ke Shiha3fa3662018-01-17 14:15:21 +08002363 struct mutex ips_mutex; /* mutex for enter/leave IPS */
2364 struct mutex lps_mutex; /* mutex for enter/leave LPS */
Larry Finger0c817332010-12-08 11:12:31 -06002365
2366 /*spin lock */
Larry Finger0c817332010-12-08 11:12:31 -06002367 spinlock_t irq_th_lock;
2368 spinlock_t h2c_lock;
2369 spinlock_t rf_ps_lock;
2370 spinlock_t rf_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002371 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002372 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002373 spinlock_t usb_lock;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002374 spinlock_t c2hcmd_lock;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002375 spinlock_t scan_list_lock; /* lock for the scan list */
Larry Fingere97b7752011-02-19 16:29:07 -06002376
Larry Finger26634c42013-03-24 22:06:33 -05002377 /*FW clock change */
2378 spinlock_t fw_ps_lock;
2379
Larry Fingere97b7752011-02-19 16:29:07 -06002380 /*Dual mac*/
2381 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002382
Larry Fingerf3355dd2014-03-04 16:53:47 -06002383 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002384};
2385
2386struct rtl_works {
2387 struct ieee80211_hw *hw;
2388
2389 /*timer */
2390 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002391 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002392 struct timer_list fw_clockoff_timer;
2393 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002394 /*task */
2395 struct tasklet_struct irq_tasklet;
2396 struct tasklet_struct irq_prepare_bcn_tasklet;
2397
2398 /*work queue */
2399 struct workqueue_struct *rtl_wq;
2400 struct delayed_work watchdog_wq;
2401 struct delayed_work ips_nic_off_wq;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002402 struct delayed_work c2hcmd_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002403
2404 /* For SW LPS */
2405 struct delayed_work ps_work;
2406 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002407 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002408
Larry Fingera2699132013-03-24 22:06:41 -05002409 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002410 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002411};
2412
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002413struct rtl_debug {
2414 /* add for debug */
2415 struct dentry *debugfs_dir;
2416 char debugfs_name[20];
2417};
2418
Larry Finger2461c7d2012-08-31 15:39:01 -05002419#define MIMO_PS_STATIC 0
2420#define MIMO_PS_DYNAMIC 1
2421#define MIMO_PS_NOLIMIT 3
2422
2423struct rtl_dualmac_easy_concurrent_ctl {
2424 enum band_type currentbandtype_backfordmdp;
2425 bool close_bbandrf_for_dmsp;
2426 bool change_to_dmdp;
2427 bool change_to_dmsp;
2428 bool switch_in_process;
2429};
2430
2431struct rtl_dmsp_ctl {
2432 bool activescan_for_slaveofdmsp;
2433 bool scan_for_anothermac_fordmsp;
2434 bool scan_for_itself_fordmsp;
2435 bool writedig_for_anothermacofdmsp;
2436 u32 curdigvalue_for_anothermacofdmsp;
2437 bool changecckpdstate_for_anothermacofdmsp;
2438 u8 curcckpdstate_for_anothermacofdmsp;
2439 bool changetxhighpowerlvl_for_anothermacofdmsp;
2440 u8 curtxhighlvl_for_anothermacofdmsp;
2441 long rssivalmin_for_anothermacofdmsp;
2442};
2443
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002444struct ps_t {
2445 u8 pre_ccastate;
2446 u8 cur_ccasate;
2447 u8 pre_rfstate;
2448 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002449 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002450 long rssi_val_min;
2451};
2452
2453struct dig_t {
2454 u32 rssi_lowthresh;
2455 u32 rssi_highthresh;
2456 u32 fa_lowthresh;
2457 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002458 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002459 long rssi_highpower_lowthresh;
2460 long rssi_highpower_highthresh;
2461 u32 recover_cnt;
2462 u32 pre_igvalue;
2463 u32 cur_igvalue;
2464 long rssi_val;
2465 u8 dig_enable_flag;
2466 u8 dig_ext_port_stage;
2467 u8 dig_algorithm;
2468 u8 dig_twoport_algorithm;
2469 u8 dig_dbgmode;
2470 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002471 u8 cursta_cstate;
2472 u8 presta_cstate;
2473 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002474 u8 stop_dig;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002475 s8 back_val;
2476 s8 back_range_max;
2477 s8 back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002478 u8 rx_gain_max;
2479 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002480 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002481 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002482 u8 pre_cck_cca_thres;
2483 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002484 u8 pre_cck_pd_state;
2485 u8 cur_cck_pd_state;
2486 u8 pre_cck_fa_state;
2487 u8 cur_cck_fa_state;
2488 u8 pre_ccastate;
2489 u8 cur_ccasate;
2490 u8 large_fa_hit;
2491 u8 forbidden_igi;
2492 u8 dig_state;
2493 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002494 u8 cur_sta_cstate;
2495 u8 pre_sta_cstate;
2496 u8 cur_ap_cstate;
2497 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002498 u8 cur_pd_thstate;
2499 u8 pre_pd_thstate;
2500 u8 cur_cs_ratiostate;
2501 u8 pre_cs_ratiostate;
2502 u8 backoff_enable_flag;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002503 s8 backoffval_range_max;
2504 s8 backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002505 u8 dig_min_0;
2506 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002507 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002508 bool media_connect_0;
2509 bool media_connect_1;
2510
2511 u32 antdiv_rssi_max;
2512 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002513};
2514
Larry Finger2461c7d2012-08-31 15:39:01 -05002515struct rtl_global_var {
2516 /* from this list we can get
2517 * other adapter's rtl_priv */
2518 struct list_head glb_priv_list;
2519 spinlock_t glb_list_lock;
2520};
2521
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002522#define IN_4WAY_TIMEOUT_TIME (30 * MSEC_PER_SEC) /* 30 seconds */
2523
Larry Fingeraa45a672014-02-28 15:16:43 -06002524struct rtl_btc_info {
2525 u8 bt_type;
2526 u8 btcoexist;
2527 u8 ant_num;
Ping-Ke Shihdb8cb002017-02-06 21:30:03 -06002528 u8 single_ant_path;
Ping-Ke Shihf1cb27e2017-06-21 12:15:36 -05002529
2530 u8 ap_num;
Ping-Ke Shih76f146b2017-06-21 12:15:38 -05002531 bool in_4way;
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002532 unsigned long in_4way_ts;
Larry Fingeraa45a672014-02-28 15:16:43 -06002533};
2534
Larry Finger2cddad32014-02-28 15:16:46 -06002535struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002536 struct rtl_btc_ops *btc_ops;
2537 struct rtl_btc_info btc_info;
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002538 /* btc context */
2539 void *btc_context;
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002540 void *wifi_only_context;
Larry Finger2cddad32014-02-28 15:16:46 -06002541 /* EEPROM BT info. */
2542 u8 eeprom_bt_coexist;
2543 u8 eeprom_bt_type;
2544 u8 eeprom_bt_ant_num;
2545 u8 eeprom_bt_ant_isol;
2546 u8 eeprom_bt_radio_shared;
2547
2548 u8 bt_coexistence;
2549 u8 bt_ant_num;
2550 u8 bt_coexist_type;
2551 u8 bt_state;
2552 u8 bt_cur_state; /* 0:on, 1:off */
2553 u8 bt_ant_isolation; /* 0:good, 1:bad */
2554 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2555 u8 bt_service;
2556 u8 bt_radio_shared_type;
2557 u8 bt_rfreg_origin_1e;
2558 u8 bt_rfreg_origin_1f;
2559 u8 bt_rssi_state;
2560 u32 ratio_tx;
2561 u32 ratio_pri;
2562 u32 bt_edca_ul;
2563 u32 bt_edca_dl;
2564
2565 bool init_set;
2566 bool bt_busy_traffic;
2567 bool bt_traffic_mode_set;
2568 bool bt_non_traffic_mode_set;
2569
2570 bool fw_coexist_all_off;
2571 bool sw_coexist_all_off;
2572 bool hw_coexist_all_off;
2573 u32 cstate;
2574 u32 previous_state;
2575 u32 cstate_h;
2576 u32 previous_state_h;
2577
2578 u8 bt_pre_rssi_state;
2579 u8 bt_pre_rssi_state1;
2580
2581 u8 reg_bt_iso;
2582 u8 reg_bt_sco;
2583 bool balance_on;
2584 u8 bt_active_zero_cnt;
2585 bool cur_bt_disabled;
2586 bool pre_bt_disabled;
2587
2588 u8 bt_profile_case;
2589 u8 bt_profile_action;
2590 bool bt_busy;
2591 bool hold_for_bt_operation;
2592 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002593};
2594
2595struct rtl_btc_ops {
2596 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002597 void (*btc_init_variables_wifi_only)(struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002598 void (*btc_deinit_variables)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002599 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
Ping-Ke Shiha44709b2018-01-17 14:15:26 +08002600 void (*btc_power_on_setting)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002601 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002602 void (*btc_init_hw_config_wifi_only)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002603 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002604 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002605 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002606 void (*btc_scan_notify_wifi_only)(struct rtl_priv *rtlpriv,
2607 u8 scantype);
Larry Fingeraa45a672014-02-28 15:16:43 -06002608 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2609 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002610 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002611 void (*btc_periodical) (struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002612 void (*btc_halt_notify)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002613 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2614 u8 *tmp_buf, u8 length);
Ping-Ke Shih6aad6072017-07-02 13:12:31 -05002615 void (*btc_btmpinfo_notify)(struct rtl_priv *rtlpriv,
2616 u8 *tmp_buf, u8 length);
Larry Fingeraa45a672014-02-28 15:16:43 -06002617 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2618 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2619 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002620 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2621 u8 pkt_type);
Ping-Ke Shih17bf8512018-01-19 14:45:43 +08002622 void (*btc_switch_band_notify)(struct rtl_priv *rtlpriv, u8 type,
2623 bool scanning);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002624 void (*btc_switch_band_notify_wifi_only)(struct rtl_priv *rtlpriv,
2625 u8 type, bool scanning);
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002626 void (*btc_display_bt_coex_info)(struct rtl_priv *rtlpriv,
2627 struct seq_file *m);
Ping-Ke Shih54685f92017-06-18 11:12:46 -05002628 void (*btc_record_pwr_mode)(struct rtl_priv *rtlpriv, u8 *buf, u8 len);
Ping-Ke Shih42213f22017-06-18 11:12:49 -05002629 u8 (*btc_get_lps_val)(struct rtl_priv *rtlpriv);
2630 u8 (*btc_get_rpwm_val)(struct rtl_priv *rtlpriv);
2631 bool (*btc_is_bt_ctrl_lps)(struct rtl_priv *rtlpriv);
Ping-Ke Shih26356642017-06-18 11:12:47 -05002632 void (*btc_get_ampdu_cfg)(struct rtl_priv *rtlpriv, u8 *reject_agg,
2633 u8 *ctrl_agg_size, u8 *agg_size);
Ping-Ke Shihc6922052017-06-18 11:12:48 -05002634 bool (*btc_is_bt_lps_on)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002635};
2636
2637struct proxim {
2638 bool proxim_on;
2639
2640 void *proximity_priv;
2641 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2642 struct sk_buff *skb);
2643 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2644};
2645
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002646struct rtl_c2hcmd {
2647 struct list_head list;
2648 u8 tag;
2649 u8 len;
2650 u8 *val;
2651};
2652
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002653struct rtl_bssid_entry {
2654 struct list_head list;
2655 u8 bssid[ETH_ALEN];
2656 u32 age;
2657};
2658
2659struct rtl_scan_list {
2660 int num;
2661 struct list_head list; /* sort by age */
2662};
2663
Larry Finger0c817332010-12-08 11:12:31 -06002664struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002665 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002666 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002667 struct list_head list;
2668 struct rtl_priv *buddy_priv;
2669 struct rtl_global_var *glb_var;
2670 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2671 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002672 struct rtl_locks locks;
2673 struct rtl_works works;
2674 struct rtl_mac mac80211;
2675 struct rtl_hal rtlhal;
2676 struct rtl_regulatory regd;
2677 struct rtl_rfkill rfkill;
2678 struct rtl_io io;
2679 struct rtl_phy phy;
2680 struct rtl_dm dm;
2681 struct rtl_security sec;
2682 struct rtl_efuse efuse;
Larry Fingerd5efe152017-02-07 09:14:21 -06002683 struct rtl_led_ctl ledctl;
Ping-Ke Shih84795802017-06-18 11:12:44 -05002684 struct rtl_tx_report tx_report;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002685 struct rtl_scan_list scan_list;
Larry Finger0c817332010-12-08 11:12:31 -06002686
2687 struct rtl_ps_ctl psc;
2688 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002689 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002690 struct wireless_stats stats;
2691 struct rt_link_detect link_info;
2692 struct false_alarm_statistics falsealm_cnt;
2693
2694 struct rtl_rate_priv *rate_priv;
2695
Larry Finger2461c7d2012-08-31 15:39:01 -05002696 /* sta entry list for ap adhoc or mesh */
2697 struct list_head entry_list;
2698
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002699 /* c2hcmd list for kthread level access */
2700 struct list_head c2hcmd_list;
2701
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002702 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002703 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002704
2705 /*
2706 *hal_cfg : for diff cards
2707 *intf_ops : for diff interrface usb/pcie
2708 */
2709 struct rtl_hal_cfg *cfg;
Julia Lawall1bfcfdc2016-05-01 21:57:44 +02002710 const struct rtl_intf_ops *intf_ops;
Larry Finger0c817332010-12-08 11:12:31 -06002711
2712 /*this var will be set by set_bit,
2713 and was used to indicate status of
2714 interface or hardware */
2715 unsigned long status;
2716
Larry Finger0985dfb2012-04-19 16:32:40 -05002717 /* tables for dm */
2718 struct dig_t dm_digtable;
2719 struct ps_t dm_pstable;
2720
Larry Fingerb9a758a2013-11-18 11:11:27 -06002721 u32 reg_874;
2722 u32 reg_c70;
2723 u32 reg_85c;
2724 u32 reg_a74;
2725 bool reg_init; /* true if regs saved */
2726 bool bt_operation_on;
2727 __le32 *usb_data;
2728 int usb_data_index;
2729 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002730 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002731 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002732
Larry Fingeraa45a672014-02-28 15:16:43 -06002733 /* intel Proximity, should be alloc mem
2734 * in intel Proximity module and can only
2735 * be used in intel Proximity mode
2736 */
2737 struct proxim proximity;
2738
2739 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002740 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002741
2742 /* separate 92ee from other ICs,
2743 * 92ee use new trx flow.
2744 */
2745 bool use_new_trx_flow;
2746
Larry Finger9afa2e42014-09-22 09:39:21 -05002747#ifdef CONFIG_PM
2748 struct wiphy_wowlan_support wowlan;
2749#endif
Larry Finger0c817332010-12-08 11:12:31 -06002750 /*This must be the last item so
2751 that it points to the data allocated
2752 beyond this structure like:
2753 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002754 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002755};
2756
2757#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2758#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2759#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2760#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2761#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2762
Larry Fingere97b7752011-02-19 16:29:07 -06002763
George18d30062011-02-19 16:29:02 -06002764/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002765 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002766****************************************/
2767
2768enum bt_ant_num {
2769 ANT_X2 = 0,
2770 ANT_X1 = 1,
2771};
2772
2773enum bt_co_type {
2774 BT_2WIRE = 0,
2775 BT_ISSC_3WIRE = 1,
2776 BT_ACCEL = 2,
2777 BT_CSR_BC4 = 3,
2778 BT_CSR_BC8 = 4,
2779 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002780 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002781 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002782 BT_RTL8723B = 8,
2783 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002784 BT_RTL8812A = 11,
2785};
2786
2787enum bt_total_ant_num {
2788 ANT_TOTAL_X2 = 0,
2789 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002790};
2791
2792enum bt_cur_state {
2793 BT_OFF = 0,
2794 BT_ON = 1,
2795};
2796
2797enum bt_service_type {
2798 BT_SCO = 0,
2799 BT_A2DP = 1,
2800 BT_HID = 2,
2801 BT_HID_IDLE = 3,
2802 BT_SCAN = 4,
2803 BT_IDLE = 5,
2804 BT_OTHER_ACTION = 6,
2805 BT_BUSY = 7,
2806 BT_OTHERBUSY = 8,
2807 BT_PAN = 9,
2808};
2809
2810enum bt_radio_shared {
2811 BT_RADIO_SHARED = 0,
2812 BT_RADIO_INDIVIDUAL = 1,
2813};
2814
Larry Fingere97b7752011-02-19 16:29:07 -06002815
Larry Finger0c817332010-12-08 11:12:31 -06002816/****************************************
2817 mem access macro define start
2818 Call endian free function when
2819 1. Read/write packet content.
2820 2. Before write integer to IO.
2821 3. After read integer from IO.
2822****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002823/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002824#define EF1BYTE(_val) \
2825 ((u8)(_val))
2826#define EF2BYTE(_val) \
2827 (le16_to_cpu(_val))
2828#define EF4BYTE(_val) \
2829 (le32_to_cpu(_val))
2830
Chaoming_Li3dad6182011-04-25 12:52:49 -05002831/* Read data from memory */
Larry Finger106e0de2017-01-19 14:28:08 -06002832#define READEF1BYTE(_ptr) \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002833 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002834/* Read le16 data from memory and convert to host ordering */
Larry Finger106e0de2017-01-19 14:28:08 -06002835#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002836 EF2BYTE(*(_ptr))
Larry Finger106e0de2017-01-19 14:28:08 -06002837#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002838 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002839
Larry Finger9e0bc672011-02-19 16:30:02 -06002840/* Create a bit mask
2841 * Examples:
2842 * BIT_LEN_MASK_32(0) => 0x00000000
2843 * BIT_LEN_MASK_32(1) => 0x00000001
2844 * BIT_LEN_MASK_32(2) => 0x00000003
2845 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2846 */
Larry Finger0c817332010-12-08 11:12:31 -06002847#define BIT_LEN_MASK_32(__bitlen) \
2848 (0xFFFFFFFF >> (32 - (__bitlen)))
2849#define BIT_LEN_MASK_16(__bitlen) \
2850 (0xFFFF >> (16 - (__bitlen)))
2851#define BIT_LEN_MASK_8(__bitlen) \
2852 (0xFF >> (8 - (__bitlen)))
2853
Larry Finger9e0bc672011-02-19 16:30:02 -06002854/* Create an offset bit mask
2855 * Examples:
2856 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2857 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2858 */
Larry Finger0c817332010-12-08 11:12:31 -06002859#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2860 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2861#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2862 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2863#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2864 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2865
2866/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002867 * Return 4-byte value in host byte ordering from
2868 * 4-byte pointer in little-endian system.
2869 */
Larry Finger0c817332010-12-08 11:12:31 -06002870#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002871 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002872#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002873 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002874#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2875 (EF1BYTE(*((u8 *)(__pstart))))
2876
Chaoming_Li3dad6182011-04-25 12:52:49 -05002877/*Description:
2878Translate subfield (continuous bits in little-endian) of 4-byte
2879value to host byte ordering.*/
2880#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2881 ( \
2882 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2883 BIT_LEN_MASK_32(__bitlen) \
2884 )
2885#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2886 ( \
2887 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2888 BIT_LEN_MASK_16(__bitlen) \
2889 )
2890#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2891 ( \
2892 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2893 BIT_LEN_MASK_8(__bitlen) \
2894 )
2895
Larry Finger9e0bc672011-02-19 16:30:02 -06002896/* Description:
2897 * Mask subfield (continuous bits in little-endian) of 4-byte value
2898 * and return the result in 4-byte value in host byte ordering.
2899 */
Larry Finger0c817332010-12-08 11:12:31 -06002900#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2901 ( \
2902 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2903 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2904 )
2905#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2906 ( \
2907 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2908 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2909 )
2910#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2911 ( \
2912 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2913 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2914 )
2915
Larry Finger9e0bc672011-02-19 16:30:02 -06002916/* Description:
2917 * Set subfield of little-endian 4-byte value to specified value.
2918 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002919#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002920 *((__le32 *)(__pstart)) = \
2921 cpu_to_le32( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002922 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2923 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002924 )
Chaoming_Li3dad6182011-04-25 12:52:49 -05002925#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002926 *((__le16 *)(__pstart)) = \
2927 cpu_to_le16( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002928 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2929 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002930 )
Larry Finger0c817332010-12-08 11:12:31 -06002931#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2932 *((u8 *)(__pstart)) = EF1BYTE \
2933 ( \
2934 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2935 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002936 )
Larry Finger0c817332010-12-08 11:12:31 -06002937
Chaoming_Li3dad6182011-04-25 12:52:49 -05002938#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2939 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2940
Larry Finger0c817332010-12-08 11:12:31 -06002941/****************************************
2942 mem access macro define end
2943****************************************/
2944
Larry Fingere97b7752011-02-19 16:29:07 -06002945#define byte(x, n) ((x >> (8 * n)) & 0xff)
2946
Chaoming_Li3dad6182011-04-25 12:52:49 -05002947#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002948#define RTL_WATCH_DOG_TIME 2000
2949#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002950#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2951#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2952#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2953#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002954#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002955
2956#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2957#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2958#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2959/*NIC halt, re-initialize hw parameters*/
2960#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2961#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2962#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2963/*Always enable ASPM and Clock Req in initialization.*/
2964#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002965/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2966#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002967/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2968#define RT_RF_LPS_DISALBE_2R BIT(30)
2969#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2970#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2971 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2972#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2973 (ppsc->cur_ps_level &= (~(_ps_flg)))
2974#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2975 (ppsc->cur_ps_level |= _ps_flg)
2976
2977#define container_of_dwork_rtl(x, y, z) \
Geliang Tang4679f412016-03-18 13:22:24 +11002978 container_of(to_delayed_work(x), y, z)
Larry Finger0c817332010-12-08 11:12:31 -06002979
Chaoming_Li3dad6182011-04-25 12:52:49 -05002980#define FILL_OCTET_STRING(_os, _octet, _len) \
2981 (_os).octet = (u8 *)(_octet); \
2982 (_os).length = (_len);
2983
2984#define CP_MACADDR(des, src) \
2985 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
2986 (des)[2] = (src)[2], (des)[3] = (src)[3],\
2987 (des)[4] = (src)[4], (des)[5] = (src)[5])
2988
Larry Finger21e4b072014-09-22 09:39:26 -05002989#define LDPC_HT_ENABLE_RX BIT(0)
2990#define LDPC_HT_ENABLE_TX BIT(1)
2991#define LDPC_HT_TEST_TX_ENABLE BIT(2)
2992#define LDPC_HT_CAP_TX BIT(3)
2993
2994#define STBC_HT_ENABLE_RX BIT(0)
2995#define STBC_HT_ENABLE_TX BIT(1)
2996#define STBC_HT_TEST_TX_ENABLE BIT(2)
2997#define STBC_HT_CAP_TX BIT(3)
2998
2999#define LDPC_VHT_ENABLE_RX BIT(0)
3000#define LDPC_VHT_ENABLE_TX BIT(1)
3001#define LDPC_VHT_TEST_TX_ENABLE BIT(2)
3002#define LDPC_VHT_CAP_TX BIT(3)
3003
3004#define STBC_VHT_ENABLE_RX BIT(0)
3005#define STBC_VHT_ENABLE_TX BIT(1)
3006#define STBC_VHT_TEST_TX_ENABLE BIT(2)
3007#define STBC_VHT_CAP_TX BIT(3)
3008
Larry Finger9696a152016-02-11 10:53:09 -06003009extern u8 channel5g[CHANNEL_MAX_NUMBER_5G];
3010
3011extern u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M];
3012
Larry Finger0c817332010-12-08 11:12:31 -06003013static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
3014{
3015 return rtlpriv->io.read8_sync(rtlpriv, addr);
3016}
3017
3018static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
3019{
3020 return rtlpriv->io.read16_sync(rtlpriv, addr);
3021}
3022
3023static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
3024{
3025 return rtlpriv->io.read32_sync(rtlpriv, addr);
3026}
3027
3028static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
3029{
3030 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003031
3032 if (rtlpriv->cfg->write_readback)
3033 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003034}
3035
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003036static inline void rtl_write_byte_with_val32(struct ieee80211_hw *hw,
3037 u32 addr, u32 val8)
3038{
3039 struct rtl_priv *rtlpriv = rtl_priv(hw);
3040
3041 rtl_write_byte(rtlpriv, addr, (u8)val8);
3042}
3043
Larry Finger0c817332010-12-08 11:12:31 -06003044static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
3045{
3046 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003047
3048 if (rtlpriv->cfg->write_readback)
3049 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003050}
3051
3052static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
3053 u32 addr, u32 val32)
3054{
3055 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003056
3057 if (rtlpriv->cfg->write_readback)
3058 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003059}
3060
3061static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
3062 u32 regaddr, u32 bitmask)
3063{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003064 struct rtl_priv *rtlpriv = hw->priv;
3065
3066 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003067}
3068
3069static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
3070 u32 bitmask, u32 data)
3071{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003072 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06003073
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003074 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003075}
3076
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003077static inline void rtl_set_bbreg_with_dwmask(struct ieee80211_hw *hw,
3078 u32 regaddr, u32 data)
3079{
3080 rtl_set_bbreg(hw, regaddr, 0xffffffff, data);
3081}
3082
Larry Finger0c817332010-12-08 11:12:31 -06003083static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
3084 enum radio_path rfpath, u32 regaddr,
3085 u32 bitmask)
3086{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003087 struct rtl_priv *rtlpriv = hw->priv;
3088
3089 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003090}
3091
3092static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
3093 enum radio_path rfpath, u32 regaddr,
3094 u32 bitmask, u32 data)
3095{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003096 struct rtl_priv *rtlpriv = hw->priv;
3097
3098 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003099}
3100
3101static inline bool is_hal_stop(struct rtl_hal *rtlhal)
3102{
3103 return (_HAL_STATE_STOP == rtlhal->state);
3104}
3105
3106static inline void set_hal_start(struct rtl_hal *rtlhal)
3107{
3108 rtlhal->state = _HAL_STATE_START;
3109}
3110
3111static inline void set_hal_stop(struct rtl_hal *rtlhal)
3112{
3113 rtlhal->state = _HAL_STATE_STOP;
3114}
3115
3116static inline u8 get_rf_type(struct rtl_phy *rtlphy)
3117{
3118 return rtlphy->rf_type;
3119}
3120
Chaoming_Li3dad6182011-04-25 12:52:49 -05003121static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
3122{
3123 return (struct ieee80211_hdr *)(skb->data);
3124}
3125
Larry Fingerd3bb1422011-04-25 13:23:20 -05003126static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003127{
Larry Fingerd3bb1422011-04-25 13:23:20 -05003128 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05003129}
3130
3131static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
3132{
3133 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
3134}
3135
3136static inline u16 rtl_get_tid(struct sk_buff *skb)
3137{
3138 return rtl_get_tid_h(rtl_get_hdr(skb));
3139}
3140
3141static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
3142 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05003143 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003144{
3145 return ieee80211_find_sta(vif, bssid);
3146}
3147
Larry Finger2461c7d2012-08-31 15:39:01 -05003148static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
3149 u8 *mac_addr)
3150{
3151 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3152 return ieee80211_find_sta(mac->vif, mac_addr);
3153}
3154
Larry Finger0c817332010-12-08 11:12:31 -06003155#endif