blob: d9848f1fc4e8d8f9b6b63c88f7fe8f148be868b3 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <linux/wait.h>
21
22#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020023#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Andy Gross5c137792012-03-05 10:48:39 -060027#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020028#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
30#define DRIVER_NAME MODULE_NAME
31#define DRIVER_DESC "OMAP DRM"
32#define DRIVER_DATE "20110917"
33#define DRIVER_MAJOR 1
34#define DRIVER_MINOR 0
35#define DRIVER_PATCHLEVEL 0
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
38
39MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
40module_param(num_crtc, int, 0600);
41
42/*
43 * mode config funcs
44 */
45
46/* Notes about mapping DSS and DRM entities:
47 * CRTC: overlay
48 * encoder: manager.. with some extension to allow one primary CRTC
49 * and zero or more video CRTC's to be mapped to one encoder?
50 * connector: dssdev.. manager can be attached/detached from different
51 * devices
52 */
53
54static void omap_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct omap_drm_private *priv = dev->dev_private;
57 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090058 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060059 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060060}
61
Laurent Pinchart748471a52015-03-05 23:42:39 +020062struct omap_atomic_state_commit {
63 struct work_struct work;
64 struct drm_device *dev;
65 struct drm_atomic_state *state;
66 u32 crtcs;
67};
68
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030069static void omap_atomic_wait_for_completion(struct drm_device *dev,
70 struct drm_atomic_state *old_state)
71{
72 struct drm_crtc_state *old_crtc_state;
73 struct drm_crtc *crtc;
74 unsigned int i;
75 int ret;
76
77 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
78 if (!crtc->state->enable)
79 continue;
80
81 ret = omap_crtc_wait_pending(crtc);
82
83 if (!ret)
84 dev_warn(dev->dev,
85 "atomic complete timeout (pipe %u)!\n", i);
86 }
87}
88
Laurent Pinchart748471a52015-03-05 23:42:39 +020089static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
90{
91 struct drm_device *dev = commit->dev;
92 struct omap_drm_private *priv = dev->dev_private;
93 struct drm_atomic_state *old_state = commit->state;
94
95 /* Apply the atomic update. */
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030096 dispc_runtime_get();
97
Laurent Pinchart748471a52015-03-05 23:42:39 +020098 drm_atomic_helper_commit_modeset_disables(dev, old_state);
Daniel Vetteraef9dbb2015-09-08 12:02:07 +020099 drm_atomic_helper_commit_planes(dev, old_state, false);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200100 drm_atomic_helper_commit_modeset_enables(dev, old_state);
101
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300102 omap_atomic_wait_for_completion(dev, old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200103
104 drm_atomic_helper_cleanup_planes(dev, old_state);
105
Laurent Pinchart69fb7c82015-05-28 02:09:56 +0300106 dispc_runtime_put();
107
Laurent Pinchart748471a52015-03-05 23:42:39 +0200108 drm_atomic_state_free(old_state);
109
110 /* Complete the commit, wake up any waiter. */
111 spin_lock(&priv->commit.lock);
112 priv->commit.pending &= ~commit->crtcs;
113 spin_unlock(&priv->commit.lock);
114
115 wake_up_all(&priv->commit.wait);
116
117 kfree(commit);
118}
119
120static void omap_atomic_work(struct work_struct *work)
121{
122 struct omap_atomic_state_commit *commit =
123 container_of(work, struct omap_atomic_state_commit, work);
124
125 omap_atomic_complete(commit);
126}
127
128static bool omap_atomic_is_pending(struct omap_drm_private *priv,
129 struct omap_atomic_state_commit *commit)
130{
131 bool pending;
132
133 spin_lock(&priv->commit.lock);
134 pending = priv->commit.pending & commit->crtcs;
135 spin_unlock(&priv->commit.lock);
136
137 return pending;
138}
139
140static int omap_atomic_commit(struct drm_device *dev,
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200141 struct drm_atomic_state *state, bool nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200142{
143 struct omap_drm_private *priv = dev->dev_private;
144 struct omap_atomic_state_commit *commit;
Daniel Vetter82072572016-06-02 00:06:29 +0200145 struct drm_crtc *crtc;
146 struct drm_crtc_state *crtc_state;
147 int i, ret;
Laurent Pinchart748471a52015-03-05 23:42:39 +0200148
149 ret = drm_atomic_helper_prepare_planes(dev, state);
150 if (ret)
151 return ret;
152
153 /* Allocate the commit object. */
154 commit = kzalloc(sizeof(*commit), GFP_KERNEL);
155 if (commit == NULL) {
156 ret = -ENOMEM;
157 goto error;
158 }
159
160 INIT_WORK(&commit->work, omap_atomic_work);
161 commit->dev = dev;
162 commit->state = state;
163
164 /* Wait until all affected CRTCs have completed previous commits and
165 * mark them as pending.
166 */
Daniel Vetter82072572016-06-02 00:06:29 +0200167 for_each_crtc_in_state(state, crtc, crtc_state, i)
168 commit->crtcs |= drm_crtc_mask(crtc);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200169
170 wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
171
172 spin_lock(&priv->commit.lock);
173 priv->commit.pending |= commit->crtcs;
174 spin_unlock(&priv->commit.lock);
175
176 /* Swap the state, this is the point of no return. */
177 drm_atomic_helper_swap_state(dev, state);
178
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200179 if (nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200180 schedule_work(&commit->work);
181 else
182 omap_atomic_complete(commit);
183
184 return 0;
185
186error:
187 drm_atomic_helper_cleanup_planes(dev, state);
188 return ret;
189}
190
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200191static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600192 .fb_create = omap_framebuffer_create,
193 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200194 .atomic_check = drm_atomic_helper_check,
Laurent Pinchart748471a52015-03-05 23:42:39 +0200195 .atomic_commit = omap_atomic_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600196};
197
198static int get_connector_type(struct omap_dss_device *dssdev)
199{
200 switch (dssdev->type) {
201 case OMAP_DISPLAY_TYPE_HDMI:
202 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300203 case OMAP_DISPLAY_TYPE_DVI:
204 return DRM_MODE_CONNECTOR_DVID;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600205 default:
206 return DRM_MODE_CONNECTOR_Unknown;
207 }
208}
209
Archit Taneja0d8f3712013-03-26 19:15:19 +0530210static bool channel_used(struct drm_device *dev, enum omap_channel channel)
211{
212 struct omap_drm_private *priv = dev->dev_private;
213 int i;
214
215 for (i = 0; i < priv->num_crtcs; i++) {
216 struct drm_crtc *crtc = priv->crtcs[i];
217
218 if (omap_crtc_channel(crtc) == channel)
219 return true;
220 }
221
222 return false;
223}
Archit Tanejacc823bd2014-01-02 14:49:52 +0530224static void omap_disconnect_dssdevs(void)
225{
226 struct omap_dss_device *dssdev = NULL;
227
228 for_each_dss_dev(dssdev)
229 dssdev->driver->disconnect(dssdev);
230}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530231
Archit Taneja3a01ab22014-01-02 14:49:51 +0530232static int omap_connect_dssdevs(void)
233{
234 int r;
235 struct omap_dss_device *dssdev = NULL;
236 bool no_displays = true;
237
238 for_each_dss_dev(dssdev) {
239 r = dssdev->driver->connect(dssdev);
240 if (r == -EPROBE_DEFER) {
241 omap_dss_put_device(dssdev);
242 goto cleanup;
243 } else if (r) {
244 dev_warn(dssdev->dev, "could not connect display: %s\n",
245 dssdev->name);
246 } else {
247 no_displays = false;
248 }
249 }
250
251 if (no_displays)
252 return -EPROBE_DEFER;
253
254 return 0;
255
256cleanup:
257 /*
258 * if we are deferring probe, we disconnect the devices we previously
259 * connected
260 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530261 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530262
263 return r;
264}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600265
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200266static int omap_modeset_create_crtc(struct drm_device *dev, int id,
267 enum omap_channel channel)
268{
269 struct omap_drm_private *priv = dev->dev_private;
270 struct drm_plane *plane;
271 struct drm_crtc *crtc;
272
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200273 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200274 if (IS_ERR(plane))
275 return PTR_ERR(plane);
276
277 crtc = omap_crtc_init(dev, plane, channel, id);
278
279 BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
280 priv->crtcs[id] = crtc;
281 priv->num_crtcs++;
282
283 priv->planes[id] = plane;
284 priv->num_planes++;
285
286 return 0;
287}
288
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200289static int omap_modeset_init_properties(struct drm_device *dev)
290{
291 struct omap_drm_private *priv = dev->dev_private;
292
293 if (priv->has_dmm) {
294 dev->mode_config.rotation_property =
295 drm_mode_create_rotation_property(dev,
296 BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) |
297 BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) |
298 BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y));
299 if (!dev->mode_config.rotation_property)
300 return -ENOMEM;
301 }
302
303 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
304 if (!priv->zorder_prop)
305 return -ENOMEM;
306
307 return 0;
308}
309
Rob Clarkcd5351f2011-11-12 12:09:40 -0600310static int omap_modeset_init(struct drm_device *dev)
311{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600312 struct omap_drm_private *priv = dev->dev_private;
313 struct omap_dss_device *dssdev = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600314 int num_ovls = dss_feat_get_num_ovls();
Archit Taneja0d8f3712013-03-26 19:15:19 +0530315 int num_mgrs = dss_feat_get_num_mgrs();
316 int num_crtcs;
317 int i, id = 0;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200318 int ret;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300319
Rob Clarkcd5351f2011-11-12 12:09:40 -0600320 drm_mode_config_init(dev);
321
Rob Clarkf5f94542012-12-04 13:59:12 -0600322 omap_drm_irq_install(dev);
Andy Gross71e88312011-12-05 19:19:21 -0600323
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200324 ret = omap_modeset_init_properties(dev);
325 if (ret < 0)
326 return ret;
327
Rob Clarkf5f94542012-12-04 13:59:12 -0600328 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530329 * We usually don't want to create a CRTC for each manager, at least
330 * not until we have a way to expose private planes to userspace.
331 * Otherwise there would not be enough video pipes left for drm planes.
332 * We use the num_crtc argument to limit the number of crtcs we create.
Rob Clarkf5f94542012-12-04 13:59:12 -0600333 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530334 num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600335
Archit Taneja0d8f3712013-03-26 19:15:19 +0530336 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600337
Rob Clarkf5f94542012-12-04 13:59:12 -0600338 for_each_dss_dev(dssdev) {
339 struct drm_connector *connector;
340 struct drm_encoder *encoder;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530341 enum omap_channel channel;
Tomi Valkeinen179df152015-10-21 16:17:23 +0300342 struct omap_dss_device *out;
Rob Clarkf5f94542012-12-04 13:59:12 -0600343
Archit Taneja3a01ab22014-01-02 14:49:51 +0530344 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530345 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300346
Rob Clarkf5f94542012-12-04 13:59:12 -0600347 encoder = omap_encoder_init(dev, dssdev);
348
349 if (!encoder) {
350 dev_err(dev->dev, "could not create encoder: %s\n",
351 dssdev->name);
352 return -ENOMEM;
353 }
354
355 connector = omap_connector_init(dev,
356 get_connector_type(dssdev), dssdev, encoder);
357
358 if (!connector) {
359 dev_err(dev->dev, "could not create connector: %s\n",
360 dssdev->name);
361 return -ENOMEM;
362 }
363
364 BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
365 BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
366
367 priv->encoders[priv->num_encoders++] = encoder;
368 priv->connectors[priv->num_connectors++] = connector;
369
370 drm_mode_connector_attach_encoder(connector, encoder);
371
Archit Taneja0d8f3712013-03-26 19:15:19 +0530372 /*
373 * if we have reached the limit of the crtcs we are allowed to
374 * create, let's not try to look for a crtc for this
375 * panel/encoder and onwards, we will, of course, populate the
376 * the possible_crtcs field for all the encoders with the final
377 * set of crtcs we create
378 */
379 if (id == num_crtcs)
380 continue;
381
382 /*
383 * get the recommended DISPC channel for this encoder. For now,
384 * we only try to get create a crtc out of the recommended, the
385 * other possible channels to which the encoder can connect are
386 * not considered.
387 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530388
Tomi Valkeinen179df152015-10-21 16:17:23 +0300389 out = omapdss_find_output_from_display(dssdev);
390 channel = out->dispc_channel;
391 omap_dss_put_device(out);
392
Archit Taneja0d8f3712013-03-26 19:15:19 +0530393 /*
394 * if this channel hasn't already been taken by a previously
395 * allocated crtc, we create a new crtc for it
396 */
397 if (!channel_used(dev, channel)) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200398 ret = omap_modeset_create_crtc(dev, id, channel);
399 if (ret < 0) {
400 dev_err(dev->dev,
401 "could not create CRTC (channel %u)\n",
402 channel);
403 return ret;
404 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530405
406 id++;
407 }
408 }
409
410 /*
411 * we have allocated crtcs according to the need of the panels/encoders,
412 * adding more crtcs here if needed
413 */
414 for (; id < num_crtcs; id++) {
415
416 /* find a free manager for this crtc */
417 for (i = 0; i < num_mgrs; i++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200418 if (!channel_used(dev, i))
Archit Taneja0d8f3712013-03-26 19:15:19 +0530419 break;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530420 }
421
422 if (i == num_mgrs) {
423 /* this shouldn't really happen */
424 dev_err(dev->dev, "no managers left for crtc\n");
425 return -ENOMEM;
426 }
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200427
428 ret = omap_modeset_create_crtc(dev, id, i);
429 if (ret < 0) {
430 dev_err(dev->dev,
431 "could not create CRTC (channel %u)\n", i);
432 return ret;
433 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530434 }
435
436 /*
437 * Create normal planes for the remaining overlays:
438 */
439 for (; id < num_ovls; id++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200440 struct drm_plane *plane;
441
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200442 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200443 if (IS_ERR(plane))
444 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530445
446 BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
447 priv->planes[priv->num_planes++] = plane;
448 }
449
450 for (i = 0; i < priv->num_encoders; i++) {
451 struct drm_encoder *encoder = priv->encoders[i];
452 struct omap_dss_device *dssdev =
453 omap_encoder_get_dssdev(encoder);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300454 struct omap_dss_device *output;
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300455
456 output = omapdss_find_output_from_display(dssdev);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530457
Rob Clarkf5f94542012-12-04 13:59:12 -0600458 /* figure out which crtc's we can connect the encoder to: */
459 encoder->possible_crtcs = 0;
460 for (id = 0; id < priv->num_crtcs; id++) {
Archit Taneja0d8f3712013-03-26 19:15:19 +0530461 struct drm_crtc *crtc = priv->crtcs[id];
462 enum omap_channel crtc_channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530463
464 crtc_channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530465
Tomi Valkeinen17337292014-09-03 19:25:49 +0000466 if (output->dispc_channel == crtc_channel) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600467 encoder->possible_crtcs |= (1 << id);
Tomi Valkeinen17337292014-09-03 19:25:49 +0000468 break;
469 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600470 }
Tomi Valkeinen820caab2013-04-25 14:53:18 +0300471
472 omap_dss_put_device(output);
Rob Clarkf5f94542012-12-04 13:59:12 -0600473 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600474
Archit Taneja0d8f3712013-03-26 19:15:19 +0530475 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
476 priv->num_planes, priv->num_crtcs, priv->num_encoders,
477 priv->num_connectors);
478
Rob Clark6b8ca4c2012-01-08 19:37:37 -0600479 dev->mode_config.min_width = 32;
480 dev->mode_config.min_height = 32;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600481
482 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
483 * to fill in these limits properly on different OMAP generations..
484 */
485 dev->mode_config.max_width = 2048;
486 dev->mode_config.max_height = 2048;
487
488 dev->mode_config.funcs = &omap_mode_config_funcs;
489
Laurent Pinchart69a12262015-03-05 21:38:16 +0200490 drm_mode_config_reset(dev);
491
Rob Clarkcd5351f2011-11-12 12:09:40 -0600492 return 0;
493}
494
495static void omap_modeset_free(struct drm_device *dev)
496{
497 drm_mode_config_cleanup(dev);
498}
499
500/*
501 * drm ioctl funcs
502 */
503
504
505static int ioctl_get_param(struct drm_device *dev, void *data,
506 struct drm_file *file_priv)
507{
Rob Clark5e3b0872012-10-29 09:31:12 +0100508 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600509 struct drm_omap_param *args = data;
510
511 DBG("%p: param=%llu", dev, args->param);
512
513 switch (args->param) {
514 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100515 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600516 break;
517 default:
518 DBG("unknown parameter %lld", args->param);
519 return -EINVAL;
520 }
521
522 return 0;
523}
524
525static int ioctl_set_param(struct drm_device *dev, void *data,
526 struct drm_file *file_priv)
527{
528 struct drm_omap_param *args = data;
529
530 switch (args->param) {
531 default:
532 DBG("unknown parameter %lld", args->param);
533 return -EINVAL;
534 }
535
536 return 0;
537}
538
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200539#define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */
540
Rob Clarkcd5351f2011-11-12 12:09:40 -0600541static int ioctl_gem_new(struct drm_device *dev, void *data,
542 struct drm_file *file_priv)
543{
544 struct drm_omap_gem_new *args = data;
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200545 u32 flags = args->flags & OMAP_BO_USER_MASK;
546
Rob Clarkf5f94542012-12-04 13:59:12 -0600547 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200548 args->size.bytes, flags);
549
550 return omap_gem_new_handle(dev, file_priv, args->size, flags,
551 &args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600552}
553
554static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
555 struct drm_file *file_priv)
556{
557 struct drm_omap_gem_cpu_prep *args = data;
558 struct drm_gem_object *obj;
559 int ret;
560
561 VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
562
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100563 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900564 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600565 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600566
567 ret = omap_gem_op_sync(obj, args->op);
568
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900569 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600570 ret = omap_gem_op_start(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600571
572 drm_gem_object_unreference_unlocked(obj);
573
574 return ret;
575}
576
577static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
578 struct drm_file *file_priv)
579{
580 struct drm_omap_gem_cpu_fini *args = data;
581 struct drm_gem_object *obj;
582 int ret;
583
584 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
585
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100586 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900587 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600588 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600589
590 /* XXX flushy, flushy */
591 ret = 0;
592
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900593 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600594 ret = omap_gem_op_finish(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600595
596 drm_gem_object_unreference_unlocked(obj);
597
598 return ret;
599}
600
601static int ioctl_gem_info(struct drm_device *dev, void *data,
602 struct drm_file *file_priv)
603{
604 struct drm_omap_gem_info *args = data;
605 struct drm_gem_object *obj;
606 int ret = 0;
607
Rob Clarkf5f94542012-12-04 13:59:12 -0600608 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600609
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100610 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900611 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600612 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600613
Rob Clarkf7f9f452011-12-05 19:19:22 -0600614 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600615 args->offset = omap_gem_mmap_offset(obj);
616
617 drm_gem_object_unreference_unlocked(obj);
618
619 return ret;
620}
621
Rob Clarkbaa70942013-08-02 13:27:49 -0400622static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200623 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_AUTH),
624 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
625 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_AUTH),
626 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_AUTH),
627 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_AUTH),
628 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_AUTH),
Rob Clarkcd5351f2011-11-12 12:09:40 -0600629};
630
631/*
632 * drm driver funcs
633 */
634
635/**
636 * load - setup chip and create an initial config
637 * @dev: DRM device
638 * @flags: startup flags
639 *
640 * The driver load routine has to do several things:
641 * - initialize the memory manager
642 * - allocate initial config memory
643 * - setup the DRM framebuffer with the allocated memory
644 */
645static int dev_load(struct drm_device *dev, unsigned long flags)
646{
Rob Clark5e3b0872012-10-29 09:31:12 +0100647 struct omap_drm_platform_data *pdata = dev->dev->platform_data;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600648 struct omap_drm_private *priv;
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200649 unsigned int i;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600650 int ret;
651
652 DBG("load: dev=%p", dev);
653
Rob Clarkcd5351f2011-11-12 12:09:40 -0600654 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800655 if (!priv)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600656 return -ENOMEM;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600657
Rob Clark5e3b0872012-10-29 09:31:12 +0100658 priv->omaprev = pdata->omaprev;
659
Rob Clarkcd5351f2011-11-12 12:09:40 -0600660 dev->dev_private = priv;
661
Tejun Heo4619cdb2012-08-22 16:49:44 -0700662 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200663 init_waitqueue_head(&priv->commit.wait);
664 spin_lock_init(&priv->commit.lock);
Rob Clark5609f7f2012-03-05 10:48:32 -0600665
Tomi Valkeinen76c40552014-12-17 14:34:22 +0200666 spin_lock_init(&priv->list_lock);
Rob Clarkf6b60362012-03-05 10:48:36 -0600667 INIT_LIST_HEAD(&priv->obj_list);
668
Rob Clarkf7f9f452011-12-05 19:19:22 -0600669 omap_gem_init(dev);
670
Rob Clarkcd5351f2011-11-12 12:09:40 -0600671 ret = omap_modeset_init(dev);
672 if (ret) {
673 dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
674 dev->dev_private = NULL;
675 kfree(priv);
676 return ret;
677 }
678
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200679 /* Initialize vblank handling, start with all CRTCs disabled. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600680 ret = drm_vblank_init(dev, priv->num_crtcs);
681 if (ret)
682 dev_warn(dev->dev, "could not init vblank\n");
683
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200684 for (i = 0; i < priv->num_crtcs; i++)
685 drm_crtc_vblank_off(priv->crtcs[i]);
686
Rob Clarkcd5351f2011-11-12 12:09:40 -0600687 priv->fbdev = omap_fbdev_init(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600688
Andy Grosse78edba2012-12-19 14:53:37 -0600689 /* store off drm_device for use in pm ops */
690 dev_set_drvdata(dev->dev, dev);
691
Rob Clarkcd5351f2011-11-12 12:09:40 -0600692 drm_kms_helper_poll_init(dev);
693
Rob Clarkcd5351f2011-11-12 12:09:40 -0600694 return 0;
695}
696
697static int dev_unload(struct drm_device *dev)
698{
Rob Clark5609f7f2012-03-05 10:48:32 -0600699 struct omap_drm_private *priv = dev->dev_private;
700
Rob Clarkcd5351f2011-11-12 12:09:40 -0600701 DBG("unload: dev=%p", dev);
702
Rob Clarkcd5351f2011-11-12 12:09:40 -0600703 drm_kms_helper_poll_fini(dev);
704
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000705 if (priv->fbdev)
706 omap_fbdev_free(dev);
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300707
Rob Clarkcd5351f2011-11-12 12:09:40 -0600708 omap_modeset_free(dev);
Rob Clarkf7f9f452011-12-05 19:19:22 -0600709 omap_gem_deinit(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600710
Rob Clark5609f7f2012-03-05 10:48:32 -0600711 destroy_workqueue(priv->wq);
712
Archit Taneja80e4ed52014-01-02 14:49:54 +0530713 drm_vblank_cleanup(dev);
714 omap_drm_irq_uninstall(dev);
715
Rob Clarkcd5351f2011-11-12 12:09:40 -0600716 kfree(dev->dev_private);
717 dev->dev_private = NULL;
718
Andy Grosse78edba2012-12-19 14:53:37 -0600719 dev_set_drvdata(dev->dev, NULL);
720
Rob Clarkcd5351f2011-11-12 12:09:40 -0600721 return 0;
722}
723
724static int dev_open(struct drm_device *dev, struct drm_file *file)
725{
726 file->driver_priv = NULL;
727
728 DBG("open: dev=%p, file=%p", dev, file);
729
730 return 0;
731}
732
Rob Clarkcd5351f2011-11-12 12:09:40 -0600733/**
734 * lastclose - clean up after all DRM clients have exited
735 * @dev: DRM device
736 *
737 * Take care of cleaning up after all DRM clients have exited. In the
738 * mode setting case, we want to restore the kernel's initial mode (just
739 * in case the last client left us in a bad state).
740 */
741static void dev_lastclose(struct drm_device *dev)
742{
Rob Clark3c810c62012-08-15 15:18:01 -0500743 int i;
744
Lukas Wunnerf15a66e2015-09-05 11:22:39 +0200745 /* we don't support vga_switcheroo.. so just make sure the fbdev
Rob Clarkcd5351f2011-11-12 12:09:40 -0600746 * mode is active
747 */
748 struct omap_drm_private *priv = dev->dev_private;
749 int ret;
750
751 DBG("lastclose: dev=%p", dev);
752
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200753 if (dev->mode_config.rotation_property) {
Rob Clarkc2a6a552012-10-25 17:14:13 -0500754 /* need to restore default rotation state.. not sure
755 * if there is a cleaner way to restore properties to
756 * default state? Maybe a flag that properties should
757 * automatically be restored to default state on
758 * lastclose?
759 */
760 for (i = 0; i < priv->num_crtcs; i++) {
761 drm_object_property_set_value(&priv->crtcs[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200762 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500763 }
Rob Clark3c810c62012-08-15 15:18:01 -0500764
Rob Clarkc2a6a552012-10-25 17:14:13 -0500765 for (i = 0; i < priv->num_planes; i++) {
766 drm_object_property_set_value(&priv->planes[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200767 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500768 }
Rob Clark3c810c62012-08-15 15:18:01 -0500769 }
770
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000771 if (priv->fbdev) {
772 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
773 if (ret)
774 DBG("failed to restore crtc mode");
775 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600776}
777
Laurent Pinchart78b68552012-05-17 13:27:22 +0200778static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600779 .fault = omap_gem_fault,
780 .open = drm_gem_vm_open,
781 .close = drm_gem_vm_close,
782};
783
Rob Clarkff4f3872012-01-16 12:51:14 -0600784static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200785 .owner = THIS_MODULE,
786 .open = drm_open,
787 .unlocked_ioctl = drm_ioctl,
788 .release = drm_release,
789 .mmap = omap_gem_mmap,
790 .poll = drm_poll,
791 .read = drm_read,
792 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600793};
794
Rob Clarkcd5351f2011-11-12 12:09:40 -0600795static struct drm_driver omap_drm_driver = {
Tomi Valkeinen728fea72015-10-02 11:10:41 +0300796 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME |
797 DRIVER_ATOMIC,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200798 .load = dev_load,
799 .unload = dev_unload,
800 .open = dev_open,
801 .lastclose = dev_lastclose,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200802 .set_busid = drm_platform_set_busid,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300803 .get_vblank_counter = drm_vblank_no_hw_counter,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200804 .enable_vblank = omap_irq_enable_vblank,
805 .disable_vblank = omap_irq_disable_vblank,
Andy Gross6169a1482011-12-15 21:05:17 -0600806#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200807 .debugfs_init = omap_debugfs_init,
808 .debugfs_cleanup = omap_debugfs_cleanup,
Andy Gross6169a1482011-12-15 21:05:17 -0600809#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200810 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
811 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
812 .gem_prime_export = omap_gem_prime_export,
813 .gem_prime_import = omap_gem_prime_import,
814 .gem_free_object = omap_gem_free_object,
815 .gem_vm_ops = &omap_gem_vm_ops,
816 .dumb_create = omap_gem_dumb_create,
817 .dumb_map_offset = omap_gem_dumb_map_offset,
818 .dumb_destroy = drm_gem_dumb_destroy,
819 .ioctls = ioctls,
820 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
821 .fops = &omapdriver_fops,
822 .name = DRIVER_NAME,
823 .desc = DRIVER_DESC,
824 .date = DRIVER_DATE,
825 .major = DRIVER_MAJOR,
826 .minor = DRIVER_MINOR,
827 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600828};
829
Rob Clarkcd5351f2011-11-12 12:09:40 -0600830static int pdev_probe(struct platform_device *device)
831{
Archit Taneja3a01ab22014-01-02 14:49:51 +0530832 int r;
833
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300834 if (omapdss_is_initialized() == false)
835 return -EPROBE_DEFER;
836
Archit Taneja3a01ab22014-01-02 14:49:51 +0530837 omap_crtc_pre_init();
838
839 r = omap_connect_dssdevs();
840 if (r) {
841 omap_crtc_pre_uninit();
842 return r;
843 }
844
Rob Clarkcd5351f2011-11-12 12:09:40 -0600845 DBG("%s", device->name);
846 return drm_platform_init(&omap_drm_driver, device);
847}
848
849static int pdev_remove(struct platform_device *device)
850{
851 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600852
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300853 drm_put_dev(platform_get_drvdata(device));
854
Archit Tanejacc823bd2014-01-02 14:49:52 +0530855 omap_disconnect_dssdevs();
856 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100857
Rob Clarkcd5351f2011-11-12 12:09:40 -0600858 return 0;
859}
860
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200861#ifdef CONFIG_PM_SLEEP
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300862static int omap_drm_suspend_all_displays(void)
863{
864 struct omap_dss_device *dssdev = NULL;
865
866 for_each_dss_dev(dssdev) {
867 if (!dssdev->driver)
868 continue;
869
870 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
871 dssdev->driver->disable(dssdev);
872 dssdev->activate_after_resume = true;
873 } else {
874 dssdev->activate_after_resume = false;
875 }
876 }
877
878 return 0;
879}
880
881static int omap_drm_resume_all_displays(void)
882{
883 struct omap_dss_device *dssdev = NULL;
884
885 for_each_dss_dev(dssdev) {
886 if (!dssdev->driver)
887 continue;
888
889 if (dssdev->activate_after_resume) {
890 dssdev->driver->enable(dssdev);
891 dssdev->activate_after_resume = false;
892 }
893 }
894
895 return 0;
896}
897
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200898static int omap_drm_suspend(struct device *dev)
899{
900 struct drm_device *drm_dev = dev_get_drvdata(dev);
901
902 drm_kms_helper_poll_disable(drm_dev);
903
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300904 drm_modeset_lock_all(drm_dev);
905 omap_drm_suspend_all_displays();
906 drm_modeset_unlock_all(drm_dev);
907
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200908 return 0;
909}
910
911static int omap_drm_resume(struct device *dev)
912{
913 struct drm_device *drm_dev = dev_get_drvdata(dev);
914
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300915 drm_modeset_lock_all(drm_dev);
916 omap_drm_resume_all_displays();
917 drm_modeset_unlock_all(drm_dev);
918
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200919 drm_kms_helper_poll_enable(drm_dev);
920
921 return omap_gem_resume(dev);
922}
Andy Grosse78edba2012-12-19 14:53:37 -0600923#endif
924
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200925static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
926
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300927static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200928 .driver = {
929 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200930 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200931 },
932 .probe = pdev_probe,
933 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600934};
935
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100936static struct platform_driver * const drivers[] = {
937 &omap_dmm_driver,
938 &pdev,
939};
940
Rob Clarkcd5351f2011-11-12 12:09:40 -0600941static int __init omap_drm_init(void)
942{
943 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300944
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100945 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600946}
947
948static void __exit omap_drm_fini(void)
949{
950 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300951
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100952 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600953}
954
955/* need late_initcall() so we load after dss_driver's are loaded */
956late_initcall(omap_drm_init);
957module_exit(omap_drm_fini);
958
959MODULE_AUTHOR("Rob Clark <rob@ti.com>");
960MODULE_DESCRIPTION("OMAP DRM Display Driver");
961MODULE_ALIAS("platform:" DRIVER_NAME);
962MODULE_LICENSE("GPL v2");