blob: a0c67916ec20634816c6ecf0640605a306dee5a6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010052
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020057#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010058#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
Chris Wilsond501b1d2016-04-13 17:35:02 +010062#include "i915_gem.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020063#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010065#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010067#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010068#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070069
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020070#include "i915_vma.h"
71
Zhi Wang0ad35fe2016-06-16 08:07:00 -040072#include "intel_gvt.h"
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* General customization:
75 */
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
Daniel Vetterce6612d2016-12-05 09:25:26 +010079#define DRIVER_DATE "20161205"
80#define DRIVER_TIMESTAMP 1480926326
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010083/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020091#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010092#endif
93
Jani Nikulacd9bfac2015-03-12 13:01:12 +020094#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020095#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020096
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010097#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020099
Rob Clarke2c719b2014-12-15 13:56:32 -0500100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500111 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500112 unlikely(__ret_warn_on); \
113})
114
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700117
Imre Deak4fec15d2016-03-16 13:39:08 +0200118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
Jani Nikula42a8ca42015-08-27 16:23:30 +0300122static inline const char *yesno(bool v)
123{
124 return v ? "yes" : "no";
125}
126
Jani Nikula87ad3212016-01-14 12:53:34 +0200127static inline const char *onoff(bool v)
128{
129 return v ? "on" : "off";
130}
131
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000132static inline const char *enableddisabled(bool v)
133{
134 return v ? "enabled" : "disabled";
135}
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700138 INVALID_PIPE = -1,
139 PIPE_A = 0,
140 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200142 _PIPE_EDP,
143 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700144};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700146
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200147enum transcoder {
148 TRANSCODER_A = 0,
149 TRANSCODER_B,
150 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200151 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200152 TRANSCODER_DSI_A,
153 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200154 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200155};
Jani Nikulada205632016-03-15 21:51:10 +0200156
157static inline const char *transcoder_name(enum transcoder transcoder)
158{
159 switch (transcoder) {
160 case TRANSCODER_A:
161 return "A";
162 case TRANSCODER_B:
163 return "B";
164 case TRANSCODER_C:
165 return "C";
166 case TRANSCODER_EDP:
167 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200168 case TRANSCODER_DSI_A:
169 return "DSI A";
170 case TRANSCODER_DSI_C:
171 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200172 default:
173 return "<invalid>";
174 }
175}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200176
Jani Nikula4d1de972016-03-18 17:05:42 +0200177static inline bool transcoder_is_dsi(enum transcoder transcoder)
178{
179 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
180}
181
Damien Lespiau84139d12014-03-28 00:18:32 +0530182/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200183 * Global legacy plane identifier. Valid only for primary/sprite
184 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530185 */
Jesse Barnes80824002009-09-10 15:28:06 -0700186enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200187 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700188 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700190};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800191#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800192
Ville Syrjälä580503c2016-10-31 22:37:00 +0200193#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300194
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200195/*
196 * Per-pipe plane identifier.
197 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
198 * number of planes per CRTC. Not all platforms really have this many planes,
199 * which means some arrays of size I915_MAX_PLANES may have unused entries
200 * between the topmost sprite plane and the cursor plane.
201 *
202 * This is expected to be passed to various register macros
203 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
204 */
205enum plane_id {
206 PLANE_PRIMARY,
207 PLANE_SPRITE0,
208 PLANE_SPRITE1,
209 PLANE_CURSOR,
210 I915_MAX_PLANES,
211};
212
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200213#define for_each_plane_id_on_crtc(__crtc, __p) \
214 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
215 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
216
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300217enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700218 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300219 PORT_A = 0,
220 PORT_B,
221 PORT_C,
222 PORT_D,
223 PORT_E,
224 I915_MAX_PORTS
225};
226#define port_name(p) ((p) + 'A')
227
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300228#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800229
230enum dpio_channel {
231 DPIO_CH0,
232 DPIO_CH1
233};
234
235enum dpio_phy {
236 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200237 DPIO_PHY1,
238 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800239};
240
Paulo Zanonib97186f2013-05-03 12:15:36 -0300241enum intel_display_power_domain {
242 POWER_DOMAIN_PIPE_A,
243 POWER_DOMAIN_PIPE_B,
244 POWER_DOMAIN_PIPE_C,
245 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
246 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
247 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
248 POWER_DOMAIN_TRANSCODER_A,
249 POWER_DOMAIN_TRANSCODER_B,
250 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300251 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200252 POWER_DOMAIN_TRANSCODER_DSI_A,
253 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100254 POWER_DOMAIN_PORT_DDI_A_LANES,
255 POWER_DOMAIN_PORT_DDI_B_LANES,
256 POWER_DOMAIN_PORT_DDI_C_LANES,
257 POWER_DOMAIN_PORT_DDI_D_LANES,
258 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200259 POWER_DOMAIN_PORT_DSI,
260 POWER_DOMAIN_PORT_CRT,
261 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300262 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200263 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300264 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000265 POWER_DOMAIN_AUX_A,
266 POWER_DOMAIN_AUX_B,
267 POWER_DOMAIN_AUX_C,
268 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100269 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100270 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300271 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300272
273 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300274};
275
276#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
277#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
278 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300279#define POWER_DOMAIN_TRANSCODER(tran) \
280 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
281 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300282
Egbert Eich1d843f92013-02-25 12:06:49 -0500283enum hpd_pin {
284 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500285 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
286 HPD_CRT,
287 HPD_SDVO_B,
288 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700289 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500290 HPD_PORT_B,
291 HPD_PORT_C,
292 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800293 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500294 HPD_NUM_PINS
295};
296
Jani Nikulac91711f2015-05-28 15:43:48 +0300297#define for_each_hpd_pin(__pin) \
298 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
299
Jani Nikula5fcece82015-05-27 15:03:42 +0300300struct i915_hotplug {
301 struct work_struct hotplug_work;
302
303 struct {
304 unsigned long last_jiffies;
305 int count;
306 enum {
307 HPD_ENABLED = 0,
308 HPD_DISABLED = 1,
309 HPD_MARK_DISABLED = 2
310 } state;
311 } stats[HPD_NUM_PINS];
312 u32 event_bits;
313 struct delayed_work reenable_work;
314
315 struct intel_digital_port *irq_port[I915_MAX_PORTS];
316 u32 long_port_mask;
317 u32 short_port_mask;
318 struct work_struct dig_port_work;
319
Lyude19625e82016-06-21 17:03:44 -0400320 struct work_struct poll_init_work;
321 bool poll_enabled;
322
Jani Nikula5fcece82015-05-27 15:03:42 +0300323 /*
324 * if we get a HPD irq from DP and a HPD irq from non-DP
325 * the non-DP HPD could block the workqueue on a mode config
326 * mutex getting, that userspace may have taken. However
327 * userspace is waiting on the DP workqueue to run which is
328 * blocked behind the non-DP one.
329 */
330 struct workqueue_struct *dp_wq;
331};
332
Chris Wilson2a2d5482012-12-03 11:49:06 +0000333#define I915_GEM_GPU_DOMAINS \
334 (I915_GEM_DOMAIN_RENDER | \
335 I915_GEM_DOMAIN_SAMPLER | \
336 I915_GEM_DOMAIN_COMMAND | \
337 I915_GEM_DOMAIN_INSTRUCTION | \
338 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700339
Damien Lespiau055e3932014-08-18 13:49:10 +0100340#define for_each_pipe(__dev_priv, __p) \
341 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200342#define for_each_pipe_masked(__dev_priv, __p, __mask) \
343 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
344 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700345#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000346 for ((__p) = 0; \
347 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
348 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000349#define for_each_sprite(__dev_priv, __p, __s) \
350 for ((__s) = 0; \
351 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
352 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800353
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200354#define for_each_port_masked(__port, __ports_mask) \
355 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
356 for_each_if ((__ports_mask) & (1 << (__port)))
357
Damien Lespiaud79b8142014-05-13 23:32:23 +0100358#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100359 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100360
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300361#define for_each_intel_plane(dev, intel_plane) \
362 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100363 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300364 base.head)
365
Matt Roperc107acf2016-05-12 07:06:01 -0700366#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100367 list_for_each_entry(intel_plane, \
368 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700369 base.head) \
370 for_each_if ((plane_mask) & \
371 (1 << drm_plane_index(&intel_plane->base)))
372
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300373#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
374 list_for_each_entry(intel_plane, \
375 &(dev)->mode_config.plane_list, \
376 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200377 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300378
Chris Wilson91c8a322016-07-05 10:40:23 +0100379#define for_each_intel_crtc(dev, intel_crtc) \
380 list_for_each_entry(intel_crtc, \
381 &(dev)->mode_config.crtc_list, \
382 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100383
Chris Wilson91c8a322016-07-05 10:40:23 +0100384#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
385 list_for_each_entry(intel_crtc, \
386 &(dev)->mode_config.crtc_list, \
387 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700388 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
389
Damien Lespiaub2784e12014-08-05 11:29:37 +0100390#define for_each_intel_encoder(dev, intel_encoder) \
391 list_for_each_entry(intel_encoder, \
392 &(dev)->mode_config.encoder_list, \
393 base.head)
394
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200395#define for_each_intel_connector(dev, intel_connector) \
396 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100397 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200398 base.head)
399
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200400#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
401 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200402 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200403
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800404#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
405 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200406 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800407
Borun Fub04c5bd2014-07-12 10:02:27 +0530408#define for_each_power_domain(domain, mask) \
409 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200410 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530411
Daniel Vettere7b903d2013-06-05 13:34:14 +0200412struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100413struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100414struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200415
Chris Wilsona6f766f2015-04-27 13:41:20 +0100416struct drm_i915_file_private {
417 struct drm_i915_private *dev_priv;
418 struct drm_file *file;
419
420 struct {
421 spinlock_t lock;
422 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100423/* 20ms is a fairly arbitrary limit (greater than the average frame time)
424 * chosen to prevent the CPU getting more than a frame ahead of the GPU
425 * (when using lax throttling for the frontbuffer). We also use it to
426 * offer free GPU waitboosts for severely congested workloads.
427 */
428#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100429 } mm;
430 struct idr context_idr;
431
Chris Wilson2e1b8732015-04-27 13:41:22 +0100432 struct intel_rps_client {
433 struct list_head link;
434 unsigned boosts;
435 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100436
Chris Wilsonc80ff162016-07-27 09:07:27 +0100437 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200438
439/* Client can have a maximum of 3 contexts banned before
440 * it is denied of creating new contexts. As one context
441 * ban needs 4 consecutive hangs, and more if there is
442 * progress in between, this is a last resort stop gap measure
443 * to limit the badly behaving clients access to gpu.
444 */
445#define I915_MAX_CLIENT_CONTEXT_BANS 3
446 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100447};
448
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100449/* Used by dp and fdi links */
450struct intel_link_m_n {
451 uint32_t tu;
452 uint32_t gmch_m;
453 uint32_t gmch_n;
454 uint32_t link_m;
455 uint32_t link_n;
456};
457
458void intel_link_compute_m_n(int bpp, int nlanes,
459 int pixel_clock, int link_clock,
460 struct intel_link_m_n *m_n);
461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462/* Interface history:
463 *
464 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100465 * 1.2: Add Power Management
466 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100467 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000468 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000469 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
470 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 */
472#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000473#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474#define DRIVER_PATCHLEVEL 0
475
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700476struct opregion_header;
477struct opregion_acpi;
478struct opregion_swsci;
479struct opregion_asle;
480
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100481struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000482 struct opregion_header *header;
483 struct opregion_acpi *acpi;
484 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300485 u32 swsci_gbda_sub_functions;
486 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000487 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200488 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200489 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200490 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000491 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200492 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100493};
Chris Wilson44834a62010-08-19 16:09:23 +0100494#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100495
Chris Wilson6ef3d422010-08-04 20:26:07 +0100496struct intel_overlay;
497struct intel_overlay_error_state;
498
yakui_zhao9b9d1722009-05-31 17:17:17 +0800499struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100500 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800501 u8 dvo_port;
502 u8 slave_addr;
503 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100504 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400505 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800506};
507
Jani Nikula7bd688c2013-11-08 16:48:56 +0200508struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200509struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100510struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200511struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000512struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100513struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200514struct intel_limit;
515struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100516
Jesse Barnese70236a2009-09-21 10:42:27 -0700517struct drm_i915_display_funcs {
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200518 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200519 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100520 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800521 int (*compute_intermediate_wm)(struct drm_device *dev,
522 struct intel_crtc *intel_crtc,
523 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100524 void (*initial_watermarks)(struct intel_atomic_state *state,
525 struct intel_crtc_state *cstate);
526 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
527 struct intel_crtc_state *cstate);
528 void (*optimize_watermarks)(struct intel_atomic_state *state,
529 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700530 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200531 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200532 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
533 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100534 /* Returns the active state of the crtc, and if the crtc is active,
535 * fills out the pipe-config with the hw state. */
536 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200537 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000538 void (*get_initial_plane_config)(struct intel_crtc *,
539 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200540 int (*crtc_compute_clock)(struct intel_crtc *crtc,
541 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200542 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
543 struct drm_atomic_state *old_state);
544 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
545 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200546 void (*update_crtcs)(struct drm_atomic_state *state,
547 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200548 void (*audio_codec_enable)(struct drm_connector *connector,
549 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300550 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200551 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700552 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200553 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200554 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
555 struct drm_framebuffer *fb,
556 struct drm_i915_gem_object *obj,
557 struct drm_i915_gem_request *req,
558 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100559 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700560 /* clock updates for mode set */
561 /* cursor updates */
562 /* render clock increase/decrease */
563 /* display clock increase/decrease */
564 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000565
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200566 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
567 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700568};
569
Mika Kuoppala48c10262015-01-16 11:34:41 +0200570enum forcewake_domain_id {
571 FW_DOMAIN_ID_RENDER = 0,
572 FW_DOMAIN_ID_BLITTER,
573 FW_DOMAIN_ID_MEDIA,
574
575 FW_DOMAIN_ID_COUNT
576};
577
578enum forcewake_domains {
579 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
580 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
581 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
582 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
583 FORCEWAKE_BLITTER |
584 FORCEWAKE_MEDIA)
585};
586
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100587#define FW_REG_READ (1)
588#define FW_REG_WRITE (2)
589
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530590enum decoupled_power_domain {
591 GEN9_DECOUPLED_PD_BLITTER = 0,
592 GEN9_DECOUPLED_PD_RENDER,
593 GEN9_DECOUPLED_PD_MEDIA,
594 GEN9_DECOUPLED_PD_ALL
595};
596
597enum decoupled_ops {
598 GEN9_DECOUPLED_OP_WRITE = 0,
599 GEN9_DECOUPLED_OP_READ
600};
601
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100602enum forcewake_domains
603intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
604 i915_reg_t reg, unsigned int op);
605
Chris Wilson907b28c2013-07-19 20:36:52 +0100606struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530607 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200608 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530609 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200610 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
613 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
614 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
615 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200617 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700618 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200619 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700620 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200621 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700622 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300623};
624
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100625struct intel_forcewake_range {
626 u32 start;
627 u32 end;
628
629 enum forcewake_domains domains;
630};
631
Chris Wilson907b28c2013-07-19 20:36:52 +0100632struct intel_uncore {
633 spinlock_t lock; /** lock is also taken in irq contexts. */
634
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100635 const struct intel_forcewake_range *fw_domains_table;
636 unsigned int fw_domains_table_entries;
637
Chris Wilson907b28c2013-07-19 20:36:52 +0100638 struct intel_uncore_funcs funcs;
639
640 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100641
Mika Kuoppala48c10262015-01-16 11:34:41 +0200642 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100643 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100644
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200645 struct intel_uncore_forcewake_domain {
646 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200647 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100648 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200649 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100650 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200652 u32 val_set;
653 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200654 i915_reg_t reg_ack;
655 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200656 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200657 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200658
659 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100660};
661
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200662/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100663#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
664 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
665 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
666 (domain__)++) \
667 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200668
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100669#define for_each_fw_domain(domain__, dev_priv__) \
670 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200671
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200672#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
673#define CSR_VERSION_MAJOR(version) ((version) >> 16)
674#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
675
Daniel Vettereb805622015-05-04 14:58:44 +0200676struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200677 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200678 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530679 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200680 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200681 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200682 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200683 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200684 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200685 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200686 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200687};
688
Joonas Lahtinen604db652016-10-05 13:50:16 +0300689#define DEV_INFO_FOR_EACH_FLAG(func) \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300690 /* Keep is_* in chronological order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300691 func(is_mobile); \
692 func(is_i85x); \
693 func(is_i915g); \
694 func(is_i945gm); \
695 func(is_g33); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300696 func(is_g4x); \
697 func(is_pineview); \
698 func(is_broadwater); \
699 func(is_crestline); \
700 func(is_ivybridge); \
701 func(is_valleyview); \
702 func(is_cherryview); \
703 func(is_haswell); \
704 func(is_broadwell); \
705 func(is_skylake); \
706 func(is_broxton); \
Ander Conselvan de Oliveirac22097f2016-11-14 16:25:26 +0200707 func(is_geminilake); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300708 func(is_kabylake); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200709 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200710 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300711 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200712 func(has_64bit_reloc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300713 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300714 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300715 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300716 func(has_fbc); \
717 func(has_fpga_dbg); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300718 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300719 func(has_gmch_display); \
720 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300721 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300722 func(has_hw_contexts); \
723 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300724 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300725 func(has_logical_ring_contexts); \
726 func(has_overlay); \
727 func(has_pipe_cxsr); \
728 func(has_pooled_eu); \
729 func(has_psr); \
730 func(has_rc6); \
731 func(has_rc6p); \
732 func(has_resource_streamer); \
733 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300734 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300735 func(cursor_needs_physical); \
736 func(hws_needs_physical); \
737 func(overlay_needs_physical); \
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530738 func(supports_tv); \
739 func(has_decoupled_mmio)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200740
Imre Deak915490d2016-08-31 19:13:01 +0300741struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300742 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300743 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300744 u8 eu_total;
745 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300746 u8 min_eu_in_pool;
747 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
748 u8 subslice_7eu[3];
749 u8 has_slice_pg:1;
750 u8 has_subslice_pg:1;
751 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300752};
753
Imre Deak57ec1712016-08-31 19:13:05 +0300754static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
755{
756 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
757}
758
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500759struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200760 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100761 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100762 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000763 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100764 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100765 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700766 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100767 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300768#define DEFINE_FLAG(name) u8 name:1
769 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
770#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530771 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200772 /* Register offsets for the various display pipes and transcoders */
773 int pipe_offsets[I915_MAX_TRANSCODERS];
774 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200775 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300776 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600777
778 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300779 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000780
781 struct color_luts {
782 u16 degamma_lut_size;
783 u16 gamma_lut_size;
784 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500785};
786
Chris Wilson2bd160a2016-08-15 10:48:45 +0100787struct intel_display_error_state;
788
789struct drm_i915_error_state {
790 struct kref ref;
791 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100792 struct timeval boottime;
793 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100794
Chris Wilson9f267eb2016-10-12 10:05:19 +0100795 struct drm_i915_private *i915;
796
Chris Wilson2bd160a2016-08-15 10:48:45 +0100797 char error_msg[128];
798 bool simulated;
799 int iommu;
800 u32 reset_count;
801 u32 suspend_count;
802 struct intel_device_info device_info;
803
804 /* Generic register state */
805 u32 eir;
806 u32 pgtbl_er;
807 u32 ier;
808 u32 gtier[4];
809 u32 ccid;
810 u32 derrmr;
811 u32 forcewake;
812 u32 error; /* gen6+ */
813 u32 err_int; /* gen7 */
814 u32 fault_data0; /* gen8, gen9 */
815 u32 fault_data1; /* gen8, gen9 */
816 u32 done_reg;
817 u32 gac_eco;
818 u32 gam_ecochk;
819 u32 gab_ctl;
820 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300821
Chris Wilson2bd160a2016-08-15 10:48:45 +0100822 u64 fence[I915_MAX_NUM_FENCES];
823 struct intel_overlay_error_state *overlay;
824 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100825 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530826 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100827
828 struct drm_i915_error_engine {
829 int engine_id;
830 /* Software tracked state */
831 bool waiting;
832 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200833 unsigned long hangcheck_timestamp;
834 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100835 enum intel_engine_hangcheck_action hangcheck_action;
836 struct i915_address_space *vm;
837 int num_requests;
838
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100839 /* position of active request inside the ring */
840 u32 rq_head, rq_post, rq_tail;
841
Chris Wilson2bd160a2016-08-15 10:48:45 +0100842 /* our own tracking of ring head and tail */
843 u32 cpu_ring_head;
844 u32 cpu_ring_tail;
845
846 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100847
848 /* Register state */
849 u32 start;
850 u32 tail;
851 u32 head;
852 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100853 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100854 u32 hws;
855 u32 ipeir;
856 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100857 u32 bbstate;
858 u32 instpm;
859 u32 instps;
860 u32 seqno;
861 u64 bbaddr;
862 u64 acthd;
863 u32 fault_reg;
864 u64 faddr;
865 u32 rc_psmi; /* sleep state */
866 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300867 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100868
869 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100870 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100871 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100872 int page_count;
873 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100874 u32 *pages[0];
875 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
876
877 struct drm_i915_error_object *wa_ctx;
878
879 struct drm_i915_error_request {
880 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100881 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100882 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200883 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100884 u32 seqno;
885 u32 head;
886 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100887 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100888
889 struct drm_i915_error_waiter {
890 char comm[TASK_COMM_LEN];
891 pid_t pid;
892 u32 seqno;
893 } *waiters;
894
895 struct {
896 u32 gfx_mode;
897 union {
898 u64 pdp[4];
899 u32 pp_dir_base;
900 };
901 } vm_info;
902
903 pid_t pid;
904 char comm[TASK_COMM_LEN];
Mika Kuoppalab083a082016-11-18 15:10:47 +0200905 int context_bans;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100906 } engine[I915_NUM_ENGINES];
907
908 struct drm_i915_error_buffer {
909 u32 size;
910 u32 name;
911 u32 rseqno[I915_NUM_ENGINES], wseqno;
912 u64 gtt_offset;
913 u32 read_domains;
914 u32 write_domain;
915 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
916 u32 tiling:2;
917 u32 dirty:1;
918 u32 purgeable:1;
919 u32 userptr:1;
920 s32 engine:4;
921 u32 cache_level:3;
922 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
923 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
924 struct i915_address_space *active_vm[I915_NUM_ENGINES];
925};
926
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800927enum i915_cache_level {
928 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100929 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
930 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
931 caches, eg sampler/render caches, and the
932 large Last-Level-Cache. LLC is coherent with
933 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100934 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800935};
936
Chris Wilson85fd4f52016-12-05 14:29:36 +0000937#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
938
Oscar Mateo821d66d2014-07-03 16:28:00 +0100939#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300940
Oscar Mateo31b7a882014-07-03 16:28:01 +0100941/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100942 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100943 * @ref: reference count.
944 * @user_handle: userspace tracking identity for this context.
945 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300946 * @flags: context specific flags:
947 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100948 * @file_priv: filp associated with this context (NULL for global default
949 * context).
950 * @hang_stats: information about the role of this context in possible GPU
951 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100952 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100953 * @legacy_hw_ctx: render context backing object and whether it is correctly
954 * initialized (legacy ring submission mechanism only).
955 * @link: link in the global list of contexts.
956 *
957 * Contexts are memory images used by the hardware to store copies of their
958 * internal state.
959 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100960struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300961 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100962 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700963 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200964 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100965 struct pid *pid;
Chris Wilson562f5d42016-10-28 13:58:54 +0100966 const char *name;
Ben Widawskya33afea2013-09-17 21:12:45 -0700967
Chris Wilson8d59bc62016-05-24 14:53:42 +0100968 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100969#define CONTEXT_NO_ZEROMAP BIT(0)
970#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +0100971
972 /* Unique identifier for this context, used by the hw for tracking */
973 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100974 u32 user_handle;
Chris Wilson9f792eb2016-11-14 20:41:04 +0000975 int priority; /* greater priorities are serviced first */
Chris Wilson5d1808e2016-04-28 09:56:51 +0100976
Chris Wilson0cb26a82016-06-24 14:55:53 +0100977 u32 ggtt_alignment;
978
Chris Wilson9021ad02016-05-24 14:53:37 +0100979 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100980 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +0100981 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000982 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100983 u64 lrc_desc;
984 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100985 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000986 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400987 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400988 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400989 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400990 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100991
Ben Widawskya33afea2013-09-17 21:12:45 -0700992 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100993
994 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +0100995 bool closed:1;
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +0200996 bool bannable:1;
997 bool banned:1;
998
999 unsigned int guilty_count; /* guilty of a hang */
1000 unsigned int active_count; /* active during hang */
1001
1002#define CONTEXT_SCORE_GUILTY 10
1003#define CONTEXT_SCORE_BAN_THRESHOLD 40
1004 /* Accumulated score of hangs caused by this context */
1005 int ban_score;
Ben Widawsky40521052012-06-04 14:42:43 -07001006};
1007
Paulo Zanonia4001f12015-02-13 17:23:44 -02001008enum fb_op_origin {
1009 ORIGIN_GTT,
1010 ORIGIN_CPU,
1011 ORIGIN_CS,
1012 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001013 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001014};
1015
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001016struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001017 /* This is always the inner lock when overlapping with struct_mutex and
1018 * it's the outer lock when overlapping with stolen_lock. */
1019 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001020 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001021 unsigned int possible_framebuffer_bits;
1022 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001023 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001024 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001025
Ben Widawskyc4213882014-06-19 12:06:10 -07001026 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001027 struct drm_mm_node *compressed_llb;
1028
Rodrigo Vivida46f932014-08-01 02:04:45 -07001029 bool false_color;
1030
Paulo Zanonid029bca2015-10-15 10:44:46 -03001031 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001032 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001033
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001034 bool underrun_detected;
1035 struct work_struct underrun_work;
1036
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001037 struct intel_fbc_state_cache {
1038 struct {
1039 unsigned int mode_flags;
1040 uint32_t hsw_bdw_pixel_rate;
1041 } crtc;
1042
1043 struct {
1044 unsigned int rotation;
1045 int src_w;
1046 int src_h;
1047 bool visible;
1048 } plane;
1049
1050 struct {
1051 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001052 uint32_t pixel_format;
1053 unsigned int stride;
1054 int fence_reg;
1055 unsigned int tiling_mode;
1056 } fb;
1057 } state_cache;
1058
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001059 struct intel_fbc_reg_params {
1060 struct {
1061 enum pipe pipe;
1062 enum plane plane;
1063 unsigned int fence_y_offset;
1064 } crtc;
1065
1066 struct {
1067 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001068 uint32_t pixel_format;
1069 unsigned int stride;
1070 int fence_reg;
1071 } fb;
1072
1073 int cfb_size;
1074 } params;
1075
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001076 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001077 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001078 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001079 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001080 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001081
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001082 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001083};
1084
Vandana Kannan96178ee2015-01-10 02:25:56 +05301085/**
1086 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1087 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1088 * parsing for same resolution.
1089 */
1090enum drrs_refresh_rate_type {
1091 DRRS_HIGH_RR,
1092 DRRS_LOW_RR,
1093 DRRS_MAX_RR, /* RR count */
1094};
1095
1096enum drrs_support_type {
1097 DRRS_NOT_SUPPORTED = 0,
1098 STATIC_DRRS_SUPPORT = 1,
1099 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301100};
1101
Daniel Vetter2807cf62014-07-11 10:30:11 -07001102struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301103struct i915_drrs {
1104 struct mutex mutex;
1105 struct delayed_work work;
1106 struct intel_dp *dp;
1107 unsigned busy_frontbuffer_bits;
1108 enum drrs_refresh_rate_type refresh_rate_type;
1109 enum drrs_support_type type;
1110};
1111
Rodrigo Vivia031d702013-10-03 16:15:06 -03001112struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001113 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001114 bool sink_support;
1115 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001116 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001117 bool active;
1118 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001119 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301120 bool psr2_support;
1121 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001122 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001123};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001124
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001125enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001126 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001127 PCH_IBX, /* Ibexpeak PCH */
1128 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001129 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301130 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001131 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001132 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001133};
1134
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001135enum intel_sbi_destination {
1136 SBI_ICLK,
1137 SBI_MPHY,
1138};
1139
Jesse Barnesb690e962010-07-19 13:53:12 -07001140#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001141#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001142#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001143#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001144#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001145#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001146
Dave Airlie8be48d92010-03-30 05:34:14 +00001147struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001148struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001149
Daniel Vetterc2b91522012-02-14 22:37:19 +01001150struct intel_gmbus {
1151 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001152#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001153 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001154 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001156 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001157 struct drm_i915_private *dev_priv;
1158};
1159
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001160struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001161 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001162 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001163 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001164 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001165 u32 saveSWF0[16];
1166 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001167 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001168 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001169 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001170 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001171};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001172
Imre Deakddeea5b2014-05-05 15:19:56 +03001173struct vlv_s0ix_state {
1174 /* GAM */
1175 u32 wr_watermark;
1176 u32 gfx_prio_ctrl;
1177 u32 arb_mode;
1178 u32 gfx_pend_tlb0;
1179 u32 gfx_pend_tlb1;
1180 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1181 u32 media_max_req_count;
1182 u32 gfx_max_req_count;
1183 u32 render_hwsp;
1184 u32 ecochk;
1185 u32 bsd_hwsp;
1186 u32 blt_hwsp;
1187 u32 tlb_rd_addr;
1188
1189 /* MBC */
1190 u32 g3dctl;
1191 u32 gsckgctl;
1192 u32 mbctl;
1193
1194 /* GCP */
1195 u32 ucgctl1;
1196 u32 ucgctl3;
1197 u32 rcgctl1;
1198 u32 rcgctl2;
1199 u32 rstctl;
1200 u32 misccpctl;
1201
1202 /* GPM */
1203 u32 gfxpause;
1204 u32 rpdeuhwtc;
1205 u32 rpdeuc;
1206 u32 ecobus;
1207 u32 pwrdwnupctl;
1208 u32 rp_down_timeout;
1209 u32 rp_deucsw;
1210 u32 rcubmabdtmr;
1211 u32 rcedata;
1212 u32 spare2gh;
1213
1214 /* Display 1 CZ domain */
1215 u32 gt_imr;
1216 u32 gt_ier;
1217 u32 pm_imr;
1218 u32 pm_ier;
1219 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1220
1221 /* GT SA CZ domain */
1222 u32 tilectl;
1223 u32 gt_fifoctl;
1224 u32 gtlc_wake_ctrl;
1225 u32 gtlc_survive;
1226 u32 pmwgicz;
1227
1228 /* Display 2 CZ domain */
1229 u32 gu_ctl0;
1230 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001231 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001232 u32 clock_gate_dis2;
1233};
1234
Chris Wilsonbf225f22014-07-10 20:31:18 +01001235struct intel_rps_ei {
1236 u32 cz_clock;
1237 u32 render_c0;
1238 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001239};
1240
Daniel Vetterc85aa882012-11-02 19:55:03 +01001241struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001242 /*
1243 * work, interrupts_enabled and pm_iir are protected by
1244 * dev_priv->irq_lock
1245 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001246 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001247 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001248 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001249
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001250 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301251 u32 pm_intr_keep;
1252
Ben Widawskyb39fb292014-03-19 18:31:11 -07001253 /* Frequencies are stored in potentially platform dependent multiples.
1254 * In other words, *_freq needs to be multiplied by X to be interesting.
1255 * Soft limits are those which are used for the dynamic reclocking done
1256 * by the driver (raise frequencies under heavy loads, and lower for
1257 * lighter loads). Hard limits are those imposed by the hardware.
1258 *
1259 * A distinction is made for overclocking, which is never enabled by
1260 * default, and is considered to be above the hard limit if it's
1261 * possible at all.
1262 */
1263 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1264 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1265 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1266 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1267 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001268 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001269 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001270 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1271 u8 rp1_freq; /* "less than" RP0 power/freqency */
1272 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001273 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001274
Chris Wilson8fb55192015-04-07 16:20:28 +01001275 u8 up_threshold; /* Current %busy required to uplock */
1276 u8 down_threshold; /* Current %busy required to downclock */
1277
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001278 int last_adj;
1279 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1280
Chris Wilson8d3afd72015-05-21 21:01:47 +01001281 spinlock_t client_lock;
1282 struct list_head clients;
1283 bool client_boost;
1284
Chris Wilsonc0951f02013-10-10 21:58:50 +01001285 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001286 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001287 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001288
Chris Wilsonbf225f22014-07-10 20:31:18 +01001289 /* manual wa residency calculations */
1290 struct intel_rps_ei up_ei, down_ei;
1291
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001292 /*
1293 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001294 * Must be taken after struct_mutex if nested. Note that
1295 * this lock may be held for long periods of time when
1296 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001297 */
1298 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001299};
1300
Daniel Vetter1a240d42012-11-29 22:18:51 +01001301/* defined intel_pm.c */
1302extern spinlock_t mchdev_lock;
1303
Daniel Vetterc85aa882012-11-02 19:55:03 +01001304struct intel_ilk_power_mgmt {
1305 u8 cur_delay;
1306 u8 min_delay;
1307 u8 max_delay;
1308 u8 fmax;
1309 u8 fstart;
1310
1311 u64 last_count1;
1312 unsigned long last_time1;
1313 unsigned long chipset_power;
1314 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001315 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001316 unsigned long gfx_power;
1317 u8 corr;
1318
1319 int c_m;
1320 int r_t;
1321};
1322
Imre Deakc6cb5822014-03-04 19:22:55 +02001323struct drm_i915_private;
1324struct i915_power_well;
1325
1326struct i915_power_well_ops {
1327 /*
1328 * Synchronize the well's hw state to match the current sw state, for
1329 * example enable/disable it based on the current refcount. Called
1330 * during driver init and resume time, possibly after first calling
1331 * the enable/disable handlers.
1332 */
1333 void (*sync_hw)(struct drm_i915_private *dev_priv,
1334 struct i915_power_well *power_well);
1335 /*
1336 * Enable the well and resources that depend on it (for example
1337 * interrupts located on the well). Called after the 0->1 refcount
1338 * transition.
1339 */
1340 void (*enable)(struct drm_i915_private *dev_priv,
1341 struct i915_power_well *power_well);
1342 /*
1343 * Disable the well and resources that depend on it. Called after
1344 * the 1->0 refcount transition.
1345 */
1346 void (*disable)(struct drm_i915_private *dev_priv,
1347 struct i915_power_well *power_well);
1348 /* Returns the hw enabled state. */
1349 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1350 struct i915_power_well *power_well);
1351};
1352
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001353/* Power well structure for haswell */
1354struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001355 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001356 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001357 /* power well enable/disable usage count */
1358 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001359 /* cached hw enabled state */
1360 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001361 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001362 /* unique identifier for this power well */
1363 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001364 /*
1365 * Arbitraty data associated with this power well. Platform and power
1366 * well specific.
1367 */
1368 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001369 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001370};
1371
Imre Deak83c00f52013-10-25 17:36:47 +03001372struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001373 /*
1374 * Power wells needed for initialization at driver init and suspend
1375 * time are on. They are kept on until after the first modeset.
1376 */
1377 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001378 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001379 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001380
Imre Deak83c00f52013-10-25 17:36:47 +03001381 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001382 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001383 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001384};
1385
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001386#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001387struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001388 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001389 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001390 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001391};
1392
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001393struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001394 /** Memory allocator for GTT stolen memory */
1395 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001396 /** Protects the usage of the GTT stolen memory allocator. This is
1397 * always the inner lock when overlapping with struct_mutex. */
1398 struct mutex stolen_lock;
1399
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001400 /** List of all objects in gtt_space. Used to restore gtt
1401 * mappings on resume */
1402 struct list_head bound_list;
1403 /**
1404 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001405 * are idle and not used by the GPU). These objects may or may
1406 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001407 */
1408 struct list_head unbound_list;
1409
Chris Wilson275f0392016-10-24 13:42:14 +01001410 /** List of all objects in gtt_space, currently mmaped by userspace.
1411 * All objects within this list must also be on bound_list.
1412 */
1413 struct list_head userfault_list;
1414
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001415 /**
1416 * List of objects which are pending destruction.
1417 */
1418 struct llist_head free_list;
1419 struct work_struct free_work;
1420
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001421 /** Usable portion of the GTT for GEM */
1422 unsigned long stolen_base; /* limited to low memory (32-bit) */
1423
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001424 /** PPGTT used for aliasing the PPGTT with the GTT */
1425 struct i915_hw_ppgtt *aliasing_ppgtt;
1426
Chris Wilson2cfcd322014-05-20 08:28:43 +01001427 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001428 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001429 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001430
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001431 /** LRU list of objects with fence regs on them. */
1432 struct list_head fence_list;
1433
1434 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001435 * Are we in a non-interruptible section of code like
1436 * modesetting?
1437 */
1438 bool interruptible;
1439
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001440 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001441 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001442
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001443 /** Bit 6 swizzling required for X tiling */
1444 uint32_t bit_6_swizzle_x;
1445 /** Bit 6 swizzling required for Y tiling */
1446 uint32_t bit_6_swizzle_y;
1447
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001448 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001449 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001450 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001451 u32 object_count;
1452};
1453
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001454struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001455 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001456 unsigned bytes;
1457 unsigned size;
1458 int err;
1459 u8 *buf;
1460 loff_t start;
1461 loff_t pos;
1462};
1463
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001464struct i915_error_state_file_priv {
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001465 struct drm_i915_private *i915;
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001466 struct drm_i915_error_state *error;
1467};
1468
Chris Wilsonb52992c2016-10-28 13:58:24 +01001469#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1470#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1471
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001472#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1473#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1474
Daniel Vetter99584db2012-11-14 17:14:04 +01001475struct i915_gpu_error {
1476 /* For hangcheck timer */
1477#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1478#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001479
Chris Wilson737b1502015-01-26 18:03:03 +02001480 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001481
1482 /* For reset and error_state handling. */
1483 spinlock_t lock;
1484 /* Protected by the above dev->gpu_error.lock. */
1485 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001486
1487 unsigned long missed_irq_rings;
1488
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001489 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001490 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001491 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001492 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001493 *
1494 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1495 * meaning that any waiters holding onto the struct_mutex should
1496 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001497 *
1498 * If reset is not completed succesfully, the I915_WEDGE bit is
1499 * set meaning that hardware is terminally sour and there is no
1500 * recovery. All waiters on the reset_queue will be woken when
1501 * that happens.
1502 *
1503 * This counter is used by the wait_seqno code to notice that reset
1504 * event happened and it needs to restart the entire ioctl (since most
1505 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001506 *
1507 * This is important for lock-free wait paths, where no contended lock
1508 * naturally enforces the correct ordering between the bail-out of the
1509 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001510 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001511 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001512
Chris Wilson8af29b02016-09-09 14:11:47 +01001513 unsigned long flags;
1514#define I915_RESET_IN_PROGRESS 0
1515#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001516
1517 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001518 * Waitqueue to signal when a hang is detected. Used to for waiters
1519 * to release the struct_mutex for the reset to procede.
1520 */
1521 wait_queue_head_t wait_queue;
1522
1523 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001524 * Waitqueue to signal when the reset has completed. Used by clients
1525 * that wait for dev_priv->mm.wedged to settle.
1526 */
1527 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001528
Chris Wilson094f9a52013-09-25 17:34:55 +01001529 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001530 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001531};
1532
Zhang Ruib8efb172013-02-05 15:41:53 +08001533enum modeset_restore {
1534 MODESET_ON_LID_OPEN,
1535 MODESET_DONE,
1536 MODESET_SUSPENDED,
1537};
1538
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001539#define DP_AUX_A 0x40
1540#define DP_AUX_B 0x10
1541#define DP_AUX_C 0x20
1542#define DP_AUX_D 0x30
1543
Xiong Zhang11c1b652015-08-17 16:04:04 +08001544#define DDC_PIN_B 0x05
1545#define DDC_PIN_C 0x04
1546#define DDC_PIN_D 0x06
1547
Paulo Zanoni6acab152013-09-12 17:06:24 -03001548struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001549 /*
1550 * This is an index in the HDMI/DVI DDI buffer translation table.
1551 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1552 * populate this field.
1553 */
1554#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001555 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001556
1557 uint8_t supports_dvi:1;
1558 uint8_t supports_hdmi:1;
1559 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001560
1561 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001562 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001563
1564 uint8_t dp_boost_level;
1565 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001566};
1567
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001568enum psr_lines_to_wait {
1569 PSR_0_LINES_TO_WAIT = 0,
1570 PSR_1_LINE_TO_WAIT,
1571 PSR_4_LINES_TO_WAIT,
1572 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301573};
1574
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001575struct intel_vbt_data {
1576 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1577 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1578
1579 /* Feature bits */
1580 unsigned int int_tv_support:1;
1581 unsigned int lvds_dither:1;
1582 unsigned int lvds_vbt:1;
1583 unsigned int int_crt_support:1;
1584 unsigned int lvds_use_ssc:1;
1585 unsigned int display_clock_mode:1;
1586 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001587 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001588 int lvds_ssc_freq;
1589 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1590
Pradeep Bhat83a72802014-03-28 10:14:57 +05301591 enum drrs_support_type drrs_type;
1592
Jani Nikula6aa23e62016-03-24 17:50:20 +02001593 struct {
1594 int rate;
1595 int lanes;
1596 int preemphasis;
1597 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001598 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001599 bool initialized;
1600 bool support;
1601 int bpp;
1602 struct edp_power_seq pps;
1603 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001604
Jani Nikulaf00076d2013-12-14 20:38:29 -02001605 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001606 bool full_link;
1607 bool require_aux_wakeup;
1608 int idle_frames;
1609 enum psr_lines_to_wait lines_to_wait;
1610 int tp1_wakeup_time;
1611 int tp2_tp3_wakeup_time;
1612 } psr;
1613
1614 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001615 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001616 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001617 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001618 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001619 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001620 } backlight;
1621
Shobhit Kumard17c5442013-08-27 15:12:25 +03001622 /* MIPI DSI */
1623 struct {
1624 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301625 struct mipi_config *config;
1626 struct mipi_pps_data *pps;
1627 u8 seq_version;
1628 u32 size;
1629 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001630 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001631 } dsi;
1632
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001633 int crt_ddc_pin;
1634
1635 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001636 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001637
1638 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001639 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001640};
1641
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001642enum intel_ddb_partitioning {
1643 INTEL_DDB_PART_1_2,
1644 INTEL_DDB_PART_5_6, /* IVB+ */
1645};
1646
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001647struct intel_wm_level {
1648 bool enable;
1649 uint32_t pri_val;
1650 uint32_t spr_val;
1651 uint32_t cur_val;
1652 uint32_t fbc_val;
1653};
1654
Imre Deak820c1982013-12-17 14:46:36 +02001655struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001656 uint32_t wm_pipe[3];
1657 uint32_t wm_lp[3];
1658 uint32_t wm_lp_spr[3];
1659 uint32_t wm_linetime[3];
1660 bool enable_fbc_wm;
1661 enum intel_ddb_partitioning partitioning;
1662};
1663
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001664struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001665 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001666};
1667
1668struct vlv_sr_wm {
1669 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001670 uint16_t cursor;
1671};
1672
1673struct vlv_wm_ddl_values {
1674 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001675};
1676
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001677struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001678 struct vlv_pipe_wm pipe[3];
1679 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001680 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001681 uint8_t level;
1682 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001683};
1684
Damien Lespiauc1939242014-11-04 17:06:41 +00001685struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001686 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001687};
1688
1689static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1690{
Damien Lespiau16160e32014-11-04 17:06:53 +00001691 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001692}
1693
Damien Lespiau08db6652014-11-04 17:06:52 +00001694static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1695 const struct skl_ddb_entry *e2)
1696{
1697 if (e1->start == e2->start && e1->end == e2->end)
1698 return true;
1699
1700 return false;
1701}
1702
Damien Lespiauc1939242014-11-04 17:06:41 +00001703struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001704 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001705 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001706};
1707
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001708struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001709 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001710 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001711};
1712
1713struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001714 bool plane_en;
1715 uint16_t plane_res_b;
1716 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001717};
1718
Paulo Zanonic67a4702013-08-19 13:18:09 -03001719/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001720 * This struct helps tracking the state needed for runtime PM, which puts the
1721 * device in PCI D3 state. Notice that when this happens, nothing on the
1722 * graphics device works, even register access, so we don't get interrupts nor
1723 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001724 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001725 * Every piece of our code that needs to actually touch the hardware needs to
1726 * either call intel_runtime_pm_get or call intel_display_power_get with the
1727 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001728 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001729 * Our driver uses the autosuspend delay feature, which means we'll only really
1730 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001731 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001732 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001733 *
1734 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1735 * goes back to false exactly before we reenable the IRQs. We use this variable
1736 * to check if someone is trying to enable/disable IRQs while they're supposed
1737 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001738 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001739 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001740 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001741 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001742struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001743 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001744 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001745 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001746};
1747
Daniel Vetter926321d2013-10-16 13:30:34 +02001748enum intel_pipe_crc_source {
1749 INTEL_PIPE_CRC_SOURCE_NONE,
1750 INTEL_PIPE_CRC_SOURCE_PLANE1,
1751 INTEL_PIPE_CRC_SOURCE_PLANE2,
1752 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001753 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001754 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1755 INTEL_PIPE_CRC_SOURCE_TV,
1756 INTEL_PIPE_CRC_SOURCE_DP_B,
1757 INTEL_PIPE_CRC_SOURCE_DP_C,
1758 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001759 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001760 INTEL_PIPE_CRC_SOURCE_MAX,
1761};
1762
Shuang He8bf1e9f2013-10-15 18:55:27 +01001763struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001764 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001765 uint32_t crc[5];
1766};
1767
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001768#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001769struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001770 spinlock_t lock;
1771 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001772 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001773 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001774 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001775 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001776};
1777
Daniel Vetterf99d7062014-06-19 16:01:59 +02001778struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001779 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001780
1781 /*
1782 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1783 * scheduled flips.
1784 */
1785 unsigned busy_bits;
1786 unsigned flip_bits;
1787};
1788
Mika Kuoppala72253422014-10-07 17:21:26 +03001789struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001790 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001791 u32 value;
1792 /* bitmask representing WA bits */
1793 u32 mask;
1794};
1795
Arun Siluvery33136b02016-01-21 21:43:47 +00001796/*
1797 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1798 * allowing it for RCS as we don't foresee any requirement of having
1799 * a whitelist for other engines. When it is really required for
1800 * other engines then the limit need to be increased.
1801 */
1802#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001803
1804struct i915_workarounds {
1805 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1806 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001807 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001808};
1809
Yu Zhangcf9d2892015-02-10 19:05:47 +08001810struct i915_virtual_gpu {
1811 bool active;
1812};
1813
Matt Roperaa363132015-09-24 15:53:18 -07001814/* used in computing the new watermarks state */
1815struct intel_wm_config {
1816 unsigned int num_pipes_active;
1817 bool sprites_enabled;
1818 bool sprites_scaled;
1819};
1820
Robert Braggd7965152016-11-07 19:49:52 +00001821struct i915_oa_format {
1822 u32 format;
1823 int size;
1824};
1825
Robert Bragg8a3003d2016-11-07 19:49:51 +00001826struct i915_oa_reg {
1827 i915_reg_t addr;
1828 u32 value;
1829};
1830
Robert Braggeec688e2016-11-07 19:49:47 +00001831struct i915_perf_stream;
1832
1833struct i915_perf_stream_ops {
1834 /* Enables the collection of HW samples, either in response to
1835 * I915_PERF_IOCTL_ENABLE or implicitly called when stream is
1836 * opened without I915_PERF_FLAG_DISABLED.
1837 */
1838 void (*enable)(struct i915_perf_stream *stream);
1839
1840 /* Disables the collection of HW samples, either in response to
1841 * I915_PERF_IOCTL_DISABLE or implicitly called before
1842 * destroying the stream.
1843 */
1844 void (*disable)(struct i915_perf_stream *stream);
1845
Robert Braggeec688e2016-11-07 19:49:47 +00001846 /* Call poll_wait, passing a wait queue that will be woken
1847 * once there is something ready to read() for the stream
1848 */
1849 void (*poll_wait)(struct i915_perf_stream *stream,
1850 struct file *file,
1851 poll_table *wait);
1852
1853 /* For handling a blocking read, wait until there is something
1854 * to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001855 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001856 */
1857 int (*wait_unlocked)(struct i915_perf_stream *stream);
1858
1859 /* read - Copy buffered metrics as records to userspace
1860 * @buf: the userspace, destination buffer
1861 * @count: the number of bytes to copy, requested by userspace
1862 * @offset: zero at the start of the read, updated as the read
1863 * proceeds, it represents how many bytes have been
1864 * copied so far and the buffer offset for copying the
1865 * next record.
1866 *
1867 * Copy as many buffered i915 perf samples and records for
1868 * this stream to userspace as will fit in the given buffer.
1869 *
1870 * Only write complete records; returning -ENOSPC if there
1871 * isn't room for a complete record.
1872 *
1873 * Return any error condition that results in a short read
1874 * such as -ENOSPC or -EFAULT, even though these may be
1875 * squashed before returning to userspace.
1876 */
1877 int (*read)(struct i915_perf_stream *stream,
1878 char __user *buf,
1879 size_t count,
1880 size_t *offset);
1881
1882 /* Cleanup any stream specific resources.
1883 *
1884 * The stream will always be disabled before this is called.
1885 */
1886 void (*destroy)(struct i915_perf_stream *stream);
1887};
1888
1889struct i915_perf_stream {
1890 struct drm_i915_private *dev_priv;
1891
1892 struct list_head link;
1893
1894 u32 sample_flags;
Robert Braggd7965152016-11-07 19:49:52 +00001895 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001896
1897 struct i915_gem_context *ctx;
1898 bool enabled;
1899
Robert Braggd7965152016-11-07 19:49:52 +00001900 const struct i915_perf_stream_ops *ops;
1901};
1902
1903struct i915_oa_ops {
1904 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
1905 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
1906 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1907 void (*oa_enable)(struct drm_i915_private *dev_priv);
1908 void (*oa_disable)(struct drm_i915_private *dev_priv);
1909 void (*update_oacontrol)(struct drm_i915_private *dev_priv);
1910 void (*update_hw_ctx_id_locked)(struct drm_i915_private *dev_priv,
1911 u32 ctx_id);
1912 int (*read)(struct i915_perf_stream *stream,
1913 char __user *buf,
1914 size_t count,
1915 size_t *offset);
1916 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001917};
1918
Jani Nikula77fec552014-03-31 14:27:22 +03001919struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001920 struct drm_device drm;
1921
Chris Wilsonefab6d82015-04-07 16:20:57 +01001922 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001923 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001924 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001925 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001926
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001927 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001928
1929 int relative_constants_mode;
1930
1931 void __iomem *regs;
1932
Chris Wilson907b28c2013-07-19 20:36:52 +01001933 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001934
Yu Zhangcf9d2892015-02-10 19:05:47 +08001935 struct i915_virtual_gpu vgpu;
1936
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001937 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001938
Alex Dai33a732f2015-08-12 15:43:36 +01001939 struct intel_guc guc;
1940
Daniel Vettereb805622015-05-04 14:58:44 +02001941 struct intel_csr csr;
1942
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001943 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001944
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001945 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1946 * controller on different i2c buses. */
1947 struct mutex gmbus_mutex;
1948
1949 /**
1950 * Base address of the gmbus and gpio block.
1951 */
1952 uint32_t gpio_mmio_base;
1953
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301954 /* MMIO base address for MIPI regs */
1955 uint32_t mipi_mmio_base;
1956
Ville Syrjälä443a3892015-11-11 20:34:15 +02001957 uint32_t psr_mmio_base;
1958
Imre Deak44cb7342016-08-10 14:07:29 +03001959 uint32_t pps_mmio_base;
1960
Daniel Vetter28c70f12012-12-01 13:53:45 +01001961 wait_queue_head_t gmbus_wait_queue;
1962
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001963 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001964 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05301965 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01001966 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001967
Daniel Vetterba8286f2014-09-11 07:43:25 +02001968 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001969 struct resource mch_res;
1970
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001971 /* protects the irq masks */
1972 spinlock_t irq_lock;
1973
Sourab Gupta84c33a62014-06-02 16:47:17 +05301974 /* protects the mmio flip data */
1975 spinlock_t mmio_flip_lock;
1976
Imre Deakf8b79e52014-03-04 19:23:07 +02001977 bool display_irqs_enabled;
1978
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001979 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1980 struct pm_qos_request pm_qos;
1981
Ville Syrjäläa5805162015-05-26 20:42:30 +03001982 /* Sideband mailbox protection */
1983 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001984
1985 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001986 union {
1987 u32 irq_mask;
1988 u32 de_irq_mask[I915_MAX_PIPES];
1989 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001990 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301991 u32 pm_imr;
1992 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301993 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301994 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001995 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001996
Jani Nikula5fcece82015-05-27 15:03:42 +03001997 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001998 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301999 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002000 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002001 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002002
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002003 bool preserve_bios_swizzle;
2004
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002005 /* overlay */
2006 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002007
Jani Nikula58c68772013-11-08 16:48:54 +02002008 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002009 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002010
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002011 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002012 bool no_aux_handshake;
2013
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002014 /* protects panel power sequencer state */
2015 struct mutex pps_mutex;
2016
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002017 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002018 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2019
2020 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002021 unsigned int skl_preferred_vco_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002022 unsigned int cdclk_freq, max_cdclk_freq;
2023
2024 /*
2025 * For reading holding any crtc lock is sufficient,
2026 * for writing must hold all of them.
2027 */
2028 unsigned int atomic_cdclk_freq;
2029
Mika Kaholaadafdc62015-08-18 14:36:59 +03002030 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002031 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002032 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002033 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002034
Ville Syrjälä63911d72016-05-13 23:41:32 +03002035 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03002036 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002037 } cdclk_pll;
2038
Daniel Vetter645416f2013-09-02 16:22:25 +02002039 /**
2040 * wq - Driver workqueue for GEM.
2041 *
2042 * NOTE: Work items scheduled here are not allowed to grab any modeset
2043 * locks, for otherwise the flushing done in the pageflip code will
2044 * result in deadlocks.
2045 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002046 struct workqueue_struct *wq;
2047
2048 /* Display functions */
2049 struct drm_i915_display_funcs display;
2050
2051 /* PCH chipset type */
2052 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002053 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002054
2055 unsigned long quirks;
2056
Zhang Ruib8efb172013-02-05 15:41:53 +08002057 enum modeset_restore modeset_restore;
2058 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002059 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002060 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002061
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002062 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002063 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002064
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002065 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002066 DECLARE_HASHTABLE(mm_structs, 7);
2067 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002068
Chris Wilson5d1808e2016-04-28 09:56:51 +01002069 /* The hw wants to have a stable context identifier for the lifetime
2070 * of the context (for OA, PASID, faults, etc). This is limited
2071 * in execlists to 21 bits.
2072 */
2073 struct ida context_hw_ida;
2074#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2075
Daniel Vetter87813422012-05-02 11:49:32 +02002076 /* Kernel Modesetting */
2077
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002078 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2079 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002080 wait_queue_head_t pending_flip_queue;
2081
Daniel Vetterc4597872013-10-21 21:04:07 +02002082#ifdef CONFIG_DEBUG_FS
2083 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2084#endif
2085
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002086 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002087 int num_shared_dpll;
2088 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002089 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002090
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002091 /*
2092 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2093 * Must be global rather than per dpll, because on some platforms
2094 * plls share registers.
2095 */
2096 struct mutex dpll_lock;
2097
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002098 unsigned int active_crtcs;
2099 unsigned int min_pixclk[I915_MAX_PIPES];
2100
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002101 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002102
Mika Kuoppala72253422014-10-07 17:21:26 +03002103 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002104
Daniel Vetterf99d7062014-06-19 16:01:59 +02002105 struct i915_frontbuffer_tracking fb_tracking;
2106
Jesse Barnes652c3932009-08-17 13:31:43 -07002107 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002108
Zhenyu Wangc48044112009-12-17 14:48:43 +08002109 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002110
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002111 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002112
Ben Widawsky59124502013-07-04 11:02:05 -07002113 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002114 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002115
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002116 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002117 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002118
Daniel Vetter20e4d402012-08-08 23:35:39 +02002119 /* ilk-only ips/rps state. Everything in here is protected by the global
2120 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002121 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002122
Imre Deak83c00f52013-10-25 17:36:47 +03002123 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002124
Rodrigo Vivia031d702013-10-03 16:15:06 -03002125 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002126
Daniel Vetter99584db2012-11-14 17:14:04 +01002127 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002128
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002129 struct drm_i915_gem_object *vlv_pctx;
2130
Daniel Vetter06957262015-08-10 13:34:08 +02002131#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002132 /* list of fbdev register on this device */
2133 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002134 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002135#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002136
2137 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002138 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002139
Imre Deak58fddc22015-01-08 17:54:14 +02002140 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002141 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002142 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002143 /**
2144 * av_mutex - mutex for audio/video sync
2145 *
2146 */
2147 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002148
Ben Widawsky254f9652012-06-04 14:42:42 -07002149 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002150 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002151
Damien Lespiau3e683202012-12-11 18:48:29 +00002152 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002153
Ville Syrjäläc2317752016-03-15 16:39:56 +02002154 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002155 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002156 /*
2157 * Shadows for CHV DPLL_MD regs to keep the state
2158 * checker somewhat working in the presence hardware
2159 * crappiness (can't read out DPLL_MD for pipes B & C).
2160 */
2161 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002162 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002163
Daniel Vetter842f1c82014-03-10 10:01:44 +01002164 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002165 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002166 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002167 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002168
Lyude656d1b82016-08-17 15:55:54 -04002169 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002170 I915_SAGV_UNKNOWN = 0,
2171 I915_SAGV_DISABLED,
2172 I915_SAGV_ENABLED,
2173 I915_SAGV_NOT_CONTROLLED
2174 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002175
Ville Syrjälä53615a52013-08-01 16:18:50 +03002176 struct {
2177 /*
2178 * Raw watermark latency values:
2179 * in 0.1us units for WM0,
2180 * in 0.5us units for WM1+.
2181 */
2182 /* primary */
2183 uint16_t pri_latency[5];
2184 /* sprite */
2185 uint16_t spr_latency[5];
2186 /* cursor */
2187 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002188 /*
2189 * Raw watermark memory latency values
2190 * for SKL for all 8 levels
2191 * in 1us units.
2192 */
2193 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002194
2195 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002196 union {
2197 struct ilk_wm_values hw;
2198 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002199 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002200 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002201
2202 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002203
2204 /*
2205 * Should be held around atomic WM register writing; also
2206 * protects * intel_crtc->wm.active and
2207 * cstate->wm.need_postvbl_update.
2208 */
2209 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002210
2211 /*
2212 * Set during HW readout of watermarks/DDB. Some platforms
2213 * need to know when we're still using BIOS-provided values
2214 * (which we don't fully trust).
2215 */
2216 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217 } wm;
2218
Paulo Zanoni8a187452013-12-06 20:32:13 -02002219 struct i915_runtime_pm pm;
2220
Robert Braggeec688e2016-11-07 19:49:47 +00002221 struct {
2222 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002223
Robert Bragg442b8c02016-11-07 19:49:53 +00002224 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002225 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002226
Robert Braggeec688e2016-11-07 19:49:47 +00002227 struct mutex lock;
2228 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002229
Robert Braggd7965152016-11-07 19:49:52 +00002230 spinlock_t hook_lock;
2231
Robert Bragg8a3003d2016-11-07 19:49:51 +00002232 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002233 struct i915_perf_stream *exclusive_stream;
2234
2235 u32 specific_ctx_id;
2236 struct i915_vma *pinned_rcs_vma;
2237
2238 struct hrtimer poll_check_timer;
2239 wait_queue_head_t poll_wq;
2240 bool pollin;
2241
2242 bool periodic;
2243 int period_exponent;
2244 int timestamp_frequency;
2245
2246 int tail_margin;
2247
2248 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002249
2250 const struct i915_oa_reg *mux_regs;
2251 int mux_regs_len;
2252 const struct i915_oa_reg *b_counter_regs;
2253 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002254
2255 struct {
2256 struct i915_vma *vma;
2257 u8 *vaddr;
2258 int format;
2259 int format_size;
2260 } oa_buffer;
2261
2262 u32 gen7_latched_oastatus1;
2263
2264 struct i915_oa_ops ops;
2265 const struct i915_oa_format *oa_formats;
2266 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002267 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002268 } perf;
2269
Oscar Mateoa83014d2014-07-24 17:04:21 +01002270 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2271 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002272 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002273 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002274
Chris Wilson73cb9702016-10-28 13:58:46 +01002275 struct list_head timelines;
2276 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002277 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002278
Chris Wilson67d97da2016-07-04 08:08:31 +01002279 /**
2280 * Is the GPU currently considered idle, or busy executing
2281 * userspace requests? Whilst idle, we allow runtime power
2282 * management to power down the hardware and display clocks.
2283 * In order to reduce the effect on performance, there
2284 * is a slight delay before we do so.
2285 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002286 bool awake;
2287
2288 /**
2289 * We leave the user IRQ off as much as possible,
2290 * but this means that requests will finish and never
2291 * be retired once the system goes idle. Set a timer to
2292 * fire periodically while the ring is running. When it
2293 * fires, go retire requests.
2294 */
2295 struct delayed_work retire_work;
2296
2297 /**
2298 * When we detect an idle GPU, we want to turn on
2299 * powersaving features. So once we see that there
2300 * are no more requests outstanding and no more
2301 * arrive within a small period of time, we fire
2302 * off the idle_work.
2303 */
2304 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002305
2306 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002307 } gt;
2308
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002309 /* perform PHY state sanity checks? */
2310 bool chv_phy_assert[2];
2311
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002312 /* Used to save the pipe-to-encoder mapping for audio */
2313 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002314
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002315 /*
2316 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2317 * will be rejected. Instead look for a better place.
2318 */
Jani Nikula77fec552014-03-31 14:27:22 +03002319};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320
Chris Wilson2c1792a2013-08-01 18:39:55 +01002321static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2322{
Chris Wilson091387c2016-06-24 14:00:21 +01002323 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002324}
2325
David Weinehallc49d13e2016-08-22 13:32:42 +03002326static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002327{
David Weinehallc49d13e2016-08-22 13:32:42 +03002328 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002329}
2330
Alex Dai33a732f2015-08-12 15:43:36 +01002331static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2332{
2333 return container_of(guc, struct drm_i915_private, guc);
2334}
2335
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002336/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302337#define for_each_engine(engine__, dev_priv__, id__) \
2338 for ((id__) = 0; \
2339 (id__) < I915_NUM_ENGINES; \
2340 (id__)++) \
2341 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002342
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002343#define __mask_next_bit(mask) ({ \
2344 int __idx = ffs(mask) - 1; \
2345 mask &= ~BIT(__idx); \
2346 __idx; \
2347})
2348
Dave Gordonc3232b12016-03-23 18:19:53 +00002349/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002350#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2351 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302352 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002353
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002354enum hdmi_force_audio {
2355 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2356 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2357 HDMI_AUDIO_AUTO, /* trust EDID */
2358 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2359};
2360
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002361#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002362
Daniel Vettera071fa02014-06-18 23:28:09 +02002363/*
2364 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302365 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002366 * doesn't mean that the hw necessarily already scans it out, but that any
2367 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2368 *
2369 * We have one bit per pipe and per scanout plane type.
2370 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302371#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2372#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002373#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2374 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2375#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302376 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2377#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2378 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002379#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302380 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002381#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302382 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002383
Dave Gordon85d12252016-05-20 11:54:06 +01002384/*
2385 * Optimised SGL iterator for GEM objects
2386 */
2387static __always_inline struct sgt_iter {
2388 struct scatterlist *sgp;
2389 union {
2390 unsigned long pfn;
2391 dma_addr_t dma;
2392 };
2393 unsigned int curr;
2394 unsigned int max;
2395} __sgt_iter(struct scatterlist *sgl, bool dma) {
2396 struct sgt_iter s = { .sgp = sgl };
2397
2398 if (s.sgp) {
2399 s.max = s.curr = s.sgp->offset;
2400 s.max += s.sgp->length;
2401 if (dma)
2402 s.dma = sg_dma_address(s.sgp);
2403 else
2404 s.pfn = page_to_pfn(sg_page(s.sgp));
2405 }
2406
2407 return s;
2408}
2409
Chris Wilson96d77632016-10-28 13:58:33 +01002410static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2411{
2412 ++sg;
2413 if (unlikely(sg_is_chain(sg)))
2414 sg = sg_chain_ptr(sg);
2415 return sg;
2416}
2417
Dave Gordon85d12252016-05-20 11:54:06 +01002418/**
Dave Gordon63d15322016-05-20 11:54:07 +01002419 * __sg_next - return the next scatterlist entry in a list
2420 * @sg: The current sg entry
2421 *
2422 * Description:
2423 * If the entry is the last, return NULL; otherwise, step to the next
2424 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2425 * otherwise just return the pointer to the current element.
2426 **/
2427static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2428{
2429#ifdef CONFIG_DEBUG_SG
2430 BUG_ON(sg->sg_magic != SG_MAGIC);
2431#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002432 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002433}
2434
2435/**
Dave Gordon85d12252016-05-20 11:54:06 +01002436 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2437 * @__dmap: DMA address (output)
2438 * @__iter: 'struct sgt_iter' (iterator state, internal)
2439 * @__sgt: sg_table to iterate over (input)
2440 */
2441#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2442 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2443 ((__dmap) = (__iter).dma + (__iter).curr); \
2444 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002445 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002446
2447/**
2448 * for_each_sgt_page - iterate over the pages of the given sg_table
2449 * @__pp: page pointer (output)
2450 * @__iter: 'struct sgt_iter' (iterator state, internal)
2451 * @__sgt: sg_table to iterate over (input)
2452 */
2453#define for_each_sgt_page(__pp, __iter, __sgt) \
2454 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2455 ((__pp) = (__iter).pfn == 0 ? NULL : \
2456 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2457 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002458 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002459
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002460static inline const struct intel_device_info *
2461intel_info(const struct drm_i915_private *dev_priv)
2462{
2463 return &dev_priv->info;
2464}
2465
2466#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002467
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002468#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002469#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002470
Jani Nikulae87a0052015-10-20 15:22:02 +03002471#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002472#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002473
2474#define GEN_FOREVER (0)
2475/*
2476 * Returns true if Gen is in inclusive range [Start, End].
2477 *
2478 * Use GEN_FOREVER for unbound start and or end.
2479 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002480#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002481 unsigned int __s = (s), __e = (e); \
2482 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2483 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2484 if ((__s) != GEN_FOREVER) \
2485 __s = (s) - 1; \
2486 if ((__e) == GEN_FOREVER) \
2487 __e = BITS_PER_LONG - 1; \
2488 else \
2489 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002490 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002491})
2492
Jani Nikulae87a0052015-10-20 15:22:02 +03002493/*
2494 * Return true if revision is in range [since,until] inclusive.
2495 *
2496 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2497 */
2498#define IS_REVID(p, since, until) \
2499 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2500
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002501#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2502#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002503#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002504#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002505#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002506#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2507#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002508#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
Ville Syrjäläa26e5232016-10-31 22:37:19 +02002509#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2510#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002511#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002512#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002513#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2514#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02002515#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002516#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002517#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002518#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002519#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2520 INTEL_DEVID(dev_priv) == 0x0152 || \
2521 INTEL_DEVID(dev_priv) == 0x015a)
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002522#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002523#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002524#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002525#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002526#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002527#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
Ander Conselvan de Oliveirac22097f2016-11-14 16:25:26 +02002528#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.is_geminilake)
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002529#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002530#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002531#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2532 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2533#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2534 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2535 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2536 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002537/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002538#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2539 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2540#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2541 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2542#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2543 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2544#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2545 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002546/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002547#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2548 INTEL_DEVID(dev_priv) == 0x0A1E)
2549#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2550 INTEL_DEVID(dev_priv) == 0x1913 || \
2551 INTEL_DEVID(dev_priv) == 0x1916 || \
2552 INTEL_DEVID(dev_priv) == 0x1921 || \
2553 INTEL_DEVID(dev_priv) == 0x1926)
2554#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2555 INTEL_DEVID(dev_priv) == 0x1915 || \
2556 INTEL_DEVID(dev_priv) == 0x191E)
2557#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2558 INTEL_DEVID(dev_priv) == 0x5913 || \
2559 INTEL_DEVID(dev_priv) == 0x5916 || \
2560 INTEL_DEVID(dev_priv) == 0x5921 || \
2561 INTEL_DEVID(dev_priv) == 0x5926)
2562#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2563 INTEL_DEVID(dev_priv) == 0x5915 || \
2564 INTEL_DEVID(dev_priv) == 0x591E)
2565#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2566 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2567#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2568 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302569
Jani Nikulac007fb42016-10-31 12:18:28 +02002570#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002571
Jani Nikulaef712bb2015-10-20 15:22:00 +03002572#define SKL_REVID_A0 0x0
2573#define SKL_REVID_B0 0x1
2574#define SKL_REVID_C0 0x2
2575#define SKL_REVID_D0 0x3
2576#define SKL_REVID_E0 0x4
2577#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002578#define SKL_REVID_G0 0x6
2579#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002580
Jani Nikulae87a0052015-10-20 15:22:02 +03002581#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2582
Jani Nikulaef712bb2015-10-20 15:22:00 +03002583#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002584#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002585#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002586#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002587#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002588
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002589#define IS_BXT_REVID(dev_priv, since, until) \
2590 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002591
Mika Kuoppalac033a372016-06-07 17:18:55 +03002592#define KBL_REVID_A0 0x0
2593#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002594#define KBL_REVID_C0 0x2
2595#define KBL_REVID_D0 0x3
2596#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002597
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002598#define IS_KBL_REVID(dev_priv, since, until) \
2599 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002600
Jesse Barnes85436692011-04-06 12:11:14 -07002601/*
2602 * The genX designation typically refers to the render engine, so render
2603 * capability related checks should use IS_GEN, while display and other checks
2604 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2605 * chips, etc.).
2606 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002607#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2608#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2609#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2610#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2611#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2612#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2613#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2614#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002615
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002616#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
2617
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002618#define ENGINE_MASK(id) BIT(id)
2619#define RENDER_RING ENGINE_MASK(RCS)
2620#define BSD_RING ENGINE_MASK(VCS)
2621#define BLT_RING ENGINE_MASK(BCS)
2622#define VEBOX_RING ENGINE_MASK(VECS)
2623#define BSD2_RING ENGINE_MASK(VCS2)
2624#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002625
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002626#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002627 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002628
2629#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2630#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2631#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2632#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2633
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002634#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2635#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2636#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002637#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2638 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002639
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002640#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002641
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002642#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2643#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2644 ((dev_priv)->info.has_logical_ring_contexts)
2645#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2646#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2647#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2648
2649#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2650#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2651 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002652
Daniel Vetterb45305f2012-12-17 16:21:27 +01002653/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002654#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002655
2656/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002657#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2658 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2659 IS_SKL_GT3(dev_priv) || \
2660 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002661
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002662/*
2663 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2664 * even when in MSI mode. This results in spurious interrupt warnings if the
2665 * legacy irq no. is shared with another device. The kernel then disables that
2666 * interrupt source and so prevents the other device from working properly.
2667 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002668#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2669#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002670
Zou Nan haicae58522010-11-09 17:17:32 +08002671/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2672 * rows, which changed the alignment requirements and fence programming.
2673 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002674#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2675 !(IS_I915G(dev_priv) || \
2676 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002677#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2678#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002679
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002680#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2681#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2682#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002683
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002684#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002685
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002686#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002687
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002688#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2689#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2690#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2691#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2692#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002693
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002694#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002695
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002696#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002697#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2698
Dave Gordon1a3d1892016-05-13 15:36:30 +01002699/*
2700 * For now, anything with a GuC requires uCode loading, and then supports
2701 * command submission once loaded. But these are logically independent
2702 * properties, so we have separate macros to test them.
2703 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002704#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2705#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2706#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002707
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002708#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002709
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002710#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002711
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002712#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2713#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2714#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2715#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2716#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2717#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302718#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2719#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002720#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002721#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002722#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002723#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002724
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002725#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2726#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2727#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2728#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002729#define HAS_PCH_LPT_LP(dev_priv) \
2730 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2731#define HAS_PCH_LPT_H(dev_priv) \
2732 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002733#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2734#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2735#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2736#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002737
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002738#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302739
Shashank Sharma6389dd82016-10-14 19:56:50 +05302740#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2741
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002742/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002743#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002744#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2745 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002746
Ben Widawskyc8735b02012-09-07 19:43:39 -07002747#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302748#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002749
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302750#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2751
Chris Wilson05394f32010-11-08 19:18:58 +00002752#include "i915_trace.h"
2753
Chris Wilson48f112f2016-06-24 14:07:14 +01002754static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2755{
2756#ifdef CONFIG_INTEL_IOMMU
2757 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2758 return true;
2759#endif
2760 return false;
2761}
2762
Chris Wilsonc0336662016-05-06 15:40:21 +01002763int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002764 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002765
Chris Wilson39df9192016-07-20 13:31:57 +01002766bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2767
Chris Wilson0673ad42016-06-24 14:00:22 +01002768/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002769void __printf(3, 4)
2770__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2771 const char *fmt, ...);
2772
2773#define i915_report_error(dev_priv, fmt, ...) \
2774 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2775
Ben Widawskyc43b5632012-04-16 14:07:40 -07002776#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002777extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2778 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002779#else
2780#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002781#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002782extern const struct dev_pm_ops i915_pm_ops;
2783
2784extern int i915_driver_load(struct pci_dev *pdev,
2785 const struct pci_device_id *ent);
2786extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002787extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2788extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002789extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002790extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002791extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002792extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002793extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2794extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2795extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2796extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002797int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002798
Jani Nikula77913b32015-06-18 13:06:16 +03002799/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002800void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2801 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002802void intel_hpd_init(struct drm_i915_private *dev_priv);
2803void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2804void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002805bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002806bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2807void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002808
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002810static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2811{
2812 unsigned long delay;
2813
2814 if (unlikely(!i915.enable_hangcheck))
2815 return;
2816
2817 /* Don't continually defer the hangcheck so that it is always run at
2818 * least once after work has been scheduled on any ring. Otherwise,
2819 * we will ignore a hung ring if a second ring is kept busy.
2820 */
2821
2822 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2823 queue_delayed_work(system_long_wq,
2824 &dev_priv->gpu_error.hangcheck_work, delay);
2825}
2826
Mika Kuoppala58174462014-02-25 17:11:26 +02002827__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002828void i915_handle_error(struct drm_i915_private *dev_priv,
2829 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002830 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831
Daniel Vetterb9632912014-09-30 10:56:44 +02002832extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002833int intel_irq_install(struct drm_i915_private *dev_priv);
2834void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002835
Chris Wilsondc979972016-05-10 14:10:04 +01002836extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2837extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002838 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002839extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002840extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002841extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002842extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2843extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2844 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002845const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002846void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002847 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002848void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002849 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002850/* Like above but the caller must manage the uncore.lock itself.
2851 * Must be used with I915_READ_FW and friends.
2852 */
2853void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2854 enum forcewake_domains domains);
2855void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2856 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002857u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2858
Mika Kuoppala59bad942015-01-16 11:34:40 +02002859void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002860
Chris Wilson1758b902016-06-30 15:32:44 +01002861int intel_wait_for_register(struct drm_i915_private *dev_priv,
2862 i915_reg_t reg,
2863 const u32 mask,
2864 const u32 value,
2865 const unsigned long timeout_ms);
2866int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2867 i915_reg_t reg,
2868 const u32 mask,
2869 const u32 value,
2870 const unsigned long timeout_ms);
2871
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002872static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2873{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002874 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002875}
2876
Chris Wilsonc0336662016-05-06 15:40:21 +01002877static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002878{
Chris Wilsonc0336662016-05-06 15:40:21 +01002879 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002880}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002881
Keith Packard7c463582008-11-04 02:03:27 -08002882void
Jani Nikula50227e12014-03-31 14:27:21 +03002883i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002884 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002885
2886void
Jani Nikula50227e12014-03-31 14:27:21 +03002887i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002888 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002889
Imre Deakf8b79e52014-03-04 19:23:07 +02002890void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2891void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002892void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2893 uint32_t mask,
2894 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002895void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2896 uint32_t interrupt_mask,
2897 uint32_t enabled_irq_mask);
2898static inline void
2899ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2900{
2901 ilk_update_display_irq(dev_priv, bits, bits);
2902}
2903static inline void
2904ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2905{
2906 ilk_update_display_irq(dev_priv, bits, 0);
2907}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002908void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2909 enum pipe pipe,
2910 uint32_t interrupt_mask,
2911 uint32_t enabled_irq_mask);
2912static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2913 enum pipe pipe, uint32_t bits)
2914{
2915 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2916}
2917static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2918 enum pipe pipe, uint32_t bits)
2919{
2920 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2921}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002922void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2923 uint32_t interrupt_mask,
2924 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002925static inline void
2926ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2927{
2928 ibx_display_interrupt_update(dev_priv, bits, bits);
2929}
2930static inline void
2931ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2932{
2933 ibx_display_interrupt_update(dev_priv, bits, 0);
2934}
2935
Eric Anholt673a3942008-07-30 12:06:12 -07002936/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002937int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2938 struct drm_file *file_priv);
2939int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2940 struct drm_file *file_priv);
2941int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2942 struct drm_file *file_priv);
2943int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2944 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002945int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2946 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002947int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2948 struct drm_file *file_priv);
2949int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2950 struct drm_file *file_priv);
2951int i915_gem_execbuffer(struct drm_device *dev, void *data,
2952 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002953int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2954 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002955int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2956 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002957int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2958 struct drm_file *file);
2959int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2960 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002961int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2962 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002963int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2964 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002965int i915_gem_set_tiling(struct drm_device *dev, void *data,
2966 struct drm_file *file_priv);
2967int i915_gem_get_tiling(struct drm_device *dev, void *data,
2968 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01002969void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002970int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2971 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002972int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2973 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002974int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2975 struct drm_file *file_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00002976int i915_gem_load_init(struct drm_i915_private *dev_priv);
2977void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002978void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002979int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002980int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2981
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002982void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002983void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002984void i915_gem_object_init(struct drm_i915_gem_object *obj,
2985 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002986struct drm_i915_gem_object *
2987i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2988struct drm_i915_gem_object *
2989i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2990 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002991void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002992void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002993
Chris Wilson058d88c2016-08-15 10:49:06 +01002994struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002995i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2996 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002997 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002998 u64 alignment,
2999 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003000
Chris Wilsonaa653a62016-08-04 07:52:27 +01003001int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003002void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003003
Chris Wilson7c108fd2016-10-24 13:42:18 +01003004void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3005
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003006static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003007{
Chris Wilsonee286372015-04-07 16:20:25 +01003008 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003009}
Chris Wilsonee286372015-04-07 16:20:25 +01003010
Chris Wilson96d77632016-10-28 13:58:33 +01003011struct scatterlist *
3012i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3013 unsigned int n, unsigned int *offset);
3014
Dave Gordon033908a2015-12-10 18:51:23 +00003015struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003016i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3017 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003018
Chris Wilson96d77632016-10-28 13:58:33 +01003019struct page *
3020i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3021 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303022
Chris Wilson96d77632016-10-28 13:58:33 +01003023dma_addr_t
3024i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3025 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003026
Chris Wilson03ac84f2016-10-28 13:58:36 +01003027void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3028 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003029int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3030
3031static inline int __must_check
3032i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003033{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003034 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003035
Chris Wilson1233e2d2016-10-28 13:58:37 +01003036 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003037 return 0;
3038
3039 return __i915_gem_object_get_pages(obj);
3040}
3041
3042static inline void
3043__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3044{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003045 GEM_BUG_ON(!obj->mm.pages);
3046
Chris Wilson1233e2d2016-10-28 13:58:37 +01003047 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003048}
3049
3050static inline bool
3051i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3052{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003053 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003054}
3055
3056static inline void
3057__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3058{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003059 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3060 GEM_BUG_ON(!obj->mm.pages);
3061
Chris Wilson1233e2d2016-10-28 13:58:37 +01003062 atomic_dec(&obj->mm.pages_pin_count);
3063 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003064}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003065
Chris Wilson1233e2d2016-10-28 13:58:37 +01003066static inline void
3067i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003068{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003069 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003070}
3071
Chris Wilson548625e2016-11-01 12:11:34 +00003072enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3073 I915_MM_NORMAL = 0,
3074 I915_MM_SHRINKER
3075};
3076
3077void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3078 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003079void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003080
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003081enum i915_map_type {
3082 I915_MAP_WB = 0,
3083 I915_MAP_WC,
3084};
3085
Chris Wilson0a798eb2016-04-08 12:11:11 +01003086/**
3087 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3088 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003089 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003090 *
3091 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3092 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003093 * the kernel address space. Based on the @type of mapping, the PTE will be
3094 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003095 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003096 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3097 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003098 *
Dave Gordon83052162016-04-12 14:46:16 +01003099 * Returns the pointer through which to access the mapped object, or an
3100 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003101 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003102void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3103 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003104
3105/**
3106 * i915_gem_object_unpin_map - releases an earlier mapping
3107 * @obj - the object to unmap
3108 *
3109 * After pinning the object and mapping its pages, once you are finished
3110 * with your access, call i915_gem_object_unpin_map() to release the pin
3111 * upon the mapping. Once the pin count reaches zero, that mapping may be
3112 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003113 */
3114static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3115{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003116 i915_gem_object_unpin_pages(obj);
3117}
3118
Chris Wilson43394c72016-08-18 17:16:47 +01003119int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3120 unsigned int *needs_clflush);
3121int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3122 unsigned int *needs_clflush);
3123#define CLFLUSH_BEFORE 0x1
3124#define CLFLUSH_AFTER 0x2
3125#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3126
3127static inline void
3128i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3129{
3130 i915_gem_object_unpin_pages(obj);
3131}
3132
Chris Wilson54cf91d2010-11-25 18:00:26 +00003133int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003134void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003135 struct drm_i915_gem_request *req,
3136 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003137int i915_gem_dumb_create(struct drm_file *file_priv,
3138 struct drm_device *dev,
3139 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003140int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3141 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003142int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003143
3144void i915_gem_track_fb(struct drm_i915_gem_object *old,
3145 struct drm_i915_gem_object *new,
3146 unsigned frontbuffer_bits);
3147
Chris Wilson73cb9702016-10-28 13:58:46 +01003148int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003149
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003150struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003151i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003152
Chris Wilson67d97da2016-07-04 08:08:31 +01003153void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303154
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003155static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3156{
Chris Wilson8af29b02016-09-09 14:11:47 +01003157 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003158}
3159
3160static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3161{
Chris Wilson8af29b02016-09-09 14:11:47 +01003162 return unlikely(test_bit(I915_WEDGED, &error->flags));
3163}
3164
3165static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3166{
3167 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003168}
3169
3170static inline u32 i915_reset_count(struct i915_gpu_error *error)
3171{
Chris Wilson8af29b02016-09-09 14:11:47 +01003172 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003173}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003174
Chris Wilson821ed7d2016-09-09 14:11:53 +01003175void i915_gem_reset(struct drm_i915_private *dev_priv);
3176void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003177void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003178int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3179int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003180void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003181void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003182int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003183 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003184int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3185void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003186int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003187int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3188 unsigned int flags,
3189 long timeout,
3190 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003191int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3192 unsigned int flags,
3193 int priority);
3194#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3195
Chris Wilson2e2f3512015-04-27 13:41:14 +01003196int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003197i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3198 bool write);
3199int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003200i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003201struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003202i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3203 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003204 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003205void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003206int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003207 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003208int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003209void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003210
Chris Wilsona9f14812016-08-04 16:32:28 +01003211u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3212 int tiling_mode);
3213u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003214 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003215
Chris Wilsone4ffd172011-04-04 09:44:39 +01003216int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3217 enum i915_cache_level cache_level);
3218
Daniel Vetter1286ff72012-05-10 15:25:09 +02003219struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3220 struct dma_buf *dma_buf);
3221
3222struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3223 struct drm_gem_object *gem_obj, int flags);
3224
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003225struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003226i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003227 struct i915_address_space *vm,
3228 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003229
Ben Widawskyaccfef22013-08-14 11:38:35 +02003230struct i915_vma *
3231i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003232 struct i915_address_space *vm,
3233 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003234
Daniel Vetter841cd772014-08-06 15:04:48 +02003235static inline struct i915_hw_ppgtt *
3236i915_vm_to_ppgtt(struct i915_address_space *vm)
3237{
Daniel Vetter841cd772014-08-06 15:04:48 +02003238 return container_of(vm, struct i915_hw_ppgtt, base);
3239}
3240
Chris Wilson058d88c2016-08-15 10:49:06 +01003241static inline struct i915_vma *
3242i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3243 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003244{
Chris Wilson058d88c2016-08-15 10:49:06 +01003245 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003246}
3247
Chris Wilson058d88c2016-08-15 10:49:06 +01003248static inline unsigned long
3249i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3250 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003251{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003252 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003253}
Daniel Vetterb2871102014-02-14 14:01:19 +01003254
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003255/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003256int __must_check i915_vma_get_fence(struct i915_vma *vma);
3257int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003258
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003259void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003260
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003261void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003262void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3263 struct sg_table *pages);
3264void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3265 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003266
Ben Widawsky254f9652012-06-04 14:42:42 -07003267/* i915_gem_context.c */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003268int __must_check i915_gem_context_init(struct drm_i915_private *dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003269void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003270void i915_gem_context_fini(struct drm_i915_private *dev_priv);
Ben Widawskye422b882013-12-06 14:10:58 -08003271int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003272void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003273int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003274int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Chris Wilson07c9a212016-10-30 13:28:20 +00003275struct i915_vma *
3276i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3277 unsigned int flags);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003278void i915_gem_context_free(struct kref *ctx_ref);
Zhi Wangc8c35792016-06-16 08:07:05 -04003279struct i915_gem_context *
3280i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003281
3282static inline struct i915_gem_context *
3283i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3284{
3285 struct i915_gem_context *ctx;
3286
Chris Wilson091387c2016-06-24 14:00:21 +01003287 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003288
3289 ctx = idr_find(&file_priv->context_idr, id);
3290 if (!ctx)
3291 return ERR_PTR(-ENOENT);
3292
3293 return ctx;
3294}
3295
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003296static inline struct i915_gem_context *
3297i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003298{
Chris Wilson691e6412014-04-09 09:07:36 +01003299 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003300 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003301}
3302
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003303static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003304{
Chris Wilson091387c2016-06-24 14:00:21 +01003305 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003306 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003307}
3308
Chris Wilson80b204b2016-10-28 13:58:58 +01003309static inline struct intel_timeline *
3310i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3311 struct intel_engine_cs *engine)
3312{
3313 struct i915_address_space *vm;
3314
3315 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3316 return &vm->timeline.engine[engine->id];
3317}
3318
Chris Wilsone2efd132016-05-24 14:53:34 +01003319static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003320{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003321 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003322}
3323
Ben Widawsky84624812012-06-04 14:42:54 -07003324int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3325 struct drm_file *file);
3326int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3327 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003328int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3329 struct drm_file *file_priv);
3330int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3331 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003332int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3333 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003334
Robert Braggeec688e2016-11-07 19:49:47 +00003335int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3336 struct drm_file *file);
3337
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003338/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003339int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003340 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003341 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003342 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003343 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003344int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003345int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003346
Ben Widawsky0260c422014-03-22 22:47:21 -07003347/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003348static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003349{
Chris Wilson600f4362016-08-18 17:16:40 +01003350 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003351 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003352 intel_gtt_chipset_flush();
3353}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003354
Chris Wilson9797fbf2012-04-24 15:47:39 +01003355/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003356int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3357 struct drm_mm_node *node, u64 size,
3358 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003359int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3360 struct drm_mm_node *node, u64 size,
3361 unsigned alignment, u64 start,
3362 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003363void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3364 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003365int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003366void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003367struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003368i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003369struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003370i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003371 u32 stolen_offset,
3372 u32 gtt_offset,
3373 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003374
Chris Wilson920cf412016-10-28 13:58:30 +01003375/* i915_gem_internal.c */
3376struct drm_i915_gem_object *
3377i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3378 unsigned int size);
3379
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003380/* i915_gem_shrinker.c */
3381unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003382 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003383 unsigned flags);
3384#define I915_SHRINK_PURGEABLE 0x1
3385#define I915_SHRINK_UNBOUND 0x2
3386#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003387#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003388#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003389unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3390void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003391void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003392
3393
Eric Anholt673a3942008-07-30 12:06:12 -07003394/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003395static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003396{
Chris Wilson091387c2016-06-24 14:00:21 +01003397 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003398
3399 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003400 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003401}
3402
Ben Gamari20172632009-02-17 20:08:50 -05003403/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003404#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003405int i915_debugfs_register(struct drm_i915_private *dev_priv);
3406void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003407int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003408void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003409#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003410static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3411static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003412static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3413{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003414static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003415#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003416
3417/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003418#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3419
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003420__printf(2, 3)
3421void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003422int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3423 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003424int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003425 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003426 size_t count, loff_t pos);
3427static inline void i915_error_state_buf_release(
3428 struct drm_i915_error_state_buf *eb)
3429{
3430 kfree(eb->buf);
3431}
Chris Wilsonc0336662016-05-06 15:40:21 +01003432void i915_capture_error_state(struct drm_i915_private *dev_priv,
3433 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003434 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003435void i915_error_state_get(struct drm_device *dev,
3436 struct i915_error_state_file_priv *error_priv);
3437void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003438void i915_destroy_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003439
Chris Wilson98a2f412016-10-12 10:05:18 +01003440#else
3441
3442static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3443 u32 engine_mask,
3444 const char *error_msg)
3445{
3446}
3447
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003448static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
Chris Wilson98a2f412016-10-12 10:05:18 +01003449{
3450}
3451
3452#endif
3453
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003454const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003455
Brad Volkin351e3db2014-02-18 10:15:46 -08003456/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003457int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003458void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003459void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003460int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3461 struct drm_i915_gem_object *batch_obj,
3462 struct drm_i915_gem_object *shadow_batch_obj,
3463 u32 batch_start_offset,
3464 u32 batch_len,
3465 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003466
Robert Braggeec688e2016-11-07 19:49:47 +00003467/* i915_perf.c */
3468extern void i915_perf_init(struct drm_i915_private *dev_priv);
3469extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003470extern void i915_perf_register(struct drm_i915_private *dev_priv);
3471extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003472
Jesse Barnes317c35d2008-08-25 15:11:06 -07003473/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003474extern int i915_save_state(struct drm_i915_private *dev_priv);
3475extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003476
Ben Widawsky0136db52012-04-10 21:17:01 -07003477/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003478void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3479void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003480
Chris Wilsonf899fc62010-07-20 15:44:45 -07003481/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003482extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3483extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003484extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3485 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003486
Jani Nikula0184df42015-03-27 00:20:20 +02003487extern struct i2c_adapter *
3488intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003489extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3490extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003491static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003492{
3493 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3494}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003495extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003496
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003497/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003498int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003499bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003500bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003501bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003502bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003503bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003504bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003505bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303506bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3507 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303508bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3509 enum port port);
3510
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003511
Chris Wilson3b617962010-08-24 09:02:58 +01003512/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003513#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003514extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003515extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3516extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003517extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003518extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3519 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003520extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003521 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003522extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003523#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003524static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003525static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3526static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003527static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3528{
3529}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003530static inline int
3531intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3532{
3533 return 0;
3534}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003535static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003536intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003537{
3538 return 0;
3539}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003540static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003541{
3542 return -ENODEV;
3543}
Len Brown65e082c2008-10-24 17:18:10 -04003544#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003545
Jesse Barnes723bfd72010-10-07 16:01:13 -07003546/* intel_acpi.c */
3547#ifdef CONFIG_ACPI
3548extern void intel_register_dsm_handler(void);
3549extern void intel_unregister_dsm_handler(void);
3550#else
3551static inline void intel_register_dsm_handler(void) { return; }
3552static inline void intel_unregister_dsm_handler(void) { return; }
3553#endif /* CONFIG_ACPI */
3554
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003555/* intel_device_info.c */
3556static inline struct intel_device_info *
3557mkwrite_device_info(struct drm_i915_private *dev_priv)
3558{
3559 return (struct intel_device_info *)&dev_priv->info;
3560}
3561
3562void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3563void intel_device_info_dump(struct drm_i915_private *dev_priv);
3564
Jesse Barnes79e53942008-11-07 14:24:08 -08003565/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003566extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003567extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003568extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003569extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003570extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003571extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003572extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3573 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003574extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003575extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3576extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003577extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003578extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003579extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003580extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003581 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003582
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003583int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3584 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003585
Chris Wilson6ef3d422010-08-04 20:26:07 +01003586/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003587extern struct intel_overlay_error_state *
3588intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003589extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3590 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003591
Chris Wilsonc0336662016-05-06 15:40:21 +01003592extern struct intel_display_error_state *
3593intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003594extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +00003595 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003596 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003597
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003598int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3599int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003600
3601/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303602u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3603void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003604u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003605u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3606void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003607u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3608void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3609u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3610void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003611u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3612void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003613u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3614void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003615u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3616 enum intel_sbi_destination destination);
3617void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3618 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303619u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3620void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003621
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003622/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003623void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003624 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003625void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3626 enum port port, u32 margin, u32 scale,
3627 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003628void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3629void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3630bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3631 enum dpio_phy phy);
3632bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3633 enum dpio_phy phy);
3634uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3635 uint8_t lane_count);
3636void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3637 uint8_t lane_lat_optim_mask);
3638uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3639
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003640void chv_set_phy_signal_level(struct intel_encoder *encoder,
3641 u32 deemph_reg_value, u32 margin_reg_value,
3642 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003643void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3644 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003645void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003646void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3647void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003648void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003649
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003650void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3651 u32 demph_reg_value, u32 preemph_reg_value,
3652 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003653void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003654void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003655void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003656
Ville Syrjälä616bc822015-01-23 21:04:25 +02003657int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3658int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303659
Ben Widawsky0b274482013-10-04 21:22:51 -07003660#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3661#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003662
Ben Widawsky0b274482013-10-04 21:22:51 -07003663#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3664#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3665#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3666#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003667
Ben Widawsky0b274482013-10-04 21:22:51 -07003668#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3669#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3670#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3671#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003672
Chris Wilson698b3132014-03-21 13:16:43 +00003673/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3674 * will be implemented using 2 32-bit writes in an arbitrary order with
3675 * an arbitrary delay between them. This can cause the hardware to
3676 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003677 * machine death. For this reason we do not support I915_WRITE64, or
3678 * dev_priv->uncore.funcs.mmio_writeq.
3679 *
3680 * When reading a 64-bit value as two 32-bit values, the delay may cause
3681 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3682 * occasionally a 64-bit register does not actualy support a full readq
3683 * and must be read using two 32-bit reads.
3684 *
3685 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003686 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003687#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003688
Chris Wilson50877442014-03-21 12:41:53 +00003689#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003690 u32 upper, lower, old_upper, loop = 0; \
3691 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003692 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003693 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003694 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003695 upper = I915_READ(upper_reg); \
3696 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003697 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003698
Zou Nan haicae58522010-11-09 17:17:32 +08003699#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3700#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3701
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003702#define __raw_read(x, s) \
3703static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003704 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003705{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003706 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003707}
3708
3709#define __raw_write(x, s) \
3710static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003711 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003712{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003713 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003714}
3715__raw_read(8, b)
3716__raw_read(16, w)
3717__raw_read(32, l)
3718__raw_read(64, q)
3719
3720__raw_write(8, b)
3721__raw_write(16, w)
3722__raw_write(32, l)
3723__raw_write(64, q)
3724
3725#undef __raw_read
3726#undef __raw_write
3727
Chris Wilsona6111f72015-04-07 16:21:02 +01003728/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003729 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003730 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003731 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003732 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003733 *
3734 * As an example, these accessors can possibly be used between:
3735 *
3736 * spin_lock_irq(&dev_priv->uncore.lock);
3737 * intel_uncore_forcewake_get__locked();
3738 *
3739 * and
3740 *
3741 * intel_uncore_forcewake_put__locked();
3742 * spin_unlock_irq(&dev_priv->uncore.lock);
3743 *
3744 *
3745 * Note: some registers may not need forcewake held, so
3746 * intel_uncore_forcewake_{get,put} can be omitted, see
3747 * intel_uncore_forcewake_for_reg().
3748 *
3749 * Certain architectures will die if the same cacheline is concurrently accessed
3750 * by different clients (e.g. on Ivybridge). Access to registers should
3751 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3752 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003753 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003754#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3755#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003756#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003757#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3758
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003759/* "Broadcast RGB" property */
3760#define INTEL_BROADCAST_RGB_AUTO 0
3761#define INTEL_BROADCAST_RGB_FULL 1
3762#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003763
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003764static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003765{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003766 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003767 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003768 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303769 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003770 else
3771 return VGACNTRL;
3772}
3773
Imre Deakdf977292013-05-21 20:03:17 +03003774static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3775{
3776 unsigned long j = msecs_to_jiffies(m);
3777
3778 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3779}
3780
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003781static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3782{
3783 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3784}
3785
Imre Deakdf977292013-05-21 20:03:17 +03003786static inline unsigned long
3787timespec_to_jiffies_timeout(const struct timespec *value)
3788{
3789 unsigned long j = timespec_to_jiffies(value);
3790
3791 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3792}
3793
Paulo Zanonidce56b32013-12-19 14:29:40 -02003794/*
3795 * If you need to wait X milliseconds between events A and B, but event B
3796 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3797 * when event A happened, then just before event B you call this function and
3798 * pass the timestamp as the first argument, and X as the second argument.
3799 */
3800static inline void
3801wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3802{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003803 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003804
3805 /*
3806 * Don't re-read the value of "jiffies" every time since it may change
3807 * behind our back and break the math.
3808 */
3809 tmp_jiffies = jiffies;
3810 target_jiffies = timestamp_jiffies +
3811 msecs_to_jiffies_timeout(to_wait_ms);
3812
3813 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003814 remaining_jiffies = target_jiffies - tmp_jiffies;
3815 while (remaining_jiffies)
3816 remaining_jiffies =
3817 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003818 }
3819}
Chris Wilson221fe792016-09-09 14:11:51 +01003820
3821static inline bool
3822__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003823{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003824 struct intel_engine_cs *engine = req->engine;
3825
Chris Wilson7ec2c732016-07-01 17:23:22 +01003826 /* Before we do the heavier coherent read of the seqno,
3827 * check the value (hopefully) in the CPU cacheline.
3828 */
Chris Wilson65e47602016-10-28 13:58:49 +01003829 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003830 return true;
3831
Chris Wilson688e6c72016-07-01 17:23:15 +01003832 /* Ensure our read of the seqno is coherent so that we
3833 * do not "miss an interrupt" (i.e. if this is the last
3834 * request and the seqno write from the GPU is not visible
3835 * by the time the interrupt fires, we will see that the
3836 * request is incomplete and go back to sleep awaiting
3837 * another interrupt that will never come.)
3838 *
3839 * Strictly, we only need to do this once after an interrupt,
3840 * but it is easier and safer to do it every time the waiter
3841 * is woken.
3842 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003843 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003844 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01003845 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003846 struct task_struct *tsk;
3847
Chris Wilson3d5564e2016-07-01 17:23:23 +01003848 /* The ordering of irq_posted versus applying the barrier
3849 * is crucial. The clearing of the current irq_posted must
3850 * be visible before we perform the barrier operation,
3851 * such that if a subsequent interrupt arrives, irq_posted
3852 * is reasserted and our task rewoken (which causes us to
3853 * do another __i915_request_irq_complete() immediately
3854 * and reapply the barrier). Conversely, if the clear
3855 * occurs after the barrier, then an interrupt that arrived
3856 * whilst we waited on the barrier would not trigger a
3857 * barrier on the next pass, and the read may not see the
3858 * seqno update.
3859 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003860 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003861
3862 /* If we consume the irq, but we are no longer the bottom-half,
3863 * the real bottom-half may not have serialised their own
3864 * seqno check with the irq-barrier (i.e. may have inspected
3865 * the seqno before we believe it coherent since they see
3866 * irq_posted == false but we are still running).
3867 */
3868 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003869 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003870 if (tsk && tsk != current)
3871 /* Note that if the bottom-half is changed as we
3872 * are sending the wake-up, the new bottom-half will
3873 * be woken by whomever made the change. We only have
3874 * to worry about when we steal the irq-posted for
3875 * ourself.
3876 */
3877 wake_up_process(tsk);
3878 rcu_read_unlock();
3879
Chris Wilson65e47602016-10-28 13:58:49 +01003880 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003881 return true;
3882 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003883
Chris Wilson688e6c72016-07-01 17:23:15 +01003884 return false;
3885}
3886
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003887void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3888bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3889
Chris Wilsonc58305a2016-08-19 16:54:28 +01003890/* i915_mm.c */
3891int remap_io_mapping(struct vm_area_struct *vma,
3892 unsigned long addr, unsigned long pfn, unsigned long size,
3893 struct io_mapping *iomap);
3894
Chris Wilson4b30cb22016-08-18 17:16:42 +01003895#define ptr_mask_bits(ptr) ({ \
3896 unsigned long __v = (unsigned long)(ptr); \
3897 (typeof(ptr))(__v & PAGE_MASK); \
3898})
3899
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003900#define ptr_unpack_bits(ptr, bits) ({ \
3901 unsigned long __v = (unsigned long)(ptr); \
3902 (bits) = __v & ~PAGE_MASK; \
3903 (typeof(ptr))(__v & PAGE_MASK); \
3904})
3905
3906#define ptr_pack_bits(ptr, bits) \
3907 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3908
Chris Wilson78ef2d92016-08-15 10:48:49 +01003909#define fetch_and_zero(ptr) ({ \
3910 typeof(*ptr) __T = *(ptr); \
3911 *(ptr) = (typeof(*ptr))0; \
3912 __T; \
3913})
3914
Linus Torvalds1da177e2005-04-16 15:20:36 -07003915#endif