blob: 7cda34d93c8bff85a686a17a57719751fe7a700b [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Jon Hunterb1538832012-09-28 11:43:30 -050038#include <linux/clk.h>
Axel Lin869dec12011-11-02 09:49:46 +080039#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010040#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053041#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053042#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053043#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050044#include <linux/of.h>
45#include <linux/of_device.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050046#include <linux/platform_device.h>
47#include <linux/platform_data/dmtimer-omap.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053048
Tony Lindgrence491cf2009-10-20 09:40:47 -070049#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080050
Jon Hunterb7b4ff72012-06-05 12:34:51 -050051static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053052static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010054
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053055/**
56 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
57 * @timer: timer pointer over which read operation to perform
58 * @reg: lowest byte holds the register offset
59 *
60 * The posted mode bit is encoded in reg. Note that in posted mode write
61 * pending bit must be checked. Otherwise a read of a non completed write
62 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030063 */
64static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010065{
Tony Lindgrenee17f112011-09-16 15:44:20 -070066 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
67 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070068}
69
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053070/**
71 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
72 * @timer: timer pointer over which write operation is to perform
73 * @reg: lowest byte holds the register offset
74 * @value: data to write into the register
75 *
76 * The posted mode bit is encoded in reg. Note that in posted mode the write
77 * pending bit must be checked. Otherwise a write on a register which has a
78 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030079 */
80static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
81 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070082{
Tony Lindgrenee17f112011-09-16 15:44:20 -070083 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
84 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010085}
86
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087static void omap_timer_restore_context(struct omap_dm_timer *timer)
88{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053089 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
90 timer->context.twer);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
92 timer->context.tcrr);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
94 timer->context.tldr);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
96 timer->context.tmar);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
98 timer->context.tsicr);
99 __raw_writel(timer->context.tier, timer->irq_ena);
100 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
101 timer->context.tclr);
102}
103
Jon Hunterae6672c2012-07-11 13:47:38 -0500104static int omap_dm_timer_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100105{
Jon Hunterae6672c2012-07-11 13:47:38 -0500106 u32 l, timeout = 100000;
Timo Teras77900a22006-06-26 16:16:12 -0700107
Jon Hunterae6672c2012-07-11 13:47:38 -0500108 if (timer->revision != 1)
109 return -EINVAL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110
Jon Hunterffc957b2012-07-06 16:46:35 -0500111 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
Jon Hunterae6672c2012-07-11 13:47:38 -0500112
113 do {
114 l = __omap_dm_timer_read(timer,
115 OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
116 } while (!l && timeout--);
117
118 if (!timeout) {
119 dev_err(&timer->pdev->dev, "Timer failed to reset\n");
120 return -ETIMEDOUT;
121 }
122
123 /* Configure timer for smart-idle mode */
124 l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
125 l |= 0x2 << 0x3;
126 __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
127
128 timer->posted = 0;
129
130 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700131}
132
Jon Hunterb0cadb32012-09-28 12:21:09 -0500133static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700134{
Jon Hunterae6672c2012-07-11 13:47:38 -0500135 int rc;
136
Jon Hunterbca45802012-06-05 12:34:58 -0500137 /*
138 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
139 * do not call clk_get() for these devices.
140 */
141 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
142 timer->fclk = clk_get(&timer->pdev->dev, "fck");
Russell King86287952013-02-24 10:46:59 +0000143 if (WARN_ON_ONCE(IS_ERR(timer->fclk))) {
Jon Hunterbca45802012-06-05 12:34:58 -0500144 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
145 return -EINVAL;
146 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530147 }
148
Jon Hunter7b44cf22012-07-06 16:45:04 -0500149 omap_dm_timer_enable(timer);
150
Jon Hunterae6672c2012-07-11 13:47:38 -0500151 if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
152 rc = omap_dm_timer_reset(timer);
153 if (rc) {
154 omap_dm_timer_disable(timer);
155 return rc;
156 }
157 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530158
Jon Hunter7b44cf22012-07-06 16:45:04 -0500159 __omap_dm_timer_enable_posted(timer);
160 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530161
Jon Hunter7b44cf22012-07-06 16:45:04 -0500162 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700163}
164
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500165static inline u32 omap_dm_timer_reserved_systimer(int id)
166{
167 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
168}
169
170int omap_dm_timer_reserve_systimer(int id)
171{
172 if (omap_dm_timer_reserved_systimer(id))
173 return -ENODEV;
174
175 omap_reserved_systimers |= (1 << (id - 1));
176
177 return 0;
178}
179
Timo Teras77900a22006-06-26 16:16:12 -0700180struct omap_dm_timer *omap_dm_timer_request(void)
181{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530182 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700183 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530184 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700185
186 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530187 list_for_each_entry(t, &omap_timer_list, node) {
188 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700189 continue;
190
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530191 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700192 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700193 break;
194 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300195 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530196
197 if (timer) {
198 ret = omap_dm_timer_prepare(timer);
199 if (ret) {
200 timer->reserved = 0;
201 timer = NULL;
202 }
203 }
Timo Teras77900a22006-06-26 16:16:12 -0700204
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530205 if (!timer)
206 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700207
Timo Teras77900a22006-06-26 16:16:12 -0700208 return timer;
209}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700210EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700211
212struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100213{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530214 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700215 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530216 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100217
Jon Hunter9725f442012-05-14 10:41:37 -0500218 /* Requesting timer by ID is not supported when device tree is used */
219 if (of_have_populated_dt()) {
220 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
221 __func__);
222 return NULL;
223 }
224
Timo Teras77900a22006-06-26 16:16:12 -0700225 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530226 list_for_each_entry(t, &omap_timer_list, node) {
227 if (t->pdev->id == id && !t->reserved) {
228 timer = t;
229 timer->reserved = 1;
230 break;
231 }
Timo Teras77900a22006-06-26 16:16:12 -0700232 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300233 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100234
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530235 if (timer) {
236 ret = omap_dm_timer_prepare(timer);
237 if (ret) {
238 timer->reserved = 0;
239 timer = NULL;
240 }
241 }
Timo Teras77900a22006-06-26 16:16:12 -0700242
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530243 if (!timer)
244 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700245
Timo Teras77900a22006-06-26 16:16:12 -0700246 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100247}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700248EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100249
Jon Hunter373fe0b2012-09-06 15:28:00 -0500250/**
251 * omap_dm_timer_request_by_cap - Request a timer by capability
252 * @cap: Bit mask of capabilities to match
253 *
254 * Find a timer based upon capabilities bit mask. Callers of this function
255 * should use the definitions found in the plat/dmtimer.h file under the
256 * comment "timer capabilities used in hwmod database". Returns pointer to
257 * timer handle on success and a NULL pointer on failure.
258 */
259struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
260{
261 struct omap_dm_timer *timer = NULL, *t;
262 unsigned long flags;
263
264 if (!cap)
265 return NULL;
266
267 spin_lock_irqsave(&dm_timer_lock, flags);
268 list_for_each_entry(t, &omap_timer_list, node) {
269 if ((!t->reserved) && ((t->capability & cap) == cap)) {
270 /*
271 * If timer is not NULL, we have already found one timer
272 * but it was not an exact match because it had more
273 * capabilites that what was required. Therefore,
274 * unreserve the last timer found and see if this one
275 * is a better match.
276 */
277 if (timer)
278 timer->reserved = 0;
279
280 timer = t;
281 timer->reserved = 1;
282
283 /* Exit loop early if we find an exact match */
284 if (t->capability == cap)
285 break;
286 }
287 }
288 spin_unlock_irqrestore(&dm_timer_lock, flags);
289
290 if (timer && omap_dm_timer_prepare(timer)) {
291 timer->reserved = 0;
292 timer = NULL;
293 }
294
295 if (!timer)
296 pr_debug("%s: timer request failed!\n", __func__);
297
298 return timer;
299}
300EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
301
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530302int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700303{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530304 if (unlikely(!timer))
305 return -EINVAL;
306
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530307 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300308
Timo Teras77900a22006-06-26 16:16:12 -0700309 WARN_ON(!timer->reserved);
310 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530311 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700312}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700313EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700314
Timo Teras12583a72006-09-25 12:41:42 +0300315void omap_dm_timer_enable(struct omap_dm_timer *timer)
316{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530317 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300318}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700319EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300320
321void omap_dm_timer_disable(struct omap_dm_timer *timer)
322{
Jon Hunter54f32a32012-07-13 15:12:03 -0500323 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300324}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700325EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300326
Timo Teras77900a22006-06-26 16:16:12 -0700327int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
328{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530329 if (timer)
330 return timer->irq;
331 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700332}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700333EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700334
335#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700336#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100337/**
338 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
339 * @inputmask: current value of idlect mask
340 */
341__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
342{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530343 int i = 0;
344 struct omap_dm_timer *timer = NULL;
345 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100346
347 /* If ARMXOR cannot be idled this function call is unnecessary */
348 if (!(inputmask & (1 << 1)))
349 return inputmask;
350
351 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530352 spin_lock_irqsave(&dm_timer_lock, flags);
353 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700354 u32 l;
355
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530356 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700357 if (l & OMAP_TIMER_CTRL_ST) {
358 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100359 inputmask &= ~(1 << 1);
360 else
361 inputmask &= ~(1 << 2);
362 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530363 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700364 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530365 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100366
367 return inputmask;
368}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700369EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100370
Tony Lindgren140455f2010-02-12 12:26:48 -0800371#else
Timo Teras77900a22006-06-26 16:16:12 -0700372
373struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
374{
Russell King86287952013-02-24 10:46:59 +0000375 if (timer && !IS_ERR(timer->fclk))
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530376 return timer->fclk;
377 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700378}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700379EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700380
381__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
382{
383 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800384
385 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700386}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700387EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700388
389#endif
390
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530391int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700392{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530393 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
394 pr_err("%s: timer not available or enabled.\n", __func__);
395 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530396 }
397
Timo Teras77900a22006-06-26 16:16:12 -0700398 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530399 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700400}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700401EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700402
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530403int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700404{
405 u32 l;
406
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530407 if (unlikely(!timer))
408 return -EINVAL;
409
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530410 omap_dm_timer_enable(timer);
411
Jon Hunter1c2d0762012-06-05 12:34:55 -0500412 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700413 if (timer->get_context_loss_count &&
414 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500415 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530416 omap_timer_restore_context(timer);
417 }
418
Timo Teras77900a22006-06-26 16:16:12 -0700419 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
420 if (!(l & OMAP_TIMER_CTRL_ST)) {
421 l |= OMAP_TIMER_CTRL_ST;
422 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
423 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530424
425 /* Save the context */
426 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530427 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700428}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700429EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700430
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530431int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700432{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700433 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700434
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530435 if (unlikely(!timer))
436 return -EINVAL;
437
Jon Hunter66159752012-06-05 12:34:57 -0500438 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530439 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700440
Tony Lindgrenee17f112011-09-16 15:44:20 -0700441 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530442
Tony Lindgren6e740f92012-10-29 15:20:45 -0700443 if (!(timer->capability & OMAP_TIMER_ALWON)) {
444 if (timer->get_context_loss_count)
445 timer->ctx_loss_count =
446 timer->get_context_loss_count(&timer->pdev->dev);
447 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800448
449 /*
450 * Since the register values are computed and written within
451 * __omap_dm_timer_stop, we need to use read to retrieve the
452 * context.
453 */
454 timer->context.tclr =
455 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800456 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530457 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700458}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700459EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700460
Paul Walmsleyf2480762009-04-23 21:11:10 -0600461int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100462{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530463 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500464 char *parent_name = NULL;
Jon Hunterd7aba552012-07-18 20:10:12 -0500465 struct clk *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530466 struct dmtimer_platform_data *pdata;
467
468 if (unlikely(!timer))
469 return -EINVAL;
470
471 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530472
Timo Teras77900a22006-06-26 16:16:12 -0700473 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600474 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700475
Jon Hunter2b2d3522012-06-05 12:34:59 -0500476 /*
477 * FIXME: Used for OMAP1 devices only because they do not currently
478 * use the clock framework to set the parent clock. To be removed
479 * once OMAP1 migrated to using clock framework for dmtimers
480 */
Jon Hunter9725f442012-05-14 10:41:37 -0500481 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500482 return pdata->set_timer_src(timer->pdev, source);
483
Russell King86287952013-02-24 10:46:59 +0000484 if (IS_ERR(timer->fclk))
Jon Hunter2b2d3522012-06-05 12:34:59 -0500485 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500486
487 switch (source) {
488 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500489 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500490 break;
491
492 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500493 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500494 break;
495
496 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500497 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500498 break;
499 }
500
501 parent = clk_get(&timer->pdev->dev, parent_name);
Russell King86287952013-02-24 10:46:59 +0000502 if (IS_ERR(parent)) {
Jon Hunter2b2d3522012-06-05 12:34:59 -0500503 pr_err("%s: %s not found\n", __func__, parent_name);
Jon Hunterd7aba552012-07-18 20:10:12 -0500504 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500505 }
506
Jon Hunterd7aba552012-07-18 20:10:12 -0500507 ret = clk_set_parent(timer->fclk, parent);
Jon Hunter2b2d3522012-06-05 12:34:59 -0500508 if (IS_ERR_VALUE(ret))
509 pr_err("%s: failed to set %s as parent\n", __func__,
510 parent_name);
511
512 clk_put(parent);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530513
514 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700515}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700516EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700517
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530518int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700519 unsigned int load)
520{
521 u32 l;
522
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530523 if (unlikely(!timer))
524 return -EINVAL;
525
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530526 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700527 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
528 if (autoreload)
529 l |= OMAP_TIMER_CTRL_AR;
530 else
531 l &= ~OMAP_TIMER_CTRL_AR;
532 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
533 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300534
Timo Teras77900a22006-06-26 16:16:12 -0700535 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530536 /* Save the context */
537 timer->context.tclr = l;
538 timer->context.tldr = load;
539 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530540 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700541}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700542EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700543
Richard Woodruff3fddd092008-07-03 12:24:30 +0300544/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530545int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300546 unsigned int load)
547{
548 u32 l;
549
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530550 if (unlikely(!timer))
551 return -EINVAL;
552
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530553 omap_dm_timer_enable(timer);
554
Jon Hunter1c2d0762012-06-05 12:34:55 -0500555 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700556 if (timer->get_context_loss_count &&
557 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500558 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530559 omap_timer_restore_context(timer);
560 }
561
Richard Woodruff3fddd092008-07-03 12:24:30 +0300562 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800563 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300564 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800565 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
566 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300567 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800568 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300569 l |= OMAP_TIMER_CTRL_ST;
570
Tony Lindgrenee17f112011-09-16 15:44:20 -0700571 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530572
573 /* Save the context */
574 timer->context.tclr = l;
575 timer->context.tldr = load;
576 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530577 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300578}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700579EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300580
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530581int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700582 unsigned int match)
583{
584 u32 l;
585
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530586 if (unlikely(!timer))
587 return -EINVAL;
588
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530589 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700590 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700591 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700592 l |= OMAP_TIMER_CTRL_CE;
593 else
594 l &= ~OMAP_TIMER_CTRL_CE;
Timo Teras77900a22006-06-26 16:16:12 -0700595 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Jon Hunter991ad162012-10-04 18:17:42 -0500596 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530597
598 /* Save the context */
599 timer->context.tclr = l;
600 timer->context.tmar = match;
601 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530602 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100603}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700604EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530606int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700607 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100608{
Timo Teras77900a22006-06-26 16:16:12 -0700609 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530611 if (unlikely(!timer))
612 return -EINVAL;
613
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530614 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700615 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
616 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
617 OMAP_TIMER_CTRL_PT | (0x03 << 10));
618 if (def_on)
619 l |= OMAP_TIMER_CTRL_SCPWM;
620 if (toggle)
621 l |= OMAP_TIMER_CTRL_PT;
622 l |= trigger << 10;
623 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530624
625 /* Save the context */
626 timer->context.tclr = l;
627 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530628 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700629}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700630EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700631
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530632int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700633{
634 u32 l;
635
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530636 if (unlikely(!timer))
637 return -EINVAL;
638
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530639 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700640 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
641 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
642 if (prescaler >= 0x00 && prescaler <= 0x07) {
643 l |= OMAP_TIMER_CTRL_PRE;
644 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100645 }
Timo Teras77900a22006-06-26 16:16:12 -0700646 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530647
648 /* Save the context */
649 timer->context.tclr = l;
650 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530651 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100652}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700653EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100654
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530655int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700656 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100657{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530658 if (unlikely(!timer))
659 return -EINVAL;
660
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530661 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700662 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530663
664 /* Save the context */
665 timer->context.tier = value;
666 timer->context.twer = value;
667 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530668 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100669}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700670EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100671
Jon Hunter4249d962012-07-13 14:03:18 -0500672/**
673 * omap_dm_timer_set_int_disable - disable timer interrupts
674 * @timer: pointer to timer handle
675 * @mask: bit mask of interrupts to be disabled
676 *
677 * Disables the specified timer interrupts for a timer.
678 */
679int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
680{
681 u32 l = mask;
682
683 if (unlikely(!timer))
684 return -EINVAL;
685
686 omap_dm_timer_enable(timer);
687
688 if (timer->revision == 1)
689 l = __raw_readl(timer->irq_ena) & ~mask;
690
691 __raw_writel(l, timer->irq_dis);
692 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
693 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
694
695 /* Save the context */
696 timer->context.tier &= ~mask;
697 timer->context.twer &= ~mask;
698 omap_dm_timer_disable(timer);
699 return 0;
700}
701EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
702
Tony Lindgren92105bb2005-09-07 17:20:26 +0100703unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
704{
Timo Terasfa4bb622006-09-25 12:41:35 +0300705 unsigned int l;
706
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530707 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
708 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530709 return 0;
710 }
711
Tony Lindgrenee17f112011-09-16 15:44:20 -0700712 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300713
714 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100715}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700716EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100717
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530718int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100719{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530720 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
721 return -EINVAL;
722
Tony Lindgrenee17f112011-09-16 15:44:20 -0700723 __omap_dm_timer_write_status(timer, value);
Jon Hunter1eaff712012-10-04 17:01:14 -0500724
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530725 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100726}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700727EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100728
Tony Lindgren92105bb2005-09-07 17:20:26 +0100729unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
730{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530731 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
732 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530733 return 0;
734 }
735
Tony Lindgrenee17f112011-09-16 15:44:20 -0700736 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100737}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700738EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100739
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530740int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700741{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530742 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
743 pr_err("%s: timer not available or enabled.\n", __func__);
744 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530745 }
746
Timo Terasfa4bb622006-09-25 12:41:35 +0300747 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530748
749 /* Save the context */
750 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530751 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700752}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700753EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700754
Timo Teras77900a22006-06-26 16:16:12 -0700755int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100756{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530757 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100758
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530759 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530760 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300761 continue;
762
Timo Teras77900a22006-06-26 16:16:12 -0700763 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300764 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700765 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300766 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100767 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100768 return 0;
769}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700770EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100771
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530772/**
773 * omap_dm_timer_probe - probe function called for every registered device
774 * @pdev: pointer to current timer platform device
775 *
776 * Called by driver framework at the end of device registration for all
777 * timer devices.
778 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800779static int omap_dm_timer_probe(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530780{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530781 unsigned long flags;
782 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530783 struct resource *mem, *irq;
784 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530785 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
786
Jon Hunter9725f442012-05-14 10:41:37 -0500787 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530788 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530789 return -ENODEV;
790 }
791
792 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
793 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530794 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530795 return -ENODEV;
796 }
797
798 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
799 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530800 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530801 return -ENODEV;
802 }
803
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530804 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530805 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530806 dev_err(dev, "%s: memory alloc failed!\n", __func__);
807 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530808 }
809
Russell King86287952013-02-24 10:46:59 +0000810 timer->fclk = ERR_PTR(-ENODEV);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530811 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530812 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530813 dev_err(dev, "%s: region already claimed.\n", __func__);
814 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530815 }
816
Jon Hunter9725f442012-05-14 10:41:37 -0500817 if (dev->of_node) {
818 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
819 timer->capability |= OMAP_TIMER_ALWON;
820 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
821 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
822 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
823 timer->capability |= OMAP_TIMER_HAS_PWM;
824 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
825 timer->capability |= OMAP_TIMER_SECURE;
826 } else {
827 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500828 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500829 timer->capability = pdata->timer_capability;
830 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800831 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500832 }
833
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530834 timer->irq = irq->start;
835 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530836
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530837 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500838 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530839 pm_runtime_enable(dev);
840 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530841 }
842
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700843 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530844 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700845 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530846 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700847 }
848
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530849 /* add the timer element to the list */
850 spin_lock_irqsave(&dm_timer_lock, flags);
851 list_add_tail(&timer->node, &omap_timer_list);
852 spin_unlock_irqrestore(&dm_timer_lock, flags);
853
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530854 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530855
856 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530857}
858
859/**
860 * omap_dm_timer_remove - cleanup a registered timer device
861 * @pdev: pointer to current timer platform device
862 *
863 * Called by driver framework whenever a timer device is unregistered.
864 * In addition to freeing platform resources it also deletes the timer
865 * entry from the local list.
866 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800867static int omap_dm_timer_remove(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530868{
869 struct omap_dm_timer *timer;
870 unsigned long flags;
871 int ret = -EINVAL;
872
873 spin_lock_irqsave(&dm_timer_lock, flags);
874 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500875 if (!strcmp(dev_name(&timer->pdev->dev),
876 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530877 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530878 ret = 0;
879 break;
880 }
881 spin_unlock_irqrestore(&dm_timer_lock, flags);
882
883 return ret;
884}
885
Jon Hunter9725f442012-05-14 10:41:37 -0500886static const struct of_device_id omap_timer_match[] = {
887 { .compatible = "ti,omap2-timer", },
888 {},
889};
890MODULE_DEVICE_TABLE(of, omap_timer_match);
891
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530892static struct platform_driver omap_dm_timer_driver = {
893 .probe = omap_dm_timer_probe,
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800894 .remove = omap_dm_timer_remove,
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530895 .driver = {
896 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500897 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530898 },
899};
900
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530901early_platform_init("earlytimer", &omap_dm_timer_driver);
Srinivas Kandagatlae4e9f7e2012-12-16 11:30:02 -0800902module_platform_driver(omap_dm_timer_driver);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530903
904MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
905MODULE_LICENSE("GPL");
906MODULE_ALIAS("platform:" DRIVER_NAME);
907MODULE_AUTHOR("Texas Instruments Inc");