Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include "drmP.h" |
| 29 | #include "drm.h" |
| 30 | #include "i915_drm.h" |
| 31 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 32 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 33 | #include "intel_drv.h" |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 34 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 35 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include <linux/pci.h> |
Zhenyu Wang | f8f235e | 2010-08-27 11:08:57 +0800 | [diff] [blame] | 37 | #include <linux/intel-gtt.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 38 | |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 39 | static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 40 | |
| 41 | static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj, |
| 42 | bool pipelined); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 43 | static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj); |
| 44 | static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 45 | static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, |
| 46 | int write); |
| 47 | static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj, |
| 48 | uint64_t offset, |
| 49 | uint64_t size); |
| 50 | static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj); |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 51 | static int i915_gem_object_wait_rendering(struct drm_gem_object *obj, |
| 52 | bool interruptible); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 53 | static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, |
| 54 | unsigned alignment); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 55 | static void i915_gem_clear_fence_reg(struct drm_gem_object *obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 56 | static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj, |
| 57 | struct drm_i915_gem_pwrite *args, |
| 58 | struct drm_file *file_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 59 | static void i915_gem_free_object_tail(struct drm_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 60 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 61 | static int |
| 62 | i915_gem_object_get_pages(struct drm_gem_object *obj, |
| 63 | gfp_t gfpmask); |
| 64 | |
| 65 | static void |
| 66 | i915_gem_object_put_pages(struct drm_gem_object *obj); |
| 67 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 68 | static LIST_HEAD(shrink_list); |
| 69 | static DEFINE_SPINLOCK(shrink_list_lock); |
| 70 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 71 | /* some bookkeeping */ |
| 72 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 73 | size_t size) |
| 74 | { |
| 75 | dev_priv->mm.object_count++; |
| 76 | dev_priv->mm.object_memory += size; |
| 77 | } |
| 78 | |
| 79 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 80 | size_t size) |
| 81 | { |
| 82 | dev_priv->mm.object_count--; |
| 83 | dev_priv->mm.object_memory -= size; |
| 84 | } |
| 85 | |
| 86 | static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv, |
| 87 | size_t size) |
| 88 | { |
| 89 | dev_priv->mm.gtt_count++; |
| 90 | dev_priv->mm.gtt_memory += size; |
| 91 | } |
| 92 | |
| 93 | static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv, |
| 94 | size_t size) |
| 95 | { |
| 96 | dev_priv->mm.gtt_count--; |
| 97 | dev_priv->mm.gtt_memory -= size; |
| 98 | } |
| 99 | |
| 100 | static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv, |
| 101 | size_t size) |
| 102 | { |
| 103 | dev_priv->mm.pin_count++; |
| 104 | dev_priv->mm.pin_memory += size; |
| 105 | } |
| 106 | |
| 107 | static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv, |
| 108 | size_t size) |
| 109 | { |
| 110 | dev_priv->mm.pin_count--; |
| 111 | dev_priv->mm.pin_memory -= size; |
| 112 | } |
| 113 | |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 114 | int |
| 115 | i915_gem_check_is_wedged(struct drm_device *dev) |
| 116 | { |
| 117 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 118 | struct completion *x = &dev_priv->error_completion; |
| 119 | unsigned long flags; |
| 120 | int ret; |
| 121 | |
| 122 | if (!atomic_read(&dev_priv->mm.wedged)) |
| 123 | return 0; |
| 124 | |
| 125 | ret = wait_for_completion_interruptible(x); |
| 126 | if (ret) |
| 127 | return ret; |
| 128 | |
| 129 | /* Success, we reset the GPU! */ |
| 130 | if (!atomic_read(&dev_priv->mm.wedged)) |
| 131 | return 0; |
| 132 | |
| 133 | /* GPU is hung, bump the completion count to account for |
| 134 | * the token we just consumed so that we never hit zero and |
| 135 | * end up waiting upon a subsequent completion event that |
| 136 | * will never happen. |
| 137 | */ |
| 138 | spin_lock_irqsave(&x->wait.lock, flags); |
| 139 | x->done++; |
| 140 | spin_unlock_irqrestore(&x->wait.lock, flags); |
| 141 | return -EIO; |
| 142 | } |
| 143 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 144 | static int i915_mutex_lock_interruptible(struct drm_device *dev) |
| 145 | { |
| 146 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 147 | int ret; |
| 148 | |
| 149 | ret = i915_gem_check_is_wedged(dev); |
| 150 | if (ret) |
| 151 | return ret; |
| 152 | |
| 153 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 154 | if (ret) |
| 155 | return ret; |
| 156 | |
| 157 | if (atomic_read(&dev_priv->mm.wedged)) { |
| 158 | mutex_unlock(&dev->struct_mutex); |
| 159 | return -EAGAIN; |
| 160 | } |
| 161 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 162 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 163 | return 0; |
| 164 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 165 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 166 | static inline bool |
| 167 | i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv) |
| 168 | { |
| 169 | return obj_priv->gtt_space && |
| 170 | !obj_priv->active && |
| 171 | obj_priv->pin_count == 0; |
| 172 | } |
| 173 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 174 | int i915_gem_do_init(struct drm_device *dev, |
| 175 | unsigned long start, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 176 | unsigned long end) |
| 177 | { |
| 178 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 179 | |
| 180 | if (start >= end || |
| 181 | (start & (PAGE_SIZE - 1)) != 0 || |
| 182 | (end & (PAGE_SIZE - 1)) != 0) { |
| 183 | return -EINVAL; |
| 184 | } |
| 185 | |
| 186 | drm_mm_init(&dev_priv->mm.gtt_space, start, |
| 187 | end - start); |
| 188 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 189 | dev_priv->mm.gtt_total = end - start; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 190 | |
| 191 | return 0; |
| 192 | } |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 193 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 194 | int |
| 195 | i915_gem_init_ioctl(struct drm_device *dev, void *data, |
| 196 | struct drm_file *file_priv) |
| 197 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 198 | struct drm_i915_gem_init *args = data; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 199 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 200 | |
| 201 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 202 | ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 203 | mutex_unlock(&dev->struct_mutex); |
| 204 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 205 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 206 | } |
| 207 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 208 | int |
| 209 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 210 | struct drm_file *file_priv) |
| 211 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 212 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 213 | struct drm_i915_gem_get_aperture *args = data; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 214 | |
| 215 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 216 | return -ENODEV; |
| 217 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 218 | mutex_lock(&dev->struct_mutex); |
| 219 | args->aper_size = dev_priv->mm.gtt_total; |
| 220 | args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory; |
| 221 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 222 | |
| 223 | return 0; |
| 224 | } |
| 225 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 226 | |
| 227 | /** |
| 228 | * Creates a new mm object and returns a handle to it. |
| 229 | */ |
| 230 | int |
| 231 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 232 | struct drm_file *file_priv) |
| 233 | { |
| 234 | struct drm_i915_gem_create *args = data; |
| 235 | struct drm_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 236 | int ret; |
| 237 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 238 | |
| 239 | args->size = roundup(args->size, PAGE_SIZE); |
| 240 | |
| 241 | /* Allocate the new object */ |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 242 | obj = i915_gem_alloc_object(dev, args->size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 243 | if (obj == NULL) |
| 244 | return -ENOMEM; |
| 245 | |
| 246 | ret = drm_gem_handle_create(file_priv, obj, &handle); |
Chris Wilson | 1dfd975 | 2010-09-06 14:44:14 +0100 | [diff] [blame] | 247 | if (ret) { |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 248 | drm_gem_object_release(obj); |
| 249 | i915_gem_info_remove_obj(dev->dev_private, obj->size); |
| 250 | kfree(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 251 | return ret; |
Chris Wilson | 1dfd975 | 2010-09-06 14:44:14 +0100 | [diff] [blame] | 252 | } |
| 253 | |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 254 | /* drop reference from allocate - handle holds it now */ |
| 255 | drm_gem_object_unreference(obj); |
| 256 | trace_i915_gem_object_create(obj); |
| 257 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 258 | args->handle = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 259 | return 0; |
| 260 | } |
| 261 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 262 | static inline int |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 263 | fast_shmem_read(struct page **pages, |
| 264 | loff_t page_base, int page_offset, |
| 265 | char __user *data, |
| 266 | int length) |
| 267 | { |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 268 | char *vaddr; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 269 | int ret; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 270 | |
| 271 | vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 272 | ret = __copy_to_user_inatomic(data, vaddr + page_offset, length); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 273 | kunmap_atomic(vaddr, KM_USER0); |
| 274 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 275 | return ret; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 276 | } |
| 277 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 278 | static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj) |
| 279 | { |
| 280 | drm_i915_private_t *dev_priv = obj->dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 281 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 282 | |
| 283 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
| 284 | obj_priv->tiling_mode != I915_TILING_NONE; |
| 285 | } |
| 286 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 287 | static inline void |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 288 | slow_shmem_copy(struct page *dst_page, |
| 289 | int dst_offset, |
| 290 | struct page *src_page, |
| 291 | int src_offset, |
| 292 | int length) |
| 293 | { |
| 294 | char *dst_vaddr, *src_vaddr; |
| 295 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 296 | dst_vaddr = kmap(dst_page); |
| 297 | src_vaddr = kmap(src_page); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 298 | |
| 299 | memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length); |
| 300 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 301 | kunmap(src_page); |
| 302 | kunmap(dst_page); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 303 | } |
| 304 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 305 | static inline void |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 306 | slow_shmem_bit17_copy(struct page *gpu_page, |
| 307 | int gpu_offset, |
| 308 | struct page *cpu_page, |
| 309 | int cpu_offset, |
| 310 | int length, |
| 311 | int is_read) |
| 312 | { |
| 313 | char *gpu_vaddr, *cpu_vaddr; |
| 314 | |
| 315 | /* Use the unswizzled path if this page isn't affected. */ |
| 316 | if ((page_to_phys(gpu_page) & (1 << 17)) == 0) { |
| 317 | if (is_read) |
| 318 | return slow_shmem_copy(cpu_page, cpu_offset, |
| 319 | gpu_page, gpu_offset, length); |
| 320 | else |
| 321 | return slow_shmem_copy(gpu_page, gpu_offset, |
| 322 | cpu_page, cpu_offset, length); |
| 323 | } |
| 324 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 325 | gpu_vaddr = kmap(gpu_page); |
| 326 | cpu_vaddr = kmap(cpu_page); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 327 | |
| 328 | /* Copy the data, XORing A6 with A17 (1). The user already knows he's |
| 329 | * XORing with the other bits (A9 for Y, A9 and A10 for X) |
| 330 | */ |
| 331 | while (length > 0) { |
| 332 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 333 | int this_length = min(cacheline_end - gpu_offset, length); |
| 334 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 335 | |
| 336 | if (is_read) { |
| 337 | memcpy(cpu_vaddr + cpu_offset, |
| 338 | gpu_vaddr + swizzled_gpu_offset, |
| 339 | this_length); |
| 340 | } else { |
| 341 | memcpy(gpu_vaddr + swizzled_gpu_offset, |
| 342 | cpu_vaddr + cpu_offset, |
| 343 | this_length); |
| 344 | } |
| 345 | cpu_offset += this_length; |
| 346 | gpu_offset += this_length; |
| 347 | length -= this_length; |
| 348 | } |
| 349 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 350 | kunmap(cpu_page); |
| 351 | kunmap(gpu_page); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 352 | } |
| 353 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 354 | /** |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 355 | * This is the fast shmem pread path, which attempts to copy_from_user directly |
| 356 | * from the backing pages of the object to the user's address space. On a |
| 357 | * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow(). |
| 358 | */ |
| 359 | static int |
| 360 | i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 361 | struct drm_i915_gem_pread *args, |
| 362 | struct drm_file *file_priv) |
| 363 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 364 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 365 | ssize_t remain; |
| 366 | loff_t offset, page_base; |
| 367 | char __user *user_data; |
| 368 | int page_offset, page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 369 | |
| 370 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 371 | remain = args->size; |
| 372 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 373 | obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 374 | offset = args->offset; |
| 375 | |
| 376 | while (remain > 0) { |
| 377 | /* Operation in this page |
| 378 | * |
| 379 | * page_base = page offset within aperture |
| 380 | * page_offset = offset within page |
| 381 | * page_length = bytes to copy for this page |
| 382 | */ |
| 383 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 384 | page_offset = offset & (PAGE_SIZE-1); |
| 385 | page_length = remain; |
| 386 | if ((page_offset + remain) > PAGE_SIZE) |
| 387 | page_length = PAGE_SIZE - page_offset; |
| 388 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 389 | if (fast_shmem_read(obj_priv->pages, |
| 390 | page_base, page_offset, |
| 391 | user_data, page_length)) |
| 392 | return -EFAULT; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 393 | |
| 394 | remain -= page_length; |
| 395 | user_data += page_length; |
| 396 | offset += page_length; |
| 397 | } |
| 398 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 399 | return 0; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 400 | } |
| 401 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 402 | static int |
| 403 | i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj) |
| 404 | { |
| 405 | int ret; |
| 406 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 407 | ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 408 | |
| 409 | /* If we've insufficient memory to map in the pages, attempt |
| 410 | * to make some space by throwing out some old buffers. |
| 411 | */ |
| 412 | if (ret == -ENOMEM) { |
| 413 | struct drm_device *dev = obj->dev; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 414 | |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 415 | ret = i915_gem_evict_something(dev, obj->size, |
| 416 | i915_gem_get_gtt_alignment(obj)); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 417 | if (ret) |
| 418 | return ret; |
| 419 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 420 | ret = i915_gem_object_get_pages(obj, 0); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 421 | } |
| 422 | |
| 423 | return ret; |
| 424 | } |
| 425 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 426 | /** |
| 427 | * This is the fallback shmem pread path, which allocates temporary storage |
| 428 | * in kernel space to copy_to_user into outside of the struct_mutex, so we |
| 429 | * can copy out of the object's backing pages while holding the struct mutex |
| 430 | * and not take page faults. |
| 431 | */ |
| 432 | static int |
| 433 | i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 434 | struct drm_i915_gem_pread *args, |
| 435 | struct drm_file *file_priv) |
| 436 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 437 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 438 | struct mm_struct *mm = current->mm; |
| 439 | struct page **user_pages; |
| 440 | ssize_t remain; |
| 441 | loff_t offset, pinned_pages, i; |
| 442 | loff_t first_data_page, last_data_page, num_pages; |
| 443 | int shmem_page_index, shmem_page_offset; |
| 444 | int data_page_index, data_page_offset; |
| 445 | int page_length; |
| 446 | int ret; |
| 447 | uint64_t data_ptr = args->data_ptr; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 448 | int do_bit17_swizzling; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 449 | |
| 450 | remain = args->size; |
| 451 | |
| 452 | /* Pin the user pages containing the data. We can't fault while |
| 453 | * holding the struct mutex, yet we want to hold it while |
| 454 | * dereferencing the user data. |
| 455 | */ |
| 456 | first_data_page = data_ptr / PAGE_SIZE; |
| 457 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 458 | num_pages = last_data_page - first_data_page + 1; |
| 459 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 460 | user_pages = drm_malloc_ab(num_pages, sizeof(struct page *)); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 461 | if (user_pages == NULL) |
| 462 | return -ENOMEM; |
| 463 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 464 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 465 | down_read(&mm->mmap_sem); |
| 466 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
Eric Anholt | e5e9ecd | 2009-04-07 16:01:22 -0700 | [diff] [blame] | 467 | num_pages, 1, 0, user_pages, NULL); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 468 | up_read(&mm->mmap_sem); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 469 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 470 | if (pinned_pages < num_pages) { |
| 471 | ret = -EFAULT; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 472 | goto out; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 473 | } |
| 474 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 475 | ret = i915_gem_object_set_cpu_read_domain_range(obj, |
| 476 | args->offset, |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 477 | args->size); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 478 | if (ret) |
| 479 | goto out; |
| 480 | |
| 481 | do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 482 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 483 | obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 484 | offset = args->offset; |
| 485 | |
| 486 | while (remain > 0) { |
| 487 | /* Operation in this page |
| 488 | * |
| 489 | * shmem_page_index = page number within shmem file |
| 490 | * shmem_page_offset = offset within page in shmem file |
| 491 | * data_page_index = page number in get_user_pages return |
| 492 | * data_page_offset = offset with data_page_index page. |
| 493 | * page_length = bytes to copy for this page |
| 494 | */ |
| 495 | shmem_page_index = offset / PAGE_SIZE; |
| 496 | shmem_page_offset = offset & ~PAGE_MASK; |
| 497 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 498 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 499 | |
| 500 | page_length = remain; |
| 501 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 502 | page_length = PAGE_SIZE - shmem_page_offset; |
| 503 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 504 | page_length = PAGE_SIZE - data_page_offset; |
| 505 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 506 | if (do_bit17_swizzling) { |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 507 | slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index], |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 508 | shmem_page_offset, |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 509 | user_pages[data_page_index], |
| 510 | data_page_offset, |
| 511 | page_length, |
| 512 | 1); |
| 513 | } else { |
| 514 | slow_shmem_copy(user_pages[data_page_index], |
| 515 | data_page_offset, |
| 516 | obj_priv->pages[shmem_page_index], |
| 517 | shmem_page_offset, |
| 518 | page_length); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 519 | } |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 520 | |
| 521 | remain -= page_length; |
| 522 | data_ptr += page_length; |
| 523 | offset += page_length; |
| 524 | } |
| 525 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 526 | out: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 527 | for (i = 0; i < pinned_pages; i++) { |
| 528 | SetPageDirty(user_pages[i]); |
| 529 | page_cache_release(user_pages[i]); |
| 530 | } |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 531 | drm_free_large(user_pages); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 532 | |
| 533 | return ret; |
| 534 | } |
| 535 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 536 | /** |
| 537 | * Reads data from the object referenced by handle. |
| 538 | * |
| 539 | * On error, the contents of *data are undefined. |
| 540 | */ |
| 541 | int |
| 542 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 543 | struct drm_file *file_priv) |
| 544 | { |
| 545 | struct drm_i915_gem_pread *args = data; |
| 546 | struct drm_gem_object *obj; |
| 547 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 548 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 549 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 550 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 551 | if (ret) |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 552 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 553 | |
| 554 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 555 | if (obj == NULL) { |
| 556 | ret = -ENOENT; |
| 557 | goto unlock; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 558 | } |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 559 | obj_priv = to_intel_bo(obj); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 560 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 561 | /* Bounds check source. */ |
| 562 | if (args->offset > obj->size || args->size > obj->size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 563 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 564 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 565 | } |
| 566 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 567 | if (args->size == 0) |
| 568 | goto out; |
| 569 | |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 570 | if (!access_ok(VERIFY_WRITE, |
| 571 | (char __user *)(uintptr_t)args->data_ptr, |
| 572 | args->size)) { |
| 573 | ret = -EFAULT; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 574 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 575 | } |
| 576 | |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 577 | ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr, |
| 578 | args->size); |
| 579 | if (ret) { |
| 580 | ret = -EFAULT; |
| 581 | goto out; |
| 582 | } |
| 583 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 584 | ret = i915_gem_object_get_pages_or_evict(obj); |
| 585 | if (ret) |
| 586 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 587 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 588 | ret = i915_gem_object_set_cpu_read_domain_range(obj, |
| 589 | args->offset, |
| 590 | args->size); |
| 591 | if (ret) |
| 592 | goto out_put; |
| 593 | |
| 594 | ret = -EFAULT; |
| 595 | if (!i915_gem_object_needs_bit17_swizzle(obj)) |
| 596 | ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv); |
| 597 | if (ret == -EFAULT) |
| 598 | ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv); |
| 599 | |
| 600 | out_put: |
| 601 | i915_gem_object_put_pages(obj); |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 602 | out: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 603 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 604 | unlock: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 605 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 606 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 607 | } |
| 608 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 609 | /* This is the fast write path which cannot handle |
| 610 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 611 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 612 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 613 | static inline int |
| 614 | fast_user_write(struct io_mapping *mapping, |
| 615 | loff_t page_base, int page_offset, |
| 616 | char __user *user_data, |
| 617 | int length) |
| 618 | { |
| 619 | char *vaddr_atomic; |
| 620 | unsigned long unwritten; |
| 621 | |
Chris Wilson | fca3ec0 | 2010-08-04 14:34:24 +0100 | [diff] [blame] | 622 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 623 | unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset, |
| 624 | user_data, length); |
Chris Wilson | fca3ec0 | 2010-08-04 14:34:24 +0100 | [diff] [blame] | 625 | io_mapping_unmap_atomic(vaddr_atomic, KM_USER0); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 626 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 627 | } |
| 628 | |
| 629 | /* Here's the write path which can sleep for |
| 630 | * page faults |
| 631 | */ |
| 632 | |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 633 | static inline void |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 634 | slow_kernel_write(struct io_mapping *mapping, |
| 635 | loff_t gtt_base, int gtt_offset, |
| 636 | struct page *user_page, int user_offset, |
| 637 | int length) |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 638 | { |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 639 | char __iomem *dst_vaddr; |
| 640 | char *src_vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 641 | |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 642 | dst_vaddr = io_mapping_map_wc(mapping, gtt_base); |
| 643 | src_vaddr = kmap(user_page); |
| 644 | |
| 645 | memcpy_toio(dst_vaddr + gtt_offset, |
| 646 | src_vaddr + user_offset, |
| 647 | length); |
| 648 | |
| 649 | kunmap(user_page); |
| 650 | io_mapping_unmap(dst_vaddr); |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 651 | } |
| 652 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 653 | static inline int |
| 654 | fast_shmem_write(struct page **pages, |
| 655 | loff_t page_base, int page_offset, |
| 656 | char __user *data, |
| 657 | int length) |
| 658 | { |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 659 | char *vaddr; |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 660 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 661 | |
| 662 | vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 663 | ret = __copy_from_user_inatomic(vaddr + page_offset, data, length); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 664 | kunmap_atomic(vaddr, KM_USER0); |
| 665 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 666 | return ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 667 | } |
| 668 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 669 | /** |
| 670 | * This is the fast pwrite path, where we copy the data directly from the |
| 671 | * user into the GTT, uncached. |
| 672 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 673 | static int |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 674 | i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 675 | struct drm_i915_gem_pwrite *args, |
| 676 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 677 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 678 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 679 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 680 | ssize_t remain; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 681 | loff_t offset, page_base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 682 | char __user *user_data; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 683 | int page_offset, page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 684 | |
| 685 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 686 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 687 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 688 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 689 | offset = obj_priv->gtt_offset + args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 690 | |
| 691 | while (remain > 0) { |
| 692 | /* Operation in this page |
| 693 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 694 | * page_base = page offset within aperture |
| 695 | * page_offset = offset within page |
| 696 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 697 | */ |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 698 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 699 | page_offset = offset & (PAGE_SIZE-1); |
| 700 | page_length = remain; |
| 701 | if ((page_offset + remain) > PAGE_SIZE) |
| 702 | page_length = PAGE_SIZE - page_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 703 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 704 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 705 | * source page isn't available. Return the error and we'll |
| 706 | * retry in the slow path. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 707 | */ |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 708 | if (fast_user_write(dev_priv->mm.gtt_mapping, page_base, |
| 709 | page_offset, user_data, page_length)) |
| 710 | |
| 711 | return -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 712 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 713 | remain -= page_length; |
| 714 | user_data += page_length; |
| 715 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 716 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 717 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 718 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 719 | } |
| 720 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 721 | /** |
| 722 | * This is the fallback GTT pwrite path, which uses get_user_pages to pin |
| 723 | * the memory and maps it using kmap_atomic for copying. |
| 724 | * |
| 725 | * This code resulted in x11perf -rgb10text consuming about 10% more CPU |
| 726 | * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit). |
| 727 | */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 728 | static int |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 729 | i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 730 | struct drm_i915_gem_pwrite *args, |
| 731 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 732 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 733 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 734 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 735 | ssize_t remain; |
| 736 | loff_t gtt_page_base, offset; |
| 737 | loff_t first_data_page, last_data_page, num_pages; |
| 738 | loff_t pinned_pages, i; |
| 739 | struct page **user_pages; |
| 740 | struct mm_struct *mm = current->mm; |
| 741 | int gtt_page_offset, data_page_offset, data_page_index, page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 742 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 743 | uint64_t data_ptr = args->data_ptr; |
| 744 | |
| 745 | remain = args->size; |
| 746 | |
| 747 | /* Pin the user pages containing the data. We can't fault while |
| 748 | * holding the struct mutex, and all of the pwrite implementations |
| 749 | * want to hold it while dereferencing the user data. |
| 750 | */ |
| 751 | first_data_page = data_ptr / PAGE_SIZE; |
| 752 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 753 | num_pages = last_data_page - first_data_page + 1; |
| 754 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 755 | user_pages = drm_malloc_ab(num_pages, sizeof(struct page *)); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 756 | if (user_pages == NULL) |
| 757 | return -ENOMEM; |
| 758 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 759 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 760 | down_read(&mm->mmap_sem); |
| 761 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
| 762 | num_pages, 0, 0, user_pages, NULL); |
| 763 | up_read(&mm->mmap_sem); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 764 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 765 | if (pinned_pages < num_pages) { |
| 766 | ret = -EFAULT; |
| 767 | goto out_unpin_pages; |
| 768 | } |
| 769 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 770 | ret = i915_gem_object_set_to_gtt_domain(obj, 1); |
| 771 | if (ret) |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 772 | goto out_unpin_pages; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 773 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 774 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 775 | offset = obj_priv->gtt_offset + args->offset; |
| 776 | |
| 777 | while (remain > 0) { |
| 778 | /* Operation in this page |
| 779 | * |
| 780 | * gtt_page_base = page offset within aperture |
| 781 | * gtt_page_offset = offset within page in aperture |
| 782 | * data_page_index = page number in get_user_pages return |
| 783 | * data_page_offset = offset with data_page_index page. |
| 784 | * page_length = bytes to copy for this page |
| 785 | */ |
| 786 | gtt_page_base = offset & PAGE_MASK; |
| 787 | gtt_page_offset = offset & ~PAGE_MASK; |
| 788 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 789 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 790 | |
| 791 | page_length = remain; |
| 792 | if ((gtt_page_offset + page_length) > PAGE_SIZE) |
| 793 | page_length = PAGE_SIZE - gtt_page_offset; |
| 794 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 795 | page_length = PAGE_SIZE - data_page_offset; |
| 796 | |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 797 | slow_kernel_write(dev_priv->mm.gtt_mapping, |
| 798 | gtt_page_base, gtt_page_offset, |
| 799 | user_pages[data_page_index], |
| 800 | data_page_offset, |
| 801 | page_length); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 802 | |
| 803 | remain -= page_length; |
| 804 | offset += page_length; |
| 805 | data_ptr += page_length; |
| 806 | } |
| 807 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 808 | out_unpin_pages: |
| 809 | for (i = 0; i < pinned_pages; i++) |
| 810 | page_cache_release(user_pages[i]); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 811 | drm_free_large(user_pages); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 812 | |
| 813 | return ret; |
| 814 | } |
| 815 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 816 | /** |
| 817 | * This is the fast shmem pwrite path, which attempts to directly |
| 818 | * copy_from_user into the kmapped pages backing the object. |
| 819 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 820 | static int |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 821 | i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 822 | struct drm_i915_gem_pwrite *args, |
| 823 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 824 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 825 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 826 | ssize_t remain; |
| 827 | loff_t offset, page_base; |
| 828 | char __user *user_data; |
| 829 | int page_offset, page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 830 | |
| 831 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 832 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 833 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 834 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 835 | offset = args->offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 836 | obj_priv->dirty = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 837 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 838 | while (remain > 0) { |
| 839 | /* Operation in this page |
| 840 | * |
| 841 | * page_base = page offset within aperture |
| 842 | * page_offset = offset within page |
| 843 | * page_length = bytes to copy for this page |
| 844 | */ |
| 845 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 846 | page_offset = offset & (PAGE_SIZE-1); |
| 847 | page_length = remain; |
| 848 | if ((page_offset + remain) > PAGE_SIZE) |
| 849 | page_length = PAGE_SIZE - page_offset; |
| 850 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 851 | if (fast_shmem_write(obj_priv->pages, |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 852 | page_base, page_offset, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 853 | user_data, page_length)) |
| 854 | return -EFAULT; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 855 | |
| 856 | remain -= page_length; |
| 857 | user_data += page_length; |
| 858 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 859 | } |
| 860 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 861 | return 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 862 | } |
| 863 | |
| 864 | /** |
| 865 | * This is the fallback shmem pwrite path, which uses get_user_pages to pin |
| 866 | * the memory and maps it using kmap_atomic for copying. |
| 867 | * |
| 868 | * This avoids taking mmap_sem for faulting on the user's address while the |
| 869 | * struct_mutex is held. |
| 870 | */ |
| 871 | static int |
| 872 | i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 873 | struct drm_i915_gem_pwrite *args, |
| 874 | struct drm_file *file_priv) |
| 875 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 876 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 877 | struct mm_struct *mm = current->mm; |
| 878 | struct page **user_pages; |
| 879 | ssize_t remain; |
| 880 | loff_t offset, pinned_pages, i; |
| 881 | loff_t first_data_page, last_data_page, num_pages; |
| 882 | int shmem_page_index, shmem_page_offset; |
| 883 | int data_page_index, data_page_offset; |
| 884 | int page_length; |
| 885 | int ret; |
| 886 | uint64_t data_ptr = args->data_ptr; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 887 | int do_bit17_swizzling; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 888 | |
| 889 | remain = args->size; |
| 890 | |
| 891 | /* Pin the user pages containing the data. We can't fault while |
| 892 | * holding the struct mutex, and all of the pwrite implementations |
| 893 | * want to hold it while dereferencing the user data. |
| 894 | */ |
| 895 | first_data_page = data_ptr / PAGE_SIZE; |
| 896 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 897 | num_pages = last_data_page - first_data_page + 1; |
| 898 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 899 | user_pages = drm_malloc_ab(num_pages, sizeof(struct page *)); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 900 | if (user_pages == NULL) |
| 901 | return -ENOMEM; |
| 902 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 903 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 904 | down_read(&mm->mmap_sem); |
| 905 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
| 906 | num_pages, 0, 0, user_pages, NULL); |
| 907 | up_read(&mm->mmap_sem); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 908 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 909 | if (pinned_pages < num_pages) { |
| 910 | ret = -EFAULT; |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 911 | goto out; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 912 | } |
| 913 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 914 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 915 | if (ret) |
| 916 | goto out; |
| 917 | |
| 918 | do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 919 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 920 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 921 | offset = args->offset; |
| 922 | obj_priv->dirty = 1; |
| 923 | |
| 924 | while (remain > 0) { |
| 925 | /* Operation in this page |
| 926 | * |
| 927 | * shmem_page_index = page number within shmem file |
| 928 | * shmem_page_offset = offset within page in shmem file |
| 929 | * data_page_index = page number in get_user_pages return |
| 930 | * data_page_offset = offset with data_page_index page. |
| 931 | * page_length = bytes to copy for this page |
| 932 | */ |
| 933 | shmem_page_index = offset / PAGE_SIZE; |
| 934 | shmem_page_offset = offset & ~PAGE_MASK; |
| 935 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 936 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 937 | |
| 938 | page_length = remain; |
| 939 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 940 | page_length = PAGE_SIZE - shmem_page_offset; |
| 941 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 942 | page_length = PAGE_SIZE - data_page_offset; |
| 943 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 944 | if (do_bit17_swizzling) { |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 945 | slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index], |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 946 | shmem_page_offset, |
| 947 | user_pages[data_page_index], |
| 948 | data_page_offset, |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 949 | page_length, |
| 950 | 0); |
| 951 | } else { |
| 952 | slow_shmem_copy(obj_priv->pages[shmem_page_index], |
| 953 | shmem_page_offset, |
| 954 | user_pages[data_page_index], |
| 955 | data_page_offset, |
| 956 | page_length); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 957 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 958 | |
| 959 | remain -= page_length; |
| 960 | data_ptr += page_length; |
| 961 | offset += page_length; |
| 962 | } |
| 963 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 964 | out: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 965 | for (i = 0; i < pinned_pages; i++) |
| 966 | page_cache_release(user_pages[i]); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 967 | drm_free_large(user_pages); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 968 | |
| 969 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 970 | } |
| 971 | |
| 972 | /** |
| 973 | * Writes data to the object referenced by handle. |
| 974 | * |
| 975 | * On error, the contents of the buffer that were to be modified are undefined. |
| 976 | */ |
| 977 | int |
| 978 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 979 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 980 | { |
| 981 | struct drm_i915_gem_pwrite *args = data; |
| 982 | struct drm_gem_object *obj; |
| 983 | struct drm_i915_gem_object *obj_priv; |
| 984 | int ret = 0; |
| 985 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 986 | ret = i915_mutex_lock_interruptible(dev); |
| 987 | if (ret) |
| 988 | return ret; |
| 989 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 990 | obj = drm_gem_object_lookup(dev, file, args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 991 | if (obj == NULL) { |
| 992 | ret = -ENOENT; |
| 993 | goto unlock; |
| 994 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 995 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 996 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 997 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 998 | /* Bounds check destination. */ |
| 999 | if (args->offset > obj->size || args->size > obj->size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1000 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1001 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1002 | } |
| 1003 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1004 | if (args->size == 0) |
| 1005 | goto out; |
| 1006 | |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1007 | if (!access_ok(VERIFY_READ, |
| 1008 | (char __user *)(uintptr_t)args->data_ptr, |
| 1009 | args->size)) { |
| 1010 | ret = -EFAULT; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1011 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1012 | } |
| 1013 | |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 1014 | ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr, |
| 1015 | args->size); |
| 1016 | if (ret) { |
| 1017 | ret = -EFAULT; |
| 1018 | goto out; |
| 1019 | } |
| 1020 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1021 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1022 | * it would end up going through the fenced access, and we'll get |
| 1023 | * different detiling behavior between reading and writing. |
| 1024 | * pread/pwrite currently are reading and writing from the CPU |
| 1025 | * perspective, requiring manual detiling by the client. |
| 1026 | */ |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1027 | if (obj_priv->phys_obj) |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1028 | ret = i915_gem_phys_pwrite(dev, obj, args, file); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1029 | else if (obj_priv->tiling_mode == I915_TILING_NONE && |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 1030 | obj_priv->gtt_space && |
Chris Wilson | 9b8c4a0 | 2010-05-27 14:21:01 +0100 | [diff] [blame] | 1031 | obj->write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1032 | ret = i915_gem_object_pin(obj, 0); |
| 1033 | if (ret) |
| 1034 | goto out; |
| 1035 | |
| 1036 | ret = i915_gem_object_set_to_gtt_domain(obj, 1); |
| 1037 | if (ret) |
| 1038 | goto out_unpin; |
| 1039 | |
| 1040 | ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file); |
| 1041 | if (ret == -EFAULT) |
| 1042 | ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file); |
| 1043 | |
| 1044 | out_unpin: |
| 1045 | i915_gem_object_unpin(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1046 | } else { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1047 | ret = i915_gem_object_get_pages_or_evict(obj); |
| 1048 | if (ret) |
| 1049 | goto out; |
| 1050 | |
| 1051 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
| 1052 | if (ret) |
| 1053 | goto out_put; |
| 1054 | |
| 1055 | ret = -EFAULT; |
| 1056 | if (!i915_gem_object_needs_bit17_swizzle(obj)) |
| 1057 | ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file); |
| 1058 | if (ret == -EFAULT) |
| 1059 | ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file); |
| 1060 | |
| 1061 | out_put: |
| 1062 | i915_gem_object_put_pages(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1063 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1064 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1065 | out: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1066 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1067 | unlock: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1068 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1069 | return ret; |
| 1070 | } |
| 1071 | |
| 1072 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1073 | * Called when user space prepares to use an object with the CPU, either |
| 1074 | * through the mmap ioctl's mapping or a GTT mapping. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1075 | */ |
| 1076 | int |
| 1077 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 1078 | struct drm_file *file_priv) |
| 1079 | { |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1080 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1081 | struct drm_i915_gem_set_domain *args = data; |
| 1082 | struct drm_gem_object *obj; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1083 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1084 | uint32_t read_domains = args->read_domains; |
| 1085 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1086 | int ret; |
| 1087 | |
| 1088 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1089 | return -ENODEV; |
| 1090 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1091 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1092 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1093 | return -EINVAL; |
| 1094 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1095 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1096 | return -EINVAL; |
| 1097 | |
| 1098 | /* Having something in the write domain implies it's in the read |
| 1099 | * domain, and only that read domain. Enforce that in the request. |
| 1100 | */ |
| 1101 | if (write_domain != 0 && read_domains != write_domain) |
| 1102 | return -EINVAL; |
| 1103 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1104 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1105 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1106 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1107 | |
| 1108 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1109 | if (obj == NULL) { |
| 1110 | ret = -ENOENT; |
| 1111 | goto unlock; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1112 | } |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1113 | obj_priv = to_intel_bo(obj); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1114 | |
| 1115 | intel_mark_busy(dev, obj); |
| 1116 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1117 | if (read_domains & I915_GEM_DOMAIN_GTT) { |
| 1118 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1119 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1120 | /* Update the LRU on the fence for the CPU access that's |
| 1121 | * about to occur. |
| 1122 | */ |
| 1123 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 1124 | struct drm_i915_fence_reg *reg = |
| 1125 | &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 1126 | list_move_tail(®->lru_list, |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1127 | &dev_priv->mm.fence_list); |
| 1128 | } |
| 1129 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1130 | /* Silently promote "you're not bound, there was nothing to do" |
| 1131 | * to success, since the client was just asking us to |
| 1132 | * make sure everything was done. |
| 1133 | */ |
| 1134 | if (ret == -EINVAL) |
| 1135 | ret = 0; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1136 | } else { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1137 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1138 | } |
| 1139 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1140 | /* Maintain LRU order of "inactive" objects */ |
| 1141 | if (ret == 0 && i915_gem_object_is_inactive(obj_priv)) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1142 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1143 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1144 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1145 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1146 | mutex_unlock(&dev->struct_mutex); |
| 1147 | return ret; |
| 1148 | } |
| 1149 | |
| 1150 | /** |
| 1151 | * Called when user space has done writes to this buffer |
| 1152 | */ |
| 1153 | int |
| 1154 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 1155 | struct drm_file *file_priv) |
| 1156 | { |
| 1157 | struct drm_i915_gem_sw_finish *args = data; |
| 1158 | struct drm_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1159 | int ret = 0; |
| 1160 | |
| 1161 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1162 | return -ENODEV; |
| 1163 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1164 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1165 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1166 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1167 | |
| 1168 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1169 | if (obj == NULL) { |
| 1170 | ret = -ENOENT; |
| 1171 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1172 | } |
| 1173 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1174 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 3d2a812 | 2010-09-29 11:39:53 +0100 | [diff] [blame] | 1175 | if (to_intel_bo(obj)->pin_count) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1176 | i915_gem_object_flush_cpu_write_domain(obj); |
| 1177 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1178 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1179 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1180 | mutex_unlock(&dev->struct_mutex); |
| 1181 | return ret; |
| 1182 | } |
| 1183 | |
| 1184 | /** |
| 1185 | * Maps the contents of an object, returning the address it is mapped |
| 1186 | * into. |
| 1187 | * |
| 1188 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1189 | * imply a ref on the object itself. |
| 1190 | */ |
| 1191 | int |
| 1192 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 1193 | struct drm_file *file_priv) |
| 1194 | { |
| 1195 | struct drm_i915_gem_mmap *args = data; |
| 1196 | struct drm_gem_object *obj; |
| 1197 | loff_t offset; |
| 1198 | unsigned long addr; |
| 1199 | |
| 1200 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1201 | return -ENODEV; |
| 1202 | |
| 1203 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1204 | if (obj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1205 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1206 | |
| 1207 | offset = args->offset; |
| 1208 | |
| 1209 | down_write(¤t->mm->mmap_sem); |
| 1210 | addr = do_mmap(obj->filp, 0, args->size, |
| 1211 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1212 | args->offset); |
| 1213 | up_write(¤t->mm->mmap_sem); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1214 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1215 | if (IS_ERR((void *)addr)) |
| 1216 | return addr; |
| 1217 | |
| 1218 | args->addr_ptr = (uint64_t) addr; |
| 1219 | |
| 1220 | return 0; |
| 1221 | } |
| 1222 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1223 | /** |
| 1224 | * i915_gem_fault - fault a page into the GTT |
| 1225 | * vma: VMA in question |
| 1226 | * vmf: fault info |
| 1227 | * |
| 1228 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1229 | * from userspace. The fault handler takes care of binding the object to |
| 1230 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1231 | * only if needed based on whether the old reg is still valid or the object |
| 1232 | * is tiled) and inserting a new PTE into the faulting process. |
| 1233 | * |
| 1234 | * Note that the faulting process may involve evicting existing objects |
| 1235 | * from the GTT and/or fence registers to make room. So performance may |
| 1236 | * suffer if the GTT working set is large or there are few fence registers |
| 1237 | * left. |
| 1238 | */ |
| 1239 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 1240 | { |
| 1241 | struct drm_gem_object *obj = vma->vm_private_data; |
| 1242 | struct drm_device *dev = obj->dev; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1243 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1244 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1245 | pgoff_t page_offset; |
| 1246 | unsigned long pfn; |
| 1247 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1248 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1249 | |
| 1250 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 1251 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 1252 | PAGE_SHIFT; |
| 1253 | |
| 1254 | /* Now bind it into the GTT if needed */ |
| 1255 | mutex_lock(&dev->struct_mutex); |
| 1256 | if (!obj_priv->gtt_space) { |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 1257 | ret = i915_gem_object_bind_to_gtt(obj, 0); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1258 | if (ret) |
| 1259 | goto unlock; |
Kristian Høgsberg | 07f4f3e | 2009-05-27 14:37:28 -0400 | [diff] [blame] | 1260 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1261 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1262 | if (ret) |
| 1263 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1264 | } |
| 1265 | |
| 1266 | /* Need a new fence register? */ |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1267 | if (obj_priv->tiling_mode != I915_TILING_NONE) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 1268 | ret = i915_gem_object_get_fence_reg(obj, true); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1269 | if (ret) |
| 1270 | goto unlock; |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 1271 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1272 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1273 | if (i915_gem_object_is_inactive(obj_priv)) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1274 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1275 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1276 | pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) + |
| 1277 | page_offset; |
| 1278 | |
| 1279 | /* Finally, remap it using the new GTT offset */ |
| 1280 | ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1281 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1282 | mutex_unlock(&dev->struct_mutex); |
| 1283 | |
| 1284 | switch (ret) { |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1285 | case 0: |
| 1286 | case -ERESTARTSYS: |
| 1287 | return VM_FAULT_NOPAGE; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1288 | case -ENOMEM: |
| 1289 | case -EAGAIN: |
| 1290 | return VM_FAULT_OOM; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1291 | default: |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1292 | return VM_FAULT_SIGBUS; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1293 | } |
| 1294 | } |
| 1295 | |
| 1296 | /** |
| 1297 | * i915_gem_create_mmap_offset - create a fake mmap offset for an object |
| 1298 | * @obj: obj in question |
| 1299 | * |
| 1300 | * GEM memory mapping works by handing back to userspace a fake mmap offset |
| 1301 | * it can use in a subsequent mmap(2) call. The DRM core code then looks |
| 1302 | * up the object based on the offset and sets up the various memory mapping |
| 1303 | * structures. |
| 1304 | * |
| 1305 | * This routine allocates and attaches a fake offset for @obj. |
| 1306 | */ |
| 1307 | static int |
| 1308 | i915_gem_create_mmap_offset(struct drm_gem_object *obj) |
| 1309 | { |
| 1310 | struct drm_device *dev = obj->dev; |
| 1311 | struct drm_gem_mm *mm = dev->mm_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1312 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1313 | struct drm_map_list *list; |
Benjamin Herrenschmidt | f77d390 | 2009-02-02 16:55:46 +1100 | [diff] [blame] | 1314 | struct drm_local_map *map; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1315 | int ret = 0; |
| 1316 | |
| 1317 | /* Set the object up for mmap'ing */ |
| 1318 | list = &obj->map_list; |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1319 | list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1320 | if (!list->map) |
| 1321 | return -ENOMEM; |
| 1322 | |
| 1323 | map = list->map; |
| 1324 | map->type = _DRM_GEM; |
| 1325 | map->size = obj->size; |
| 1326 | map->handle = obj; |
| 1327 | |
| 1328 | /* Get a DRM GEM mmap offset allocated... */ |
| 1329 | list->file_offset_node = drm_mm_search_free(&mm->offset_manager, |
| 1330 | obj->size / PAGE_SIZE, 0, 0); |
| 1331 | if (!list->file_offset_node) { |
| 1332 | DRM_ERROR("failed to allocate offset for bo %d\n", obj->name); |
Chris Wilson | 9e0ae534 | 2010-09-21 15:05:24 +0100 | [diff] [blame] | 1333 | ret = -ENOSPC; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1334 | goto out_free_list; |
| 1335 | } |
| 1336 | |
| 1337 | list->file_offset_node = drm_mm_get_block(list->file_offset_node, |
| 1338 | obj->size / PAGE_SIZE, 0); |
| 1339 | if (!list->file_offset_node) { |
| 1340 | ret = -ENOMEM; |
| 1341 | goto out_free_list; |
| 1342 | } |
| 1343 | |
| 1344 | list->hash.key = list->file_offset_node->start; |
Chris Wilson | 9e0ae534 | 2010-09-21 15:05:24 +0100 | [diff] [blame] | 1345 | ret = drm_ht_insert_item(&mm->offset_hash, &list->hash); |
| 1346 | if (ret) { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1347 | DRM_ERROR("failed to add to map hash\n"); |
| 1348 | goto out_free_mm; |
| 1349 | } |
| 1350 | |
| 1351 | /* By now we should be all set, any drm_mmap request on the offset |
| 1352 | * below will get to our mmap & fault handler */ |
| 1353 | obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT; |
| 1354 | |
| 1355 | return 0; |
| 1356 | |
| 1357 | out_free_mm: |
| 1358 | drm_mm_put_block(list->file_offset_node); |
| 1359 | out_free_list: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1360 | kfree(list->map); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1361 | |
| 1362 | return ret; |
| 1363 | } |
| 1364 | |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1365 | /** |
| 1366 | * i915_gem_release_mmap - remove physical page mappings |
| 1367 | * @obj: obj in question |
| 1368 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1369 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1370 | * relinquish ownership of the pages back to the system. |
| 1371 | * |
| 1372 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1373 | * object through the GTT and then lose the fence register due to |
| 1374 | * resource pressure. Similarly if the object has been moved out of the |
| 1375 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1376 | * mapping will then trigger a page fault on the next user access, allowing |
| 1377 | * fixup by i915_gem_fault(). |
| 1378 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1379 | void |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1380 | i915_gem_release_mmap(struct drm_gem_object *obj) |
| 1381 | { |
| 1382 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1383 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1384 | |
| 1385 | if (dev->dev_mapping) |
| 1386 | unmap_mapping_range(dev->dev_mapping, |
| 1387 | obj_priv->mmap_offset, obj->size, 1); |
| 1388 | } |
| 1389 | |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1390 | static void |
| 1391 | i915_gem_free_mmap_offset(struct drm_gem_object *obj) |
| 1392 | { |
| 1393 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1394 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1395 | struct drm_gem_mm *mm = dev->mm_private; |
| 1396 | struct drm_map_list *list; |
| 1397 | |
| 1398 | list = &obj->map_list; |
| 1399 | drm_ht_remove_item(&mm->offset_hash, &list->hash); |
| 1400 | |
| 1401 | if (list->file_offset_node) { |
| 1402 | drm_mm_put_block(list->file_offset_node); |
| 1403 | list->file_offset_node = NULL; |
| 1404 | } |
| 1405 | |
| 1406 | if (list->map) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1407 | kfree(list->map); |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1408 | list->map = NULL; |
| 1409 | } |
| 1410 | |
| 1411 | obj_priv->mmap_offset = 0; |
| 1412 | } |
| 1413 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1414 | /** |
| 1415 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
| 1416 | * @obj: object to check |
| 1417 | * |
| 1418 | * Return the required GTT alignment for an object, taking into account |
| 1419 | * potential fence register mapping if needed. |
| 1420 | */ |
| 1421 | static uint32_t |
| 1422 | i915_gem_get_gtt_alignment(struct drm_gem_object *obj) |
| 1423 | { |
| 1424 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1425 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1426 | int start, i; |
| 1427 | |
| 1428 | /* |
| 1429 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1430 | * if a fence register is needed for the object. |
| 1431 | */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1432 | if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1433 | return 4096; |
| 1434 | |
| 1435 | /* |
| 1436 | * Previous chips need to be aligned to the size of the smallest |
| 1437 | * fence register that can contain the object. |
| 1438 | */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1439 | if (INTEL_INFO(dev)->gen == 3) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1440 | start = 1024*1024; |
| 1441 | else |
| 1442 | start = 512*1024; |
| 1443 | |
| 1444 | for (i = start; i < obj->size; i <<= 1) |
| 1445 | ; |
| 1446 | |
| 1447 | return i; |
| 1448 | } |
| 1449 | |
| 1450 | /** |
| 1451 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 1452 | * @dev: DRM device |
| 1453 | * @data: GTT mapping ioctl data |
| 1454 | * @file_priv: GEM object info |
| 1455 | * |
| 1456 | * Simply returns the fake offset to userspace so it can mmap it. |
| 1457 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 1458 | * up so we can get faults in the handler above. |
| 1459 | * |
| 1460 | * The fault handler will take care of binding the object into the GTT |
| 1461 | * (since it may have been evicted to make room for something), allocating |
| 1462 | * a fence register, and mapping the appropriate aperture address into |
| 1463 | * userspace. |
| 1464 | */ |
| 1465 | int |
| 1466 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1467 | struct drm_file *file_priv) |
| 1468 | { |
| 1469 | struct drm_i915_gem_mmap_gtt *args = data; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1470 | struct drm_gem_object *obj; |
| 1471 | struct drm_i915_gem_object *obj_priv; |
| 1472 | int ret; |
| 1473 | |
| 1474 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1475 | return -ENODEV; |
| 1476 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1477 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1478 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1479 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1480 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1481 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1482 | if (obj == NULL) { |
| 1483 | ret = -ENOENT; |
| 1484 | goto unlock; |
| 1485 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1486 | obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1487 | |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1488 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
| 1489 | DRM_ERROR("Attempting to mmap a purgeable buffer\n"); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1490 | ret = -EINVAL; |
| 1491 | goto out; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1492 | } |
| 1493 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1494 | if (!obj_priv->mmap_offset) { |
| 1495 | ret = i915_gem_create_mmap_offset(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1496 | if (ret) |
| 1497 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1498 | } |
| 1499 | |
| 1500 | args->offset = obj_priv->mmap_offset; |
| 1501 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1502 | /* |
| 1503 | * Pull it into the GTT so that we have a page list (makes the |
| 1504 | * initial fault faster and any subsequent flushing possible). |
| 1505 | */ |
| 1506 | if (!obj_priv->agp_mem) { |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 1507 | ret = i915_gem_object_bind_to_gtt(obj, 0); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1508 | if (ret) |
| 1509 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1510 | } |
| 1511 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1512 | out: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1513 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1514 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1515 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1516 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1517 | } |
| 1518 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 1519 | static void |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1520 | i915_gem_object_put_pages(struct drm_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1521 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1522 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1523 | int page_count = obj->size / PAGE_SIZE; |
| 1524 | int i; |
| 1525 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1526 | BUG_ON(obj_priv->pages_refcount == 0); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1527 | BUG_ON(obj_priv->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1528 | |
| 1529 | if (--obj_priv->pages_refcount != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1530 | return; |
| 1531 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1532 | if (obj_priv->tiling_mode != I915_TILING_NONE) |
| 1533 | i915_gem_object_save_bit_17_swizzle(obj); |
| 1534 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1535 | if (obj_priv->madv == I915_MADV_DONTNEED) |
Chris Wilson | 13a05fd | 2009-09-20 23:03:19 +0100 | [diff] [blame] | 1536 | obj_priv->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1537 | |
| 1538 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1539 | if (obj_priv->dirty) |
| 1540 | set_page_dirty(obj_priv->pages[i]); |
| 1541 | |
| 1542 | if (obj_priv->madv == I915_MADV_WILLNEED) |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1543 | mark_page_accessed(obj_priv->pages[i]); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1544 | |
| 1545 | page_cache_release(obj_priv->pages[i]); |
| 1546 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1547 | obj_priv->dirty = 0; |
| 1548 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 1549 | drm_free_large(obj_priv->pages); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1550 | obj_priv->pages = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1551 | } |
| 1552 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1553 | static uint32_t |
| 1554 | i915_gem_next_request_seqno(struct drm_device *dev, |
| 1555 | struct intel_ring_buffer *ring) |
| 1556 | { |
| 1557 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1558 | |
| 1559 | ring->outstanding_lazy_request = true; |
| 1560 | return dev_priv->next_seqno; |
| 1561 | } |
| 1562 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1563 | static void |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 1564 | i915_gem_object_move_to_active(struct drm_gem_object *obj, |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1565 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1566 | { |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1567 | struct drm_device *dev = obj->dev; |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1568 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1569 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1570 | uint32_t seqno = i915_gem_next_request_seqno(dev, ring); |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 1571 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1572 | BUG_ON(ring == NULL); |
| 1573 | obj_priv->ring = ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1574 | |
| 1575 | /* Add a reference if we're newly entering the active list. */ |
| 1576 | if (!obj_priv->active) { |
| 1577 | drm_gem_object_reference(obj); |
| 1578 | obj_priv->active = 1; |
| 1579 | } |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1580 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1581 | /* Move from whatever list we were on to the tail of execution. */ |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1582 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list); |
| 1583 | list_move_tail(&obj_priv->ring_list, &ring->active_list); |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1584 | obj_priv->last_rendering_seqno = seqno; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1585 | } |
| 1586 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1587 | static void |
| 1588 | i915_gem_object_move_to_flushing(struct drm_gem_object *obj) |
| 1589 | { |
| 1590 | struct drm_device *dev = obj->dev; |
| 1591 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1592 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1593 | |
| 1594 | BUG_ON(!obj_priv->active); |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1595 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list); |
| 1596 | list_del_init(&obj_priv->ring_list); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1597 | obj_priv->last_rendering_seqno = 0; |
| 1598 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1599 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1600 | /* Immediately discard the backing storage */ |
| 1601 | static void |
| 1602 | i915_gem_object_truncate(struct drm_gem_object *obj) |
| 1603 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1604 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1605 | struct inode *inode; |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1606 | |
Chris Wilson | ae9fed6 | 2010-08-07 11:01:30 +0100 | [diff] [blame] | 1607 | /* Our goal here is to return as much of the memory as |
| 1608 | * is possible back to the system as we are called from OOM. |
| 1609 | * To do this we must instruct the shmfs to drop all of its |
| 1610 | * backing pages, *now*. Here we mirror the actions taken |
| 1611 | * when by shmem_delete_inode() to release the backing store. |
| 1612 | */ |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1613 | inode = obj->filp->f_path.dentry->d_inode; |
Chris Wilson | ae9fed6 | 2010-08-07 11:01:30 +0100 | [diff] [blame] | 1614 | truncate_inode_pages(inode->i_mapping, 0); |
| 1615 | if (inode->i_op->truncate_range) |
| 1616 | inode->i_op->truncate_range(inode, 0, (loff_t)-1); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1617 | |
| 1618 | obj_priv->madv = __I915_MADV_PURGED; |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1619 | } |
| 1620 | |
| 1621 | static inline int |
| 1622 | i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv) |
| 1623 | { |
| 1624 | return obj_priv->madv == I915_MADV_DONTNEED; |
| 1625 | } |
| 1626 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1627 | static void |
| 1628 | i915_gem_object_move_to_inactive(struct drm_gem_object *obj) |
| 1629 | { |
| 1630 | struct drm_device *dev = obj->dev; |
| 1631 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1632 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1633 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1634 | if (obj_priv->pin_count != 0) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1635 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1636 | else |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1637 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
| 1638 | list_del_init(&obj_priv->ring_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1639 | |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 1640 | BUG_ON(!list_empty(&obj_priv->gpu_write_list)); |
| 1641 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1642 | obj_priv->last_rendering_seqno = 0; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1643 | obj_priv->ring = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1644 | if (obj_priv->active) { |
| 1645 | obj_priv->active = 0; |
| 1646 | drm_gem_object_unreference(obj); |
| 1647 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1648 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1649 | } |
| 1650 | |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 1651 | static void |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1652 | i915_gem_process_flushing_list(struct drm_device *dev, |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1653 | uint32_t flush_domains, |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1654 | struct intel_ring_buffer *ring) |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1655 | { |
| 1656 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1657 | struct drm_i915_gem_object *obj_priv, *next; |
| 1658 | |
| 1659 | list_for_each_entry_safe(obj_priv, next, |
| 1660 | &dev_priv->mm.gpu_write_list, |
| 1661 | gpu_write_list) { |
Daniel Vetter | a8089e8 | 2010-04-09 19:05:09 +0000 | [diff] [blame] | 1662 | struct drm_gem_object *obj = &obj_priv->base; |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1663 | |
Chris Wilson | 2b6efaa | 2010-09-14 17:04:02 +0100 | [diff] [blame] | 1664 | if (obj->write_domain & flush_domains && |
| 1665 | obj_priv->ring == ring) { |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1666 | uint32_t old_write_domain = obj->write_domain; |
| 1667 | |
| 1668 | obj->write_domain = 0; |
| 1669 | list_del_init(&obj_priv->gpu_write_list); |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 1670 | i915_gem_object_move_to_active(obj, ring); |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1671 | |
| 1672 | /* update the fence lru list */ |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 1673 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
| 1674 | struct drm_i915_fence_reg *reg = |
| 1675 | &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 1676 | list_move_tail(®->lru_list, |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1677 | &dev_priv->mm.fence_list); |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 1678 | } |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1679 | |
| 1680 | trace_i915_gem_object_change_domain(obj, |
| 1681 | obj->read_domains, |
| 1682 | old_write_domain); |
| 1683 | } |
| 1684 | } |
| 1685 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1686 | |
Daniel Vetter | 5a5a0c6 | 2009-09-15 22:57:36 +0200 | [diff] [blame] | 1687 | uint32_t |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1688 | i915_add_request(struct drm_device *dev, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1689 | struct drm_file *file, |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 1690 | struct drm_i915_gem_request *request, |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1691 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1692 | { |
| 1693 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1694 | struct drm_i915_file_private *file_priv = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1695 | uint32_t seqno; |
| 1696 | int was_empty; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1697 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1698 | if (file != NULL) |
| 1699 | file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1700 | |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 1701 | if (request == NULL) { |
| 1702 | request = kzalloc(sizeof(*request), GFP_KERNEL); |
| 1703 | if (request == NULL) |
| 1704 | return 0; |
| 1705 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1706 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1707 | seqno = ring->add_request(dev, ring, 0); |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1708 | ring->outstanding_lazy_request = false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1709 | |
| 1710 | request->seqno = seqno; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1711 | request->ring = ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1712 | request->emitted_jiffies = jiffies; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1713 | was_empty = list_empty(&ring->request_list); |
| 1714 | list_add_tail(&request->list, &ring->request_list); |
| 1715 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1716 | if (file_priv) { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1717 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1718 | request->file_priv = file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1719 | list_add_tail(&request->client_list, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1720 | &file_priv->mm.request_list); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1721 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1722 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1723 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1724 | if (!dev_priv->mm.suspended) { |
Chris Wilson | b3b079d | 2010-09-13 23:44:34 +0100 | [diff] [blame] | 1725 | mod_timer(&dev_priv->hangcheck_timer, |
| 1726 | jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1727 | if (was_empty) |
Chris Wilson | b3b079d | 2010-09-13 23:44:34 +0100 | [diff] [blame] | 1728 | queue_delayed_work(dev_priv->wq, |
| 1729 | &dev_priv->mm.retire_work, HZ); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1730 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1731 | return seqno; |
| 1732 | } |
| 1733 | |
| 1734 | /** |
| 1735 | * Command execution barrier |
| 1736 | * |
| 1737 | * Ensures that all commands in the ring are finished |
| 1738 | * before signalling the CPU |
| 1739 | */ |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1740 | static void |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1741 | i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1742 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1743 | uint32_t flush_domains = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1744 | |
| 1745 | /* The sampler always gets flushed on i965 (sigh) */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1746 | if (INTEL_INFO(dev)->gen >= 4) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1747 | flush_domains |= I915_GEM_DOMAIN_SAMPLER; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1748 | |
| 1749 | ring->flush(dev, ring, |
| 1750 | I915_GEM_DOMAIN_COMMAND, flush_domains); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1751 | } |
| 1752 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1753 | static inline void |
| 1754 | i915_gem_request_remove_from_client(struct drm_i915_gem_request *request) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1755 | { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1756 | struct drm_i915_file_private *file_priv = request->file_priv; |
| 1757 | |
| 1758 | if (!file_priv) |
| 1759 | return; |
| 1760 | |
| 1761 | spin_lock(&file_priv->mm.lock); |
| 1762 | list_del(&request->client_list); |
| 1763 | request->file_priv = NULL; |
| 1764 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1765 | } |
| 1766 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1767 | static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv, |
| 1768 | struct intel_ring_buffer *ring) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1769 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1770 | while (!list_empty(&ring->request_list)) { |
| 1771 | struct drm_i915_gem_request *request; |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1772 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1773 | request = list_first_entry(&ring->request_list, |
| 1774 | struct drm_i915_gem_request, |
| 1775 | list); |
| 1776 | |
| 1777 | list_del(&request->list); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1778 | i915_gem_request_remove_from_client(request); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1779 | kfree(request); |
| 1780 | } |
| 1781 | |
| 1782 | while (!list_empty(&ring->active_list)) { |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1783 | struct drm_i915_gem_object *obj_priv; |
| 1784 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1785 | obj_priv = list_first_entry(&ring->active_list, |
| 1786 | struct drm_i915_gem_object, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1787 | ring_list); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1788 | |
| 1789 | obj_priv->base.write_domain = 0; |
| 1790 | list_del_init(&obj_priv->gpu_write_list); |
| 1791 | i915_gem_object_move_to_inactive(&obj_priv->base); |
| 1792 | } |
| 1793 | } |
| 1794 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1795 | void i915_gem_reset(struct drm_device *dev) |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1796 | { |
| 1797 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1798 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1799 | int i; |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1800 | |
| 1801 | i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 1802 | i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1803 | i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1804 | |
| 1805 | /* Remove anything from the flushing lists. The GPU cache is likely |
| 1806 | * to be lost on reset along with the data, so simply move the |
| 1807 | * lost bo to the inactive list. |
| 1808 | */ |
| 1809 | while (!list_empty(&dev_priv->mm.flushing_list)) { |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1810 | obj_priv = list_first_entry(&dev_priv->mm.flushing_list, |
| 1811 | struct drm_i915_gem_object, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1812 | mm_list); |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1813 | |
| 1814 | obj_priv->base.write_domain = 0; |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1815 | list_del_init(&obj_priv->gpu_write_list); |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1816 | i915_gem_object_move_to_inactive(&obj_priv->base); |
| 1817 | } |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1818 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1819 | /* Move everything out of the GPU domains to ensure we do any |
| 1820 | * necessary invalidation upon reuse. |
| 1821 | */ |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 1822 | list_for_each_entry(obj_priv, |
| 1823 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1824 | mm_list) |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 1825 | { |
| 1826 | obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS; |
| 1827 | } |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1828 | |
| 1829 | /* The fence registers are invalidated so clear them out */ |
| 1830 | for (i = 0; i < 16; i++) { |
| 1831 | struct drm_i915_fence_reg *reg; |
| 1832 | |
| 1833 | reg = &dev_priv->fence_regs[i]; |
| 1834 | if (!reg->obj) |
| 1835 | continue; |
| 1836 | |
| 1837 | i915_gem_clear_fence_reg(reg->obj); |
| 1838 | } |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 1839 | } |
| 1840 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1841 | /** |
| 1842 | * This function clears the request list as sequence numbers are passed. |
| 1843 | */ |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1844 | static void |
| 1845 | i915_gem_retire_requests_ring(struct drm_device *dev, |
| 1846 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1847 | { |
| 1848 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1849 | uint32_t seqno; |
| 1850 | |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1851 | if (!ring->status_page.page_addr || |
| 1852 | list_empty(&ring->request_list)) |
Karsten Wiese | 6c0594a | 2009-02-23 15:07:57 +0100 | [diff] [blame] | 1853 | return; |
| 1854 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1855 | WARN_ON(i915_verify_lists(dev)); |
| 1856 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1857 | seqno = ring->get_seqno(dev, ring); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1858 | while (!list_empty(&ring->request_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1859 | struct drm_i915_gem_request *request; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1860 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1861 | request = list_first_entry(&ring->request_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1862 | struct drm_i915_gem_request, |
| 1863 | list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1864 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1865 | if (!i915_seqno_passed(seqno, request->seqno)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1866 | break; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1867 | |
| 1868 | trace_i915_gem_request_retire(dev, request->seqno); |
| 1869 | |
| 1870 | list_del(&request->list); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1871 | i915_gem_request_remove_from_client(request); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1872 | kfree(request); |
| 1873 | } |
| 1874 | |
| 1875 | /* Move any buffers on the active list that are no longer referenced |
| 1876 | * by the ringbuffer to the flushing/inactive lists as appropriate. |
| 1877 | */ |
| 1878 | while (!list_empty(&ring->active_list)) { |
| 1879 | struct drm_gem_object *obj; |
| 1880 | struct drm_i915_gem_object *obj_priv; |
| 1881 | |
| 1882 | obj_priv = list_first_entry(&ring->active_list, |
| 1883 | struct drm_i915_gem_object, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1884 | ring_list); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1885 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1886 | if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno)) |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1887 | break; |
| 1888 | |
| 1889 | obj = &obj_priv->base; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1890 | if (obj->write_domain != 0) |
| 1891 | i915_gem_object_move_to_flushing(obj); |
| 1892 | else |
| 1893 | i915_gem_object_move_to_inactive(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1894 | } |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 1895 | |
| 1896 | if (unlikely (dev_priv->trace_irq_seqno && |
| 1897 | i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) { |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1898 | ring->user_irq_put(dev, ring); |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 1899 | dev_priv->trace_irq_seqno = 0; |
| 1900 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1901 | |
| 1902 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1903 | } |
| 1904 | |
| 1905 | void |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1906 | i915_gem_retire_requests(struct drm_device *dev) |
| 1907 | { |
| 1908 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1909 | |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 1910 | if (!list_empty(&dev_priv->mm.deferred_free_list)) { |
| 1911 | struct drm_i915_gem_object *obj_priv, *tmp; |
| 1912 | |
| 1913 | /* We must be careful that during unbind() we do not |
| 1914 | * accidentally infinitely recurse into retire requests. |
| 1915 | * Currently: |
| 1916 | * retire -> free -> unbind -> wait -> retire_ring |
| 1917 | */ |
| 1918 | list_for_each_entry_safe(obj_priv, tmp, |
| 1919 | &dev_priv->mm.deferred_free_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1920 | mm_list) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 1921 | i915_gem_free_object_tail(&obj_priv->base); |
| 1922 | } |
| 1923 | |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1924 | i915_gem_retire_requests_ring(dev, &dev_priv->render_ring); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 1925 | i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1926 | i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring); |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1927 | } |
| 1928 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 1929 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1930 | i915_gem_retire_work_handler(struct work_struct *work) |
| 1931 | { |
| 1932 | drm_i915_private_t *dev_priv; |
| 1933 | struct drm_device *dev; |
| 1934 | |
| 1935 | dev_priv = container_of(work, drm_i915_private_t, |
| 1936 | mm.retire_work.work); |
| 1937 | dev = dev_priv->dev; |
| 1938 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 1939 | /* Come back later if the device is busy... */ |
| 1940 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 1941 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ); |
| 1942 | return; |
| 1943 | } |
| 1944 | |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1945 | i915_gem_retire_requests(dev); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1946 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 1947 | if (!dev_priv->mm.suspended && |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1948 | (!list_empty(&dev_priv->render_ring.request_list) || |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1949 | !list_empty(&dev_priv->bsd_ring.request_list) || |
| 1950 | !list_empty(&dev_priv->blt_ring.request_list))) |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 1951 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1952 | mutex_unlock(&dev->struct_mutex); |
| 1953 | } |
| 1954 | |
Daniel Vetter | 5a5a0c6 | 2009-09-15 22:57:36 +0200 | [diff] [blame] | 1955 | int |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1956 | i915_do_wait_request(struct drm_device *dev, uint32_t seqno, |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1957 | bool interruptible, struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1958 | { |
| 1959 | drm_i915_private_t *dev_priv = dev->dev_private; |
Jesse Barnes | 802c7eb | 2009-05-05 16:03:48 -0700 | [diff] [blame] | 1960 | u32 ier; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1961 | int ret = 0; |
| 1962 | |
| 1963 | BUG_ON(seqno == 0); |
| 1964 | |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 1965 | if (atomic_read(&dev_priv->mm.wedged)) |
| 1966 | return -EAGAIN; |
| 1967 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1968 | if (ring->outstanding_lazy_request) { |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 1969 | seqno = i915_add_request(dev, NULL, NULL, ring); |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1970 | if (seqno == 0) |
| 1971 | return -ENOMEM; |
| 1972 | } |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1973 | BUG_ON(seqno == dev_priv->next_seqno); |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1974 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1975 | if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) { |
Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 1976 | if (HAS_PCH_SPLIT(dev)) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1977 | ier = I915_READ(DEIER) | I915_READ(GTIER); |
| 1978 | else |
| 1979 | ier = I915_READ(IER); |
Jesse Barnes | 802c7eb | 2009-05-05 16:03:48 -0700 | [diff] [blame] | 1980 | if (!ier) { |
| 1981 | DRM_ERROR("something (likely vbetool) disabled " |
| 1982 | "interrupts, re-enabling\n"); |
| 1983 | i915_driver_irq_preinstall(dev); |
| 1984 | i915_driver_irq_postinstall(dev); |
| 1985 | } |
| 1986 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 1987 | trace_i915_gem_request_wait_begin(dev, seqno); |
| 1988 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1989 | ring->waiting_gem_seqno = seqno; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1990 | ring->user_irq_get(dev, ring); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 1991 | if (interruptible) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1992 | ret = wait_event_interruptible(ring->irq_queue, |
| 1993 | i915_seqno_passed( |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1994 | ring->get_seqno(dev, ring), seqno) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1995 | || atomic_read(&dev_priv->mm.wedged)); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 1996 | else |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1997 | wait_event(ring->irq_queue, |
| 1998 | i915_seqno_passed( |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1999 | ring->get_seqno(dev, ring), seqno) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2000 | || atomic_read(&dev_priv->mm.wedged)); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2001 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2002 | ring->user_irq_put(dev, ring); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2003 | ring->waiting_gem_seqno = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2004 | |
| 2005 | trace_i915_gem_request_wait_end(dev, seqno); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2006 | } |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 2007 | if (atomic_read(&dev_priv->mm.wedged)) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 2008 | ret = -EAGAIN; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2009 | |
| 2010 | if (ret && ret != -ERESTARTSYS) |
Daniel Vetter | 8bff917 | 2010-02-11 22:19:40 +0100 | [diff] [blame] | 2011 | DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n", |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2012 | __func__, ret, seqno, ring->get_seqno(dev, ring), |
Daniel Vetter | 8bff917 | 2010-02-11 22:19:40 +0100 | [diff] [blame] | 2013 | dev_priv->next_seqno); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2014 | |
| 2015 | /* Directly dispatch request retiring. While we have the work queue |
| 2016 | * to handle this, the waiter on a request often wants an associated |
| 2017 | * buffer to have made it to the inactive list, and we would need |
| 2018 | * a separate wait queue to handle that. |
| 2019 | */ |
| 2020 | if (ret == 0) |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2021 | i915_gem_retire_requests_ring(dev, ring); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2022 | |
| 2023 | return ret; |
| 2024 | } |
| 2025 | |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2026 | /** |
| 2027 | * Waits for a sequence number to be signaled, and cleans up the |
| 2028 | * request and object lists appropriately for that event. |
| 2029 | */ |
| 2030 | static int |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2031 | i915_wait_request(struct drm_device *dev, uint32_t seqno, |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 2032 | struct intel_ring_buffer *ring) |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2033 | { |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2034 | return i915_do_wait_request(dev, seqno, 1, ring); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2035 | } |
| 2036 | |
Chris Wilson | 20f0cd5 | 2010-09-23 11:00:38 +0100 | [diff] [blame] | 2037 | static void |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2038 | i915_gem_flush_ring(struct drm_device *dev, |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2039 | struct drm_file *file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2040 | struct intel_ring_buffer *ring, |
| 2041 | uint32_t invalidate_domains, |
| 2042 | uint32_t flush_domains) |
| 2043 | { |
| 2044 | ring->flush(dev, ring, invalidate_domains, flush_domains); |
| 2045 | i915_gem_process_flushing_list(dev, flush_domains, ring); |
| 2046 | } |
| 2047 | |
| 2048 | static void |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2049 | i915_gem_flush(struct drm_device *dev, |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2050 | struct drm_file *file_priv, |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2051 | uint32_t invalidate_domains, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2052 | uint32_t flush_domains, |
| 2053 | uint32_t flush_rings) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2054 | { |
| 2055 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 8bff917 | 2010-02-11 22:19:40 +0100 | [diff] [blame] | 2056 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2057 | if (flush_domains & I915_GEM_DOMAIN_CPU) |
| 2058 | drm_agp_chipset_flush(dev); |
Daniel Vetter | 8bff917 | 2010-02-11 22:19:40 +0100 | [diff] [blame] | 2059 | |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2060 | if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) { |
| 2061 | if (flush_rings & RING_RENDER) |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2062 | i915_gem_flush_ring(dev, file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2063 | &dev_priv->render_ring, |
| 2064 | invalidate_domains, flush_domains); |
| 2065 | if (flush_rings & RING_BSD) |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2066 | i915_gem_flush_ring(dev, file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2067 | &dev_priv->bsd_ring, |
| 2068 | invalidate_domains, flush_domains); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2069 | if (flush_rings & RING_BLT) |
| 2070 | i915_gem_flush_ring(dev, file_priv, |
| 2071 | &dev_priv->blt_ring, |
| 2072 | invalidate_domains, flush_domains); |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2073 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2074 | } |
| 2075 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2076 | /** |
| 2077 | * Ensures that all rendering to the object has completed and the object is |
| 2078 | * safe to unbind from the GTT or access from the CPU. |
| 2079 | */ |
| 2080 | static int |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2081 | i915_gem_object_wait_rendering(struct drm_gem_object *obj, |
| 2082 | bool interruptible) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2083 | { |
| 2084 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2085 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2086 | int ret; |
| 2087 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2088 | /* This function only exists to support waiting for existing rendering, |
| 2089 | * not for emitting required flushes. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2090 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2091 | BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2092 | |
| 2093 | /* If there is rendering queued on the buffer being evicted, wait for |
| 2094 | * it. |
| 2095 | */ |
| 2096 | if (obj_priv->active) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2097 | ret = i915_do_wait_request(dev, |
| 2098 | obj_priv->last_rendering_seqno, |
| 2099 | interruptible, |
| 2100 | obj_priv->ring); |
| 2101 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2102 | return ret; |
| 2103 | } |
| 2104 | |
| 2105 | return 0; |
| 2106 | } |
| 2107 | |
| 2108 | /** |
| 2109 | * Unbinds an object from the GTT aperture. |
| 2110 | */ |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2111 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2112 | i915_gem_object_unbind(struct drm_gem_object *obj) |
| 2113 | { |
| 2114 | struct drm_device *dev = obj->dev; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2115 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2116 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2117 | int ret = 0; |
| 2118 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2119 | if (obj_priv->gtt_space == NULL) |
| 2120 | return 0; |
| 2121 | |
| 2122 | if (obj_priv->pin_count != 0) { |
| 2123 | DRM_ERROR("Attempting to unbind pinned buffer\n"); |
| 2124 | return -EINVAL; |
| 2125 | } |
| 2126 | |
Eric Anholt | 5323fd0 | 2009-09-09 11:50:45 -0700 | [diff] [blame] | 2127 | /* blow away mappings if mapped through GTT */ |
| 2128 | i915_gem_release_mmap(obj); |
| 2129 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2130 | /* Move the object to the CPU domain to ensure that |
| 2131 | * any possible CPU writes while it's not in the GTT |
| 2132 | * are flushed when we go to remap it. This will |
| 2133 | * also ensure that all pending GPU writes are finished |
| 2134 | * before we unbind. |
| 2135 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2136 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2137 | if (ret == -ERESTARTSYS) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2138 | return ret; |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2139 | /* Continue on if we fail due to EIO, the GPU is hung so we |
| 2140 | * should be safe and we need to cleanup or else we might |
| 2141 | * cause memory corruption through use-after-free. |
| 2142 | */ |
Chris Wilson | 812ed492 | 2010-09-30 15:08:57 +0100 | [diff] [blame] | 2143 | if (ret) { |
| 2144 | i915_gem_clflush_object(obj); |
| 2145 | obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU; |
| 2146 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2147 | |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2148 | /* release the fence reg _after_ flushing */ |
| 2149 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) |
| 2150 | i915_gem_clear_fence_reg(obj); |
| 2151 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2152 | drm_unbind_agp(obj_priv->agp_mem); |
| 2153 | drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2154 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2155 | i915_gem_object_put_pages(obj); |
Chris Wilson | a32808c | 2009-09-20 21:29:47 +0100 | [diff] [blame] | 2156 | BUG_ON(obj_priv->pages_refcount); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2157 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2158 | i915_gem_info_remove_gtt(dev_priv, obj->size); |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 2159 | list_del_init(&obj_priv->mm_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2160 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2161 | drm_mm_put_block(obj_priv->gtt_space); |
| 2162 | obj_priv->gtt_space = NULL; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2163 | obj_priv->gtt_offset = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2164 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 2165 | if (i915_gem_object_is_purgeable(obj_priv)) |
| 2166 | i915_gem_object_truncate(obj); |
| 2167 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2168 | trace_i915_gem_object_unbind(obj); |
| 2169 | |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2170 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2171 | } |
| 2172 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 2173 | static int i915_ring_idle(struct drm_device *dev, |
| 2174 | struct intel_ring_buffer *ring) |
| 2175 | { |
| 2176 | i915_gem_flush_ring(dev, NULL, ring, |
| 2177 | I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
| 2178 | return i915_wait_request(dev, |
| 2179 | i915_gem_next_request_seqno(dev, ring), |
| 2180 | ring); |
| 2181 | } |
| 2182 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2183 | int |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2184 | i915_gpu_idle(struct drm_device *dev) |
| 2185 | { |
| 2186 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2187 | bool lists_empty; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2188 | int ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2189 | |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2190 | lists_empty = (list_empty(&dev_priv->mm.flushing_list) && |
| 2191 | list_empty(&dev_priv->render_ring.active_list) && |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2192 | list_empty(&dev_priv->bsd_ring.active_list) && |
| 2193 | list_empty(&dev_priv->blt_ring.active_list)); |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2194 | if (lists_empty) |
| 2195 | return 0; |
| 2196 | |
| 2197 | /* Flush everything onto the inactive list. */ |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 2198 | ret = i915_ring_idle(dev, &dev_priv->render_ring); |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2199 | if (ret) |
| 2200 | return ret; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2201 | |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 2202 | ret = i915_ring_idle(dev, &dev_priv->bsd_ring); |
| 2203 | if (ret) |
| 2204 | return ret; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2205 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2206 | ret = i915_ring_idle(dev, &dev_priv->blt_ring); |
| 2207 | if (ret) |
| 2208 | return ret; |
| 2209 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2210 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2211 | } |
| 2212 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2213 | static int |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2214 | i915_gem_object_get_pages(struct drm_gem_object *obj, |
| 2215 | gfp_t gfpmask) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2216 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2217 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2218 | int page_count, i; |
| 2219 | struct address_space *mapping; |
| 2220 | struct inode *inode; |
| 2221 | struct page *page; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2222 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2223 | BUG_ON(obj_priv->pages_refcount |
| 2224 | == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT); |
| 2225 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2226 | if (obj_priv->pages_refcount++ != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2227 | return 0; |
| 2228 | |
| 2229 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2230 | * at this point until we release them. |
| 2231 | */ |
| 2232 | page_count = obj->size / PAGE_SIZE; |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2233 | BUG_ON(obj_priv->pages != NULL); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 2234 | obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *)); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2235 | if (obj_priv->pages == NULL) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2236 | obj_priv->pages_refcount--; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2237 | return -ENOMEM; |
| 2238 | } |
| 2239 | |
| 2240 | inode = obj->filp->f_path.dentry->d_inode; |
| 2241 | mapping = inode->i_mapping; |
| 2242 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2243 | page = read_cache_page_gfp(mapping, i, |
Linus Torvalds | 985b823 | 2010-07-02 10:04:42 +1000 | [diff] [blame] | 2244 | GFP_HIGHUSER | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2245 | __GFP_COLD | |
Linus Torvalds | cd9f040 | 2010-07-18 09:44:37 -0700 | [diff] [blame] | 2246 | __GFP_RECLAIMABLE | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2247 | gfpmask); |
Chris Wilson | 1f2b101 | 2010-03-12 19:52:55 +0000 | [diff] [blame] | 2248 | if (IS_ERR(page)) |
| 2249 | goto err_pages; |
| 2250 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2251 | obj_priv->pages[i] = page; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2252 | } |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2253 | |
| 2254 | if (obj_priv->tiling_mode != I915_TILING_NONE) |
| 2255 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2256 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2257 | return 0; |
Chris Wilson | 1f2b101 | 2010-03-12 19:52:55 +0000 | [diff] [blame] | 2258 | |
| 2259 | err_pages: |
| 2260 | while (i--) |
| 2261 | page_cache_release(obj_priv->pages[i]); |
| 2262 | |
| 2263 | drm_free_large(obj_priv->pages); |
| 2264 | obj_priv->pages = NULL; |
| 2265 | obj_priv->pages_refcount--; |
| 2266 | return PTR_ERR(page); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2267 | } |
| 2268 | |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2269 | static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2270 | { |
| 2271 | struct drm_gem_object *obj = reg->obj; |
| 2272 | struct drm_device *dev = obj->dev; |
| 2273 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2274 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2275 | int regnum = obj_priv->fence_reg; |
| 2276 | uint64_t val; |
| 2277 | |
| 2278 | val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) & |
| 2279 | 0xfffff000) << 32; |
| 2280 | val |= obj_priv->gtt_offset & 0xfffff000; |
| 2281 | val |= (uint64_t)((obj_priv->stride / 128) - 1) << |
| 2282 | SANDYBRIDGE_FENCE_PITCH_SHIFT; |
| 2283 | |
| 2284 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2285 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2286 | val |= I965_FENCE_REG_VALID; |
| 2287 | |
| 2288 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val); |
| 2289 | } |
| 2290 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2291 | static void i965_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2292 | { |
| 2293 | struct drm_gem_object *obj = reg->obj; |
| 2294 | struct drm_device *dev = obj->dev; |
| 2295 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2296 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2297 | int regnum = obj_priv->fence_reg; |
| 2298 | uint64_t val; |
| 2299 | |
| 2300 | val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) & |
| 2301 | 0xfffff000) << 32; |
| 2302 | val |= obj_priv->gtt_offset & 0xfffff000; |
| 2303 | val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT; |
| 2304 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2305 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2306 | val |= I965_FENCE_REG_VALID; |
| 2307 | |
| 2308 | I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val); |
| 2309 | } |
| 2310 | |
| 2311 | static void i915_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2312 | { |
| 2313 | struct drm_gem_object *obj = reg->obj; |
| 2314 | struct drm_device *dev = obj->dev; |
| 2315 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2316 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2317 | int regnum = obj_priv->fence_reg; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2318 | int tile_width; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2319 | uint32_t fence_reg, val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2320 | uint32_t pitch_val; |
| 2321 | |
| 2322 | if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) || |
| 2323 | (obj_priv->gtt_offset & (obj->size - 1))) { |
Linus Torvalds | f06da26 | 2009-02-09 08:57:29 -0800 | [diff] [blame] | 2324 | WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n", |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2325 | __func__, obj_priv->gtt_offset, obj->size); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2326 | return; |
| 2327 | } |
| 2328 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2329 | if (obj_priv->tiling_mode == I915_TILING_Y && |
| 2330 | HAS_128_BYTE_Y_TILING(dev)) |
| 2331 | tile_width = 128; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2332 | else |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2333 | tile_width = 512; |
| 2334 | |
| 2335 | /* Note: pitch better be a power of two tile widths */ |
| 2336 | pitch_val = obj_priv->stride / tile_width; |
| 2337 | pitch_val = ffs(pitch_val) - 1; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2338 | |
Daniel Vetter | c36a2a6 | 2010-04-17 15:12:03 +0200 | [diff] [blame] | 2339 | if (obj_priv->tiling_mode == I915_TILING_Y && |
| 2340 | HAS_128_BYTE_Y_TILING(dev)) |
| 2341 | WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL); |
| 2342 | else |
| 2343 | WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL); |
| 2344 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2345 | val = obj_priv->gtt_offset; |
| 2346 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2347 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 2348 | val |= I915_FENCE_SIZE_BITS(obj->size); |
| 2349 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2350 | val |= I830_FENCE_REG_VALID; |
| 2351 | |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2352 | if (regnum < 8) |
| 2353 | fence_reg = FENCE_REG_830_0 + (regnum * 4); |
| 2354 | else |
| 2355 | fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4); |
| 2356 | I915_WRITE(fence_reg, val); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2357 | } |
| 2358 | |
| 2359 | static void i830_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2360 | { |
| 2361 | struct drm_gem_object *obj = reg->obj; |
| 2362 | struct drm_device *dev = obj->dev; |
| 2363 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2364 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2365 | int regnum = obj_priv->fence_reg; |
| 2366 | uint32_t val; |
| 2367 | uint32_t pitch_val; |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2368 | uint32_t fence_size_bits; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2369 | |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2370 | if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) || |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2371 | (obj_priv->gtt_offset & (obj->size - 1))) { |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2372 | WARN(1, "%s: object 0x%08x not 512K or size aligned\n", |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2373 | __func__, obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2374 | return; |
| 2375 | } |
| 2376 | |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 2377 | pitch_val = obj_priv->stride / 128; |
| 2378 | pitch_val = ffs(pitch_val) - 1; |
| 2379 | WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL); |
| 2380 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2381 | val = obj_priv->gtt_offset; |
| 2382 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2383 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2384 | fence_size_bits = I830_FENCE_SIZE_BITS(obj->size); |
| 2385 | WARN_ON(fence_size_bits & ~0x00000f00); |
| 2386 | val |= fence_size_bits; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2387 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2388 | val |= I830_FENCE_REG_VALID; |
| 2389 | |
| 2390 | I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2391 | } |
| 2392 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2393 | static int i915_find_fence_reg(struct drm_device *dev, |
| 2394 | bool interruptible) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2395 | { |
| 2396 | struct drm_i915_fence_reg *reg = NULL; |
| 2397 | struct drm_i915_gem_object *obj_priv = NULL; |
| 2398 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2399 | struct drm_gem_object *obj = NULL; |
| 2400 | int i, avail, ret; |
| 2401 | |
| 2402 | /* First try to find a free reg */ |
| 2403 | avail = 0; |
| 2404 | for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) { |
| 2405 | reg = &dev_priv->fence_regs[i]; |
| 2406 | if (!reg->obj) |
| 2407 | return i; |
| 2408 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2409 | obj_priv = to_intel_bo(reg->obj); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2410 | if (!obj_priv->pin_count) |
| 2411 | avail++; |
| 2412 | } |
| 2413 | |
| 2414 | if (avail == 0) |
| 2415 | return -ENOSPC; |
| 2416 | |
| 2417 | /* None available, try to steal one or wait for a user to finish */ |
| 2418 | i = I915_FENCE_REG_NONE; |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2419 | list_for_each_entry(reg, &dev_priv->mm.fence_list, |
| 2420 | lru_list) { |
| 2421 | obj = reg->obj; |
| 2422 | obj_priv = to_intel_bo(obj); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2423 | |
| 2424 | if (obj_priv->pin_count) |
| 2425 | continue; |
| 2426 | |
| 2427 | /* found one! */ |
| 2428 | i = obj_priv->fence_reg; |
| 2429 | break; |
| 2430 | } |
| 2431 | |
| 2432 | BUG_ON(i == I915_FENCE_REG_NONE); |
| 2433 | |
| 2434 | /* We only have a reference on obj from the active list. put_fence_reg |
| 2435 | * might drop that one, causing a use-after-free in it. So hold a |
| 2436 | * private reference to obj like the other callers of put_fence_reg |
| 2437 | * (set_tiling ioctl) do. */ |
| 2438 | drm_gem_object_reference(obj); |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2439 | ret = i915_gem_object_put_fence_reg(obj, interruptible); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2440 | drm_gem_object_unreference(obj); |
| 2441 | if (ret != 0) |
| 2442 | return ret; |
| 2443 | |
| 2444 | return i; |
| 2445 | } |
| 2446 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2447 | /** |
| 2448 | * i915_gem_object_get_fence_reg - set up a fence reg for an object |
| 2449 | * @obj: object to map through a fence reg |
| 2450 | * |
| 2451 | * When mapping objects through the GTT, userspace wants to be able to write |
| 2452 | * to them without having to worry about swizzling if the object is tiled. |
| 2453 | * |
| 2454 | * This function walks the fence regs looking for a free one for @obj, |
| 2455 | * stealing one if it can't find any. |
| 2456 | * |
| 2457 | * It then sets up the reg based on the object's properties: address, pitch |
| 2458 | * and tiling format. |
| 2459 | */ |
Chris Wilson | 8c4b8c3 | 2009-06-17 22:08:52 +0100 | [diff] [blame] | 2460 | int |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2461 | i915_gem_object_get_fence_reg(struct drm_gem_object *obj, |
| 2462 | bool interruptible) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2463 | { |
| 2464 | struct drm_device *dev = obj->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2465 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2466 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2467 | struct drm_i915_fence_reg *reg = NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2468 | int ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2469 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2470 | /* Just update our place in the LRU if our fence is getting used. */ |
| 2471 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2472 | reg = &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 2473 | list_move_tail(®->lru_list, &dev_priv->mm.fence_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2474 | return 0; |
| 2475 | } |
| 2476 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2477 | switch (obj_priv->tiling_mode) { |
| 2478 | case I915_TILING_NONE: |
| 2479 | WARN(1, "allocating a fence for non-tiled object?\n"); |
| 2480 | break; |
| 2481 | case I915_TILING_X: |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2482 | if (!obj_priv->stride) |
| 2483 | return -EINVAL; |
| 2484 | WARN((obj_priv->stride & (512 - 1)), |
| 2485 | "object 0x%08x is X tiled but has non-512B pitch\n", |
| 2486 | obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2487 | break; |
| 2488 | case I915_TILING_Y: |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2489 | if (!obj_priv->stride) |
| 2490 | return -EINVAL; |
| 2491 | WARN((obj_priv->stride & (128 - 1)), |
| 2492 | "object 0x%08x is Y tiled but has non-128B pitch\n", |
| 2493 | obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2494 | break; |
| 2495 | } |
| 2496 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2497 | ret = i915_find_fence_reg(dev, interruptible); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2498 | if (ret < 0) |
| 2499 | return ret; |
Chris Wilson | fc7170b | 2009-02-11 14:26:46 +0000 | [diff] [blame] | 2500 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2501 | obj_priv->fence_reg = ret; |
| 2502 | reg = &dev_priv->fence_regs[obj_priv->fence_reg]; |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2503 | list_add_tail(®->lru_list, &dev_priv->mm.fence_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2504 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2505 | reg->obj = obj; |
| 2506 | |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2507 | switch (INTEL_INFO(dev)->gen) { |
| 2508 | case 6: |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2509 | sandybridge_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2510 | break; |
| 2511 | case 5: |
| 2512 | case 4: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2513 | i965_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2514 | break; |
| 2515 | case 3: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2516 | i915_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2517 | break; |
| 2518 | case 2: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2519 | i830_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2520 | break; |
| 2521 | } |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 2522 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2523 | trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg, |
| 2524 | obj_priv->tiling_mode); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2525 | |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 2526 | return 0; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2527 | } |
| 2528 | |
| 2529 | /** |
| 2530 | * i915_gem_clear_fence_reg - clear out fence register info |
| 2531 | * @obj: object to clear |
| 2532 | * |
| 2533 | * Zeroes out the fence register itself and clears out the associated |
| 2534 | * data structures in dev_priv and obj_priv. |
| 2535 | */ |
| 2536 | static void |
| 2537 | i915_gem_clear_fence_reg(struct drm_gem_object *obj) |
| 2538 | { |
| 2539 | struct drm_device *dev = obj->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2540 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2541 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2542 | struct drm_i915_fence_reg *reg = |
| 2543 | &dev_priv->fence_regs[obj_priv->fence_reg]; |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2544 | uint32_t fence_reg; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2545 | |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2546 | switch (INTEL_INFO(dev)->gen) { |
| 2547 | case 6: |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2548 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + |
| 2549 | (obj_priv->fence_reg * 8), 0); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2550 | break; |
| 2551 | case 5: |
| 2552 | case 4: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2553 | I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2554 | break; |
| 2555 | case 3: |
Chris Wilson | 9b74f73 | 2010-09-22 19:10:44 +0100 | [diff] [blame] | 2556 | if (obj_priv->fence_reg >= 8) |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2557 | fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2558 | else |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2559 | case 2: |
| 2560 | fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2561 | |
| 2562 | I915_WRITE(fence_reg, 0); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2563 | break; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2564 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2565 | |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2566 | reg->obj = NULL; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2567 | obj_priv->fence_reg = I915_FENCE_REG_NONE; |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2568 | list_del_init(®->lru_list); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2569 | } |
| 2570 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2571 | /** |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2572 | * i915_gem_object_put_fence_reg - waits on outstanding fenced access |
| 2573 | * to the buffer to finish, and then resets the fence register. |
| 2574 | * @obj: tiled object holding a fence register. |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2575 | * @bool: whether the wait upon the fence is interruptible |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2576 | * |
| 2577 | * Zeroes out the fence register itself and clears out the associated |
| 2578 | * data structures in dev_priv and obj_priv. |
| 2579 | */ |
| 2580 | int |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2581 | i915_gem_object_put_fence_reg(struct drm_gem_object *obj, |
| 2582 | bool interruptible) |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2583 | { |
| 2584 | struct drm_device *dev = obj->dev; |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2585 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2586 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2587 | struct drm_i915_fence_reg *reg; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2588 | |
| 2589 | if (obj_priv->fence_reg == I915_FENCE_REG_NONE) |
| 2590 | return 0; |
| 2591 | |
Daniel Vetter | 10ae9bd | 2010-02-01 13:59:17 +0100 | [diff] [blame] | 2592 | /* If we've changed tiling, GTT-mappings of the object |
| 2593 | * need to re-fault to ensure that the correct fence register |
| 2594 | * setup is in place. |
| 2595 | */ |
| 2596 | i915_gem_release_mmap(obj); |
| 2597 | |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2598 | /* On the i915, GPU access to tiled buffers is via a fence, |
| 2599 | * therefore we must wait for any outstanding access to complete |
| 2600 | * before clearing the fence. |
| 2601 | */ |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2602 | reg = &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 2603 | if (reg->gpu) { |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2604 | int ret; |
| 2605 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2606 | ret = i915_gem_object_flush_gpu_write_domain(obj, true); |
Chris Wilson | 0bc23aa | 2010-09-14 10:22:23 +0100 | [diff] [blame] | 2607 | if (ret) |
| 2608 | return ret; |
| 2609 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2610 | ret = i915_gem_object_wait_rendering(obj, interruptible); |
Chris Wilson | 0bc23aa | 2010-09-14 10:22:23 +0100 | [diff] [blame] | 2611 | if (ret) |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2612 | return ret; |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2613 | |
| 2614 | reg->gpu = false; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2615 | } |
| 2616 | |
Daniel Vetter | 4a72661 | 2010-02-01 13:59:16 +0100 | [diff] [blame] | 2617 | i915_gem_object_flush_gtt_write_domain(obj); |
Chris Wilson | 0bc23aa | 2010-09-14 10:22:23 +0100 | [diff] [blame] | 2618 | i915_gem_clear_fence_reg(obj); |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2619 | |
| 2620 | return 0; |
| 2621 | } |
| 2622 | |
| 2623 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2624 | * Finds free space in the GTT aperture and binds the object there. |
| 2625 | */ |
| 2626 | static int |
| 2627 | i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment) |
| 2628 | { |
| 2629 | struct drm_device *dev = obj->dev; |
| 2630 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2631 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2632 | struct drm_mm_node *free_space; |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2633 | gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2634 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2635 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 2636 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2637 | DRM_ERROR("Attempting to bind a purgeable object\n"); |
| 2638 | return -EINVAL; |
| 2639 | } |
| 2640 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2641 | if (alignment == 0) |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2642 | alignment = i915_gem_get_gtt_alignment(obj); |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2643 | if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2644 | DRM_ERROR("Invalid object alignment requested %u\n", alignment); |
| 2645 | return -EINVAL; |
| 2646 | } |
| 2647 | |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 2648 | /* If the object is bigger than the entire aperture, reject it early |
| 2649 | * before evicting everything in a vain attempt to find space. |
| 2650 | */ |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2651 | if (obj->size > dev_priv->mm.gtt_total) { |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 2652 | DRM_ERROR("Attempting to bind an object larger than the aperture\n"); |
| 2653 | return -E2BIG; |
| 2654 | } |
| 2655 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2656 | search_free: |
| 2657 | free_space = drm_mm_search_free(&dev_priv->mm.gtt_space, |
| 2658 | obj->size, alignment, 0); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2659 | if (free_space != NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2660 | obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size, |
| 2661 | alignment); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2662 | if (obj_priv->gtt_space == NULL) { |
| 2663 | /* If the gtt is empty and we're still having trouble |
| 2664 | * fitting our object in, we're out of memory. |
| 2665 | */ |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 2666 | ret = i915_gem_evict_something(dev, obj->size, alignment); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2667 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2668 | return ret; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2669 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2670 | goto search_free; |
| 2671 | } |
| 2672 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2673 | ret = i915_gem_object_get_pages(obj, gfpmask); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2674 | if (ret) { |
| 2675 | drm_mm_put_block(obj_priv->gtt_space); |
| 2676 | obj_priv->gtt_space = NULL; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2677 | |
| 2678 | if (ret == -ENOMEM) { |
| 2679 | /* first try to clear up some space from the GTT */ |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 2680 | ret = i915_gem_evict_something(dev, obj->size, |
| 2681 | alignment); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2682 | if (ret) { |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2683 | /* now try to shrink everyone else */ |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2684 | if (gfpmask) { |
| 2685 | gfpmask = 0; |
| 2686 | goto search_free; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2687 | } |
| 2688 | |
| 2689 | return ret; |
| 2690 | } |
| 2691 | |
| 2692 | goto search_free; |
| 2693 | } |
| 2694 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2695 | return ret; |
| 2696 | } |
| 2697 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2698 | /* Create an AGP memory structure pointing at our pages, and bind it |
| 2699 | * into the GTT. |
| 2700 | */ |
| 2701 | obj_priv->agp_mem = drm_agp_bind_pages(dev, |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2702 | obj_priv->pages, |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2703 | obj->size >> PAGE_SHIFT, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2704 | obj_priv->gtt_space->start, |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 2705 | obj_priv->agp_type); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2706 | if (obj_priv->agp_mem == NULL) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2707 | i915_gem_object_put_pages(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2708 | drm_mm_put_block(obj_priv->gtt_space); |
| 2709 | obj_priv->gtt_space = NULL; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2710 | |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 2711 | ret = i915_gem_evict_something(dev, obj->size, alignment); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2712 | if (ret) |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2713 | return ret; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2714 | |
| 2715 | goto search_free; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2716 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2717 | |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 2718 | /* keep track of bounds object by adding it to the inactive list */ |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 2719 | list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2720 | i915_gem_info_add_gtt(dev_priv, obj->size); |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 2721 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2722 | /* Assert that the object is not currently in any GPU domain. As it |
| 2723 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2724 | * a GPU cache |
| 2725 | */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 2726 | BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS); |
| 2727 | BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2728 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2729 | obj_priv->gtt_offset = obj_priv->gtt_space->start; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2730 | trace_i915_gem_object_bind(obj, obj_priv->gtt_offset); |
| 2731 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2732 | return 0; |
| 2733 | } |
| 2734 | |
| 2735 | void |
| 2736 | i915_gem_clflush_object(struct drm_gem_object *obj) |
| 2737 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2738 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2739 | |
| 2740 | /* If we don't have a page list set up, then we're not pinned |
| 2741 | * to GPU, and we can ignore the cache flush because it'll happen |
| 2742 | * again at bind time. |
| 2743 | */ |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2744 | if (obj_priv->pages == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2745 | return; |
| 2746 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2747 | trace_i915_gem_object_clflush(obj); |
Eric Anholt | cfa16a0 | 2009-05-26 18:46:16 -0700 | [diff] [blame] | 2748 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2749 | drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2750 | } |
| 2751 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2752 | /** Flushes any GPU write domain for the object if it's dirty. */ |
Chris Wilson | 2dafb1e | 2010-06-07 14:03:05 +0100 | [diff] [blame] | 2753 | static int |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2754 | i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj, |
| 2755 | bool pipelined) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2756 | { |
| 2757 | struct drm_device *dev = obj->dev; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2758 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2759 | |
| 2760 | if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0) |
Chris Wilson | 2dafb1e | 2010-06-07 14:03:05 +0100 | [diff] [blame] | 2761 | return 0; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2762 | |
| 2763 | /* Queue the GPU write cache flushing we need. */ |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2764 | old_write_domain = obj->write_domain; |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2765 | i915_gem_flush_ring(dev, NULL, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2766 | to_intel_bo(obj)->ring, |
| 2767 | 0, obj->write_domain); |
Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2768 | BUG_ON(obj->write_domain); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2769 | |
| 2770 | trace_i915_gem_object_change_domain(obj, |
| 2771 | obj->read_domains, |
| 2772 | old_write_domain); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2773 | |
| 2774 | if (pipelined) |
| 2775 | return 0; |
| 2776 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2777 | return i915_gem_object_wait_rendering(obj, true); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2778 | } |
| 2779 | |
| 2780 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 2781 | static void |
| 2782 | i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj) |
| 2783 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2784 | uint32_t old_write_domain; |
| 2785 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2786 | if (obj->write_domain != I915_GEM_DOMAIN_GTT) |
| 2787 | return; |
| 2788 | |
| 2789 | /* No actual flushing is required for the GTT write domain. Writes |
| 2790 | * to it immediately go to main memory as far as we know, so there's |
| 2791 | * no chipset flush. It also doesn't land in render cache. |
| 2792 | */ |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2793 | old_write_domain = obj->write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2794 | obj->write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2795 | |
| 2796 | trace_i915_gem_object_change_domain(obj, |
| 2797 | obj->read_domains, |
| 2798 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2799 | } |
| 2800 | |
| 2801 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 2802 | static void |
| 2803 | i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj) |
| 2804 | { |
| 2805 | struct drm_device *dev = obj->dev; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2806 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2807 | |
| 2808 | if (obj->write_domain != I915_GEM_DOMAIN_CPU) |
| 2809 | return; |
| 2810 | |
| 2811 | i915_gem_clflush_object(obj); |
| 2812 | drm_agp_chipset_flush(dev); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2813 | old_write_domain = obj->write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2814 | obj->write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2815 | |
| 2816 | trace_i915_gem_object_change_domain(obj, |
| 2817 | obj->read_domains, |
| 2818 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2819 | } |
| 2820 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2821 | /** |
| 2822 | * Moves a single object to the GTT read, and possibly write domain. |
| 2823 | * |
| 2824 | * This function returns when the move is complete, including waiting on |
| 2825 | * flushes to occur. |
| 2826 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2827 | int |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2828 | i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write) |
| 2829 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2830 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2831 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2832 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2833 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 2834 | /* Not valid to be called on unbound objects. */ |
| 2835 | if (obj_priv->gtt_space == NULL) |
| 2836 | return -EINVAL; |
| 2837 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2838 | ret = i915_gem_object_flush_gpu_write_domain(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2839 | if (ret != 0) |
| 2840 | return ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2841 | |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2842 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2843 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2844 | if (write) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2845 | ret = i915_gem_object_wait_rendering(obj, true); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2846 | if (ret) |
| 2847 | return ret; |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2848 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2849 | |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2850 | old_write_domain = obj->write_domain; |
| 2851 | old_read_domains = obj->read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2852 | |
| 2853 | /* It should now be out of any other write domains, and we can update |
| 2854 | * the domain values for our changes. |
| 2855 | */ |
| 2856 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 2857 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2858 | if (write) { |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2859 | obj->read_domains = I915_GEM_DOMAIN_GTT; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2860 | obj->write_domain = I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2861 | obj_priv->dirty = 1; |
| 2862 | } |
| 2863 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2864 | trace_i915_gem_object_change_domain(obj, |
| 2865 | old_read_domains, |
| 2866 | old_write_domain); |
| 2867 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2868 | return 0; |
| 2869 | } |
| 2870 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2871 | /* |
| 2872 | * Prepare buffer for display plane. Use uninterruptible for possible flush |
| 2873 | * wait, as in modesetting process we're not supposed to be interrupted. |
| 2874 | */ |
| 2875 | int |
Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2876 | i915_gem_object_set_to_display_plane(struct drm_gem_object *obj, |
| 2877 | bool pipelined) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2878 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2879 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2880 | uint32_t old_read_domains; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2881 | int ret; |
| 2882 | |
| 2883 | /* Not valid to be called on unbound objects. */ |
| 2884 | if (obj_priv->gtt_space == NULL) |
| 2885 | return -EINVAL; |
| 2886 | |
Chris Wilson | ced270f | 2010-09-26 22:47:46 +0100 | [diff] [blame] | 2887 | ret = i915_gem_object_flush_gpu_write_domain(obj, true); |
Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2888 | if (ret) |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 2889 | return ret; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2890 | |
Chris Wilson | ced270f | 2010-09-26 22:47:46 +0100 | [diff] [blame] | 2891 | /* Currently, we are always called from an non-interruptible context. */ |
| 2892 | if (!pipelined) { |
| 2893 | ret = i915_gem_object_wait_rendering(obj, false); |
| 2894 | if (ret) |
| 2895 | return ret; |
| 2896 | } |
| 2897 | |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 2898 | i915_gem_object_flush_cpu_write_domain(obj); |
| 2899 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2900 | old_read_domains = obj->read_domains; |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2901 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2902 | |
| 2903 | trace_i915_gem_object_change_domain(obj, |
| 2904 | old_read_domains, |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2905 | obj->write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2906 | |
| 2907 | return 0; |
| 2908 | } |
| 2909 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2910 | /** |
| 2911 | * Moves a single object to the CPU read, and possibly write domain. |
| 2912 | * |
| 2913 | * This function returns when the move is complete, including waiting on |
| 2914 | * flushes to occur. |
| 2915 | */ |
| 2916 | static int |
| 2917 | i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write) |
| 2918 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2919 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2920 | int ret; |
| 2921 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2922 | ret = i915_gem_object_flush_gpu_write_domain(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2923 | if (ret != 0) |
| 2924 | return ret; |
| 2925 | |
| 2926 | i915_gem_object_flush_gtt_write_domain(obj); |
| 2927 | |
| 2928 | /* If we have a partially-valid cache of the object in the CPU, |
| 2929 | * finish invalidating it and free the per-page flags. |
| 2930 | */ |
| 2931 | i915_gem_object_set_to_full_cpu_read_domain(obj); |
| 2932 | |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2933 | if (write) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2934 | ret = i915_gem_object_wait_rendering(obj, true); |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2935 | if (ret) |
| 2936 | return ret; |
| 2937 | } |
| 2938 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2939 | old_write_domain = obj->write_domain; |
| 2940 | old_read_domains = obj->read_domains; |
| 2941 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2942 | /* Flush the CPU cache if it's still invalid. */ |
| 2943 | if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
| 2944 | i915_gem_clflush_object(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2945 | |
| 2946 | obj->read_domains |= I915_GEM_DOMAIN_CPU; |
| 2947 | } |
| 2948 | |
| 2949 | /* It should now be out of any other write domains, and we can update |
| 2950 | * the domain values for our changes. |
| 2951 | */ |
| 2952 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
| 2953 | |
| 2954 | /* If we're writing through the CPU, then the GPU read domains will |
| 2955 | * need to be invalidated at next use. |
| 2956 | */ |
| 2957 | if (write) { |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2958 | obj->read_domains = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2959 | obj->write_domain = I915_GEM_DOMAIN_CPU; |
| 2960 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2961 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2962 | trace_i915_gem_object_change_domain(obj, |
| 2963 | old_read_domains, |
| 2964 | old_write_domain); |
| 2965 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2966 | return 0; |
| 2967 | } |
| 2968 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2969 | /* |
| 2970 | * Set the next domain for the specified object. This |
| 2971 | * may not actually perform the necessary flushing/invaliding though, |
| 2972 | * as that may want to be batched with other set_domain operations |
| 2973 | * |
| 2974 | * This is (we hope) the only really tricky part of gem. The goal |
| 2975 | * is fairly simple -- track which caches hold bits of the object |
| 2976 | * and make sure they remain coherent. A few concrete examples may |
| 2977 | * help to explain how it works. For shorthand, we use the notation |
| 2978 | * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the |
| 2979 | * a pair of read and write domain masks. |
| 2980 | * |
| 2981 | * Case 1: the batch buffer |
| 2982 | * |
| 2983 | * 1. Allocated |
| 2984 | * 2. Written by CPU |
| 2985 | * 3. Mapped to GTT |
| 2986 | * 4. Read by GPU |
| 2987 | * 5. Unmapped from GTT |
| 2988 | * 6. Freed |
| 2989 | * |
| 2990 | * Let's take these a step at a time |
| 2991 | * |
| 2992 | * 1. Allocated |
| 2993 | * Pages allocated from the kernel may still have |
| 2994 | * cache contents, so we set them to (CPU, CPU) always. |
| 2995 | * 2. Written by CPU (using pwrite) |
| 2996 | * The pwrite function calls set_domain (CPU, CPU) and |
| 2997 | * this function does nothing (as nothing changes) |
| 2998 | * 3. Mapped by GTT |
| 2999 | * This function asserts that the object is not |
| 3000 | * currently in any GPU-based read or write domains |
| 3001 | * 4. Read by GPU |
| 3002 | * i915_gem_execbuffer calls set_domain (COMMAND, 0). |
| 3003 | * As write_domain is zero, this function adds in the |
| 3004 | * current read domains (CPU+COMMAND, 0). |
| 3005 | * flush_domains is set to CPU. |
| 3006 | * invalidate_domains is set to COMMAND |
| 3007 | * clflush is run to get data out of the CPU caches |
| 3008 | * then i915_dev_set_domain calls i915_gem_flush to |
| 3009 | * emit an MI_FLUSH and drm_agp_chipset_flush |
| 3010 | * 5. Unmapped from GTT |
| 3011 | * i915_gem_object_unbind calls set_domain (CPU, CPU) |
| 3012 | * flush_domains and invalidate_domains end up both zero |
| 3013 | * so no flushing/invalidating happens |
| 3014 | * 6. Freed |
| 3015 | * yay, done |
| 3016 | * |
| 3017 | * Case 2: The shared render buffer |
| 3018 | * |
| 3019 | * 1. Allocated |
| 3020 | * 2. Mapped to GTT |
| 3021 | * 3. Read/written by GPU |
| 3022 | * 4. set_domain to (CPU,CPU) |
| 3023 | * 5. Read/written by CPU |
| 3024 | * 6. Read/written by GPU |
| 3025 | * |
| 3026 | * 1. Allocated |
| 3027 | * Same as last example, (CPU, CPU) |
| 3028 | * 2. Mapped to GTT |
| 3029 | * Nothing changes (assertions find that it is not in the GPU) |
| 3030 | * 3. Read/written by GPU |
| 3031 | * execbuffer calls set_domain (RENDER, RENDER) |
| 3032 | * flush_domains gets CPU |
| 3033 | * invalidate_domains gets GPU |
| 3034 | * clflush (obj) |
| 3035 | * MI_FLUSH and drm_agp_chipset_flush |
| 3036 | * 4. set_domain (CPU, CPU) |
| 3037 | * flush_domains gets GPU |
| 3038 | * invalidate_domains gets CPU |
| 3039 | * wait_rendering (obj) to make sure all drawing is complete. |
| 3040 | * This will include an MI_FLUSH to get the data from GPU |
| 3041 | * to memory |
| 3042 | * clflush (obj) to invalidate the CPU cache |
| 3043 | * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?) |
| 3044 | * 5. Read/written by CPU |
| 3045 | * cache lines are loaded and dirtied |
| 3046 | * 6. Read written by GPU |
| 3047 | * Same as last GPU access |
| 3048 | * |
| 3049 | * Case 3: The constant buffer |
| 3050 | * |
| 3051 | * 1. Allocated |
| 3052 | * 2. Written by CPU |
| 3053 | * 3. Read by GPU |
| 3054 | * 4. Updated (written) by CPU again |
| 3055 | * 5. Read by GPU |
| 3056 | * |
| 3057 | * 1. Allocated |
| 3058 | * (CPU, CPU) |
| 3059 | * 2. Written by CPU |
| 3060 | * (CPU, CPU) |
| 3061 | * 3. Read by GPU |
| 3062 | * (CPU+RENDER, 0) |
| 3063 | * flush_domains = CPU |
| 3064 | * invalidate_domains = RENDER |
| 3065 | * clflush (obj) |
| 3066 | * MI_FLUSH |
| 3067 | * drm_agp_chipset_flush |
| 3068 | * 4. Updated (written) by CPU again |
| 3069 | * (CPU, CPU) |
| 3070 | * flush_domains = 0 (no previous write domain) |
| 3071 | * invalidate_domains = 0 (no new read domains) |
| 3072 | * 5. Read by GPU |
| 3073 | * (CPU+RENDER, 0) |
| 3074 | * flush_domains = CPU |
| 3075 | * invalidate_domains = RENDER |
| 3076 | * clflush (obj) |
| 3077 | * MI_FLUSH |
| 3078 | * drm_agp_chipset_flush |
| 3079 | */ |
Keith Packard | c0d9082 | 2008-11-20 23:11:08 -0800 | [diff] [blame] | 3080 | static void |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3081 | i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3082 | { |
| 3083 | struct drm_device *dev = obj->dev; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3084 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3085 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3086 | uint32_t invalidate_domains = 0; |
| 3087 | uint32_t flush_domains = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3088 | uint32_t old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3089 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3090 | intel_mark_busy(dev, obj); |
| 3091 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3092 | /* |
| 3093 | * If the object isn't moving to a new write domain, |
| 3094 | * let the object stay in multiple read domains |
| 3095 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3096 | if (obj->pending_write_domain == 0) |
| 3097 | obj->pending_read_domains |= obj->read_domains; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3098 | else |
| 3099 | obj_priv->dirty = 1; |
| 3100 | |
| 3101 | /* |
| 3102 | * Flush the current write domain if |
| 3103 | * the new read domains don't match. Invalidate |
| 3104 | * any read domains which differ from the old |
| 3105 | * write domain |
| 3106 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3107 | if (obj->write_domain && |
| 3108 | obj->write_domain != obj->pending_read_domains) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3109 | flush_domains |= obj->write_domain; |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3110 | invalidate_domains |= |
| 3111 | obj->pending_read_domains & ~obj->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3112 | } |
| 3113 | /* |
| 3114 | * Invalidate any read caches which may have |
| 3115 | * stale data. That is, any new read domains. |
| 3116 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3117 | invalidate_domains |= obj->pending_read_domains & ~obj->read_domains; |
Chris Wilson | 3d2a812 | 2010-09-29 11:39:53 +0100 | [diff] [blame] | 3118 | if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3119 | i915_gem_clflush_object(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3120 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3121 | old_read_domains = obj->read_domains; |
| 3122 | |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3123 | /* The actual obj->write_domain will be updated with |
| 3124 | * pending_write_domain after we emit the accumulated flush for all |
| 3125 | * of our domain changes in execbuffers (which clears objects' |
| 3126 | * write_domains). So if we have a current write domain that we |
| 3127 | * aren't changing, set pending_write_domain to that. |
| 3128 | */ |
| 3129 | if (flush_domains == 0 && obj->pending_write_domain == 0) |
| 3130 | obj->pending_write_domain = obj->write_domain; |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3131 | obj->read_domains = obj->pending_read_domains; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3132 | |
| 3133 | dev->invalidate_domains |= invalidate_domains; |
| 3134 | dev->flush_domains |= flush_domains; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3135 | if (obj_priv->ring) |
| 3136 | dev_priv->mm.flush_rings |= obj_priv->ring->id; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3137 | |
| 3138 | trace_i915_gem_object_change_domain(obj, |
| 3139 | old_read_domains, |
| 3140 | obj->write_domain); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3141 | } |
| 3142 | |
| 3143 | /** |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3144 | * Moves the object from a partially CPU read to a full one. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3145 | * |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3146 | * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(), |
| 3147 | * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU). |
| 3148 | */ |
| 3149 | static void |
| 3150 | i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj) |
| 3151 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3152 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3153 | |
| 3154 | if (!obj_priv->page_cpu_valid) |
| 3155 | return; |
| 3156 | |
| 3157 | /* If we're partially in the CPU read domain, finish moving it in. |
| 3158 | */ |
| 3159 | if (obj->read_domains & I915_GEM_DOMAIN_CPU) { |
| 3160 | int i; |
| 3161 | |
| 3162 | for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) { |
| 3163 | if (obj_priv->page_cpu_valid[i]) |
| 3164 | continue; |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 3165 | drm_clflush_pages(obj_priv->pages + i, 1); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3166 | } |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3167 | } |
| 3168 | |
| 3169 | /* Free the page_cpu_valid mappings which are now stale, whether |
| 3170 | * or not we've got I915_GEM_DOMAIN_CPU. |
| 3171 | */ |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3172 | kfree(obj_priv->page_cpu_valid); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3173 | obj_priv->page_cpu_valid = NULL; |
| 3174 | } |
| 3175 | |
| 3176 | /** |
| 3177 | * Set the CPU read domain on a range of the object. |
| 3178 | * |
| 3179 | * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's |
| 3180 | * not entirely valid. The page_cpu_valid member of the object flags which |
| 3181 | * pages have been flushed, and will be respected by |
| 3182 | * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping |
| 3183 | * of the whole object. |
| 3184 | * |
| 3185 | * This function returns when the move is complete, including waiting on |
| 3186 | * flushes to occur. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3187 | */ |
| 3188 | static int |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3189 | i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj, |
| 3190 | uint64_t offset, uint64_t size) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3191 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3192 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3193 | uint32_t old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3194 | int i, ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3195 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3196 | if (offset == 0 && size == obj->size) |
| 3197 | return i915_gem_object_set_to_cpu_domain(obj, 0); |
| 3198 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 3199 | ret = i915_gem_object_flush_gpu_write_domain(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3200 | if (ret != 0) |
| 3201 | return ret; |
| 3202 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3203 | |
| 3204 | /* If we're already fully in the CPU read domain, we're done. */ |
| 3205 | if (obj_priv->page_cpu_valid == NULL && |
| 3206 | (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3207 | return 0; |
| 3208 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3209 | /* Otherwise, create/clear the per-page CPU read domain flag if we're |
| 3210 | * newly adding I915_GEM_DOMAIN_CPU |
| 3211 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3212 | if (obj_priv->page_cpu_valid == NULL) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3213 | obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE, |
| 3214 | GFP_KERNEL); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3215 | if (obj_priv->page_cpu_valid == NULL) |
| 3216 | return -ENOMEM; |
| 3217 | } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 3218 | memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3219 | |
| 3220 | /* Flush the cache on any pages that are still invalid from the CPU's |
| 3221 | * perspective. |
| 3222 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3223 | for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE; |
| 3224 | i++) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3225 | if (obj_priv->page_cpu_valid[i]) |
| 3226 | continue; |
| 3227 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 3228 | drm_clflush_pages(obj_priv->pages + i, 1); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3229 | |
| 3230 | obj_priv->page_cpu_valid[i] = 1; |
| 3231 | } |
| 3232 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3233 | /* It should now be out of any other write domains, and we can update |
| 3234 | * the domain values for our changes. |
| 3235 | */ |
| 3236 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
| 3237 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3238 | old_read_domains = obj->read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3239 | obj->read_domains |= I915_GEM_DOMAIN_CPU; |
| 3240 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3241 | trace_i915_gem_object_change_domain(obj, |
| 3242 | old_read_domains, |
| 3243 | obj->write_domain); |
| 3244 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3245 | return 0; |
| 3246 | } |
| 3247 | |
| 3248 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3249 | * Pin an object to the GTT and evaluate the relocations landing in it. |
| 3250 | */ |
| 3251 | static int |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3252 | i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj, |
| 3253 | struct drm_file *file_priv, |
| 3254 | struct drm_i915_gem_exec_object2 *entry) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3255 | { |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3256 | struct drm_device *dev = obj->base.dev; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 3257 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3258 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3259 | struct drm_gem_object *target_obj = NULL; |
| 3260 | uint32_t target_handle = 0; |
| 3261 | int i, ret = 0; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3262 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3263 | user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3264 | for (i = 0; i < entry->relocation_count; i++) { |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3265 | struct drm_i915_gem_relocation_entry reloc; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3266 | uint32_t target_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3267 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3268 | if (__copy_from_user_inatomic(&reloc, |
| 3269 | user_relocs+i, |
| 3270 | sizeof(reloc))) { |
| 3271 | ret = -EFAULT; |
| 3272 | break; |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3273 | } |
| 3274 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3275 | if (reloc.target_handle != target_handle) { |
| 3276 | drm_gem_object_unreference(target_obj); |
| 3277 | |
| 3278 | target_obj = drm_gem_object_lookup(dev, file_priv, |
| 3279 | reloc.target_handle); |
| 3280 | if (target_obj == NULL) { |
| 3281 | ret = -ENOENT; |
| 3282 | break; |
| 3283 | } |
| 3284 | |
| 3285 | target_handle = reloc.target_handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3286 | } |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3287 | target_offset = to_intel_bo(target_obj)->gtt_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3288 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3289 | #if WATCH_RELOC |
| 3290 | DRM_INFO("%s: obj %p offset %08x target %d " |
| 3291 | "read %08x write %08x gtt %08x " |
| 3292 | "presumed %08x delta %08x\n", |
| 3293 | __func__, |
| 3294 | obj, |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3295 | (int) reloc.offset, |
| 3296 | (int) reloc.target_handle, |
| 3297 | (int) reloc.read_domains, |
| 3298 | (int) reloc.write_domain, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3299 | (int) target_offset, |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3300 | (int) reloc.presumed_offset, |
| 3301 | reloc.delta); |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3302 | #endif |
| 3303 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3304 | /* The target buffer should have appeared before us in the |
| 3305 | * exec_object list, so it should have a GTT space bound by now. |
| 3306 | */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3307 | if (target_offset == 0) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3308 | DRM_ERROR("No GTT space found for object %d\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3309 | reloc.target_handle); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3310 | ret = -EINVAL; |
| 3311 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3312 | } |
| 3313 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3314 | /* Validate that the target is in a valid r/w GPU domain */ |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3315 | if (reloc.write_domain & (reloc.write_domain - 1)) { |
Daniel Vetter | 16edd55 | 2010-02-19 11:52:02 +0100 | [diff] [blame] | 3316 | DRM_ERROR("reloc with multiple write domains: " |
| 3317 | "obj %p target %d offset %d " |
| 3318 | "read %08x write %08x", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3319 | obj, reloc.target_handle, |
| 3320 | (int) reloc.offset, |
| 3321 | reloc.read_domains, |
| 3322 | reloc.write_domain); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3323 | ret = -EINVAL; |
| 3324 | break; |
Daniel Vetter | 16edd55 | 2010-02-19 11:52:02 +0100 | [diff] [blame] | 3325 | } |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3326 | if (reloc.write_domain & I915_GEM_DOMAIN_CPU || |
| 3327 | reloc.read_domains & I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3328 | DRM_ERROR("reloc with read/write CPU domains: " |
| 3329 | "obj %p target %d offset %d " |
| 3330 | "read %08x write %08x", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3331 | obj, reloc.target_handle, |
| 3332 | (int) reloc.offset, |
| 3333 | reloc.read_domains, |
| 3334 | reloc.write_domain); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3335 | ret = -EINVAL; |
| 3336 | break; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3337 | } |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3338 | if (reloc.write_domain && target_obj->pending_write_domain && |
| 3339 | reloc.write_domain != target_obj->pending_write_domain) { |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3340 | DRM_ERROR("Write domain conflict: " |
| 3341 | "obj %p target %d offset %d " |
| 3342 | "new %08x old %08x\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3343 | obj, reloc.target_handle, |
| 3344 | (int) reloc.offset, |
| 3345 | reloc.write_domain, |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3346 | target_obj->pending_write_domain); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3347 | ret = -EINVAL; |
| 3348 | break; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3349 | } |
| 3350 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3351 | target_obj->pending_read_domains |= reloc.read_domains; |
Chris Wilson | 878a3c3 | 2010-10-22 10:48:12 +0100 | [diff] [blame^] | 3352 | target_obj->pending_write_domain |= reloc.write_domain; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3353 | |
| 3354 | /* If the relocation already has the right value in it, no |
| 3355 | * more work needs to be done. |
| 3356 | */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3357 | if (target_offset == reloc.presumed_offset) |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3358 | continue; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3359 | |
| 3360 | /* Check that the relocation address is valid... */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3361 | if (reloc.offset > obj->base.size - 4) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3362 | DRM_ERROR("Relocation beyond object bounds: " |
| 3363 | "obj %p target %d offset %d size %d.\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3364 | obj, reloc.target_handle, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3365 | (int) reloc.offset, (int) obj->base.size); |
| 3366 | ret = -EINVAL; |
| 3367 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3368 | } |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3369 | if (reloc.offset & 3) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3370 | DRM_ERROR("Relocation not 4-byte aligned: " |
| 3371 | "obj %p target %d offset %d.\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3372 | obj, reloc.target_handle, |
| 3373 | (int) reloc.offset); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3374 | ret = -EINVAL; |
| 3375 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3376 | } |
| 3377 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3378 | /* and points to somewhere within the target object. */ |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3379 | if (reloc.delta >= target_obj->size) { |
Chris Wilson | cd0b9fb | 2009-09-15 23:23:18 +0100 | [diff] [blame] | 3380 | DRM_ERROR("Relocation beyond target object bounds: " |
| 3381 | "obj %p target %d delta %d size %d.\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3382 | obj, reloc.target_handle, |
| 3383 | (int) reloc.delta, (int) target_obj->size); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3384 | ret = -EINVAL; |
| 3385 | break; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3386 | } |
| 3387 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3388 | reloc.delta += target_offset; |
| 3389 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) { |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3390 | uint32_t page_offset = reloc.offset & ~PAGE_MASK; |
| 3391 | char *vaddr; |
| 3392 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3393 | vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT], KM_USER0); |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3394 | *(uint32_t *)(vaddr + page_offset) = reloc.delta; |
| 3395 | kunmap_atomic(vaddr, KM_USER0); |
| 3396 | } else { |
| 3397 | uint32_t __iomem *reloc_entry; |
| 3398 | void __iomem *reloc_page; |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3399 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3400 | ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1); |
| 3401 | if (ret) |
| 3402 | break; |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3403 | |
| 3404 | /* Map the page containing the relocation we're going to perform. */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3405 | reloc.offset += obj->gtt_offset; |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3406 | reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, |
| 3407 | reloc.offset & PAGE_MASK, |
| 3408 | KM_USER0); |
| 3409 | reloc_entry = (uint32_t __iomem *) |
| 3410 | (reloc_page + (reloc.offset & ~PAGE_MASK)); |
| 3411 | iowrite32(reloc.delta, reloc_entry); |
| 3412 | io_mapping_unmap_atomic(reloc_page, KM_USER0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3413 | } |
Chris Wilson | b5dc608 | 2010-10-20 20:59:57 +0100 | [diff] [blame] | 3414 | |
| 3415 | /* and update the user's relocation entry */ |
| 3416 | reloc.presumed_offset = target_offset; |
| 3417 | if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset, |
| 3418 | &reloc.presumed_offset, |
| 3419 | sizeof(reloc.presumed_offset))) { |
| 3420 | ret = -EFAULT; |
| 3421 | break; |
| 3422 | } |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3423 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3424 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3425 | drm_gem_object_unreference(target_obj); |
| 3426 | return ret; |
| 3427 | } |
| 3428 | |
| 3429 | static int |
| 3430 | i915_gem_execbuffer_pin(struct drm_device *dev, |
| 3431 | struct drm_file *file, |
| 3432 | struct drm_gem_object **object_list, |
| 3433 | struct drm_i915_gem_exec_object2 *exec_list, |
| 3434 | int count) |
| 3435 | { |
| 3436 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3437 | int ret, i, retry; |
| 3438 | |
| 3439 | /* attempt to pin all of the buffers into the GTT */ |
| 3440 | for (retry = 0; retry < 2; retry++) { |
| 3441 | ret = 0; |
| 3442 | for (i = 0; i < count; i++) { |
| 3443 | struct drm_i915_gem_exec_object2 *entry = &exec_list[i]; |
| 3444 | struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]); |
| 3445 | bool need_fence = |
| 3446 | entry->flags & EXEC_OBJECT_NEEDS_FENCE && |
| 3447 | obj->tiling_mode != I915_TILING_NONE; |
| 3448 | |
| 3449 | /* Check fence reg constraints and rebind if necessary */ |
| 3450 | if (need_fence && |
| 3451 | !i915_gem_object_fence_offset_ok(&obj->base, |
| 3452 | obj->tiling_mode)) { |
| 3453 | ret = i915_gem_object_unbind(&obj->base); |
| 3454 | if (ret) |
| 3455 | break; |
| 3456 | } |
| 3457 | |
| 3458 | ret = i915_gem_object_pin(&obj->base, entry->alignment); |
| 3459 | if (ret) |
| 3460 | break; |
| 3461 | |
| 3462 | /* |
| 3463 | * Pre-965 chips need a fence register set up in order |
| 3464 | * to properly handle blits to/from tiled surfaces. |
| 3465 | */ |
| 3466 | if (need_fence) { |
| 3467 | ret = i915_gem_object_get_fence_reg(&obj->base, true); |
| 3468 | if (ret) { |
| 3469 | i915_gem_object_unpin(&obj->base); |
| 3470 | break; |
| 3471 | } |
| 3472 | |
| 3473 | dev_priv->fence_regs[obj->fence_reg].gpu = true; |
| 3474 | } |
| 3475 | |
| 3476 | entry->offset = obj->gtt_offset; |
| 3477 | } |
| 3478 | |
| 3479 | while (i--) |
| 3480 | i915_gem_object_unpin(object_list[i]); |
| 3481 | |
| 3482 | if (ret == 0) |
| 3483 | break; |
| 3484 | |
| 3485 | if (ret != -ENOSPC || retry) |
| 3486 | return ret; |
| 3487 | |
| 3488 | ret = i915_gem_evict_everything(dev); |
| 3489 | if (ret) |
| 3490 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3491 | } |
| 3492 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3493 | return 0; |
| 3494 | } |
| 3495 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3496 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3497 | * emitted over 20 msec ago. |
| 3498 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3499 | * Note that if we were to use the current jiffies each time around the loop, |
| 3500 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3501 | * render a frame was over 20ms. |
| 3502 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3503 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3504 | * relatively low latency when blocking on a particular request to finish. |
| 3505 | */ |
| 3506 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3507 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3508 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3509 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3510 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3511 | unsigned long recent_enough = jiffies - msecs_to_jiffies(20); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3512 | struct drm_i915_gem_request *request; |
| 3513 | struct intel_ring_buffer *ring = NULL; |
| 3514 | u32 seqno = 0; |
| 3515 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3516 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3517 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3518 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3519 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3520 | break; |
| 3521 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3522 | ring = request->ring; |
| 3523 | seqno = request->seqno; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3524 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3525 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3526 | |
| 3527 | if (seqno == 0) |
| 3528 | return 0; |
| 3529 | |
| 3530 | ret = 0; |
| 3531 | if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) { |
| 3532 | /* And wait for the seqno passing without holding any locks and |
| 3533 | * causing extra latency for others. This is safe as the irq |
| 3534 | * generation is designed to be run atomically and so is |
| 3535 | * lockless. |
| 3536 | */ |
| 3537 | ring->user_irq_get(dev, ring); |
| 3538 | ret = wait_event_interruptible(ring->irq_queue, |
| 3539 | i915_seqno_passed(ring->get_seqno(dev, ring), seqno) |
| 3540 | || atomic_read(&dev_priv->mm.wedged)); |
| 3541 | ring->user_irq_put(dev, ring); |
| 3542 | |
| 3543 | if (ret == 0 && atomic_read(&dev_priv->mm.wedged)) |
| 3544 | ret = -EIO; |
| 3545 | } |
| 3546 | |
| 3547 | if (ret == 0) |
| 3548 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3549 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3550 | return ret; |
| 3551 | } |
| 3552 | |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3553 | static int |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3554 | i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec, |
| 3555 | uint64_t exec_offset) |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3556 | { |
| 3557 | uint32_t exec_start, exec_len; |
| 3558 | |
| 3559 | exec_start = (uint32_t) exec_offset + exec->batch_start_offset; |
| 3560 | exec_len = (uint32_t) exec->batch_len; |
| 3561 | |
| 3562 | if ((exec_start | exec_len) & 0x7) |
| 3563 | return -EINVAL; |
| 3564 | |
| 3565 | if (!exec_start) |
| 3566 | return -EINVAL; |
| 3567 | |
| 3568 | return 0; |
| 3569 | } |
| 3570 | |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 3571 | static int |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3572 | validate_exec_list(struct drm_i915_gem_exec_object2 *exec, |
| 3573 | int count) |
| 3574 | { |
| 3575 | int i; |
| 3576 | |
| 3577 | for (i = 0; i < count; i++) { |
| 3578 | char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr; |
| 3579 | size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry); |
| 3580 | |
| 3581 | if (!access_ok(VERIFY_READ, ptr, length)) |
| 3582 | return -EFAULT; |
| 3583 | |
Chris Wilson | b5dc608 | 2010-10-20 20:59:57 +0100 | [diff] [blame] | 3584 | /* we may also need to update the presumed offsets */ |
| 3585 | if (!access_ok(VERIFY_WRITE, ptr, length)) |
| 3586 | return -EFAULT; |
| 3587 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3588 | if (fault_in_pages_readable(ptr, length)) |
| 3589 | return -EFAULT; |
| 3590 | } |
| 3591 | |
| 3592 | return 0; |
| 3593 | } |
| 3594 | |
| 3595 | static int |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3596 | i915_gem_do_execbuffer(struct drm_device *dev, void *data, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3597 | struct drm_file *file, |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3598 | struct drm_i915_gem_execbuffer2 *args, |
| 3599 | struct drm_i915_gem_exec_object2 *exec_list) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3600 | { |
| 3601 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3602 | struct drm_gem_object **object_list = NULL; |
| 3603 | struct drm_gem_object *batch_obj; |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3604 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3605 | struct drm_clip_rect *cliprects = NULL; |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 3606 | struct drm_i915_gem_request *request = NULL; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3607 | int ret, i, flips; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3608 | uint64_t exec_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3609 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 3610 | struct intel_ring_buffer *ring = NULL; |
| 3611 | |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 3612 | ret = i915_gem_check_is_wedged(dev); |
| 3613 | if (ret) |
| 3614 | return ret; |
| 3615 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3616 | ret = validate_exec_list(exec_list, args->buffer_count); |
| 3617 | if (ret) |
| 3618 | return ret; |
| 3619 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3620 | #if WATCH_EXEC |
| 3621 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 3622 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 3623 | #endif |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3624 | switch (args->flags & I915_EXEC_RING_MASK) { |
| 3625 | case I915_EXEC_DEFAULT: |
| 3626 | case I915_EXEC_RENDER: |
| 3627 | ring = &dev_priv->render_ring; |
| 3628 | break; |
| 3629 | case I915_EXEC_BSD: |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3630 | if (!HAS_BSD(dev)) { |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3631 | DRM_ERROR("execbuf with invalid ring (BSD)\n"); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3632 | return -EINVAL; |
| 3633 | } |
| 3634 | ring = &dev_priv->bsd_ring; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3635 | break; |
| 3636 | case I915_EXEC_BLT: |
| 3637 | if (!HAS_BLT(dev)) { |
| 3638 | DRM_ERROR("execbuf with invalid ring (BLT)\n"); |
| 3639 | return -EINVAL; |
| 3640 | } |
| 3641 | ring = &dev_priv->blt_ring; |
| 3642 | break; |
| 3643 | default: |
| 3644 | DRM_ERROR("execbuf with unknown ring: %d\n", |
| 3645 | (int)(args->flags & I915_EXEC_RING_MASK)); |
| 3646 | return -EINVAL; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3647 | } |
| 3648 | |
Eric Anholt | 4f481ed | 2008-09-10 14:22:49 -0700 | [diff] [blame] | 3649 | if (args->buffer_count < 1) { |
| 3650 | DRM_ERROR("execbuf with %d buffers\n", args->buffer_count); |
| 3651 | return -EINVAL; |
| 3652 | } |
Eric Anholt | c8e0f93 | 2009-11-22 03:49:37 +0100 | [diff] [blame] | 3653 | object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3654 | if (object_list == NULL) { |
| 3655 | DRM_ERROR("Failed to allocate object list for %d buffers\n", |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3656 | args->buffer_count); |
| 3657 | ret = -ENOMEM; |
| 3658 | goto pre_mutex_err; |
| 3659 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3660 | |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3661 | if (args->num_cliprects != 0) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3662 | cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects), |
| 3663 | GFP_KERNEL); |
Owain Ainsworth | a40e8d3 | 2010-02-09 14:25:55 +0000 | [diff] [blame] | 3664 | if (cliprects == NULL) { |
| 3665 | ret = -ENOMEM; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3666 | goto pre_mutex_err; |
Owain Ainsworth | a40e8d3 | 2010-02-09 14:25:55 +0000 | [diff] [blame] | 3667 | } |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3668 | |
| 3669 | ret = copy_from_user(cliprects, |
| 3670 | (struct drm_clip_rect __user *) |
| 3671 | (uintptr_t) args->cliprects_ptr, |
| 3672 | sizeof(*cliprects) * args->num_cliprects); |
| 3673 | if (ret != 0) { |
| 3674 | DRM_ERROR("copy %d cliprects failed: %d\n", |
| 3675 | args->num_cliprects, ret); |
Dan Carpenter | c877cdce | 2010-06-23 19:03:01 +0200 | [diff] [blame] | 3676 | ret = -EFAULT; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3677 | goto pre_mutex_err; |
| 3678 | } |
| 3679 | } |
| 3680 | |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 3681 | request = kzalloc(sizeof(*request), GFP_KERNEL); |
| 3682 | if (request == NULL) { |
| 3683 | ret = -ENOMEM; |
| 3684 | goto pre_mutex_err; |
| 3685 | } |
| 3686 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3687 | ret = i915_mutex_lock_interruptible(dev); |
| 3688 | if (ret) |
| 3689 | goto pre_mutex_err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3690 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3691 | if (dev_priv->mm.suspended) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3692 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | a198bc8 | 2009-02-06 16:55:20 +0000 | [diff] [blame] | 3693 | ret = -EBUSY; |
| 3694 | goto pre_mutex_err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3695 | } |
| 3696 | |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3697 | /* Look up object handles */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3698 | for (i = 0; i < args->buffer_count; i++) { |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3699 | object_list[i] = drm_gem_object_lookup(dev, file, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3700 | exec_list[i].handle); |
| 3701 | if (object_list[i] == NULL) { |
| 3702 | DRM_ERROR("Invalid object handle %d at index %d\n", |
| 3703 | exec_list[i].handle, i); |
Chris Wilson | 0ce907f | 2010-01-23 20:26:35 +0000 | [diff] [blame] | 3704 | /* prevent error path from reading uninitialized data */ |
| 3705 | args->buffer_count = i + 1; |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 3706 | ret = -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3707 | goto err; |
| 3708 | } |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3709 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3710 | obj_priv = to_intel_bo(object_list[i]); |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3711 | if (obj_priv->in_execbuffer) { |
| 3712 | DRM_ERROR("Object %p appears more than once in object list\n", |
| 3713 | object_list[i]); |
Chris Wilson | 0ce907f | 2010-01-23 20:26:35 +0000 | [diff] [blame] | 3714 | /* prevent error path from reading uninitialized data */ |
| 3715 | args->buffer_count = i + 1; |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 3716 | ret = -EINVAL; |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3717 | goto err; |
| 3718 | } |
| 3719 | obj_priv->in_execbuffer = true; |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3720 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3721 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3722 | /* Move the objects en-masse into the GTT, evicting if necessary. */ |
| 3723 | ret = i915_gem_execbuffer_pin(dev, file, |
| 3724 | object_list, exec_list, |
| 3725 | args->buffer_count); |
| 3726 | if (ret) |
| 3727 | goto err; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3728 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3729 | /* The objects are in their final locations, apply the relocations. */ |
| 3730 | for (i = 0; i < args->buffer_count; i++) { |
| 3731 | struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]); |
| 3732 | obj->base.pending_read_domains = 0; |
| 3733 | obj->base.pending_write_domain = 0; |
| 3734 | ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]); |
| 3735 | if (ret) |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3736 | goto err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3737 | } |
| 3738 | |
| 3739 | /* Set the pending read domains for the batch buffer to COMMAND */ |
| 3740 | batch_obj = object_list[args->buffer_count-1]; |
Chris Wilson | 5f26a2c | 2009-06-06 09:45:58 +0100 | [diff] [blame] | 3741 | if (batch_obj->pending_write_domain) { |
| 3742 | DRM_ERROR("Attempting to use self-modifying batch buffer\n"); |
| 3743 | ret = -EINVAL; |
| 3744 | goto err; |
| 3745 | } |
| 3746 | batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3747 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3748 | /* Sanity check the batch buffer */ |
| 3749 | exec_offset = to_intel_bo(batch_obj)->gtt_offset; |
| 3750 | ret = i915_gem_check_execbuffer(args, exec_offset); |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3751 | if (ret != 0) { |
| 3752 | DRM_ERROR("execbuf with invalid offset/length\n"); |
| 3753 | goto err; |
| 3754 | } |
| 3755 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3756 | /* Zero the global flush/invalidate flags. These |
| 3757 | * will be modified as new domains are computed |
| 3758 | * for each object |
| 3759 | */ |
| 3760 | dev->invalidate_domains = 0; |
| 3761 | dev->flush_domains = 0; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3762 | dev_priv->mm.flush_rings = 0; |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3763 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3764 | for (i = 0; i < args->buffer_count; i++) { |
| 3765 | struct drm_gem_object *obj = object_list[i]; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3766 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3767 | /* Compute new gpu domains and update invalidate/flush */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3768 | i915_gem_object_set_to_gpu_domain(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3769 | } |
| 3770 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3771 | if (dev->invalidate_domains | dev->flush_domains) { |
| 3772 | #if WATCH_EXEC |
| 3773 | DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n", |
| 3774 | __func__, |
| 3775 | dev->invalidate_domains, |
| 3776 | dev->flush_domains); |
| 3777 | #endif |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3778 | i915_gem_flush(dev, file, |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3779 | dev->invalidate_domains, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3780 | dev->flush_domains, |
| 3781 | dev_priv->mm.flush_rings); |
Daniel Vetter | a691043 | 2010-02-02 17:08:37 +0100 | [diff] [blame] | 3782 | } |
| 3783 | |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3784 | for (i = 0; i < args->buffer_count; i++) { |
| 3785 | struct drm_gem_object *obj = object_list[i]; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3786 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3787 | uint32_t old_write_domain = obj->write_domain; |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3788 | |
| 3789 | obj->write_domain = obj->pending_write_domain; |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 3790 | if (obj->write_domain) |
| 3791 | list_move_tail(&obj_priv->gpu_write_list, |
| 3792 | &dev_priv->mm.gpu_write_list); |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 3793 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3794 | trace_i915_gem_object_change_domain(obj, |
| 3795 | obj->read_domains, |
| 3796 | old_write_domain); |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3797 | } |
| 3798 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3799 | #if WATCH_COHERENCY |
| 3800 | for (i = 0; i < args->buffer_count; i++) { |
| 3801 | i915_gem_object_check_coherency(object_list[i], |
| 3802 | exec_list[i].handle); |
| 3803 | } |
| 3804 | #endif |
| 3805 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3806 | #if WATCH_EXEC |
Ben Gamari | 6911a9b | 2009-04-02 11:24:54 -0700 | [diff] [blame] | 3807 | i915_gem_dump_object(batch_obj, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3808 | args->batch_len, |
| 3809 | __func__, |
| 3810 | ~0); |
| 3811 | #endif |
| 3812 | |
Chris Wilson | e59f2ba | 2010-10-07 17:28:15 +0100 | [diff] [blame] | 3813 | /* Check for any pending flips. As we only maintain a flip queue depth |
| 3814 | * of 1, we can simply insert a WAIT for the next display flip prior |
| 3815 | * to executing the batch and avoid stalling the CPU. |
| 3816 | */ |
| 3817 | flips = 0; |
| 3818 | for (i = 0; i < args->buffer_count; i++) { |
| 3819 | if (object_list[i]->write_domain) |
| 3820 | flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip); |
| 3821 | } |
| 3822 | if (flips) { |
| 3823 | int plane, flip_mask; |
| 3824 | |
| 3825 | for (plane = 0; flips >> plane; plane++) { |
| 3826 | if (((flips >> plane) & 1) == 0) |
| 3827 | continue; |
| 3828 | |
| 3829 | if (plane) |
| 3830 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 3831 | else |
| 3832 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
| 3833 | |
| 3834 | intel_ring_begin(dev, ring, 2); |
| 3835 | intel_ring_emit(dev, ring, |
| 3836 | MI_WAIT_FOR_EVENT | flip_mask); |
| 3837 | intel_ring_emit(dev, ring, MI_NOOP); |
| 3838 | intel_ring_advance(dev, ring); |
| 3839 | } |
| 3840 | } |
| 3841 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3842 | /* Exec the batchbuffer */ |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 3843 | ret = ring->dispatch_gem_execbuffer(dev, ring, args, |
Chris Wilson | e59f2ba | 2010-10-07 17:28:15 +0100 | [diff] [blame] | 3844 | cliprects, exec_offset); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3845 | if (ret) { |
| 3846 | DRM_ERROR("dispatch failed %d\n", ret); |
| 3847 | goto err; |
| 3848 | } |
| 3849 | |
| 3850 | /* |
| 3851 | * Ensure that the commands in the batch buffer are |
| 3852 | * finished before the interrupt fires |
| 3853 | */ |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 3854 | i915_retire_commands(dev, ring); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3855 | |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 3856 | for (i = 0; i < args->buffer_count; i++) { |
| 3857 | struct drm_gem_object *obj = object_list[i]; |
| 3858 | obj_priv = to_intel_bo(obj); |
| 3859 | |
| 3860 | i915_gem_object_move_to_active(obj, ring); |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 3861 | } |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 3862 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3863 | i915_add_request(dev, file, request, ring); |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 3864 | request = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3865 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3866 | err: |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3867 | for (i = 0; i < args->buffer_count; i++) { |
| 3868 | if (object_list[i]) { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3869 | obj_priv = to_intel_bo(object_list[i]); |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3870 | obj_priv->in_execbuffer = false; |
| 3871 | } |
Julia Lawall | aad87df | 2008-12-21 16:28:47 +0100 | [diff] [blame] | 3872 | drm_gem_object_unreference(object_list[i]); |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3873 | } |
Julia Lawall | aad87df | 2008-12-21 16:28:47 +0100 | [diff] [blame] | 3874 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3875 | mutex_unlock(&dev->struct_mutex); |
| 3876 | |
Chris Wilson | 93533c2 | 2010-01-31 10:40:48 +0000 | [diff] [blame] | 3877 | pre_mutex_err: |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 3878 | drm_free_large(object_list); |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3879 | kfree(cliprects); |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 3880 | kfree(request); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3881 | |
| 3882 | return ret; |
| 3883 | } |
| 3884 | |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3885 | /* |
| 3886 | * Legacy execbuffer just creates an exec2 list from the original exec object |
| 3887 | * list array and passes it to the real function. |
| 3888 | */ |
| 3889 | int |
| 3890 | i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 3891 | struct drm_file *file_priv) |
| 3892 | { |
| 3893 | struct drm_i915_gem_execbuffer *args = data; |
| 3894 | struct drm_i915_gem_execbuffer2 exec2; |
| 3895 | struct drm_i915_gem_exec_object *exec_list = NULL; |
| 3896 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 3897 | int ret, i; |
| 3898 | |
| 3899 | #if WATCH_EXEC |
| 3900 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 3901 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 3902 | #endif |
| 3903 | |
| 3904 | if (args->buffer_count < 1) { |
| 3905 | DRM_ERROR("execbuf with %d buffers\n", args->buffer_count); |
| 3906 | return -EINVAL; |
| 3907 | } |
| 3908 | |
| 3909 | /* Copy in the exec list from userland */ |
| 3910 | exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count); |
| 3911 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 3912 | if (exec_list == NULL || exec2_list == NULL) { |
| 3913 | DRM_ERROR("Failed to allocate exec list for %d buffers\n", |
| 3914 | args->buffer_count); |
| 3915 | drm_free_large(exec_list); |
| 3916 | drm_free_large(exec2_list); |
| 3917 | return -ENOMEM; |
| 3918 | } |
| 3919 | ret = copy_from_user(exec_list, |
| 3920 | (struct drm_i915_relocation_entry __user *) |
| 3921 | (uintptr_t) args->buffers_ptr, |
| 3922 | sizeof(*exec_list) * args->buffer_count); |
| 3923 | if (ret != 0) { |
| 3924 | DRM_ERROR("copy %d exec entries failed %d\n", |
| 3925 | args->buffer_count, ret); |
| 3926 | drm_free_large(exec_list); |
| 3927 | drm_free_large(exec2_list); |
| 3928 | return -EFAULT; |
| 3929 | } |
| 3930 | |
| 3931 | for (i = 0; i < args->buffer_count; i++) { |
| 3932 | exec2_list[i].handle = exec_list[i].handle; |
| 3933 | exec2_list[i].relocation_count = exec_list[i].relocation_count; |
| 3934 | exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr; |
| 3935 | exec2_list[i].alignment = exec_list[i].alignment; |
| 3936 | exec2_list[i].offset = exec_list[i].offset; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 3937 | if (INTEL_INFO(dev)->gen < 4) |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3938 | exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE; |
| 3939 | else |
| 3940 | exec2_list[i].flags = 0; |
| 3941 | } |
| 3942 | |
| 3943 | exec2.buffers_ptr = args->buffers_ptr; |
| 3944 | exec2.buffer_count = args->buffer_count; |
| 3945 | exec2.batch_start_offset = args->batch_start_offset; |
| 3946 | exec2.batch_len = args->batch_len; |
| 3947 | exec2.DR1 = args->DR1; |
| 3948 | exec2.DR4 = args->DR4; |
| 3949 | exec2.num_cliprects = args->num_cliprects; |
| 3950 | exec2.cliprects_ptr = args->cliprects_ptr; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 3951 | exec2.flags = I915_EXEC_RENDER; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3952 | |
| 3953 | ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list); |
| 3954 | if (!ret) { |
| 3955 | /* Copy the new buffer offsets back to the user's exec list. */ |
| 3956 | for (i = 0; i < args->buffer_count; i++) |
| 3957 | exec_list[i].offset = exec2_list[i].offset; |
| 3958 | /* ... and back out to userspace */ |
| 3959 | ret = copy_to_user((struct drm_i915_relocation_entry __user *) |
| 3960 | (uintptr_t) args->buffers_ptr, |
| 3961 | exec_list, |
| 3962 | sizeof(*exec_list) * args->buffer_count); |
| 3963 | if (ret) { |
| 3964 | ret = -EFAULT; |
| 3965 | DRM_ERROR("failed to copy %d exec entries " |
| 3966 | "back to user (%d)\n", |
| 3967 | args->buffer_count, ret); |
| 3968 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3969 | } |
| 3970 | |
| 3971 | drm_free_large(exec_list); |
| 3972 | drm_free_large(exec2_list); |
| 3973 | return ret; |
| 3974 | } |
| 3975 | |
| 3976 | int |
| 3977 | i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 3978 | struct drm_file *file_priv) |
| 3979 | { |
| 3980 | struct drm_i915_gem_execbuffer2 *args = data; |
| 3981 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 3982 | int ret; |
| 3983 | |
| 3984 | #if WATCH_EXEC |
| 3985 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 3986 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 3987 | #endif |
| 3988 | |
| 3989 | if (args->buffer_count < 1) { |
| 3990 | DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count); |
| 3991 | return -EINVAL; |
| 3992 | } |
| 3993 | |
| 3994 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 3995 | if (exec2_list == NULL) { |
| 3996 | DRM_ERROR("Failed to allocate exec list for %d buffers\n", |
| 3997 | args->buffer_count); |
| 3998 | return -ENOMEM; |
| 3999 | } |
| 4000 | ret = copy_from_user(exec2_list, |
| 4001 | (struct drm_i915_relocation_entry __user *) |
| 4002 | (uintptr_t) args->buffers_ptr, |
| 4003 | sizeof(*exec2_list) * args->buffer_count); |
| 4004 | if (ret != 0) { |
| 4005 | DRM_ERROR("copy %d exec entries failed %d\n", |
| 4006 | args->buffer_count, ret); |
| 4007 | drm_free_large(exec2_list); |
| 4008 | return -EFAULT; |
| 4009 | } |
| 4010 | |
| 4011 | ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list); |
| 4012 | if (!ret) { |
| 4013 | /* Copy the new buffer offsets back to the user's exec list. */ |
| 4014 | ret = copy_to_user((struct drm_i915_relocation_entry __user *) |
| 4015 | (uintptr_t) args->buffers_ptr, |
| 4016 | exec2_list, |
| 4017 | sizeof(*exec2_list) * args->buffer_count); |
| 4018 | if (ret) { |
| 4019 | ret = -EFAULT; |
| 4020 | DRM_ERROR("failed to copy %d exec entries " |
| 4021 | "back to user (%d)\n", |
| 4022 | args->buffer_count, ret); |
| 4023 | } |
| 4024 | } |
| 4025 | |
| 4026 | drm_free_large(exec2_list); |
| 4027 | return ret; |
| 4028 | } |
| 4029 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4030 | int |
| 4031 | i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment) |
| 4032 | { |
| 4033 | struct drm_device *dev = obj->dev; |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4034 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4035 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4036 | int ret; |
| 4037 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 4038 | BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT); |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4039 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4040 | |
| 4041 | if (obj_priv->gtt_space != NULL) { |
| 4042 | if (alignment == 0) |
| 4043 | alignment = i915_gem_get_gtt_alignment(obj); |
| 4044 | if (obj_priv->gtt_offset & (alignment - 1)) { |
Chris Wilson | ae7d49d | 2010-08-04 12:37:41 +0100 | [diff] [blame] | 4045 | WARN(obj_priv->pin_count, |
| 4046 | "bo is already pinned with incorrect alignment:" |
| 4047 | " offset=%x, req.alignment=%x\n", |
| 4048 | obj_priv->gtt_offset, alignment); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4049 | ret = i915_gem_object_unbind(obj); |
| 4050 | if (ret) |
| 4051 | return ret; |
| 4052 | } |
| 4053 | } |
| 4054 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4055 | if (obj_priv->gtt_space == NULL) { |
| 4056 | ret = i915_gem_object_bind_to_gtt(obj, alignment); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 4057 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4058 | return ret; |
Chris Wilson | 22c344e | 2009-02-11 14:26:45 +0000 | [diff] [blame] | 4059 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 4060 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4061 | obj_priv->pin_count++; |
| 4062 | |
| 4063 | /* If the object is not active and not pending a flush, |
| 4064 | * remove it from the inactive list |
| 4065 | */ |
| 4066 | if (obj_priv->pin_count == 1) { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4067 | i915_gem_info_add_pin(dev_priv, obj->size); |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4068 | if (!obj_priv->active) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4069 | list_move_tail(&obj_priv->mm_list, |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4070 | &dev_priv->mm.pinned_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4071 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4072 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4073 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4074 | return 0; |
| 4075 | } |
| 4076 | |
| 4077 | void |
| 4078 | i915_gem_object_unpin(struct drm_gem_object *obj) |
| 4079 | { |
| 4080 | struct drm_device *dev = obj->dev; |
| 4081 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4082 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4083 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4084 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4085 | obj_priv->pin_count--; |
| 4086 | BUG_ON(obj_priv->pin_count < 0); |
| 4087 | BUG_ON(obj_priv->gtt_space == NULL); |
| 4088 | |
| 4089 | /* If the object is no longer pinned, and is |
| 4090 | * neither active nor being flushed, then stick it on |
| 4091 | * the inactive list |
| 4092 | */ |
| 4093 | if (obj_priv->pin_count == 0) { |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4094 | if (!obj_priv->active) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4095 | list_move_tail(&obj_priv->mm_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4096 | &dev_priv->mm.inactive_list); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4097 | i915_gem_info_remove_pin(dev_priv, obj->size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4098 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4099 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4100 | } |
| 4101 | |
| 4102 | int |
| 4103 | i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 4104 | struct drm_file *file_priv) |
| 4105 | { |
| 4106 | struct drm_i915_gem_pin *args = data; |
| 4107 | struct drm_gem_object *obj; |
| 4108 | struct drm_i915_gem_object *obj_priv; |
| 4109 | int ret; |
| 4110 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4111 | ret = i915_mutex_lock_interruptible(dev); |
| 4112 | if (ret) |
| 4113 | return ret; |
| 4114 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4115 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4116 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4117 | ret = -ENOENT; |
| 4118 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4119 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4120 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4121 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4122 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
| 4123 | DRM_ERROR("Attempting to pin a purgeable buffer\n"); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4124 | ret = -EINVAL; |
| 4125 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4126 | } |
| 4127 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4128 | if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) { |
| 4129 | DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n", |
| 4130 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4131 | ret = -EINVAL; |
| 4132 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4133 | } |
| 4134 | |
| 4135 | obj_priv->user_pin_count++; |
| 4136 | obj_priv->pin_filp = file_priv; |
| 4137 | if (obj_priv->user_pin_count == 1) { |
| 4138 | ret = i915_gem_object_pin(obj, args->alignment); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4139 | if (ret) |
| 4140 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4141 | } |
| 4142 | |
| 4143 | /* XXX - flush the CPU caches for pinned objects |
| 4144 | * as the X server doesn't manage domains yet |
| 4145 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4146 | i915_gem_object_flush_cpu_write_domain(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4147 | args->offset = obj_priv->gtt_offset; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4148 | out: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4149 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4150 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4151 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4152 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4153 | } |
| 4154 | |
| 4155 | int |
| 4156 | i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 4157 | struct drm_file *file_priv) |
| 4158 | { |
| 4159 | struct drm_i915_gem_pin *args = data; |
| 4160 | struct drm_gem_object *obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4161 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4162 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4163 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4164 | ret = i915_mutex_lock_interruptible(dev); |
| 4165 | if (ret) |
| 4166 | return ret; |
| 4167 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4168 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4169 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4170 | ret = -ENOENT; |
| 4171 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4172 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4173 | obj_priv = to_intel_bo(obj); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4174 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4175 | if (obj_priv->pin_filp != file_priv) { |
| 4176 | DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n", |
| 4177 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4178 | ret = -EINVAL; |
| 4179 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4180 | } |
| 4181 | obj_priv->user_pin_count--; |
| 4182 | if (obj_priv->user_pin_count == 0) { |
| 4183 | obj_priv->pin_filp = NULL; |
| 4184 | i915_gem_object_unpin(obj); |
| 4185 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4186 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4187 | out: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4188 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4189 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4190 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4191 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4192 | } |
| 4193 | |
| 4194 | int |
| 4195 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 4196 | struct drm_file *file_priv) |
| 4197 | { |
| 4198 | struct drm_i915_gem_busy *args = data; |
| 4199 | struct drm_gem_object *obj; |
| 4200 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4201 | int ret; |
| 4202 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4203 | ret = i915_mutex_lock_interruptible(dev); |
| 4204 | if (ret) |
| 4205 | return ret; |
| 4206 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4207 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4208 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4209 | ret = -ENOENT; |
| 4210 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4211 | } |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4212 | obj_priv = to_intel_bo(obj); |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4213 | |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4214 | /* Count all active objects as busy, even if they are currently not used |
| 4215 | * by the gpu. Users of this interface expect objects to eventually |
| 4216 | * become non-busy without any further actions, therefore emit any |
| 4217 | * necessary flushes here. |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 4218 | */ |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4219 | args->busy = obj_priv->active; |
| 4220 | if (args->busy) { |
| 4221 | /* Unconditionally flush objects, even when the gpu still uses this |
| 4222 | * object. Userspace calling this function indicates that it wants to |
| 4223 | * use this buffer rather sooner than later, so issuing the required |
| 4224 | * flush earlier is beneficial. |
| 4225 | */ |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 4226 | if (obj->write_domain & I915_GEM_GPU_DOMAINS) |
| 4227 | i915_gem_flush_ring(dev, file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 4228 | obj_priv->ring, |
| 4229 | 0, obj->write_domain); |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4230 | |
| 4231 | /* Update the active list for the hardware's current position. |
| 4232 | * Otherwise this only updates on a delayed timer or when irqs |
| 4233 | * are actually unmasked, and our working set ends up being |
| 4234 | * larger than required. |
| 4235 | */ |
| 4236 | i915_gem_retire_requests_ring(dev, obj_priv->ring); |
| 4237 | |
| 4238 | args->busy = obj_priv->active; |
| 4239 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4240 | |
| 4241 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4242 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4243 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4244 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4245 | } |
| 4246 | |
| 4247 | int |
| 4248 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4249 | struct drm_file *file_priv) |
| 4250 | { |
| 4251 | return i915_gem_ring_throttle(dev, file_priv); |
| 4252 | } |
| 4253 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4254 | int |
| 4255 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4256 | struct drm_file *file_priv) |
| 4257 | { |
| 4258 | struct drm_i915_gem_madvise *args = data; |
| 4259 | struct drm_gem_object *obj; |
| 4260 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4261 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4262 | |
| 4263 | switch (args->madv) { |
| 4264 | case I915_MADV_DONTNEED: |
| 4265 | case I915_MADV_WILLNEED: |
| 4266 | break; |
| 4267 | default: |
| 4268 | return -EINVAL; |
| 4269 | } |
| 4270 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4271 | ret = i915_mutex_lock_interruptible(dev); |
| 4272 | if (ret) |
| 4273 | return ret; |
| 4274 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4275 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4276 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4277 | ret = -ENOENT; |
| 4278 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4279 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4280 | obj_priv = to_intel_bo(obj); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4281 | |
| 4282 | if (obj_priv->pin_count) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4283 | ret = -EINVAL; |
| 4284 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4285 | } |
| 4286 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4287 | if (obj_priv->madv != __I915_MADV_PURGED) |
| 4288 | obj_priv->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4289 | |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4290 | /* if the object is no longer bound, discard its backing storage */ |
| 4291 | if (i915_gem_object_is_purgeable(obj_priv) && |
| 4292 | obj_priv->gtt_space == NULL) |
| 4293 | i915_gem_object_truncate(obj); |
| 4294 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4295 | args->retained = obj_priv->madv != __I915_MADV_PURGED; |
| 4296 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4297 | out: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4298 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4299 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4300 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4301 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4302 | } |
| 4303 | |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4304 | struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev, |
| 4305 | size_t size) |
| 4306 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4307 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4308 | struct drm_i915_gem_object *obj; |
| 4309 | |
| 4310 | obj = kzalloc(sizeof(*obj), GFP_KERNEL); |
| 4311 | if (obj == NULL) |
| 4312 | return NULL; |
| 4313 | |
| 4314 | if (drm_gem_object_init(dev, &obj->base, size) != 0) { |
| 4315 | kfree(obj); |
| 4316 | return NULL; |
| 4317 | } |
| 4318 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4319 | i915_gem_info_add_obj(dev_priv, size); |
| 4320 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4321 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4322 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4323 | |
| 4324 | obj->agp_type = AGP_USER_MEMORY; |
Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 4325 | obj->base.driver_private = NULL; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4326 | obj->fence_reg = I915_FENCE_REG_NONE; |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4327 | INIT_LIST_HEAD(&obj->mm_list); |
| 4328 | INIT_LIST_HEAD(&obj->ring_list); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4329 | INIT_LIST_HEAD(&obj->gpu_write_list); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4330 | obj->madv = I915_MADV_WILLNEED; |
| 4331 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4332 | return &obj->base; |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4333 | } |
| 4334 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4335 | int i915_gem_init_object(struct drm_gem_object *obj) |
| 4336 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4337 | BUG(); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4338 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4339 | return 0; |
| 4340 | } |
| 4341 | |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4342 | static void i915_gem_free_object_tail(struct drm_gem_object *obj) |
| 4343 | { |
| 4344 | struct drm_device *dev = obj->dev; |
| 4345 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4346 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
| 4347 | int ret; |
| 4348 | |
| 4349 | ret = i915_gem_object_unbind(obj); |
| 4350 | if (ret == -ERESTARTSYS) { |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4351 | list_move(&obj_priv->mm_list, |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4352 | &dev_priv->mm.deferred_free_list); |
| 4353 | return; |
| 4354 | } |
| 4355 | |
| 4356 | if (obj_priv->mmap_offset) |
| 4357 | i915_gem_free_mmap_offset(obj); |
| 4358 | |
| 4359 | drm_gem_object_release(obj); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4360 | i915_gem_info_remove_obj(dev_priv, obj->size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4361 | |
| 4362 | kfree(obj_priv->page_cpu_valid); |
| 4363 | kfree(obj_priv->bit_17); |
| 4364 | kfree(obj_priv); |
| 4365 | } |
| 4366 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4367 | void i915_gem_free_object(struct drm_gem_object *obj) |
| 4368 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4369 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4370 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4371 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4372 | trace_i915_gem_object_destroy(obj); |
| 4373 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4374 | while (obj_priv->pin_count > 0) |
| 4375 | i915_gem_object_unpin(obj); |
| 4376 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4377 | if (obj_priv->phys_obj) |
| 4378 | i915_gem_detach_phys_object(dev, obj); |
| 4379 | |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4380 | i915_gem_free_object_tail(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4381 | } |
| 4382 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 4383 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4384 | i915_gem_idle(struct drm_device *dev) |
| 4385 | { |
| 4386 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4387 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4388 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4389 | mutex_lock(&dev->struct_mutex); |
| 4390 | |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4391 | if (dev_priv->mm.suspended) { |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4392 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4393 | return 0; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4394 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4395 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4396 | ret = i915_gpu_idle(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4397 | if (ret) { |
| 4398 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4399 | return ret; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4400 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4401 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4402 | /* Under UMS, be paranoid and evict. */ |
| 4403 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) { |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 4404 | ret = i915_gem_evict_inactive(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4405 | if (ret) { |
| 4406 | mutex_unlock(&dev->struct_mutex); |
| 4407 | return ret; |
| 4408 | } |
| 4409 | } |
| 4410 | |
| 4411 | /* Hack! Don't let anybody do execbuf while we don't control the chip. |
| 4412 | * We need to replace this with a semaphore, or something. |
| 4413 | * And not confound mm.suspended! |
| 4414 | */ |
| 4415 | dev_priv->mm.suspended = 1; |
Daniel Vetter | bc0c7f1 | 2010-08-20 18:18:48 +0200 | [diff] [blame] | 4416 | del_timer_sync(&dev_priv->hangcheck_timer); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4417 | |
| 4418 | i915_kernel_lost_context(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4419 | i915_gem_cleanup_ringbuffer(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4420 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4421 | mutex_unlock(&dev->struct_mutex); |
| 4422 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4423 | /* Cancel the retire work handler, which should be idle now. */ |
| 4424 | cancel_delayed_work_sync(&dev_priv->mm.retire_work); |
| 4425 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4426 | return 0; |
| 4427 | } |
| 4428 | |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4429 | /* |
| 4430 | * 965+ support PIPE_CONTROL commands, which provide finer grained control |
| 4431 | * over cache flushing. |
| 4432 | */ |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4433 | static int |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4434 | i915_gem_init_pipe_control(struct drm_device *dev) |
| 4435 | { |
| 4436 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4437 | struct drm_gem_object *obj; |
| 4438 | struct drm_i915_gem_object *obj_priv; |
| 4439 | int ret; |
| 4440 | |
Eric Anholt | 34dc4d4 | 2010-05-07 14:30:03 -0700 | [diff] [blame] | 4441 | obj = i915_gem_alloc_object(dev, 4096); |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4442 | if (obj == NULL) { |
| 4443 | DRM_ERROR("Failed to allocate seqno page\n"); |
| 4444 | ret = -ENOMEM; |
| 4445 | goto err; |
| 4446 | } |
| 4447 | obj_priv = to_intel_bo(obj); |
| 4448 | obj_priv->agp_type = AGP_USER_CACHED_MEMORY; |
| 4449 | |
| 4450 | ret = i915_gem_object_pin(obj, 4096); |
| 4451 | if (ret) |
| 4452 | goto err_unref; |
| 4453 | |
| 4454 | dev_priv->seqno_gfx_addr = obj_priv->gtt_offset; |
| 4455 | dev_priv->seqno_page = kmap(obj_priv->pages[0]); |
| 4456 | if (dev_priv->seqno_page == NULL) |
| 4457 | goto err_unpin; |
| 4458 | |
| 4459 | dev_priv->seqno_obj = obj; |
| 4460 | memset(dev_priv->seqno_page, 0, PAGE_SIZE); |
| 4461 | |
| 4462 | return 0; |
| 4463 | |
| 4464 | err_unpin: |
| 4465 | i915_gem_object_unpin(obj); |
| 4466 | err_unref: |
| 4467 | drm_gem_object_unreference(obj); |
| 4468 | err: |
| 4469 | return ret; |
| 4470 | } |
| 4471 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4472 | |
| 4473 | static void |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4474 | i915_gem_cleanup_pipe_control(struct drm_device *dev) |
| 4475 | { |
| 4476 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4477 | struct drm_gem_object *obj; |
| 4478 | struct drm_i915_gem_object *obj_priv; |
| 4479 | |
| 4480 | obj = dev_priv->seqno_obj; |
| 4481 | obj_priv = to_intel_bo(obj); |
| 4482 | kunmap(obj_priv->pages[0]); |
| 4483 | i915_gem_object_unpin(obj); |
| 4484 | drm_gem_object_unreference(obj); |
| 4485 | dev_priv->seqno_obj = NULL; |
| 4486 | |
| 4487 | dev_priv->seqno_page = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4488 | } |
| 4489 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4490 | int |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4491 | i915_gem_init_ringbuffer(struct drm_device *dev) |
| 4492 | { |
| 4493 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4494 | int ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4495 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4496 | if (HAS_PIPE_CONTROL(dev)) { |
| 4497 | ret = i915_gem_init_pipe_control(dev); |
| 4498 | if (ret) |
| 4499 | return ret; |
| 4500 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4501 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4502 | ret = intel_init_render_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4503 | if (ret) |
| 4504 | goto cleanup_pipe_control; |
| 4505 | |
| 4506 | if (HAS_BSD(dev)) { |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4507 | ret = intel_init_bsd_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4508 | if (ret) |
| 4509 | goto cleanup_render_ring; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4510 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4511 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4512 | if (HAS_BLT(dev)) { |
| 4513 | ret = intel_init_blt_ring_buffer(dev); |
| 4514 | if (ret) |
| 4515 | goto cleanup_bsd_ring; |
| 4516 | } |
| 4517 | |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 4518 | dev_priv->next_seqno = 1; |
| 4519 | |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4520 | return 0; |
| 4521 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4522 | cleanup_bsd_ring: |
| 4523 | intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4524 | cleanup_render_ring: |
| 4525 | intel_cleanup_ring_buffer(dev, &dev_priv->render_ring); |
| 4526 | cleanup_pipe_control: |
| 4527 | if (HAS_PIPE_CONTROL(dev)) |
| 4528 | i915_gem_cleanup_pipe_control(dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4529 | return ret; |
| 4530 | } |
| 4531 | |
| 4532 | void |
| 4533 | i915_gem_cleanup_ringbuffer(struct drm_device *dev) |
| 4534 | { |
| 4535 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4536 | |
| 4537 | intel_cleanup_ring_buffer(dev, &dev_priv->render_ring); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4538 | intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4539 | intel_cleanup_ring_buffer(dev, &dev_priv->blt_ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4540 | if (HAS_PIPE_CONTROL(dev)) |
| 4541 | i915_gem_cleanup_pipe_control(dev); |
| 4542 | } |
| 4543 | |
| 4544 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4545 | i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 4546 | struct drm_file *file_priv) |
| 4547 | { |
| 4548 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4549 | int ret; |
| 4550 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4551 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4552 | return 0; |
| 4553 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4554 | if (atomic_read(&dev_priv->mm.wedged)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4555 | DRM_ERROR("Reenabling wedged hardware, good luck\n"); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4556 | atomic_set(&dev_priv->mm.wedged, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4557 | } |
| 4558 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4559 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4560 | dev_priv->mm.suspended = 0; |
| 4561 | |
| 4562 | ret = i915_gem_init_ringbuffer(dev); |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4563 | if (ret != 0) { |
| 4564 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4565 | return ret; |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4566 | } |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4567 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4568 | BUG_ON(!list_empty(&dev_priv->mm.active_list)); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 4569 | BUG_ON(!list_empty(&dev_priv->render_ring.active_list)); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4570 | BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list)); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4571 | BUG_ON(!list_empty(&dev_priv->blt_ring.active_list)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4572 | BUG_ON(!list_empty(&dev_priv->mm.flushing_list)); |
| 4573 | BUG_ON(!list_empty(&dev_priv->mm.inactive_list)); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 4574 | BUG_ON(!list_empty(&dev_priv->render_ring.request_list)); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4575 | BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list)); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4576 | BUG_ON(!list_empty(&dev_priv->blt_ring.request_list)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4577 | mutex_unlock(&dev->struct_mutex); |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4578 | |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4579 | ret = drm_irq_install(dev); |
| 4580 | if (ret) |
| 4581 | goto cleanup_ringbuffer; |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4582 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4583 | return 0; |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4584 | |
| 4585 | cleanup_ringbuffer: |
| 4586 | mutex_lock(&dev->struct_mutex); |
| 4587 | i915_gem_cleanup_ringbuffer(dev); |
| 4588 | dev_priv->mm.suspended = 1; |
| 4589 | mutex_unlock(&dev->struct_mutex); |
| 4590 | |
| 4591 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4592 | } |
| 4593 | |
| 4594 | int |
| 4595 | i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 4596 | struct drm_file *file_priv) |
| 4597 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4598 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4599 | return 0; |
| 4600 | |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4601 | drm_irq_uninstall(dev); |
Linus Torvalds | e6890f6 | 2009-09-08 17:09:24 -0700 | [diff] [blame] | 4602 | return i915_gem_idle(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4603 | } |
| 4604 | |
| 4605 | void |
| 4606 | i915_gem_lastclose(struct drm_device *dev) |
| 4607 | { |
| 4608 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4609 | |
Eric Anholt | e806b49 | 2009-01-22 09:56:58 -0800 | [diff] [blame] | 4610 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4611 | return; |
| 4612 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4613 | ret = i915_gem_idle(dev); |
| 4614 | if (ret) |
| 4615 | DRM_ERROR("failed to idle hardware: %d\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4616 | } |
| 4617 | |
| 4618 | void |
| 4619 | i915_gem_load(struct drm_device *dev) |
| 4620 | { |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4621 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4622 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4623 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4624 | INIT_LIST_HEAD(&dev_priv->mm.active_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4625 | INIT_LIST_HEAD(&dev_priv->mm.flushing_list); |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 4626 | INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4627 | INIT_LIST_HEAD(&dev_priv->mm.inactive_list); |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4628 | INIT_LIST_HEAD(&dev_priv->mm.pinned_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4629 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4630 | INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 4631 | INIT_LIST_HEAD(&dev_priv->render_ring.active_list); |
| 4632 | INIT_LIST_HEAD(&dev_priv->render_ring.request_list); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4633 | INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list); |
| 4634 | INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4635 | INIT_LIST_HEAD(&dev_priv->blt_ring.active_list); |
| 4636 | INIT_LIST_HEAD(&dev_priv->blt_ring.request_list); |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 4637 | for (i = 0; i < 16; i++) |
| 4638 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4639 | INIT_DELAYED_WORK(&dev_priv->mm.retire_work, |
| 4640 | i915_gem_retire_work_handler); |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4641 | init_completion(&dev_priv->error_completion); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4642 | spin_lock(&shrink_list_lock); |
| 4643 | list_add(&dev_priv->mm.shrink_list, &shrink_list); |
| 4644 | spin_unlock(&shrink_list_lock); |
| 4645 | |
Dave Airlie | 9440012 | 2010-07-20 13:15:31 +1000 | [diff] [blame] | 4646 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 4647 | if (IS_GEN3(dev)) { |
| 4648 | u32 tmp = I915_READ(MI_ARB_STATE); |
| 4649 | if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) { |
| 4650 | /* arb state is a masked write, so set bit + bit in mask */ |
| 4651 | tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT); |
| 4652 | I915_WRITE(MI_ARB_STATE, tmp); |
| 4653 | } |
| 4654 | } |
| 4655 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4656 | /* Old X drivers will take 0-2 for front, back, depth buffers */ |
Eric Anholt | b397c83 | 2010-01-26 09:43:10 -0800 | [diff] [blame] | 4657 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4658 | dev_priv->fence_reg_start = 3; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4659 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4660 | if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4661 | dev_priv->num_fence_regs = 16; |
| 4662 | else |
| 4663 | dev_priv->num_fence_regs = 8; |
| 4664 | |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4665 | /* Initialize fence registers to zero */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4666 | switch (INTEL_INFO(dev)->gen) { |
| 4667 | case 6: |
| 4668 | for (i = 0; i < 16; i++) |
| 4669 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0); |
| 4670 | break; |
| 4671 | case 5: |
| 4672 | case 4: |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4673 | for (i = 0; i < 16; i++) |
| 4674 | I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4675 | break; |
| 4676 | case 3: |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4677 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
| 4678 | for (i = 0; i < 8; i++) |
| 4679 | I915_WRITE(FENCE_REG_945_8 + (i * 4), 0); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4680 | case 2: |
| 4681 | for (i = 0; i < 8; i++) |
| 4682 | I915_WRITE(FENCE_REG_830_0 + (i * 4), 0); |
| 4683 | break; |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4684 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4685 | i915_gem_detect_bit_6_swizzle(dev); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4686 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4687 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4688 | |
| 4689 | /* |
| 4690 | * Create a physically contiguous memory object for this object |
| 4691 | * e.g. for cursor + overlay regs |
| 4692 | */ |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4693 | static int i915_gem_init_phys_object(struct drm_device *dev, |
| 4694 | int id, int size, int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4695 | { |
| 4696 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4697 | struct drm_i915_gem_phys_object *phys_obj; |
| 4698 | int ret; |
| 4699 | |
| 4700 | if (dev_priv->mm.phys_objs[id - 1] || !size) |
| 4701 | return 0; |
| 4702 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4703 | phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4704 | if (!phys_obj) |
| 4705 | return -ENOMEM; |
| 4706 | |
| 4707 | phys_obj->id = id; |
| 4708 | |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4709 | phys_obj->handle = drm_pci_alloc(dev, size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4710 | if (!phys_obj->handle) { |
| 4711 | ret = -ENOMEM; |
| 4712 | goto kfree_obj; |
| 4713 | } |
| 4714 | #ifdef CONFIG_X86 |
| 4715 | set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4716 | #endif |
| 4717 | |
| 4718 | dev_priv->mm.phys_objs[id - 1] = phys_obj; |
| 4719 | |
| 4720 | return 0; |
| 4721 | kfree_obj: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4722 | kfree(phys_obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4723 | return ret; |
| 4724 | } |
| 4725 | |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4726 | static void i915_gem_free_phys_object(struct drm_device *dev, int id) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4727 | { |
| 4728 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4729 | struct drm_i915_gem_phys_object *phys_obj; |
| 4730 | |
| 4731 | if (!dev_priv->mm.phys_objs[id - 1]) |
| 4732 | return; |
| 4733 | |
| 4734 | phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4735 | if (phys_obj->cur_obj) { |
| 4736 | i915_gem_detach_phys_object(dev, phys_obj->cur_obj); |
| 4737 | } |
| 4738 | |
| 4739 | #ifdef CONFIG_X86 |
| 4740 | set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4741 | #endif |
| 4742 | drm_pci_free(dev, phys_obj->handle); |
| 4743 | kfree(phys_obj); |
| 4744 | dev_priv->mm.phys_objs[id - 1] = NULL; |
| 4745 | } |
| 4746 | |
| 4747 | void i915_gem_free_all_phys_object(struct drm_device *dev) |
| 4748 | { |
| 4749 | int i; |
| 4750 | |
Dave Airlie | 260883c | 2009-01-22 17:58:49 +1000 | [diff] [blame] | 4751 | for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4752 | i915_gem_free_phys_object(dev, i); |
| 4753 | } |
| 4754 | |
| 4755 | void i915_gem_detach_phys_object(struct drm_device *dev, |
| 4756 | struct drm_gem_object *obj) |
| 4757 | { |
| 4758 | struct drm_i915_gem_object *obj_priv; |
| 4759 | int i; |
| 4760 | int ret; |
| 4761 | int page_count; |
| 4762 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4763 | obj_priv = to_intel_bo(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4764 | if (!obj_priv->phys_obj) |
| 4765 | return; |
| 4766 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 4767 | ret = i915_gem_object_get_pages(obj, 0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4768 | if (ret) |
| 4769 | goto out; |
| 4770 | |
| 4771 | page_count = obj->size / PAGE_SIZE; |
| 4772 | |
| 4773 | for (i = 0; i < page_count; i++) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4774 | char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4775 | char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
| 4776 | |
| 4777 | memcpy(dst, src, PAGE_SIZE); |
| 4778 | kunmap_atomic(dst, KM_USER0); |
| 4779 | } |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4780 | drm_clflush_pages(obj_priv->pages, page_count); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4781 | drm_agp_chipset_flush(dev); |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 4782 | |
| 4783 | i915_gem_object_put_pages(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4784 | out: |
| 4785 | obj_priv->phys_obj->cur_obj = NULL; |
| 4786 | obj_priv->phys_obj = NULL; |
| 4787 | } |
| 4788 | |
| 4789 | int |
| 4790 | i915_gem_attach_phys_object(struct drm_device *dev, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4791 | struct drm_gem_object *obj, |
| 4792 | int id, |
| 4793 | int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4794 | { |
| 4795 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4796 | struct drm_i915_gem_object *obj_priv; |
| 4797 | int ret = 0; |
| 4798 | int page_count; |
| 4799 | int i; |
| 4800 | |
| 4801 | if (id > I915_MAX_PHYS_OBJECT) |
| 4802 | return -EINVAL; |
| 4803 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4804 | obj_priv = to_intel_bo(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4805 | |
| 4806 | if (obj_priv->phys_obj) { |
| 4807 | if (obj_priv->phys_obj->id == id) |
| 4808 | return 0; |
| 4809 | i915_gem_detach_phys_object(dev, obj); |
| 4810 | } |
| 4811 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4812 | /* create a new object */ |
| 4813 | if (!dev_priv->mm.phys_objs[id - 1]) { |
| 4814 | ret = i915_gem_init_phys_object(dev, id, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4815 | obj->size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4816 | if (ret) { |
Linus Torvalds | aeb565d | 2009-01-26 10:01:53 -0800 | [diff] [blame] | 4817 | DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4818 | goto out; |
| 4819 | } |
| 4820 | } |
| 4821 | |
| 4822 | /* bind to the object */ |
| 4823 | obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4824 | obj_priv->phys_obj->cur_obj = obj; |
| 4825 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 4826 | ret = i915_gem_object_get_pages(obj, 0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4827 | if (ret) { |
| 4828 | DRM_ERROR("failed to get page list\n"); |
| 4829 | goto out; |
| 4830 | } |
| 4831 | |
| 4832 | page_count = obj->size / PAGE_SIZE; |
| 4833 | |
| 4834 | for (i = 0; i < page_count; i++) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4835 | char *src = kmap_atomic(obj_priv->pages[i], KM_USER0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4836 | char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
| 4837 | |
| 4838 | memcpy(dst, src, PAGE_SIZE); |
| 4839 | kunmap_atomic(src, KM_USER0); |
| 4840 | } |
| 4841 | |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 4842 | i915_gem_object_put_pages(obj); |
| 4843 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4844 | return 0; |
| 4845 | out: |
| 4846 | return ret; |
| 4847 | } |
| 4848 | |
| 4849 | static int |
| 4850 | i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj, |
| 4851 | struct drm_i915_gem_pwrite *args, |
| 4852 | struct drm_file *file_priv) |
| 4853 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4854 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4855 | void *obj_addr; |
| 4856 | int ret; |
| 4857 | char __user *user_data; |
| 4858 | |
| 4859 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 4860 | obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset; |
| 4861 | |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 4862 | DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4863 | ret = copy_from_user(obj_addr, user_data, args->size); |
| 4864 | if (ret) |
| 4865 | return -EFAULT; |
| 4866 | |
| 4867 | drm_agp_chipset_flush(dev); |
| 4868 | return 0; |
| 4869 | } |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4870 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4871 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4872 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4873 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4874 | |
| 4875 | /* Clean up our request list when the client is going away, so that |
| 4876 | * later retire_requests won't dereference our soon-to-be-gone |
| 4877 | * file_priv. |
| 4878 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4879 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4880 | while (!list_empty(&file_priv->mm.request_list)) { |
| 4881 | struct drm_i915_gem_request *request; |
| 4882 | |
| 4883 | request = list_first_entry(&file_priv->mm.request_list, |
| 4884 | struct drm_i915_gem_request, |
| 4885 | client_list); |
| 4886 | list_del(&request->client_list); |
| 4887 | request->file_priv = NULL; |
| 4888 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4889 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4890 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4891 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4892 | static int |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4893 | i915_gpu_is_active(struct drm_device *dev) |
| 4894 | { |
| 4895 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4896 | int lists_empty; |
| 4897 | |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4898 | lists_empty = list_empty(&dev_priv->mm.flushing_list) && |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4899 | list_empty(&dev_priv->render_ring.active_list) && |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4900 | list_empty(&dev_priv->bsd_ring.active_list) && |
| 4901 | list_empty(&dev_priv->blt_ring.active_list); |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4902 | |
| 4903 | return !lists_empty; |
| 4904 | } |
| 4905 | |
| 4906 | static int |
Dave Chinner | 7f8275d | 2010-07-19 14:56:17 +1000 | [diff] [blame] | 4907 | i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask) |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4908 | { |
| 4909 | drm_i915_private_t *dev_priv, *next_dev; |
| 4910 | struct drm_i915_gem_object *obj_priv, *next_obj; |
| 4911 | int cnt = 0; |
| 4912 | int would_deadlock = 1; |
| 4913 | |
| 4914 | /* "fast-path" to count number of available objects */ |
| 4915 | if (nr_to_scan == 0) { |
| 4916 | spin_lock(&shrink_list_lock); |
| 4917 | list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) { |
| 4918 | struct drm_device *dev = dev_priv->dev; |
| 4919 | |
| 4920 | if (mutex_trylock(&dev->struct_mutex)) { |
| 4921 | list_for_each_entry(obj_priv, |
| 4922 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4923 | mm_list) |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4924 | cnt++; |
| 4925 | mutex_unlock(&dev->struct_mutex); |
| 4926 | } |
| 4927 | } |
| 4928 | spin_unlock(&shrink_list_lock); |
| 4929 | |
| 4930 | return (cnt / 100) * sysctl_vfs_cache_pressure; |
| 4931 | } |
| 4932 | |
| 4933 | spin_lock(&shrink_list_lock); |
| 4934 | |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4935 | rescan: |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4936 | /* first scan for clean buffers */ |
| 4937 | list_for_each_entry_safe(dev_priv, next_dev, |
| 4938 | &shrink_list, mm.shrink_list) { |
| 4939 | struct drm_device *dev = dev_priv->dev; |
| 4940 | |
| 4941 | if (! mutex_trylock(&dev->struct_mutex)) |
| 4942 | continue; |
| 4943 | |
| 4944 | spin_unlock(&shrink_list_lock); |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 4945 | i915_gem_retire_requests(dev); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4946 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4947 | list_for_each_entry_safe(obj_priv, next_obj, |
| 4948 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4949 | mm_list) { |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4950 | if (i915_gem_object_is_purgeable(obj_priv)) { |
Daniel Vetter | a8089e8 | 2010-04-09 19:05:09 +0000 | [diff] [blame] | 4951 | i915_gem_object_unbind(&obj_priv->base); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4952 | if (--nr_to_scan <= 0) |
| 4953 | break; |
| 4954 | } |
| 4955 | } |
| 4956 | |
| 4957 | spin_lock(&shrink_list_lock); |
| 4958 | mutex_unlock(&dev->struct_mutex); |
| 4959 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 4960 | would_deadlock = 0; |
| 4961 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4962 | if (nr_to_scan <= 0) |
| 4963 | break; |
| 4964 | } |
| 4965 | |
| 4966 | /* second pass, evict/count anything still on the inactive list */ |
| 4967 | list_for_each_entry_safe(dev_priv, next_dev, |
| 4968 | &shrink_list, mm.shrink_list) { |
| 4969 | struct drm_device *dev = dev_priv->dev; |
| 4970 | |
| 4971 | if (! mutex_trylock(&dev->struct_mutex)) |
| 4972 | continue; |
| 4973 | |
| 4974 | spin_unlock(&shrink_list_lock); |
| 4975 | |
| 4976 | list_for_each_entry_safe(obj_priv, next_obj, |
| 4977 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4978 | mm_list) { |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4979 | if (nr_to_scan > 0) { |
Daniel Vetter | a8089e8 | 2010-04-09 19:05:09 +0000 | [diff] [blame] | 4980 | i915_gem_object_unbind(&obj_priv->base); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4981 | nr_to_scan--; |
| 4982 | } else |
| 4983 | cnt++; |
| 4984 | } |
| 4985 | |
| 4986 | spin_lock(&shrink_list_lock); |
| 4987 | mutex_unlock(&dev->struct_mutex); |
| 4988 | |
| 4989 | would_deadlock = 0; |
| 4990 | } |
| 4991 | |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4992 | if (nr_to_scan) { |
| 4993 | int active = 0; |
| 4994 | |
| 4995 | /* |
| 4996 | * We are desperate for pages, so as a last resort, wait |
| 4997 | * for the GPU to finish and discard whatever we can. |
| 4998 | * This has a dramatic impact to reduce the number of |
| 4999 | * OOM-killer events whilst running the GPU aggressively. |
| 5000 | */ |
| 5001 | list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) { |
| 5002 | struct drm_device *dev = dev_priv->dev; |
| 5003 | |
| 5004 | if (!mutex_trylock(&dev->struct_mutex)) |
| 5005 | continue; |
| 5006 | |
| 5007 | spin_unlock(&shrink_list_lock); |
| 5008 | |
| 5009 | if (i915_gpu_is_active(dev)) { |
| 5010 | i915_gpu_idle(dev); |
| 5011 | active++; |
| 5012 | } |
| 5013 | |
| 5014 | spin_lock(&shrink_list_lock); |
| 5015 | mutex_unlock(&dev->struct_mutex); |
| 5016 | } |
| 5017 | |
| 5018 | if (active) |
| 5019 | goto rescan; |
| 5020 | } |
| 5021 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5022 | spin_unlock(&shrink_list_lock); |
| 5023 | |
| 5024 | if (would_deadlock) |
| 5025 | return -1; |
| 5026 | else if (cnt > 0) |
| 5027 | return (cnt / 100) * sysctl_vfs_cache_pressure; |
| 5028 | else |
| 5029 | return 0; |
| 5030 | } |
| 5031 | |
| 5032 | static struct shrinker shrinker = { |
| 5033 | .shrink = i915_gem_shrink, |
| 5034 | .seeks = DEFAULT_SEEKS, |
| 5035 | }; |
| 5036 | |
| 5037 | __init void |
| 5038 | i915_gem_shrinker_init(void) |
| 5039 | { |
| 5040 | register_shrinker(&shrinker); |
| 5041 | } |
| 5042 | |
| 5043 | __exit void |
| 5044 | i915_gem_shrinker_exit(void) |
| 5045 | { |
| 5046 | unregister_shrinker(&shrinker); |
| 5047 | } |