blob: 261859822ee54a10b685d6deab0bcfde3cd74a9c [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000038#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070039
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000040#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000043
Auke Kok9a799d72007-09-15 14:07:45 -070044#include "ixgbe_type.h"
45#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080046#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000047#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040051#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080052#include <linux/dca.h>
53#endif
Auke Kok9a799d72007-09-15 14:07:45 -070054
Emil Tantilov849c4542010-06-03 16:53:41 +000055/* common prefix used by pr_<> macros */
56#undef pr_fmt
57#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070058
59/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000060#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000061#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070062#define IXGBE_MAX_TXD 4096
63#define IXGBE_MIN_TXD 64
64
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000065#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MAX_RXD 4096
67#define IXGBE_MIN_RXD 64
68
Auke Kok9a799d72007-09-15 14:07:45 -070069/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070070#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070071#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070072#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070073#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070074#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070075#define IXGBE_MIN_FCPAUSE 0
76#define IXGBE_MAX_FCPAUSE 0xFFFF
77
78/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000079#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000080#define IXGBE_RXBUFFER_2K 2048
81#define IXGBE_RXBUFFER_3K 3072
82#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000083#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070084
Alexander Duyck13958072010-08-19 13:37:21 +000085/*
Alexander Duyck252562c2012-05-24 01:59:27 +000086 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
87 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
88 * this adds up to 448 bytes of extra data.
89 *
90 * Since netdev_alloc_skb now allocates a page fragment we can use a value
91 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +000092 */
Alexander Duyck252562c2012-05-24 01:59:27 +000093#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -070094
95#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
96
Auke Kok9a799d72007-09-15 14:07:45 -070097/* How many Rx Buffers do we bundle into one write to the hardware ? */
98#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
99
Alexander Duyck472148c2012-11-07 02:34:28 +0000100enum ixgbe_tx_flags {
101 /* cmd_type flags */
102 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
103 IXGBE_TX_FLAGS_TSO = 0x02,
104 IXGBE_TX_FLAGS_TSTAMP = 0x04,
105
106 /* olinfo flags */
107 IXGBE_TX_FLAGS_CC = 0x08,
108 IXGBE_TX_FLAGS_IPV4 = 0x10,
109 IXGBE_TX_FLAGS_CSUM = 0x20,
110
111 /* software defined flags */
112 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
113 IXGBE_TX_FLAGS_FCOE = 0x80,
114};
115
116/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700117#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000118#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
119#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700120#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
121
Greg Rose7f870472010-01-09 02:25:29 +0000122#define IXGBE_MAX_VF_MC_ENTRIES 30
123#define IXGBE_MAX_VF_FUNCTIONS 64
124#define IXGBE_MAX_VFTA_ENTRIES 128
125#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000126#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000127#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000128#define IXGBE_82599_VF_DEVICE_ID 0x10ED
129#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000130
131struct vf_data_storage {
132 unsigned char vf_mac_addresses[ETH_ALEN];
133 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
134 u16 num_vf_mc_hashes;
135 u16 default_vf_vlan_id;
136 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000137 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000138 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000139 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
140 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000141 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000142 u16 vlan_count;
143 u8 spoofchk_enabled;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000144 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000145};
146
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000147struct vf_macvlans {
148 struct list_head l;
149 int vf;
150 int rar_entry;
151 bool free;
152 bool is_macvlan;
153 u8 vf_macvlan[ETH_ALEN];
154};
155
Alexander Duycka535c302011-05-27 05:31:52 +0000156#define IXGBE_MAX_TXD_PWR 14
157#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
158
159/* Tx Descriptors needed, worst case */
160#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
161#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
162
Auke Kok9a799d72007-09-15 14:07:45 -0700163/* wrapper around a pointer to a socket buffer,
164 * so a DMA handle can be stored along with the buffer */
165struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000166 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700167 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000168 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000169 unsigned int bytecount;
170 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000171 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000172 DEFINE_DMA_UNMAP_ADDR(dma);
173 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000174 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700175};
176
177struct ixgbe_rx_buffer {
178 struct sk_buff *skb;
179 dma_addr_t dma;
180 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700181 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700182};
183
184struct ixgbe_queue_stats {
185 u64 packets;
186 u64 bytes;
187};
188
Alexander Duyck5b7da512010-11-16 19:26:50 -0800189struct ixgbe_tx_queue_stats {
190 u64 restart_queue;
191 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800192 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800193};
194
195struct ixgbe_rx_queue_stats {
196 u64 rsc_count;
197 u64 rsc_flush;
198 u64 non_eop_descs;
199 u64 alloc_rx_page_failed;
200 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000201 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800202};
203
Alexander Duyckf8003262012-03-03 02:35:52 +0000204enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800205 __IXGBE_TX_FDIR_INIT_DONE,
206 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800207 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800208 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000209 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000210 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800211};
212
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800213#define check_for_tx_hang(ring) \
214 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
215#define set_check_for_tx_hang(ring) \
216 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
217#define clear_check_for_tx_hang(ring) \
218 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
219#define ring_is_rsc_enabled(ring) \
220 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
221#define set_ring_rsc_enabled(ring) \
222 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
223#define clear_ring_rsc_enabled(ring) \
224 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700225struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000226 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000227 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
228 struct net_device *netdev; /* netdev ring belongs to */
229 struct device *dev; /* device for DMA mapping */
Auke Kok9a799d72007-09-15 14:07:45 -0700230 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700231 union {
232 struct ixgbe_tx_buffer *tx_buffer_info;
233 struct ixgbe_rx_buffer *rx_buffer_info;
234 };
Jacob Keller6cb562d2012-12-05 07:24:41 +0000235 unsigned long last_rx_timestamp;
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800236 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000237 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000238 dma_addr_t dma; /* phys. address of descriptor ring */
239 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000240
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000241 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000242
243 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800244 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000245 * the hardware register offset
246 * associated with this ring, which is
247 * different for DCB and RSS modes
248 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000249 u16 next_to_use;
250 u16 next_to_clean;
251
Alexander Duyckf8003262012-03-03 02:35:52 +0000252 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000253 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000254 struct {
255 u8 atr_sample_rate;
256 u8 atr_count;
257 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000258 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000259
John Fastabende5b64632011-03-08 03:44:52 +0000260 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700261 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000262 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800263 union {
264 struct ixgbe_tx_queue_stats tx_stats;
265 struct ixgbe_rx_queue_stats rx_stats;
266 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000267} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700268
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800269enum ixgbe_ring_f_enum {
270 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000271 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800272 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000273 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000274#ifdef IXGBE_FCOE
275 RING_F_FCOE,
276#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800277
278 RING_F_ARRAY_SIZE /* must be last in enum set */
279};
280
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800281#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000282#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000283#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000284#ifdef IXGBE_FCOE
285#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000286#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
287#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
288#else
289#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
290#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000291#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800292struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000293 u16 limit; /* upper limit on feature indices */
294 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000295 u16 mask; /* Mask used for feature to ring mapping */
296 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000297} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800298
Alexander Duyck73079ea2012-07-14 06:48:49 +0000299#define IXGBE_82599_VMDQ_8Q_MASK 0x78
300#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
301#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
302
Alexander Duyckf8003262012-03-03 02:35:52 +0000303/*
304 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
305 * this is twice the size of a half page we need to double the page order
306 * for FCoE enabled Rx queues.
307 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000308static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
309{
310#ifdef IXGBE_FCOE
311 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
312 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
313 IXGBE_RXBUFFER_3K;
314#endif
315 return IXGBE_RXBUFFER_2K;
316}
317
Alexander Duyckf8003262012-03-03 02:35:52 +0000318static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
319{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000320#ifdef IXGBE_FCOE
321 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
322 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000323#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000324 return 0;
325}
Alexander Duyckf8003262012-03-03 02:35:52 +0000326#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000327
Alexander Duyck08c88332011-06-11 01:45:03 +0000328struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000329 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000330 unsigned int total_bytes; /* total bytes processed this int */
331 unsigned int total_packets; /* total packets processed this int */
332 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000333 u8 count; /* total number of rings in vector */
334 u8 itr; /* current ITR setting for ring */
335};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800336
Alexander Duycka5579282012-02-08 07:50:04 +0000337/* iterator for handling rings in ring container */
338#define ixgbe_for_each_ring(pos, head) \
339 for (pos = (head).ring; pos != NULL; pos = pos->next)
340
Alexander Duyck2f90b862008-11-20 20:52:10 -0800341#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
342 ? 8 : 1)
343#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
344
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000345/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800346 * but we only use one per queue-specific vector.
347 */
348struct ixgbe_q_vector {
349 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800350#ifdef CONFIG_IXGBE_DCA
351 int cpu; /* CPU for DCA */
352#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000353 u16 v_idx; /* index of q_vector within array, also used for
354 * finding the bit in EICR and friends that
355 * represents the vector for this ring */
356 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000357 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000358
359 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000360 cpumask_t affinity_mask;
361 int numa_node;
362 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800363 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000364
365 /* for dynamic allocation of rings associated with this q_vector */
366 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800367};
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000368#ifdef CONFIG_IXGBE_HWMON
369
370#define IXGBE_HWMON_TYPE_LOC 0
371#define IXGBE_HWMON_TYPE_TEMP 1
372#define IXGBE_HWMON_TYPE_CAUTION 2
373#define IXGBE_HWMON_TYPE_MAX 3
374
375struct hwmon_attr {
376 struct device_attribute dev_attr;
377 struct ixgbe_hw *hw;
378 struct ixgbe_thermal_diode_data *sensor;
379 char name[12];
380};
381
382struct hwmon_buff {
383 struct device *device;
384 struct hwmon_attr *hwmon_list;
385 unsigned int n_hwmon;
386};
387#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800388
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000389/*
390 * microsecond values for various ITR rates shifted by 2 to fit itr register
391 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700392 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000393#define IXGBE_MIN_RSC_ITR 24
394#define IXGBE_100K_ITR 40
395#define IXGBE_20K_ITR 200
396#define IXGBE_10K_ITR 400
397#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700398
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000399/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
400static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
401 const u32 stat_err_bits)
402{
403 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
404}
405
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000406static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
407{
408 u16 ntc = ring->next_to_clean;
409 u16 ntu = ring->next_to_use;
410
411 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
412}
Auke Kok9a799d72007-09-15 14:07:45 -0700413
Alexander Duycke4f74022012-01-31 02:59:44 +0000414#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000415 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000416#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000417 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000418#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000419 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700420
Alexander Duyckc88887e2012-08-22 02:04:37 +0000421#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000422#ifdef IXGBE_FCOE
423/* Use 3K as the baby jumbo frame size for FCoE */
424#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
425#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700426
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800427#define OTHER_VECTOR 1
428#define NON_Q_VECTORS (OTHER_VECTOR)
429
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000430#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000431#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800432#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000433#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800434
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000435#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000436#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800437
Alexander Duyck8f154862012-02-10 02:08:37 +0000438#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800439#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
440
Alexander Duyck46646e62012-02-08 07:49:28 +0000441/* default to trying for four seconds */
442#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
443
Auke Kok9a799d72007-09-15 14:07:45 -0700444/* board specific private data structure */
445struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000446 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
447 /* OS defined structs */
448 struct net_device *netdev;
449 struct pci_dev *pdev;
450
Alexander Duycke606bfe2011-04-22 04:07:43 +0000451 unsigned long state;
452
453 /* Some features need tri-state capability,
454 * thus the additional *_CAPABLE flags.
455 */
456 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000457#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
458#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
459#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
460#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
461#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
462#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
463#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
464#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
465#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
466#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
467#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
468#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
469#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
470#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
471#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
472#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
473#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
474#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
475#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
476#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
477#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
478#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
479#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
480#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000481
482 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000483#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000484#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
485#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000486#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000487#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
488#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000489#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000490#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000491#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
492#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller1a71ab22012-08-25 03:54:19 +0000493#define IXGBE_FLAG2_PTP_ENABLED (u32)(1 << 10)
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000494#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
Greg Rose9b735982012-11-08 02:41:35 +0000495#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 12)
Alexander Duyck46646e62012-02-08 07:49:28 +0000496
497 /* Tx fast path data */
498 int num_tx_queues;
499 u16 tx_itr_setting;
500 u16 tx_work_limit;
501
502 /* Rx fast path data */
503 int num_rx_queues;
504 u16 rx_itr_setting;
505
506 /* TX */
507 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
508
509 u64 restart_queue;
510 u64 lsc_int;
511 u32 tx_timeout_count;
512
513 /* RX */
514 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
515 int num_rx_pools; /* == num_rx_queues in 82598 */
516 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
517 u64 hw_csum_rx_error;
518 u64 hw_rx_no_dma_resources;
519 u64 rsc_total_count;
520 u64 rsc_total_flush;
521 u64 non_eop_descs;
522 u32 alloc_rx_page_failed;
523 u32 alloc_rx_buff_failed;
524
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000525 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000526
527 /* DCB parameters */
528 struct ieee_pfc *ixgbe_ieee_pfc;
529 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800530 struct ixgbe_dcb_config dcb_cfg;
531 struct ixgbe_dcb_config temp_dcb_cfg;
532 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000533 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000534 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700535
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000536 int num_q_vectors; /* current number of q_vectors for device */
537 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800538 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700539 struct msix_entry *msix_entries;
540
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000541 u32 test_icr;
542 struct ixgbe_ring test_tx_ring;
543 struct ixgbe_ring test_rx_ring;
544
Auke Kok9a799d72007-09-15 14:07:45 -0700545 /* structs defined in ixgbe_hw.h */
546 struct ixgbe_hw hw;
547 u16 msg_enable;
548 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800549
Auke Kok9a799d72007-09-15 14:07:45 -0700550 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700551 unsigned int tx_ring_count;
552 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700553
554 u32 link_speed;
555 bool link_up;
556 unsigned long link_check_timeout;
557
Alexander Duyck70864002011-04-27 09:13:56 +0000558 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000559 struct work_struct service_task;
560
561 struct hlist_head fdir_filter_list;
562 unsigned long fdir_overflow; /* number of times ATR was backed off */
563 union ixgbe_atr_input fdir_mask;
564 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000565 u32 fdir_pballoc;
566 u32 atr_sample_rate;
567 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000568
Yi Zoud0ed8932009-05-13 13:11:29 +0000569#ifdef IXGBE_FCOE
570 struct ixgbe_fcoe fcoe;
571#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000572 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000573
Alexander Duyck46646e62012-02-08 07:49:28 +0000574 u16 bd_number;
575
Emil Tantilov15e52092011-09-29 05:01:29 +0000576 u16 eeprom_verh;
577 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000578 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000579
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700580 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000581 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000582
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000583 struct ptp_clock *ptp_clock;
584 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000585 struct work_struct ptp_tx_work;
586 struct sk_buff *ptp_tx_skb;
587 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000588 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000589 unsigned long last_rx_ptp_check;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000590 spinlock_t tmreg_lock;
591 struct cyclecounter cc;
592 struct timecounter tc;
593 u32 base_incval;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000594
Greg Rose7f870472010-01-09 02:25:29 +0000595 /* SR-IOV */
596 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
597 unsigned int num_vfs;
598 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000599 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000600 struct vf_macvlans vf_mvs;
601 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000602
Greg Rose83c61fa2011-09-07 05:59:35 +0000603 u32 timer_event_accumulator;
604 u32 vferr_refcount;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000605 struct kobject *info_kobj;
606#ifdef CONFIG_IXGBE_HWMON
607 struct hwmon_buff ixgbe_hwmon_buff;
608#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000609#ifdef CONFIG_DEBUG_FS
610 struct dentry *ixgbe_dbg_adapter;
611#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000612
613 u8 default_up;
Alexander Duyck3e053342011-05-11 07:18:47 +0000614};
615
616struct ixgbe_fdir_filter {
617 struct hlist_node fdir_node;
618 union ixgbe_atr_input filter;
619 u16 sw_idx;
620 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700621};
622
Don Skidmore70e55762012-03-15 04:55:59 +0000623enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700624 __IXGBE_TESTING,
625 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800626 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000627 __IXGBE_SERVICE_SCHED,
628 __IXGBE_IN_SFP_INIT,
Auke Kok9a799d72007-09-15 14:07:45 -0700629};
630
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000631struct ixgbe_cb {
632 union { /* Union defining head/tail partner */
633 struct sk_buff *head;
634 struct sk_buff *tail;
635 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800636 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000637 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000638 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800639};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000640#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800641
Auke Kok9a799d72007-09-15 14:07:45 -0700642enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700643 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000644 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800645 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700646};
647
Auke Kok3957d632007-10-31 15:22:10 -0700648extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000649extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800650extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800651#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000652extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800653#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700654
655extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700656extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000657#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000658extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000659#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700660
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000661extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700662extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800663extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700664extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700665extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800666extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
667extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
668extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
669extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000670extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
671extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000672extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
673 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700674extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800675extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Jacob Keller8e2813f2012-04-21 06:05:40 +0000676extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
677 u16 subdevice_id);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000678extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000679extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000680 struct ixgbe_adapter *,
681 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800682extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000683 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800684extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000685extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000686extern int ixgbe_poll(struct napi_struct *napi, int budget);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000687extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000688extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000689extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
690extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000691extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000692 union ixgbe_atr_hash_dword input,
693 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000694 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000695extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
696 union ixgbe_atr_input *input_mask);
697extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
698 union ixgbe_atr_input *input,
699 u16 soft_id, u8 queue);
700extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
701 union ixgbe_atr_input *input,
702 u16 soft_id);
703extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
704 union ixgbe_atr_input *mask);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000705extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
Greg Rose7f870472010-01-09 02:25:29 +0000706extern void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000707#ifdef CONFIG_IXGBE_DCB
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +0000708extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
John Fastabende5b64632011-03-08 03:44:52 +0000709extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000710#endif
Alexander Duyck897ab152011-05-27 05:31:47 +0000711extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000712extern void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000713#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000714extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
715extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000716#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000717#ifdef IXGBE_FCOE
718extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000719extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
720 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +0000721 u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000722extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000723 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000724 struct sk_buff *skb);
Yi Zou332d4a72009-05-13 13:11:53 +0000725extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
726 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000727extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
728 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000729extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Alexander Duyck7c8ae652012-05-05 05:32:47 +0000730extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
731extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
Yi Zou8450ff82009-08-31 12:32:14 +0000732extern int ixgbe_fcoe_enable(struct net_device *netdev);
733extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000734#ifdef CONFIG_IXGBE_DCB
735extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
736extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
737#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000738extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Neerav Parikhea818752012-01-04 20:23:40 +0000739extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
740 struct netdev_fcoe_hbainfo *info);
Alexander Duyck800bd602012-06-02 00:11:02 +0000741extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000742#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000743#ifdef CONFIG_DEBUG_FS
744extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
745extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
746extern void ixgbe_dbg_init(void);
747extern void ixgbe_dbg_exit(void);
748#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000749static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
750{
751 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
752}
753
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000754extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
755extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
756extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
Jacob Keller6cb562d2012-12-05 07:24:41 +0000757extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
Jacob Keller6cb562d2012-12-05 07:24:41 +0000758extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000759 union ixgbe_adv_rx_desc *rx_desc,
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000760 struct sk_buff *skb);
761extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
762 struct ifreq *ifr, int cmd);
763extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +0000764extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000765extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000766
Auke Kok9a799d72007-09-15 14:07:45 -0700767#endif /* _IXGBE_H_ */