blob: ec1f3014e4109d6f649f499fff327a0e309be2e0 [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerffff7132017-03-09 16:58:43 -08004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800107 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700108 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700208 DMA_RING0_TIMEOUT,
209 DMA_RING1_TIMEOUT,
210 DMA_RING2_TIMEOUT,
211 DMA_RING3_TIMEOUT,
212 DMA_RING4_TIMEOUT,
213 DMA_RING5_TIMEOUT,
214 DMA_RING6_TIMEOUT,
215 DMA_RING7_TIMEOUT,
216 DMA_RING8_TIMEOUT,
217 DMA_RING9_TIMEOUT,
218 DMA_RING10_TIMEOUT,
219 DMA_RING11_TIMEOUT,
220 DMA_RING12_TIMEOUT,
221 DMA_RING13_TIMEOUT,
222 DMA_RING14_TIMEOUT,
223 DMA_RING15_TIMEOUT,
224 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800225};
226
227static const u8 bcmgenet_dma_regs_v3plus[] = {
228 [DMA_RING_CFG] = 0x00,
229 [DMA_CTRL] = 0x04,
230 [DMA_STATUS] = 0x08,
231 [DMA_SCB_BURST_SIZE] = 0x0C,
232 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700233 [DMA_PRIORITY_0] = 0x30,
234 [DMA_PRIORITY_1] = 0x34,
235 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700236 [DMA_RING0_TIMEOUT] = 0x2C,
237 [DMA_RING1_TIMEOUT] = 0x30,
238 [DMA_RING2_TIMEOUT] = 0x34,
239 [DMA_RING3_TIMEOUT] = 0x38,
240 [DMA_RING4_TIMEOUT] = 0x3c,
241 [DMA_RING5_TIMEOUT] = 0x40,
242 [DMA_RING6_TIMEOUT] = 0x44,
243 [DMA_RING7_TIMEOUT] = 0x48,
244 [DMA_RING8_TIMEOUT] = 0x4c,
245 [DMA_RING9_TIMEOUT] = 0x50,
246 [DMA_RING10_TIMEOUT] = 0x54,
247 [DMA_RING11_TIMEOUT] = 0x58,
248 [DMA_RING12_TIMEOUT] = 0x5c,
249 [DMA_RING13_TIMEOUT] = 0x60,
250 [DMA_RING14_TIMEOUT] = 0x64,
251 [DMA_RING15_TIMEOUT] = 0x68,
252 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700253 [DMA_INDEX2RING_0] = 0x70,
254 [DMA_INDEX2RING_1] = 0x74,
255 [DMA_INDEX2RING_2] = 0x78,
256 [DMA_INDEX2RING_3] = 0x7C,
257 [DMA_INDEX2RING_4] = 0x80,
258 [DMA_INDEX2RING_5] = 0x84,
259 [DMA_INDEX2RING_6] = 0x88,
260 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800261};
262
263static const u8 bcmgenet_dma_regs_v2[] = {
264 [DMA_RING_CFG] = 0x00,
265 [DMA_CTRL] = 0x04,
266 [DMA_STATUS] = 0x08,
267 [DMA_SCB_BURST_SIZE] = 0x0C,
268 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700269 [DMA_PRIORITY_0] = 0x34,
270 [DMA_PRIORITY_1] = 0x38,
271 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700272 [DMA_RING0_TIMEOUT] = 0x2C,
273 [DMA_RING1_TIMEOUT] = 0x30,
274 [DMA_RING2_TIMEOUT] = 0x34,
275 [DMA_RING3_TIMEOUT] = 0x38,
276 [DMA_RING4_TIMEOUT] = 0x3c,
277 [DMA_RING5_TIMEOUT] = 0x40,
278 [DMA_RING6_TIMEOUT] = 0x44,
279 [DMA_RING7_TIMEOUT] = 0x48,
280 [DMA_RING8_TIMEOUT] = 0x4c,
281 [DMA_RING9_TIMEOUT] = 0x50,
282 [DMA_RING10_TIMEOUT] = 0x54,
283 [DMA_RING11_TIMEOUT] = 0x58,
284 [DMA_RING12_TIMEOUT] = 0x5c,
285 [DMA_RING13_TIMEOUT] = 0x60,
286 [DMA_RING14_TIMEOUT] = 0x64,
287 [DMA_RING15_TIMEOUT] = 0x68,
288 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800289};
290
291static const u8 bcmgenet_dma_regs_v1[] = {
292 [DMA_CTRL] = 0x00,
293 [DMA_STATUS] = 0x04,
294 [DMA_SCB_BURST_SIZE] = 0x0C,
295 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700296 [DMA_PRIORITY_0] = 0x34,
297 [DMA_PRIORITY_1] = 0x38,
298 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700299 [DMA_RING0_TIMEOUT] = 0x2C,
300 [DMA_RING1_TIMEOUT] = 0x30,
301 [DMA_RING2_TIMEOUT] = 0x34,
302 [DMA_RING3_TIMEOUT] = 0x38,
303 [DMA_RING4_TIMEOUT] = 0x3c,
304 [DMA_RING5_TIMEOUT] = 0x40,
305 [DMA_RING6_TIMEOUT] = 0x44,
306 [DMA_RING7_TIMEOUT] = 0x48,
307 [DMA_RING8_TIMEOUT] = 0x4c,
308 [DMA_RING9_TIMEOUT] = 0x50,
309 [DMA_RING10_TIMEOUT] = 0x54,
310 [DMA_RING11_TIMEOUT] = 0x58,
311 [DMA_RING12_TIMEOUT] = 0x5c,
312 [DMA_RING13_TIMEOUT] = 0x60,
313 [DMA_RING14_TIMEOUT] = 0x64,
314 [DMA_RING15_TIMEOUT] = 0x68,
315 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800316};
317
318/* Set at runtime once bcmgenet version is known */
319static const u8 *bcmgenet_dma_regs;
320
321static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
322{
323 return netdev_priv(dev_get_drvdata(dev));
324}
325
326static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700327 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800328{
329 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
330 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
331}
332
333static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
334 u32 val, enum dma_reg r)
335{
336 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
337 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
338}
339
340static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700341 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800342{
343 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
344 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
345}
346
347static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
348 u32 val, enum dma_reg r)
349{
350 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
351 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
352}
353
354/* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
357 */
358enum dma_ring_reg {
359 TDMA_READ_PTR = 0,
360 RDMA_WRITE_PTR = TDMA_READ_PTR,
361 TDMA_READ_PTR_HI,
362 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
363 TDMA_CONS_INDEX,
364 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
365 TDMA_PROD_INDEX,
366 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
367 DMA_RING_BUF_SIZE,
368 DMA_START_ADDR,
369 DMA_START_ADDR_HI,
370 DMA_END_ADDR,
371 DMA_END_ADDR_HI,
372 DMA_MBUF_DONE_THRESH,
373 TDMA_FLOW_PERIOD,
374 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
375 TDMA_WRITE_PTR,
376 RDMA_READ_PTR = TDMA_WRITE_PTR,
377 TDMA_WRITE_PTR_HI,
378 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
379};
380
381/* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
384 * registers.
385 */
386static const u8 genet_dma_ring_regs_v4[] = {
387 [TDMA_READ_PTR] = 0x00,
388 [TDMA_READ_PTR_HI] = 0x04,
389 [TDMA_CONS_INDEX] = 0x08,
390 [TDMA_PROD_INDEX] = 0x0C,
391 [DMA_RING_BUF_SIZE] = 0x10,
392 [DMA_START_ADDR] = 0x14,
393 [DMA_START_ADDR_HI] = 0x18,
394 [DMA_END_ADDR] = 0x1C,
395 [DMA_END_ADDR_HI] = 0x20,
396 [DMA_MBUF_DONE_THRESH] = 0x24,
397 [TDMA_FLOW_PERIOD] = 0x28,
398 [TDMA_WRITE_PTR] = 0x2C,
399 [TDMA_WRITE_PTR_HI] = 0x30,
400};
401
402static const u8 genet_dma_ring_regs_v123[] = {
403 [TDMA_READ_PTR] = 0x00,
404 [TDMA_CONS_INDEX] = 0x04,
405 [TDMA_PROD_INDEX] = 0x08,
406 [DMA_RING_BUF_SIZE] = 0x0C,
407 [DMA_START_ADDR] = 0x10,
408 [DMA_END_ADDR] = 0x14,
409 [DMA_MBUF_DONE_THRESH] = 0x18,
410 [TDMA_FLOW_PERIOD] = 0x1C,
411 [TDMA_WRITE_PTR] = 0x20,
412};
413
414/* Set at runtime once GENET version is known */
415static const u8 *genet_dma_ring_regs;
416
417static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700418 unsigned int ring,
419 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800420{
421 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
422 (DMA_RING_SIZE * ring) +
423 genet_dma_ring_regs[r]);
424}
425
426static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700427 unsigned int ring, u32 val,
428 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800429{
430 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
431 (DMA_RING_SIZE * ring) +
432 genet_dma_ring_regs[r]);
433}
434
435static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700436 unsigned int ring,
437 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800438{
439 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
440 (DMA_RING_SIZE * ring) +
441 genet_dma_ring_regs[r]);
442}
443
444static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700445 unsigned int ring, u32 val,
446 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800447{
448 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
449 (DMA_RING_SIZE * ring) +
450 genet_dma_ring_regs[r]);
451}
452
Edwin Chan89316fa2017-03-09 16:58:49 -0800453static int bcmgenet_begin(struct net_device *dev)
454{
455 struct bcmgenet_priv *priv = netdev_priv(dev);
456
457 /* Turn on the clock */
458 return clk_prepare_enable(priv->clk);
459}
460
461static void bcmgenet_complete(struct net_device *dev)
462{
463 struct bcmgenet_priv *priv = netdev_priv(dev);
464
465 /* Turn off the clock */
466 clk_disable_unprepare(priv->clk);
467}
468
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200469static int bcmgenet_get_link_ksettings(struct net_device *dev,
470 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200471{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200472 struct bcmgenet_priv *priv = netdev_priv(dev);
473
Philippe Reynesbac65c42016-07-09 00:54:47 +0200474 if (!netif_running(dev))
475 return -EINVAL;
476
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200477 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200478 return -ENODEV;
479
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200480 return phy_ethtool_ksettings_get(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200481}
482
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200483static int bcmgenet_set_link_ksettings(struct net_device *dev,
484 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200485{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200486 struct bcmgenet_priv *priv = netdev_priv(dev);
487
Philippe Reynesbac65c42016-07-09 00:54:47 +0200488 if (!netif_running(dev))
489 return -EINVAL;
490
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200491 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200492 return -ENODEV;
493
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200494 return phy_ethtool_ksettings_set(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200495}
496
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800497static int bcmgenet_set_rx_csum(struct net_device *dev,
498 netdev_features_t wanted)
499{
500 struct bcmgenet_priv *priv = netdev_priv(dev);
501 u32 rbuf_chk_ctrl;
502 bool rx_csum_en;
503
504 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
505
506 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
507
508 /* enable rx checksumming */
509 if (rx_csum_en)
510 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
511 else
512 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
513 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700514
515 /* If UniMAC forwards CRC, we need to skip over it to get
516 * a valid CHK bit to be set in the per-packet status word
517 */
518 if (rx_csum_en && priv->crc_fwd_en)
519 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
520 else
521 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
522
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800523 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
524
525 return 0;
526}
527
528static int bcmgenet_set_tx_csum(struct net_device *dev,
529 netdev_features_t wanted)
530{
531 struct bcmgenet_priv *priv = netdev_priv(dev);
532 bool desc_64b_en;
533 u32 tbuf_ctrl, rbuf_ctrl;
534
535 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
536 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
537
538 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
539
540 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
541 if (desc_64b_en) {
542 tbuf_ctrl |= RBUF_64B_EN;
543 rbuf_ctrl |= RBUF_64B_EN;
544 } else {
545 tbuf_ctrl &= ~RBUF_64B_EN;
546 rbuf_ctrl &= ~RBUF_64B_EN;
547 }
548 priv->desc_64b_en = desc_64b_en;
549
550 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
551 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
552
553 return 0;
554}
555
556static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700557 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800558{
559 netdev_features_t changed = features ^ dev->features;
560 netdev_features_t wanted = dev->wanted_features;
561 int ret = 0;
562
563 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
564 ret = bcmgenet_set_tx_csum(dev, wanted);
565 if (changed & (NETIF_F_RXCSUM))
566 ret = bcmgenet_set_rx_csum(dev, wanted);
567
568 return ret;
569}
570
571static u32 bcmgenet_get_msglevel(struct net_device *dev)
572{
573 struct bcmgenet_priv *priv = netdev_priv(dev);
574
575 return priv->msg_enable;
576}
577
578static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
579{
580 struct bcmgenet_priv *priv = netdev_priv(dev);
581
582 priv->msg_enable = level;
583}
584
Florian Fainelli2f913072015-09-16 16:47:39 -0700585static int bcmgenet_get_coalesce(struct net_device *dev,
586 struct ethtool_coalesce *ec)
587{
588 struct bcmgenet_priv *priv = netdev_priv(dev);
589
590 ec->tx_max_coalesced_frames =
591 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
592 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700593 ec->rx_max_coalesced_frames =
594 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
595 DMA_MBUF_DONE_THRESH);
596 ec->rx_coalesce_usecs =
597 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700598
599 return 0;
600}
601
602static int bcmgenet_set_coalesce(struct net_device *dev,
603 struct ethtool_coalesce *ec)
604{
605 struct bcmgenet_priv *priv = netdev_priv(dev);
606 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700607 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700608
Florian Fainelli4a296452015-09-16 16:47:40 -0700609 /* Base system clock is 125Mhz, DMA timeout is this reference clock
610 * divided by 1024, which yields roughly 8.192us, our maximum value
611 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
612 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700613 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700614 ec->tx_max_coalesced_frames == 0 ||
615 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
616 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
617 return -EINVAL;
618
619 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700620 return -EINVAL;
621
622 /* GENET TDMA hardware does not support a configurable timeout, but will
623 * always generate an interrupt either after MBDONE packets have been
624 * transmitted, or when the ring is emtpy.
625 */
626 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700627 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700628 return -EOPNOTSUPP;
629
630 /* Program all TX queues with the same values, as there is no
631 * ethtool knob to do coalescing on a per-queue basis
632 */
633 for (i = 0; i < priv->hw_params->tx_queues; i++)
634 bcmgenet_tdma_ring_writel(priv, i,
635 ec->tx_max_coalesced_frames,
636 DMA_MBUF_DONE_THRESH);
637 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
638 ec->tx_max_coalesced_frames,
639 DMA_MBUF_DONE_THRESH);
640
Florian Fainelli4a296452015-09-16 16:47:40 -0700641 for (i = 0; i < priv->hw_params->rx_queues; i++) {
642 bcmgenet_rdma_ring_writel(priv, i,
643 ec->rx_max_coalesced_frames,
644 DMA_MBUF_DONE_THRESH);
645
646 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
647 reg &= ~DMA_TIMEOUT_MASK;
648 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
649 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
650 }
651
652 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
653 ec->rx_max_coalesced_frames,
654 DMA_MBUF_DONE_THRESH);
655
656 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
657 reg &= ~DMA_TIMEOUT_MASK;
658 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
659 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
660
Florian Fainelli2f913072015-09-16 16:47:39 -0700661 return 0;
662}
663
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800664/* standard ethtool support functions. */
665enum bcmgenet_stat_type {
666 BCMGENET_STAT_NETDEV = -1,
667 BCMGENET_STAT_MIB_RX,
668 BCMGENET_STAT_MIB_TX,
669 BCMGENET_STAT_RUNT,
670 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800671 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800672};
673
674struct bcmgenet_stats {
675 char stat_string[ETH_GSTRING_LEN];
676 int stat_sizeof;
677 int stat_offset;
678 enum bcmgenet_stat_type type;
679 /* reg offset from UMAC base for misc counters */
680 u16 reg_offset;
681};
682
683#define STAT_NETDEV(m) { \
684 .stat_string = __stringify(m), \
685 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
686 .stat_offset = offsetof(struct net_device_stats, m), \
687 .type = BCMGENET_STAT_NETDEV, \
688}
689
690#define STAT_GENET_MIB(str, m, _type) { \
691 .stat_string = str, \
692 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
693 .stat_offset = offsetof(struct bcmgenet_priv, m), \
694 .type = _type, \
695}
696
697#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
698#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
699#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800700#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800701
702#define STAT_GENET_MISC(str, m, offset) { \
703 .stat_string = str, \
704 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
705 .stat_offset = offsetof(struct bcmgenet_priv, m), \
706 .type = BCMGENET_STAT_MISC, \
707 .reg_offset = offset, \
708}
709
710
711/* There is a 0xC gap between the end of RX and beginning of TX stats and then
712 * between the end of TX stats and the beginning of the RX RUNT
713 */
714#define BCMGENET_STAT_OFFSET 0xc
715
716/* Hardware counters must be kept in sync because the order/offset
717 * is important here (order in structure declaration = order in hardware)
718 */
719static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
720 /* general stats */
721 STAT_NETDEV(rx_packets),
722 STAT_NETDEV(tx_packets),
723 STAT_NETDEV(rx_bytes),
724 STAT_NETDEV(tx_bytes),
725 STAT_NETDEV(rx_errors),
726 STAT_NETDEV(tx_errors),
727 STAT_NETDEV(rx_dropped),
728 STAT_NETDEV(tx_dropped),
729 STAT_NETDEV(multicast),
730 /* UniMAC RSV counters */
731 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
732 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
733 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
734 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
735 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
736 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
737 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
738 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
739 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
740 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
741 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
742 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
743 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
744 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
745 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
746 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
747 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
748 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
749 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
750 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
751 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
752 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
753 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
754 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
755 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
756 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
757 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
758 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
759 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
760 /* UniMAC TSV counters */
761 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
762 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
763 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
764 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
765 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
766 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
767 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
768 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
769 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
770 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
771 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
772 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
773 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
774 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
775 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
776 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
777 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
778 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
779 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
780 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
781 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
782 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
783 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
784 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
785 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
786 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
787 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
788 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
789 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
790 /* UniMAC RUNT counters */
791 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
792 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
793 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
794 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
795 /* Misc UniMAC counters */
796 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
Doug Bergerffff7132017-03-09 16:58:43 -0800797 UMAC_RBUF_OVFL_CNT_V1),
798 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
799 UMAC_RBUF_ERR_CNT_V1),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800800 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800801 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
802 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
803 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800804};
805
806#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
807
808static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700809 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800810{
811 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
812 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800813}
814
815static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
816{
817 switch (string_set) {
818 case ETH_SS_STATS:
819 return BCMGENET_STATS_LEN;
820 default:
821 return -EOPNOTSUPP;
822 }
823}
824
Florian Fainellic91b7f62014-07-23 10:42:12 -0700825static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
826 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800827{
828 int i;
829
830 switch (stringset) {
831 case ETH_SS_STATS:
832 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
833 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700834 bcmgenet_gstrings_stats[i].stat_string,
835 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800836 }
837 break;
838 }
839}
840
Doug Bergerffff7132017-03-09 16:58:43 -0800841static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
842{
843 u16 new_offset;
844 u32 val;
845
846 switch (offset) {
847 case UMAC_RBUF_OVFL_CNT_V1:
848 if (GENET_IS_V2(priv))
849 new_offset = RBUF_OVFL_CNT_V2;
850 else
851 new_offset = RBUF_OVFL_CNT_V3PLUS;
852
853 val = bcmgenet_rbuf_readl(priv, new_offset);
854 /* clear if overflowed */
855 if (val == ~0)
856 bcmgenet_rbuf_writel(priv, 0, new_offset);
857 break;
858 case UMAC_RBUF_ERR_CNT_V1:
859 if (GENET_IS_V2(priv))
860 new_offset = RBUF_ERR_CNT_V2;
861 else
862 new_offset = RBUF_ERR_CNT_V3PLUS;
863
864 val = bcmgenet_rbuf_readl(priv, new_offset);
865 /* clear if overflowed */
866 if (val == ~0)
867 bcmgenet_rbuf_writel(priv, 0, new_offset);
868 break;
869 default:
870 val = bcmgenet_umac_readl(priv, offset);
871 /* clear if overflowed */
872 if (val == ~0)
873 bcmgenet_umac_writel(priv, 0, offset);
874 break;
875 }
876
877 return val;
878}
879
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800880static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
881{
882 int i, j = 0;
883
884 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
885 const struct bcmgenet_stats *s;
886 u8 offset = 0;
887 u32 val = 0;
888 char *p;
889
890 s = &bcmgenet_gstrings_stats[i];
891 switch (s->type) {
892 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800893 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800894 continue;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800895 case BCMGENET_STAT_RUNT:
Doug Berger1ad3d222017-03-09 16:58:44 -0800896 offset += BCMGENET_STAT_OFFSET;
897 /* fall through */
898 case BCMGENET_STAT_MIB_TX:
899 offset += BCMGENET_STAT_OFFSET;
900 /* fall through */
901 case BCMGENET_STAT_MIB_RX:
Florian Fainellic91b7f62014-07-23 10:42:12 -0700902 val = bcmgenet_umac_readl(priv,
903 UMAC_MIB_START + j + offset);
Doug Berger1ad3d222017-03-09 16:58:44 -0800904 offset = 0; /* Reset Offset */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800905 break;
906 case BCMGENET_STAT_MISC:
Doug Bergerffff7132017-03-09 16:58:43 -0800907 if (GENET_IS_V1(priv)) {
908 val = bcmgenet_umac_readl(priv, s->reg_offset);
909 /* clear if overflowed */
910 if (val == ~0)
911 bcmgenet_umac_writel(priv, 0,
912 s->reg_offset);
913 } else {
914 val = bcmgenet_update_stat_misc(priv,
915 s->reg_offset);
916 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800917 break;
918 }
919
920 j += s->stat_sizeof;
921 p = (char *)priv + s->stat_offset;
922 *(u32 *)p = val;
923 }
924}
925
926static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700927 struct ethtool_stats *stats,
928 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800929{
930 struct bcmgenet_priv *priv = netdev_priv(dev);
931 int i;
932
933 if (netif_running(dev))
934 bcmgenet_update_mib_counters(priv);
935
936 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
937 const struct bcmgenet_stats *s;
938 char *p;
939
940 s = &bcmgenet_gstrings_stats[i];
941 if (s->type == BCMGENET_STAT_NETDEV)
942 p = (char *)&dev->stats;
943 else
944 p = (char *)priv;
945 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700946 if (sizeof(unsigned long) != sizeof(u32) &&
947 s->stat_sizeof == sizeof(unsigned long))
948 data[i] = *(unsigned long *)p;
949 else
950 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800951 }
952}
953
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800954static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
955{
956 struct bcmgenet_priv *priv = netdev_priv(dev);
957 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
958 u32 reg;
959
960 if (enable && !priv->clk_eee_enabled) {
961 clk_prepare_enable(priv->clk_eee);
962 priv->clk_eee_enabled = true;
963 }
964
965 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
966 if (enable)
967 reg |= EEE_EN;
968 else
969 reg &= ~EEE_EN;
970 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
971
972 /* Enable EEE and switch to a 27Mhz clock automatically */
973 reg = __raw_readl(priv->base + off);
974 if (enable)
975 reg |= TBUF_EEE_EN | TBUF_PM_EN;
976 else
977 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
978 __raw_writel(reg, priv->base + off);
979
980 /* Do the same for thing for RBUF */
981 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
982 if (enable)
983 reg |= RBUF_EEE_EN | RBUF_PM_EN;
984 else
985 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
986 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
987
988 if (!enable && priv->clk_eee_enabled) {
989 clk_disable_unprepare(priv->clk_eee);
990 priv->clk_eee_enabled = false;
991 }
992
993 priv->eee.eee_enabled = enable;
994 priv->eee.eee_active = enable;
995}
996
997static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
998{
999 struct bcmgenet_priv *priv = netdev_priv(dev);
1000 struct ethtool_eee *p = &priv->eee;
1001
1002 if (GENET_IS_V1(priv))
1003 return -EOPNOTSUPP;
1004
1005 e->eee_enabled = p->eee_enabled;
1006 e->eee_active = p->eee_active;
1007 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
1008
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001009 return phy_ethtool_get_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001010}
1011
1012static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
1013{
1014 struct bcmgenet_priv *priv = netdev_priv(dev);
1015 struct ethtool_eee *p = &priv->eee;
1016 int ret = 0;
1017
1018 if (GENET_IS_V1(priv))
1019 return -EOPNOTSUPP;
1020
1021 p->eee_enabled = e->eee_enabled;
1022
1023 if (!p->eee_enabled) {
1024 bcmgenet_eee_enable_set(dev, false);
1025 } else {
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001026 ret = phy_init_eee(priv->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001027 if (ret) {
1028 netif_err(priv, hw, dev, "EEE initialization failed\n");
1029 return ret;
1030 }
1031
1032 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
1033 bcmgenet_eee_enable_set(dev, true);
1034 }
1035
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001036 return phy_ethtool_set_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001037}
1038
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001039/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +02001040static const struct ethtool_ops bcmgenet_ethtool_ops = {
Edwin Chan89316fa2017-03-09 16:58:49 -08001041 .begin = bcmgenet_begin,
1042 .complete = bcmgenet_complete,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001043 .get_strings = bcmgenet_get_strings,
1044 .get_sset_count = bcmgenet_get_sset_count,
1045 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001046 .get_drvinfo = bcmgenet_get_drvinfo,
1047 .get_link = ethtool_op_get_link,
1048 .get_msglevel = bcmgenet_get_msglevel,
1049 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -07001050 .get_wol = bcmgenet_get_wol,
1051 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001052 .get_eee = bcmgenet_get_eee,
1053 .set_eee = bcmgenet_set_eee,
Florian Fainelli016e7702016-11-15 10:06:38 -08001054 .nway_reset = phy_ethtool_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -07001055 .get_coalesce = bcmgenet_get_coalesce,
1056 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +02001057 .get_link_ksettings = bcmgenet_get_link_ksettings,
1058 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001059};
1060
1061/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -07001062static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001063 enum bcmgenet_power_mode mode)
1064{
Florian Fainellica8cf342015-03-23 15:09:51 -07001065 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001066 u32 reg;
1067
1068 switch (mode) {
1069 case GENET_POWER_CABLE_SENSE:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001070 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001071 break;
1072
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001073 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001074 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001075 break;
1076
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001077 case GENET_POWER_PASSIVE:
1078 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001079 if (priv->hw_params->flags & GENET_HAS_EXT) {
1080 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1081 reg |= (EXT_PWR_DOWN_PHY |
1082 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1083 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001084
1085 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001086 }
1087 break;
1088 default:
1089 break;
1090 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001091
1092 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001093}
1094
1095static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001096 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001097{
1098 u32 reg;
1099
1100 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1101 return;
1102
1103 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1104
1105 switch (mode) {
1106 case GENET_POWER_PASSIVE:
1107 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
1108 EXT_PWR_DOWN_BIAS);
1109 /* fallthrough */
1110 case GENET_POWER_CABLE_SENSE:
1111 /* enable APD */
1112 reg |= EXT_PWR_DN_EN_LD;
1113 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001114 case GENET_POWER_WOL_MAGIC:
1115 bcmgenet_wol_power_up_cfg(priv, mode);
1116 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001117 default:
1118 break;
1119 }
1120
1121 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001122 if (mode == GENET_POWER_PASSIVE) {
Florian Fainellibd4060a2015-07-16 15:51:16 -07001123 bcmgenet_phy_power_set(priv->dev, true);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001124 bcmgenet_mii_reset(priv->dev);
1125 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001126}
1127
1128/* ioctl handle special commands that are not present in ethtool. */
1129static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1130{
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001131 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001132 int val = 0;
1133
1134 if (!netif_running(dev))
1135 return -EINVAL;
1136
1137 switch (cmd) {
1138 case SIOCGMIIPHY:
1139 case SIOCGMIIREG:
1140 case SIOCSMIIREG:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001141 if (!priv->phydev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001142 val = -ENODEV;
1143 else
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001144 val = phy_mii_ioctl(priv->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001145 break;
1146
1147 default:
1148 val = -EINVAL;
1149 break;
1150 }
1151
1152 return val;
1153}
1154
1155static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1156 struct bcmgenet_tx_ring *ring)
1157{
1158 struct enet_cb *tx_cb_ptr;
1159
1160 tx_cb_ptr = ring->cbs;
1161 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001162
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001163 /* Advancing local write pointer */
1164 if (ring->write_ptr == ring->end_ptr)
1165 ring->write_ptr = ring->cb_ptr;
1166 else
1167 ring->write_ptr++;
1168
1169 return tx_cb_ptr;
1170}
1171
1172/* Simple helper to free a control block's resources */
1173static void bcmgenet_free_cb(struct enet_cb *cb)
1174{
1175 dev_kfree_skb_any(cb->skb);
1176 cb->skb = NULL;
1177 dma_unmap_addr_set(cb, dma_addr, 0);
1178}
1179
Petri Gynther4055eae2015-03-25 12:35:16 -07001180static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1181{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001182 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001183 INTRL2_CPU_MASK_SET);
1184}
1185
1186static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1187{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001188 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001189 INTRL2_CPU_MASK_CLEAR);
1190}
1191
1192static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1193{
1194 bcmgenet_intrl2_1_writel(ring->priv,
1195 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1196 INTRL2_CPU_MASK_SET);
1197}
1198
1199static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1200{
1201 bcmgenet_intrl2_1_writel(ring->priv,
1202 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1203 INTRL2_CPU_MASK_CLEAR);
1204}
1205
Petri Gynther9dbac282015-03-25 12:35:10 -07001206static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001207{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001208 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001209 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001210}
1211
Petri Gynther9dbac282015-03-25 12:35:10 -07001212static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001213{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001214 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001215 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001216}
1217
Petri Gynther9dbac282015-03-25 12:35:10 -07001218static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001219{
Petri Gynther9dbac282015-03-25 12:35:10 -07001220 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001221 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001222}
1223
Petri Gynther9dbac282015-03-25 12:35:10 -07001224static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001225{
Petri Gynther9dbac282015-03-25 12:35:10 -07001226 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001227 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001228}
1229
1230/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001231static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1232 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001233{
1234 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001235 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001236 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001237 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001238 unsigned int pkts_compl = 0;
Petri Gynther55868122016-03-24 11:27:20 -07001239 unsigned int bytes_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001240 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001241 unsigned int txbds_ready;
1242 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001243
Brian Norris7fc527f2014-07-29 14:34:14 -07001244 /* Compute how many buffers are transmitted since last xmit call */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001245 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
Petri Gynther66d06752015-03-04 14:30:01 -08001246 c_index &= DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001247
Petri Gynther66d06752015-03-04 14:30:01 -08001248 if (likely(c_index >= ring->c_index))
1249 txbds_ready = c_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001250 else
Petri Gynther66d06752015-03-04 14:30:01 -08001251 txbds_ready = (DMA_C_INDEX_MASK + 1) - ring->c_index + c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001252
1253 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001254 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1255 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001256
1257 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001258 while (txbds_processed < txbds_ready) {
1259 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001260 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001261 pkts_compl++;
Petri Gynther55868122016-03-24 11:27:20 -07001262 bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001263 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001264 dma_unmap_addr(tx_cb_ptr, dma_addr),
Eric Dumazeteee57722016-03-17 11:57:06 -07001265 dma_unmap_len(tx_cb_ptr, dma_len),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001266 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001267 bcmgenet_free_cb(tx_cb_ptr);
1268 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001269 dma_unmap_page(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001270 dma_unmap_addr(tx_cb_ptr, dma_addr),
1271 dma_unmap_len(tx_cb_ptr, dma_len),
1272 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001273 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1274 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001275
Petri Gynther66d06752015-03-04 14:30:01 -08001276 txbds_processed++;
1277 if (likely(ring->clean_ptr < ring->end_ptr))
1278 ring->clean_ptr++;
1279 else
1280 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001281 }
1282
Petri Gynther66d06752015-03-04 14:30:01 -08001283 ring->free_bds += txbds_processed;
1284 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1285
Petri Gynther55868122016-03-24 11:27:20 -07001286 dev->stats.tx_packets += pkts_compl;
1287 dev->stats.tx_bytes += bytes_compl;
1288
Petri Gynthere178c8c2016-04-09 00:20:36 -07001289 txq = netdev_get_tx_queue(dev, ring->queue);
1290 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
1291
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001292 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1293 if (netif_tx_queue_stopped(txq))
1294 netif_tx_wake_queue(txq);
1295 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001296
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001297 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001298}
1299
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001300static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001301 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001302{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001303 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001304 unsigned long flags;
1305
1306 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001307 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001308 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001309
1310 return released;
1311}
1312
1313static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1314{
1315 struct bcmgenet_tx_ring *ring =
1316 container_of(napi, struct bcmgenet_tx_ring, napi);
1317 unsigned int work_done = 0;
1318
1319 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1320
1321 if (work_done == 0) {
1322 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001323 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001324
1325 return 0;
1326 }
1327
1328 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001329}
1330
1331static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1332{
1333 struct bcmgenet_priv *priv = netdev_priv(dev);
1334 int i;
1335
1336 if (netif_is_multiqueue(dev)) {
1337 for (i = 0; i < priv->hw_params->tx_queues; i++)
1338 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1339 }
1340
1341 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1342}
1343
1344/* Transmits a single SKB (either head of a fragment or a single SKB)
1345 * caller must hold priv->lock
1346 */
1347static int bcmgenet_xmit_single(struct net_device *dev,
1348 struct sk_buff *skb,
1349 u16 dma_desc_flags,
1350 struct bcmgenet_tx_ring *ring)
1351{
1352 struct bcmgenet_priv *priv = netdev_priv(dev);
1353 struct device *kdev = &priv->pdev->dev;
1354 struct enet_cb *tx_cb_ptr;
1355 unsigned int skb_len;
1356 dma_addr_t mapping;
1357 u32 length_status;
1358 int ret;
1359
1360 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1361
1362 if (unlikely(!tx_cb_ptr))
1363 BUG();
1364
1365 tx_cb_ptr->skb = skb;
1366
Petri Gynther7dd39912016-03-24 11:27:21 -07001367 skb_len = skb_headlen(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001368
1369 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1370 ret = dma_mapping_error(kdev, mapping);
1371 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001372 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001373 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1374 dev_kfree_skb(skb);
1375 return ret;
1376 }
1377
1378 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Eric Dumazeteee57722016-03-17 11:57:06 -07001379 dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001380 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1381 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1382 DMA_TX_APPEND_CRC;
1383
1384 if (skb->ip_summed == CHECKSUM_PARTIAL)
1385 length_status |= DMA_TX_DO_CSUM;
1386
1387 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1388
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001389 return 0;
1390}
1391
Brian Norris7fc527f2014-07-29 14:34:14 -07001392/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001393static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001394 skb_frag_t *frag,
1395 u16 dma_desc_flags,
1396 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001397{
1398 struct bcmgenet_priv *priv = netdev_priv(dev);
1399 struct device *kdev = &priv->pdev->dev;
1400 struct enet_cb *tx_cb_ptr;
Petri Gynther824ba602016-04-05 14:00:00 -07001401 unsigned int frag_size;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001402 dma_addr_t mapping;
1403 int ret;
1404
1405 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1406
1407 if (unlikely(!tx_cb_ptr))
1408 BUG();
Petri Gynther824ba602016-04-05 14:00:00 -07001409
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001410 tx_cb_ptr->skb = NULL;
1411
Petri Gynther824ba602016-04-05 14:00:00 -07001412 frag_size = skb_frag_size(frag);
1413
1414 mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001415 ret = dma_mapping_error(kdev, mapping);
1416 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001417 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001418 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001419 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001420 return ret;
1421 }
1422
1423 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Petri Gynther824ba602016-04-05 14:00:00 -07001424 dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001425
1426 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Petri Gynther824ba602016-04-05 14:00:00 -07001427 (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
Florian Fainellic91b7f62014-07-23 10:42:12 -07001428 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001429
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001430 return 0;
1431}
1432
1433/* Reallocate the SKB to put enough headroom in front of it and insert
1434 * the transmit checksum offsets in the descriptors
1435 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001436static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1437 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001438{
1439 struct status_64 *status = NULL;
1440 struct sk_buff *new_skb;
1441 u16 offset;
1442 u8 ip_proto;
1443 u16 ip_ver;
1444 u32 tx_csum_info;
1445
1446 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1447 /* If 64 byte status block enabled, must make sure skb has
1448 * enough headroom for us to insert 64B status block.
1449 */
1450 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1451 dev_kfree_skb(skb);
1452 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001453 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001454 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001455 }
1456 skb = new_skb;
1457 }
1458
1459 skb_push(skb, sizeof(*status));
1460 status = (struct status_64 *)skb->data;
1461
1462 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1463 ip_ver = htons(skb->protocol);
1464 switch (ip_ver) {
1465 case ETH_P_IP:
1466 ip_proto = ip_hdr(skb)->protocol;
1467 break;
1468 case ETH_P_IPV6:
1469 ip_proto = ipv6_hdr(skb)->nexthdr;
1470 break;
1471 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001472 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001473 }
1474
1475 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1476 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1477 (offset + skb->csum_offset);
1478
1479 /* Set the length valid bit for TCP and UDP and just set
1480 * the special UDP flag for IPv4, else just set to 0.
1481 */
1482 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1483 tx_csum_info |= STATUS_TX_CSUM_LV;
1484 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1485 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001486 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001487 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001488 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001489
1490 status->tx_csum_info = tx_csum_info;
1491 }
1492
Petri Gyntherbc233332014-10-01 11:30:01 -07001493 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001494}
1495
1496static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1497{
1498 struct bcmgenet_priv *priv = netdev_priv(dev);
1499 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001500 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001501 unsigned long flags = 0;
1502 int nr_frags, index;
1503 u16 dma_desc_flags;
1504 int ret;
1505 int i;
1506
1507 index = skb_get_queue_mapping(skb);
1508 /* Mapping strategy:
1509 * queue_mapping = 0, unclassified, packet xmited through ring16
1510 * queue_mapping = 1, goes to ring 0. (highest priority queue
1511 * queue_mapping = 2, goes to ring 1.
1512 * queue_mapping = 3, goes to ring 2.
1513 * queue_mapping = 4, goes to ring 3.
1514 */
1515 if (index == 0)
1516 index = DESC_INDEX;
1517 else
1518 index -= 1;
1519
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001520 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001521 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001522
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001523 nr_frags = skb_shinfo(skb)->nr_frags;
1524
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001525 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001526 if (ring->free_bds <= (nr_frags + 1)) {
1527 if (!netif_tx_queue_stopped(txq)) {
1528 netif_tx_stop_queue(txq);
1529 netdev_err(dev,
1530 "%s: tx ring %d full when queue %d awake\n",
1531 __func__, index, ring->queue);
1532 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001533 ret = NETDEV_TX_BUSY;
1534 goto out;
1535 }
1536
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001537 if (skb_padto(skb, ETH_ZLEN)) {
1538 ret = NETDEV_TX_OK;
1539 goto out;
1540 }
1541
Petri Gynther55868122016-03-24 11:27:20 -07001542 /* Retain how many bytes will be sent on the wire, without TSB inserted
1543 * by transmit checksum offload
1544 */
1545 GENET_CB(skb)->bytes_sent = skb->len;
1546
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001547 /* set the SKB transmit checksum */
1548 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001549 skb = bcmgenet_put_tx_csum(dev, skb);
1550 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001551 ret = NETDEV_TX_OK;
1552 goto out;
1553 }
1554 }
1555
1556 dma_desc_flags = DMA_SOP;
1557 if (nr_frags == 0)
1558 dma_desc_flags |= DMA_EOP;
1559
1560 /* Transmit single SKB or head of fragment list */
1561 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1562 if (ret) {
1563 ret = NETDEV_TX_OK;
1564 goto out;
1565 }
1566
1567 /* xmit fragment */
1568 for (i = 0; i < nr_frags; i++) {
1569 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001570 &skb_shinfo(skb)->frags[i],
1571 (i == nr_frags - 1) ? DMA_EOP : 0,
1572 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001573 if (ret) {
1574 ret = NETDEV_TX_OK;
1575 goto out;
1576 }
1577 }
1578
Florian Fainellid03825f2014-03-20 10:53:21 -07001579 skb_tx_timestamp(skb);
1580
Florian Fainelliae67bf02015-03-13 12:11:06 -07001581 /* Decrement total BD count and advance our write pointer */
1582 ring->free_bds -= nr_frags + 1;
1583 ring->prod_index += nr_frags + 1;
1584 ring->prod_index &= DMA_P_INDEX_MASK;
1585
Petri Gynthere178c8c2016-04-09 00:20:36 -07001586 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1587
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001588 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001589 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001590
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001591 if (!skb->xmit_more || netif_xmit_stopped(txq))
1592 /* Packets are ready, update producer index */
1593 bcmgenet_tdma_ring_writel(priv, ring->index,
1594 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001595out:
1596 spin_unlock_irqrestore(&ring->lock, flags);
1597
1598 return ret;
1599}
1600
Petri Gyntherd6707be2015-03-12 15:48:00 -07001601static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1602 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001603{
1604 struct device *kdev = &priv->pdev->dev;
1605 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001606 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001607 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001608
Petri Gyntherd6707be2015-03-12 15:48:00 -07001609 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001610 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001611 if (!skb) {
1612 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001613 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001614 "%s: Rx skb allocation failed\n", __func__);
1615 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001616 }
1617
Petri Gyntherd6707be2015-03-12 15:48:00 -07001618 /* DMA-map the new Rx skb */
1619 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1620 DMA_FROM_DEVICE);
1621 if (dma_mapping_error(kdev, mapping)) {
1622 priv->mib.rx_dma_failed++;
1623 dev_kfree_skb_any(skb);
1624 netif_err(priv, rx_err, priv->dev,
1625 "%s: Rx skb DMA mapping failed\n", __func__);
1626 return NULL;
1627 }
1628
1629 /* Grab the current Rx skb from the ring and DMA-unmap it */
1630 rx_skb = cb->skb;
1631 if (likely(rx_skb))
1632 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1633 priv->rx_buf_len, DMA_FROM_DEVICE);
1634
1635 /* Put the new Rx skb on the ring */
1636 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001637 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001638 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001639
Petri Gyntherd6707be2015-03-12 15:48:00 -07001640 /* Return the current Rx skb to caller */
1641 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001642}
1643
1644/* bcmgenet_desc_rx - descriptor based rx process.
1645 * this could be called from bottom half, or from NAPI polling method.
1646 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001647static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001648 unsigned int budget)
1649{
Petri Gynther4055eae2015-03-25 12:35:16 -07001650 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001651 struct net_device *dev = priv->dev;
1652 struct enet_cb *cb;
1653 struct sk_buff *skb;
1654 u32 dma_length_status;
1655 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001656 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001657 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1658 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001659 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001660 unsigned int chksum_ok = 0;
1661
Petri Gynther4055eae2015-03-25 12:35:16 -07001662 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001663
1664 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1665 DMA_P_INDEX_DISCARD_CNT_MASK;
1666 if (discards > ring->old_discards) {
1667 discards = discards - ring->old_discards;
1668 dev->stats.rx_missed_errors += discards;
1669 dev->stats.rx_errors += discards;
1670 ring->old_discards += discards;
1671
1672 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1673 if (ring->old_discards >= 0xC000) {
1674 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001675 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001676 RDMA_PROD_INDEX);
1677 }
1678 }
1679
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001680 p_index &= DMA_P_INDEX_MASK;
1681
Petri Gynther8ac467e2015-03-09 13:40:00 -07001682 if (likely(p_index >= ring->c_index))
1683 rxpkttoprocess = p_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001684 else
Petri Gynther8ac467e2015-03-09 13:40:00 -07001685 rxpkttoprocess = (DMA_C_INDEX_MASK + 1) - ring->c_index +
1686 p_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001687
1688 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001689 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001690
1691 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001692 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001693 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001694 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001695
Florian Fainellib629be52014-09-08 11:37:52 -07001696 if (unlikely(!skb)) {
1697 dev->stats.rx_dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001698 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001699 }
1700
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001701 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001702 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001703 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001704 } else {
1705 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001706
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001707 status = (struct status_64 *)skb->data;
1708 dma_length_status = status->length_status;
1709 }
1710
1711 /* DMA flags and length are still valid no matter how
1712 * we got the Receive Status Vector (64B RSB or register)
1713 */
1714 dma_flag = dma_length_status & 0xffff;
1715 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1716
1717 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001718 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001719 __func__, p_index, ring->c_index,
1720 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001721
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001722 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1723 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001724 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001725 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001726 dev_kfree_skb_any(skb);
1727 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001728 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001729
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001730 /* report errors */
1731 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1732 DMA_RX_OV |
1733 DMA_RX_NO |
1734 DMA_RX_LG |
1735 DMA_RX_RXER))) {
1736 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001737 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001738 if (dma_flag & DMA_RX_CRC_ERROR)
1739 dev->stats.rx_crc_errors++;
1740 if (dma_flag & DMA_RX_OV)
1741 dev->stats.rx_over_errors++;
1742 if (dma_flag & DMA_RX_NO)
1743 dev->stats.rx_frame_errors++;
1744 if (dma_flag & DMA_RX_LG)
1745 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001746 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001747 dev_kfree_skb_any(skb);
1748 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001749 } /* error packet */
1750
1751 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001752 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001753
1754 skb_put(skb, len);
1755 if (priv->desc_64b_en) {
1756 skb_pull(skb, 64);
1757 len -= 64;
1758 }
1759
1760 if (likely(chksum_ok))
1761 skb->ip_summed = CHECKSUM_UNNECESSARY;
1762
1763 /* remove hardware 2bytes added for IP alignment */
1764 skb_pull(skb, 2);
1765 len -= 2;
1766
1767 if (priv->crc_fwd_en) {
1768 skb_trim(skb, len - ETH_FCS_LEN);
1769 len -= ETH_FCS_LEN;
1770 }
1771
1772 /*Finish setting up the received SKB and send it to the kernel*/
1773 skb->protocol = eth_type_trans(skb, priv->dev);
1774 dev->stats.rx_packets++;
1775 dev->stats.rx_bytes += len;
1776 if (dma_flag & DMA_RX_MULT)
1777 dev->stats.multicast++;
1778
1779 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001780 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001781 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1782
Petri Gyntherd6707be2015-03-12 15:48:00 -07001783next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001784 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001785 if (likely(ring->read_ptr < ring->end_ptr))
1786 ring->read_ptr++;
1787 else
1788 ring->read_ptr = ring->cb_ptr;
1789
1790 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001791 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001792 }
1793
1794 return rxpktprocessed;
1795}
1796
Petri Gynther3ab11332015-03-25 12:35:15 -07001797/* Rx NAPI polling method */
1798static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1799{
Petri Gynther4055eae2015-03-25 12:35:16 -07001800 struct bcmgenet_rx_ring *ring = container_of(napi,
1801 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001802 unsigned int work_done;
1803
Petri Gynther4055eae2015-03-25 12:35:16 -07001804 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001805
1806 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001807 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001808 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001809 }
1810
1811 return work_done;
1812}
1813
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001814/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001815static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1816 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001817{
1818 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001819 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001820 int i;
1821
Petri Gynther8ac467e2015-03-09 13:40:00 -07001822 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001823
1824 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001825 for (i = 0; i < ring->size; i++) {
1826 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001827 skb = bcmgenet_rx_refill(priv, cb);
1828 if (skb)
1829 dev_kfree_skb_any(skb);
1830 if (!cb->skb)
1831 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001832 }
1833
Petri Gyntherd6707be2015-03-12 15:48:00 -07001834 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001835}
1836
1837static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1838{
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001839 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001840 struct enet_cb *cb;
1841 int i;
1842
1843 for (i = 0; i < priv->num_rx_bds; i++) {
1844 cb = &priv->rx_cbs[i];
1845
1846 if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001847 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001848 dma_unmap_addr(cb, dma_addr),
1849 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001850 dma_unmap_addr_set(cb, dma_addr, 0);
1851 }
1852
1853 if (cb->skb)
1854 bcmgenet_free_cb(cb);
1855 }
1856}
1857
Florian Fainellic91b7f62014-07-23 10:42:12 -07001858static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001859{
1860 u32 reg;
1861
1862 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1863 if (enable)
1864 reg |= mask;
1865 else
1866 reg &= ~mask;
1867 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1868
1869 /* UniMAC stops on a packet boundary, wait for a full-size packet
1870 * to be processed
1871 */
1872 if (enable == 0)
1873 usleep_range(1000, 2000);
1874}
1875
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001876static int reset_umac(struct bcmgenet_priv *priv)
1877{
1878 struct device *kdev = &priv->pdev->dev;
1879 unsigned int timeout = 0;
1880 u32 reg;
1881
1882 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1883 bcmgenet_rbuf_ctrl_set(priv, 0);
1884 udelay(10);
1885
1886 /* disable MAC while updating its registers */
1887 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1888
1889 /* issue soft reset, wait for it to complete */
1890 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1891 while (timeout++ < 1000) {
1892 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1893 if (!(reg & CMD_SW_RESET))
1894 return 0;
1895
1896 udelay(1);
1897 }
1898
1899 if (timeout == 1000) {
1900 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001901 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001902 return -ETIMEDOUT;
1903 }
1904
1905 return 0;
1906}
1907
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001908static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1909{
1910 /* Mask all interrupts.*/
1911 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1912 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1913 bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1914 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1915 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1916 bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1917}
1918
Florian Fainelli37850e32015-10-17 14:22:46 -07001919static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1920{
1921 u32 int0_enable = 0;
1922
1923 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1924 * and MoCA PHY
1925 */
1926 if (priv->internal_phy) {
1927 int0_enable |= UMAC_IRQ_LINK_EVENT;
1928 } else if (priv->ext_phy) {
1929 int0_enable |= UMAC_IRQ_LINK_EVENT;
1930 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1931 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1932 int0_enable |= UMAC_IRQ_LINK_EVENT;
1933 }
1934 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1935}
1936
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001937static int init_umac(struct bcmgenet_priv *priv)
1938{
1939 struct device *kdev = &priv->pdev->dev;
1940 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001941 u32 reg;
1942 u32 int0_enable = 0;
1943 u32 int1_enable = 0;
1944 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001945
1946 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1947
1948 ret = reset_umac(priv);
1949 if (ret)
1950 return ret;
1951
1952 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1953 /* clear tx/rx counter */
1954 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001955 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1956 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001957 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1958
1959 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1960
1961 /* init rx registers, enable ip header optimization */
1962 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1963 reg |= RBUF_ALIGN_2B;
1964 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1965
1966 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1967 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1968
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001969 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001970
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001971 /* Enable Rx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001972 int0_enable |= UMAC_IRQ_RXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001973
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001974 /* Enable Tx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001975 int0_enable |= UMAC_IRQ_TXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001976
Florian Fainelli37850e32015-10-17 14:22:46 -07001977 /* Configure backpressure vectors for MoCA */
1978 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001979 reg = bcmgenet_bp_mc_get(priv);
1980 reg |= BIT(priv->hw_params->bp_in_en_shift);
1981
1982 /* bp_mask: back pressure mask */
1983 if (netif_is_multiqueue(priv->dev))
1984 reg |= priv->hw_params->bp_in_mask;
1985 else
1986 reg &= ~priv->hw_params->bp_in_mask;
1987 bcmgenet_bp_mc_set(priv, reg);
1988 }
1989
1990 /* Enable MDIO interrupts on GENET v3+ */
1991 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001992 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001993
Petri Gynther4055eae2015-03-25 12:35:16 -07001994 /* Enable Rx priority queue interrupts */
1995 for (i = 0; i < priv->hw_params->rx_queues; ++i)
1996 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
1997
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001998 /* Enable Tx priority queue interrupts */
1999 for (i = 0; i < priv->hw_params->tx_queues; ++i)
2000 int1_enable |= (1 << i);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002001
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002002 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2003 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002004
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002005 /* Enable rx/tx engine.*/
2006 dev_dbg(kdev, "done init umac\n");
2007
2008 return 0;
2009}
2010
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002011/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002012static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
2013 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002014 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002015{
2016 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
2017 u32 words_per_bd = WORDS_PER_BD(priv);
2018 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002019
2020 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002021 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002022 ring->index = index;
2023 if (index == DESC_INDEX) {
2024 ring->queue = 0;
2025 ring->int_enable = bcmgenet_tx_ring16_int_enable;
2026 ring->int_disable = bcmgenet_tx_ring16_int_disable;
2027 } else {
2028 ring->queue = index + 1;
2029 ring->int_enable = bcmgenet_tx_ring_int_enable;
2030 ring->int_disable = bcmgenet_tx_ring_int_disable;
2031 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002032 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002033 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08002034 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002035 ring->c_index = 0;
2036 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002037 ring->write_ptr = start_ptr;
2038 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002039 ring->end_ptr = end_ptr - 1;
2040 ring->prod_index = 0;
2041
2042 /* Set flow period for ring != 16 */
2043 if (index != DESC_INDEX)
2044 flow_period_val = ENET_MAX_MTU_SIZE << 16;
2045
2046 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
2047 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
2048 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
2049 /* Disable rate control for now */
2050 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002051 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002052 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002053 ((size << DMA_RING_SIZE_SHIFT) |
2054 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002055
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002056 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002057 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002058 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002059 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002060 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002061 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002062 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002063 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002064 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002065}
2066
2067/* Initialize a RDMA ring */
2068static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07002069 unsigned int index, unsigned int size,
2070 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002071{
Petri Gynther8ac467e2015-03-09 13:40:00 -07002072 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002073 u32 words_per_bd = WORDS_PER_BD(priv);
2074 int ret;
2075
Petri Gynther4055eae2015-03-25 12:35:16 -07002076 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002077 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002078 if (index == DESC_INDEX) {
2079 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2080 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2081 } else {
2082 ring->int_enable = bcmgenet_rx_ring_int_enable;
2083 ring->int_disable = bcmgenet_rx_ring_int_disable;
2084 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002085 ring->cbs = priv->rx_cbs + start_ptr;
2086 ring->size = size;
2087 ring->c_index = 0;
2088 ring->read_ptr = start_ptr;
2089 ring->cb_ptr = start_ptr;
2090 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002091
Petri Gynther8ac467e2015-03-09 13:40:00 -07002092 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2093 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002094 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002095
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002096 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2097 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002098 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002099 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002100 ((size << DMA_RING_SIZE_SHIFT) |
2101 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002102 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002103 (DMA_FC_THRESH_LO <<
2104 DMA_XOFF_THRESHOLD_SHIFT) |
2105 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002106
2107 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002108 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2109 DMA_START_ADDR);
2110 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2111 RDMA_READ_PTR);
2112 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2113 RDMA_WRITE_PTR);
2114 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002115 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002116
2117 return ret;
2118}
2119
Petri Gynthere2aadb42015-03-25 12:35:14 -07002120static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
2121{
2122 unsigned int i;
2123 struct bcmgenet_tx_ring *ring;
2124
2125 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2126 ring = &priv->tx_rings[i];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002127 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002128 }
2129
2130 ring = &priv->tx_rings[DESC_INDEX];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002131 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002132}
2133
2134static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2135{
2136 unsigned int i;
2137 struct bcmgenet_tx_ring *ring;
2138
2139 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2140 ring = &priv->tx_rings[i];
2141 napi_enable(&ring->napi);
2142 }
2143
2144 ring = &priv->tx_rings[DESC_INDEX];
2145 napi_enable(&ring->napi);
2146}
2147
2148static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2149{
2150 unsigned int i;
2151 struct bcmgenet_tx_ring *ring;
2152
2153 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2154 ring = &priv->tx_rings[i];
2155 napi_disable(&ring->napi);
2156 }
2157
2158 ring = &priv->tx_rings[DESC_INDEX];
2159 napi_disable(&ring->napi);
2160}
2161
2162static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2163{
2164 unsigned int i;
2165 struct bcmgenet_tx_ring *ring;
2166
2167 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2168 ring = &priv->tx_rings[i];
2169 netif_napi_del(&ring->napi);
2170 }
2171
2172 ring = &priv->tx_rings[DESC_INDEX];
2173 netif_napi_del(&ring->napi);
2174}
2175
Petri Gynther16c6d662015-02-23 11:00:45 -08002176/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002177 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002178 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002179 * with queue 0 being the highest priority queue.
2180 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002181 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002182 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002183 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002184 * The transmit control block pool is then partitioned as follows:
2185 * - Tx queue 0 uses tx_cbs[0..31]
2186 * - Tx queue 1 uses tx_cbs[32..63]
2187 * - Tx queue 2 uses tx_cbs[64..95]
2188 * - Tx queue 3 uses tx_cbs[96..127]
2189 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002190 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002191static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002192{
2193 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002194 u32 i, dma_enable;
2195 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002196 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002197
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002198 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2199 dma_enable = dma_ctrl & DMA_EN;
2200 dma_ctrl &= ~DMA_EN;
2201 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2202
Petri Gynther16c6d662015-02-23 11:00:45 -08002203 dma_ctrl = 0;
2204 ring_cfg = 0;
2205
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002206 /* Enable strict priority arbiter mode */
2207 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2208
Petri Gynther16c6d662015-02-23 11:00:45 -08002209 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002210 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002211 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2212 i * priv->hw_params->tx_bds_per_q,
2213 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002214 ring_cfg |= (1 << i);
2215 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002216 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2217 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002218 }
2219
Petri Gynther16c6d662015-02-23 11:00:45 -08002220 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002221 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002222 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002223 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002224 TOTAL_DESC);
2225 ring_cfg |= (1 << DESC_INDEX);
2226 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002227 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2228 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2229 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002230
2231 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002232 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2233 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2234 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2235
Petri Gynthere2aadb42015-03-25 12:35:14 -07002236 /* Initialize Tx NAPI */
2237 bcmgenet_init_tx_napi(priv);
2238
Petri Gynther16c6d662015-02-23 11:00:45 -08002239 /* Enable Tx queues */
2240 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002241
Petri Gynther16c6d662015-02-23 11:00:45 -08002242 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002243 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002244 dma_ctrl |= DMA_EN;
2245 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002246}
2247
Petri Gynther3ab11332015-03-25 12:35:15 -07002248static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
2249{
Petri Gynther4055eae2015-03-25 12:35:16 -07002250 unsigned int i;
2251 struct bcmgenet_rx_ring *ring;
2252
2253 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2254 ring = &priv->rx_rings[i];
2255 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
2256 }
2257
2258 ring = &priv->rx_rings[DESC_INDEX];
2259 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
Petri Gynther3ab11332015-03-25 12:35:15 -07002260}
2261
2262static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2263{
Petri Gynther4055eae2015-03-25 12:35:16 -07002264 unsigned int i;
2265 struct bcmgenet_rx_ring *ring;
2266
2267 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2268 ring = &priv->rx_rings[i];
2269 napi_enable(&ring->napi);
2270 }
2271
2272 ring = &priv->rx_rings[DESC_INDEX];
2273 napi_enable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002274}
2275
2276static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2277{
Petri Gynther4055eae2015-03-25 12:35:16 -07002278 unsigned int i;
2279 struct bcmgenet_rx_ring *ring;
2280
2281 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2282 ring = &priv->rx_rings[i];
2283 napi_disable(&ring->napi);
2284 }
2285
2286 ring = &priv->rx_rings[DESC_INDEX];
2287 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002288}
2289
2290static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2291{
Petri Gynther4055eae2015-03-25 12:35:16 -07002292 unsigned int i;
2293 struct bcmgenet_rx_ring *ring;
2294
2295 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2296 ring = &priv->rx_rings[i];
2297 netif_napi_del(&ring->napi);
2298 }
2299
2300 ring = &priv->rx_rings[DESC_INDEX];
2301 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002302}
2303
Petri Gynther8ac467e2015-03-09 13:40:00 -07002304/* Initialize Rx queues
2305 *
2306 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2307 * used to direct traffic to these queues.
2308 *
2309 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2310 */
2311static int bcmgenet_init_rx_queues(struct net_device *dev)
2312{
2313 struct bcmgenet_priv *priv = netdev_priv(dev);
2314 u32 i;
2315 u32 dma_enable;
2316 u32 dma_ctrl;
2317 u32 ring_cfg;
2318 int ret;
2319
2320 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2321 dma_enable = dma_ctrl & DMA_EN;
2322 dma_ctrl &= ~DMA_EN;
2323 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2324
2325 dma_ctrl = 0;
2326 ring_cfg = 0;
2327
2328 /* Initialize Rx priority queues */
2329 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2330 ret = bcmgenet_init_rx_ring(priv, i,
2331 priv->hw_params->rx_bds_per_q,
2332 i * priv->hw_params->rx_bds_per_q,
2333 (i + 1) *
2334 priv->hw_params->rx_bds_per_q);
2335 if (ret)
2336 return ret;
2337
2338 ring_cfg |= (1 << i);
2339 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2340 }
2341
2342 /* Initialize Rx default queue 16 */
2343 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2344 priv->hw_params->rx_queues *
2345 priv->hw_params->rx_bds_per_q,
2346 TOTAL_DESC);
2347 if (ret)
2348 return ret;
2349
2350 ring_cfg |= (1 << DESC_INDEX);
2351 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2352
Petri Gynther3ab11332015-03-25 12:35:15 -07002353 /* Initialize Rx NAPI */
2354 bcmgenet_init_rx_napi(priv);
2355
Petri Gynther8ac467e2015-03-09 13:40:00 -07002356 /* Enable rings */
2357 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2358
2359 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2360 if (dma_enable)
2361 dma_ctrl |= DMA_EN;
2362 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2363
2364 return 0;
2365}
2366
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002367static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2368{
2369 int ret = 0;
2370 int timeout = 0;
2371 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002372 u32 dma_ctrl;
2373 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002374
2375 /* Disable TDMA to stop add more frames in TX DMA */
2376 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2377 reg &= ~DMA_EN;
2378 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2379
2380 /* Check TDMA status register to confirm TDMA is disabled */
2381 while (timeout++ < DMA_TIMEOUT_VAL) {
2382 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2383 if (reg & DMA_DISABLED)
2384 break;
2385
2386 udelay(1);
2387 }
2388
2389 if (timeout == DMA_TIMEOUT_VAL) {
2390 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2391 ret = -ETIMEDOUT;
2392 }
2393
2394 /* Wait 10ms for packet drain in both tx and rx dma */
2395 usleep_range(10000, 20000);
2396
2397 /* Disable RDMA */
2398 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2399 reg &= ~DMA_EN;
2400 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2401
2402 timeout = 0;
2403 /* Check RDMA status register to confirm RDMA is disabled */
2404 while (timeout++ < DMA_TIMEOUT_VAL) {
2405 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2406 if (reg & DMA_DISABLED)
2407 break;
2408
2409 udelay(1);
2410 }
2411
2412 if (timeout == DMA_TIMEOUT_VAL) {
2413 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2414 ret = -ETIMEDOUT;
2415 }
2416
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002417 dma_ctrl = 0;
2418 for (i = 0; i < priv->hw_params->rx_queues; i++)
2419 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2420 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2421 reg &= ~dma_ctrl;
2422 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2423
2424 dma_ctrl = 0;
2425 for (i = 0; i < priv->hw_params->tx_queues; i++)
2426 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2427 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2428 reg &= ~dma_ctrl;
2429 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2430
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002431 return ret;
2432}
2433
Petri Gynther9abab962015-03-30 00:29:01 -07002434static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002435{
2436 int i;
Petri Gynthere178c8c2016-04-09 00:20:36 -07002437 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002438
Petri Gynther9abab962015-03-30 00:29:01 -07002439 bcmgenet_fini_rx_napi(priv);
2440 bcmgenet_fini_tx_napi(priv);
2441
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002442 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002443 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002444
2445 for (i = 0; i < priv->num_tx_bds; i++) {
2446 if (priv->tx_cbs[i].skb != NULL) {
2447 dev_kfree_skb(priv->tx_cbs[i].skb);
2448 priv->tx_cbs[i].skb = NULL;
2449 }
2450 }
2451
Petri Gynthere178c8c2016-04-09 00:20:36 -07002452 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2453 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2454 netdev_tx_reset_queue(txq);
2455 }
2456
2457 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2458 netdev_tx_reset_queue(txq);
2459
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002460 bcmgenet_free_rx_buffers(priv);
2461 kfree(priv->rx_cbs);
2462 kfree(priv->tx_cbs);
2463}
2464
2465/* init_edma: Initialize DMA control register */
2466static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2467{
2468 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002469 unsigned int i;
2470 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002471
Petri Gynther6f5a2722015-03-06 13:45:00 -08002472 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002473
Petri Gynther6f5a2722015-03-06 13:45:00 -08002474 /* Initialize common Rx ring structures */
2475 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2476 priv->num_rx_bds = TOTAL_DESC;
2477 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2478 GFP_KERNEL);
2479 if (!priv->rx_cbs)
2480 return -ENOMEM;
2481
2482 for (i = 0; i < priv->num_rx_bds; i++) {
2483 cb = priv->rx_cbs + i;
2484 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2485 }
2486
Brian Norris7fc527f2014-07-29 14:34:14 -07002487 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002488 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2489 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002490 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002491 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002492 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002493 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002494 return -ENOMEM;
2495 }
2496
Petri Gynther014012a2015-02-23 11:00:45 -08002497 for (i = 0; i < priv->num_tx_bds; i++) {
2498 cb = priv->tx_cbs + i;
2499 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2500 }
2501
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002502 /* Init rDma */
2503 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2504
2505 /* Initialize Rx queues */
2506 ret = bcmgenet_init_rx_queues(priv->dev);
2507 if (ret) {
2508 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2509 bcmgenet_free_rx_buffers(priv);
2510 kfree(priv->rx_cbs);
2511 kfree(priv->tx_cbs);
2512 return ret;
2513 }
2514
2515 /* Init tDma */
2516 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2517
Petri Gynther16c6d662015-02-23 11:00:45 -08002518 /* Initialize Tx queues */
2519 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002520
2521 return 0;
2522}
2523
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002524/* Interrupt bottom half */
2525static void bcmgenet_irq_task(struct work_struct *work)
2526{
Doug Berger07c52d62017-03-09 16:58:47 -08002527 unsigned long flags;
2528 unsigned int status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002529 struct bcmgenet_priv *priv = container_of(
2530 work, struct bcmgenet_priv, bcmgenet_irq_work);
2531
2532 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2533
Doug Berger07c52d62017-03-09 16:58:47 -08002534 spin_lock_irqsave(&priv->lock, flags);
2535 status = priv->irq0_stat;
2536 priv->irq0_stat = 0;
2537 spin_unlock_irqrestore(&priv->lock, flags);
2538
2539 if (status & UMAC_IRQ_MPD_R) {
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002540 netif_dbg(priv, wol, priv->dev,
2541 "magic packet detected, waking up\n");
2542 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2543 }
2544
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002545 /* Link UP/DOWN event */
Doug Berger07c52d62017-03-09 16:58:47 -08002546 if (status & UMAC_IRQ_LINK_EVENT)
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002547 phy_mac_interrupt(priv->phydev,
Doug Berger07c52d62017-03-09 16:58:47 -08002548 !!(status & UMAC_IRQ_LINK_UP));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002549}
2550
Petri Gynther4055eae2015-03-25 12:35:16 -07002551/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002552static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2553{
2554 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002555 struct bcmgenet_rx_ring *rx_ring;
2556 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002557 unsigned int index, status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002558
Doug Berger07c52d62017-03-09 16:58:47 -08002559 /* Read irq status */
2560 status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002561 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002562
Brian Norris7fc527f2014-07-29 14:34:14 -07002563 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002564 bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002565
2566 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002567 "%s: IRQ=0x%x\n", __func__, status);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002568
Petri Gynther4055eae2015-03-25 12:35:16 -07002569 /* Check Rx priority queue interrupts */
2570 for (index = 0; index < priv->hw_params->rx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002571 if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
Petri Gynther4055eae2015-03-25 12:35:16 -07002572 continue;
2573
2574 rx_ring = &priv->rx_rings[index];
2575
2576 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2577 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002578 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002579 }
2580 }
2581
2582 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002583 for (index = 0; index < priv->hw_params->tx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002584 if (!(status & BIT(index)))
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002585 continue;
2586
Petri Gynther4055eae2015-03-25 12:35:16 -07002587 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002588
Petri Gynther4055eae2015-03-25 12:35:16 -07002589 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2590 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002591 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002592 }
2593 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002594
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002595 return IRQ_HANDLED;
2596}
2597
Petri Gynther4055eae2015-03-25 12:35:16 -07002598/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002599static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2600{
2601 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002602 struct bcmgenet_rx_ring *rx_ring;
2603 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002604 unsigned int status;
2605 unsigned long flags;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002606
Doug Berger07c52d62017-03-09 16:58:47 -08002607 /* Read irq status */
2608 status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002609 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002610
Brian Norris7fc527f2014-07-29 14:34:14 -07002611 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002612 bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002613
2614 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002615 "IRQ=0x%x\n", status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002616
Doug Berger07c52d62017-03-09 16:58:47 -08002617 if (status & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002618 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002619
Petri Gynther4055eae2015-03-25 12:35:16 -07002620 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2621 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002622 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002623 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002624 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002625
Doug Berger07c52d62017-03-09 16:58:47 -08002626 if (status & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002627 tx_ring = &priv->tx_rings[DESC_INDEX];
2628
2629 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2630 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002631 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002632 }
2633 }
2634
Doug Berger07c52d62017-03-09 16:58:47 -08002635 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
2636 status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
2637 wake_up(&priv->wq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002638 }
2639
Doug Berger07c52d62017-03-09 16:58:47 -08002640 /* all other interested interrupts handled in bottom half */
2641 status &= (UMAC_IRQ_LINK_EVENT |
2642 UMAC_IRQ_MPD_R);
2643 if (status) {
2644 /* Save irq status for bottom-half processing. */
2645 spin_lock_irqsave(&priv->lock, flags);
2646 priv->irq0_stat |= status;
2647 spin_unlock_irqrestore(&priv->lock, flags);
2648
2649 schedule_work(&priv->bcmgenet_irq_work);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002650 }
2651
2652 return IRQ_HANDLED;
2653}
2654
Florian Fainelli85620562014-07-21 15:29:23 -07002655static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2656{
2657 struct bcmgenet_priv *priv = dev_id;
2658
2659 pm_wakeup_event(&priv->pdev->dev, 0);
2660
2661 return IRQ_HANDLED;
2662}
2663
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002664#ifdef CONFIG_NET_POLL_CONTROLLER
2665static void bcmgenet_poll_controller(struct net_device *dev)
2666{
2667 struct bcmgenet_priv *priv = netdev_priv(dev);
2668
2669 /* Invoke the main RX/TX interrupt handler */
2670 disable_irq(priv->irq0);
2671 bcmgenet_isr0(priv->irq0, priv);
2672 enable_irq(priv->irq0);
2673
2674 /* And the interrupt handler for RX/TX priority queues */
2675 disable_irq(priv->irq1);
2676 bcmgenet_isr1(priv->irq1, priv);
2677 enable_irq(priv->irq1);
2678}
2679#endif
2680
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002681static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2682{
2683 u32 reg;
2684
2685 reg = bcmgenet_rbuf_ctrl_get(priv);
2686 reg |= BIT(1);
2687 bcmgenet_rbuf_ctrl_set(priv, reg);
2688 udelay(10);
2689
2690 reg &= ~BIT(1);
2691 bcmgenet_rbuf_ctrl_set(priv, reg);
2692 udelay(10);
2693}
2694
2695static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002696 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002697{
2698 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2699 (addr[2] << 8) | addr[3], UMAC_MAC0);
2700 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2701}
2702
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002703/* Returns a reusable dma control register value */
2704static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2705{
2706 u32 reg;
2707 u32 dma_ctrl;
2708
2709 /* disable DMA */
2710 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2711 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2712 reg &= ~dma_ctrl;
2713 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2714
2715 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2716 reg &= ~dma_ctrl;
2717 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2718
2719 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2720 udelay(10);
2721 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2722
2723 return dma_ctrl;
2724}
2725
2726static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2727{
2728 u32 reg;
2729
2730 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2731 reg |= dma_ctrl;
2732 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2733
2734 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2735 reg |= dma_ctrl;
2736 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2737}
2738
Petri Gynther0034de42015-03-13 14:45:00 -07002739/* bcmgenet_hfb_clear
2740 *
2741 * Clear Hardware Filter Block and disable all filtering.
2742 */
2743static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2744{
2745 u32 i;
2746
2747 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2748 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2749 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2750
2751 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2752 bcmgenet_rdma_writel(priv, 0x0, i);
2753
2754 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2755 bcmgenet_hfb_reg_writel(priv, 0x0,
2756 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2757
2758 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2759 priv->hw_params->hfb_filter_size; i++)
2760 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2761}
2762
2763static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2764{
2765 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2766 return;
2767
2768 bcmgenet_hfb_clear(priv);
2769}
2770
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002771static void bcmgenet_netif_start(struct net_device *dev)
2772{
2773 struct bcmgenet_priv *priv = netdev_priv(dev);
2774
2775 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002776 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002777 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002778
2779 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2780
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002781 netif_tx_start_all_queues(dev);
2782
Florian Fainelli37850e32015-10-17 14:22:46 -07002783 /* Monitor link interrupts now */
2784 bcmgenet_link_intr_enable(priv);
2785
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002786 phy_start(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002787}
2788
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002789static int bcmgenet_open(struct net_device *dev)
2790{
2791 struct bcmgenet_priv *priv = netdev_priv(dev);
2792 unsigned long dma_ctrl;
2793 u32 reg;
2794 int ret;
2795
2796 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2797
2798 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002799 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002800
Florian Fainellia642c4f2015-03-23 15:09:56 -07002801 /* If this is an internal GPHY, power it back on now, before UniMAC is
2802 * brought out of reset as absolutely no UniMAC activity is allowed
2803 */
Florian Fainellic624f892015-07-16 15:51:17 -07002804 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002805 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2806
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002807 /* take MAC out of reset */
2808 bcmgenet_umac_reset(priv);
2809
2810 ret = init_umac(priv);
2811 if (ret)
2812 goto err_clk_disable;
2813
2814 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002815 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002816
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002817 /* Make sure we reflect the value of CRC_CMD_FWD */
2818 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2819 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2820
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002821 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2822
Florian Fainellic624f892015-07-16 15:51:17 -07002823 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002824 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2825 reg |= EXT_ENERGY_DET_MASK;
2826 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2827 }
2828
2829 /* Disable RX/TX DMA and flush TX queues */
2830 dma_ctrl = bcmgenet_dma_disable(priv);
2831
2832 /* Reinitialize TDMA and RDMA and SW housekeeping */
2833 ret = bcmgenet_init_dma(priv);
2834 if (ret) {
2835 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002836 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002837 }
2838
2839 /* Always enable ring 16 - descriptor ring */
2840 bcmgenet_enable_dma(priv, dma_ctrl);
2841
Petri Gynther0034de42015-03-13 14:45:00 -07002842 /* HFB init */
2843 bcmgenet_hfb_init(priv);
2844
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002845 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002846 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002847 if (ret < 0) {
2848 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2849 goto err_fini_dma;
2850 }
2851
2852 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002853 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002854 if (ret < 0) {
2855 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2856 goto err_irq0;
2857 }
2858
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002859 ret = bcmgenet_mii_probe(dev);
2860 if (ret) {
2861 netdev_err(dev, "failed to connect to PHY\n");
2862 goto err_irq1;
2863 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002864
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002865 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002866
2867 return 0;
2868
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002869err_irq1:
2870 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002871err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002872 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002873err_fini_dma:
2874 bcmgenet_fini_dma(priv);
2875err_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08002876 if (priv->internal_phy)
2877 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002878 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002879 return ret;
2880}
2881
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002882static void bcmgenet_netif_stop(struct net_device *dev)
2883{
2884 struct bcmgenet_priv *priv = netdev_priv(dev);
2885
2886 netif_tx_stop_all_queues(dev);
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002887 phy_stop(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002888 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002889 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002890 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002891
2892 /* Wait for pending work items to complete. Since interrupts are
2893 * disabled no new work will be scheduled.
2894 */
2895 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002896
Florian Fainellicc013fb2014-08-11 14:50:43 -07002897 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002898 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002899 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002900 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002901}
2902
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002903static int bcmgenet_close(struct net_device *dev)
2904{
2905 struct bcmgenet_priv *priv = netdev_priv(dev);
2906 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002907
2908 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2909
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002910 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002911
Florian Fainellic96e7312014-11-10 18:06:20 -08002912 /* Really kill the PHY state machine and disconnect from it */
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002913 phy_disconnect(priv->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002914
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002915 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002916 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002917
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002918 ret = bcmgenet_dma_teardown(priv);
2919 if (ret)
2920 return ret;
2921
2922 /* Disable MAC transmit. TX DMA disabled have to done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002923 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002924
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002925 /* tx reclaim */
2926 bcmgenet_tx_reclaim_all(dev);
2927 bcmgenet_fini_dma(priv);
2928
2929 free_irq(priv->irq0, priv);
2930 free_irq(priv->irq1, priv);
2931
Florian Fainellic624f892015-07-16 15:51:17 -07002932 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002933 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002934
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002935 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002936
Florian Fainellica8cf342015-03-23 15:09:51 -07002937 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002938}
2939
Florian Fainelli13ea6572015-06-04 16:15:50 -07002940static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2941{
2942 struct bcmgenet_priv *priv = ring->priv;
2943 u32 p_index, c_index, intsts, intmsk;
2944 struct netdev_queue *txq;
2945 unsigned int free_bds;
2946 unsigned long flags;
2947 bool txq_stopped;
2948
2949 if (!netif_msg_tx_err(priv))
2950 return;
2951
2952 txq = netdev_get_tx_queue(priv->dev, ring->queue);
2953
2954 spin_lock_irqsave(&ring->lock, flags);
2955 if (ring->index == DESC_INDEX) {
2956 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
2957 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
2958 } else {
2959 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
2960 intmsk = 1 << ring->index;
2961 }
2962 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
2963 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
2964 txq_stopped = netif_tx_queue_stopped(txq);
2965 free_bds = ring->free_bds;
2966 spin_unlock_irqrestore(&ring->lock, flags);
2967
2968 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
2969 "TX queue status: %s, interrupts: %s\n"
2970 "(sw)free_bds: %d (sw)size: %d\n"
2971 "(sw)p_index: %d (hw)p_index: %d\n"
2972 "(sw)c_index: %d (hw)c_index: %d\n"
2973 "(sw)clean_p: %d (sw)write_p: %d\n"
2974 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
2975 ring->index, ring->queue,
2976 txq_stopped ? "stopped" : "active",
2977 intsts & intmsk ? "enabled" : "disabled",
2978 free_bds, ring->size,
2979 ring->prod_index, p_index & DMA_P_INDEX_MASK,
2980 ring->c_index, c_index & DMA_C_INDEX_MASK,
2981 ring->clean_ptr, ring->write_ptr,
2982 ring->cb_ptr, ring->end_ptr);
2983}
2984
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002985static void bcmgenet_timeout(struct net_device *dev)
2986{
2987 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002988 u32 int0_enable = 0;
2989 u32 int1_enable = 0;
2990 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002991
2992 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2993
Florian Fainelli13ea6572015-06-04 16:15:50 -07002994 for (q = 0; q < priv->hw_params->tx_queues; q++)
2995 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
2996 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
2997
2998 bcmgenet_tx_reclaim_all(dev);
2999
3000 for (q = 0; q < priv->hw_params->tx_queues; q++)
3001 int1_enable |= (1 << q);
3002
3003 int0_enable = UMAC_IRQ_TXDMA_DONE;
3004
3005 /* Re-enable TX interrupts if disabled */
3006 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
3007 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
3008
Florian Westphal860e9532016-05-03 16:33:13 +02003009 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003010
3011 dev->stats.tx_errors++;
3012
3013 netif_tx_wake_all_queues(dev);
3014}
3015
3016#define MAX_MC_COUNT 16
3017
3018static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3019 unsigned char *addr,
3020 int *i,
3021 int *mc)
3022{
3023 u32 reg;
3024
Florian Fainellic91b7f62014-07-23 10:42:12 -07003025 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3026 UMAC_MDF_ADDR + (*i * 4));
3027 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3028 addr[4] << 8 | addr[5],
3029 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003030 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3031 reg |= (1 << (MAX_MC_COUNT - *mc));
3032 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3033 *i += 2;
3034 (*mc)++;
3035}
3036
3037static void bcmgenet_set_rx_mode(struct net_device *dev)
3038{
3039 struct bcmgenet_priv *priv = netdev_priv(dev);
3040 struct netdev_hw_addr *ha;
3041 int i, mc;
3042 u32 reg;
3043
3044 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3045
Brian Norris7fc527f2014-07-29 14:34:14 -07003046 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003047 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3048 if (dev->flags & IFF_PROMISC) {
3049 reg |= CMD_PROMISC;
3050 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3051 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3052 return;
3053 } else {
3054 reg &= ~CMD_PROMISC;
3055 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3056 }
3057
3058 /* UniMac doesn't support ALLMULTI */
3059 if (dev->flags & IFF_ALLMULTI) {
3060 netdev_warn(dev, "ALLMULTI is not supported\n");
3061 return;
3062 }
3063
3064 /* update MDF filter */
3065 i = 0;
3066 mc = 0;
3067 /* Broadcast */
3068 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3069 /* my own address.*/
3070 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3071 /* Unicast list*/
3072 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3073 return;
3074
3075 if (!netdev_uc_empty(dev))
3076 netdev_for_each_uc_addr(ha, dev)
3077 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3078 /* Multicast */
3079 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3080 return;
3081
3082 netdev_for_each_mc_addr(ha, dev)
3083 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3084}
3085
3086/* Set the hardware MAC address. */
3087static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3088{
3089 struct sockaddr *addr = p;
3090
3091 /* Setting the MAC address at the hardware level is not possible
3092 * without disabling the UniMAC RX/TX enable bits.
3093 */
3094 if (netif_running(dev))
3095 return -EBUSY;
3096
3097 ether_addr_copy(dev->dev_addr, addr->sa_data);
3098
3099 return 0;
3100}
3101
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003102static const struct net_device_ops bcmgenet_netdev_ops = {
3103 .ndo_open = bcmgenet_open,
3104 .ndo_stop = bcmgenet_close,
3105 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003106 .ndo_tx_timeout = bcmgenet_timeout,
3107 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3108 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3109 .ndo_do_ioctl = bcmgenet_ioctl,
3110 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003111#ifdef CONFIG_NET_POLL_CONTROLLER
3112 .ndo_poll_controller = bcmgenet_poll_controller,
3113#endif
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003114};
3115
3116/* Array of GENET hardware parameters/characteristics */
3117static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3118 [GENET_V1] = {
3119 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003120 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003121 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003122 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003123 .bp_in_en_shift = 16,
3124 .bp_in_mask = 0xffff,
3125 .hfb_filter_cnt = 16,
3126 .qtag_mask = 0x1F,
3127 .hfb_offset = 0x1000,
3128 .rdma_offset = 0x2000,
3129 .tdma_offset = 0x3000,
3130 .words_per_bd = 2,
3131 },
3132 [GENET_V2] = {
3133 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003134 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003135 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003136 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003137 .bp_in_en_shift = 16,
3138 .bp_in_mask = 0xffff,
3139 .hfb_filter_cnt = 16,
3140 .qtag_mask = 0x1F,
3141 .tbuf_offset = 0x0600,
3142 .hfb_offset = 0x1000,
3143 .hfb_reg_offset = 0x2000,
3144 .rdma_offset = 0x3000,
3145 .tdma_offset = 0x4000,
3146 .words_per_bd = 2,
3147 .flags = GENET_HAS_EXT,
3148 },
3149 [GENET_V3] = {
3150 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003151 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003152 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003153 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003154 .bp_in_en_shift = 17,
3155 .bp_in_mask = 0x1ffff,
3156 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003157 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003158 .qtag_mask = 0x3F,
3159 .tbuf_offset = 0x0600,
3160 .hfb_offset = 0x8000,
3161 .hfb_reg_offset = 0xfc00,
3162 .rdma_offset = 0x10000,
3163 .tdma_offset = 0x11000,
3164 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003165 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3166 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003167 },
3168 [GENET_V4] = {
3169 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003170 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003171 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003172 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003173 .bp_in_en_shift = 17,
3174 .bp_in_mask = 0x1ffff,
3175 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003176 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003177 .qtag_mask = 0x3F,
3178 .tbuf_offset = 0x0600,
3179 .hfb_offset = 0x8000,
3180 .hfb_reg_offset = 0xfc00,
3181 .rdma_offset = 0x2000,
3182 .tdma_offset = 0x4000,
3183 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003184 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3185 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003186 },
3187};
3188
3189/* Infer hardware parameters from the detected GENET version */
3190static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3191{
3192 struct bcmgenet_hw_params *params;
3193 u32 reg;
3194 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003195 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003196
3197 if (GENET_IS_V4(priv)) {
3198 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3199 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3200 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3201 priv->version = GENET_V4;
3202 } else if (GENET_IS_V3(priv)) {
3203 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3204 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3205 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3206 priv->version = GENET_V3;
3207 } else if (GENET_IS_V2(priv)) {
3208 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3209 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3210 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3211 priv->version = GENET_V2;
3212 } else if (GENET_IS_V1(priv)) {
3213 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3214 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3215 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3216 priv->version = GENET_V1;
3217 }
3218
3219 /* enum genet_version starts at 1 */
3220 priv->hw_params = &bcmgenet_hw_params[priv->version];
3221 params = priv->hw_params;
3222
3223 /* Read GENET HW version */
3224 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3225 major = (reg >> 24 & 0x0f);
3226 if (major == 5)
3227 major = 4;
3228 else if (major == 0)
3229 major = 1;
3230 if (major != priv->version) {
3231 dev_err(&priv->pdev->dev,
3232 "GENET version mismatch, got: %d, configured for: %d\n",
3233 major, priv->version);
3234 }
3235
3236 /* Print the GENET core version */
3237 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003238 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003239
Florian Fainelli487320c2014-09-19 13:07:53 -07003240 /* Store the integrated PHY revision for the MDIO probing function
3241 * to pass this information to the PHY driver. The PHY driver expects
3242 * to find the PHY major revision in bits 15:8 while the GENET register
3243 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003244 *
3245 * On newer chips, starting with PHY revision G0, a new scheme is
3246 * deployed similar to the Starfighter 2 switch with GPHY major
3247 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3248 * is reserved as well as special value 0x01ff, we have a small
3249 * heuristic to check for the new GPHY revision and re-arrange things
3250 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003251 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003252 gphy_rev = reg & 0xffff;
3253
Doug Bergereca4bad2017-03-09 16:58:45 -08003254 /* This is reserved so should require special treatment */
3255 if (gphy_rev == 0 || gphy_rev == 0x01ff) {
3256 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3257 return;
3258 }
3259
Florian Fainellib04a2f52014-12-03 09:56:59 -08003260 /* This is the good old scheme, just GPHY major, no minor nor patch */
3261 if ((gphy_rev & 0xf0) != 0)
3262 priv->gphy_rev = gphy_rev << 8;
3263
3264 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3265 else if ((gphy_rev & 0xff00) != 0)
3266 priv->gphy_rev = gphy_rev;
3267
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003268#ifdef CONFIG_PHYS_ADDR_T_64BIT
3269 if (!(params->flags & GENET_HAS_40BITS))
3270 pr_warn("GENET does not support 40-bits PA\n");
3271#endif
3272
3273 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003274 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003275 "BP << en: %2d, BP msk: 0x%05x\n"
3276 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3277 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3278 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3279 "Words/BD: %d\n",
3280 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003281 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003282 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003283 params->bp_in_en_shift, params->bp_in_mask,
3284 params->hfb_filter_cnt, params->qtag_mask,
3285 params->tbuf_offset, params->hfb_offset,
3286 params->hfb_reg_offset,
3287 params->rdma_offset, params->tdma_offset,
3288 params->words_per_bd);
3289}
3290
3291static const struct of_device_id bcmgenet_match[] = {
3292 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3293 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3294 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3295 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
3296 { },
3297};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003298MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003299
3300static int bcmgenet_probe(struct platform_device *pdev)
3301{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003302 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003303 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003304 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003305 struct bcmgenet_priv *priv;
3306 struct net_device *dev;
3307 const void *macaddr;
3308 struct resource *r;
3309 int err = -EIO;
Doug Berger6be371b2017-03-09 16:58:48 -08003310 const char *phy_mode_str;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003311
Petri Gynther3feafee2015-03-05 17:40:12 -08003312 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3313 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3314 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003315 if (!dev) {
3316 dev_err(&pdev->dev, "can't allocate net device\n");
3317 return -ENOMEM;
3318 }
3319
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003320 if (dn) {
3321 of_id = of_match_node(bcmgenet_match, dn);
3322 if (!of_id)
3323 return -EINVAL;
3324 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003325
3326 priv = netdev_priv(dev);
3327 priv->irq0 = platform_get_irq(pdev, 0);
3328 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003329 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003330 if (!priv->irq0 || !priv->irq1) {
3331 dev_err(&pdev->dev, "can't find IRQs\n");
3332 err = -EINVAL;
3333 goto err;
3334 }
3335
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003336 if (dn) {
3337 macaddr = of_get_mac_address(dn);
3338 if (!macaddr) {
3339 dev_err(&pdev->dev, "can't find MAC address\n");
3340 err = -EINVAL;
3341 goto err;
3342 }
3343 } else {
3344 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003345 }
3346
3347 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003348 priv->base = devm_ioremap_resource(&pdev->dev, r);
3349 if (IS_ERR(priv->base)) {
3350 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003351 goto err;
3352 }
3353
Doug Berger07c52d62017-03-09 16:58:47 -08003354 spin_lock_init(&priv->lock);
3355
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003356 SET_NETDEV_DEV(dev, &pdev->dev);
3357 dev_set_drvdata(&pdev->dev, dev);
3358 ether_addr_copy(dev->dev_addr, macaddr);
3359 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003360 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003361 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003362
3363 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3364
3365 /* Set hardware features */
3366 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3367 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3368
Florian Fainelli85620562014-07-21 15:29:23 -07003369 /* Request the WOL interrupt and advertise suspend if available */
3370 priv->wol_irq_disabled = true;
3371 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3372 dev->name, priv);
3373 if (!err)
3374 device_set_wakeup_capable(&pdev->dev, 1);
3375
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003376 /* Set the needed headroom to account for any possible
3377 * features enabling/disabling at runtime
3378 */
3379 dev->needed_headroom += 64;
3380
3381 netdev_boot_setup_check(dev);
3382
3383 priv->dev = dev;
3384 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003385 if (of_id)
3386 priv->version = (enum bcmgenet_version)of_id->data;
3387 else
3388 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003389
Florian Fainellie4a60a92014-08-11 14:50:42 -07003390 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003391 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003392 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003393 priv->clk = NULL;
3394 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003395
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003396 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003397
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003398 bcmgenet_set_hw_params(priv);
3399
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003400 /* Mii wait queue */
3401 init_waitqueue_head(&priv->wq);
3402 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3403 priv->rx_buf_len = RX_BUF_LENGTH;
3404 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3405
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003406 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003407 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003408 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003409 priv->clk_wol = NULL;
3410 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003411
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003412 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3413 if (IS_ERR(priv->clk_eee)) {
3414 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3415 priv->clk_eee = NULL;
3416 }
3417
Doug Berger6be371b2017-03-09 16:58:48 -08003418 /* If this is an internal GPHY, power it on now, before UniMAC is
3419 * brought out of reset as absolutely no UniMAC activity is allowed
3420 */
3421 if (dn && !of_property_read_string(dn, "phy-mode", &phy_mode_str) &&
3422 !strcasecmp(phy_mode_str, "internal"))
3423 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3424
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003425 err = reset_umac(priv);
3426 if (err)
3427 goto err_clk_disable;
3428
3429 err = bcmgenet_mii_init(dev);
3430 if (err)
3431 goto err_clk_disable;
3432
3433 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3434 * just the ring 16 descriptor based TX
3435 */
3436 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3437 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3438
Florian Fainelli219575e2014-06-26 10:26:21 -07003439 /* libphy will determine the link state */
3440 netif_carrier_off(dev);
3441
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003442 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003443 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003444
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003445 err = register_netdev(dev);
3446 if (err)
3447 goto err;
3448
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003449 return err;
3450
3451err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003452 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003453err:
3454 free_netdev(dev);
3455 return err;
3456}
3457
3458static int bcmgenet_remove(struct platform_device *pdev)
3459{
3460 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3461
3462 dev_set_drvdata(&pdev->dev, NULL);
3463 unregister_netdev(priv->dev);
3464 bcmgenet_mii_exit(priv->dev);
3465 free_netdev(priv->dev);
3466
3467 return 0;
3468}
3469
Florian Fainellib6e978e2014-07-21 15:29:22 -07003470#ifdef CONFIG_PM_SLEEP
3471static int bcmgenet_suspend(struct device *d)
3472{
3473 struct net_device *dev = dev_get_drvdata(d);
3474 struct bcmgenet_priv *priv = netdev_priv(dev);
3475 int ret;
3476
3477 if (!netif_running(dev))
3478 return 0;
3479
3480 bcmgenet_netif_stop(dev);
3481
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003482 phy_suspend(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003483
Florian Fainellib6e978e2014-07-21 15:29:22 -07003484 netif_device_detach(dev);
3485
3486 /* Disable MAC receive */
3487 umac_enable_set(priv, CMD_RX_EN, false);
3488
3489 ret = bcmgenet_dma_teardown(priv);
3490 if (ret)
3491 return ret;
3492
3493 /* Disable MAC transmit. TX DMA disabled have to done before this */
3494 umac_enable_set(priv, CMD_TX_EN, false);
3495
3496 /* tx reclaim */
3497 bcmgenet_tx_reclaim_all(dev);
3498 bcmgenet_fini_dma(priv);
3499
Florian Fainelli8c90db72014-07-21 15:29:28 -07003500 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3501 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003502 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003503 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003504 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003505 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003506 }
3507
Florian Fainellib6e978e2014-07-21 15:29:22 -07003508 /* Turn off the clocks */
3509 clk_disable_unprepare(priv->clk);
3510
Florian Fainellica8cf342015-03-23 15:09:51 -07003511 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003512}
3513
3514static int bcmgenet_resume(struct device *d)
3515{
3516 struct net_device *dev = dev_get_drvdata(d);
3517 struct bcmgenet_priv *priv = netdev_priv(dev);
3518 unsigned long dma_ctrl;
3519 int ret;
3520 u32 reg;
3521
3522 if (!netif_running(dev))
3523 return 0;
3524
3525 /* Turn on the clock */
3526 ret = clk_prepare_enable(priv->clk);
3527 if (ret)
3528 return ret;
3529
Florian Fainellia6f31f52015-03-23 15:09:57 -07003530 /* If this is an internal GPHY, power it back on now, before UniMAC is
3531 * brought out of reset as absolutely no UniMAC activity is allowed
3532 */
Florian Fainellic624f892015-07-16 15:51:17 -07003533 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003534 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3535
Florian Fainellib6e978e2014-07-21 15:29:22 -07003536 bcmgenet_umac_reset(priv);
3537
3538 ret = init_umac(priv);
3539 if (ret)
3540 goto out_clk_disable;
3541
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003542 /* From WOL-enabled suspend, switch to regular clock */
3543 if (priv->wolopts)
3544 clk_disable_unprepare(priv->clk_wol);
3545
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003546 phy_init_hw(priv->phydev);
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003547 /* Speed settings must be restored */
Florian Fainelli28b45912015-07-16 15:51:19 -07003548 bcmgenet_mii_config(priv->dev);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003549
Florian Fainellib6e978e2014-07-21 15:29:22 -07003550 /* disable ethernet MAC while updating its registers */
3551 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3552
3553 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3554
Florian Fainellic624f892015-07-16 15:51:17 -07003555 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003556 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3557 reg |= EXT_ENERGY_DET_MASK;
3558 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3559 }
3560
Florian Fainelli98bb7392014-08-11 14:50:45 -07003561 if (priv->wolopts)
3562 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3563
Florian Fainellib6e978e2014-07-21 15:29:22 -07003564 /* Disable RX/TX DMA and flush TX queues */
3565 dma_ctrl = bcmgenet_dma_disable(priv);
3566
3567 /* Reinitialize TDMA and RDMA and SW housekeeping */
3568 ret = bcmgenet_init_dma(priv);
3569 if (ret) {
3570 netdev_err(dev, "failed to initialize DMA\n");
3571 goto out_clk_disable;
3572 }
3573
3574 /* Always enable ring 16 - descriptor ring */
3575 bcmgenet_enable_dma(priv, dma_ctrl);
3576
3577 netif_device_attach(dev);
3578
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003579 phy_resume(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003580
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003581 if (priv->eee.eee_enabled)
3582 bcmgenet_eee_enable_set(dev, true);
3583
Florian Fainellib6e978e2014-07-21 15:29:22 -07003584 bcmgenet_netif_start(dev);
3585
3586 return 0;
3587
3588out_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08003589 if (priv->internal_phy)
3590 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003591 clk_disable_unprepare(priv->clk);
3592 return ret;
3593}
3594#endif /* CONFIG_PM_SLEEP */
3595
3596static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3597
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003598static struct platform_driver bcmgenet_driver = {
3599 .probe = bcmgenet_probe,
3600 .remove = bcmgenet_remove,
3601 .driver = {
3602 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003603 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003604 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003605 },
3606};
3607module_platform_driver(bcmgenet_driver);
3608
3609MODULE_AUTHOR("Broadcom Corporation");
3610MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3611MODULE_ALIAS("platform:bcmgenet");
3612MODULE_LICENSE("GPL");