blob: 2d3f09ed413b489b87275126c6cdef676815b4d9 [file] [log] [blame]
Yuval Mintze712d522015-10-26 11:02:27 +02001/* QLogic qede NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
Yuval Mintze712d522015-10-26 11:02:27 +020032#ifndef _QEDE_H_
33#define _QEDE_H_
34#include <linux/compiler.h>
35#include <linux/version.h>
36#include <linux/workqueue.h>
37#include <linux/netdevice.h>
38#include <linux/interrupt.h>
39#include <linux/bitmap.h>
40#include <linux/kernel.h>
41#include <linux/mutex.h>
Mintz, Yuval496e0512016-11-29 16:47:09 +020042#include <linux/bpf.h>
Jesper Dangaard Brouerc0124f32018-01-03 11:25:34 +010043#include <net/xdp.h>
Michal Kalderonb262a062017-06-20 16:00:03 +030044#include <linux/qed/qede_rdma.h>
Yuval Mintze712d522015-10-26 11:02:27 +020045#include <linux/io.h>
Chopra, Manishe4917d42017-04-13 04:54:45 -070046#ifdef CONFIG_RFS_ACCEL
47#include <linux/cpu_rmap.h>
48#endif
Yuval Mintze712d522015-10-26 11:02:27 +020049#include <linux/qed/common_hsi.h>
50#include <linux/qed/eth_common.h>
51#include <linux/qed/qed_if.h>
52#include <linux/qed/qed_chain.h>
53#include <linux/qed/qed_eth_if.h>
54
55#define QEDE_MAJOR_VERSION 8
Tomer Tayar41e87c92017-12-27 19:30:08 +020056#define QEDE_MINOR_VERSION 33
57#define QEDE_REVISION_VERSION 0
58#define QEDE_ENGINEERING_VERSION 20
Yuval Mintze712d522015-10-26 11:02:27 +020059#define DRV_MODULE_VERSION __stringify(QEDE_MAJOR_VERSION) "." \
60 __stringify(QEDE_MINOR_VERSION) "." \
61 __stringify(QEDE_REVISION_VERSION) "." \
62 __stringify(QEDE_ENGINEERING_VERSION)
63
Yuval Mintze712d522015-10-26 11:02:27 +020064#define DRV_MODULE_SYM qede
65
Mintz, Yuval9c79dda2017-03-14 16:23:54 +020066struct qede_stats_common {
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020067 u64 no_buff_discards;
Sudarsana Reddy Kalluru1a5a3662016-08-16 10:51:01 -040068 u64 packet_too_big_discard;
69 u64 ttl0_discard;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020070 u64 rx_ucast_bytes;
71 u64 rx_mcast_bytes;
72 u64 rx_bcast_bytes;
73 u64 rx_ucast_pkts;
74 u64 rx_mcast_pkts;
75 u64 rx_bcast_pkts;
76 u64 mftag_filter_discards;
77 u64 mac_filter_discards;
78 u64 tx_ucast_bytes;
79 u64 tx_mcast_bytes;
80 u64 tx_bcast_bytes;
81 u64 tx_ucast_pkts;
82 u64 tx_mcast_pkts;
83 u64 tx_bcast_pkts;
84 u64 tx_err_drop_pkts;
85 u64 coalesced_pkts;
86 u64 coalesced_events;
87 u64 coalesced_aborts_num;
88 u64 non_coalesced_pkts;
89 u64 coalesced_bytes;
90
91 /* port */
92 u64 rx_64_byte_packets;
Yuval Mintzd4967cf2016-04-22 08:41:01 +030093 u64 rx_65_to_127_byte_packets;
94 u64 rx_128_to_255_byte_packets;
95 u64 rx_256_to_511_byte_packets;
96 u64 rx_512_to_1023_byte_packets;
97 u64 rx_1024_to_1518_byte_packets;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020098 u64 rx_crc_errors;
99 u64 rx_mac_crtl_frames;
100 u64 rx_pause_frames;
101 u64 rx_pfc_frames;
102 u64 rx_align_errors;
103 u64 rx_carrier_errors;
104 u64 rx_oversize_packets;
105 u64 rx_jabbers;
106 u64 rx_undersize_packets;
107 u64 rx_fragments;
108 u64 tx_64_byte_packets;
109 u64 tx_65_to_127_byte_packets;
110 u64 tx_128_to_255_byte_packets;
111 u64 tx_256_to_511_byte_packets;
112 u64 tx_512_to_1023_byte_packets;
113 u64 tx_1024_to_1518_byte_packets;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200114 u64 tx_pause_frames;
115 u64 tx_pfc_frames;
116 u64 brb_truncates;
117 u64 brb_discards;
118 u64 tx_mac_ctrl_frames;
119};
120
121struct qede_stats_bb {
122 u64 rx_1519_to_1522_byte_packets;
123 u64 rx_1519_to_2047_byte_packets;
124 u64 rx_2048_to_4095_byte_packets;
125 u64 rx_4096_to_9216_byte_packets;
126 u64 rx_9217_to_16383_byte_packets;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200127 u64 tx_1519_to_2047_byte_packets;
128 u64 tx_2048_to_4095_byte_packets;
129 u64 tx_4096_to_9216_byte_packets;
130 u64 tx_9217_to_16383_byte_packets;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200131 u64 tx_lpi_entry_count;
132 u64 tx_total_collisions;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200133};
134
135struct qede_stats_ah {
136 u64 rx_1519_to_max_byte_packets;
137 u64 tx_1519_to_max_byte_packets;
138};
139
140struct qede_stats {
141 struct qede_stats_common common;
142
143 union {
144 struct qede_stats_bb bb;
145 struct qede_stats_ah ah;
146 };
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200147};
148
Sudarsana Reddy Kalluru7c1bfca2016-02-18 17:00:40 +0200149struct qede_vlan {
150 struct list_head list;
151 u16 vid;
152 bool configured;
153};
154
Ram Amranicee9fbd2016-10-01 21:59:56 +0300155struct qede_rdma_dev {
156 struct qedr_dev *qedr_dev;
157 struct list_head entry;
Michal Kalderonbbfcd1e2017-06-20 16:00:04 +0300158 struct list_head rdma_event_list;
159 struct workqueue_struct *rdma_wq;
Ram Amranicee9fbd2016-10-01 21:59:56 +0300160};
161
Sudarsana Reddy Kalluru4c552152017-02-15 10:24:11 +0200162struct qede_ptp;
163
Chopra, Manishec9b8db2017-07-26 06:07:09 -0700164#define QEDE_RFS_MAX_FLTR 256
165
Yuval Mintze712d522015-10-26 11:02:27 +0200166struct qede_dev {
167 struct qed_dev *cdev;
168 struct net_device *ndev;
169 struct pci_dev *pdev;
170
171 u32 dp_module;
172 u8 dp_level;
173
sudarsana.kalluru@cavium.com461eec12017-05-02 01:11:02 -0700174 unsigned long flags;
175#define QEDE_FLAG_IS_VF BIT(0)
Yuval Mintzfefb0202016-05-11 16:36:19 +0300176#define IS_VF(edev) (!!((edev)->flags & QEDE_FLAG_IS_VF))
Sudarsana Reddy Kalluru4c552152017-02-15 10:24:11 +0200177#define QEDE_TX_TIMESTAMPING_EN BIT(1)
sudarsana.kalluru@cavium.com461eec12017-05-02 01:11:02 -0700178#define QEDE_FLAGS_PTP_TX_IN_PRORGESS BIT(2)
Yuval Mintzfefb0202016-05-11 16:36:19 +0300179
Yuval Mintze712d522015-10-26 11:02:27 +0200180 const struct qed_eth_ops *ops;
Sudarsana Reddy Kalluru4c552152017-02-15 10:24:11 +0200181 struct qede_ptp *ptp;
Yuval Mintze712d522015-10-26 11:02:27 +0200182
Mintz, Yuval80439a12016-11-29 16:47:02 +0200183 struct qed_dev_eth_info dev_info;
Yuval Mintze712d522015-10-26 11:02:27 +0200184#define QEDE_MAX_RSS_CNT(edev) ((edev)->dev_info.num_queues)
Mintz, Yuval80439a12016-11-29 16:47:02 +0200185#define QEDE_MAX_TSS_CNT(edev) ((edev)->dev_info.num_queues)
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200186#define QEDE_IS_BB(edev) \
187 ((edev)->dev_info.common.dev_type == QED_DEV_TYPE_BB)
188#define QEDE_IS_AH(edev) \
189 ((edev)->dev_info.common.dev_type == QED_DEV_TYPE_AH)
Yuval Mintze712d522015-10-26 11:02:27 +0200190
Yuval Mintz29502192015-10-26 11:02:29 +0200191 struct qede_fastpath *fp_array;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400192 u8 req_num_tx;
193 u8 fp_num_tx;
194 u8 req_num_rx;
195 u8 fp_num_rx;
196 u16 req_queues;
197 u16 num_queues;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400198#define QEDE_QUEUE_CNT(edev) ((edev)->num_queues)
199#define QEDE_RSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_tx)
Mintz, Yuvalf29ffdb2017-01-01 13:57:07 +0200200#define QEDE_RX_QUEUE_IDX(edev, i) (i)
Mintz, Yuval80439a12016-11-29 16:47:02 +0200201#define QEDE_TSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_rx)
Yuval Mintze712d522015-10-26 11:02:27 +0200202
203 struct qed_int_info int_info;
Yuval Mintze712d522015-10-26 11:02:27 +0200204
205 /* Smaller private varaiant of the RTNL lock */
206 struct mutex qede_lock;
207 u32 state; /* Protected by qede_lock */
Yuval Mintz29502192015-10-26 11:02:29 +0200208 u16 rx_buf_size;
Manish Chopra3d789992016-06-30 02:35:21 -0400209 u32 rx_copybreak;
210
Yuval Mintz29502192015-10-26 11:02:29 +0200211 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
212#define ETH_OVERHEAD (ETH_HLEN + 8 + 8)
213 /* Max supported alignment is 256 (8 shift)
214 * minimal alignment shift 6 is optimal for 57xxx HW performance
215 */
216#define QEDE_RX_ALIGN_SHIFT max(6, min(8, L1_CACHE_SHIFT))
217 /* We assume skb_build() uses sizeof(struct skb_shared_info) bytes
218 * at the end of skb->data, to avoid wasting a full cache line.
219 * This reduces memory use (skb->truesize).
220 */
221#define QEDE_FW_RX_ALIGN_END \
222 max_t(u64, 1UL << QEDE_RX_ALIGN_SHIFT, \
223 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
224
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200225 struct qede_stats stats;
Sudarsana Reddy Kalluru961acde2016-04-10 12:43:01 +0300226#define QEDE_RSS_INDIR_INITED BIT(0)
227#define QEDE_RSS_KEY_INITED BIT(1)
228#define QEDE_RSS_CAPS_INITED BIT(2)
229 u32 rss_params_inited; /* bit-field to track initialized rss params */
Mintz, Yuvalf29ffdb2017-01-01 13:57:07 +0200230 u16 rss_ind_table[128];
231 u32 rss_key[10];
232 u8 rss_caps;
233
Yuval Mintz29502192015-10-26 11:02:29 +0200234 u16 q_num_rx_buffers; /* Must be a power of two */
235 u16 q_num_tx_buffers; /* Must be a power of two */
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200236
Manish Chopra55482ed2016-03-04 12:35:06 -0500237 bool gro_disable;
Sudarsana Reddy Kalluru7c1bfca2016-02-18 17:00:40 +0200238 struct list_head vlan_list;
239 u16 configured_vlans;
240 u16 non_configured_vlans;
241 bool accept_any_vlan;
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200242 struct delayed_work sp_task;
243 unsigned long sp_flags;
Manish Choprab18e1702016-04-14 01:38:30 -0400244 u16 vxlan_dst_port;
Manish Chopra9a109dd2016-04-14 01:38:31 -0400245 u16 geneve_dst_port;
Ram Amranicee9fbd2016-10-01 21:59:56 +0300246
Chopra, Manishe4917d42017-04-13 04:54:45 -0700247 struct qede_arfs *arfs;
Chopra, Manishe4917d42017-04-13 04:54:45 -0700248 bool wol_enabled;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200249
Ram Amranicee9fbd2016-10-01 21:59:56 +0300250 struct qede_rdma_dev rdma_info;
Mintz, Yuval496e0512016-11-29 16:47:09 +0200251
252 struct bpf_prog *xdp_prog;
Yuval Mintz29502192015-10-26 11:02:29 +0200253};
254
255enum QEDE_STATE {
256 QEDE_STATE_CLOSED,
257 QEDE_STATE_OPEN,
258};
259
260#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
261
262#define MAX_NUM_TC 8
263#define MAX_NUM_PRI 8
264
265/* The driver supports the new build_skb() API:
266 * RX ring buffer contains pointer to kmalloc() data only,
267 * skb are built only after the frame was DMA-ed.
268 */
269struct sw_rx_data {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500270 struct page *data;
271 dma_addr_t mapping;
272 unsigned int page_offset;
Yuval Mintz29502192015-10-26 11:02:29 +0200273};
274
Manish Chopra55482ed2016-03-04 12:35:06 -0500275enum qede_agg_state {
276 QEDE_AGG_STATE_NONE = 0,
277 QEDE_AGG_STATE_START = 1,
278 QEDE_AGG_STATE_ERROR = 2
279};
280
281struct qede_agg_info {
Mintz, Yuval01e23012016-11-29 16:47:00 +0200282 /* rx_buf is a data buffer that can be placed / consumed from rx bd
283 * chain. It has two purposes: We will preallocate the data buffer
284 * for each aggregation when we open the interface and will place this
285 * buffer on the rx-bd-ring when we receive TPA_START. We don't want
286 * to be in a state where allocation fails, as we can't reuse the
287 * consumer buffer in the rx-chain since FW may still be writing to it
288 * (since header needs to be modified for TPA).
289 * The second purpose is to keep a pointer to the bd buffer during
290 * aggregation.
291 */
292 struct sw_rx_data buffer;
Manish Chopra55482ed2016-03-04 12:35:06 -0500293 struct sk_buff *skb;
Mintz, Yuval01e23012016-11-29 16:47:00 +0200294
295 /* We need some structs from the start cookie until termination */
Manish Chopra55482ed2016-03-04 12:35:06 -0500296 u16 vlan_tag;
Mintz, Yuval01e23012016-11-29 16:47:00 +0200297
Manish Chopra8a863392018-05-17 12:05:00 -0700298 bool tpa_start_fail;
Mintz, Yuval01e23012016-11-29 16:47:00 +0200299 u8 state;
300 u8 frag_id;
301
302 u8 tunnel_type;
Manish Chopra55482ed2016-03-04 12:35:06 -0500303};
304
Yuval Mintz29502192015-10-26 11:02:29 +0200305struct qede_rx_queue {
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200306 __le16 *hw_cons_ptr;
307 void __iomem *hw_rxq_prod_addr;
308
309 /* Required for the allocation of replacement buffers */
310 struct device *dev;
311
Mintz, Yuval496e0512016-11-29 16:47:09 +0200312 struct bpf_prog *xdp_prog;
313
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200314 u16 sw_rx_cons;
315 u16 sw_rx_prod;
316
Mintz, Yuvale3eef7e2017-01-01 13:57:04 +0200317 u16 filled_buffers;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200318 u8 data_direction;
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200319 u8 rxq_id;
320
Mintz, Yuval15ed8a42017-04-07 11:05:00 +0300321 /* Used once per each NAPI run */
322 u16 num_rx_buffers;
323
324 u16 rx_headroom;
325
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200326 u32 rx_buf_size;
327 u32 rx_buf_seg_size;
328
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200329 struct sw_rx_data *sw_rx_ring;
330 struct qed_chain rx_bd_ring;
331 struct qed_chain rx_comp_ring ____cacheline_aligned;
Yuval Mintz29502192015-10-26 11:02:29 +0200332
Manish Chopra55482ed2016-03-04 12:35:06 -0500333 /* GRO */
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200334 struct qede_agg_info tpa_info[ETH_TPA_MAX_AGGS_NUM];
Manish Chopra55482ed2016-03-04 12:35:06 -0500335
Mintz, Yuval15ed8a42017-04-07 11:05:00 +0300336 /* Used once per each NAPI run */
337 u64 rcv_pkts;
338
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200339 u64 rx_hw_errors;
340 u64 rx_alloc_errors;
341 u64 rx_ip_frags;
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200342
Mintz, Yuval496e0512016-11-29 16:47:09 +0200343 u64 xdp_no_pass;
344
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200345 void *handle;
Jesper Dangaard Brouerc0124f32018-01-03 11:25:34 +0100346 struct xdp_rxq_info xdp_rxq;
Yuval Mintz29502192015-10-26 11:02:29 +0200347};
348
349union db_prod {
350 struct eth_db_data data;
351 u32 raw;
352};
353
354struct sw_tx_bd {
355 struct sk_buff *skb;
356 u8 flags;
357/* Set on the first BD descriptor when there is a split BD */
358#define QEDE_TSO_SPLIT_BD BIT(0)
359};
360
Mintz, Yuval89e1afc2017-04-07 11:04:58 +0300361struct sw_tx_xdp {
362 struct page *page;
363 dma_addr_t mapping;
364};
365
Yuval Mintz29502192015-10-26 11:02:29 +0200366struct qede_tx_queue {
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200367 u8 is_xdp;
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200368 bool is_legacy;
369 u16 sw_tx_cons;
370 u16 sw_tx_prod;
371 u16 num_tx_buffers; /* Slowpath only */
Yuval Mintz29502192015-10-26 11:02:29 +0200372
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200373 u64 xmit_pkts;
374 u64 stopped_cnt;
Yuval Mintzd8c2c7e2016-08-22 13:25:11 +0300375
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200376 __le16 *hw_cons_ptr;
377
378 /* Needed for the mapping of packets */
379 struct device *dev;
380
381 void __iomem *doorbell_addr;
382 union db_prod tx_db;
383 int index; /* Slowpath only */
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200384#define QEDE_TXQ_XDP_TO_IDX(edev, txq) ((txq)->index - \
385 QEDE_MAX_TSS_CNT(edev))
386#define QEDE_TXQ_IDX_TO_XDP(edev, idx) ((idx) + QEDE_MAX_TSS_CNT(edev))
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200387
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200388 /* Regular Tx requires skb + metadata for release purpose,
Mintz, Yuval89e1afc2017-04-07 11:04:58 +0300389 * while XDP requires the pages and the mapped address.
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200390 */
391 union {
392 struct sw_tx_bd *skbs;
Mintz, Yuval89e1afc2017-04-07 11:04:58 +0300393 struct sw_tx_xdp *xdp;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200394 } sw_tx_ring;
395
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200396 struct qed_chain tx_pbl;
397
398 /* Slowpath; Should be kept in end [unless missing padding] */
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200399 void *handle;
Yuval Mintz29502192015-10-26 11:02:29 +0200400};
401
402#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr.hi), \
403 le32_to_cpu((bd)->addr.lo))
404#define BD_SET_UNMAP_ADDR_LEN(bd, maddr, len) \
405 do { \
406 (bd)->addr.hi = cpu_to_le32(upper_32_bits(maddr)); \
407 (bd)->addr.lo = cpu_to_le32(lower_32_bits(maddr)); \
408 (bd)->nbytes = cpu_to_le16(len); \
409 } while (0)
410#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
411
412struct qede_fastpath {
413 struct qede_dev *edev;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400414#define QEDE_FASTPATH_TX BIT(0)
415#define QEDE_FASTPATH_RX BIT(1)
Mintz, Yuval496e0512016-11-29 16:47:09 +0200416#define QEDE_FASTPATH_XDP BIT(2)
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400417#define QEDE_FASTPATH_COMBINED (QEDE_FASTPATH_TX | QEDE_FASTPATH_RX)
418 u8 type;
419 u8 id;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200420 u8 xdp_xmit;
Yuval Mintz29502192015-10-26 11:02:29 +0200421 struct napi_struct napi;
422 struct qed_sb_info *sb_info;
423 struct qede_rx_queue *rxq;
Mintz, Yuval80439a12016-11-29 16:47:02 +0200424 struct qede_tx_queue *txq;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200425 struct qede_tx_queue *xdp_tx;
Yuval Mintz29502192015-10-26 11:02:29 +0200426
427#define VEC_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
428 char name[VEC_NAME_SIZE];
Yuval Mintze712d522015-10-26 11:02:27 +0200429};
430
431/* Debug print definitions */
432#define DP_NAME(edev) ((edev)->ndev->name)
433
Yuval Mintz29502192015-10-26 11:02:29 +0200434#define XMIT_PLAIN 0
435#define XMIT_L4_CSUM BIT(0)
436#define XMIT_LSO BIT(1)
437#define XMIT_ENC BIT(2)
Manish Chopraa1502412016-10-14 05:19:18 -0400438#define XMIT_ENC_GSO_L4_CSUM BIT(3)
Yuval Mintz29502192015-10-26 11:02:29 +0200439
440#define QEDE_CSUM_ERROR BIT(0)
441#define QEDE_CSUM_UNNECESSARY BIT(1)
Manish Chopra14db81d2016-04-14 01:38:33 -0400442#define QEDE_TUNN_CSUM_UNNECESSARY BIT(2)
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200443
Manish Choprab18e1702016-04-14 01:38:30 -0400444#define QEDE_SP_RX_MODE 1
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200445
Chopra, Manishe4917d42017-04-13 04:54:45 -0700446#ifdef CONFIG_RFS_ACCEL
447int qede_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
448 u16 rxq_index, u32 flow_id);
Chopra, Manish3f2a2b82017-07-26 06:07:10 -0700449#define QEDE_SP_ARFS_CONFIG 4
450#define QEDE_SP_TASK_POLL_DELAY (5 * HZ)
451#endif
452
Chopra, Manishe4917d42017-04-13 04:54:45 -0700453void qede_process_arfs_filters(struct qede_dev *edev, bool free_fltr);
454void qede_poll_for_freeing_arfs_filters(struct qede_dev *edev);
455void qede_arfs_filter_op(void *dev, void *filter, u8 fw_rc);
456void qede_free_arfs(struct qede_dev *edev);
457int qede_alloc_arfs(struct qede_dev *edev);
Chopra, Manish3f2a2b82017-07-26 06:07:10 -0700458int qede_add_cls_rule(struct qede_dev *edev, struct ethtool_rxnfc *info);
459int qede_del_cls_rule(struct qede_dev *edev, struct ethtool_rxnfc *info);
Chopra, Manishec9b8db2017-07-26 06:07:09 -0700460int qede_get_cls_rule_entry(struct qede_dev *edev, struct ethtool_rxnfc *cmd);
461int qede_get_cls_rule_all(struct qede_dev *edev, struct ethtool_rxnfc *info,
462 u32 *rule_locs);
463int qede_get_arfs_filter_count(struct qede_dev *edev);
464
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200465struct qede_reload_args {
466 void (*func)(struct qede_dev *edev, struct qede_reload_args *args);
467 union {
468 netdev_features_t features;
Mintz, Yuval496e0512016-11-29 16:47:09 +0200469 struct bpf_prog *new_prog;
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200470 u16 mtu;
471 } u;
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200472};
473
Mintz, Yuvalcdda9262017-01-01 13:57:01 +0200474/* Datapath functions definition */
475netdev_tx_t qede_start_xmit(struct sk_buff *skb, struct net_device *ndev);
476netdev_features_t qede_features_check(struct sk_buff *skb,
477 struct net_device *dev,
478 netdev_features_t features);
479void qede_tx_log_print(struct qede_dev *edev, struct qede_fastpath *fp);
Mintz, Yuvale3eef7e2017-01-01 13:57:04 +0200480int qede_alloc_rx_buffer(struct qede_rx_queue *rxq, bool allow_lazy);
Mintz, Yuvalcdda9262017-01-01 13:57:01 +0200481int qede_free_tx_pkt(struct qede_dev *edev,
482 struct qede_tx_queue *txq, int *len);
483int qede_poll(struct napi_struct *napi, int budget);
484irqreturn_t qede_msix_fp_int(int irq, void *fp_cookie);
Mintz, Yuvalaed284c2017-01-01 13:57:02 +0200485
486/* Filtering function definitions */
487void qede_force_mac(void *dev, u8 *mac, bool forced);
Chopra, Manish97379f12017-04-24 10:00:48 -0700488void qede_udp_ports_update(void *dev, u16 vxlan_port, u16 geneve_port);
Mintz, Yuvalaed284c2017-01-01 13:57:02 +0200489int qede_set_mac_addr(struct net_device *ndev, void *p);
490
491int qede_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid);
492int qede_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid);
493void qede_vlan_mark_nonconfigured(struct qede_dev *edev);
494int qede_configure_vlan_filters(struct qede_dev *edev);
495
Michael Chan18c602d2017-12-16 03:09:44 -0500496netdev_features_t qede_fix_features(struct net_device *dev,
497 netdev_features_t features);
Mintz, Yuvalaed284c2017-01-01 13:57:02 +0200498int qede_set_features(struct net_device *dev, netdev_features_t features);
499void qede_set_rx_mode(struct net_device *ndev);
500void qede_config_rx_mode(struct net_device *ndev);
501void qede_fill_rss_params(struct qede_dev *edev,
502 struct qed_update_vport_rss_params *rss, u8 *update);
503
504void qede_udp_tunnel_add(struct net_device *dev, struct udp_tunnel_info *ti);
505void qede_udp_tunnel_del(struct net_device *dev, struct udp_tunnel_info *ti);
506
Jakub Kicinskif4e63522017-11-03 13:56:16 -0700507int qede_xdp(struct net_device *dev, struct netdev_bpf *xdp);
Mintz, Yuvalaed284c2017-01-01 13:57:02 +0200508
Sudarsana Reddy Kalluru489e45a2016-06-08 06:22:12 -0400509#ifdef CONFIG_DCB
510void qede_set_dcbnl_ops(struct net_device *ndev);
511#endif
Mintz, Yuvalaed284c2017-01-01 13:57:02 +0200512
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200513void qede_config_debug(uint debug, u32 *p_dp_module, u8 *p_dp_level);
514void qede_set_ethtool_ops(struct net_device *netdev);
515void qede_reload(struct qede_dev *edev,
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200516 struct qede_reload_args *args, bool is_locked);
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200517int qede_change_mtu(struct net_device *dev, int new_mtu);
518void qede_fill_by_demand_stats(struct qede_dev *edev);
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200519void __qede_lock(struct qede_dev *edev);
520void __qede_unlock(struct qede_dev *edev);
Sudarsana Reddy Kalluru16f46bf2016-04-28 20:20:54 -0400521bool qede_has_rx_work(struct qede_rx_queue *rxq);
522int qede_txq_has_work(struct qede_tx_queue *txq);
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200523void qede_recycle_rx_bd_ring(struct qede_rx_queue *rxq, u8 count);
Sudarsana Reddy Kalluru837d4eb2016-10-21 04:43:41 -0400524void qede_update_rx_prod(struct qede_dev *edev, struct qede_rx_queue *rxq);
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200525
Yuval Mintz29502192015-10-26 11:02:29 +0200526#define RX_RING_SIZE_POW 13
Sudarsana Kalluru01ef7e02015-11-30 12:25:02 +0200527#define RX_RING_SIZE ((u16)BIT(RX_RING_SIZE_POW))
Yuval Mintz29502192015-10-26 11:02:29 +0200528#define NUM_RX_BDS_MAX (RX_RING_SIZE - 1)
529#define NUM_RX_BDS_MIN 128
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400530#define NUM_RX_BDS_DEF ((u16)BIT(10) - 1)
Yuval Mintz29502192015-10-26 11:02:29 +0200531
532#define TX_RING_SIZE_POW 13
Sudarsana Kalluru01ef7e02015-11-30 12:25:02 +0200533#define TX_RING_SIZE ((u16)BIT(TX_RING_SIZE_POW))
Yuval Mintz29502192015-10-26 11:02:29 +0200534#define NUM_TX_BDS_MAX (TX_RING_SIZE - 1)
535#define NUM_TX_BDS_MIN 128
536#define NUM_TX_BDS_DEF NUM_TX_BDS_MAX
537
Jarod Wilsoncaff2a82016-10-17 15:54:08 -0400538#define QEDE_MIN_PKT_LEN 64
539#define QEDE_RX_HDR_SIZE 256
540#define QEDE_MAX_JUMBO_PACKET_SIZE 9600
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400541#define for_each_queue(i) for (i = 0; i < edev->num_queues; i++)
Yuval Mintz29502192015-10-26 11:02:29 +0200542
Yuval Mintze712d522015-10-26 11:02:27 +0200543#endif /* _QEDE_H_ */